blob: 849b2273e92361808a36b41f1f6f642e1d8d4cfb [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetInstrInfo.h"
33#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000039#include "llvm/ADT/DepthFirstIterator.h"
40#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000041#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000043#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000044#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Dan Gohman844731a2008-05-13 00:00:25 +000048// Hidden options for help debugging.
49static cl::opt<bool> DisableReMat("disable-rematerialization",
50 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000051
Dan Gohman844731a2008-05-13 00:00:25 +000052static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
53 cl::init(true), cl::Hidden);
54static cl::opt<int> SplitLimit("split-limit",
55 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000056
Dan Gohman4c8f8702008-07-25 15:08:37 +000057static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
58
Owen Andersonae339ba2008-08-19 00:17:30 +000059static cl::opt<bool> EnableFastSpilling("fast-spill",
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000063STATISTIC(numFolds , "Number of loads/stores folded into instructions");
64STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000065
Devang Patel19974732007-05-03 01:11:54 +000066char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000067static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000070 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000071 AU.addRequired<AliasAnalysis>();
72 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000073 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000075 AU.addPreservedID(MachineLoopInfoID);
76 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000077
78 if (!StrongPHIElim) {
79 AU.addPreservedID(PHIEliminationID);
80 AU.addRequiredID(PHIEliminationID);
81 }
82
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000083 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000085}
86
Chris Lattnerf7da2c72006-08-24 22:43:55 +000087void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000088 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000089 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000090 E = r2iMap_.end(); I != E; ++I)
91 delete I->second;
92
Evan Cheng3f32d652008-06-04 09:18:41 +000093 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000094 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000095 mi2iMap_.clear();
96 i2miMap_.clear();
97 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000098 terminatorGaps.clear();
99
Evan Chengdd199d22007-09-06 01:07:24 +0000100 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
101 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +0000102 while (!ClonedMIs.empty()) {
103 MachineInstr *MI = ClonedMIs.back();
104 ClonedMIs.pop_back();
105 mf_->DeleteMachineInstr(MI);
106 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000107}
108
Evan Cheng6ade93b2009-08-05 03:53:14 +0000109static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
110 const TargetInstrInfo *tii_) {
111 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
112 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
113 Reg == SrcReg)
114 return true;
115
116 if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
117 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
118 MI->getOperand(2).getReg() == Reg)
119 return true;
120 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG &&
121 MI->getOperand(1).getReg() == Reg)
122 return true;
123 return false;
124}
125
Evan Cheng2578ba22009-07-01 01:59:31 +0000126/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
127/// there is one implicit_def for each use. Add isUndef marker to
128/// implicit_def defs and their uses.
129void LiveIntervals::processImplicitDefs() {
130 SmallSet<unsigned, 8> ImpDefRegs;
131 SmallVector<MachineInstr*, 8> ImpDefMIs;
132 MachineBasicBlock *Entry = mf_->begin();
133 SmallPtrSet<MachineBasicBlock*,16> Visited;
134 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
135 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
136 DFI != E; ++DFI) {
137 MachineBasicBlock *MBB = *DFI;
138 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
139 I != E; ) {
140 MachineInstr *MI = &*I;
141 ++I;
142 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
143 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000144 ImpDefRegs.insert(Reg);
145 ImpDefMIs.push_back(MI);
146 continue;
147 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000148
149 bool ChangedToImpDef = false;
150 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000151 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000152 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000153 continue;
154 unsigned Reg = MO.getReg();
155 if (!Reg)
156 continue;
157 if (!ImpDefRegs.count(Reg))
158 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000159 // Use is a copy, just turn it into an implicit_def.
Evan Cheng6ade93b2009-08-05 03:53:14 +0000160 if (CanTurnIntoImplicitDef(MI, Reg, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000161 bool isKill = MO.isKill();
162 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
163 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
164 MI->RemoveOperand(j);
165 if (isKill)
166 ImpDefRegs.erase(Reg);
167 ChangedToImpDef = true;
168 break;
169 }
170
Evan Cheng2578ba22009-07-01 01:59:31 +0000171 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000172 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
173 // Make sure other uses of
174 for (unsigned j = i+1; j != e; ++j) {
175 MachineOperand &MOJ = MI->getOperand(j);
176 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
177 MOJ.setIsUndef();
178 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000179 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000180 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000181 }
182
Evan Cheng459a7c62009-07-01 08:19:36 +0000183 if (ChangedToImpDef) {
184 // Backtrack to process this new implicit_def.
185 --I;
186 } else {
187 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
188 MachineOperand& MO = MI->getOperand(i);
189 if (!MO.isReg() || !MO.isDef())
190 continue;
191 ImpDefRegs.erase(MO.getReg());
192 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000193 }
194 }
195
196 // Any outstanding liveout implicit_def's?
197 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
198 MachineInstr *MI = ImpDefMIs[i];
199 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000200 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
201 !ImpDefRegs.count(Reg)) {
202 // Delete all "local" implicit_def's. That include those which define
203 // physical registers since they cannot be liveout.
204 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000205 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000206 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000207
208 // If there are multiple defs of the same register and at least one
209 // is not an implicit_def, do not insert implicit_def's before the
210 // uses.
211 bool Skip = false;
212 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
213 DE = mri_->def_end(); DI != DE; ++DI) {
214 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
215 Skip = true;
216 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000217 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000218 }
219 if (Skip)
220 continue;
221
Evan Chengd129d732009-07-17 19:43:40 +0000222 // The only implicit_def which we want to keep are those that are live
223 // out of its block.
224 MI->eraseFromParent();
225
Evan Cheng459a7c62009-07-01 08:19:36 +0000226 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
227 UE = mri_->use_end(); UI != UE; ) {
228 MachineOperand &RMO = UI.getOperand();
229 MachineInstr *RMI = &*UI;
230 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000231 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000232 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000233 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000234
235 // Turn a copy use into an implicit_def.
236 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
237 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
238 Reg == SrcReg) {
239 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
240 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
241 RMI->RemoveOperand(j);
242 continue;
243 }
244
Evan Cheng2578ba22009-07-01 01:59:31 +0000245 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
246 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000247 RMO.setReg(NewVReg);
248 RMO.setIsUndef();
249 RMO.setIsKill();
250 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000251 }
252 ImpDefRegs.clear();
253 ImpDefMIs.clear();
254 }
255}
256
Owen Anderson80b3ce62008-05-28 20:54:50 +0000257void LiveIntervals::computeNumbering() {
258 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000259 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000260
261 Idx2MBBMap.clear();
262 MBB2IdxMap.clear();
263 mi2iMap_.clear();
264 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000265 terminatorGaps.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000266
Owen Andersona1566f22008-07-22 22:46:49 +0000267 FunctionSize = 0;
268
Chris Lattner428b92e2006-09-15 03:57:23 +0000269 // Number MachineInstrs and MachineBasicBlocks.
270 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000271 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000272
273 unsigned MIIndex = 0;
274 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
275 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000276 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000277
Owen Anderson7fbad272008-07-23 21:37:49 +0000278 // Insert an empty slot at the beginning of each block.
279 MIIndex += InstrSlots::NUM;
280 i2miMap_.push_back(0);
281
Chris Lattner428b92e2006-09-15 03:57:23 +0000282 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
283 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000284
285 if (I == MBB->getFirstTerminator()) {
286 // Leave a gap for before terminators, this is where we will point
287 // PHI kills.
288 bool inserted =
289 terminatorGaps.insert(std::make_pair(&*MBB, MIIndex)).second;
290 assert(inserted &&
291 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000292 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000293 i2miMap_.push_back(0);
294
295 MIIndex += InstrSlots::NUM;
296 }
297
Chris Lattner428b92e2006-09-15 03:57:23 +0000298 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000300 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000301 i2miMap_.push_back(I);
302 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000303 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000304
Evan Cheng4ed43292008-10-18 05:21:37 +0000305 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000306 unsigned Slots = I->getDesc().getNumDefs();
307 if (Slots == 0)
308 Slots = 1;
309 MIIndex += InstrSlots::NUM * Slots;
310 while (Slots--)
311 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000312 }
Lang Hamesffd13262009-07-09 03:57:02 +0000313
314 if (MBB->getFirstTerminator() == MBB->end()) {
315 // Leave a gap for before terminators, this is where we will point
316 // PHI kills.
317 bool inserted =
318 terminatorGaps.insert(std::make_pair(&*MBB, MIIndex)).second;
319 assert(inserted &&
320 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000321 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000322 i2miMap_.push_back(0);
323
324 MIIndex += InstrSlots::NUM;
325 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000326
Owen Anderson1fbb4542008-06-16 16:58:24 +0000327 // Set the MBB2IdxMap entry for this MBB.
328 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
329 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000330 }
Lang Hamesffd13262009-07-09 03:57:02 +0000331
Evan Cheng4ca980e2007-10-17 02:10:22 +0000332 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000333
334 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000335 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000336 for (LiveInterval::iterator LI = OI->second->begin(),
337 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000338
Owen Anderson7eec0c22008-05-29 23:01:22 +0000339 // Remap the start index of the live range to the corresponding new
340 // number, or our best guess at what it _should_ correspond to if the
341 // original instruction has been erased. This is either the following
342 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000343 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000344 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000345 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000346 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000347 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000348 // Take the pair containing the index
349 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000350 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000351
Owen Anderson7fbad272008-07-23 21:37:49 +0000352 LI->start = getMBBStartIdx(J->second);
353 } else {
354 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000355 }
356
357 // Remap the ending index in the same way that we remapped the start,
358 // except for the final step where we always map to the immediately
359 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000360 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000361 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000362 if (offset == InstrSlots::LOAD) {
363 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000364 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000365 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000366 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000367
Owen Anderson9382b932008-07-30 00:22:56 +0000368 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000369 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000370 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000371 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
372
373 if (index != OldI2MI.size())
374 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
375 else
376 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000377 }
Owen Anderson788d0412008-08-06 18:35:45 +0000378 }
379
Owen Anderson03857b22008-08-13 21:49:13 +0000380 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
381 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000382 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000383
Owen Anderson7eec0c22008-05-29 23:01:22 +0000384 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000385 // start indices above. VN's with special sentinel defs
386 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000387 if (vni->isDefAccurate() && !vni->isUnused()) {
Owen Anderson788d0412008-08-06 18:35:45 +0000388 unsigned index = vni->def / InstrSlots::NUM;
389 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000390 if (offset == InstrSlots::LOAD) {
391 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000392 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000393 // Take the pair containing the index
394 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000395 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000396
Owen Anderson91292392008-07-30 17:42:47 +0000397 vni->def = getMBBStartIdx(J->second);
398 } else {
399 vni->def = mi2iMap_[OldI2MI[index]] + offset;
400 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000401 }
Owen Anderson745825f42008-05-28 22:40:08 +0000402
Owen Anderson7eec0c22008-05-29 23:01:22 +0000403 // Remap the VNInfo kill indices, which works the same as
404 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000405 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hamesffd13262009-07-09 03:57:02 +0000406 unsigned killIdx = vni->kills[i].killIdx;
407
408 unsigned index = (killIdx - 1) / InstrSlots::NUM;
409 unsigned offset = killIdx % InstrSlots::NUM;
410
Owen Anderson309c6162008-09-30 22:51:54 +0000411 if (offset == InstrSlots::LOAD) {
Lang Hamesffd13262009-07-09 03:57:02 +0000412 assert("Value killed at a load slot.");
413 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000414 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000415 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000416
Lang Hamesffd13262009-07-09 03:57:02 +0000417 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000418 } else {
Lang Hamesffd13262009-07-09 03:57:02 +0000419 if (vni->kills[i].isPHIKill) {
420 std::vector<IdxMBBPair>::const_iterator I =
421 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), index);
422 --I;
423 vni->kills[i].killIdx = terminatorGaps[I->second];
424 } else {
425 assert(OldI2MI[index] != 0 &&
426 "Kill refers to instruction not present in index maps.");
427 vni->kills[i].killIdx = mi2iMap_[OldI2MI[index]] + offset;
428 }
429
430 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000431 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000432 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
433
434 if (index != OldI2MI.size())
435 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
436 (idx == index ? offset : 0);
437 else
438 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000439 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000440 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000441 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000442 }
Owen Anderson788d0412008-08-06 18:35:45 +0000443 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000444}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000445
Lang Hamesf41538d2009-06-02 16:53:25 +0000446void LiveIntervals::scaleNumbering(int factor) {
447 // Need to
448 // * scale MBB begin and end points
449 // * scale all ranges.
450 // * Update VNI structures.
451 // * Scale instruction numberings
452
453 // Scale the MBB indices.
454 Idx2MBBMap.clear();
455 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
456 MBB != MBBE; ++MBB) {
457 std::pair<unsigned, unsigned> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
458 mbbIndices.first = InstrSlots::scale(mbbIndices.first, factor);
459 mbbIndices.second = InstrSlots::scale(mbbIndices.second, factor);
460 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
461 }
462 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
463
Lang Hamesffd13262009-07-09 03:57:02 +0000464 // Scale terminator gaps.
465 for (DenseMap<MachineBasicBlock*, unsigned>::iterator
466 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
467 TGI != TGE; ++TGI) {
468 terminatorGaps[TGI->first] = InstrSlots::scale(TGI->second, factor);
469 }
470
Lang Hamesf41538d2009-06-02 16:53:25 +0000471 // Scale the intervals.
472 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
473 LI->second->scaleNumbering(factor);
474 }
475
476 // Scale MachineInstrs.
477 Mi2IndexMap oldmi2iMap = mi2iMap_;
478 unsigned highestSlot = 0;
479 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
480 MI != ME; ++MI) {
481 unsigned newSlot = InstrSlots::scale(MI->second, factor);
482 mi2iMap_[MI->first] = newSlot;
483 highestSlot = std::max(highestSlot, newSlot);
484 }
485
486 i2miMap_.clear();
487 i2miMap_.resize(highestSlot + 1);
488 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
489 MI != ME; ++MI) {
David Greene340482d2009-07-22 21:56:14 +0000490 i2miMap_[MI->second] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 }
492
493}
494
495
Owen Anderson80b3ce62008-05-28 20:54:50 +0000496/// runOnMachineFunction - Register allocate the whole function
497///
498bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
499 mf_ = &fn;
500 mri_ = &mf_->getRegInfo();
501 tm_ = &fn.getTarget();
502 tri_ = tm_->getRegisterInfo();
503 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000504 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000505 lv_ = &getAnalysis<LiveVariables>();
506 allocatableRegs_ = tri_->getAllocatableSet(fn);
507
Evan Cheng2578ba22009-07-01 01:59:31 +0000508 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000509 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000511
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 numIntervals += getNumIntervals();
513
Chris Lattner70ca3582004-09-30 15:59:17 +0000514 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000516}
517
Chris Lattner70ca3582004-09-30 15:59:17 +0000518/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000519void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000520 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000521 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000522 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000523 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000524 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000525
526 O << "********** MACHINEINSTRS **********\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000527 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
528 mbbi != mbbe; ++mbbi) {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000529 O << ((Value*)mbbi->getBasicBlock())->getNameStr() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000530 for (MachineBasicBlock::iterator mii = mbbi->begin(),
531 mie = mbbi->end(); mii != mie; ++mii) {
532 O << getInstructionIndex(mii) << '\t' << *mii;
533 }
534 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000535}
536
Evan Chengc92da382007-11-03 07:20:12 +0000537/// conflictsWithPhysRegDef - Returns true if the specified register
538/// is defined during the duration of the specified interval.
539bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
540 VirtRegMap &vrm, unsigned reg) {
541 for (LiveInterval::Ranges::const_iterator
542 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
543 for (unsigned index = getBaseIndex(I->start),
544 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
545 index += InstrSlots::NUM) {
546 // skip deleted instructions
547 while (index != end && !getInstructionFromIndex(index))
548 index += InstrSlots::NUM;
549 if (index == end) break;
550
551 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000552 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
553 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000554 if (SrcReg == li.reg || DstReg == li.reg)
555 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000556 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
557 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000558 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000559 continue;
560 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000561 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000562 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000563 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000564 if (!vrm.hasPhys(PhysReg))
565 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000566 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000567 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000568 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000569 return true;
570 }
571 }
572 }
573
574 return false;
575}
576
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000577/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
578/// it can check use as well.
579bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
580 unsigned Reg, bool CheckUse,
581 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
582 for (LiveInterval::Ranges::const_iterator
583 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
584 for (unsigned index = getBaseIndex(I->start),
585 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
586 index += InstrSlots::NUM) {
587 // Skip deleted instructions.
588 MachineInstr *MI = 0;
589 while (index != end) {
590 MI = getInstructionFromIndex(index);
591 if (MI)
592 break;
593 index += InstrSlots::NUM;
594 }
595 if (index == end) break;
596
597 if (JoinedCopies.count(MI))
598 continue;
599 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
600 MachineOperand& MO = MI->getOperand(i);
601 if (!MO.isReg())
602 continue;
603 if (MO.isUse() && !CheckUse)
604 continue;
605 unsigned PhysReg = MO.getReg();
606 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
607 continue;
608 if (tri_->isSubRegister(Reg, PhysReg))
609 return true;
610 }
611 }
612 }
613
614 return false;
615}
616
617
Evan Cheng549f27d32007-08-13 23:45:17 +0000618void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000619 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000620 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000621 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000622 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000623}
624
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000625void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000626 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000627 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000628 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000629 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000630 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Evan Cheng419852c2008-04-03 16:39:43 +0000631
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000632 // Virtual registers may be defined multiple times (due to phi
633 // elimination and 2-addr elimination). Much of what we do only has to be
634 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000635 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000636 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000637 if (interval.empty()) {
638 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000639 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000640 // Earlyclobbers move back one.
641 if (MO.isEarlyClobber())
642 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000643 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000644 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000645 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000646 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000647 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000648 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000649 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000650 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000651 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000652 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000653
654 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000655
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000656 // Loop over all of the blocks that the vreg is defined in. There are
657 // two cases we have to handle here. The most common case is a vreg
658 // whose lifetime is contained within a basic block. In this case there
659 // will be a single kill, in MBB, which comes after the definition.
660 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
661 // FIXME: what about dead vars?
662 unsigned killIdx;
663 if (vi.Kills[0] != mi)
664 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
665 else
666 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000667
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000668 // If the kill happens after the definition, we have an intra-block
669 // live range.
670 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000671 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000672 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000673 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000674 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000675 DOUT << " +" << LR << "\n";
Lang Hamesffd13262009-07-09 03:57:02 +0000676 interval.addKill(ValNo, killIdx, false);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000677 return;
678 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000679 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000680
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000681 // The other case we handle is when a virtual register lives to the end
682 // of the defining block, potentially live across some blocks, then is
683 // live into some number of blocks, but gets killed. Start by adding a
684 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000685 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000686 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000687 interval.addRange(NewLR);
688
689 // Iterate over all of the blocks that the variable is completely
690 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
691 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000692 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
693 E = vi.AliveBlocks.end(); I != E; ++I) {
694 LiveRange LR(getMBBStartIdx(*I),
695 getMBBEndIdx(*I)+1, // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000696 ValNo);
697 interval.addRange(LR);
698 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 }
700
701 // Finally, this virtual register is live from the start of any killing
702 // block to the 'use' slot of the killing instruction.
703 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
704 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000705 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000706 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000707 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000708 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000709 interval.addKill(ValNo, killIdx, false);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000710 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000711 }
712
713 } else {
714 // If this is the second time we see a virtual register definition, it
715 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000716 // the result of two address elimination, then the vreg is one of the
717 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000718 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000719 // If this is a two-address definition, then we have already processed
720 // the live range. The only problem is that we didn't realize there
721 // are actually two values in the live interval. Because of this we
722 // need to take the LiveRegion that defines this register and split it
723 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000724 assert(interval.containsOneValue());
725 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000726 unsigned RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000727 if (MO.isEarlyClobber())
728 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000729
Evan Cheng4f8ff162007-08-11 00:59:19 +0000730 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000731 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000732
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000733 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000734 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000735 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000736
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000737 // Two-address vregs should always only be redefined once. This means
738 // that at this point, there should be exactly one value number in it.
739 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
740
Chris Lattner91725b72006-08-31 05:54:43 +0000741 // The new value number (#1) is defined by the instruction we claimed
742 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000743 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000744 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000745 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000746 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
747
Chris Lattner91725b72006-08-31 05:54:43 +0000748 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000749 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000750 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000751 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000752 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000753
754 // Add the new live interval which replaces the range for the input copy.
755 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000756 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000757 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000758 interval.addKill(ValNo, RedefIndex, false);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000759
760 // If this redefinition is dead, we need to add a dummy unit live
761 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000762 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000763 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000764
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000765 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000766 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000767
768 } else {
769 // Otherwise, this must be because of phi elimination. If this is the
770 // first redefinition of the vreg that we have seen, go back and change
771 // the live range in the PHI block to be a different value number.
772 if (interval.containsOneValue()) {
773 assert(vi.Kills.size() == 1 &&
774 "PHI elimination vreg should have one kill, the PHI itself!");
775
776 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000777 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000778 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000779 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000780 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000781 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000782 interval.print(DOUT, tri_); DOUT << "\n";
Lang Hamesffd13262009-07-09 03:57:02 +0000783 interval.removeRange(Start, End);
784 assert(interval.ranges.size() == 1 &&
785 "newly discovered PHI interval has >1 ranges.");
786 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endNumber());
787 interval.addKill(VNI, terminatorGaps[killMBB], true);
Lang Hames857c4e02009-06-17 21:01:20 +0000788 VNI->setHasPHIKill(true);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000789 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000790
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000791 // Replace the interval with one of a NEW value number. Note that this
792 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000793 LiveRange LR(Start, End,
794 interval.getNextValue(mbb->getNumber(), 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000795 LR.valno->setIsPHIDef(true);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000796 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000797 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000798 interval.addKill(LR.valno, End, false);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000799 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000800 }
801
802 // In the case of PHI elimination, each variable definition is only
803 // live until the end of the block. We've already taken care of the
804 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000805 unsigned defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000806 if (MO.isEarlyClobber())
807 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000808
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000809 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000810 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000811 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000812 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000813 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000814 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000815 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000816 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000817 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000818
Owen Anderson7fbad272008-07-23 21:37:49 +0000819 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000820 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000821 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000822 interval.addKill(ValNo, terminatorGaps[mbb], true);
Lang Hames857c4e02009-06-17 21:01:20 +0000823 ValNo->setHasPHIKill(true);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000824 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000825 }
826 }
827
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000828 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000829}
830
Chris Lattnerf35fef72004-07-23 21:24:19 +0000831void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000832 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000833 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000834 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000835 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000836 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000837 // A physical register cannot be live across basic block, so its
838 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000839 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000840
Chris Lattner6b128bd2006-09-03 08:07:11 +0000841 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000842 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000843 // Earlyclobbers move back one.
844 if (MO.isEarlyClobber())
845 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000846 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000847
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000848 // If it is not used after definition, it is considered dead at
849 // the instruction defining it. Hence its interval is:
850 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000851 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000852 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000853 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000854 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000855 }
856
857 // If it is not dead on definition, it must be killed by a
858 // subsequent instruction. Hence its interval is:
859 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000860 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000861 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000862 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
863 getInstructionFromIndex(baseIndex) == 0)
864 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000865 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000866 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000867 end = getUseIndex(baseIndex) + 1;
868 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000869 } else {
870 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
871 if (DefIdx != -1) {
872 if (mi->isRegTiedToUseOperand(DefIdx)) {
873 // Two-address instruction.
874 end = getDefIndex(baseIndex);
875 if (mi->getOperand(DefIdx).isEarlyClobber())
876 end = getUseIndex(baseIndex);
877 } else {
878 // Another instruction redefines the register before it is ever read.
879 // Then the register is essentially dead at the instruction that defines
880 // it. Hence its interval is:
881 // [defSlot(def), defSlot(def)+1)
882 DOUT << " dead";
883 end = start + 1;
884 }
885 goto exit;
886 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000887 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000888
889 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000890 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000891
892 // The only case we should have a dead physreg here without a killing or
893 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000894 // and never used. Another possible case is the implicit use of the
895 // physical register has been deleted by two-address pass.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000896 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000897
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000898exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000899 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000900
Evan Cheng24a3cc42007-04-25 07:30:23 +0000901 // Already exists? Extend old live interval.
902 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000903 bool Extend = OldLR != interval.end();
904 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000905 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000906 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000907 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000908 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000909 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000910 interval.addKill(LR.valno, end, false);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000911 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000912}
913
Chris Lattnerf35fef72004-07-23 21:24:19 +0000914void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
915 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000916 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000917 MachineOperand& MO,
918 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000919 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000920 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000921 getOrCreateInterval(MO.getReg()));
922 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000923 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000924 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000925 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000926 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000927 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000928 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000929 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000930 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000931 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000932 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000933 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000934 // If MI also modifies the sub-register explicitly, avoid processing it
935 // more than once. Do not pass in TRI here so it checks for exact match.
936 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000937 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000938 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000939 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000940}
941
Evan Chengb371f452007-02-19 21:49:54 +0000942void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000943 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000944 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000945 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
946
947 // Look for kills, if it reaches a def before it's killed, then it shouldn't
948 // be considered a livein.
949 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000950 unsigned baseIndex = MIIdx;
951 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000952 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
953 getInstructionFromIndex(baseIndex) == 0)
954 baseIndex += InstrSlots::NUM;
955 unsigned end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000956 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000957
Evan Chengb371f452007-02-19 21:49:54 +0000958 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000959 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000960 DOUT << " killed";
961 end = getUseIndex(baseIndex) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000962 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000963 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000964 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000965 // Another instruction redefines the register before it is ever read.
966 // Then the register is essentially dead at the instruction that defines
967 // it. Hence its interval is:
968 // [defSlot(def), defSlot(def)+1)
969 DOUT << " dead";
970 end = getDefIndex(start) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000971 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000972 break;
Evan Chengb371f452007-02-19 21:49:54 +0000973 }
974
975 baseIndex += InstrSlots::NUM;
976 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000977 if (mi != MBB->end()) {
978 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
979 getInstructionFromIndex(baseIndex) == 0)
980 baseIndex += InstrSlots::NUM;
981 }
Evan Chengb371f452007-02-19 21:49:54 +0000982 }
983
Evan Cheng75611fb2007-06-27 01:16:36 +0000984 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000985 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000986 if (isAlias) {
987 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000988 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000989 } else {
990 DOUT << " live through";
991 end = baseIndex;
992 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000993 }
994
Lang Hames10382fb2009-06-19 02:17:53 +0000995 VNInfo *vni =
996 interval.getNextValue(MBB->getNumber(), 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000997 vni->setIsPHIDef(true);
998 LiveRange LR(start, end, vni);
999
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001000 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +00001001 interval.addKill(LR.valno, end, false);
Evan Cheng24c2e5c2007-08-08 07:03:29 +00001002 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +00001003}
1004
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001005/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001006/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001007/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001008/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001009void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +00001010
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001011 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
1012 << "********** Function: "
1013 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001014
1015 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001016 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1017 MBBI != E; ++MBBI) {
1018 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001019 // Track the index of the current machine instr.
1020 unsigned MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001021 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001022
Chris Lattner428b92e2006-09-15 03:57:23 +00001023 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001024
Dan Gohmancb406c22007-10-03 19:26:29 +00001025 // Create intervals for live-ins to this BB first.
1026 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1027 LE = MBB->livein_end(); LI != LE; ++LI) {
1028 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1029 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001030 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001031 if (!hasInterval(*AS))
1032 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1033 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001034 }
1035
Owen Anderson99500ae2008-09-15 22:00:38 +00001036 // Skip over empty initial indices.
1037 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
1038 getInstructionFromIndex(MIIndex) == 0)
1039 MIIndex += InstrSlots::NUM;
1040
Chris Lattner428b92e2006-09-15 03:57:23 +00001041 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001042 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001043
Evan Cheng438f7bc2006-11-10 08:43:01 +00001044 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001045 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1046 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001047 if (!MO.isReg() || !MO.getReg())
1048 continue;
1049
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001050 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001051 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001052 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001053 else if (MO.isUndef())
1054 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001055 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001056
1057 // Skip over the empty slots after each instruction.
1058 unsigned Slots = MI->getDesc().getNumDefs();
1059 if (Slots == 0)
1060 Slots = 1;
1061 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +00001062
1063 // Skip over empty indices.
1064 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
1065 getInstructionFromIndex(MIIndex) == 0)
1066 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001067 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001068 }
Evan Chengd129d732009-07-17 19:43:40 +00001069
1070 // Create empty intervals for registers defined by implicit_def's (except
1071 // for those implicit_def that define values which are liveout of their
1072 // blocks.
1073 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1074 unsigned UndefReg = UndefUses[i];
1075 (void)getOrCreateInterval(UndefReg);
1076 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001077}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001078
Evan Chengd0e32c52008-10-29 05:06:14 +00001079bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001080 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001081 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001082 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001083
1084 bool ResVal = false;
1085 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001086 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001087 break;
1088 MBBs.push_back(I->second);
1089 ResVal = true;
1090 ++I;
1091 }
1092 return ResVal;
1093}
1094
Evan Chengd0e32c52008-10-29 05:06:14 +00001095bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
1096 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1097 std::vector<IdxMBBPair>::const_iterator I =
1098 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1099
1100 bool ResVal = false;
1101 while (I != Idx2MBBMap.end()) {
1102 if (I->first > End)
1103 break;
1104 MachineBasicBlock *MBB = I->second;
1105 if (getMBBEndIdx(MBB) > End)
1106 break;
1107 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1108 SE = MBB->succ_end(); SI != SE; ++SI)
1109 MBBs.push_back(*SI);
1110 ResVal = true;
1111 ++I;
1112 }
1113 return ResVal;
1114}
1115
Owen Anderson03857b22008-08-13 21:49:13 +00001116LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001117 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001118 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001119}
Evan Chengf2fbca62007-11-12 06:35:08 +00001120
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001121/// dupInterval - Duplicate a live interval. The caller is responsible for
1122/// managing the allocated memory.
1123LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1124 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001125 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001126 return NewLI;
1127}
1128
Evan Chengc8d044e2008-02-15 18:24:29 +00001129/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1130/// copy field and returns the source register that defines it.
1131unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001132 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001133 return 0;
1134
Lang Hames52c1afc2009-08-10 23:43:28 +00001135 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001136 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001137 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001138 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001139 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001140 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001141 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1142 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1143 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001144
Evan Cheng04ee5a12009-01-20 19:12:24 +00001145 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001146 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001147 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001148 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001149 return 0;
1150}
Evan Chengf2fbca62007-11-12 06:35:08 +00001151
1152//===----------------------------------------------------------------------===//
1153// Register allocator hooks.
1154//
1155
Evan Chengd70dbb52008-02-22 09:24:50 +00001156/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1157/// allow one) virtual register operand, then its uses are implicitly using
1158/// the register. Returns the virtual register.
1159unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1160 MachineInstr *MI) const {
1161 unsigned RegOp = 0;
1162 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1163 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001164 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001165 continue;
1166 unsigned Reg = MO.getReg();
1167 if (Reg == 0 || Reg == li.reg)
1168 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001169
1170 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1171 !allocatableRegs_[Reg])
1172 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001173 // FIXME: For now, only remat MI with at most one register operand.
1174 assert(!RegOp &&
1175 "Can't rematerialize instruction with multiple register operand!");
1176 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001177#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001178 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001179#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001180 }
1181 return RegOp;
1182}
1183
1184/// isValNoAvailableAt - Return true if the val# of the specified interval
1185/// which reaches the given instruction also reaches the specified use index.
1186bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
1187 unsigned UseIdx) const {
1188 unsigned Index = getInstructionIndex(MI);
1189 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1190 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1191 return UI != li.end() && UI->valno == ValNo;
1192}
1193
Evan Chengf2fbca62007-11-12 06:35:08 +00001194/// isReMaterializable - Returns true if the definition MI of the specified
1195/// val# of the specified interval is re-materializable.
1196bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001197 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001198 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001199 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001200 if (DisableReMat)
1201 return false;
1202
Evan Cheng20ccded2008-03-15 00:19:36 +00001203 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001204 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001205
1206 int FrameIdx = 0;
1207 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001208 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001209 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1210 // this but remember this is not safe to fold into a two-address
1211 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001212 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001213 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001214
Dan Gohman6d69ba82008-07-25 00:02:30 +00001215 // If the target-specific rules don't identify an instruction as
1216 // being trivially rematerializable, use some target-independent
1217 // rules.
1218 if (!MI->getDesc().isRematerializable() ||
1219 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001220 if (!EnableAggressiveRemat)
1221 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001222
Dan Gohman0471a792008-07-28 18:43:51 +00001223 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001224 // we can't analyze it.
1225 const TargetInstrDesc &TID = MI->getDesc();
1226 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1227 return false;
1228
1229 // Avoid instructions obviously unsafe for remat.
1230 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1231 return false;
1232
1233 // If the instruction accesses memory and the memory could be non-constant,
1234 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001235 for (std::list<MachineMemOperand>::const_iterator
1236 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001237 const MachineMemOperand &MMO = *I;
1238 if (MMO.isVolatile() || MMO.isStore())
1239 return false;
1240 const Value *V = MMO.getValue();
1241 if (!V)
1242 return false;
1243 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1244 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001245 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001246 } else if (!aa_->pointsToConstantMemory(V))
1247 return false;
1248 }
1249
1250 // If any of the registers accessed are non-constant, conservatively assume
1251 // the instruction is not rematerializable.
1252 unsigned ImpUse = 0;
1253 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1254 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001255 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001256 unsigned Reg = MO.getReg();
1257 if (Reg == 0)
1258 continue;
1259 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1260 return false;
1261
1262 // Only allow one def, and that in the first operand.
1263 if (MO.isDef() != (i == 0))
1264 return false;
1265
1266 // Only allow constant-valued registers.
1267 bool IsLiveIn = mri_->isLiveIn(Reg);
1268 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1269 E = mri_->def_end();
1270
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001271 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001272 if (MO.isDef() && (next(I) != E || IsLiveIn))
1273 return false;
1274
1275 if (MO.isUse()) {
1276 // Only allow one use other register use, as that's all the
1277 // remat mechanisms support currently.
1278 if (Reg != li.reg) {
1279 if (ImpUse == 0)
1280 ImpUse = Reg;
1281 else if (Reg != ImpUse)
1282 return false;
1283 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001284 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001285 if (I != E && (next(I) != E || IsLiveIn))
1286 return false;
1287 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001288 }
1289 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001290 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001291
Dan Gohman6d69ba82008-07-25 00:02:30 +00001292 unsigned ImpUse = getReMatImplicitUse(li, MI);
1293 if (ImpUse) {
1294 const LiveInterval &ImpLi = getInterval(ImpUse);
1295 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1296 re = mri_->use_end(); ri != re; ++ri) {
1297 MachineInstr *UseMI = &*ri;
1298 unsigned UseIdx = getInstructionIndex(UseMI);
1299 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1300 continue;
1301 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1302 return false;
1303 }
Evan Chengdc377862008-09-30 15:44:16 +00001304
1305 // If a register operand of the re-materialized instruction is going to
1306 // be spilled next, then it's not legal to re-materialize this instruction.
1307 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1308 if (ImpUse == SpillIs[i]->reg)
1309 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001310 }
1311 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001312}
1313
Evan Cheng06587492008-10-24 02:05:00 +00001314/// isReMaterializable - Returns true if the definition MI of the specified
1315/// val# of the specified interval is re-materializable.
1316bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1317 const VNInfo *ValNo, MachineInstr *MI) {
1318 SmallVector<LiveInterval*, 4> Dummy1;
1319 bool Dummy2;
1320 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1321}
1322
Evan Cheng5ef3a042007-12-06 00:01:56 +00001323/// isReMaterializable - Returns true if every definition of MI of every
1324/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001325bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1326 SmallVectorImpl<LiveInterval*> &SpillIs,
1327 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001328 isLoad = false;
1329 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1330 i != e; ++i) {
1331 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001332 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001333 continue; // Dead val#.
1334 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001335 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001336 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001337 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001338 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001339 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001340 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001341 return false;
1342 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001343 }
1344 return true;
1345}
1346
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001347/// FilterFoldedOps - Filter out two-address use operands. Return
1348/// true if it finds any issue with the operands that ought to prevent
1349/// folding.
1350static bool FilterFoldedOps(MachineInstr *MI,
1351 SmallVector<unsigned, 2> &Ops,
1352 unsigned &MRInfo,
1353 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001354 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001355 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1356 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001357 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001358 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001359 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001360 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001361 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001362 MRInfo |= (unsigned)VirtRegMap::isMod;
1363 else {
1364 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001365 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001366 MRInfo = VirtRegMap::isModRef;
1367 continue;
1368 }
1369 MRInfo |= (unsigned)VirtRegMap::isRef;
1370 }
1371 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001372 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001373 return false;
1374}
1375
1376
1377/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1378/// slot / to reg or any rematerialized load into ith operand of specified
1379/// MI. If it is successul, MI is updated with the newly created MI and
1380/// returns true.
1381bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1382 VirtRegMap &vrm, MachineInstr *DefMI,
1383 unsigned InstrIdx,
1384 SmallVector<unsigned, 2> &Ops,
1385 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001386 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001387 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001388 RemoveMachineInstrFromMaps(MI);
1389 vrm.RemoveMachineInstrFromMaps(MI);
1390 MI->eraseFromParent();
1391 ++numFolds;
1392 return true;
1393 }
1394
1395 // Filter the list of operand indexes that are to be folded. Abort if
1396 // any operand will prevent folding.
1397 unsigned MRInfo = 0;
1398 SmallVector<unsigned, 2> FoldOps;
1399 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1400 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001401
Evan Cheng427f4c12008-03-31 23:19:51 +00001402 // The only time it's safe to fold into a two address instruction is when
1403 // it's folding reload and spill from / into a spill stack slot.
1404 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001405 return false;
1406
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001407 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1408 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001409 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001410 // Remember this instruction uses the spill slot.
1411 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1412
Evan Chengf2fbca62007-11-12 06:35:08 +00001413 // Attempt to fold the memory reference into the instruction. If
1414 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001415 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001416 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001417 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001418 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001420 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001421 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001422 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1423 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001424 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001425 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001426 return true;
1427 }
1428 return false;
1429}
1430
Evan Cheng018f9b02007-12-05 03:22:34 +00001431/// canFoldMemoryOperand - Returns true if the specified load / store
1432/// folding is possible.
1433bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001434 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001435 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001436 // Filter the list of operand indexes that are to be folded. Abort if
1437 // any operand will prevent folding.
1438 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001439 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001440 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1441 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001442
Evan Cheng3c75ba82008-04-01 21:37:32 +00001443 // It's only legal to remat for a use, not a def.
1444 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001445 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001446
Evan Chengd70dbb52008-02-22 09:24:50 +00001447 return tii_->canFoldMemoryOperand(MI, FoldOps);
1448}
1449
Evan Cheng81a03822007-11-17 00:40:40 +00001450bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1451 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1452 for (LiveInterval::Ranges::const_iterator
1453 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1454 std::vector<IdxMBBPair>::const_iterator II =
1455 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1456 if (II == Idx2MBBMap.end())
1457 continue;
1458 if (I->end > II->first) // crossing a MBB.
1459 return false;
1460 MBBs.insert(II->second);
1461 if (MBBs.size() > 1)
1462 return false;
1463 }
1464 return true;
1465}
1466
Evan Chengd70dbb52008-02-22 09:24:50 +00001467/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1468/// interval on to-be re-materialized operands of MI) with new register.
1469void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1470 MachineInstr *MI, unsigned NewVReg,
1471 VirtRegMap &vrm) {
1472 // There is an implicit use. That means one of the other operand is
1473 // being remat'ed and the remat'ed instruction has li.reg as an
1474 // use operand. Make sure we rewrite that as well.
1475 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1476 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001477 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001478 continue;
1479 unsigned Reg = MO.getReg();
1480 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1481 continue;
1482 if (!vrm.isReMaterialized(Reg))
1483 continue;
1484 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001485 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1486 if (UseMO)
1487 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001488 }
1489}
1490
Evan Chengf2fbca62007-11-12 06:35:08 +00001491/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1492/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001493bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001494rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1495 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001496 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001497 unsigned Slot, int LdSlot,
1498 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001499 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001500 const TargetRegisterClass* rc,
1501 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001502 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001503 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001504 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001505 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001506 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001507 RestartInstruction:
1508 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1509 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001510 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001511 continue;
1512 unsigned Reg = mop.getReg();
1513 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001514 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001515 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001516 if (Reg != li.reg)
1517 continue;
1518
1519 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001520 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001521 int FoldSlot = Slot;
1522 if (DefIsReMat) {
1523 // If this is the rematerializable definition MI itself and
1524 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001525 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001526 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1527 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001528 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001529 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001530 MI->eraseFromParent();
1531 break;
1532 }
1533
1534 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001535 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001536 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001537 if (isLoad) {
1538 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1539 FoldSS = isLoadSS;
1540 FoldSlot = LdSlot;
1541 }
1542 }
1543
Evan Chengf2fbca62007-11-12 06:35:08 +00001544 // Scan all of the operands of this instruction rewriting operands
1545 // to use NewVReg instead of li.reg as appropriate. We do this for
1546 // two reasons:
1547 //
1548 // 1. If the instr reads the same spilled vreg multiple times, we
1549 // want to reuse the NewVReg.
1550 // 2. If the instr is a two-addr instruction, we are required to
1551 // keep the src/dst regs pinned.
1552 //
1553 // Keep track of whether we replace a use and/or def so that we can
1554 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001555
Evan Cheng81a03822007-11-17 00:40:40 +00001556 HasUse = mop.isUse();
1557 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001558 SmallVector<unsigned, 2> Ops;
1559 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001560 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001561 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001562 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001563 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001564 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001565 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001566 continue;
1567 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001568 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001569 if (!MOj.isUndef()) {
1570 HasUse |= MOj.isUse();
1571 HasDef |= MOj.isDef();
1572 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001573 }
1574 }
1575
David Greene26b86a02008-10-27 17:38:59 +00001576 // Create a new virtual register for the spill interval.
1577 // Create the new register now so we can map the fold instruction
1578 // to the new register so when it is unfolded we get the correct
1579 // answer.
1580 bool CreatedNewVReg = false;
1581 if (NewVReg == 0) {
1582 NewVReg = mri_->createVirtualRegister(rc);
1583 vrm.grow();
1584 CreatedNewVReg = true;
1585 }
1586
Evan Cheng9c3c2212008-06-06 07:54:39 +00001587 if (!TryFold)
1588 CanFold = false;
1589 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001590 // Do not fold load / store here if we are splitting. We'll find an
1591 // optimal point to insert a load / store later.
1592 if (!TrySplit) {
1593 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001594 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001595 // Folding the load/store can completely change the instruction in
1596 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001597
1598 if (FoldSS) {
1599 // We need to give the new vreg the same stack slot as the
1600 // spilled interval.
1601 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1602 }
1603
Evan Cheng018f9b02007-12-05 03:22:34 +00001604 HasUse = false;
1605 HasDef = false;
1606 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001607 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001608 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001609 goto RestartInstruction;
1610 }
1611 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001612 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001613 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001614 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001615 }
Evan Chengcddbb832007-11-30 21:23:43 +00001616
Evan Chengcddbb832007-11-30 21:23:43 +00001617 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001618 if (mop.isImplicit())
1619 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001620
1621 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001622 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1623 MachineOperand &mopj = MI->getOperand(Ops[j]);
1624 mopj.setReg(NewVReg);
1625 if (mopj.isImplicit())
1626 rewriteImplicitOps(li, MI, NewVReg, vrm);
1627 }
Evan Chengcddbb832007-11-30 21:23:43 +00001628
Evan Cheng81a03822007-11-17 00:40:40 +00001629 if (CreatedNewVReg) {
1630 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001631 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001632 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001633 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001634 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001635 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001636 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001637 }
1638 if (!CanDelete || (HasUse && HasDef)) {
1639 // If this is a two-addr instruction then its use operands are
1640 // rematerializable but its def is not. It should be assigned a
1641 // stack slot.
1642 vrm.assignVirt2StackSlot(NewVReg, Slot);
1643 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001644 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001645 vrm.assignVirt2StackSlot(NewVReg, Slot);
1646 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001647 } else if (HasUse && HasDef &&
1648 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1649 // If this interval hasn't been assigned a stack slot (because earlier
1650 // def is a deleted remat def), do it now.
1651 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1652 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001653 }
1654
Evan Cheng313d4b82008-02-23 00:33:04 +00001655 // Re-matting an instruction with virtual register use. Add the
1656 // register as an implicit use on the use MI.
1657 if (DefIsReMat && ImpUse)
1658 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1659
Evan Cheng5b69eba2009-04-21 22:46:52 +00001660 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001661 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001662 if (CreatedNewVReg) {
1663 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001664 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001665 if (TrySplit)
1666 vrm.setIsSplitFromReg(NewVReg, li.reg);
1667 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001668
1669 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001670 if (CreatedNewVReg) {
1671 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
Lang Hames857c4e02009-06-17 21:01:20 +00001672 nI.getNextValue(0, 0, false, VNInfoAllocator));
Evan Cheng81a03822007-11-17 00:40:40 +00001673 DOUT << " +" << LR;
1674 nI.addRange(LR);
1675 } else {
1676 // Extend the split live interval to this def / use.
1677 unsigned End = getUseIndex(index)+1;
1678 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1679 nI.getValNumInfo(nI.getNumValNums()-1));
1680 DOUT << " +" << LR;
1681 nI.addRange(LR);
1682 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001683 }
1684 if (HasDef) {
1685 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00001686 nI.getNextValue(0, 0, false, VNInfoAllocator));
Evan Chengf2fbca62007-11-12 06:35:08 +00001687 DOUT << " +" << LR;
1688 nI.addRange(LR);
1689 }
Evan Cheng81a03822007-11-17 00:40:40 +00001690
Evan Chengf2fbca62007-11-12 06:35:08 +00001691 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001692 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001693 DOUT << '\n';
1694 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001695 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001696}
Evan Cheng81a03822007-11-17 00:40:40 +00001697bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001698 const VNInfo *VNI,
1699 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001700 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001701 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hamesffd13262009-07-09 03:57:02 +00001702 if (VNI->kills[j].isPHIKill)
1703 continue;
1704
1705 unsigned KillIdx = VNI->kills[j].killIdx;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001706 if (KillIdx > Idx && KillIdx < End)
1707 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001708 }
1709 return false;
1710}
1711
Evan Cheng063284c2008-02-21 00:34:19 +00001712/// RewriteInfo - Keep track of machine instrs that will be rewritten
1713/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001714namespace {
1715 struct RewriteInfo {
1716 unsigned Index;
1717 MachineInstr *MI;
1718 bool HasUse;
1719 bool HasDef;
1720 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1721 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1722 };
Evan Cheng063284c2008-02-21 00:34:19 +00001723
Dan Gohman844731a2008-05-13 00:00:25 +00001724 struct RewriteInfoCompare {
1725 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1726 return LHS.Index < RHS.Index;
1727 }
1728 };
1729}
Evan Cheng063284c2008-02-21 00:34:19 +00001730
Evan Chengf2fbca62007-11-12 06:35:08 +00001731void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001732rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001733 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001734 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001735 unsigned Slot, int LdSlot,
1736 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001737 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001738 const TargetRegisterClass* rc,
1739 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001740 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001741 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001742 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001743 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001744 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1745 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001746 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001747 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001748 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001749 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001750 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001751
Evan Cheng063284c2008-02-21 00:34:19 +00001752 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001753 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001754 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001755 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1756 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001757 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001758 MachineOperand &O = ri.getOperand();
1759 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001760 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001761 unsigned index = getInstructionIndex(MI);
1762 if (index < start || index >= end)
1763 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001764
1765 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001766 // Must be defined by an implicit def. It should not be spilled. Note,
1767 // this is for correctness reason. e.g.
1768 // 8 %reg1024<def> = IMPLICIT_DEF
1769 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1770 // The live range [12, 14) are not part of the r1024 live interval since
1771 // it's defined by an implicit def. It will not conflicts with live
1772 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001773 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001774 // the INSERT_SUBREG and both target registers that would overlap.
1775 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001776 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1777 }
1778 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1779
Evan Cheng313d4b82008-02-23 00:33:04 +00001780 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001781 // Now rewrite the defs and uses.
1782 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1783 RewriteInfo &rwi = RewriteMIs[i];
1784 ++i;
1785 unsigned index = rwi.Index;
1786 bool MIHasUse = rwi.HasUse;
1787 bool MIHasDef = rwi.HasDef;
1788 MachineInstr *MI = rwi.MI;
1789 // If MI def and/or use the same register multiple times, then there
1790 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001791 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001792 while (i != e && RewriteMIs[i].MI == MI) {
1793 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001794 bool isUse = RewriteMIs[i].HasUse;
1795 if (isUse) ++NumUses;
1796 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001797 MIHasDef |= RewriteMIs[i].HasDef;
1798 ++i;
1799 }
Evan Cheng81a03822007-11-17 00:40:40 +00001800 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001801
Evan Cheng0a891ed2008-05-23 23:00:04 +00001802 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001803 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001804 // register interval's spill weight to HUGE_VALF to prevent it from
1805 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001806 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001807 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001808 }
1809
Evan Cheng063284c2008-02-21 00:34:19 +00001810 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001811 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001812 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001813 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001814 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001815 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001816 // One common case:
1817 // x = use
1818 // ...
1819 // ...
1820 // def = ...
1821 // = use
1822 // It's better to start a new interval to avoid artifically
1823 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001824 if (MIHasDef && !MIHasUse) {
1825 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001826 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001827 }
1828 }
Evan Chengcada2452007-11-28 01:28:46 +00001829 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001830
1831 bool IsNew = ThisVReg == 0;
1832 if (IsNew) {
1833 // This ends the previous live interval. If all of its def / use
1834 // can be folded, give it a low spill weight.
1835 if (NewVReg && TrySplit && AllCanFold) {
1836 LiveInterval &nI = getOrCreateInterval(NewVReg);
1837 nI.weight /= 10.0F;
1838 }
1839 AllCanFold = true;
1840 }
1841 NewVReg = ThisVReg;
1842
Evan Cheng81a03822007-11-17 00:40:40 +00001843 bool HasDef = false;
1844 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001845 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001846 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1847 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1848 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001849 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001850 if (!HasDef && !HasUse)
1851 continue;
1852
Evan Cheng018f9b02007-12-05 03:22:34 +00001853 AllCanFold &= CanFold;
1854
Evan Cheng81a03822007-11-17 00:40:40 +00001855 // Update weight of spill interval.
1856 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001857 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001858 // The spill weight is now infinity as it cannot be spilled again.
1859 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001860 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001861 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001862
1863 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001864 if (HasDef) {
1865 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001866 bool HasKill = false;
1867 if (!HasUse)
1868 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1869 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001870 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001871 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001872 if (VNI)
1873 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1874 }
Owen Anderson28998312008-08-13 22:28:50 +00001875 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001876 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001877 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001878 if (SII == SpillIdxes.end()) {
1879 std::vector<SRInfo> S;
1880 S.push_back(SRInfo(index, NewVReg, true));
1881 SpillIdxes.insert(std::make_pair(MBBId, S));
1882 } else if (SII->second.back().vreg != NewVReg) {
1883 SII->second.push_back(SRInfo(index, NewVReg, true));
1884 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001885 // If there is an earlier def and this is a two-address
1886 // instruction, then it's not possible to fold the store (which
1887 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001888 SRInfo &Info = SII->second.back();
1889 Info.index = index;
1890 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001891 }
1892 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001893 } else if (SII != SpillIdxes.end() &&
1894 SII->second.back().vreg == NewVReg &&
1895 (int)index > SII->second.back().index) {
1896 // There is an earlier def that's not killed (must be two-address).
1897 // The spill is no longer needed.
1898 SII->second.pop_back();
1899 if (SII->second.empty()) {
1900 SpillIdxes.erase(MBBId);
1901 SpillMBBs.reset(MBBId);
1902 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001903 }
1904 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905 }
1906
1907 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001908 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001909 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001910 if (SII != SpillIdxes.end() &&
1911 SII->second.back().vreg == NewVReg &&
1912 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001913 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001914 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001915 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001916 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001917 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001918 // If we are splitting live intervals, only fold if it's the first
1919 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001920 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001921 else if (IsNew) {
1922 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001923 if (RII == RestoreIdxes.end()) {
1924 std::vector<SRInfo> Infos;
1925 Infos.push_back(SRInfo(index, NewVReg, true));
1926 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1927 } else {
1928 RII->second.push_back(SRInfo(index, NewVReg, true));
1929 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001930 RestoreMBBs.set(MBBId);
1931 }
1932 }
1933
1934 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001935 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001936 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001937 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001938
1939 if (NewVReg && TrySplit && AllCanFold) {
1940 // If all of its def / use can be folded, give it a low spill weight.
1941 LiveInterval &nI = getOrCreateInterval(NewVReg);
1942 nI.weight /= 10.0F;
1943 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001944}
1945
Evan Cheng1953d0c2007-11-29 10:12:14 +00001946bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1947 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001948 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001949 if (!RestoreMBBs[Id])
1950 return false;
1951 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1952 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1953 if (Restores[i].index == index &&
1954 Restores[i].vreg == vr &&
1955 Restores[i].canFold)
1956 return true;
1957 return false;
1958}
1959
1960void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1961 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001962 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001963 if (!RestoreMBBs[Id])
1964 return;
1965 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1966 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1967 if (Restores[i].index == index && Restores[i].vreg)
1968 Restores[i].index = -1;
1969}
Evan Cheng81a03822007-11-17 00:40:40 +00001970
Evan Cheng4cce6b42008-04-11 17:53:36 +00001971/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1972/// spilled and create empty intervals for their uses.
1973void
1974LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1975 const TargetRegisterClass* rc,
1976 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001977 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1978 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001979 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001980 MachineInstr *MI = &*ri;
1981 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001982 if (O.isDef()) {
1983 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1984 "Register def was not rewritten?");
1985 RemoveMachineInstrFromMaps(MI);
1986 vrm.RemoveMachineInstrFromMaps(MI);
1987 MI->eraseFromParent();
1988 } else {
1989 // This must be an use of an implicit_def so it's not part of the live
1990 // interval. Create a new empty live interval for it.
1991 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1992 unsigned NewVReg = mri_->createVirtualRegister(rc);
1993 vrm.grow();
1994 vrm.setIsImplicitlyDefined(NewVReg);
1995 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1996 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1997 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001998 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001999 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002000 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002001 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002002 }
2003 }
Evan Cheng419852c2008-04-03 16:39:43 +00002004 }
2005}
2006
Evan Chengf2fbca62007-11-12 06:35:08 +00002007std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002008addIntervalsForSpillsFast(const LiveInterval &li,
2009 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002010 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002011 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002012
2013 std::vector<LiveInterval*> added;
2014
2015 assert(li.weight != HUGE_VALF &&
2016 "attempt to spill already spilled interval!");
2017
2018 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
2019 DEBUG(li.dump());
2020 DOUT << '\n';
2021
2022 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2023
Owen Andersona41e47a2008-08-19 22:12:11 +00002024 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2025 while (RI != mri_->reg_end()) {
2026 MachineInstr* MI = &*RI;
2027
2028 SmallVector<unsigned, 2> Indices;
2029 bool HasUse = false;
2030 bool HasDef = false;
2031
2032 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2033 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002034 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002035
2036 HasUse |= MI->getOperand(i).isUse();
2037 HasDef |= MI->getOperand(i).isDef();
2038
2039 Indices.push_back(i);
2040 }
2041
2042 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2043 Indices, true, slot, li.reg)) {
2044 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002045 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002046 vrm.assignVirt2StackSlot(NewVReg, slot);
2047
Owen Andersona41e47a2008-08-19 22:12:11 +00002048 // create a new register for this spill
2049 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002050
Owen Andersona41e47a2008-08-19 22:12:11 +00002051 // the spill weight is now infinity as it
2052 // cannot be spilled again
2053 nI.weight = HUGE_VALF;
2054
2055 // Rewrite register operands to use the new vreg.
2056 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2057 E = Indices.end(); I != E; ++I) {
2058 MI->getOperand(*I).setReg(NewVReg);
2059
2060 if (MI->getOperand(*I).isUse())
2061 MI->getOperand(*I).setIsKill(true);
2062 }
2063
2064 // Fill in the new live interval.
2065 unsigned index = getInstructionIndex(MI);
2066 if (HasUse) {
2067 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00002068 nI.getNextValue(0, 0, false, getVNInfoAllocator()));
Owen Andersona41e47a2008-08-19 22:12:11 +00002069 DOUT << " +" << LR;
2070 nI.addRange(LR);
2071 vrm.addRestorePoint(NewVReg, MI);
2072 }
2073 if (HasDef) {
2074 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00002075 nI.getNextValue(0, 0, false, getVNInfoAllocator()));
Owen Andersona41e47a2008-08-19 22:12:11 +00002076 DOUT << " +" << LR;
2077 nI.addRange(LR);
2078 vrm.addSpillPoint(NewVReg, true, MI);
2079 }
2080
Owen Anderson17197312008-08-18 23:41:04 +00002081 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002082
Owen Andersona41e47a2008-08-19 22:12:11 +00002083 DOUT << "\t\t\t\tadded new interval: ";
2084 DEBUG(nI.dump());
2085 DOUT << '\n';
Owen Andersona41e47a2008-08-19 22:12:11 +00002086 }
Owen Anderson9a032932008-08-18 21:20:32 +00002087
Owen Anderson9a032932008-08-18 21:20:32 +00002088
Owen Andersona41e47a2008-08-19 22:12:11 +00002089 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002090 }
Owen Andersond6664312008-08-18 18:05:32 +00002091
2092 return added;
2093}
2094
2095std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002096addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002097 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002098 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002099
2100 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002101 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002102
Evan Chengf2fbca62007-11-12 06:35:08 +00002103 assert(li.weight != HUGE_VALF &&
2104 "attempt to spill already spilled interval!");
2105
2106 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00002107 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00002108 DOUT << '\n';
2109
Evan Cheng72eeb942008-12-05 17:00:16 +00002110 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002111 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002112 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002113 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002114 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2115 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002116 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002117 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002118
2119 unsigned NumValNums = li.getNumValNums();
2120 SmallVector<MachineInstr*, 4> ReMatDefs;
2121 ReMatDefs.resize(NumValNums, NULL);
2122 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2123 ReMatOrigDefs.resize(NumValNums, NULL);
2124 SmallVector<int, 4> ReMatIds;
2125 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2126 BitVector ReMatDelete(NumValNums);
2127 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2128
Evan Cheng81a03822007-11-17 00:40:40 +00002129 // Spilling a split live interval. It cannot be split any further. Also,
2130 // it's also guaranteed to be a single val# / range interval.
2131 if (vrm.getPreSplitReg(li.reg)) {
2132 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002133 // Unset the split kill marker on the last use.
2134 unsigned KillIdx = vrm.getKillPoint(li.reg);
2135 if (KillIdx) {
2136 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2137 assert(KillMI && "Last use disappeared?");
2138 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2139 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002140 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002141 }
Evan Chengadf85902007-12-05 09:51:10 +00002142 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002143 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2144 Slot = vrm.getStackSlot(li.reg);
2145 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2146 MachineInstr *ReMatDefMI = DefIsReMat ?
2147 vrm.getReMaterializedMI(li.reg) : NULL;
2148 int LdSlot = 0;
2149 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2150 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002151 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002152 bool IsFirstRange = true;
2153 for (LiveInterval::Ranges::const_iterator
2154 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2155 // If this is a split live interval with multiple ranges, it means there
2156 // are two-address instructions that re-defined the value. Only the
2157 // first def can be rematerialized!
2158 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002159 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002160 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2161 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002162 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002163 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002164 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002165 } else {
2166 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2167 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002168 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002169 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002170 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002171 }
2172 IsFirstRange = false;
2173 }
Evan Cheng419852c2008-04-03 16:39:43 +00002174
Evan Cheng4cce6b42008-04-11 17:53:36 +00002175 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002176 return NewLIs;
2177 }
2178
2179 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002180 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
2181 TrySplit = false;
2182 if (TrySplit)
2183 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002184 bool NeedStackSlot = false;
2185 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2186 i != e; ++i) {
2187 const VNInfo *VNI = *i;
2188 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002189 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002190 continue; // Dead val#.
2191 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002192 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2193 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002194 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002195 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002196 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002197 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002198 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002199 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
2200 ClonedMIs.push_back(Clone);
2201 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002202
2203 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002204 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002205 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002206 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002207 CanDelete = false;
2208 // Need a stack slot if there is any live range where uses cannot be
2209 // rematerialized.
2210 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002211 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002212 if (CanDelete)
2213 ReMatDelete.set(VN);
2214 } else {
2215 // Need a stack slot if there is any live range where uses cannot be
2216 // rematerialized.
2217 NeedStackSlot = true;
2218 }
2219 }
2220
2221 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002222 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2223 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2224 Slot = vrm.assignVirt2StackSlot(li.reg);
2225
2226 // This case only occurs when the prealloc splitter has already assigned
2227 // a stack slot to this vreg.
2228 else
2229 Slot = vrm.getStackSlot(li.reg);
2230 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002231
2232 // Create new intervals and rewrite defs and uses.
2233 for (LiveInterval::Ranges::const_iterator
2234 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002235 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2236 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2237 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002238 bool CanDelete = ReMatDelete[I->valno->id];
2239 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002240 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002241 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002242 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002243 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002244 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002245 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002246 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002247 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002248 }
2249
Evan Cheng0cbb1162007-11-29 01:06:25 +00002250 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002251 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002252 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002253 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002254 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002255
Evan Chengb50bb8c2007-12-05 08:16:32 +00002256 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002257 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002258 if (NeedStackSlot) {
2259 int Id = SpillMBBs.find_first();
2260 while (Id != -1) {
2261 std::vector<SRInfo> &spills = SpillIdxes[Id];
2262 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
2263 int index = spills[i].index;
2264 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002265 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002266 bool isReMat = vrm.isReMaterialized(VReg);
2267 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002268 bool CanFold = false;
2269 bool FoundUse = false;
2270 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002271 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002272 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002273 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2274 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002275 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002276 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002277
2278 Ops.push_back(j);
2279 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002280 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002281 if (isReMat ||
2282 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2283 RestoreMBBs, RestoreIdxes))) {
2284 // MI has two-address uses of the same register. If the use
2285 // isn't the first and only use in the BB, then we can't fold
2286 // it. FIXME: Move this to rewriteInstructionsForSpills.
2287 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002288 break;
2289 }
Evan Chengaee4af62007-12-02 08:30:39 +00002290 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002291 }
2292 }
2293 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002294 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002295 if (CanFold && !Ops.empty()) {
2296 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002297 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002298 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002299 // Also folded uses, do not issue a load.
2300 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00002301 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2302 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002303 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002304 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002305 }
2306
Evan Cheng7e073ba2008-04-09 20:57:25 +00002307 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002308 if (!Folded) {
2309 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2310 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002311 if (!MI->registerDefIsDead(nI.reg))
2312 // No need to spill a dead def.
2313 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002314 if (isKill)
2315 AddedKill.insert(&nI);
2316 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002317 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002318 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002319 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002320 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002321
Evan Cheng1953d0c2007-11-29 10:12:14 +00002322 int Id = RestoreMBBs.find_first();
2323 while (Id != -1) {
2324 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2325 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2326 int index = restores[i].index;
2327 if (index == -1)
2328 continue;
2329 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002330 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002331 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002332 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002333 bool CanFold = false;
2334 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002335 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002336 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002337 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2338 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002339 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002340 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002341
Evan Cheng0cbb1162007-11-29 01:06:25 +00002342 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002343 // If this restore were to be folded, it would have been folded
2344 // already.
2345 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002346 break;
2347 }
Evan Chengaee4af62007-12-02 08:30:39 +00002348 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002349 }
2350 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002351
2352 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002353 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002354 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002355 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002356 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2357 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002358 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2359 int LdSlot = 0;
2360 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2361 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002362 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002363 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2364 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002365 if (!Folded) {
2366 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2367 if (ImpUse) {
2368 // Re-matting an instruction with virtual register use. Add the
2369 // register as an implicit use on the use MI and update the register
2370 // interval's spill weight to HUGE_VALF to prevent it from being
2371 // spilled.
2372 LiveInterval &ImpLi = getInterval(ImpUse);
2373 ImpLi.weight = HUGE_VALF;
2374 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2375 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002376 }
Evan Chengaee4af62007-12-02 08:30:39 +00002377 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002378 }
2379 // If folding is not possible / failed, then tell the spiller to issue a
2380 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002381 if (Folded)
2382 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002383 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002384 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002385 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002386 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002387 }
2388
Evan Chengb50bb8c2007-12-05 08:16:32 +00002389 // Finalize intervals: add kills, finalize spill weights, and filter out
2390 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002391 std::vector<LiveInterval*> RetNewLIs;
2392 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2393 LiveInterval *LI = NewLIs[i];
2394 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002395 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002396 if (!AddedKill.count(LI)) {
2397 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002398 unsigned LastUseIdx = getBaseIndex(LR->end);
2399 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002400 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002401 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002402 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002403 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002404 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002405 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002406 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002407 RetNewLIs.push_back(LI);
2408 }
2409 }
Evan Cheng81a03822007-11-17 00:40:40 +00002410
Evan Cheng4cce6b42008-04-11 17:53:36 +00002411 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002412 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002413}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002414
2415/// hasAllocatableSuperReg - Return true if the specified physical register has
2416/// any super register that's allocatable.
2417bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2418 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2419 if (allocatableRegs_[*AS] && hasInterval(*AS))
2420 return true;
2421 return false;
2422}
2423
2424/// getRepresentativeReg - Find the largest super register of the specified
2425/// physical register.
2426unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2427 // Find the largest super-register that is allocatable.
2428 unsigned BestReg = Reg;
2429 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2430 unsigned SuperReg = *AS;
2431 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2432 BestReg = SuperReg;
2433 break;
2434 }
2435 }
2436 return BestReg;
2437}
2438
2439/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2440/// specified interval that conflicts with the specified physical register.
2441unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2442 unsigned PhysReg) const {
2443 unsigned NumConflicts = 0;
2444 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2445 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2446 E = mri_->reg_end(); I != E; ++I) {
2447 MachineOperand &O = I.getOperand();
2448 MachineInstr *MI = O.getParent();
2449 unsigned Index = getInstructionIndex(MI);
2450 if (pli.liveAt(Index))
2451 ++NumConflicts;
2452 }
2453 return NumConflicts;
2454}
2455
2456/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002457/// around all defs and uses of the specified interval. Return true if it
2458/// was able to cut its interval.
2459bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002460 unsigned PhysReg, VirtRegMap &vrm) {
2461 unsigned SpillReg = getRepresentativeReg(PhysReg);
2462
2463 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2464 // If there are registers which alias PhysReg, but which are not a
2465 // sub-register of the chosen representative super register. Assert
2466 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002467 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002468 tri_->isSuperRegister(*AS, SpillReg));
2469
Evan Cheng2824a652009-03-23 18:24:37 +00002470 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002471 LiveInterval &pli = getInterval(SpillReg);
2472 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2473 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2474 E = mri_->reg_end(); I != E; ++I) {
2475 MachineOperand &O = I.getOperand();
2476 MachineInstr *MI = O.getParent();
2477 if (SeenMIs.count(MI))
2478 continue;
2479 SeenMIs.insert(MI);
2480 unsigned Index = getInstructionIndex(MI);
2481 if (pli.liveAt(Index)) {
2482 vrm.addEmergencySpill(SpillReg, MI);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002483 unsigned StartIdx = getLoadIndex(Index);
2484 unsigned EndIdx = getStoreIndex(Index)+1;
Evan Cheng2824a652009-03-23 18:24:37 +00002485 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002486 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002487 Cut = true;
2488 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002489 std::string msg;
2490 raw_string_ostream Msg(msg);
2491 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002492 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002493 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002494 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002495 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002496 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002497 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002498 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002499 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2500 if (!hasInterval(*AS))
2501 continue;
2502 LiveInterval &spli = getInterval(*AS);
2503 if (spli.liveAt(Index))
2504 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2505 }
2506 }
2507 }
Evan Cheng2824a652009-03-23 18:24:37 +00002508 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002509}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002510
2511LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002512 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002513 LiveInterval& Interval = getOrCreateInterval(reg);
2514 VNInfo* VN = Interval.getNextValue(
2515 getInstructionIndex(startInst) + InstrSlots::DEF,
Lang Hames857c4e02009-06-17 21:01:20 +00002516 startInst, true, getVNInfoAllocator());
2517 VN->setHasPHIKill(true);
Lang Hamesffd13262009-07-09 03:57:02 +00002518 VN->kills.push_back(
2519 VNInfo::KillInfo(terminatorGaps[startInst->getParent()], true));
Owen Andersonc4dc1322008-06-05 17:15:43 +00002520 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2521 getMBBEndIdx(startInst->getParent()) + 1, VN);
2522 Interval.addRange(LR);
2523
2524 return LR;
2525}
David Greeneb5257662009-08-03 21:55:09 +00002526
2527raw_ostream &
2528IntervalPrefixPrinter::operator()(raw_ostream &out,
2529 const MachineInstr &instr) const {
2530 return out << liinfo.getInstructionIndex(&instr);
2531}