Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Jakob Stoklund Olesen | 4281e20 | 2012-01-07 07:39:47 +0000 | [diff] [blame] | 18 | #define DEBUG_TYPE "regalloc" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 20 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetInstrInfo.h" |
| 28 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 29 | #include "llvm/Support/CommandLine.h" |
| 30 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 31 | #include "llvm/Support/ErrorHandling.h" |
| 32 | #include "llvm/Support/raw_ostream.h" |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/DenseSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
| 35 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 36 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 37 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 38 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 41 | // Hidden options for help debugging. |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 42 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 43 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 44 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 45 | STATISTIC(numIntervals , "Number of original intervals"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 46 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 47 | char LiveIntervals::ID = 0; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 48 | INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals", |
| 49 | "Live Interval Analysis", false, false) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 50 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 51 | INITIALIZE_PASS_DEPENDENCY(LiveVariables) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 52 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 53 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 54 | INITIALIZE_PASS_END(LiveIntervals, "liveintervals", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 55 | "Live Interval Analysis", false, false) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 56 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 57 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 58 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 59 | AU.addRequired<AliasAnalysis>(); |
| 60 | AU.addPreserved<AliasAnalysis>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 61 | AU.addRequired<LiveVariables>(); |
Evan Cheng | 148341c | 2010-08-17 21:00:37 +0000 | [diff] [blame] | 62 | AU.addPreserved<LiveVariables>(); |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 63 | AU.addPreservedID(MachineLoopInfoID); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 64 | AU.addPreservedID(MachineDominatorsID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 65 | AU.addPreserved<SlotIndexes>(); |
| 66 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 67 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 68 | } |
| 69 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 70 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 71 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 72 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Bob Wilson | d6a6b3b | 2010-03-24 20:25:25 +0000 | [diff] [blame] | 73 | E = r2iMap_.end(); I != E; ++I) |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 74 | delete I->second; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 75 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 76 | r2iMap_.clear(); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 77 | RegMaskSlots.clear(); |
| 78 | RegMaskBits.clear(); |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 79 | RegMaskBlocks.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 80 | |
Benjamin Kramer | ce9a20b | 2010-06-26 11:30:59 +0000 | [diff] [blame] | 81 | // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd. |
| 82 | VNInfoAllocator.Reset(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 85 | /// runOnMachineFunction - Register allocate the whole function |
| 86 | /// |
| 87 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 88 | mf_ = &fn; |
| 89 | mri_ = &mf_->getRegInfo(); |
| 90 | tm_ = &fn.getTarget(); |
| 91 | tri_ = tm_->getRegisterInfo(); |
| 92 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 93 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 94 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 95 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 96 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 97 | reservedRegs_ = tri_->getReservedRegs(fn); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 98 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 99 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 100 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 101 | numIntervals += getNumIntervals(); |
| 102 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 103 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 104 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 105 | } |
| 106 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 107 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 108 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 109 | OS << "********** INTERVALS **********\n"; |
Jakob Stoklund Olesen | f658af5 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 110 | |
| 111 | // Dump the physregs. |
| 112 | for (unsigned Reg = 1, RegE = tri_->getNumRegs(); Reg != RegE; ++Reg) |
| 113 | if (const LiveInterval *LI = r2iMap_.lookup(Reg)) { |
| 114 | LI->print(OS, tri_); |
| 115 | OS << '\n'; |
| 116 | } |
| 117 | |
| 118 | // Dump the virtregs. |
| 119 | for (unsigned Reg = 0, RegE = mri_->getNumVirtRegs(); Reg != RegE; ++Reg) |
| 120 | if (const LiveInterval *LI = |
| 121 | r2iMap_.lookup(TargetRegisterInfo::index2VirtReg(Reg))) { |
| 122 | LI->print(OS, tri_); |
| 123 | OS << '\n'; |
| 124 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 125 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 126 | printInstrs(OS); |
| 127 | } |
| 128 | |
| 129 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 130 | OS << "********** MACHINEINSTRS **********\n"; |
Jakob Stoklund Olesen | f4a1e1a | 2010-10-26 20:21:46 +0000 | [diff] [blame] | 131 | mf_->print(OS, indexes_); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 132 | } |
| 133 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 134 | void LiveIntervals::dumpInstrs() const { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 135 | printInstrs(dbgs()); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 136 | } |
| 137 | |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 138 | static |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 139 | bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) { |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 140 | unsigned Reg = MI.getOperand(MOIdx).getReg(); |
| 141 | for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) { |
| 142 | const MachineOperand &MO = MI.getOperand(i); |
| 143 | if (!MO.isReg()) |
| 144 | continue; |
| 145 | if (MO.getReg() == Reg && MO.isDef()) { |
| 146 | assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() && |
| 147 | MI.getOperand(MOIdx).getSubReg() && |
Jakob Stoklund Olesen | ed2185e | 2010-07-06 23:26:25 +0000 | [diff] [blame] | 148 | (MO.getSubReg() || MO.isImplicit())); |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 149 | return true; |
| 150 | } |
| 151 | } |
| 152 | return false; |
| 153 | } |
| 154 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 155 | /// isPartialRedef - Return true if the specified def at the specific index is |
| 156 | /// partially re-defining the specified live interval. A common case of this is |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 157 | /// a definition of the sub-register. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 158 | bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO, |
| 159 | LiveInterval &interval) { |
| 160 | if (!MO.getSubReg() || MO.isEarlyClobber()) |
| 161 | return false; |
| 162 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 163 | SlotIndex RedefIndex = MIIdx.getRegSlot(); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 164 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 165 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 166 | MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def); |
| 167 | if (DefMI != 0) { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 168 | return DefMI->findRegisterDefOperandIdx(interval.reg) != -1; |
| 169 | } |
| 170 | return false; |
| 171 | } |
| 172 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 173 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 174 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 175 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 176 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 177 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 178 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 179 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 180 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 181 | // Virtual registers may be defined multiple times (due to phi |
| 182 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 183 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 184 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 185 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 186 | if (interval.empty()) { |
| 187 | // Get the Idx of the defining instructions. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 188 | SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 189 | |
| 190 | // Make sure the first definition is not a partial redefinition. Add an |
| 191 | // <imp-def> of the full register. |
Jakob Stoklund Olesen | b0e1bc7 | 2011-10-05 16:51:21 +0000 | [diff] [blame] | 192 | // FIXME: LiveIntervals shouldn't modify the code like this. Whoever |
| 193 | // created the machine instruction should annotate it with <undef> flags |
| 194 | // as needed. Then we can simply assert here. The REG_SEQUENCE lowering |
| 195 | // is the main suspect. |
Jakob Stoklund Olesen | 7016cf6 | 2011-10-04 21:49:33 +0000 | [diff] [blame] | 196 | if (MO.getSubReg()) { |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 197 | mi->addRegisterDefined(interval.reg); |
Jakob Stoklund Olesen | 7016cf6 | 2011-10-04 21:49:33 +0000 | [diff] [blame] | 198 | // Mark all defs of interval.reg on this instruction as reading <undef>. |
| 199 | for (unsigned i = MOIdx, e = mi->getNumOperands(); i != e; ++i) { |
| 200 | MachineOperand &MO2 = mi->getOperand(i); |
| 201 | if (MO2.isReg() && MO2.getReg() == interval.reg && MO2.getSubReg()) |
| 202 | MO2.setIsUndef(); |
| 203 | } |
| 204 | } |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 205 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 206 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 207 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 208 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 209 | // Loop over all of the blocks that the vreg is defined in. There are |
| 210 | // two cases we have to handle here. The most common case is a vreg |
| 211 | // whose lifetime is contained within a basic block. In this case there |
| 212 | // will be a single kill, in MBB, which comes after the definition. |
| 213 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 214 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 215 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 216 | if (vi.Kills[0] != mi) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 217 | killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 218 | else |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 219 | killIdx = defIndex.getDeadSlot(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 220 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 221 | // If the kill happens after the definition, we have an intra-block |
| 222 | // live range. |
| 223 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 224 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 225 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 226 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 227 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 228 | DEBUG(dbgs() << " +" << LR << "\n"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 229 | return; |
| 230 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 231 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 232 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 233 | // The other case we handle is when a virtual register lives to the end |
| 234 | // of the defining block, potentially live across some blocks, then is |
| 235 | // live into some number of blocks, but gets killed. Start by adding a |
| 236 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 237 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 238 | DEBUG(dbgs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 239 | interval.addRange(NewLR); |
| 240 | |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 241 | bool PHIJoin = lv_->isPHIJoin(interval.reg); |
| 242 | |
| 243 | if (PHIJoin) { |
| 244 | // A phi join register is killed at the end of the MBB and revived as a new |
| 245 | // valno in the killing blocks. |
| 246 | assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks"); |
| 247 | DEBUG(dbgs() << " phi-join"); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 248 | ValNo->setHasPHIKill(true); |
| 249 | } else { |
| 250 | // Iterate over all of the blocks that the variable is completely |
| 251 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 252 | // live interval. |
| 253 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 254 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 255 | MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I); |
| 256 | LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo); |
| 257 | interval.addRange(LR); |
| 258 | DEBUG(dbgs() << " +" << LR); |
| 259 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| 262 | // Finally, this virtual register is live from the start of any killing |
| 263 | // block to the 'use' slot of the killing instruction. |
| 264 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 265 | MachineInstr *Kill = vi.Kills[i]; |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 266 | SlotIndex Start = getMBBStartIdx(Kill->getParent()); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 267 | SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot(); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 268 | |
| 269 | // Create interval with one of a NEW value number. Note that this value |
| 270 | // number isn't actually defined by an instruction, weird huh? :) |
| 271 | if (PHIJoin) { |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 272 | assert(getInstructionFromIndex(Start) == 0 && |
| 273 | "PHI def index points at actual instruction."); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 274 | ValNo = interval.getNextValue(Start, VNInfoAllocator); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 275 | ValNo->setIsPHIDef(true); |
| 276 | } |
| 277 | LiveRange LR(Start, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 279 | DEBUG(dbgs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | } else { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 283 | if (MultipleDefsBySameMI(*mi, MOIdx)) |
Nick Lewycky | 761fd4c | 2010-05-20 03:30:09 +0000 | [diff] [blame] | 284 | // Multiple defs of the same virtual register by the same instruction. |
| 285 | // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ... |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 286 | // This is likely due to elimination of REG_SEQUENCE instructions. Return |
| 287 | // here since there is nothing to do. |
| 288 | return; |
| 289 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 290 | // If this is the second time we see a virtual register definition, it |
| 291 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 292 | // the result of two address elimination, then the vreg is one of the |
| 293 | // def-and-use register operand. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 294 | |
| 295 | // It may also be partial redef like this: |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 296 | // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0 |
| 297 | // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0 |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 298 | bool PartReDef = isPartialRedef(MIIdx, MO, interval); |
| 299 | if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 300 | // If this is a two-address definition, then we have already processed |
| 301 | // the live range. The only problem is that we didn't realize there |
| 302 | // are actually two values in the live interval. Because of this we |
| 303 | // need to take the LiveRegion that defines this register and split it |
| 304 | // into two values. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 305 | SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 306 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 307 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 308 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 309 | VNInfo *OldValNo = OldLR->valno; |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 310 | SlotIndex DefIndex = OldValNo->def.getRegSlot(); |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 311 | |
Jakob Stoklund Olesen | c66d0f2 | 2010-06-16 21:29:40 +0000 | [diff] [blame] | 312 | // Delete the previous value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 313 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 314 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 315 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 316 | // The new value number (#1) is defined by the instruction we claimed |
| 317 | // defined value #0. |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 318 | VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 319 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 320 | // Value#0 is now defined by the 2-addr instruction. |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 321 | OldValNo->def = RedefIndex; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 322 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 323 | // Add the new live interval which replaces the range for the input copy. |
| 324 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 325 | DEBUG(dbgs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 326 | interval.addRange(LR); |
| 327 | |
| 328 | // If this redefinition is dead, we need to add a dummy unit live |
| 329 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 330 | if (MO.isDead()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 331 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(), |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 332 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 333 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 334 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 335 | dbgs() << " RESULT: "; |
| 336 | interval.print(dbgs(), tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 337 | }); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 338 | } else if (lv_->isPHIJoin(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 339 | // In the case of PHI elimination, each variable definition is only |
| 340 | // live until the end of the block. We've already taken care of the |
| 341 | // rest of the live range. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 342 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 343 | SlotIndex defIndex = MIIdx.getRegSlot(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 344 | if (MO.isEarlyClobber()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 345 | defIndex = MIIdx.getRegSlot(true); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 346 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 347 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 348 | |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 349 | SlotIndex killIndex = getMBBEndIdx(mbb); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 350 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 351 | interval.addRange(LR); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 352 | ValNo->setHasPHIKill(true); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 353 | DEBUG(dbgs() << " phi-join +" << LR); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 354 | } else { |
| 355 | llvm_unreachable("Multiply defined register"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 356 | } |
| 357 | } |
| 358 | |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 359 | DEBUG(dbgs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 360 | } |
| 361 | |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 362 | static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 363 | for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(), |
| 364 | SE = MBB->succ_end(); |
| 365 | SI != SE; ++SI) { |
| 366 | const MachineBasicBlock* succ = *SI; |
| 367 | if (succ->isLiveIn(Reg)) |
| 368 | return true; |
| 369 | } |
| 370 | return false; |
| 371 | } |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 372 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 373 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 374 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 375 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 376 | MachineOperand& MO, |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 377 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 378 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 379 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 380 | SlotIndex baseIndex = MIIdx; |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 381 | SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber()); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 382 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 383 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 384 | // If it is not used after definition, it is considered dead at |
| 385 | // the instruction defining it. Hence its interval is: |
| 386 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 387 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 388 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 389 | if (MO.isDead()) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 390 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 391 | end = start.getDeadSlot(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 392 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 393 | } |
| 394 | |
| 395 | // If it is not dead on definition, it must be killed by a |
| 396 | // subsequent instruction. Hence its interval is: |
| 397 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 398 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 399 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 400 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 401 | if (mi->isDebugValue()) |
| 402 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 403 | if (getInstructionFromIndex(baseIndex) == 0) |
| 404 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 405 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 406 | if (mi->killsRegister(interval.reg, tri_)) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 407 | DEBUG(dbgs() << " killed"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 408 | end = baseIndex.getRegSlot(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 409 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 410 | } else { |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 411 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 412 | if (DefIdx != -1) { |
| 413 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 414 | // Two-address instruction. |
Jakob Stoklund Olesen | 7e899cb | 2012-02-04 05:41:20 +0000 | [diff] [blame] | 415 | end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber()); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 416 | } else { |
| 417 | // Another instruction redefines the register before it is ever read. |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 418 | // Then the register is essentially dead at the instruction that |
| 419 | // defines it. Hence its interval is: |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 420 | // [defSlot(def), defSlot(def)+1) |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 421 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 422 | end = start.getDeadSlot(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 423 | } |
| 424 | goto exit; |
| 425 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 426 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 427 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 428 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 429 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 430 | |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 431 | // If we get here the register *should* be live out. |
| 432 | assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!"); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 433 | |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 434 | // FIXME: We need saner rules for reserved regs. |
| 435 | if (isReserved(interval.reg)) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 436 | end = start.getDeadSlot(); |
| 437 | } else { |
| 438 | // Unreserved, unallocable registers like EFLAGS can be live across basic |
| 439 | // block boundaries. |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 440 | assert(isRegLiveIntoSuccessor(MBB, interval.reg) && |
| 441 | "Unreserved reg not live-out?"); |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 442 | end = getMBBEndIdx(MBB); |
| 443 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 444 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 445 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 446 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 447 | // Already exists? Extend old live interval. |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 448 | VNInfo *ValNo = interval.getVNInfoAt(start); |
| 449 | bool Extend = ValNo != 0; |
| 450 | if (!Extend) |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 451 | ValNo = interval.getNextValue(start, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 452 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 453 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 454 | DEBUG(dbgs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 455 | } |
| 456 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 457 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 458 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 459 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 460 | MachineOperand& MO, |
| 461 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 462 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 463 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 464 | getOrCreateInterval(MO.getReg())); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 465 | else |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 466 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 467 | getOrCreateInterval(MO.getReg())); |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 468 | } |
| 469 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 470 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 471 | SlotIndex MIIdx, |
Lang Hames | 4465b6f | 2012-02-10 03:19:36 +0000 | [diff] [blame] | 472 | LiveInterval &interval) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 473 | assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) && |
| 474 | "Only physical registers can be live in."); |
| 475 | assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() || |
| 476 | MBB->isLandingPad()) && |
| 477 | "Allocatable live-ins only valid for entry blocks and landing pads."); |
| 478 | |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 479 | DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 480 | |
| 481 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 482 | // be considered a livein. |
| 483 | MachineBasicBlock::iterator mi = MBB->begin(); |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 484 | MachineBasicBlock::iterator E = MBB->end(); |
| 485 | // Skip over DBG_VALUE at the start of the MBB. |
| 486 | if (mi != E && mi->isDebugValue()) { |
| 487 | while (++mi != E && mi->isDebugValue()) |
| 488 | ; |
| 489 | if (mi == E) |
| 490 | // MBB is empty except for DBG_VALUE's. |
| 491 | return; |
| 492 | } |
| 493 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 494 | SlotIndex baseIndex = MIIdx; |
| 495 | SlotIndex start = baseIndex; |
| 496 | if (getInstructionFromIndex(baseIndex) == 0) |
| 497 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 498 | |
| 499 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 500 | bool SeenDefUse = false; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 501 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 502 | while (mi != E) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 503 | if (mi->killsRegister(interval.reg, tri_)) { |
| 504 | DEBUG(dbgs() << " killed"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 505 | end = baseIndex.getRegSlot(); |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 506 | SeenDefUse = true; |
| 507 | break; |
Jakob Stoklund Olesen | 6b79138 | 2012-02-14 23:46:24 +0000 | [diff] [blame] | 508 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 509 | // Another instruction redefines the register before it is ever read. |
| 510 | // Then the register is essentially dead at the instruction that defines |
| 511 | // it. Hence its interval is: |
| 512 | // [defSlot(def), defSlot(def)+1) |
| 513 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 514 | end = start.getDeadSlot(); |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 515 | SeenDefUse = true; |
| 516 | break; |
| 517 | } |
| 518 | |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 519 | while (++mi != E && mi->isDebugValue()) |
| 520 | // Skip over DBG_VALUE. |
| 521 | ; |
| 522 | if (mi != E) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 523 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 524 | } |
| 525 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 526 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 527 | if (!SeenDefUse) { |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 528 | if (isAllocatable(interval.reg) || |
| 529 | !isRegLiveIntoSuccessor(MBB, interval.reg)) { |
| 530 | // Allocatable registers are never live through. |
| 531 | // Non-allocatable registers that aren't live into any successors also |
| 532 | // aren't live through. |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 533 | DEBUG(dbgs() << " dead"); |
Lang Hames | f58e37f | 2012-02-15 01:31:10 +0000 | [diff] [blame] | 534 | return; |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 535 | } else { |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 536 | // If we get here the register is non-allocatable and live into some |
| 537 | // successor. We'll conservatively assume it's live-through. |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 538 | DEBUG(dbgs() << " live through"); |
| 539 | end = getMBBEndIdx(MBB); |
| 540 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 541 | } |
| 542 | |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 543 | SlotIndex defIdx = getMBBStartIdx(MBB); |
| 544 | assert(getInstructionFromIndex(defIdx) == 0 && |
| 545 | "PHI def index points at actual instruction."); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 546 | VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 547 | vni->setIsPHIDef(true); |
| 548 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 549 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 550 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 551 | DEBUG(dbgs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 552 | } |
| 553 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 554 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 555 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 556 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 557 | /// which a variable is live |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 558 | void LiveIntervals::computeIntervals() { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 559 | DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 560 | << "********** Function: " |
| 561 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 562 | |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 563 | RegMaskBlocks.resize(mf_->getNumBlockIDs()); |
| 564 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 565 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 566 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 567 | MBBI != E; ++MBBI) { |
| 568 | MachineBasicBlock *MBB = MBBI; |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 569 | RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size(); |
| 570 | |
Evan Cheng | 00a99a3 | 2010-02-06 09:07:11 +0000 | [diff] [blame] | 571 | if (MBB->empty()) |
| 572 | continue; |
| 573 | |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 574 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 575 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Bob Wilson | ad98f79 | 2010-05-03 21:38:11 +0000 | [diff] [blame] | 576 | DEBUG(dbgs() << "BB#" << MBB->getNumber() |
| 577 | << ":\t\t# derived from " << MBB->getName() << "\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 578 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 579 | // Create intervals for live-ins to this BB first. |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 580 | for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(), |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 581 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 582 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 583 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 584 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 585 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 586 | if (getInstructionFromIndex(MIIndex) == 0) |
| 587 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 588 | |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 589 | for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
| 590 | MI != miEnd; ++MI) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 591 | DEBUG(dbgs() << MIIndex << "\t" << *MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 592 | if (MI->isDebugValue()) |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 593 | continue; |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 594 | assert(indexes_->getInstructionFromIndex(MIIndex) == MI && |
| 595 | "Lost SlotIndex synchronization"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 596 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 597 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 598 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 599 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 600 | |
| 601 | // Collect register masks. |
| 602 | if (MO.isRegMask()) { |
| 603 | RegMaskSlots.push_back(MIIndex.getRegSlot()); |
| 604 | RegMaskBits.push_back(MO.getRegMask()); |
| 605 | continue; |
| 606 | } |
| 607 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 608 | if (!MO.isReg() || !MO.getReg()) |
| 609 | continue; |
| 610 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 611 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 612 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 613 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 614 | else if (MO.isUndef()) |
| 615 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 616 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 617 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 618 | // Move to the next instr slot. |
| 619 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 620 | } |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 621 | |
| 622 | // Compute the number of register mask instructions in this block. |
| 623 | std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()]; |
| 624 | RMB.second = RegMaskSlots.size() - RMB.first;; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 625 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 626 | |
| 627 | // Create empty intervals for registers defined by implicit_def's (except |
| 628 | // for those implicit_def that define values which are liveout of their |
| 629 | // blocks. |
| 630 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 631 | unsigned UndefReg = UndefUses[i]; |
| 632 | (void)getOrCreateInterval(UndefReg); |
| 633 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 634 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 635 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 636 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 637 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 638 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 639 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 640 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 641 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 642 | /// managing the allocated memory. |
| 643 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 644 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 645 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 646 | return NewLI; |
| 647 | } |
| 648 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 649 | /// shrinkToUses - After removing some uses of a register, shrink its live |
| 650 | /// range to just the remaining uses. This method does not compute reaching |
| 651 | /// defs for new uses, and it doesn't remove dead defs. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 652 | bool LiveIntervals::shrinkToUses(LiveInterval *li, |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 653 | SmallVectorImpl<MachineInstr*> *dead) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 654 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 655 | assert(TargetRegisterInfo::isVirtualRegister(li->reg) |
Lang Hames | 567cdba | 2012-01-03 20:05:57 +0000 | [diff] [blame] | 656 | && "Can only shrink virtual registers"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 657 | // Find all the values used, including PHI kills. |
| 658 | SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList; |
| 659 | |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 660 | // Blocks that have already been added to WorkList as live-out. |
| 661 | SmallPtrSet<MachineBasicBlock*, 16> LiveOut; |
| 662 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 663 | // Visit all instructions reading li->reg. |
| 664 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg); |
| 665 | MachineInstr *UseMI = I.skipInstruction();) { |
| 666 | if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg)) |
| 667 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 668 | SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot(); |
Jakob Stoklund Olesen | f054e19 | 2011-11-14 18:45:38 +0000 | [diff] [blame] | 669 | // Note: This intentionally picks up the wrong VNI in case of an EC redef. |
| 670 | // See below. |
| 671 | VNInfo *VNI = li->getVNInfoBefore(Idx); |
Jakob Stoklund Olesen | 9ef931e | 2011-03-18 03:06:04 +0000 | [diff] [blame] | 672 | if (!VNI) { |
| 673 | // This shouldn't happen: readsVirtualRegister returns true, but there is |
| 674 | // no live value. It is likely caused by a target getting <undef> flags |
| 675 | // wrong. |
| 676 | DEBUG(dbgs() << Idx << '\t' << *UseMI |
| 677 | << "Warning: Instr claims to read non-existent value in " |
| 678 | << *li << '\n'); |
| 679 | continue; |
| 680 | } |
Jakob Stoklund Olesen | f054e19 | 2011-11-14 18:45:38 +0000 | [diff] [blame] | 681 | // Special case: An early-clobber tied operand reads and writes the |
| 682 | // register one slot early. The getVNInfoBefore call above would have |
| 683 | // picked up the value defined by UseMI. Adjust the kill slot and value. |
| 684 | if (SlotIndex::isSameInstr(VNI->def, Idx)) { |
| 685 | Idx = VNI->def; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 686 | VNI = li->getVNInfoBefore(Idx); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 687 | assert(VNI && "Early-clobber tied value not available"); |
| 688 | } |
| 689 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 690 | } |
| 691 | |
| 692 | // Create a new live interval with only minimal live segments per def. |
| 693 | LiveInterval NewLI(li->reg, 0); |
| 694 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 695 | I != E; ++I) { |
| 696 | VNInfo *VNI = *I; |
| 697 | if (VNI->isUnused()) |
| 698 | continue; |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 699 | NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 700 | } |
| 701 | |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 702 | // Keep track of the PHIs that are in use. |
| 703 | SmallPtrSet<VNInfo*, 8> UsedPHIs; |
| 704 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 705 | // Extend intervals to reach all uses in WorkList. |
| 706 | while (!WorkList.empty()) { |
| 707 | SlotIndex Idx = WorkList.back().first; |
| 708 | VNInfo *VNI = WorkList.back().second; |
| 709 | WorkList.pop_back(); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 710 | const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot()); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 711 | SlotIndex BlockStart = getMBBStartIdx(MBB); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 712 | |
| 713 | // Extend the live range for VNI to be live at Idx. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 714 | if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) { |
Nick Lewycky | 4b11a70 | 2011-03-02 01:43:30 +0000 | [diff] [blame] | 715 | (void)ExtVNI; |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 716 | assert(ExtVNI == VNI && "Unexpected existing value number"); |
| 717 | // Is this a PHIDef we haven't seen before? |
Jakob Stoklund Olesen | c29d9b3 | 2011-03-03 00:20:51 +0000 | [diff] [blame] | 718 | if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 719 | continue; |
| 720 | // The PHI is live, make sure the predecessors are live-out. |
| 721 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 722 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 723 | if (!LiveOut.insert(*PI)) |
| 724 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 725 | SlotIndex Stop = getMBBEndIdx(*PI); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 726 | // A predecessor is not required to have a live-out value for a PHI. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 727 | if (VNInfo *PVNI = li->getVNInfoBefore(Stop)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 728 | WorkList.push_back(std::make_pair(Stop, PVNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 729 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 730 | continue; |
| 731 | } |
| 732 | |
| 733 | // VNI is live-in to MBB. |
| 734 | DEBUG(dbgs() << " live-in at " << BlockStart << '\n'); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 735 | NewLI.addRange(LiveRange(BlockStart, Idx, VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 736 | |
| 737 | // Make sure VNI is live-out from the predecessors. |
| 738 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 739 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 740 | if (!LiveOut.insert(*PI)) |
| 741 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 742 | SlotIndex Stop = getMBBEndIdx(*PI); |
| 743 | assert(li->getVNInfoBefore(Stop) == VNI && |
| 744 | "Wrong value out of predecessor"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 745 | WorkList.push_back(std::make_pair(Stop, VNI)); |
| 746 | } |
| 747 | } |
| 748 | |
| 749 | // Handle dead values. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 750 | bool CanSeparate = false; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 751 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 752 | I != E; ++I) { |
| 753 | VNInfo *VNI = *I; |
| 754 | if (VNI->isUnused()) |
| 755 | continue; |
| 756 | LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def); |
| 757 | assert(LII != NewLI.end() && "Missing live range for PHI"); |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 758 | if (LII->end != VNI->def.getDeadSlot()) |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 759 | continue; |
Jakob Stoklund Olesen | a4d3473 | 2011-03-02 00:33:01 +0000 | [diff] [blame] | 760 | if (VNI->isPHIDef()) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 761 | // This is a dead PHI. Remove it. |
| 762 | VNI->setIsUnused(true); |
| 763 | NewLI.removeRange(*LII); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 764 | DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n"); |
| 765 | CanSeparate = true; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 766 | } else { |
| 767 | // This is a dead def. Make sure the instruction knows. |
| 768 | MachineInstr *MI = getInstructionFromIndex(VNI->def); |
| 769 | assert(MI && "No instruction defining live value"); |
| 770 | MI->addRegisterDead(li->reg, tri_); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 771 | if (dead && MI->allDefsAreDead()) { |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 772 | DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 773 | dead->push_back(MI); |
| 774 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 775 | } |
| 776 | } |
| 777 | |
| 778 | // Move the trimmed ranges back. |
| 779 | li->ranges.swap(NewLI.ranges); |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 780 | DEBUG(dbgs() << "Shrunk: " << *li << '\n'); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 781 | return CanSeparate; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 782 | } |
| 783 | |
| 784 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 785 | //===----------------------------------------------------------------------===// |
| 786 | // Register allocator hooks. |
| 787 | // |
| 788 | |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 789 | void LiveIntervals::addKillFlags() { |
| 790 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 791 | unsigned Reg = I->first; |
| 792 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 793 | continue; |
| 794 | if (mri_->reg_nodbg_empty(Reg)) |
| 795 | continue; |
| 796 | LiveInterval *LI = I->second; |
| 797 | |
| 798 | // Every instruction that kills Reg corresponds to a live range end point. |
| 799 | for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE; |
| 800 | ++RI) { |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 801 | // A block index indicates an MBB edge. |
| 802 | if (RI->end.isBlock()) |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 803 | continue; |
| 804 | MachineInstr *MI = getInstructionFromIndex(RI->end); |
| 805 | if (!MI) |
| 806 | continue; |
| 807 | MI->addRegisterKilled(Reg, NULL); |
| 808 | } |
| 809 | } |
| 810 | } |
| 811 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 812 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 813 | /// allow one) virtual register operand, then its uses are implicitly using |
| 814 | /// the register. Returns the virtual register. |
| 815 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 816 | MachineInstr *MI) const { |
| 817 | unsigned RegOp = 0; |
| 818 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 819 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 820 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 821 | continue; |
| 822 | unsigned Reg = MO.getReg(); |
| 823 | if (Reg == 0 || Reg == li.reg) |
| 824 | continue; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 825 | |
Lang Hames | cd339b7 | 2012-02-14 03:04:29 +0000 | [diff] [blame] | 826 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isAllocatable(Reg)) |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 827 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 828 | RegOp = MO.getReg(); |
Lang Hames | 6c76e80 | 2012-01-25 21:53:23 +0000 | [diff] [blame] | 829 | break; // Found vreg operand - leave the loop. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 830 | } |
| 831 | return RegOp; |
| 832 | } |
| 833 | |
| 834 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 835 | /// which reaches the given instruction also reaches the specified use index. |
| 836 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 837 | SlotIndex UseIdx) const { |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 838 | VNInfo *UValNo = li.getVNInfoAt(UseIdx); |
| 839 | return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI)); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 840 | } |
| 841 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 842 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 843 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 844 | bool |
| 845 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 846 | const VNInfo *ValNo, MachineInstr *MI, |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 847 | const SmallVectorImpl<LiveInterval*> *SpillIs, |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 848 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 849 | if (DisableReMat) |
| 850 | return false; |
| 851 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 852 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 853 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 854 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 855 | // Target-specific code can mark an instruction as being rematerializable |
| 856 | // if it has one virtual reg use, though it had better be something like |
| 857 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 858 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 859 | if (ImpUse) { |
| 860 | const LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 861 | for (MachineRegisterInfo::use_nodbg_iterator |
| 862 | ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end(); |
| 863 | ri != re; ++ri) { |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 864 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 865 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 866 | if (li.getVNInfoAt(UseIdx) != ValNo) |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 867 | continue; |
| 868 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 869 | return false; |
| 870 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 871 | |
| 872 | // If a register operand of the re-materialized instruction is going to |
| 873 | // be spilled next, then it's not legal to re-materialize this instruction. |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 874 | if (SpillIs) |
| 875 | for (unsigned i = 0, e = SpillIs->size(); i != e; ++i) |
| 876 | if (ImpUse == (*SpillIs)[i]->reg) |
| 877 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 878 | } |
| 879 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 880 | } |
| 881 | |
| 882 | /// isReMaterializable - Returns true if every definition of MI of every |
| 883 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 884 | bool |
| 885 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 886 | const SmallVectorImpl<LiveInterval*> *SpillIs, |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 887 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 888 | isLoad = false; |
| 889 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 890 | i != e; ++i) { |
| 891 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 892 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 893 | continue; // Dead val#. |
| 894 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 895 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 896 | if (!ReMatDefMI) |
| 897 | return false; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 898 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 899 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 900 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 901 | return false; |
| 902 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 903 | } |
| 904 | return true; |
| 905 | } |
| 906 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 907 | MachineBasicBlock* |
| 908 | LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const { |
| 909 | // A local live range must be fully contained inside the block, meaning it is |
| 910 | // defined and killed at instructions, not at block boundaries. It is not |
| 911 | // live in or or out of any block. |
| 912 | // |
| 913 | // It is technically possible to have a PHI-defined live range identical to a |
| 914 | // single block, but we are going to return false in that case. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 915 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 916 | SlotIndex Start = LI.beginIndex(); |
| 917 | if (Start.isBlock()) |
| 918 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 919 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 920 | SlotIndex Stop = LI.endIndex(); |
| 921 | if (Stop.isBlock()) |
| 922 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 923 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 924 | // getMBBFromIndex doesn't need to search the MBB table when both indexes |
| 925 | // belong to proper instructions. |
| 926 | MachineBasicBlock *MBB1 = indexes_->getMBBFromIndex(Start); |
| 927 | MachineBasicBlock *MBB2 = indexes_->getMBBFromIndex(Stop); |
| 928 | return MBB1 == MBB2 ? MBB1 : NULL; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 929 | } |
| 930 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 931 | float |
| 932 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) { |
| 933 | // Limit the loop depth ridiculousness. |
| 934 | if (loopDepth > 200) |
| 935 | loopDepth = 200; |
| 936 | |
| 937 | // The loop depth is used to roughly estimate the number of times the |
| 938 | // instruction is executed. Something like 10^d is simple, but will quickly |
| 939 | // overflow a float. This expression behaves like 10^d for small d, but is |
| 940 | // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of |
| 941 | // headroom before overflow. |
NAKAMURA Takumi | dc5198b | 2011-03-31 12:11:33 +0000 | [diff] [blame] | 942 | // By the way, powf() might be unavailable here. For consistency, |
| 943 | // We may take pow(double,double). |
| 944 | float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 945 | |
| 946 | return (isDef + isUse) * lc; |
| 947 | } |
| 948 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 949 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 950 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 951 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 952 | VNInfo* VN = Interval.getNextValue( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 953 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 954 | getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 955 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 956 | LiveRange LR( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 957 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 958 | getMBBEndIdx(startInst->getParent()), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 959 | Interval.addRange(LR); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 960 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 961 | return LR; |
| 962 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 963 | |
| 964 | |
| 965 | //===----------------------------------------------------------------------===// |
| 966 | // Register mask functions |
| 967 | //===----------------------------------------------------------------------===// |
| 968 | |
| 969 | bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI, |
| 970 | BitVector &UsableRegs) { |
| 971 | if (LI.empty()) |
| 972 | return false; |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 973 | LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end(); |
| 974 | |
| 975 | // Use a smaller arrays for local live ranges. |
| 976 | ArrayRef<SlotIndex> Slots; |
| 977 | ArrayRef<const uint32_t*> Bits; |
| 978 | if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) { |
| 979 | Slots = getRegMaskSlotsInBlock(MBB->getNumber()); |
| 980 | Bits = getRegMaskBitsInBlock(MBB->getNumber()); |
| 981 | } else { |
| 982 | Slots = getRegMaskSlots(); |
| 983 | Bits = getRegMaskBits(); |
| 984 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 985 | |
| 986 | // We are going to enumerate all the register mask slots contained in LI. |
| 987 | // Start with a binary search of RegMaskSlots to find a starting point. |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 988 | ArrayRef<SlotIndex>::iterator SlotI = |
| 989 | std::lower_bound(Slots.begin(), Slots.end(), LiveI->start); |
| 990 | ArrayRef<SlotIndex>::iterator SlotE = Slots.end(); |
| 991 | |
| 992 | // No slots in range, LI begins after the last call. |
| 993 | if (SlotI == SlotE) |
| 994 | return false; |
| 995 | |
| 996 | bool Found = false; |
| 997 | for (;;) { |
| 998 | assert(*SlotI >= LiveI->start); |
| 999 | // Loop over all slots overlapping this segment. |
| 1000 | while (*SlotI < LiveI->end) { |
| 1001 | // *SlotI overlaps LI. Collect mask bits. |
| 1002 | if (!Found) { |
| 1003 | // This is the first overlap. Initialize UsableRegs to all ones. |
| 1004 | UsableRegs.clear(); |
| 1005 | UsableRegs.resize(tri_->getNumRegs(), true); |
| 1006 | Found = true; |
| 1007 | } |
| 1008 | // Remove usable registers clobbered by this mask. |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 1009 | UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 1010 | if (++SlotI == SlotE) |
| 1011 | return Found; |
| 1012 | } |
| 1013 | // *SlotI is beyond the current LI segment. |
| 1014 | LiveI = LI.advanceTo(LiveI, *SlotI); |
| 1015 | if (LiveI == LiveE) |
| 1016 | return Found; |
| 1017 | // Advance SlotI until it overlaps. |
| 1018 | while (*SlotI < LiveI->start) |
| 1019 | if (++SlotI == SlotE) |
| 1020 | return Found; |
| 1021 | } |
| 1022 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1023 | |
| 1024 | //===----------------------------------------------------------------------===// |
| 1025 | // IntervalUpdate class. |
| 1026 | //===----------------------------------------------------------------------===// |
| 1027 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1028 | // HMEditor is a toolkit used by handleMove to trim or extend live intervals. |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1029 | class LiveIntervals::HMEditor { |
| 1030 | private: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1031 | LiveIntervals& LIS; |
| 1032 | const MachineRegisterInfo& MRI; |
| 1033 | const TargetRegisterInfo& TRI; |
| 1034 | SlotIndex NewIdx; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1035 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1036 | typedef std::pair<LiveInterval*, LiveRange*> IntRangePair; |
| 1037 | typedef DenseSet<IntRangePair> RangeSet; |
| 1038 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1039 | struct RegRanges { |
| 1040 | LiveRange* Use; |
| 1041 | LiveRange* EC; |
| 1042 | LiveRange* Dead; |
| 1043 | LiveRange* Def; |
| 1044 | RegRanges() : Use(0), EC(0), Dead(0), Def(0) {} |
| 1045 | }; |
| 1046 | typedef DenseMap<unsigned, RegRanges> BundleRanges; |
| 1047 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1048 | public: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1049 | HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI, |
| 1050 | const TargetRegisterInfo& TRI, SlotIndex NewIdx) |
| 1051 | : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {} |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1052 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1053 | // Update intervals for all operands of MI from OldIdx to NewIdx. |
| 1054 | // This assumes that MI used to be at OldIdx, and now resides at |
| 1055 | // NewIdx. |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1056 | void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1057 | assert(NewIdx != OldIdx && "No-op move? That's a bit strange."); |
| 1058 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1059 | // Collect the operands. |
| 1060 | RangeSet Entering, Internal, Exiting; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1061 | bool hasRegMaskOp = false; |
| 1062 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1063 | |
| 1064 | moveAllEnteringFrom(OldIdx, Entering); |
| 1065 | moveAllInternalFrom(OldIdx, Internal); |
| 1066 | moveAllExitingFrom(OldIdx, Exiting); |
| 1067 | |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1068 | if (hasRegMaskOp) |
| 1069 | updateRegMaskSlots(OldIdx); |
| 1070 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1071 | #ifndef NDEBUG |
| 1072 | LIValidator validator; |
| 1073 | std::for_each(Entering.begin(), Entering.end(), validator); |
| 1074 | std::for_each(Internal.begin(), Internal.end(), validator); |
| 1075 | std::for_each(Exiting.begin(), Exiting.end(), validator); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1076 | assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness."); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1077 | #endif |
| 1078 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1081 | // Update intervals for all operands of MI to refer to BundleStart's |
| 1082 | // SlotIndex. |
| 1083 | void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1084 | if (MI == BundleStart) |
| 1085 | return; // Bundling instr with itself - nothing to do. |
| 1086 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1087 | SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1088 | assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI && |
| 1089 | "SlotIndex <-> Instruction mapping broken for MI"); |
| 1090 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1091 | // Collect all ranges already in the bundle. |
| 1092 | MachineBasicBlock::instr_iterator BII(BundleStart); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1093 | RangeSet Entering, Internal, Exiting; |
| 1094 | bool hasRegMaskOp = false; |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1095 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 1096 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1097 | for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) { |
| 1098 | if (&*BII == MI) |
| 1099 | continue; |
| 1100 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 1101 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1102 | } |
| 1103 | |
| 1104 | BundleRanges BR = createBundleRanges(Entering, Internal, Exiting); |
| 1105 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1106 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1107 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1108 | |
| 1109 | DEBUG(dbgs() << "Entering: " << Entering.size() << "\n"); |
| 1110 | DEBUG(dbgs() << "Internal: " << Internal.size() << "\n"); |
| 1111 | DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n"); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1112 | |
| 1113 | moveAllEnteringFromInto(OldIdx, Entering, BR); |
| 1114 | moveAllInternalFromInto(OldIdx, Internal, BR); |
| 1115 | moveAllExitingFromInto(OldIdx, Exiting, BR); |
| 1116 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1117 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1118 | #ifndef NDEBUG |
| 1119 | LIValidator validator; |
| 1120 | std::for_each(Entering.begin(), Entering.end(), validator); |
| 1121 | std::for_each(Internal.begin(), Internal.end(), validator); |
| 1122 | std::for_each(Exiting.begin(), Exiting.end(), validator); |
| 1123 | assert(validator.rangesOk() && "moveAllOperandsInto broke liveness."); |
| 1124 | #endif |
| 1125 | } |
| 1126 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1127 | private: |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1128 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1129 | #ifndef NDEBUG |
| 1130 | class LIValidator { |
| 1131 | private: |
| 1132 | DenseSet<const LiveInterval*> Checked, Bogus; |
| 1133 | public: |
| 1134 | void operator()(const IntRangePair& P) { |
| 1135 | const LiveInterval* LI = P.first; |
| 1136 | if (Checked.count(LI)) |
| 1137 | return; |
| 1138 | Checked.insert(LI); |
| 1139 | if (LI->empty()) |
| 1140 | return; |
| 1141 | SlotIndex LastEnd = LI->begin()->start; |
| 1142 | for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end(); |
| 1143 | LRI != LRE; ++LRI) { |
| 1144 | const LiveRange& LR = *LRI; |
| 1145 | if (LastEnd > LR.start || LR.start >= LR.end) |
| 1146 | Bogus.insert(LI); |
| 1147 | LastEnd = LR.end; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1148 | } |
| 1149 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1150 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1151 | bool rangesOk() const { |
| 1152 | return Bogus.empty(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1153 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1154 | }; |
| 1155 | #endif |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1156 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1157 | // Collect IntRangePairs for all operands of MI that may need fixing. |
| 1158 | // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes' |
| 1159 | // maps). |
| 1160 | void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal, |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1161 | RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) { |
| 1162 | hasRegMaskOp = false; |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1163 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 1164 | MOE = MI->operands_end(); |
| 1165 | MOI != MOE; ++MOI) { |
| 1166 | const MachineOperand& MO = *MOI; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1167 | |
| 1168 | if (MO.isRegMask()) { |
| 1169 | hasRegMaskOp = true; |
| 1170 | continue; |
| 1171 | } |
| 1172 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1173 | if (!MO.isReg() || MO.getReg() == 0) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1174 | continue; |
| 1175 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1176 | unsigned Reg = MO.getReg(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1177 | |
| 1178 | // TODO: Currently we're skipping uses that are reserved or have no |
| 1179 | // interval, but we're not updating their kills. This should be |
| 1180 | // fixed. |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1181 | if (!LIS.hasInterval(Reg) || |
| 1182 | (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1183 | continue; |
| 1184 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1185 | LiveInterval* LI = &LIS.getInterval(Reg); |
| 1186 | |
| 1187 | if (MO.readsReg()) { |
| 1188 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx); |
| 1189 | if (LR != 0) |
| 1190 | Entering.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1191 | } |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1192 | if (MO.isDef()) { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1193 | if (MO.isEarlyClobber()) { |
| 1194 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true)); |
| 1195 | assert(LR != 0 && "No EC range?"); |
| 1196 | if (LR->end > OldIdx.getDeadSlot()) |
| 1197 | Exiting.insert(std::make_pair(LI, LR)); |
| 1198 | else |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1199 | Internal.insert(std::make_pair(LI, LR)); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1200 | } else if (MO.isDead()) { |
| 1201 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot()); |
| 1202 | assert(LR != 0 && "No dead-def range?"); |
| 1203 | Internal.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1204 | } else { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1205 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot()); |
| 1206 | assert(LR && LR->end > OldIdx.getDeadSlot() && |
| 1207 | "Non-dead-def should have live range exiting."); |
| 1208 | Exiting.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1209 | } |
| 1210 | } |
| 1211 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1212 | } |
| 1213 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1214 | // Collect IntRangePairs for all operands of MI that may need fixing. |
| 1215 | void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering, |
| 1216 | RangeSet& Exiting, SlotIndex MIStartIdx, |
| 1217 | SlotIndex MIEndIdx) { |
| 1218 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 1219 | MOE = MI->operands_end(); |
| 1220 | MOI != MOE; ++MOI) { |
| 1221 | const MachineOperand& MO = *MOI; |
| 1222 | assert(!MO.isRegMask() && "Can't have RegMasks in bundles."); |
| 1223 | if (!MO.isReg() || MO.getReg() == 0) |
| 1224 | continue; |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1225 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1226 | unsigned Reg = MO.getReg(); |
| 1227 | |
| 1228 | // TODO: Currently we're skipping uses that are reserved or have no |
| 1229 | // interval, but we're not updating their kills. This should be |
| 1230 | // fixed. |
| 1231 | if (!LIS.hasInterval(Reg) || |
| 1232 | (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))) |
| 1233 | continue; |
| 1234 | |
| 1235 | LiveInterval* LI = &LIS.getInterval(Reg); |
| 1236 | |
| 1237 | if (MO.readsReg()) { |
| 1238 | LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx); |
| 1239 | if (LR != 0) |
| 1240 | Entering.insert(std::make_pair(LI, LR)); |
| 1241 | } |
| 1242 | if (MO.isDef()) { |
| 1243 | assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles."); |
| 1244 | assert(!MO.isDead() && "Dead-defs not allowed in bundles."); |
| 1245 | LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot()); |
| 1246 | assert(LR != 0 && "Internal ranges not allowed in bundles."); |
| 1247 | Exiting.insert(std::make_pair(LI, LR)); |
| 1248 | } |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1249 | } |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1250 | } |
| 1251 | |
| 1252 | BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) { |
| 1253 | BundleRanges BR; |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1254 | |
| 1255 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1256 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1257 | LiveInterval* LI = EI->first; |
| 1258 | LiveRange* LR = EI->second; |
| 1259 | BR[LI->reg].Use = LR; |
| 1260 | } |
| 1261 | |
| 1262 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1263 | II != IE; ++II) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1264 | LiveInterval* LI = II->first; |
| 1265 | LiveRange* LR = II->second; |
| 1266 | if (LR->end.isDead()) { |
| 1267 | BR[LI->reg].Dead = LR; |
| 1268 | } else { |
| 1269 | BR[LI->reg].EC = LR; |
| 1270 | } |
| 1271 | } |
| 1272 | |
| 1273 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1274 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1275 | LiveInterval* LI = EI->first; |
| 1276 | LiveRange* LR = EI->second; |
| 1277 | BR[LI->reg].Def = LR; |
| 1278 | } |
| 1279 | |
| 1280 | return BR; |
| 1281 | } |
| 1282 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1283 | void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) { |
| 1284 | MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx); |
| 1285 | if (!OldKillMI->killsRegister(reg)) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1286 | return; // Bail out if we don't have kill flags on the old register. |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1287 | MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx); |
| 1288 | assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill."); |
| 1289 | assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill."); |
| 1290 | OldKillMI->clearRegisterKills(reg, &TRI); |
| 1291 | NewKillMI->addRegisterKilled(reg, &TRI); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1292 | } |
| 1293 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1294 | void updateRegMaskSlots(SlotIndex OldIdx) { |
| 1295 | SmallVectorImpl<SlotIndex>::iterator RI = |
| 1296 | std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(), |
| 1297 | OldIdx); |
| 1298 | assert(*RI == OldIdx && "No RegMask at OldIdx."); |
| 1299 | *RI = NewIdx; |
| 1300 | assert(*prior(RI) < *RI && *RI < *next(RI) && |
Lang Hames | fbc8dd3 | 2012-02-17 21:29:41 +0000 | [diff] [blame] | 1301 | "RegSlots out of order. Did you move one call across another?"); |
| 1302 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1303 | |
| 1304 | // Return the last use of reg between NewIdx and OldIdx. |
| 1305 | SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) { |
| 1306 | SlotIndex LastUse = NewIdx; |
| 1307 | for (MachineRegisterInfo::use_nodbg_iterator |
| 1308 | UI = MRI.use_nodbg_begin(Reg), |
| 1309 | UE = MRI.use_nodbg_end(); |
Lang Hames | 038d2d5 | 2012-02-19 04:38:25 +0000 | [diff] [blame] | 1310 | UI != UE; UI.skipInstruction()) { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1311 | const MachineInstr* MI = &*UI; |
| 1312 | SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1313 | if (InstSlot > LastUse && InstSlot < OldIdx) |
| 1314 | LastUse = InstSlot; |
| 1315 | } |
| 1316 | return LastUse; |
| 1317 | } |
| 1318 | |
| 1319 | void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1320 | LiveInterval* LI = P.first; |
| 1321 | LiveRange* LR = P.second; |
| 1322 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1323 | if (LiveThrough) |
| 1324 | return; |
| 1325 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
| 1326 | if (LastUse != NewIdx) |
| 1327 | moveKillFlags(LI->reg, NewIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1328 | LR->end = LastUse.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1332 | LiveInterval* LI = P.first; |
| 1333 | LiveRange* LR = P.second; |
Lang Hames | 4a0b2d6 | 2012-02-19 06:13:56 +0000 | [diff] [blame] | 1334 | if (NewIdx > LR->end) { |
| 1335 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1336 | LR->end = NewIdx.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1337 | } |
| 1338 | } |
| 1339 | |
| 1340 | void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) { |
| 1341 | bool GoingUp = NewIdx < OldIdx; |
| 1342 | |
| 1343 | if (GoingUp) { |
| 1344 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1345 | EI != EE; ++EI) |
| 1346 | moveEnteringUpFrom(OldIdx, *EI); |
| 1347 | } else { |
| 1348 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1349 | EI != EE; ++EI) |
| 1350 | moveEnteringDownFrom(OldIdx, *EI); |
| 1351 | } |
| 1352 | } |
| 1353 | |
| 1354 | void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1355 | LiveInterval* LI = P.first; |
| 1356 | LiveRange* LR = P.second; |
| 1357 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1358 | LR->end <= OldIdx.getDeadSlot() && |
| 1359 | "Range should be internal to OldIdx."); |
| 1360 | LiveRange Tmp(*LR); |
| 1361 | Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1362 | Tmp.valno->def = Tmp.start; |
| 1363 | Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot(); |
| 1364 | LI->removeRange(*LR); |
| 1365 | LI->addRange(Tmp); |
| 1366 | } |
| 1367 | |
| 1368 | void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) { |
| 1369 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1370 | II != IE; ++II) |
| 1371 | moveInternalFrom(OldIdx, *II); |
| 1372 | } |
| 1373 | |
| 1374 | void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1375 | LiveRange* LR = P.second; |
| 1376 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1377 | "Range should start in OldIdx."); |
| 1378 | assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx."); |
| 1379 | SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1380 | LR->start = NewStart; |
| 1381 | LR->valno->def = NewStart; |
| 1382 | } |
| 1383 | |
| 1384 | void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) { |
| 1385 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1386 | EI != EE; ++EI) |
| 1387 | moveExitingFrom(OldIdx, *EI); |
| 1388 | } |
| 1389 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1390 | void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1391 | BundleRanges& BR) { |
| 1392 | LiveInterval* LI = P.first; |
| 1393 | LiveRange* LR = P.second; |
| 1394 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1395 | if (LiveThrough) { |
| 1396 | assert((LR->start < NewIdx || BR[LI->reg].Def == LR) && |
| 1397 | "Def in bundle should be def range."); |
| 1398 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
| 1399 | "If bundle has use for this reg it should be LR."); |
| 1400 | BR[LI->reg].Use = LR; |
| 1401 | return; |
| 1402 | } |
| 1403 | |
| 1404 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1405 | moveKillFlags(LI->reg, OldIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1406 | |
| 1407 | if (LR->start < NewIdx) { |
| 1408 | // Becoming a new entering range. |
| 1409 | assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 && |
| 1410 | "Bundle shouldn't be re-defining reg mid-range."); |
Benjamin Kramer | 7db76e7 | 2012-02-19 12:25:07 +0000 | [diff] [blame] | 1411 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1412 | "Bundle shouldn't have different use range for same reg."); |
| 1413 | LR->end = LastUse.getRegSlot(); |
| 1414 | BR[LI->reg].Use = LR; |
| 1415 | } else { |
| 1416 | // Becoming a new Dead-def. |
| 1417 | assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) && |
| 1418 | "Live range starting at unexpected slot."); |
| 1419 | assert(BR[LI->reg].Def == LR && "Reg should have def range."); |
| 1420 | assert(BR[LI->reg].Dead == 0 && |
| 1421 | "Can't have def and dead def of same reg in a bundle."); |
| 1422 | LR->end = LastUse.getDeadSlot(); |
| 1423 | BR[LI->reg].Dead = BR[LI->reg].Def; |
| 1424 | BR[LI->reg].Def = 0; |
| 1425 | } |
| 1426 | } |
| 1427 | |
| 1428 | void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1429 | BundleRanges& BR) { |
| 1430 | LiveInterval* LI = P.first; |
| 1431 | LiveRange* LR = P.second; |
| 1432 | if (NewIdx > LR->end) { |
| 1433 | // Range extended to bundle. Add to bundle uses. |
| 1434 | // Note: Currently adds kill flags to bundle start. |
| 1435 | assert(BR[LI->reg].Use == 0 && |
| 1436 | "Bundle already has use range for reg."); |
| 1437 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1438 | LR->end = NewIdx.getRegSlot(); |
| 1439 | BR[LI->reg].Use = LR; |
| 1440 | } else { |
| 1441 | assert(BR[LI->reg].Use != 0 && |
| 1442 | "Bundle should already have a use range for reg."); |
| 1443 | } |
| 1444 | } |
| 1445 | |
| 1446 | void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering, |
| 1447 | BundleRanges& BR) { |
| 1448 | bool GoingUp = NewIdx < OldIdx; |
| 1449 | |
| 1450 | if (GoingUp) { |
| 1451 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1452 | EI != EE; ++EI) |
| 1453 | moveEnteringUpFromInto(OldIdx, *EI, BR); |
| 1454 | } else { |
| 1455 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1456 | EI != EE; ++EI) |
| 1457 | moveEnteringDownFromInto(OldIdx, *EI, BR); |
| 1458 | } |
| 1459 | } |
| 1460 | |
| 1461 | void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1462 | BundleRanges& BR) { |
| 1463 | // TODO: Sane rules for moving ranges into bundles. |
| 1464 | } |
| 1465 | |
| 1466 | void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal, |
| 1467 | BundleRanges& BR) { |
| 1468 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1469 | II != IE; ++II) |
| 1470 | moveInternalFromInto(OldIdx, *II, BR); |
| 1471 | } |
| 1472 | |
| 1473 | void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1474 | BundleRanges& BR) { |
| 1475 | LiveInterval* LI = P.first; |
| 1476 | LiveRange* LR = P.second; |
| 1477 | |
| 1478 | assert(LR->start.isRegister() && |
| 1479 | "Don't know how to merge exiting ECs into bundles yet."); |
| 1480 | |
| 1481 | if (LR->end > NewIdx.getDeadSlot()) { |
| 1482 | // This range is becoming an exiting range on the bundle. |
| 1483 | // If there was an old dead-def of this reg, delete it. |
| 1484 | if (BR[LI->reg].Dead != 0) { |
| 1485 | LI->removeRange(*BR[LI->reg].Dead); |
| 1486 | BR[LI->reg].Dead = 0; |
| 1487 | } |
| 1488 | assert(BR[LI->reg].Def == 0 && |
| 1489 | "Can't have two defs for the same variable exiting a bundle."); |
| 1490 | LR->start = NewIdx.getRegSlot(); |
| 1491 | LR->valno->def = LR->start; |
| 1492 | BR[LI->reg].Def = LR; |
| 1493 | } else { |
| 1494 | // This range is becoming internal to the bundle. |
| 1495 | assert(LR->end == NewIdx.getRegSlot() && |
| 1496 | "Can't bundle def whose kill is before the bundle"); |
| 1497 | if (BR[LI->reg].Dead || BR[LI->reg].Def) { |
| 1498 | // Already have a def for this. Just delete range. |
| 1499 | LI->removeRange(*LR); |
| 1500 | } else { |
| 1501 | // Make range dead, record. |
| 1502 | LR->end = NewIdx.getDeadSlot(); |
| 1503 | BR[LI->reg].Dead = LR; |
| 1504 | assert(BR[LI->reg].Use == LR && |
| 1505 | "Range becoming dead should currently be use."); |
| 1506 | } |
| 1507 | // In both cases the range is no longer a use on the bundle. |
| 1508 | BR[LI->reg].Use = 0; |
| 1509 | } |
| 1510 | } |
| 1511 | |
| 1512 | void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting, |
| 1513 | BundleRanges& BR) { |
| 1514 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1515 | EI != EE; ++EI) |
| 1516 | moveExitingFromInto(OldIdx, *EI, BR); |
| 1517 | } |
| 1518 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1519 | }; |
| 1520 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1521 | void LiveIntervals::handleMove(MachineInstr* MI) { |
| 1522 | SlotIndex OldIndex = indexes_->getInstructionIndex(MI); |
| 1523 | indexes_->removeMachineInstrFromMaps(MI); |
| 1524 | SlotIndex NewIndex = MI->isInsideBundle() ? |
| 1525 | indexes_->getInstructionIndex(MI->getBundleStart()) : |
| 1526 | indexes_->insertMachineInstrInMaps(MI); |
| 1527 | assert(getMBBStartIdx(MI->getParent()) <= OldIndex && |
| 1528 | OldIndex < getMBBEndIdx(MI->getParent()) && |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1529 | "Cannot handle moves across basic block boundaries."); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1530 | assert(!MI->isBundled() && "Can't handle bundled instructions yet."); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1531 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1532 | HMEditor HME(*this, *mri_, *tri_, NewIndex); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame^] | 1533 | HME.moveAllRangesFrom(MI, OldIndex); |
| 1534 | } |
| 1535 | |
| 1536 | void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) { |
| 1537 | SlotIndex NewIndex = indexes_->getInstructionIndex(BundleStart); |
| 1538 | HMEditor HME(*this, *mri_, *tri_, NewIndex); |
| 1539 | HME.moveAllRangesInto(MI, BundleStart); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1540 | } |