blob: 96afda47d53b22d2d5fd8ba10026d885e634107a [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetInstrInfo.h"
33#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000039#include "llvm/ADT/DepthFirstIterator.h"
40#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000041#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000043#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000044#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Dan Gohman844731a2008-05-13 00:00:25 +000048// Hidden options for help debugging.
49static cl::opt<bool> DisableReMat("disable-rematerialization",
50 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000051
Dan Gohman844731a2008-05-13 00:00:25 +000052static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
53 cl::init(true), cl::Hidden);
54static cl::opt<int> SplitLimit("split-limit",
55 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000056
Dan Gohman4c8f8702008-07-25 15:08:37 +000057static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
58
Owen Andersonae339ba2008-08-19 00:17:30 +000059static cl::opt<bool> EnableFastSpilling("fast-spill",
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000063STATISTIC(numFolds , "Number of loads/stores folded into instructions");
64STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000065
Devang Patel19974732007-05-03 01:11:54 +000066char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000067static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000070 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000071 AU.addRequired<AliasAnalysis>();
72 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000073 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000075 AU.addPreservedID(MachineLoopInfoID);
76 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000077
78 if (!StrongPHIElim) {
79 AU.addPreservedID(PHIEliminationID);
80 AU.addRequiredID(PHIEliminationID);
81 }
82
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000083 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000085}
86
Chris Lattnerf7da2c72006-08-24 22:43:55 +000087void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000088 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000089 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000090 E = r2iMap_.end(); I != E; ++I)
91 delete I->second;
92
Evan Cheng3f32d652008-06-04 09:18:41 +000093 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000094 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000095 mi2iMap_.clear();
96 i2miMap_.clear();
97 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000098 terminatorGaps.clear();
99
Evan Chengdd199d22007-09-06 01:07:24 +0000100 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
101 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +0000102 while (!ClonedMIs.empty()) {
103 MachineInstr *MI = ClonedMIs.back();
104 ClonedMIs.pop_back();
105 mf_->DeleteMachineInstr(MI);
106 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000107}
108
Evan Cheng6ade93b2009-08-05 03:53:14 +0000109static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
110 const TargetInstrInfo *tii_) {
111 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
112 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
113 Reg == SrcReg)
114 return true;
115
116 if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
117 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
118 MI->getOperand(2).getReg() == Reg)
119 return true;
120 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG &&
121 MI->getOperand(1).getReg() == Reg)
122 return true;
123 return false;
124}
125
Evan Cheng2578ba22009-07-01 01:59:31 +0000126/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
127/// there is one implicit_def for each use. Add isUndef marker to
128/// implicit_def defs and their uses.
129void LiveIntervals::processImplicitDefs() {
130 SmallSet<unsigned, 8> ImpDefRegs;
131 SmallVector<MachineInstr*, 8> ImpDefMIs;
132 MachineBasicBlock *Entry = mf_->begin();
133 SmallPtrSet<MachineBasicBlock*,16> Visited;
134 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
135 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
136 DFI != E; ++DFI) {
137 MachineBasicBlock *MBB = *DFI;
138 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
139 I != E; ) {
140 MachineInstr *MI = &*I;
141 ++I;
142 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
143 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000144 ImpDefRegs.insert(Reg);
145 ImpDefMIs.push_back(MI);
146 continue;
147 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000148
149 bool ChangedToImpDef = false;
150 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000151 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000152 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000153 continue;
154 unsigned Reg = MO.getReg();
155 if (!Reg)
156 continue;
157 if (!ImpDefRegs.count(Reg))
158 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000159 // Use is a copy, just turn it into an implicit_def.
Evan Cheng6ade93b2009-08-05 03:53:14 +0000160 if (CanTurnIntoImplicitDef(MI, Reg, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000161 bool isKill = MO.isKill();
162 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
163 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
164 MI->RemoveOperand(j);
165 if (isKill)
166 ImpDefRegs.erase(Reg);
167 ChangedToImpDef = true;
168 break;
169 }
170
Evan Cheng2578ba22009-07-01 01:59:31 +0000171 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000172 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
173 // Make sure other uses of
174 for (unsigned j = i+1; j != e; ++j) {
175 MachineOperand &MOJ = MI->getOperand(j);
176 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
177 MOJ.setIsUndef();
178 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000179 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000180 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000181 }
182
Evan Cheng459a7c62009-07-01 08:19:36 +0000183 if (ChangedToImpDef) {
184 // Backtrack to process this new implicit_def.
185 --I;
186 } else {
187 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
188 MachineOperand& MO = MI->getOperand(i);
189 if (!MO.isReg() || !MO.isDef())
190 continue;
191 ImpDefRegs.erase(MO.getReg());
192 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000193 }
194 }
195
196 // Any outstanding liveout implicit_def's?
197 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
198 MachineInstr *MI = ImpDefMIs[i];
199 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000200 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
201 !ImpDefRegs.count(Reg)) {
202 // Delete all "local" implicit_def's. That include those which define
203 // physical registers since they cannot be liveout.
204 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000205 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000206 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000207
208 // If there are multiple defs of the same register and at least one
209 // is not an implicit_def, do not insert implicit_def's before the
210 // uses.
211 bool Skip = false;
212 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
213 DE = mri_->def_end(); DI != DE; ++DI) {
214 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
215 Skip = true;
216 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000217 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000218 }
219 if (Skip)
220 continue;
221
Evan Chengd129d732009-07-17 19:43:40 +0000222 // The only implicit_def which we want to keep are those that are live
223 // out of its block.
224 MI->eraseFromParent();
225
Evan Cheng459a7c62009-07-01 08:19:36 +0000226 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
227 UE = mri_->use_end(); UI != UE; ) {
228 MachineOperand &RMO = UI.getOperand();
229 MachineInstr *RMI = &*UI;
230 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000231 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000232 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000233 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000234
235 // Turn a copy use into an implicit_def.
236 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
237 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
238 Reg == SrcReg) {
239 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
240 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
241 RMI->RemoveOperand(j);
242 continue;
243 }
244
Evan Cheng2578ba22009-07-01 01:59:31 +0000245 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
246 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000247 RMO.setReg(NewVReg);
248 RMO.setIsUndef();
249 RMO.setIsKill();
250 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000251 }
252 ImpDefRegs.clear();
253 ImpDefMIs.clear();
254 }
255}
256
Owen Anderson80b3ce62008-05-28 20:54:50 +0000257void LiveIntervals::computeNumbering() {
258 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000259 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000260
261 Idx2MBBMap.clear();
262 MBB2IdxMap.clear();
263 mi2iMap_.clear();
264 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000265 terminatorGaps.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000266
Owen Andersona1566f22008-07-22 22:46:49 +0000267 FunctionSize = 0;
268
Chris Lattner428b92e2006-09-15 03:57:23 +0000269 // Number MachineInstrs and MachineBasicBlocks.
270 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000271 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000272
273 unsigned MIIndex = 0;
274 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
275 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000276 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000277
Owen Anderson7fbad272008-07-23 21:37:49 +0000278 // Insert an empty slot at the beginning of each block.
279 MIIndex += InstrSlots::NUM;
280 i2miMap_.push_back(0);
281
Chris Lattner428b92e2006-09-15 03:57:23 +0000282 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
283 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000284
285 if (I == MBB->getFirstTerminator()) {
286 // Leave a gap for before terminators, this is where we will point
287 // PHI kills.
288 bool inserted =
289 terminatorGaps.insert(std::make_pair(&*MBB, MIIndex)).second;
290 assert(inserted &&
291 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000292 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000293 i2miMap_.push_back(0);
294
295 MIIndex += InstrSlots::NUM;
296 }
297
Chris Lattner428b92e2006-09-15 03:57:23 +0000298 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000300 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000301 i2miMap_.push_back(I);
302 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000303 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000304
Evan Cheng4ed43292008-10-18 05:21:37 +0000305 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000306 unsigned Slots = I->getDesc().getNumDefs();
307 if (Slots == 0)
308 Slots = 1;
309 MIIndex += InstrSlots::NUM * Slots;
310 while (Slots--)
311 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000312 }
Lang Hamesffd13262009-07-09 03:57:02 +0000313
314 if (MBB->getFirstTerminator() == MBB->end()) {
315 // Leave a gap for before terminators, this is where we will point
316 // PHI kills.
317 bool inserted =
318 terminatorGaps.insert(std::make_pair(&*MBB, MIIndex)).second;
319 assert(inserted &&
320 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000321 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000322 i2miMap_.push_back(0);
323
324 MIIndex += InstrSlots::NUM;
325 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000326
Owen Anderson1fbb4542008-06-16 16:58:24 +0000327 // Set the MBB2IdxMap entry for this MBB.
328 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
329 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000330 }
Lang Hamesffd13262009-07-09 03:57:02 +0000331
Evan Cheng4ca980e2007-10-17 02:10:22 +0000332 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000333
334 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000335 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000336 for (LiveInterval::iterator LI = OI->second->begin(),
337 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000338
Owen Anderson7eec0c22008-05-29 23:01:22 +0000339 // Remap the start index of the live range to the corresponding new
340 // number, or our best guess at what it _should_ correspond to if the
341 // original instruction has been erased. This is either the following
342 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000343 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000344 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000345 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000346 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000347 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000348 // Take the pair containing the index
349 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000350 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000351
Owen Anderson7fbad272008-07-23 21:37:49 +0000352 LI->start = getMBBStartIdx(J->second);
353 } else {
354 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000355 }
356
357 // Remap the ending index in the same way that we remapped the start,
358 // except for the final step where we always map to the immediately
359 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000360 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000361 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000362 if (offset == InstrSlots::LOAD) {
363 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000364 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000365 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000366 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000367
Owen Anderson9382b932008-07-30 00:22:56 +0000368 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000369 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000370 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000371 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
372
373 if (index != OldI2MI.size())
374 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
375 else
376 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000377 }
Owen Anderson788d0412008-08-06 18:35:45 +0000378 }
379
Owen Anderson03857b22008-08-13 21:49:13 +0000380 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
381 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000382 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000383
Owen Anderson7eec0c22008-05-29 23:01:22 +0000384 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000385 // start indices above. VN's with special sentinel defs
386 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000387 if (vni->isDefAccurate() && !vni->isUnused()) {
Owen Anderson788d0412008-08-06 18:35:45 +0000388 unsigned index = vni->def / InstrSlots::NUM;
389 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000390 if (offset == InstrSlots::LOAD) {
391 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000392 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000393 // Take the pair containing the index
394 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000395 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000396
Owen Anderson91292392008-07-30 17:42:47 +0000397 vni->def = getMBBStartIdx(J->second);
398 } else {
399 vni->def = mi2iMap_[OldI2MI[index]] + offset;
400 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000401 }
Owen Anderson745825f42008-05-28 22:40:08 +0000402
Owen Anderson7eec0c22008-05-29 23:01:22 +0000403 // Remap the VNInfo kill indices, which works the same as
404 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000405 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hamesffd13262009-07-09 03:57:02 +0000406 unsigned killIdx = vni->kills[i].killIdx;
407
408 unsigned index = (killIdx - 1) / InstrSlots::NUM;
409 unsigned offset = killIdx % InstrSlots::NUM;
410
Owen Anderson309c6162008-09-30 22:51:54 +0000411 if (offset == InstrSlots::LOAD) {
Lang Hamesffd13262009-07-09 03:57:02 +0000412 assert("Value killed at a load slot.");
413 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000414 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000415 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000416
Lang Hamesffd13262009-07-09 03:57:02 +0000417 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000418 } else {
Lang Hamesffd13262009-07-09 03:57:02 +0000419 if (vni->kills[i].isPHIKill) {
420 std::vector<IdxMBBPair>::const_iterator I =
421 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), index);
422 --I;
423 vni->kills[i].killIdx = terminatorGaps[I->second];
424 } else {
425 assert(OldI2MI[index] != 0 &&
426 "Kill refers to instruction not present in index maps.");
427 vni->kills[i].killIdx = mi2iMap_[OldI2MI[index]] + offset;
428 }
429
430 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000431 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000432 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
433
434 if (index != OldI2MI.size())
435 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
436 (idx == index ? offset : 0);
437 else
438 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000439 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000440 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000441 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000442 }
Owen Anderson788d0412008-08-06 18:35:45 +0000443 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000444}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000445
Lang Hamesf41538d2009-06-02 16:53:25 +0000446void LiveIntervals::scaleNumbering(int factor) {
447 // Need to
448 // * scale MBB begin and end points
449 // * scale all ranges.
450 // * Update VNI structures.
451 // * Scale instruction numberings
452
453 // Scale the MBB indices.
454 Idx2MBBMap.clear();
455 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
456 MBB != MBBE; ++MBB) {
457 std::pair<unsigned, unsigned> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
458 mbbIndices.first = InstrSlots::scale(mbbIndices.first, factor);
459 mbbIndices.second = InstrSlots::scale(mbbIndices.second, factor);
460 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
461 }
462 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
463
Lang Hamesffd13262009-07-09 03:57:02 +0000464 // Scale terminator gaps.
465 for (DenseMap<MachineBasicBlock*, unsigned>::iterator
466 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
467 TGI != TGE; ++TGI) {
468 terminatorGaps[TGI->first] = InstrSlots::scale(TGI->second, factor);
469 }
470
Lang Hamesf41538d2009-06-02 16:53:25 +0000471 // Scale the intervals.
472 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
473 LI->second->scaleNumbering(factor);
474 }
475
476 // Scale MachineInstrs.
477 Mi2IndexMap oldmi2iMap = mi2iMap_;
478 unsigned highestSlot = 0;
479 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
480 MI != ME; ++MI) {
481 unsigned newSlot = InstrSlots::scale(MI->second, factor);
482 mi2iMap_[MI->first] = newSlot;
483 highestSlot = std::max(highestSlot, newSlot);
484 }
485
486 i2miMap_.clear();
487 i2miMap_.resize(highestSlot + 1);
488 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
489 MI != ME; ++MI) {
David Greene340482d2009-07-22 21:56:14 +0000490 i2miMap_[MI->second] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 }
492
493}
494
495
Owen Anderson80b3ce62008-05-28 20:54:50 +0000496/// runOnMachineFunction - Register allocate the whole function
497///
498bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
499 mf_ = &fn;
500 mri_ = &mf_->getRegInfo();
501 tm_ = &fn.getTarget();
502 tri_ = tm_->getRegisterInfo();
503 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000504 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000505 lv_ = &getAnalysis<LiveVariables>();
506 allocatableRegs_ = tri_->getAllocatableSet(fn);
507
Evan Cheng2578ba22009-07-01 01:59:31 +0000508 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000509 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000511
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 numIntervals += getNumIntervals();
513
Chris Lattner70ca3582004-09-30 15:59:17 +0000514 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000516}
517
Chris Lattner70ca3582004-09-30 15:59:17 +0000518/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000519void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000520 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000521 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000522 I->second->print(OS, tri_);
523 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000524 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000525
Chris Lattner705e07f2009-08-23 03:41:05 +0000526 OS << "********** MACHINEINSTRS **********\n";
527
Chris Lattner3380d5c2009-07-21 21:12:58 +0000528 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
529 mbbi != mbbe; ++mbbi) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000530 OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000531 for (MachineBasicBlock::iterator mii = mbbi->begin(),
532 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000533 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000534 }
535 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000536}
537
Evan Chengc92da382007-11-03 07:20:12 +0000538/// conflictsWithPhysRegDef - Returns true if the specified register
539/// is defined during the duration of the specified interval.
540bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
541 VirtRegMap &vrm, unsigned reg) {
542 for (LiveInterval::Ranges::const_iterator
543 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
544 for (unsigned index = getBaseIndex(I->start),
545 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
546 index += InstrSlots::NUM) {
547 // skip deleted instructions
548 while (index != end && !getInstructionFromIndex(index))
549 index += InstrSlots::NUM;
550 if (index == end) break;
551
552 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000553 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
554 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000555 if (SrcReg == li.reg || DstReg == li.reg)
556 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000557 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
558 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000559 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000560 continue;
561 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000562 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000563 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000564 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000565 if (!vrm.hasPhys(PhysReg))
566 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000567 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000568 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000569 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000570 return true;
571 }
572 }
573 }
574
575 return false;
576}
577
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000578/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
579/// it can check use as well.
580bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
581 unsigned Reg, bool CheckUse,
582 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
583 for (LiveInterval::Ranges::const_iterator
584 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
585 for (unsigned index = getBaseIndex(I->start),
586 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
587 index += InstrSlots::NUM) {
588 // Skip deleted instructions.
589 MachineInstr *MI = 0;
590 while (index != end) {
591 MI = getInstructionFromIndex(index);
592 if (MI)
593 break;
594 index += InstrSlots::NUM;
595 }
596 if (index == end) break;
597
598 if (JoinedCopies.count(MI))
599 continue;
600 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
601 MachineOperand& MO = MI->getOperand(i);
602 if (!MO.isReg())
603 continue;
604 if (MO.isUse() && !CheckUse)
605 continue;
606 unsigned PhysReg = MO.getReg();
607 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
608 continue;
609 if (tri_->isSubRegister(Reg, PhysReg))
610 return true;
611 }
612 }
613 }
614
615 return false;
616}
617
618
Evan Cheng549f27d32007-08-13 23:45:17 +0000619void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000620 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000621 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000622 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000623 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000624}
625
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000626void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000627 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000628 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000629 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000630 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000631 DEBUG({
632 errs() << "\t\tregister: ";
633 printRegName(interval.reg);
634 });
Evan Cheng419852c2008-04-03 16:39:43 +0000635
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000636 // Virtual registers may be defined multiple times (due to phi
637 // elimination and 2-addr elimination). Much of what we do only has to be
638 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000639 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000640 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000641 if (interval.empty()) {
642 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000643 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000644 // Earlyclobbers move back one.
645 if (MO.isEarlyClobber())
646 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000647 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000648 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000649 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000650 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000651 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000652 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000653 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000654 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000655 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000656 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000657
658 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000659
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000660 // Loop over all of the blocks that the vreg is defined in. There are
661 // two cases we have to handle here. The most common case is a vreg
662 // whose lifetime is contained within a basic block. In this case there
663 // will be a single kill, in MBB, which comes after the definition.
664 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
665 // FIXME: what about dead vars?
666 unsigned killIdx;
667 if (vi.Kills[0] != mi)
668 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
669 else
670 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000671
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000672 // If the kill happens after the definition, we have an intra-block
673 // live range.
674 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000675 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000676 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000677 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000679 DEBUG(errs() << " +" << LR << "\n");
Lang Hamesffd13262009-07-09 03:57:02 +0000680 interval.addKill(ValNo, killIdx, false);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000681 return;
682 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000683 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000684
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000685 // The other case we handle is when a virtual register lives to the end
686 // of the defining block, potentially live across some blocks, then is
687 // live into some number of blocks, but gets killed. Start by adding a
688 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000689 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000690 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000691 interval.addRange(NewLR);
692
693 // Iterate over all of the blocks that the variable is completely
694 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
695 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000696 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
697 E = vi.AliveBlocks.end(); I != E; ++I) {
698 LiveRange LR(getMBBStartIdx(*I),
699 getMBBEndIdx(*I)+1, // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000700 ValNo);
701 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000702 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000703 }
704
705 // Finally, this virtual register is live from the start of any killing
706 // block to the 'use' slot of the killing instruction.
707 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
708 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000709 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000710 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000711 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000712 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000713 interval.addKill(ValNo, killIdx, false);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000714 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000715 }
716
717 } else {
718 // If this is the second time we see a virtual register definition, it
719 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000720 // the result of two address elimination, then the vreg is one of the
721 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000722 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000723 // If this is a two-address definition, then we have already processed
724 // the live range. The only problem is that we didn't realize there
725 // are actually two values in the live interval. Because of this we
726 // need to take the LiveRegion that defines this register and split it
727 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000728 assert(interval.containsOneValue());
729 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000730 unsigned RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000731 if (MO.isEarlyClobber())
732 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000733
Evan Cheng4f8ff162007-08-11 00:59:19 +0000734 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000735 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000736
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000737 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000738 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000739 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000740
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000741 // Two-address vregs should always only be redefined once. This means
742 // that at this point, there should be exactly one value number in it.
743 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
744
Chris Lattner91725b72006-08-31 05:54:43 +0000745 // The new value number (#1) is defined by the instruction we claimed
746 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000747 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000748 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000749 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000750 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
751
Chris Lattner91725b72006-08-31 05:54:43 +0000752 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000753 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000754 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000755 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000756 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000757
758 // Add the new live interval which replaces the range for the input copy.
759 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000760 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000761 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000762 interval.addKill(ValNo, RedefIndex, false);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000763
764 // If this redefinition is dead, we need to add a dummy unit live
765 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000766 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000767 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000768
Bill Wendling8e6179f2009-08-22 20:18:03 +0000769 DEBUG({
770 errs() << " RESULT: ";
771 interval.print(errs(), tri_);
772 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000773 } else {
774 // Otherwise, this must be because of phi elimination. If this is the
775 // first redefinition of the vreg that we have seen, go back and change
776 // the live range in the PHI block to be a different value number.
777 if (interval.containsOneValue()) {
778 assert(vi.Kills.size() == 1 &&
779 "PHI elimination vreg should have one kill, the PHI itself!");
780
781 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000782 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000783 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000784 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000785 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Bill Wendling8e6179f2009-08-22 20:18:03 +0000786 DEBUG({
787 errs() << " Removing [" << Start << "," << End << "] from: ";
788 interval.print(errs(), tri_);
789 errs() << "\n";
790 });
Lang Hamesffd13262009-07-09 03:57:02 +0000791 interval.removeRange(Start, End);
792 assert(interval.ranges.size() == 1 &&
793 "newly discovered PHI interval has >1 ranges.");
794 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endNumber());
795 interval.addKill(VNI, terminatorGaps[killMBB], true);
Lang Hames857c4e02009-06-17 21:01:20 +0000796 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000797 DEBUG({
798 errs() << " RESULT: ";
799 interval.print(errs(), tri_);
800 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000801
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000802 // Replace the interval with one of a NEW value number. Note that this
803 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000804 LiveRange LR(Start, End,
805 interval.getNextValue(mbb->getNumber(), 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000806 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000807 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000808 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000809 interval.addKill(LR.valno, End, false);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000810 DEBUG({
811 errs() << " RESULT: ";
812 interval.print(errs(), tri_);
813 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000814 }
815
816 // In the case of PHI elimination, each variable definition is only
817 // live until the end of the block. We've already taken care of the
818 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000819 unsigned defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000820 if (MO.isEarlyClobber())
821 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000822
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000823 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000824 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000825 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000826 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000827 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000828 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000829 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000830 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000831 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000832
Owen Anderson7fbad272008-07-23 21:37:49 +0000833 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000834 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000835 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000836 interval.addKill(ValNo, terminatorGaps[mbb], true);
Lang Hames857c4e02009-06-17 21:01:20 +0000837 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000838 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000839 }
840 }
841
Bill Wendling8e6179f2009-08-22 20:18:03 +0000842 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000843}
844
Chris Lattnerf35fef72004-07-23 21:24:19 +0000845void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000846 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000847 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000848 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000849 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000850 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000851 // A physical register cannot be live across basic block, so its
852 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000853 DEBUG({
854 errs() << "\t\tregister: ";
855 printRegName(interval.reg);
856 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000857
Chris Lattner6b128bd2006-09-03 08:07:11 +0000858 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000859 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000860 // Earlyclobbers move back one.
861 if (MO.isEarlyClobber())
862 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000863 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000864
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000865 // If it is not used after definition, it is considered dead at
866 // the instruction defining it. Hence its interval is:
867 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000868 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000869 DEBUG(errs() << " dead");
Dale Johannesen86b49f82008-09-24 01:07:17 +0000870 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000871 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000872 }
873
874 // If it is not dead on definition, it must be killed by a
875 // subsequent instruction. Hence its interval is:
876 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000877 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000878 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000879 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
880 getInstructionFromIndex(baseIndex) == 0)
881 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000882 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000883 DEBUG(errs() << " killed");
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000884 end = getUseIndex(baseIndex) + 1;
885 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000886 } else {
887 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
888 if (DefIdx != -1) {
889 if (mi->isRegTiedToUseOperand(DefIdx)) {
890 // Two-address instruction.
891 end = getDefIndex(baseIndex);
892 if (mi->getOperand(DefIdx).isEarlyClobber())
893 end = getUseIndex(baseIndex);
894 } else {
895 // Another instruction redefines the register before it is ever read.
896 // Then the register is essentially dead at the instruction that defines
897 // it. Hence its interval is:
898 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000899 DEBUG(errs() << " dead");
Evan Chengc45288e2009-04-27 20:42:46 +0000900 end = start + 1;
901 }
902 goto exit;
903 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000904 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000905
906 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000907 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000908
909 // The only case we should have a dead physreg here without a killing or
910 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000911 // and never used. Another possible case is the implicit use of the
912 // physical register has been deleted by two-address pass.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000913 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000914
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000915exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000916 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000917
Evan Cheng24a3cc42007-04-25 07:30:23 +0000918 // Already exists? Extend old live interval.
919 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000920 bool Extend = OldLR != interval.end();
921 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000922 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000923 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000924 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000925 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000926 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +0000927 interval.addKill(LR.valno, end, false);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000928 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000929}
930
Chris Lattnerf35fef72004-07-23 21:24:19 +0000931void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
932 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000933 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000934 MachineOperand& MO,
935 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000936 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000937 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000938 getOrCreateInterval(MO.getReg()));
939 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000940 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000941 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000942 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000943 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000944 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000945 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000946 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000947 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000948 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000949 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000950 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000951 // If MI also modifies the sub-register explicitly, avoid processing it
952 // more than once. Do not pass in TRI here so it checks for exact match.
953 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000954 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000955 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000956 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000957}
958
Evan Chengb371f452007-02-19 21:49:54 +0000959void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000960 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000961 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000962 DEBUG({
963 errs() << "\t\tlivein register: ";
964 printRegName(interval.reg);
965 });
Evan Chengb371f452007-02-19 21:49:54 +0000966
967 // Look for kills, if it reaches a def before it's killed, then it shouldn't
968 // be considered a livein.
969 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000970 unsigned baseIndex = MIIdx;
971 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000972 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
973 getInstructionFromIndex(baseIndex) == 0)
974 baseIndex += InstrSlots::NUM;
975 unsigned end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000976 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000977
Evan Chengb371f452007-02-19 21:49:54 +0000978 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000979 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000980 DEBUG(errs() << " killed");
Evan Chengb371f452007-02-19 21:49:54 +0000981 end = getUseIndex(baseIndex) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000982 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000983 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000984 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000985 // Another instruction redefines the register before it is ever read.
986 // Then the register is essentially dead at the instruction that defines
987 // it. Hence its interval is:
988 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000989 DEBUG(errs() << " dead");
Evan Chengb371f452007-02-19 21:49:54 +0000990 end = getDefIndex(start) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000991 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000992 break;
Evan Chengb371f452007-02-19 21:49:54 +0000993 }
994
995 baseIndex += InstrSlots::NUM;
996 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000997 if (mi != MBB->end()) {
998 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
999 getInstructionFromIndex(baseIndex) == 0)
1000 baseIndex += InstrSlots::NUM;
1001 }
Evan Chengb371f452007-02-19 21:49:54 +00001002 }
1003
Evan Cheng75611fb2007-06-27 01:16:36 +00001004 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +00001005 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +00001006 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001007 DEBUG(errs() << " dead");
Evan Cheng75611fb2007-06-27 01:16:36 +00001008 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +00001009 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001010 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +00001011 end = baseIndex;
1012 }
Evan Cheng24a3cc42007-04-25 07:30:23 +00001013 }
1014
Lang Hames10382fb2009-06-19 02:17:53 +00001015 VNInfo *vni =
1016 interval.getNextValue(MBB->getNumber(), 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +00001017 vni->setIsPHIDef(true);
1018 LiveRange LR(start, end, vni);
1019
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001020 interval.addRange(LR);
Lang Hamesffd13262009-07-09 03:57:02 +00001021 interval.addKill(LR.valno, end, false);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001022 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +00001023}
1024
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001025/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001026/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001027/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001028/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001029void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001030 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +00001031 << "********** Function: "
1032 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001033
1034 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001035 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1036 MBBI != E; ++MBBI) {
1037 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001038 // Track the index of the current machine instr.
1039 unsigned MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001040 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001041
Chris Lattner428b92e2006-09-15 03:57:23 +00001042 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001043
Dan Gohmancb406c22007-10-03 19:26:29 +00001044 // Create intervals for live-ins to this BB first.
1045 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1046 LE = MBB->livein_end(); LI != LE; ++LI) {
1047 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1048 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001049 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001050 if (!hasInterval(*AS))
1051 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1052 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001053 }
1054
Owen Anderson99500ae2008-09-15 22:00:38 +00001055 // Skip over empty initial indices.
1056 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
1057 getInstructionFromIndex(MIIndex) == 0)
1058 MIIndex += InstrSlots::NUM;
1059
Chris Lattner428b92e2006-09-15 03:57:23 +00001060 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001061 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001062
Evan Cheng438f7bc2006-11-10 08:43:01 +00001063 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001064 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1065 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001066 if (!MO.isReg() || !MO.getReg())
1067 continue;
1068
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001069 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001070 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001071 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001072 else if (MO.isUndef())
1073 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001074 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001075
1076 // Skip over the empty slots after each instruction.
1077 unsigned Slots = MI->getDesc().getNumDefs();
1078 if (Slots == 0)
1079 Slots = 1;
1080 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +00001081
1082 // Skip over empty indices.
1083 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
1084 getInstructionFromIndex(MIIndex) == 0)
1085 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001086 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001087 }
Evan Chengd129d732009-07-17 19:43:40 +00001088
1089 // Create empty intervals for registers defined by implicit_def's (except
1090 // for those implicit_def that define values which are liveout of their
1091 // blocks.
1092 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1093 unsigned UndefReg = UndefUses[i];
1094 (void)getOrCreateInterval(UndefReg);
1095 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001096}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001097
Evan Chengd0e32c52008-10-29 05:06:14 +00001098bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001099 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001100 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001101 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001102
1103 bool ResVal = false;
1104 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001105 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001106 break;
1107 MBBs.push_back(I->second);
1108 ResVal = true;
1109 ++I;
1110 }
1111 return ResVal;
1112}
1113
Evan Chengd0e32c52008-10-29 05:06:14 +00001114bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
1115 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1116 std::vector<IdxMBBPair>::const_iterator I =
1117 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1118
1119 bool ResVal = false;
1120 while (I != Idx2MBBMap.end()) {
1121 if (I->first > End)
1122 break;
1123 MachineBasicBlock *MBB = I->second;
1124 if (getMBBEndIdx(MBB) > End)
1125 break;
1126 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1127 SE = MBB->succ_end(); SI != SE; ++SI)
1128 MBBs.push_back(*SI);
1129 ResVal = true;
1130 ++I;
1131 }
1132 return ResVal;
1133}
1134
Owen Anderson03857b22008-08-13 21:49:13 +00001135LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001136 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001137 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001138}
Evan Chengf2fbca62007-11-12 06:35:08 +00001139
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001140/// dupInterval - Duplicate a live interval. The caller is responsible for
1141/// managing the allocated memory.
1142LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1143 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001144 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001145 return NewLI;
1146}
1147
Evan Chengc8d044e2008-02-15 18:24:29 +00001148/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1149/// copy field and returns the source register that defines it.
1150unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001151 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001152 return 0;
1153
Lang Hames52c1afc2009-08-10 23:43:28 +00001154 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001155 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001156 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001157 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001158 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001159 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001160 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1161 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1162 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001163
Evan Cheng04ee5a12009-01-20 19:12:24 +00001164 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001165 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001166 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001167 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001168 return 0;
1169}
Evan Chengf2fbca62007-11-12 06:35:08 +00001170
1171//===----------------------------------------------------------------------===//
1172// Register allocator hooks.
1173//
1174
Evan Chengd70dbb52008-02-22 09:24:50 +00001175/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1176/// allow one) virtual register operand, then its uses are implicitly using
1177/// the register. Returns the virtual register.
1178unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1179 MachineInstr *MI) const {
1180 unsigned RegOp = 0;
1181 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1182 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001183 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001184 continue;
1185 unsigned Reg = MO.getReg();
1186 if (Reg == 0 || Reg == li.reg)
1187 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001188
1189 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1190 !allocatableRegs_[Reg])
1191 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001192 // FIXME: For now, only remat MI with at most one register operand.
1193 assert(!RegOp &&
1194 "Can't rematerialize instruction with multiple register operand!");
1195 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001196#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001197 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001198#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001199 }
1200 return RegOp;
1201}
1202
1203/// isValNoAvailableAt - Return true if the val# of the specified interval
1204/// which reaches the given instruction also reaches the specified use index.
1205bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
1206 unsigned UseIdx) const {
1207 unsigned Index = getInstructionIndex(MI);
1208 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1209 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1210 return UI != li.end() && UI->valno == ValNo;
1211}
1212
Evan Chengf2fbca62007-11-12 06:35:08 +00001213/// isReMaterializable - Returns true if the definition MI of the specified
1214/// val# of the specified interval is re-materializable.
1215bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001216 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001217 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001218 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001219 if (DisableReMat)
1220 return false;
1221
Evan Cheng20ccded2008-03-15 00:19:36 +00001222 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001223 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001224
1225 int FrameIdx = 0;
1226 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001227 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001228 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1229 // this but remember this is not safe to fold into a two-address
1230 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001231 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001232 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001233
Dan Gohman6d69ba82008-07-25 00:02:30 +00001234 // If the target-specific rules don't identify an instruction as
1235 // being trivially rematerializable, use some target-independent
1236 // rules.
1237 if (!MI->getDesc().isRematerializable() ||
1238 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001239 if (!EnableAggressiveRemat)
1240 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001241
Dan Gohman0471a792008-07-28 18:43:51 +00001242 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001243 // we can't analyze it.
1244 const TargetInstrDesc &TID = MI->getDesc();
1245 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1246 return false;
1247
1248 // Avoid instructions obviously unsafe for remat.
1249 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1250 return false;
1251
1252 // If the instruction accesses memory and the memory could be non-constant,
1253 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001254 for (std::list<MachineMemOperand>::const_iterator
1255 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001256 const MachineMemOperand &MMO = *I;
1257 if (MMO.isVolatile() || MMO.isStore())
1258 return false;
1259 const Value *V = MMO.getValue();
1260 if (!V)
1261 return false;
1262 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1263 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001264 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001265 } else if (!aa_->pointsToConstantMemory(V))
1266 return false;
1267 }
1268
1269 // If any of the registers accessed are non-constant, conservatively assume
1270 // the instruction is not rematerializable.
1271 unsigned ImpUse = 0;
1272 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1273 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001274 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001275 unsigned Reg = MO.getReg();
1276 if (Reg == 0)
1277 continue;
1278 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1279 return false;
1280
1281 // Only allow one def, and that in the first operand.
1282 if (MO.isDef() != (i == 0))
1283 return false;
1284
1285 // Only allow constant-valued registers.
1286 bool IsLiveIn = mri_->isLiveIn(Reg);
1287 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1288 E = mri_->def_end();
1289
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001290 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001291 if (MO.isDef() && (next(I) != E || IsLiveIn))
1292 return false;
1293
1294 if (MO.isUse()) {
1295 // Only allow one use other register use, as that's all the
1296 // remat mechanisms support currently.
1297 if (Reg != li.reg) {
1298 if (ImpUse == 0)
1299 ImpUse = Reg;
1300 else if (Reg != ImpUse)
1301 return false;
1302 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001303 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001304 if (I != E && (next(I) != E || IsLiveIn))
1305 return false;
1306 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001307 }
1308 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001309 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001310
Dan Gohman6d69ba82008-07-25 00:02:30 +00001311 unsigned ImpUse = getReMatImplicitUse(li, MI);
1312 if (ImpUse) {
1313 const LiveInterval &ImpLi = getInterval(ImpUse);
1314 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1315 re = mri_->use_end(); ri != re; ++ri) {
1316 MachineInstr *UseMI = &*ri;
1317 unsigned UseIdx = getInstructionIndex(UseMI);
1318 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1319 continue;
1320 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1321 return false;
1322 }
Evan Chengdc377862008-09-30 15:44:16 +00001323
1324 // If a register operand of the re-materialized instruction is going to
1325 // be spilled next, then it's not legal to re-materialize this instruction.
1326 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1327 if (ImpUse == SpillIs[i]->reg)
1328 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001329 }
1330 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001331}
1332
Evan Cheng06587492008-10-24 02:05:00 +00001333/// isReMaterializable - Returns true if the definition MI of the specified
1334/// val# of the specified interval is re-materializable.
1335bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1336 const VNInfo *ValNo, MachineInstr *MI) {
1337 SmallVector<LiveInterval*, 4> Dummy1;
1338 bool Dummy2;
1339 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1340}
1341
Evan Cheng5ef3a042007-12-06 00:01:56 +00001342/// isReMaterializable - Returns true if every definition of MI of every
1343/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001344bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1345 SmallVectorImpl<LiveInterval*> &SpillIs,
1346 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001347 isLoad = false;
1348 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1349 i != e; ++i) {
1350 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001351 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001352 continue; // Dead val#.
1353 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001354 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001355 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001356 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001357 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001358 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001359 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001360 return false;
1361 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001362 }
1363 return true;
1364}
1365
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001366/// FilterFoldedOps - Filter out two-address use operands. Return
1367/// true if it finds any issue with the operands that ought to prevent
1368/// folding.
1369static bool FilterFoldedOps(MachineInstr *MI,
1370 SmallVector<unsigned, 2> &Ops,
1371 unsigned &MRInfo,
1372 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001373 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001374 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1375 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001376 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001377 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001378 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001379 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001380 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001381 MRInfo |= (unsigned)VirtRegMap::isMod;
1382 else {
1383 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001384 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001385 MRInfo = VirtRegMap::isModRef;
1386 continue;
1387 }
1388 MRInfo |= (unsigned)VirtRegMap::isRef;
1389 }
1390 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001391 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001392 return false;
1393}
1394
1395
1396/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1397/// slot / to reg or any rematerialized load into ith operand of specified
1398/// MI. If it is successul, MI is updated with the newly created MI and
1399/// returns true.
1400bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1401 VirtRegMap &vrm, MachineInstr *DefMI,
1402 unsigned InstrIdx,
1403 SmallVector<unsigned, 2> &Ops,
1404 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001405 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001406 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001407 RemoveMachineInstrFromMaps(MI);
1408 vrm.RemoveMachineInstrFromMaps(MI);
1409 MI->eraseFromParent();
1410 ++numFolds;
1411 return true;
1412 }
1413
1414 // Filter the list of operand indexes that are to be folded. Abort if
1415 // any operand will prevent folding.
1416 unsigned MRInfo = 0;
1417 SmallVector<unsigned, 2> FoldOps;
1418 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1419 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001420
Evan Cheng427f4c12008-03-31 23:19:51 +00001421 // The only time it's safe to fold into a two address instruction is when
1422 // it's folding reload and spill from / into a spill stack slot.
1423 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001424 return false;
1425
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001426 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1427 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001428 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001429 // Remember this instruction uses the spill slot.
1430 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1431
Evan Chengf2fbca62007-11-12 06:35:08 +00001432 // Attempt to fold the memory reference into the instruction. If
1433 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001434 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001435 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001436 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001437 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001438 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001439 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001440 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001441 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1442 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001443 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001444 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001445 return true;
1446 }
1447 return false;
1448}
1449
Evan Cheng018f9b02007-12-05 03:22:34 +00001450/// canFoldMemoryOperand - Returns true if the specified load / store
1451/// folding is possible.
1452bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001453 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001454 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001455 // Filter the list of operand indexes that are to be folded. Abort if
1456 // any operand will prevent folding.
1457 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001458 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001459 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1460 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001461
Evan Cheng3c75ba82008-04-01 21:37:32 +00001462 // It's only legal to remat for a use, not a def.
1463 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001464 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001465
Evan Chengd70dbb52008-02-22 09:24:50 +00001466 return tii_->canFoldMemoryOperand(MI, FoldOps);
1467}
1468
Evan Cheng81a03822007-11-17 00:40:40 +00001469bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1470 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1471 for (LiveInterval::Ranges::const_iterator
1472 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1473 std::vector<IdxMBBPair>::const_iterator II =
1474 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1475 if (II == Idx2MBBMap.end())
1476 continue;
1477 if (I->end > II->first) // crossing a MBB.
1478 return false;
1479 MBBs.insert(II->second);
1480 if (MBBs.size() > 1)
1481 return false;
1482 }
1483 return true;
1484}
1485
Evan Chengd70dbb52008-02-22 09:24:50 +00001486/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1487/// interval on to-be re-materialized operands of MI) with new register.
1488void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1489 MachineInstr *MI, unsigned NewVReg,
1490 VirtRegMap &vrm) {
1491 // There is an implicit use. That means one of the other operand is
1492 // being remat'ed and the remat'ed instruction has li.reg as an
1493 // use operand. Make sure we rewrite that as well.
1494 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1495 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001496 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001497 continue;
1498 unsigned Reg = MO.getReg();
1499 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1500 continue;
1501 if (!vrm.isReMaterialized(Reg))
1502 continue;
1503 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001504 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1505 if (UseMO)
1506 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001507 }
1508}
1509
Evan Chengf2fbca62007-11-12 06:35:08 +00001510/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1511/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001512bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001513rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1514 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001515 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001516 unsigned Slot, int LdSlot,
1517 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001518 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001519 const TargetRegisterClass* rc,
1520 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001521 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001522 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001523 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001524 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001525 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001526 RestartInstruction:
1527 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1528 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001529 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001530 continue;
1531 unsigned Reg = mop.getReg();
1532 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001533 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001534 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001535 if (Reg != li.reg)
1536 continue;
1537
1538 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001539 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001540 int FoldSlot = Slot;
1541 if (DefIsReMat) {
1542 // If this is the rematerializable definition MI itself and
1543 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001544 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001545 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1546 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001547 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001548 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001549 MI->eraseFromParent();
1550 break;
1551 }
1552
1553 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001554 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001555 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001556 if (isLoad) {
1557 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1558 FoldSS = isLoadSS;
1559 FoldSlot = LdSlot;
1560 }
1561 }
1562
Evan Chengf2fbca62007-11-12 06:35:08 +00001563 // Scan all of the operands of this instruction rewriting operands
1564 // to use NewVReg instead of li.reg as appropriate. We do this for
1565 // two reasons:
1566 //
1567 // 1. If the instr reads the same spilled vreg multiple times, we
1568 // want to reuse the NewVReg.
1569 // 2. If the instr is a two-addr instruction, we are required to
1570 // keep the src/dst regs pinned.
1571 //
1572 // Keep track of whether we replace a use and/or def so that we can
1573 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001574
Evan Cheng81a03822007-11-17 00:40:40 +00001575 HasUse = mop.isUse();
1576 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001577 SmallVector<unsigned, 2> Ops;
1578 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001579 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001580 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001581 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001582 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001583 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001584 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001585 continue;
1586 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001587 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001588 if (!MOj.isUndef()) {
1589 HasUse |= MOj.isUse();
1590 HasDef |= MOj.isDef();
1591 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001592 }
1593 }
1594
David Greene26b86a02008-10-27 17:38:59 +00001595 // Create a new virtual register for the spill interval.
1596 // Create the new register now so we can map the fold instruction
1597 // to the new register so when it is unfolded we get the correct
1598 // answer.
1599 bool CreatedNewVReg = false;
1600 if (NewVReg == 0) {
1601 NewVReg = mri_->createVirtualRegister(rc);
1602 vrm.grow();
1603 CreatedNewVReg = true;
1604 }
1605
Evan Cheng9c3c2212008-06-06 07:54:39 +00001606 if (!TryFold)
1607 CanFold = false;
1608 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001609 // Do not fold load / store here if we are splitting. We'll find an
1610 // optimal point to insert a load / store later.
1611 if (!TrySplit) {
1612 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001613 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001614 // Folding the load/store can completely change the instruction in
1615 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001616
1617 if (FoldSS) {
1618 // We need to give the new vreg the same stack slot as the
1619 // spilled interval.
1620 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1621 }
1622
Evan Cheng018f9b02007-12-05 03:22:34 +00001623 HasUse = false;
1624 HasDef = false;
1625 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001626 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001627 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001628 goto RestartInstruction;
1629 }
1630 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001631 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001632 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001633 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001634 }
Evan Chengcddbb832007-11-30 21:23:43 +00001635
Evan Chengcddbb832007-11-30 21:23:43 +00001636 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001637 if (mop.isImplicit())
1638 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001639
1640 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001641 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1642 MachineOperand &mopj = MI->getOperand(Ops[j]);
1643 mopj.setReg(NewVReg);
1644 if (mopj.isImplicit())
1645 rewriteImplicitOps(li, MI, NewVReg, vrm);
1646 }
Evan Chengcddbb832007-11-30 21:23:43 +00001647
Evan Cheng81a03822007-11-17 00:40:40 +00001648 if (CreatedNewVReg) {
1649 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001650 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001651 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001652 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001653 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001654 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001655 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001656 }
1657 if (!CanDelete || (HasUse && HasDef)) {
1658 // If this is a two-addr instruction then its use operands are
1659 // rematerializable but its def is not. It should be assigned a
1660 // stack slot.
1661 vrm.assignVirt2StackSlot(NewVReg, Slot);
1662 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001663 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001664 vrm.assignVirt2StackSlot(NewVReg, Slot);
1665 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001666 } else if (HasUse && HasDef &&
1667 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1668 // If this interval hasn't been assigned a stack slot (because earlier
1669 // def is a deleted remat def), do it now.
1670 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1671 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001672 }
1673
Evan Cheng313d4b82008-02-23 00:33:04 +00001674 // Re-matting an instruction with virtual register use. Add the
1675 // register as an implicit use on the use MI.
1676 if (DefIsReMat && ImpUse)
1677 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1678
Evan Cheng5b69eba2009-04-21 22:46:52 +00001679 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001680 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001681 if (CreatedNewVReg) {
1682 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001683 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001684 if (TrySplit)
1685 vrm.setIsSplitFromReg(NewVReg, li.reg);
1686 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001687
1688 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001689 if (CreatedNewVReg) {
1690 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
Lang Hames857c4e02009-06-17 21:01:20 +00001691 nI.getNextValue(0, 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001692 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001693 nI.addRange(LR);
1694 } else {
1695 // Extend the split live interval to this def / use.
1696 unsigned End = getUseIndex(index)+1;
1697 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1698 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001699 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001700 nI.addRange(LR);
1701 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001702 }
1703 if (HasDef) {
1704 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00001705 nI.getNextValue(0, 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001706 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001707 nI.addRange(LR);
1708 }
Evan Cheng81a03822007-11-17 00:40:40 +00001709
Bill Wendling8e6179f2009-08-22 20:18:03 +00001710 DEBUG({
1711 errs() << "\t\t\t\tAdded new interval: ";
1712 nI.print(errs(), tri_);
1713 errs() << '\n';
1714 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001715 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001716 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001717}
Evan Cheng81a03822007-11-17 00:40:40 +00001718bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001719 const VNInfo *VNI,
1720 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001721 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001722 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hamesffd13262009-07-09 03:57:02 +00001723 if (VNI->kills[j].isPHIKill)
1724 continue;
1725
1726 unsigned KillIdx = VNI->kills[j].killIdx;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001727 if (KillIdx > Idx && KillIdx < End)
1728 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001729 }
1730 return false;
1731}
1732
Evan Cheng063284c2008-02-21 00:34:19 +00001733/// RewriteInfo - Keep track of machine instrs that will be rewritten
1734/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001735namespace {
1736 struct RewriteInfo {
1737 unsigned Index;
1738 MachineInstr *MI;
1739 bool HasUse;
1740 bool HasDef;
1741 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1742 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1743 };
Evan Cheng063284c2008-02-21 00:34:19 +00001744
Dan Gohman844731a2008-05-13 00:00:25 +00001745 struct RewriteInfoCompare {
1746 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1747 return LHS.Index < RHS.Index;
1748 }
1749 };
1750}
Evan Cheng063284c2008-02-21 00:34:19 +00001751
Evan Chengf2fbca62007-11-12 06:35:08 +00001752void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001753rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001754 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001755 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001756 unsigned Slot, int LdSlot,
1757 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001758 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001759 const TargetRegisterClass* rc,
1760 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001761 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001762 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001763 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001764 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001765 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1766 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001767 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001768 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001769 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001770 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001771 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001772
Evan Cheng063284c2008-02-21 00:34:19 +00001773 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001774 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001775 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001776 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1777 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001778 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001779 MachineOperand &O = ri.getOperand();
1780 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001781 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001782 unsigned index = getInstructionIndex(MI);
1783 if (index < start || index >= end)
1784 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001785
1786 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001787 // Must be defined by an implicit def. It should not be spilled. Note,
1788 // this is for correctness reason. e.g.
1789 // 8 %reg1024<def> = IMPLICIT_DEF
1790 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1791 // The live range [12, 14) are not part of the r1024 live interval since
1792 // it's defined by an implicit def. It will not conflicts with live
1793 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001794 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001795 // the INSERT_SUBREG and both target registers that would overlap.
1796 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001797 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1798 }
1799 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1800
Evan Cheng313d4b82008-02-23 00:33:04 +00001801 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001802 // Now rewrite the defs and uses.
1803 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1804 RewriteInfo &rwi = RewriteMIs[i];
1805 ++i;
1806 unsigned index = rwi.Index;
1807 bool MIHasUse = rwi.HasUse;
1808 bool MIHasDef = rwi.HasDef;
1809 MachineInstr *MI = rwi.MI;
1810 // If MI def and/or use the same register multiple times, then there
1811 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001812 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001813 while (i != e && RewriteMIs[i].MI == MI) {
1814 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001815 bool isUse = RewriteMIs[i].HasUse;
1816 if (isUse) ++NumUses;
1817 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001818 MIHasDef |= RewriteMIs[i].HasDef;
1819 ++i;
1820 }
Evan Cheng81a03822007-11-17 00:40:40 +00001821 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001822
Evan Cheng0a891ed2008-05-23 23:00:04 +00001823 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001824 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001825 // register interval's spill weight to HUGE_VALF to prevent it from
1826 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001827 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001828 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001829 }
1830
Evan Cheng063284c2008-02-21 00:34:19 +00001831 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001832 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001833 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001834 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001835 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001836 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001837 // One common case:
1838 // x = use
1839 // ...
1840 // ...
1841 // def = ...
1842 // = use
1843 // It's better to start a new interval to avoid artifically
1844 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001845 if (MIHasDef && !MIHasUse) {
1846 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001847 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001848 }
1849 }
Evan Chengcada2452007-11-28 01:28:46 +00001850 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001851
1852 bool IsNew = ThisVReg == 0;
1853 if (IsNew) {
1854 // This ends the previous live interval. If all of its def / use
1855 // can be folded, give it a low spill weight.
1856 if (NewVReg && TrySplit && AllCanFold) {
1857 LiveInterval &nI = getOrCreateInterval(NewVReg);
1858 nI.weight /= 10.0F;
1859 }
1860 AllCanFold = true;
1861 }
1862 NewVReg = ThisVReg;
1863
Evan Cheng81a03822007-11-17 00:40:40 +00001864 bool HasDef = false;
1865 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001866 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001867 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1868 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1869 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001870 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001871 if (!HasDef && !HasUse)
1872 continue;
1873
Evan Cheng018f9b02007-12-05 03:22:34 +00001874 AllCanFold &= CanFold;
1875
Evan Cheng81a03822007-11-17 00:40:40 +00001876 // Update weight of spill interval.
1877 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001878 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001879 // The spill weight is now infinity as it cannot be spilled again.
1880 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001882 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001883
1884 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001885 if (HasDef) {
1886 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001887 bool HasKill = false;
1888 if (!HasUse)
1889 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1890 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001891 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001892 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001893 if (VNI)
1894 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1895 }
Owen Anderson28998312008-08-13 22:28:50 +00001896 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001897 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001898 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001899 if (SII == SpillIdxes.end()) {
1900 std::vector<SRInfo> S;
1901 S.push_back(SRInfo(index, NewVReg, true));
1902 SpillIdxes.insert(std::make_pair(MBBId, S));
1903 } else if (SII->second.back().vreg != NewVReg) {
1904 SII->second.push_back(SRInfo(index, NewVReg, true));
1905 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001906 // If there is an earlier def and this is a two-address
1907 // instruction, then it's not possible to fold the store (which
1908 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001909 SRInfo &Info = SII->second.back();
1910 Info.index = index;
1911 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001912 }
1913 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001914 } else if (SII != SpillIdxes.end() &&
1915 SII->second.back().vreg == NewVReg &&
1916 (int)index > SII->second.back().index) {
1917 // There is an earlier def that's not killed (must be two-address).
1918 // The spill is no longer needed.
1919 SII->second.pop_back();
1920 if (SII->second.empty()) {
1921 SpillIdxes.erase(MBBId);
1922 SpillMBBs.reset(MBBId);
1923 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001924 }
1925 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001926 }
1927
1928 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001929 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001930 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001931 if (SII != SpillIdxes.end() &&
1932 SII->second.back().vreg == NewVReg &&
1933 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001934 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001935 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001936 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001937 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001938 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001939 // If we are splitting live intervals, only fold if it's the first
1940 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001941 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001942 else if (IsNew) {
1943 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001944 if (RII == RestoreIdxes.end()) {
1945 std::vector<SRInfo> Infos;
1946 Infos.push_back(SRInfo(index, NewVReg, true));
1947 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1948 } else {
1949 RII->second.push_back(SRInfo(index, NewVReg, true));
1950 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001951 RestoreMBBs.set(MBBId);
1952 }
1953 }
1954
1955 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001956 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001957 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001958 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001959
1960 if (NewVReg && TrySplit && AllCanFold) {
1961 // If all of its def / use can be folded, give it a low spill weight.
1962 LiveInterval &nI = getOrCreateInterval(NewVReg);
1963 nI.weight /= 10.0F;
1964 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001965}
1966
Evan Cheng1953d0c2007-11-29 10:12:14 +00001967bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1968 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001969 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001970 if (!RestoreMBBs[Id])
1971 return false;
1972 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1973 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1974 if (Restores[i].index == index &&
1975 Restores[i].vreg == vr &&
1976 Restores[i].canFold)
1977 return true;
1978 return false;
1979}
1980
1981void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1982 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001983 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001984 if (!RestoreMBBs[Id])
1985 return;
1986 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1987 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1988 if (Restores[i].index == index && Restores[i].vreg)
1989 Restores[i].index = -1;
1990}
Evan Cheng81a03822007-11-17 00:40:40 +00001991
Evan Cheng4cce6b42008-04-11 17:53:36 +00001992/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1993/// spilled and create empty intervals for their uses.
1994void
1995LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1996 const TargetRegisterClass* rc,
1997 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001998 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1999 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002000 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00002001 MachineInstr *MI = &*ri;
2002 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00002003 if (O.isDef()) {
2004 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
2005 "Register def was not rewritten?");
2006 RemoveMachineInstrFromMaps(MI);
2007 vrm.RemoveMachineInstrFromMaps(MI);
2008 MI->eraseFromParent();
2009 } else {
2010 // This must be an use of an implicit_def so it's not part of the live
2011 // interval. Create a new empty live interval for it.
2012 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
2013 unsigned NewVReg = mri_->createVirtualRegister(rc);
2014 vrm.grow();
2015 vrm.setIsImplicitlyDefined(NewVReg);
2016 NewLIs.push_back(&getOrCreateInterval(NewVReg));
2017 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2018 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002019 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002020 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002021 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002022 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002023 }
2024 }
Evan Cheng419852c2008-04-03 16:39:43 +00002025 }
2026}
2027
Evan Chengf2fbca62007-11-12 06:35:08 +00002028std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002029addIntervalsForSpillsFast(const LiveInterval &li,
2030 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002031 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002032 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002033
2034 std::vector<LiveInterval*> added;
2035
2036 assert(li.weight != HUGE_VALF &&
2037 "attempt to spill already spilled interval!");
2038
Bill Wendling8e6179f2009-08-22 20:18:03 +00002039 DEBUG({
2040 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2041 li.dump();
2042 errs() << '\n';
2043 });
Owen Andersond6664312008-08-18 18:05:32 +00002044
2045 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2046
Owen Andersona41e47a2008-08-19 22:12:11 +00002047 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2048 while (RI != mri_->reg_end()) {
2049 MachineInstr* MI = &*RI;
2050
2051 SmallVector<unsigned, 2> Indices;
2052 bool HasUse = false;
2053 bool HasDef = false;
2054
2055 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2056 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002057 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002058
2059 HasUse |= MI->getOperand(i).isUse();
2060 HasDef |= MI->getOperand(i).isDef();
2061
2062 Indices.push_back(i);
2063 }
2064
2065 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2066 Indices, true, slot, li.reg)) {
2067 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002068 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002069 vrm.assignVirt2StackSlot(NewVReg, slot);
2070
Owen Andersona41e47a2008-08-19 22:12:11 +00002071 // create a new register for this spill
2072 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002073
Owen Andersona41e47a2008-08-19 22:12:11 +00002074 // the spill weight is now infinity as it
2075 // cannot be spilled again
2076 nI.weight = HUGE_VALF;
2077
2078 // Rewrite register operands to use the new vreg.
2079 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2080 E = Indices.end(); I != E; ++I) {
2081 MI->getOperand(*I).setReg(NewVReg);
2082
2083 if (MI->getOperand(*I).isUse())
2084 MI->getOperand(*I).setIsKill(true);
2085 }
2086
2087 // Fill in the new live interval.
2088 unsigned index = getInstructionIndex(MI);
2089 if (HasUse) {
2090 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00002091 nI.getNextValue(0, 0, false, getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002092 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002093 nI.addRange(LR);
2094 vrm.addRestorePoint(NewVReg, MI);
2095 }
2096 if (HasDef) {
2097 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames857c4e02009-06-17 21:01:20 +00002098 nI.getNextValue(0, 0, false, getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002099 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002100 nI.addRange(LR);
2101 vrm.addSpillPoint(NewVReg, true, MI);
2102 }
2103
Owen Anderson17197312008-08-18 23:41:04 +00002104 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002105
Bill Wendling8e6179f2009-08-22 20:18:03 +00002106 DEBUG({
2107 errs() << "\t\t\t\tadded new interval: ";
2108 nI.dump();
2109 errs() << '\n';
2110 });
Owen Andersona41e47a2008-08-19 22:12:11 +00002111 }
Owen Anderson9a032932008-08-18 21:20:32 +00002112
Owen Anderson9a032932008-08-18 21:20:32 +00002113
Owen Andersona41e47a2008-08-19 22:12:11 +00002114 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002115 }
Owen Andersond6664312008-08-18 18:05:32 +00002116
2117 return added;
2118}
2119
2120std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002121addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002122 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002123 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002124
2125 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002126 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002127
Evan Chengf2fbca62007-11-12 06:35:08 +00002128 assert(li.weight != HUGE_VALF &&
2129 "attempt to spill already spilled interval!");
2130
Bill Wendling8e6179f2009-08-22 20:18:03 +00002131 DEBUG({
2132 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2133 li.print(errs(), tri_);
2134 errs() << '\n';
2135 });
Evan Chengf2fbca62007-11-12 06:35:08 +00002136
Evan Cheng72eeb942008-12-05 17:00:16 +00002137 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002138 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002139 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002140 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002141 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2142 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002143 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002144 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002145
2146 unsigned NumValNums = li.getNumValNums();
2147 SmallVector<MachineInstr*, 4> ReMatDefs;
2148 ReMatDefs.resize(NumValNums, NULL);
2149 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2150 ReMatOrigDefs.resize(NumValNums, NULL);
2151 SmallVector<int, 4> ReMatIds;
2152 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2153 BitVector ReMatDelete(NumValNums);
2154 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2155
Evan Cheng81a03822007-11-17 00:40:40 +00002156 // Spilling a split live interval. It cannot be split any further. Also,
2157 // it's also guaranteed to be a single val# / range interval.
2158 if (vrm.getPreSplitReg(li.reg)) {
2159 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002160 // Unset the split kill marker on the last use.
2161 unsigned KillIdx = vrm.getKillPoint(li.reg);
2162 if (KillIdx) {
2163 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2164 assert(KillMI && "Last use disappeared?");
2165 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2166 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002167 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002168 }
Evan Chengadf85902007-12-05 09:51:10 +00002169 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002170 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2171 Slot = vrm.getStackSlot(li.reg);
2172 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2173 MachineInstr *ReMatDefMI = DefIsReMat ?
2174 vrm.getReMaterializedMI(li.reg) : NULL;
2175 int LdSlot = 0;
2176 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2177 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002178 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002179 bool IsFirstRange = true;
2180 for (LiveInterval::Ranges::const_iterator
2181 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2182 // If this is a split live interval with multiple ranges, it means there
2183 // are two-address instructions that re-defined the value. Only the
2184 // first def can be rematerialized!
2185 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002186 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002187 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2188 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002189 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002190 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002191 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002192 } else {
2193 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2194 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002195 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002196 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002197 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002198 }
2199 IsFirstRange = false;
2200 }
Evan Cheng419852c2008-04-03 16:39:43 +00002201
Evan Cheng4cce6b42008-04-11 17:53:36 +00002202 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002203 return NewLIs;
2204 }
2205
2206 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002207 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
2208 TrySplit = false;
2209 if (TrySplit)
2210 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002211 bool NeedStackSlot = false;
2212 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2213 i != e; ++i) {
2214 const VNInfo *VNI = *i;
2215 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002216 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002217 continue; // Dead val#.
2218 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002219 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2220 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002221 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002222 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002223 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002224 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002225 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002226 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
2227 ClonedMIs.push_back(Clone);
2228 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002229
2230 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002231 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002232 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002233 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002234 CanDelete = false;
2235 // Need a stack slot if there is any live range where uses cannot be
2236 // rematerialized.
2237 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002238 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002239 if (CanDelete)
2240 ReMatDelete.set(VN);
2241 } else {
2242 // Need a stack slot if there is any live range where uses cannot be
2243 // rematerialized.
2244 NeedStackSlot = true;
2245 }
2246 }
2247
2248 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002249 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2250 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2251 Slot = vrm.assignVirt2StackSlot(li.reg);
2252
2253 // This case only occurs when the prealloc splitter has already assigned
2254 // a stack slot to this vreg.
2255 else
2256 Slot = vrm.getStackSlot(li.reg);
2257 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002258
2259 // Create new intervals and rewrite defs and uses.
2260 for (LiveInterval::Ranges::const_iterator
2261 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002262 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2263 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2264 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002265 bool CanDelete = ReMatDelete[I->valno->id];
2266 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002267 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002268 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002269 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002270 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002271 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002272 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002273 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002274 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002275 }
2276
Evan Cheng0cbb1162007-11-29 01:06:25 +00002277 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002278 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002279 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002280 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002281 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002282
Evan Chengb50bb8c2007-12-05 08:16:32 +00002283 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002284 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002285 if (NeedStackSlot) {
2286 int Id = SpillMBBs.find_first();
2287 while (Id != -1) {
2288 std::vector<SRInfo> &spills = SpillIdxes[Id];
2289 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
2290 int index = spills[i].index;
2291 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002292 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002293 bool isReMat = vrm.isReMaterialized(VReg);
2294 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002295 bool CanFold = false;
2296 bool FoundUse = false;
2297 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002298 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002299 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002300 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2301 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002302 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002303 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002304
2305 Ops.push_back(j);
2306 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002307 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002308 if (isReMat ||
2309 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2310 RestoreMBBs, RestoreIdxes))) {
2311 // MI has two-address uses of the same register. If the use
2312 // isn't the first and only use in the BB, then we can't fold
2313 // it. FIXME: Move this to rewriteInstructionsForSpills.
2314 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002315 break;
2316 }
Evan Chengaee4af62007-12-02 08:30:39 +00002317 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002318 }
2319 }
2320 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002321 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002322 if (CanFold && !Ops.empty()) {
2323 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002324 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002325 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002326 // Also folded uses, do not issue a load.
2327 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00002328 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2329 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002330 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002331 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002332 }
2333
Evan Cheng7e073ba2008-04-09 20:57:25 +00002334 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002335 if (!Folded) {
2336 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2337 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002338 if (!MI->registerDefIsDead(nI.reg))
2339 // No need to spill a dead def.
2340 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002341 if (isKill)
2342 AddedKill.insert(&nI);
2343 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002344 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002345 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002346 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002347 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002348
Evan Cheng1953d0c2007-11-29 10:12:14 +00002349 int Id = RestoreMBBs.find_first();
2350 while (Id != -1) {
2351 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2352 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2353 int index = restores[i].index;
2354 if (index == -1)
2355 continue;
2356 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002357 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002358 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002359 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002360 bool CanFold = false;
2361 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002362 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002363 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002364 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2365 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002366 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002367 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002368
Evan Cheng0cbb1162007-11-29 01:06:25 +00002369 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002370 // If this restore were to be folded, it would have been folded
2371 // already.
2372 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002373 break;
2374 }
Evan Chengaee4af62007-12-02 08:30:39 +00002375 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002376 }
2377 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002378
2379 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002380 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002381 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002382 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002383 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2384 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002385 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2386 int LdSlot = 0;
2387 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2388 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002389 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002390 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2391 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002392 if (!Folded) {
2393 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2394 if (ImpUse) {
2395 // Re-matting an instruction with virtual register use. Add the
2396 // register as an implicit use on the use MI and update the register
2397 // interval's spill weight to HUGE_VALF to prevent it from being
2398 // spilled.
2399 LiveInterval &ImpLi = getInterval(ImpUse);
2400 ImpLi.weight = HUGE_VALF;
2401 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2402 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002403 }
Evan Chengaee4af62007-12-02 08:30:39 +00002404 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002405 }
2406 // If folding is not possible / failed, then tell the spiller to issue a
2407 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002408 if (Folded)
2409 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002410 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002411 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002412 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002413 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002414 }
2415
Evan Chengb50bb8c2007-12-05 08:16:32 +00002416 // Finalize intervals: add kills, finalize spill weights, and filter out
2417 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002418 std::vector<LiveInterval*> RetNewLIs;
2419 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2420 LiveInterval *LI = NewLIs[i];
2421 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002422 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002423 if (!AddedKill.count(LI)) {
2424 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002425 unsigned LastUseIdx = getBaseIndex(LR->end);
2426 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002427 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002428 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002429 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002430 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002431 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002432 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002433 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002434 RetNewLIs.push_back(LI);
2435 }
2436 }
Evan Cheng81a03822007-11-17 00:40:40 +00002437
Evan Cheng4cce6b42008-04-11 17:53:36 +00002438 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002439 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002440}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002441
2442/// hasAllocatableSuperReg - Return true if the specified physical register has
2443/// any super register that's allocatable.
2444bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2445 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2446 if (allocatableRegs_[*AS] && hasInterval(*AS))
2447 return true;
2448 return false;
2449}
2450
2451/// getRepresentativeReg - Find the largest super register of the specified
2452/// physical register.
2453unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2454 // Find the largest super-register that is allocatable.
2455 unsigned BestReg = Reg;
2456 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2457 unsigned SuperReg = *AS;
2458 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2459 BestReg = SuperReg;
2460 break;
2461 }
2462 }
2463 return BestReg;
2464}
2465
2466/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2467/// specified interval that conflicts with the specified physical register.
2468unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2469 unsigned PhysReg) const {
2470 unsigned NumConflicts = 0;
2471 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2472 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2473 E = mri_->reg_end(); I != E; ++I) {
2474 MachineOperand &O = I.getOperand();
2475 MachineInstr *MI = O.getParent();
2476 unsigned Index = getInstructionIndex(MI);
2477 if (pli.liveAt(Index))
2478 ++NumConflicts;
2479 }
2480 return NumConflicts;
2481}
2482
2483/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002484/// around all defs and uses of the specified interval. Return true if it
2485/// was able to cut its interval.
2486bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002487 unsigned PhysReg, VirtRegMap &vrm) {
2488 unsigned SpillReg = getRepresentativeReg(PhysReg);
2489
2490 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2491 // If there are registers which alias PhysReg, but which are not a
2492 // sub-register of the chosen representative super register. Assert
2493 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002494 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002495 tri_->isSuperRegister(*AS, SpillReg));
2496
Evan Cheng2824a652009-03-23 18:24:37 +00002497 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002498 LiveInterval &pli = getInterval(SpillReg);
2499 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2500 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2501 E = mri_->reg_end(); I != E; ++I) {
2502 MachineOperand &O = I.getOperand();
2503 MachineInstr *MI = O.getParent();
2504 if (SeenMIs.count(MI))
2505 continue;
2506 SeenMIs.insert(MI);
2507 unsigned Index = getInstructionIndex(MI);
2508 if (pli.liveAt(Index)) {
2509 vrm.addEmergencySpill(SpillReg, MI);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002510 unsigned StartIdx = getLoadIndex(Index);
2511 unsigned EndIdx = getStoreIndex(Index)+1;
Evan Cheng2824a652009-03-23 18:24:37 +00002512 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002513 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002514 Cut = true;
2515 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002516 std::string msg;
2517 raw_string_ostream Msg(msg);
2518 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002519 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002520 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002521 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002522 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002523 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002524 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002525 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002526 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2527 if (!hasInterval(*AS))
2528 continue;
2529 LiveInterval &spli = getInterval(*AS);
2530 if (spli.liveAt(Index))
2531 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2532 }
2533 }
2534 }
Evan Cheng2824a652009-03-23 18:24:37 +00002535 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002536}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002537
2538LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002539 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002540 LiveInterval& Interval = getOrCreateInterval(reg);
2541 VNInfo* VN = Interval.getNextValue(
2542 getInstructionIndex(startInst) + InstrSlots::DEF,
Lang Hames857c4e02009-06-17 21:01:20 +00002543 startInst, true, getVNInfoAllocator());
2544 VN->setHasPHIKill(true);
Lang Hamesffd13262009-07-09 03:57:02 +00002545 VN->kills.push_back(
2546 VNInfo::KillInfo(terminatorGaps[startInst->getParent()], true));
Owen Andersonc4dc1322008-06-05 17:15:43 +00002547 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2548 getMBBEndIdx(startInst->getParent()) + 1, VN);
2549 Interval.addRange(LR);
2550
2551 return LR;
2552}
David Greeneb5257662009-08-03 21:55:09 +00002553