blob: 6690899e5d2cd8f257936b4ba2dae064f316d7e4 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattner26689592005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkel7ee74a62013-03-21 21:37:52 +000019#include "PPCRegisterInfo.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000020#include "PPCSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000022#include "llvm/Target/TargetLowering.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023
24namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000025 namespace PPCISD {
26 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000027 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000028 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000029
30 /// FSEL - Traditional three-operand fsel node.
31 ///
32 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000033
Nate Begemanc09eeec2005-09-06 22:03:27 +000034 /// FCFID - The FCFID instruction, taking an f64 operand and producing
35 /// and f64 value containing the FP representation of the integer that
36 /// was temporarily in the f64 operand.
37 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000038
Hal Finkel46479192013-04-01 17:52:07 +000039 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
40 /// unsigned integers and single-precision outputs.
41 FCFIDU, FCFIDS, FCFIDUS,
42
Owen Anderson95771af2011-02-25 21:41:48 +000043 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000044 /// operand, producing an f64 value containing the integer representation
45 /// of that FP value.
46 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000047
Hal Finkel46479192013-04-01 17:52:07 +000048 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
49 /// unsigned integers.
50 FCTIDUZ, FCTIWUZ,
51
Nate Begeman993aeb22005-12-13 22:55:22 +000052 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
53 // three v4f32 operands and producing a v4f32 result.
54 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000055
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000056 /// VPERM - The PPC VPERM Instruction.
57 ///
58 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000059
Chris Lattner860e8862005-11-17 07:30:41 +000060 /// Hi/Lo - These represent the high and low 16-bit parts of a global
61 /// address respectively. These nodes have two operands, the first of
62 /// which must be a TargetGlobalAddress, and the second of which must be a
63 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
64 /// though these are usually folded into other nodes.
65 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000066
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000067 TOC_ENTRY,
68
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000069 /// The following three target-specific nodes are used for calls through
70 /// function pointers in the 64-bit SVR4 ABI.
71
72 /// Restore the TOC from the TOC save area of the current stack frame.
73 /// This is basically a hard coded load instruction which additionally
74 /// takes/produces a flag.
75 TOC_RESTORE,
76
77 /// Like a regular LOAD but additionally taking/producing a flag.
78 LOAD,
79
80 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
81 /// a hard coded load instruction.
82 LOAD_TOC,
83
Jim Laskey2f616bf2006-11-16 22:43:37 +000084 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
85 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
86 /// compute an allocation on the stack.
87 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000088
Chris Lattner860e8862005-11-17 07:30:41 +000089 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
90 /// at function entry, used for PIC code.
91 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000092
Chris Lattner4172b102005-12-06 02:10:38 +000093 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
94 /// shift amounts. These nodes are generated by the multi-precision shift
95 /// code.
96 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +000097
Chris Lattnerc703a8f2006-05-17 19:00:46 +000098 /// CALL - A direct function call.
Ulrich Weigand86765fb2013-03-22 15:24:13 +000099 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel5b00cea2012-03-31 14:45:15 +0000100 /// SVR4 calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000101 CALL, CALL_NOP,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000102
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000103 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
104 /// MTCTR instruction.
105 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000106
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000107 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
108 /// BCTRL instruction.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000109 BCTRL,
Owen Anderson95771af2011-02-25 21:41:48 +0000110
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000111 /// Return with a flag operand, matched by 'blr'
112 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000113
Dale Johannesen5f07d522010-05-20 17:48:26 +0000114 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
115 /// instructions. This copies the bits corresponding to the specified
116 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
117 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000118 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000119
Hal Finkel7ee74a62013-03-21 21:37:52 +0000120 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
121 EH_SJLJ_SETJMP,
122
123 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
124 EH_SJLJ_LONGJMP,
125
Chris Lattnera17b1552006-03-31 05:13:27 +0000126 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
127 /// instructions. For lack of better number, we use the opcode number
128 /// encoding for the OPC field to identify the compare. For example, 838
129 /// is VCMPGTSH.
130 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000131
Chris Lattner6d92cad2006-03-26 10:06:40 +0000132 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000133 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000134 /// opcode number encoding for the OPC field to identify the compare. For
135 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000136 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000137
Chris Lattner90564f22006-04-18 17:59:36 +0000138 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
139 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
140 /// condition register to branch on, OPC is the branch opcode to use (e.g.
141 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
142 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000143 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000144
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000145 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
146 /// towards zero. Used only as part of the long double-to-int
147 /// conversion sequence.
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000148 FADDRTZ,
149
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000150 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
151 MFFS,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000152
Evan Cheng8608f2e2008-04-19 02:30:38 +0000153 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000154 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000155 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000156
Evan Cheng8608f2e2008-04-19 02:30:38 +0000157 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
158 /// indexed. This is used to implement atomic operations.
159 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000161 /// TC_RETURN - A tail call return.
162 /// operand #0 chain
163 /// operand #1 callee (register or absolute)
164 /// operand #2 stack adjustment
165 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000166 TC_RETURN,
167
Hal Finkel82b38212012-08-28 02:10:27 +0000168 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
169 CR6SET,
170 CR6UNSET,
171
Bill Schmidtb453e162012-12-14 17:02:38 +0000172 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
173 /// TLS model, produces an ADDIS8 instruction that adds the GOT
174 /// base to sym@got@tprel@ha.
175 ADDIS_GOT_TPREL_HA,
176
177 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000178 /// TLS model, produces a LD instruction with base register G8RReg
Bill Schmidtb453e162012-12-14 17:02:38 +0000179 /// and offset sym@got@tprel@l. This completes the addition that
180 /// finds the offset of "sym" relative to the thread pointer.
181 LD_GOT_TPREL_L,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000182
183 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
184 /// model, produces an ADD instruction that adds the contents of
185 /// G8RReg to the thread pointer. Symbol contains a relocation
186 /// sym@tls which is to be replaced by the thread pointer and
187 /// identifies to the linker that the instruction is part of a
188 /// TLS sequence.
189 ADD_TLS,
190
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000191 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
192 /// model, produces an ADDIS8 instruction that adds the GOT base
193 /// register to sym@got@tlsgd@ha.
194 ADDIS_TLSGD_HA,
195
196 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
197 /// model, produces an ADDI8 instruction that adds G8RReg to
198 /// sym@got@tlsgd@l.
199 ADDI_TLSGD_L,
200
201 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
202 /// model, produces a call to __tls_get_addr(sym@tlsgd).
203 GET_TLS_ADDR,
204
Bill Schmidt349c2782012-12-12 19:29:35 +0000205 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
206 /// model, produces an ADDIS8 instruction that adds the GOT base
207 /// register to sym@got@tlsld@ha.
208 ADDIS_TLSLD_HA,
209
210 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
211 /// model, produces an ADDI8 instruction that adds G8RReg to
212 /// sym@got@tlsld@l.
213 ADDI_TLSLD_L,
214
215 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
216 /// model, produces a call to __tls_get_addr(sym@tlsld).
217 GET_TLSLD_ADDR,
218
219 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
220 /// local-dynamic TLS model, produces an ADDIS8 instruction
221 /// that adds X3 to sym@dtprel@ha. The Chain operand is needed
222 /// to tie this in place following a copy to %X3 from the result
223 /// of a GET_TLSLD_ADDR.
224 ADDIS_DTPREL_HA,
225
226 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
227 /// model, produces an ADDI8 instruction that adds G8RReg to
228 /// sym@got@dtprel@l.
229 ADDI_DTPREL_L,
230
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000231 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtabc40282013-02-20 20:41:42 +0000232 /// during instruction selection to optimize a BUILD_VECTOR into
233 /// operations on splats. This is necessary to avoid losing these
234 /// optimizations due to constant folding.
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000235 VADD_SPLAT,
236
Owen Anderson95771af2011-02-25 21:41:48 +0000237 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000238 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
239 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
240 /// i32.
Hal Finkel9ad0f492013-03-31 01:58:02 +0000241 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000242
243 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000244 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
245 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
246 /// or i32.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000247 LBRX,
248
Hal Finkelf170cc92013-04-01 15:37:53 +0000249 /// STFIWX - The STFIWX instruction. The first operand is an input token
250 /// chain, then an f64 value to store, then an address to store it to.
251 STFIWX,
252
Hal Finkel8049ab12013-03-31 10:12:51 +0000253 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
254 /// load which sign-extends from a 32-bit integer value into the
255 /// destination 64-bit register.
256 LFIWAX,
257
Hal Finkel46479192013-04-01 17:52:07 +0000258 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
259 /// load which zero-extends from a 32-bit integer value into the
260 /// destination 64-bit register.
261 LFIWZX,
262
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000263 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
264 /// produces an ADDIS8 instruction that adds the TOC base register to
265 /// sym@toc@ha.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000266 ADDIS_TOC_HA,
267
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000268 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
269 /// produces a LD instruction with base register G8RReg and offset
270 /// sym@toc@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000271 LD_TOC_L,
272
273 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
274 /// an ADDI8 instruction that adds G8RReg to sym@toc@l.
275 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
276 ADDI_TOC_L
Chris Lattner281b55e2006-01-27 23:34:02 +0000277 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000278 }
279
280 /// Define some predicates that are used for node matching.
281 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000282 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
283 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000284 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000285
Chris Lattnerddb739e2006-04-06 17:23:16 +0000286 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
287 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000288 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000289
290 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
291 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000292 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
293 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000294
295 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
296 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000297 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
298 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000299
Chris Lattnerd0608e12006-04-06 18:26:28 +0000300 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
301 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000302 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000303
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000304 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
305 /// specifies a splat of a single element that is suitable for input to
306 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000307 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000308
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000309 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
310 /// are -0.0.
311 bool isAllNegativeZeroVector(SDNode *N);
312
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000313 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
314 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000315 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000316
Chris Lattnere87192a2006-04-12 17:37:20 +0000317 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000318 /// formed by using a vspltis[bhw] instruction of the specified element
319 /// size, return the constant being splatted. The ByteSize field indicates
320 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000321 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000322 }
Owen Anderson95771af2011-02-25 21:41:48 +0000323
Nate Begeman21e463b2005-10-16 05:39:50 +0000324 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000325 const PPCSubtarget &PPCSubTarget;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000326 const PPCRegisterInfo *PPCRegInfo;
Dan Gohman1e93df62010-04-17 14:41:14 +0000327
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000328 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000329 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000330
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000331 /// getTargetNodeName() - This method returns the name of a target specific
332 /// DAG node.
333 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000334
Michael Liaoa6b20ce2013-03-01 18:40:30 +0000335 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Anderson95771af2011-02-25 21:41:48 +0000336
Scott Michel5b8f82e2008-03-10 15:42:14 +0000337 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands28b77e92011-09-06 19:07:46 +0000338 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000339
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000340 /// getPreIndexedAddressParts - returns true by value, base pointer and
341 /// offset pointer and addressing mode by reference if the node's address
342 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000343 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
344 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000345 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000346 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000347
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000348 /// SelectAddressRegReg - Given the specified addressed, check to see if it
349 /// can be represented as an indexed [r+r] operation. Returns false if it
350 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000351 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000352 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000353
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000354 /// SelectAddressRegImm - Returns true if the address N can be represented
355 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
356 /// is not better represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000357 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000358 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000359
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000360 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
361 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000362 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000363 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000364
365 /// SelectAddressRegImmShift - Returns true if the address N can be
366 /// represented by a base register plus a signed 14-bit displacement
367 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000368 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000369 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000370
Hal Finkel3f31d492012-04-01 19:23:08 +0000371 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000372
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000373 /// LowerOperation - Provide custom lowering hooks for some operations.
374 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000375 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000376
Duncan Sands1607f052008-12-01 11:39:25 +0000377 /// ReplaceNodeResults - Replace the results of node with an illegal result
378 /// type with new values built out of custom code.
379 ///
380 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000381 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000382
Dan Gohman475871a2008-07-27 21:46:04 +0000383 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000384
Dan Gohman475871a2008-07-27 21:46:04 +0000385 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Anderson95771af2011-02-25 21:41:48 +0000386 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000387 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000388 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000389 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000390
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000391 virtual MachineBasicBlock *
392 EmitInstrWithCustomInserter(MachineInstr *MI,
393 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000394 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000395 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000396 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000397 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
398 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000399 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000400
Hal Finkel7ee74a62013-03-21 21:37:52 +0000401 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
402 MachineBasicBlock *MBB) const;
403
404 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
405 MachineBasicBlock *MBB) const;
406
Chris Lattner4234f572007-03-25 02:14:49 +0000407 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000408
409 /// Examine constraint string and operand type and determine a weight value.
410 /// The operand object must already have been set up with the operand type.
411 ConstraintWeight getSingleConstraintMatchWeight(
412 AsmOperandInfo &info, const char *constraint) const;
413
Owen Anderson95771af2011-02-25 21:41:48 +0000414 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000415 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000416 EVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000417
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000418 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
419 /// function arguments in the caller parameter area. This is the actual
420 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000421 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000422
Chris Lattner48884cd2007-08-25 00:47:38 +0000423 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000424 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000425 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000426 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000427 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000428 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000429
Chris Lattnerc9addb72007-03-30 23:15:24 +0000430 /// isLegalAddressingMode - Return true if the addressing mode represented
431 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000432 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000433
Evan Chengc4c62572006-03-13 23:20:37 +0000434 /// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +0000435 /// as the offset of the target addressing mode for load / store of the
436 /// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000437 virtual bool isLegalAddressImmediate(int64_t V, Type *Ty) const;
Evan Cheng86193912007-03-12 23:29:01 +0000438
439 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
440 /// the offset of the target addressing mode.
441 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +0000442
Dan Gohman54aeea32008-10-21 03:41:46 +0000443 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000444
Evan Cheng42642d02010-04-01 20:10:42 +0000445 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000446 /// and store operations as a result of memset, memcpy, and memmove
447 /// lowering. If DstAlign is zero that means it's safe to destination
448 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
449 /// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +0000450 /// probably because the source does not need to be loaded. If 'IsMemset' is
451 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
452 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
453 /// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000454 /// It returns EVT::Other if the type should be determined using generic
455 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000456 virtual EVT
Evan Cheng946a3a92012-12-12 02:34:41 +0000457 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
458 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000459 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000460
Hal Finkel2d37f7b2013-03-15 15:27:13 +0000461 /// Is unaligned memory access allowed for the given type, and is it fast
462 /// relative to software emulation.
463 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
464
Hal Finkel070b8db2012-06-22 00:49:52 +0000465 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
466 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
467 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
468 /// is expanded to mul + add.
469 virtual bool isFMAFasterThanMulAndAdd(EVT VT) const;
470
Evan Cheng54fc97d2008-04-19 01:30:48 +0000471 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000472 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
473 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000474
Evan Cheng0c439eb2010-01-27 00:07:07 +0000475 bool
476 IsEligibleForTailCallOptimization(SDValue Callee,
477 CallingConv::ID CalleeCC,
478 bool isVarArg,
479 const SmallVectorImpl<ISD::InputArg> &Ins,
480 SelectionDAG& DAG) const;
481
Dan Gohman475871a2008-07-27 21:46:04 +0000482 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 int SPDiff,
484 SDValue Chain,
485 SDValue &LROpOut,
486 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000487 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +0000488 DebugLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000489
Dan Gohmand858e902010-04-17 15:26:15 +0000490 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
491 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
492 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
493 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000494 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000495 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000496 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
497 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000498 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
499 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000500 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000501 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000502 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000503 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000505 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000506 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000507 const PPCSubtarget &Subtarget) const;
508 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
509 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
Hal Finkel46479192013-04-01 17:52:07 +0000510 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000511 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
512 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
513 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
514 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
515 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
516 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
517 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
518 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
519 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000520
521 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000522 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000523 const SmallVectorImpl<ISD::InputArg> &Ins,
524 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000525 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000526 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000527 bool isVarArg,
528 SelectionDAG &DAG,
529 SmallVector<std::pair<unsigned, SDValue>, 8>
530 &RegsToPass,
531 SDValue InFlag, SDValue Chain,
532 SDValue &Callee,
533 int SPDiff, unsigned NumBytes,
534 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000535 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000536
537 virtual SDValue
538 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000539 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000540 const SmallVectorImpl<ISD::InputArg> &Ins,
541 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000542 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000543
544 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000545 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000546 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000547
Hal Finkeld712f932011-10-14 19:51:36 +0000548 virtual bool
549 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
550 bool isVarArg,
551 const SmallVectorImpl<ISD::OutputArg> &Outs,
552 LLVMContext &Context) const;
553
Dan Gohman98ca4f22009-08-05 01:29:28 +0000554 virtual SDValue
555 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000556 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000557 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000558 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000559 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000560
561 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000562 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
563 SDValue ArgVal, DebugLoc dl) const;
564
565 void
566 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
567 unsigned nAltivecParamsAtEnd,
568 unsigned MinReservedArea, bool isPPC64) const;
569
570 SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000571 LowerFormalArguments_Darwin(SDValue Chain,
572 CallingConv::ID CallConv, bool isVarArg,
573 const SmallVectorImpl<ISD::InputArg> &Ins,
574 DebugLoc dl, SelectionDAG &DAG,
575 SmallVectorImpl<SDValue> &InVals) const;
576 SDValue
577 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000578 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000579 const SmallVectorImpl<ISD::InputArg> &Ins,
580 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000581 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000582 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000583 LowerFormalArguments_32SVR4(SDValue Chain,
584 CallingConv::ID CallConv, bool isVarArg,
585 const SmallVectorImpl<ISD::InputArg> &Ins,
586 DebugLoc dl, SelectionDAG &DAG,
587 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000588
589 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000590 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
591 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
592 SelectionDAG &DAG, DebugLoc dl) const;
593
594 SDValue
595 LowerCall_Darwin(SDValue Chain, SDValue Callee,
596 CallingConv::ID CallConv,
597 bool isVarArg, bool isTailCall,
598 const SmallVectorImpl<ISD::OutputArg> &Outs,
599 const SmallVectorImpl<SDValue> &OutVals,
600 const SmallVectorImpl<ISD::InputArg> &Ins,
601 DebugLoc dl, SelectionDAG &DAG,
602 SmallVectorImpl<SDValue> &InVals) const;
603 SDValue
604 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt419f3762012-09-19 15:42:13 +0000605 CallingConv::ID CallConv,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000606 bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000607 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000608 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000609 const SmallVectorImpl<ISD::InputArg> &Ins,
610 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000611 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000612 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000613 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
614 bool isVarArg, bool isTailCall,
615 const SmallVectorImpl<ISD::OutputArg> &Outs,
616 const SmallVectorImpl<SDValue> &OutVals,
617 const SmallVectorImpl<ISD::InputArg> &Ins,
618 DebugLoc dl, SelectionDAG &DAG,
619 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000620
621 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
622 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000623 };
624}
625
626#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H