blob: 03b5942268ad63188cef1a91b45663a8a74f94f6 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000805
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000812 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000814 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000816 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000819
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
822 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
823 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
824 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834 if (Subtarget->hasSSE41()) {
835 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837
838 // i8 and i16 vectors are custom , because the source register and source
839 // source memory operand types are not the same width. f32 vectors are
840 // custom since the immediate controlling the insert encodes additional
841 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851
852 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855 }
856 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857
Nate Begeman30a0de92008-07-17 16:51:19 +0000858 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
David Greene9b9838d2009-06-29 16:47:10 +0000862 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
871 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
872 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
874 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
875 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
877 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
878 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
880 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
886 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
887 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
888 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
889 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
890 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
891 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
892 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
893 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
895 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
896 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
898 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
902 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
903 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000904
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
906 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
907 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
912 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000917
918#if 0
919 // Not sure we want to do this since there are no 256-bit integer
920 // operations in AVX
921
922 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
923 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
925 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000926
927 // Do not attempt to custom lower non-power-of-2 vectors
928 if (!isPowerOf2_32(VT.getVectorNumElements()))
929 continue;
930
931 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
932 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
933 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
934 }
935
936 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000939 }
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941
942#if 0
943 // Not sure we want to do this since there are no 256-bit integer
944 // operations in AVX
945
946 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
947 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
949 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000950
951 if (!VT.is256BitVector()) {
952 continue;
953 }
954 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 }
965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000967#endif
968 }
969
Evan Cheng6be2c582006-04-05 23:38:46 +0000970 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000972
Bill Wendling74c37652008-12-09 22:08:41 +0000973 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::SADDO, MVT::i32, Custom);
975 setOperationAction(ISD::SADDO, MVT::i64, Custom);
976 setOperationAction(ISD::UADDO, MVT::i32, Custom);
977 setOperationAction(ISD::UADDO, MVT::i64, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
979 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
981 setOperationAction(ISD::USUBO, MVT::i64, Custom);
982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
983 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000984
Evan Chengd54f2d52009-03-31 19:38:51 +0000985 if (!Subtarget->is64Bit()) {
986 // These libcalls are not available in 32-bit.
987 setLibcallName(RTLIB::SHL_I128, 0);
988 setLibcallName(RTLIB::SRL_I128, 0);
989 setLibcallName(RTLIB::SRA_I128, 0);
990 }
991
Evan Cheng206ee9d2006-07-07 08:33:52 +0000992 // We have target-specific dag combine patterns for the following nodes:
993 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000994 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000995 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000996 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000997 setTargetDAGCombine(ISD::SHL);
998 setTargetDAGCombine(ISD::SRA);
999 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001000 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001001 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001002 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001003 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001004 if (Subtarget->is64Bit())
1005 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001006
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001007 computeRegisterProperties();
1008
Evan Cheng87ed7162006-02-14 08:25:08 +00001009 // FIXME: These should be based on subtarget info. Plus, the values should
1010 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001011 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001012 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001013 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001014 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001015 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001016}
1017
Scott Michel5b8f82e2008-03-10 15:42:14 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1020 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021}
1022
1023
Evan Cheng29286502008-01-23 23:17:41 +00001024/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1025/// the desired ByVal argument alignment.
1026static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1027 if (MaxAlign == 16)
1028 return;
1029 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1030 if (VTy->getBitWidth() == 128)
1031 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001032 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1033 unsigned EltAlign = 0;
1034 getMaxByValAlign(ATy->getElementType(), EltAlign);
1035 if (EltAlign > MaxAlign)
1036 MaxAlign = EltAlign;
1037 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1038 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1039 unsigned EltAlign = 0;
1040 getMaxByValAlign(STy->getElementType(i), EltAlign);
1041 if (EltAlign > MaxAlign)
1042 MaxAlign = EltAlign;
1043 if (MaxAlign == 16)
1044 break;
1045 }
1046 }
1047 return;
1048}
1049
1050/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1051/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001052/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1053/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001054unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001055 if (Subtarget->is64Bit()) {
1056 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001057 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (TyAlign > 8)
1059 return TyAlign;
1060 return 8;
1061 }
1062
Evan Cheng29286502008-01-23 23:17:41 +00001063 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001064 if (Subtarget->hasSSE1())
1065 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001066 return Align;
1067}
Chris Lattner2b02a442007-02-25 08:29:00 +00001068
Evan Chengf0df0312008-05-15 08:39:06 +00001069/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001070/// and store operations as a result of memset, memcpy, and memmove
1071/// lowering. If DstAlign is zero that means it's safe to destination
1072/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1073/// means there isn't a need to check it against alignment requirement,
1074/// probably because the source does not need to be loaded. If
1075/// 'NonScalarIntSafe' is true, that means it's safe to return a
1076/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1077/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1078/// constant so it does not need to be loaded.
1079/// It returns EVT::Other if SelectionDAG should be responsible for
1080/// determining the type.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1083 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001084 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001085 bool MemcpyStrSrc,
Devang Patel578efa92009-06-05 21:57:13 +00001086 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001087 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1088 // linux. This is because the stack realignment code can't handle certain
1089 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001090 const Function *F = DAG.getMachineFunction().getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001091 if (NonScalarIntSafe &&
1092 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001093 if (Size >= 16 &&
1094 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001095 ((DstAlign == 0 || DstAlign >= 16) &&
1096 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 16) {
1098 if (Subtarget->hasSSE2())
1099 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001103 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 Subtarget->hasSSE2()) {
1106 // Do not use f64 to lower memcpy if source is string constant. It's
1107 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001109 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001110 }
Evan Chengf0df0312008-05-15 08:39:06 +00001111 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 return MVT::i64;
1113 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001114}
1115
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001116/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1117/// current function. The returned value is a member of the
1118/// MachineJumpTableInfo::JTEntryKind enum.
1119unsigned X86TargetLowering::getJumpTableEncoding() const {
1120 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1121 // symbol.
1122 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1123 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001124 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001125
1126 // Otherwise, use the normal jump table encoding heuristics.
1127 return TargetLowering::getJumpTableEncoding();
1128}
1129
Chris Lattner589c6f62010-01-26 06:28:43 +00001130/// getPICBaseSymbol - Return the X86-32 PIC base.
1131MCSymbol *
1132X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1133 MCContext &Ctx) const {
1134 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001135 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1136 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001137}
1138
1139
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140const MCExpr *
1141X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1142 const MachineBasicBlock *MBB,
1143 unsigned uid,MCContext &Ctx) const{
1144 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1145 Subtarget->isPICStyleGOT());
1146 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1147 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001148 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1149 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150}
1151
Evan Chengcc415862007-11-09 01:32:10 +00001152/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1153/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001154SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001155 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001156 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001157 // This doesn't have DebugLoc associated with it, but is not really the
1158 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001159 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001160 return Table;
1161}
1162
Chris Lattner589c6f62010-01-26 06:28:43 +00001163/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1164/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1165/// MCExpr.
1166const MCExpr *X86TargetLowering::
1167getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1168 MCContext &Ctx) const {
1169 // X86-64 uses RIP relative addressing based on the jump table label.
1170 if (Subtarget->isPICStyleRIPRel())
1171 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1172
1173 // Otherwise, the reference is relative to the PIC base.
1174 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1175}
1176
Bill Wendlingb4202b82009-07-01 18:50:55 +00001177/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001178unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001179 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001180}
1181
Chris Lattner2b02a442007-02-25 08:29:00 +00001182//===----------------------------------------------------------------------===//
1183// Return Value Calling Convention Implementation
1184//===----------------------------------------------------------------------===//
1185
Chris Lattner59ed56b2007-02-28 04:55:35 +00001186#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001187
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001188bool
1189X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1190 const SmallVectorImpl<EVT> &OutTys,
1191 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1192 SelectionDAG &DAG) {
1193 SmallVector<CCValAssign, 16> RVLocs;
1194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1197}
1198
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199SDValue
1200X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001201 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 const SmallVectorImpl<ISD::OutputArg> &Outs,
1203 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Chris Lattner9774c912007-02-27 05:28:59 +00001205 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1207 RVLocs, *DAG.getContext());
1208 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Evan Chengdcea1632010-02-04 02:40:39 +00001210 // Add the regs to the liveout set for the function.
1211 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1212 for (unsigned i = 0; i != RVLocs.size(); ++i)
1213 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1214 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001215
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001217
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001219 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1220 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001221 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001223 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001224 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1225 CCValAssign &VA = RVLocs[i];
1226 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattner447ff682008-03-11 03:23:40 +00001229 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1230 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001231 if (VA.getLocReg() == X86::ST0 ||
1232 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001233 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1234 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001235 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001237 RetOps.push_back(ValToCopy);
1238 // Don't emit a copytoreg.
1239 continue;
1240 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001241
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1243 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001244 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001245 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001248 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001250 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001251 }
1252
Dale Johannesendd64c412009-02-04 00:33:20 +00001253 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001254 Flag = Chain.getValue(1);
1255 }
Dan Gohman61a92132008-04-21 23:59:07 +00001256
1257 // The x86-64 ABI for returning structs by value requires that we copy
1258 // the sret argument into %rax for the return. We saved the argument into
1259 // a virtual register in the entry block, so now we copy the value out
1260 // and into %rax.
1261 if (Subtarget->is64Bit() &&
1262 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1263 MachineFunction &MF = DAG.getMachineFunction();
1264 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1265 unsigned Reg = FuncInfo->getSRetReturnReg();
1266 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001267 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001268 FuncInfo->setSRetReturnReg(Reg);
1269 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001270 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001271
Dale Johannesendd64c412009-02-04 00:33:20 +00001272 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001273 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001274
1275 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001276 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner447ff682008-03-11 03:23:40 +00001279 RetOps[0] = Chain; // Update chain.
1280
1281 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001282 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001283 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
1285 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001287}
1288
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289/// LowerCallResult - Lower the result values of a call into the
1290/// appropriate copies out of appropriate physical registers.
1291///
1292SDValue
1293X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001294 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 const SmallVectorImpl<ISD::InputArg> &Ins,
1296 DebugLoc dl, SelectionDAG &DAG,
1297 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001298
Chris Lattnere32bbf62007-02-28 07:09:55 +00001299 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001300 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001303 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001305
Chris Lattner3085e152007-02-25 08:59:22 +00001306 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001308 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001309 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Torok Edwin3f142c32009-02-01 18:15:56 +00001311 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001314 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001315 }
1316
Chris Lattner8e6da152008-03-10 21:08:41 +00001317 // If this is a call to a function that returns an fp value on the floating
1318 // point stack, but where we prefer to use the value in xmm registers, copy
1319 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001320 if ((VA.getLocReg() == X86::ST0 ||
1321 VA.getLocReg() == X86::ST1) &&
1322 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Evan Cheng79fb3b42009-02-20 20:43:02 +00001326 SDValue Val;
1327 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1329 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001332 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1334 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001335 } else {
1336 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 Val = Chain.getValue(0);
1339 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001340 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1341 } else {
1342 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1343 CopyVT, InFlag).getValue(1);
1344 Val = Chain.getValue(0);
1345 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001346 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001347
Dan Gohman37eed792009-02-04 17:28:58 +00001348 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001349 // Round the F80 the right size, which also moves to the appropriate xmm
1350 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001351 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001352 // This truncation won't change the value.
1353 DAG.getIntPtrConstant(1));
1354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001357 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001358
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001360}
1361
1362
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001363//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001364// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001365//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001366// StdCall calling convention seems to be standard for many Windows' API
1367// routines and around. It differs from C calling convention just a little:
1368// callee should clean up the stack, not caller. Symbols should be also
1369// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001370// For info on fast calling convention see Fast Calling Convention (tail call)
1371// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001372
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001374/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1376 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001383/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384static bool
1385ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1386 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001388
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001390}
1391
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001392/// IsCalleePop - Determines whether the callee is required to pop its
1393/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001394bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001395 if (IsVarArg)
1396 return false;
1397
Dan Gohman095cc292008-09-13 01:54:27 +00001398 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 default:
1400 return false;
1401 case CallingConv::X86_StdCall:
1402 return !Subtarget->is64Bit();
1403 case CallingConv::X86_FastCall:
1404 return !Subtarget->is64Bit();
1405 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001406 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001407 case CallingConv::GHC:
1408 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 }
1410}
1411
Dan Gohman095cc292008-09-13 01:54:27 +00001412/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1413/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001414CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001415 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001416 if (CC == CallingConv::GHC)
1417 return CC_X86_64_GHC;
1418 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001419 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001420 else
1421 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001422 }
1423
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 if (CC == CallingConv::X86_FastCall)
1425 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001426 else if (CC == CallingConv::Fast)
1427 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001428 else if (CC == CallingConv::GHC)
1429 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 else
1431 return CC_X86_32_C;
1432}
1433
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001434/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1435/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001436/// the specific parameter attribute. The copy will be passed as a byval
1437/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001438static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001439CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001440 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1441 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001443 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001444 /*isVolatile*/false, /*AlwaysInline=*/true,
1445 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001446}
1447
Chris Lattner29689432010-03-11 00:22:57 +00001448/// IsTailCallConvention - Return true if the calling convention is one that
1449/// supports tail call optimization.
1450static bool IsTailCallConvention(CallingConv::ID CC) {
1451 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1452}
1453
Evan Cheng0c439eb2010-01-27 00:07:07 +00001454/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1455/// a tailcall target by changing its ABI.
1456static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001457 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::InputArg> &Ins,
1464 DebugLoc dl, SelectionDAG &DAG,
1465 const CCValAssign &VA,
1466 MachineFrameInfo *MFI,
1467 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001468 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001470 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001471 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001472 EVT ValVT;
1473
1474 // If value is passed by pointer we have address passed instead of the value
1475 // itself.
1476 if (VA.getLocInfo() == CCValAssign::Indirect)
1477 ValVT = VA.getLocVT();
1478 else
1479 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001480
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001481 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001483 // In case of tail call optimization mark all arguments mutable. Since they
1484 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001485 if (Flags.isByVal()) {
1486 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1487 VA.getLocMemOffset(), isImmutable, false);
1488 return DAG.getFrameIndex(FI, getPointerTy());
1489 } else {
1490 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1491 VA.getLocMemOffset(), isImmutable, false);
1492 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1493 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001494 PseudoSourceValue::getFixedStack(FI), 0,
1495 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001496 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001497}
1498
Dan Gohman475871a2008-07-27 21:46:04 +00001499SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001501 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 bool isVarArg,
1503 const SmallVectorImpl<ISD::InputArg> &Ins,
1504 DebugLoc dl,
1505 SelectionDAG &DAG,
1506 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001507 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001509
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 const Function* Fn = MF.getFunction();
1511 if (Fn->hasExternalLinkage() &&
1512 Subtarget->isTargetCygMing() &&
1513 Fn->getName() == "main")
1514 FuncInfo->setForceFramePointer(true);
1515
Evan Cheng1bc78042006-04-26 01:20:17 +00001516 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001518 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001519
Chris Lattner29689432010-03-11 00:22:57 +00001520 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1521 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001522
Chris Lattner638402b2007-02-28 07:00:42 +00001523 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001524 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1526 ArgLocs, *DAG.getContext());
1527 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001530 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1532 CCValAssign &VA = ArgLocs[i];
1533 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1534 // places.
1535 assert(VA.getValNo() != LastVal &&
1536 "Don't support value assigned to multiple locs yet");
1537 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001541 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001543 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001550 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001551 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001552 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1553 RC = X86::VR64RegisterClass;
1554 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001555 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001556
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001557 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1561 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1562 // right size.
1563 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001564 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001565 DAG.getValueType(VA.getValVT()));
1566 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001567 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001569 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001570 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001572 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001573 // Handle MMX values passed in XMM regs.
1574 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1576 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001577 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1578 } else
1579 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001580 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 } else {
1582 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001584 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001585
1586 // If value is passed via pointer - do a load.
1587 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001588 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1589 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001590
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001592 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001593
Dan Gohman61a92132008-04-21 23:59:07 +00001594 // The x86-64 ABI for returning structs by value requires that we copy
1595 // the sret argument into %rax for the return. Save the argument into
1596 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001597 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001598 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1599 unsigned Reg = FuncInfo->getSRetReturnReg();
1600 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001602 FuncInfo->setSRetReturnReg(Reg);
1603 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001606 }
1607
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001609 // Align stack specially for tail calls.
1610 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001612
Evan Cheng1bc78042006-04-26 01:20:17 +00001613 // If the function takes variable number of arguments, make a frame index for
1614 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001617 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001618 }
1619 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001620 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1621
1622 // FIXME: We should really autogenerate these arrays
1623 static const unsigned GPR64ArgRegsWin64[] = {
1624 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001626 static const unsigned XMMArgRegsWin64[] = {
1627 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1628 };
1629 static const unsigned GPR64ArgRegs64Bit[] = {
1630 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1631 };
1632 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001633 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1634 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1635 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001636 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1637
1638 if (IsWin64) {
1639 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1640 GPR64ArgRegs = GPR64ArgRegsWin64;
1641 XMMArgRegs = XMMArgRegsWin64;
1642 } else {
1643 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1644 GPR64ArgRegs = GPR64ArgRegs64Bit;
1645 XMMArgRegs = XMMArgRegs64Bit;
1646 }
1647 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1648 TotalNumIntRegs);
1649 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1650 TotalNumXMMRegs);
1651
Devang Patel578efa92009-06-05 21:57:13 +00001652 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001653 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001654 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001655 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001656 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001657 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001658 // Kernel mode asks for SSE to be disabled, so don't push them
1659 // on the stack.
1660 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001661
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 // For X86-64, if there are vararg parameters that are passed via
1663 // registers, then we must store them to their spots on the stack so they
1664 // may be loaded by deferencing the result of va_next.
1665 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1667 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001668 TotalNumXMMRegs * 16, 16,
1669 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001670
Gordon Henriksen86737662008-01-05 16:56:59 +00001671 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SmallVector<SDValue, 8> MemOps;
1673 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1677 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001678 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1679 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001681 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001682 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001683 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001684 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001686 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001688
Dan Gohmanface41a2009-08-16 21:24:25 +00001689 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1690 // Now store the XMM (fp + vector) parameter registers.
1691 SmallVector<SDValue, 11> SaveXMMOps;
1692 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001693
Dan Gohmanface41a2009-08-16 21:24:25 +00001694 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1695 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1696 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001697
Dan Gohmanface41a2009-08-16 21:24:25 +00001698 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1699 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001700
Dan Gohmanface41a2009-08-16 21:24:25 +00001701 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1702 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1703 X86::VR128RegisterClass);
1704 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1705 SaveXMMOps.push_back(Val);
1706 }
1707 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1708 MVT::Other,
1709 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001711
1712 if (!MemOps.empty())
1713 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1714 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001717
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001721 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001722 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001723 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001724 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001725 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001726 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001727
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 if (!Is64Bit) {
1729 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1732 }
Evan Cheng25caf632006-05-23 21:06:34 +00001733
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001734 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001735
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001737}
1738
Dan Gohman475871a2008-07-27 21:46:04 +00001739SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1741 SDValue StackPtr, SDValue Arg,
1742 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001743 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001745 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001746 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001748 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001749 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001750 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001751 }
Dale Johannesenace16102009-02-03 19:33:06 +00001752 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001753 PseudoSourceValue::getStack(), LocMemOffset,
1754 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001755}
1756
Bill Wendling64e87322009-01-16 19:25:27 +00001757/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001759SDValue
1760X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001761 SDValue &OutRetAddr, SDValue Chain,
1762 bool IsTailCall, bool Is64Bit,
1763 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001764 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001765 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001767
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001768 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001769 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001770 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771}
1772
1773/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1774/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001775static SDValue
1776EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001778 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779 // Store the return address to the appropriate stack slot.
1780 if (!FPDiff) return Chain;
1781 // Calculate the new stack slot for the return address.
1782 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001784 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001787 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001788 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1789 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001790 return Chain;
1791}
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001794X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001795 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 const SmallVectorImpl<ISD::OutputArg> &Outs,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl, SelectionDAG &DAG,
1800 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 MachineFunction &MF = DAG.getMachineFunction();
1802 bool Is64Bit = Subtarget->is64Bit();
1803 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001804 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805
Evan Cheng5f941932010-02-05 02:21:12 +00001806 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001807 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001808 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1809 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001810 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001811
1812 // Sibcalls are automatically detected tailcalls which do not require
1813 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001814 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001815 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816
1817 if (isTailCall)
1818 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001819 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001820
Chris Lattner29689432010-03-11 00:22:57 +00001821 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1822 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Chris Lattner638402b2007-02-28 07:00:42 +00001824 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001825 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1827 ArgLocs, *DAG.getContext());
1828 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Chris Lattner423c5f42007-02-28 05:31:48 +00001830 // Get a count of how many bytes are to be pushed on the stack.
1831 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001832 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001833 // This is a sibcall. The memory operands are available in caller's
1834 // own caller's stack.
1835 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001836 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001837 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001840 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1844 FPDiff = NumBytesCallerPushed - NumBytes;
1845
1846 // Set the delta of movement of the returnaddr stackslot.
1847 // But only set if delta is greater than previous delta.
1848 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1849 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1850 }
1851
Evan Chengf22f9b32010-02-06 03:28:46 +00001852 if (!IsSibcall)
1853 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001854
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001856 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001857 if (isTailCall && FPDiff)
1858 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1859 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001860
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1862 SmallVector<SDValue, 8> MemOpChains;
1863 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001864
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001865 // Walk the register/memloc assignments, inserting copies/loads. In the case
1866 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1868 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Arg = Outs[i].Val;
1871 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001872 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 // Promote the value if needed.
1875 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001876 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 case CCValAssign::Full: break;
1878 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001880 break;
1881 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 break;
1884 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1886 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1888 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1889 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001890 } else
1891 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1892 break;
1893 case CCValAssign::BCvt:
1894 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001895 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896 case CCValAssign::Indirect: {
1897 // Store the argument.
1898 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001899 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001900 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001901 PseudoSourceValue::getFixedStack(FI), 0,
1902 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001903 Arg = SpillSlot;
1904 break;
1905 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001906 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001907
Chris Lattner423c5f42007-02-28 05:31:48 +00001908 if (VA.isRegLoc()) {
1909 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001910 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001911 assert(VA.isMemLoc());
1912 if (StackPtr.getNode() == 0)
1913 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1914 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1915 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001916 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001917 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Evan Cheng32fe1032006-05-25 00:59:30 +00001919 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001921 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001922
Evan Cheng347d5f72006-04-28 21:29:37 +00001923 // Build a sequence of copy-to-reg nodes chained together with token chain
1924 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 // Tail call byval lowering might overwrite argument registers so in case of
1927 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001930 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001931 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 InFlag = Chain.getValue(1);
1933 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001934
Chris Lattner88e1fd52009-07-09 04:24:46 +00001935 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1937 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001939 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1940 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001941 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001942 InFlag);
1943 InFlag = Chain.getValue(1);
1944 } else {
1945 // If we are tail calling and generating PIC/GOT style code load the
1946 // address of the callee into ECX. The value in ecx is used as target of
1947 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1948 // for tail calls on PIC/GOT architectures. Normally we would just put the
1949 // address of GOT into ebx and then call target@PLT. But for tail calls
1950 // ebx would be restored (since ebx is callee saved) before jumping to the
1951 // target@PLT.
1952
1953 // Note: The actual moving to ECX is done further down.
1954 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1955 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1956 !G->getGlobal()->hasProtectedVisibility())
1957 Callee = LowerGlobalAddress(Callee, DAG);
1958 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001959 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001960 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001961 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001962
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 if (Is64Bit && isVarArg) {
1964 // From AMD64 ABI document:
1965 // For calls that may call functions that use varargs or stdargs
1966 // (prototype-less calls or calls to functions containing ellipsis (...) in
1967 // the declaration) %al is used as hidden argument to specify the number
1968 // of SSE registers used. The contents of %al do not need to match exactly
1969 // the number of registers, but must be an ubound on the number of SSE
1970 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971
1972 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 // Count the number of XMM registers allocated.
1974 static const unsigned XMMArgRegs[] = {
1975 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1976 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1977 };
1978 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001979 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001980 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Dale Johannesendd64c412009-02-04 00:33:20 +00001982 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 InFlag = Chain.getValue(1);
1985 }
1986
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001987
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001988 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 if (isTailCall) {
1990 // Force all the incoming stack arguments to be loaded from the stack
1991 // before any new outgoing arguments are stored to the stack, because the
1992 // outgoing stack slots may alias the incoming argument stack slots, and
1993 // the alias isn't otherwise explicit. This is slightly more conservative
1994 // than necessary, because it means that each store effectively depends
1995 // on every argument instead of just those arguments it would clobber.
1996 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1997
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SmallVector<SDValue, 8> MemOpChains2;
1999 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002001 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002003 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002004 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2005 CCValAssign &VA = ArgLocs[i];
2006 if (VA.isRegLoc())
2007 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002008 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 SDValue Arg = Outs[i].Val;
2010 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 // Create frame index.
2012 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002013 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002014 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002015 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002016
Duncan Sands276dcbd2008-03-21 09:14:45 +00002017 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002018 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002020 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002023 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2026 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002029 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002030 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002032 PseudoSourceValue::getFixedStack(FI), 0,
2033 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002034 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
2036 }
2037
2038 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002040 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002041
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 // Copy arguments to their registers.
2043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Dan Gohman475871a2008-07-27 21:46:04 +00002048 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002051 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002052 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
2054
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002055 bool WasGlobalOrExternal = false;
2056 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2057 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2058 // In the 64-bit large code model, we have to make all calls
2059 // through a register, since the call instruction's 32-bit
2060 // pc-relative offset may not be large enough to hold the whole
2061 // address.
2062 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2063 WasGlobalOrExternal = true;
2064 // If the callee is a GlobalAddress node (quite common, every direct call
2065 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2066 // it.
2067
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002068 // We should use extra load for direct calls to dllimported functions in
2069 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002070 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002071 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002072 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002073
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2075 // external symbols most go through the PLT in PIC mode. If the symbol
2076 // has hidden or protected visibility, or if it is static or local, then
2077 // we don't need to use the PLT - we can directly call it.
2078 if (Subtarget->isTargetELF() &&
2079 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002080 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002082 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2084 Subtarget->getDarwinVers() < 9) {
2085 // PC-relative references to external symbols should go through $stub,
2086 // unless we're building with the leopard linker or later, which
2087 // automatically synthesizes these stubs.
2088 OpFlags = X86II::MO_DARWIN_STUB;
2089 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002090
Chris Lattner74e726e2009-07-09 05:27:35 +00002091 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002092 G->getOffset(), OpFlags);
2093 }
Bill Wendling056292f2008-09-16 21:48:12 +00002094 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002095 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002096 unsigned char OpFlags = 0;
2097
2098 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2099 // symbols should go through the PLT.
2100 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002101 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002103 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002104 Subtarget->getDarwinVers() < 9) {
2105 // PC-relative references to external symbols should go through $stub,
2106 // unless we're building with the leopard linker or later, which
2107 // automatically synthesizes these stubs.
2108 OpFlags = X86II::MO_DARWIN_STUB;
2109 }
Eric Christopherfd179292009-08-27 18:07:15 +00002110
Chris Lattner48a7d022009-07-09 05:02:21 +00002111 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2112 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002113 }
2114
Chris Lattnerd96d0722007-02-25 06:40:16 +00002115 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002118
Evan Chengf22f9b32010-02-06 03:28:46 +00002119 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002120 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2121 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002122 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002124
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002125 Ops.push_back(Chain);
2126 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002127
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002130
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 // Add argument registers to the end of the list so that they are known live
2132 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002133 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2134 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2135 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Evan Cheng586ccac2008-03-18 23:36:35 +00002137 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002139 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2140
2141 // Add an implicit use of AL for x86 vararg functions.
2142 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002144
Gabor Greifba36cb52008-08-28 21:40:38 +00002145 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002146 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 if (isTailCall) {
2149 // If this is the first return lowered for this function, add the regs
2150 // to the liveout set for the function.
2151 if (MF.getRegInfo().liveout_empty()) {
2152 SmallVector<CCValAssign, 16> RVLocs;
2153 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2154 *DAG.getContext());
2155 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2156 for (unsigned i = 0; i != RVLocs.size(); ++i)
2157 if (RVLocs[i].isRegLoc())
2158 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2159 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 return DAG.getNode(X86ISD::TC_RETURN, dl,
2161 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 }
2163
Dale Johannesenace16102009-02-03 19:33:06 +00002164 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002165 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002166
Chris Lattner2d297092006-05-23 18:50:38 +00002167 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002171 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002172 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002173 // pops the hidden struct pointer, so we have to push it back.
2174 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002175 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Gordon Henriksenae636f82008-01-03 16:47:34 +00002179 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (!IsSibcall) {
2181 Chain = DAG.getCALLSEQ_END(Chain,
2182 DAG.getIntPtrConstant(NumBytes, true),
2183 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2184 true),
2185 InFlag);
2186 InFlag = Chain.getValue(1);
2187 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Chris Lattner3085e152007-02-25 08:59:22 +00002189 // Handle result values, copying them out of physregs into vregs that we
2190 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2192 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193}
2194
Evan Cheng25ab6902006-09-08 06:48:29 +00002195
2196//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// Fast Calling Convention (tail call) implementation
2198//===----------------------------------------------------------------------===//
2199
2200// Like std call, callee cleans arguments, convention except that ECX is
2201// reserved for storing the tail called function address. Only 2 registers are
2202// free for argument passing (inreg). Tail call optimization is performed
2203// provided:
2204// * tailcallopt is enabled
2205// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002206// On X86_64 architecture with GOT-style position independent code only local
2207// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// To keep the stack aligned according to platform abi the function
2209// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2210// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// If a tail called function callee has more arguments than the caller the
2212// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// original REtADDR, but before the saved framepointer or the spilled registers
2215// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2216// stack layout:
2217// arg1
2218// arg2
2219// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002220// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// move area ]
2222// (possible EBP)
2223// ESI
2224// EDI
2225// local1 ..
2226
2227/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2228/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 const TargetMachine &TM = MF.getTarget();
2233 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2234 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002237 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2239 // Number smaller than 12 so just add the difference.
2240 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2241 } else {
2242 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247}
2248
Evan Cheng5f941932010-02-05 02:21:12 +00002249/// MatchingStackOffset - Return true if the given stack call argument is
2250/// already available in the same position (relatively) of the caller's
2251/// incoming argument stack.
2252static
2253bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2254 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2255 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002256 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2257 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002258 if (Arg.getOpcode() == ISD::CopyFromReg) {
2259 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2260 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2261 return false;
2262 MachineInstr *Def = MRI->getVRegDef(VR);
2263 if (!Def)
2264 return false;
2265 if (!Flags.isByVal()) {
2266 if (!TII->isLoadFromStackSlot(Def, FI))
2267 return false;
2268 } else {
2269 unsigned Opcode = Def->getOpcode();
2270 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2271 Def->getOperand(1).isFI()) {
2272 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002274 } else
2275 return false;
2276 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002277 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2278 if (Flags.isByVal())
2279 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002280 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002281 // define @foo(%struct.X* %A) {
2282 // tail call @bar(%struct.X* byval %A)
2283 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002284 return false;
2285 SDValue Ptr = Ld->getBasePtr();
2286 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2287 if (!FINode)
2288 return false;
2289 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002290 } else
2291 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002292
Evan Cheng4cae1332010-03-05 08:38:04 +00002293 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002294 if (!MFI->isFixedObjectIndex(FI))
2295 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002296 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002297}
2298
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2300/// for tail call optimization. Targets which want to do tail call
2301/// optimization should implement this function.
2302bool
2303X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002304 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002306 bool isCalleeStructRet,
2307 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002308 const SmallVectorImpl<ISD::OutputArg> &Outs,
2309 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002311 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002312 CalleeCC != CallingConv::C)
2313 return false;
2314
Evan Cheng7096ae42010-01-29 06:45:59 +00002315 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002316 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002317 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002318 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002319 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002320 CallerF->getCallingConv() == CalleeCC)
2321 return true;
2322 return false;
2323 }
2324
Evan Chengb2c92902010-02-02 02:22:50 +00002325 // Look for obvious safe cases to perform tail call optimization that does not
2326 // requite ABI changes. This is what gcc calls sibcall.
2327
Evan Cheng2c12cb42010-03-26 16:26:03 +00002328 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2329 // emit a special epilogue.
2330 if (RegInfo->needsStackRealignment(MF))
2331 return false;
2332
Evan Cheng3c262ee2010-03-26 02:13:13 +00002333 // Do not sibcall optimize vararg calls unless the call site is not passing any
2334 // arguments.
2335 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002336 return false;
2337
Evan Chenga375d472010-03-15 18:54:48 +00002338 // Also avoid sibcall optimization if either caller or callee uses struct
2339 // return semantics.
2340 if (isCalleeStructRet || isCallerStructRet)
2341 return false;
2342
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002343 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2344 // Therefore if it's not used by the call it is not safe to optimize this into
2345 // a sibcall.
2346 bool Unused = false;
2347 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2348 if (!Ins[i].Used) {
2349 Unused = true;
2350 break;
2351 }
2352 }
2353 if (Unused) {
2354 SmallVector<CCValAssign, 16> RVLocs;
2355 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2356 RVLocs, *DAG.getContext());
2357 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2358 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2359 CCValAssign &VA = RVLocs[i];
2360 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2361 return false;
2362 }
2363 }
2364
Evan Chenga6bff982010-01-30 01:22:00 +00002365 // If the callee takes no arguments then go on to check the results of the
2366 // call.
2367 if (!Outs.empty()) {
2368 // Check if stack adjustment is needed. For now, do not do this if any
2369 // argument is passed on the stack.
2370 SmallVector<CCValAssign, 16> ArgLocs;
2371 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2372 ArgLocs, *DAG.getContext());
2373 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002374 if (CCInfo.getNextStackOffset()) {
2375 MachineFunction &MF = DAG.getMachineFunction();
2376 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2377 return false;
2378 if (Subtarget->isTargetWin64())
2379 // Win64 ABI has additional complications.
2380 return false;
2381
2382 // Check if the arguments are already laid out in the right way as
2383 // the caller's fixed stack objects.
2384 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002385 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2386 const X86InstrInfo *TII =
2387 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002388 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2389 CCValAssign &VA = ArgLocs[i];
2390 EVT RegVT = VA.getLocVT();
2391 SDValue Arg = Outs[i].Val;
2392 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002393 if (VA.getLocInfo() == CCValAssign::Indirect)
2394 return false;
2395 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002396 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2397 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002398 return false;
2399 }
2400 }
2401 }
Evan Chenga6bff982010-01-30 01:22:00 +00002402 }
Evan Chengb1712452010-01-27 06:25:16 +00002403
Evan Cheng86809cc2010-02-03 03:28:02 +00002404 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002405}
2406
Dan Gohman3df24e62008-09-03 23:12:08 +00002407FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002408X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002409 DenseMap<const Value *, unsigned> &vm,
2410 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2411 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002412#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002413 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002414#endif
2415 ) {
Chris Lattnered3a8062010-04-05 06:05:26 +00002416 return X86::createFastISel(mf, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002417#ifndef NDEBUG
2418 , cil
2419#endif
2420 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002421}
2422
2423
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002424//===----------------------------------------------------------------------===//
2425// Other Lowering Hooks
2426//===----------------------------------------------------------------------===//
2427
2428
Dan Gohman475871a2008-07-27 21:46:04 +00002429SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002430 MachineFunction &MF = DAG.getMachineFunction();
2431 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2432 int ReturnAddrIndex = FuncInfo->getRAIndex();
2433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002434 if (ReturnAddrIndex == 0) {
2435 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002436 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002437 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002438 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002439 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002440 }
2441
Evan Cheng25ab6902006-09-08 06:48:29 +00002442 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002443}
2444
2445
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002446bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2447 bool hasSymbolicDisplacement) {
2448 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002449 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002450 return false;
2451
2452 // If we don't have a symbolic displacement - we don't have any extra
2453 // restrictions.
2454 if (!hasSymbolicDisplacement)
2455 return true;
2456
2457 // FIXME: Some tweaks might be needed for medium code model.
2458 if (M != CodeModel::Small && M != CodeModel::Kernel)
2459 return false;
2460
2461 // For small code model we assume that latest object is 16MB before end of 31
2462 // bits boundary. We may also accept pretty large negative constants knowing
2463 // that all objects are in the positive half of address space.
2464 if (M == CodeModel::Small && Offset < 16*1024*1024)
2465 return true;
2466
2467 // For kernel code model we know that all object resist in the negative half
2468 // of 32bits address space. We may not accept negative offsets, since they may
2469 // be just off and we may accept pretty large positive ones.
2470 if (M == CodeModel::Kernel && Offset > 0)
2471 return true;
2472
2473 return false;
2474}
2475
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002476/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2477/// specific condition code, returning the condition code and the LHS/RHS of the
2478/// comparison to make.
2479static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2480 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002481 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002482 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2483 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2484 // X > -1 -> X == 0, jump !sign.
2485 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002486 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002487 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2488 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002490 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002491 // X < 1 -> X <= 0
2492 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002493 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002494 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002495 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002496
Evan Chengd9558e02006-01-06 00:43:03 +00002497 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002498 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002499 case ISD::SETEQ: return X86::COND_E;
2500 case ISD::SETGT: return X86::COND_G;
2501 case ISD::SETGE: return X86::COND_GE;
2502 case ISD::SETLT: return X86::COND_L;
2503 case ISD::SETLE: return X86::COND_LE;
2504 case ISD::SETNE: return X86::COND_NE;
2505 case ISD::SETULT: return X86::COND_B;
2506 case ISD::SETUGT: return X86::COND_A;
2507 case ISD::SETULE: return X86::COND_BE;
2508 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002509 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002511
Chris Lattner4c78e022008-12-23 23:42:27 +00002512 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002513
Chris Lattner4c78e022008-12-23 23:42:27 +00002514 // If LHS is a foldable load, but RHS is not, flip the condition.
2515 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2516 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2517 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2518 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002519 }
2520
Chris Lattner4c78e022008-12-23 23:42:27 +00002521 switch (SetCCOpcode) {
2522 default: break;
2523 case ISD::SETOLT:
2524 case ISD::SETOLE:
2525 case ISD::SETUGT:
2526 case ISD::SETUGE:
2527 std::swap(LHS, RHS);
2528 break;
2529 }
2530
2531 // On a floating point condition, the flags are set as follows:
2532 // ZF PF CF op
2533 // 0 | 0 | 0 | X > Y
2534 // 0 | 0 | 1 | X < Y
2535 // 1 | 0 | 0 | X == Y
2536 // 1 | 1 | 1 | unordered
2537 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002538 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002539 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002540 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002541 case ISD::SETOLT: // flipped
2542 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002543 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002544 case ISD::SETOLE: // flipped
2545 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002546 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002547 case ISD::SETUGT: // flipped
2548 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002549 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002550 case ISD::SETUGE: // flipped
2551 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002552 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002554 case ISD::SETNE: return X86::COND_NE;
2555 case ISD::SETUO: return X86::COND_P;
2556 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002557 case ISD::SETOEQ:
2558 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002559 }
Evan Chengd9558e02006-01-06 00:43:03 +00002560}
2561
Evan Cheng4a460802006-01-11 00:33:36 +00002562/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2563/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002564/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002565static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002566 switch (X86CC) {
2567 default:
2568 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002569 case X86::COND_B:
2570 case X86::COND_BE:
2571 case X86::COND_E:
2572 case X86::COND_P:
2573 case X86::COND_A:
2574 case X86::COND_AE:
2575 case X86::COND_NE:
2576 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002577 return true;
2578 }
2579}
2580
Evan Chengeb2f9692009-10-27 19:56:55 +00002581/// isFPImmLegal - Returns true if the target can instruction select the
2582/// specified FP immediate natively. If false, the legalizer will
2583/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002584bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002585 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2586 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2587 return true;
2588 }
2589 return false;
2590}
2591
Nate Begeman9008ca62009-04-27 18:41:29 +00002592/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2593/// the specified range (L, H].
2594static bool isUndefOrInRange(int Val, int Low, int Hi) {
2595 return (Val < 0) || (Val >= Low && Val < Hi);
2596}
2597
2598/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2599/// specified value.
2600static bool isUndefOrEqual(int Val, int CmpVal) {
2601 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002602 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002604}
2605
Nate Begeman9008ca62009-04-27 18:41:29 +00002606/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2607/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2608/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002609static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002612 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 return (Mask[0] < 2 && Mask[1] < 2);
2614 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002615}
2616
Nate Begeman9008ca62009-04-27 18:41:29 +00002617bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002618 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 N->getMask(M);
2620 return ::isPSHUFDMask(M, N->getValueType(0));
2621}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2624/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002625static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002628
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 // Lower quadword copied in order or undef.
2630 for (int i = 0; i != 4; ++i)
2631 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002632 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002633
Evan Cheng506d3df2006-03-29 23:07:14 +00002634 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 for (int i = 4; i != 8; ++i)
2636 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002637 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002638
Evan Cheng506d3df2006-03-29 23:07:14 +00002639 return true;
2640}
2641
Nate Begeman9008ca62009-04-27 18:41:29 +00002642bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002643 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 N->getMask(M);
2645 return ::isPSHUFHWMask(M, N->getValueType(0));
2646}
Evan Cheng506d3df2006-03-29 23:07:14 +00002647
Nate Begeman9008ca62009-04-27 18:41:29 +00002648/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2649/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002650static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002653
Rafael Espindola15684b22009-04-24 12:40:33 +00002654 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 for (int i = 4; i != 8; ++i)
2656 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002657 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002658
Rafael Espindola15684b22009-04-24 12:40:33 +00002659 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 for (int i = 0; i != 4; ++i)
2661 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002663
Rafael Espindola15684b22009-04-24 12:40:33 +00002664 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002665}
2666
Nate Begeman9008ca62009-04-27 18:41:29 +00002667bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002668 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 N->getMask(M);
2670 return ::isPSHUFLWMask(M, N->getValueType(0));
2671}
2672
Nate Begemana09008b2009-10-19 02:17:23 +00002673/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2674/// is suitable for input to PALIGNR.
2675static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2676 bool hasSSSE3) {
2677 int i, e = VT.getVectorNumElements();
2678
2679 // Do not handle v2i64 / v2f64 shuffles with palignr.
2680 if (e < 4 || !hasSSSE3)
2681 return false;
2682
2683 for (i = 0; i != e; ++i)
2684 if (Mask[i] >= 0)
2685 break;
2686
2687 // All undef, not a palignr.
2688 if (i == e)
2689 return false;
2690
2691 // Determine if it's ok to perform a palignr with only the LHS, since we
2692 // don't have access to the actual shuffle elements to see if RHS is undef.
2693 bool Unary = Mask[i] < (int)e;
2694 bool NeedsUnary = false;
2695
2696 int s = Mask[i] - i;
2697
2698 // Check the rest of the elements to see if they are consecutive.
2699 for (++i; i != e; ++i) {
2700 int m = Mask[i];
2701 if (m < 0)
2702 continue;
2703
2704 Unary = Unary && (m < (int)e);
2705 NeedsUnary = NeedsUnary || (m < s);
2706
2707 if (NeedsUnary && !Unary)
2708 return false;
2709 if (Unary && m != ((s+i) & (e-1)))
2710 return false;
2711 if (!Unary && m != (s+i))
2712 return false;
2713 }
2714 return true;
2715}
2716
2717bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2718 SmallVector<int, 8> M;
2719 N->getMask(M);
2720 return ::isPALIGNRMask(M, N->getValueType(0), true);
2721}
2722
Evan Cheng14aed5e2006-03-24 01:18:28 +00002723/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2724/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002725static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 int NumElems = VT.getVectorNumElements();
2727 if (NumElems != 2 && NumElems != 4)
2728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 int Half = NumElems / 2;
2731 for (int i = 0; i < Half; ++i)
2732 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002733 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 for (int i = Half; i < NumElems; ++i)
2735 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002736 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002737
Evan Cheng14aed5e2006-03-24 01:18:28 +00002738 return true;
2739}
2740
Nate Begeman9008ca62009-04-27 18:41:29 +00002741bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2742 SmallVector<int, 8> M;
2743 N->getMask(M);
2744 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002745}
2746
Evan Cheng213d2cf2007-05-17 18:45:50 +00002747/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002748/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2749/// half elements to come from vector 1 (which would equal the dest.) and
2750/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002751static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002753
2754 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 int Half = NumElems / 2;
2758 for (int i = 0; i < Half; ++i)
2759 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002760 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 for (int i = Half; i < NumElems; ++i)
2762 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002763 return false;
2764 return true;
2765}
2766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2768 SmallVector<int, 8> M;
2769 N->getMask(M);
2770 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002771}
2772
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002773/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2776 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002777 return false;
2778
Evan Cheng2064a2b2006-03-28 06:50:32 +00002779 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2781 isUndefOrEqual(N->getMaskElt(1), 7) &&
2782 isUndefOrEqual(N->getMaskElt(2), 2) &&
2783 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002784}
2785
Nate Begeman0b10b912009-11-07 23:17:15 +00002786/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2787/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2788/// <2, 3, 2, 3>
2789bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2790 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2791
2792 if (NumElems != 4)
2793 return false;
2794
2795 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2796 isUndefOrEqual(N->getMaskElt(1), 3) &&
2797 isUndefOrEqual(N->getMaskElt(2), 2) &&
2798 isUndefOrEqual(N->getMaskElt(3), 3);
2799}
2800
Evan Cheng5ced1d82006-04-06 23:23:56 +00002801/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2802/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002803bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2804 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002805
Evan Cheng5ced1d82006-04-06 23:23:56 +00002806 if (NumElems != 2 && NumElems != 4)
2807 return false;
2808
Evan Chengc5cdff22006-04-07 21:53:05 +00002809 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002811 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002812
Evan Chengc5cdff22006-04-07 21:53:05 +00002813 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002816
2817 return true;
2818}
2819
Nate Begeman0b10b912009-11-07 23:17:15 +00002820/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2821/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2822bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824
Evan Cheng5ced1d82006-04-06 23:23:56 +00002825 if (NumElems != 2 && NumElems != 4)
2826 return false;
2827
Evan Chengc5cdff22006-04-07 21:53:05 +00002828 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002830 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 for (unsigned i = 0; i < NumElems/2; ++i)
2833 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002834 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835
2836 return true;
2837}
2838
Evan Cheng0038e592006-03-28 00:39:58 +00002839/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2840/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002841static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002842 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002844 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002845 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2848 int BitI = Mask[i];
2849 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002850 if (!isUndefOrEqual(BitI, j))
2851 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002852 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002853 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002854 return false;
2855 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002856 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002857 return false;
2858 }
Evan Cheng0038e592006-03-28 00:39:58 +00002859 }
Evan Cheng0038e592006-03-28 00:39:58 +00002860 return true;
2861}
2862
Nate Begeman9008ca62009-04-27 18:41:29 +00002863bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2864 SmallVector<int, 8> M;
2865 N->getMask(M);
2866 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002867}
2868
Evan Cheng4fcb9222006-03-28 02:43:26 +00002869/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2870/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002871static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002872 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002874 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002875 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2878 int BitI = Mask[i];
2879 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002880 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002881 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002882 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002883 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002884 return false;
2885 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002886 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002887 return false;
2888 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002889 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002890 return true;
2891}
2892
Nate Begeman9008ca62009-04-27 18:41:29 +00002893bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2894 SmallVector<int, 8> M;
2895 N->getMask(M);
2896 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002897}
2898
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002899/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2900/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2901/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002902static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002904 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002905 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2908 int BitI = Mask[i];
2909 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002910 if (!isUndefOrEqual(BitI, j))
2911 return false;
2912 if (!isUndefOrEqual(BitI1, j))
2913 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002914 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002915 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002916}
2917
Nate Begeman9008ca62009-04-27 18:41:29 +00002918bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2919 SmallVector<int, 8> M;
2920 N->getMask(M);
2921 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2922}
2923
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002924/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2925/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2926/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002927static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002929 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2933 int BitI = Mask[i];
2934 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002935 if (!isUndefOrEqual(BitI, j))
2936 return false;
2937 if (!isUndefOrEqual(BitI1, j))
2938 return false;
2939 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002940 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002941}
2942
Nate Begeman9008ca62009-04-27 18:41:29 +00002943bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2944 SmallVector<int, 8> M;
2945 N->getMask(M);
2946 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2947}
2948
Evan Cheng017dcc62006-04-21 01:05:10 +00002949/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2950/// specifies a shuffle of elements that is suitable for input to MOVSS,
2951/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002952static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002953 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002954 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002955
2956 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 for (int i = 1; i < NumElts; ++i)
2962 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002963 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002964
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002965 return true;
2966}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002967
Nate Begeman9008ca62009-04-27 18:41:29 +00002968bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2969 SmallVector<int, 8> M;
2970 N->getMask(M);
2971 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002972}
2973
Evan Cheng017dcc62006-04-21 01:05:10 +00002974/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2975/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002976/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002977static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 bool V2IsSplat = false, bool V2IsUndef = false) {
2979 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002980 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002981 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002982
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 for (int i = 1; i < NumOps; ++i)
2987 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2988 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2989 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Evan Cheng39623da2006-04-20 08:58:49 +00002992 return true;
2993}
2994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002996 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 SmallVector<int, 8> M;
2998 N->getMask(M);
2999 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003000}
3001
Evan Chengd9539472006-04-14 21:59:03 +00003002/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3003/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003004bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3005 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003006 return false;
3007
3008 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003009 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 int Elt = N->getMaskElt(i);
3011 if (Elt >= 0 && Elt != 1)
3012 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003013 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003014
3015 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003016 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int Elt = N->getMaskElt(i);
3018 if (Elt >= 0 && Elt != 3)
3019 return false;
3020 if (Elt == 3)
3021 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003022 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003023 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003025 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003026}
3027
3028/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3029/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003030bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3031 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003032 return false;
3033
3034 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 for (unsigned i = 0; i < 2; ++i)
3036 if (N->getMaskElt(i) > 0)
3037 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003038
3039 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003040 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 int Elt = N->getMaskElt(i);
3042 if (Elt >= 0 && Elt != 2)
3043 return false;
3044 if (Elt == 2)
3045 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003046 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003048 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003049}
3050
Evan Cheng0b457f02008-09-25 20:50:48 +00003051/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3052/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003053bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3054 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003055
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 for (int i = 0; i < e; ++i)
3057 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003058 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 for (int i = 0; i < e; ++i)
3060 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003061 return false;
3062 return true;
3063}
3064
Evan Cheng63d33002006-03-22 08:01:21 +00003065/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003066/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003067unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3069 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3070
Evan Chengb9df0ca2006-03-22 02:53:00 +00003071 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3072 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 for (int i = 0; i < NumOperands; ++i) {
3074 int Val = SVOp->getMaskElt(NumOperands-i-1);
3075 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003076 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003077 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003078 if (i != NumOperands - 1)
3079 Mask <<= Shift;
3080 }
Evan Cheng63d33002006-03-22 08:01:21 +00003081 return Mask;
3082}
3083
Evan Cheng506d3df2006-03-29 23:07:14 +00003084/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003085/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003086unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003088 unsigned Mask = 0;
3089 // 8 nodes, but we only care about the last 4.
3090 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 int Val = SVOp->getMaskElt(i);
3092 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003093 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003094 if (i != 4)
3095 Mask <<= 2;
3096 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003097 return Mask;
3098}
3099
3100/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003101/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003102unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003104 unsigned Mask = 0;
3105 // 8 nodes, but we only care about the first 4.
3106 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 int Val = SVOp->getMaskElt(i);
3108 if (Val >= 0)
3109 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003110 if (i != 0)
3111 Mask <<= 2;
3112 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003113 return Mask;
3114}
3115
Nate Begemana09008b2009-10-19 02:17:23 +00003116/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3117/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3118unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3119 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3120 EVT VVT = N->getValueType(0);
3121 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3122 int Val = 0;
3123
3124 unsigned i, e;
3125 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3126 Val = SVOp->getMaskElt(i);
3127 if (Val >= 0)
3128 break;
3129 }
3130 return (Val - i) * EltSize;
3131}
3132
Evan Cheng37b73872009-07-30 08:33:02 +00003133/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3134/// constant +0.0.
3135bool X86::isZeroNode(SDValue Elt) {
3136 return ((isa<ConstantSDNode>(Elt) &&
3137 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3138 (isa<ConstantFPSDNode>(Elt) &&
3139 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3143/// their permute mask.
3144static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3145 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003146 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003147 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003149
Nate Begeman5a5ca152009-04-29 05:20:52 +00003150 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int idx = SVOp->getMaskElt(i);
3152 if (idx < 0)
3153 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003154 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003158 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3160 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161}
3162
Evan Cheng779ccea2007-12-07 21:30:01 +00003163/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3164/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003165static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003166 unsigned NumElems = VT.getVectorNumElements();
3167 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 int idx = Mask[i];
3169 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003170 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003171 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003173 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003175 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003176}
3177
Evan Cheng533a0aa2006-04-19 20:35:22 +00003178/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3179/// match movhlps. The lower half elements should come from upper half of
3180/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003181/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003182static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3183 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003184 return false;
3185 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003187 return false;
3188 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190 return false;
3191 return true;
3192}
3193
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003195/// is promoted to a vector. It also returns the LoadSDNode by reference if
3196/// required.
3197static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003198 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3199 return false;
3200 N = N->getOperand(0).getNode();
3201 if (!ISD::isNON_EXTLoad(N))
3202 return false;
3203 if (LD)
3204 *LD = cast<LoadSDNode>(N);
3205 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003206}
3207
Evan Cheng533a0aa2006-04-19 20:35:22 +00003208/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3209/// match movlp{s|d}. The lower half elements should come from lower half of
3210/// V1 (and in order), and the upper half elements should come from the upper
3211/// half of V2 (and in order). And since V1 will become the source of the
3212/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003213static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3214 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003215 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003216 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003217 // Is V2 is a vector load, don't do this transformation. We will try to use
3218 // load folding shufps op.
3219 if (ISD::isNON_EXTLoad(V2))
3220 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003221
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Evan Cheng533a0aa2006-04-19 20:35:22 +00003224 if (NumElems != 2 && NumElems != 4)
3225 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003226 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003228 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003229 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003231 return false;
3232 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003233}
3234
Evan Cheng39623da2006-04-20 08:58:49 +00003235/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3236/// all the same.
3237static bool isSplatVector(SDNode *N) {
3238 if (N->getOpcode() != ISD::BUILD_VECTOR)
3239 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003240
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003242 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3243 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003244 return false;
3245 return true;
3246}
3247
Evan Cheng213d2cf2007-05-17 18:45:50 +00003248/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003249/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003250/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003251static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue V1 = N->getOperand(0);
3253 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003254 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3255 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003257 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003259 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3260 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003261 if (Opc != ISD::BUILD_VECTOR ||
3262 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 return false;
3264 } else if (Idx >= 0) {
3265 unsigned Opc = V1.getOpcode();
3266 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3267 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003268 if (Opc != ISD::BUILD_VECTOR ||
3269 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003270 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003271 }
3272 }
3273 return true;
3274}
3275
3276/// getZeroVector - Returns a vector of specified type with all zero elements.
3277///
Owen Andersone50ed302009-08-10 22:56:29 +00003278static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003279 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003280 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003281
Chris Lattner8a594482007-11-25 00:24:49 +00003282 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3283 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003285 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003288 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3290 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003291 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003294 }
Dale Johannesenace16102009-02-03 19:33:06 +00003295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003296}
3297
Chris Lattner8a594482007-11-25 00:24:49 +00003298/// getOnesVector - Returns a vector of specified type with all bits set.
3299///
Owen Andersone50ed302009-08-10 22:56:29 +00003300static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003301 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003302
Chris Lattner8a594482007-11-25 00:24:49 +00003303 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3304 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003306 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003307 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003309 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003311 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003312}
3313
3314
Evan Cheng39623da2006-04-20 08:58:49 +00003315/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3316/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003317static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003318 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003319 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003320
Evan Cheng39623da2006-04-20 08:58:49 +00003321 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SmallVector<int, 8> MaskVec;
3323 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003324
Nate Begeman5a5ca152009-04-29 05:20:52 +00003325 for (unsigned i = 0; i != NumElems; ++i) {
3326 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 MaskVec[i] = NumElems;
3328 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003329 }
Evan Cheng39623da2006-04-20 08:58:49 +00003330 }
Evan Cheng39623da2006-04-20 08:58:49 +00003331 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3333 SVOp->getOperand(1), &MaskVec[0]);
3334 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003335}
3336
Evan Cheng017dcc62006-04-21 01:05:10 +00003337/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3338/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003339static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 SDValue V2) {
3341 unsigned NumElems = VT.getVectorNumElements();
3342 SmallVector<int, 8> Mask;
3343 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003344 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 Mask.push_back(i);
3346 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003347}
3348
Nate Begeman9008ca62009-04-27 18:41:29 +00003349/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003350static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 SDValue V2) {
3352 unsigned NumElems = VT.getVectorNumElements();
3353 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003354 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 Mask.push_back(i);
3356 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003357 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003359}
3360
Nate Begeman9008ca62009-04-27 18:41:29 +00003361/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003362static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 SDValue V2) {
3364 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003365 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003367 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 Mask.push_back(i + Half);
3369 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003370 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003372}
3373
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003374/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003375static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 bool HasSSE2) {
3377 if (SV->getValueType(0).getVectorNumElements() <= 4)
3378 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003379
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003381 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 DebugLoc dl = SV->getDebugLoc();
3383 SDValue V1 = SV->getOperand(0);
3384 int NumElems = VT.getVectorNumElements();
3385 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003386
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 // unpack elements to the correct location
3388 while (NumElems > 4) {
3389 if (EltNo < NumElems/2) {
3390 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3391 } else {
3392 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3393 EltNo -= NumElems/2;
3394 }
3395 NumElems >>= 1;
3396 }
Eric Christopherfd179292009-08-27 18:07:15 +00003397
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 // Perform the splat.
3399 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003400 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3402 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003403}
3404
Evan Chengba05f722006-04-21 23:03:30 +00003405/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003406/// vector of zero or undef vector. This produces a shuffle where the low
3407/// element of V2 is swizzled into the zero/undef vector, landing at element
3408/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003409static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003410 bool isZero, bool HasSSE2,
3411 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003412 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003413 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3415 unsigned NumElems = VT.getVectorNumElements();
3416 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003417 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 // If this is the insertion idx, put the low elt of V2 here.
3419 MaskVec.push_back(i == Idx ? NumElems : i);
3420 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003421}
3422
Evan Chengf26ffe92008-05-29 08:22:04 +00003423/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3424/// a shuffle that is zero.
3425static
Nate Begeman9008ca62009-04-27 18:41:29 +00003426unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3427 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003428 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003430 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 int Idx = SVOp->getMaskElt(Index);
3432 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003433 ++NumZeros;
3434 continue;
3435 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003437 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003438 ++NumZeros;
3439 else
3440 break;
3441 }
3442 return NumZeros;
3443}
3444
3445/// isVectorShift - Returns true if the shuffle can be implemented as a
3446/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003447/// FIXME: split into pslldqi, psrldqi, palignr variants.
3448static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003449 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003450 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003451
3452 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003454 if (!NumZeros) {
3455 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003457 if (!NumZeros)
3458 return false;
3459 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003460 bool SeenV1 = false;
3461 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003462 for (unsigned i = NumZeros; i < NumElems; ++i) {
3463 unsigned Val = isLeft ? (i - NumZeros) : i;
3464 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3465 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003466 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003467 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003469 SeenV1 = true;
3470 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003472 SeenV2 = true;
3473 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003475 return false;
3476 }
3477 if (SeenV1 && SeenV2)
3478 return false;
3479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003481 ShAmt = NumZeros;
3482 return true;
3483}
3484
3485
Evan Chengc78d3b42006-04-24 18:01:45 +00003486/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3487///
Dan Gohman475871a2008-07-27 21:46:04 +00003488static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003490 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003491 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003492 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003493
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003494 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003496 bool First = true;
3497 for (unsigned i = 0; i < 16; ++i) {
3498 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3499 if (ThisIsNonZero && First) {
3500 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003502 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 First = false;
3505 }
3506
3507 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3510 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003513 }
3514 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3516 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3517 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003518 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003520 } else
3521 ThisElt = LastElt;
3522
Gabor Greifba36cb52008-08-28 21:40:38 +00003523 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003525 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 }
3527 }
3528
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003530}
3531
Bill Wendlinga348c562007-03-22 18:42:45 +00003532/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003533///
Dan Gohman475871a2008-07-27 21:46:04 +00003534static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003535 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003536 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003537 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003538 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003539
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003540 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003541 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003542 bool First = true;
3543 for (unsigned i = 0; i < 8; ++i) {
3544 bool isNonZero = (NonZeros & (1 << i)) != 0;
3545 if (isNonZero) {
3546 if (First) {
3547 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003549 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 First = false;
3552 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003553 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003555 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003556 }
3557 }
3558
3559 return V;
3560}
3561
Evan Chengf26ffe92008-05-29 08:22:04 +00003562/// getVShift - Return a vector logical shift node.
3563///
Owen Andersone50ed302009-08-10 22:56:29 +00003564static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 unsigned NumBits, SelectionDAG &DAG,
3566 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003567 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003569 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003570 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3571 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3572 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003573 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003574}
3575
Dan Gohman475871a2008-07-27 21:46:04 +00003576SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003577X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3578 SelectionDAG &DAG) {
3579
3580 // Check if the scalar load can be widened into a vector load. And if
3581 // the address is "base + cst" see if the cst can be "absorbed" into
3582 // the shuffle mask.
3583 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3584 SDValue Ptr = LD->getBasePtr();
3585 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3586 return SDValue();
3587 EVT PVT = LD->getValueType(0);
3588 if (PVT != MVT::i32 && PVT != MVT::f32)
3589 return SDValue();
3590
3591 int FI = -1;
3592 int64_t Offset = 0;
3593 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3594 FI = FINode->getIndex();
3595 Offset = 0;
3596 } else if (Ptr.getOpcode() == ISD::ADD &&
3597 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3598 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3599 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3600 Offset = Ptr.getConstantOperandVal(1);
3601 Ptr = Ptr.getOperand(0);
3602 } else {
3603 return SDValue();
3604 }
3605
3606 SDValue Chain = LD->getChain();
3607 // Make sure the stack object alignment is at least 16.
3608 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3609 if (DAG.InferPtrAlignment(Ptr) < 16) {
3610 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003611 // Can't change the alignment. FIXME: It's possible to compute
3612 // the exact stack offset and reference FI + adjust offset instead.
3613 // If someone *really* cares about this. That's the way to implement it.
3614 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003615 } else {
3616 MFI->setObjectAlignment(FI, 16);
3617 }
3618 }
3619
3620 // (Offset % 16) must be multiple of 4. Then address is then
3621 // Ptr + (Offset & ~15).
3622 if (Offset < 0)
3623 return SDValue();
3624 if ((Offset % 16) & 3)
3625 return SDValue();
3626 int64_t StartOffset = Offset & ~15;
3627 if (StartOffset)
3628 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3629 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3630
3631 int EltNo = (Offset - StartOffset) >> 2;
3632 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3633 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003634 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3635 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003636 // Canonicalize it to a v4i32 shuffle.
3637 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3638 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3639 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3640 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3641 }
3642
3643 return SDValue();
3644}
3645
Nate Begeman1449f292010-03-24 22:19:06 +00003646/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3647/// vector of type 'VT', see if the elements can be replaced by a single large
3648/// load which has the same value as a build_vector whose operands are 'elts'.
3649///
3650/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3651///
3652/// FIXME: we'd also like to handle the case where the last elements are zero
3653/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3654/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003655static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3656 DebugLoc &dl, SelectionDAG &DAG) {
3657 EVT EltVT = VT.getVectorElementType();
3658 unsigned NumElems = Elts.size();
3659
Nate Begemanfdea31a2010-03-24 20:49:50 +00003660 LoadSDNode *LDBase = NULL;
3661 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003662
3663 // For each element in the initializer, see if we've found a load or an undef.
3664 // If we don't find an initial load element, or later load elements are
3665 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003666 for (unsigned i = 0; i < NumElems; ++i) {
3667 SDValue Elt = Elts[i];
3668
3669 if (!Elt.getNode() ||
3670 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3671 return SDValue();
3672 if (!LDBase) {
3673 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3674 return SDValue();
3675 LDBase = cast<LoadSDNode>(Elt.getNode());
3676 LastLoadedElt = i;
3677 continue;
3678 }
3679 if (Elt.getOpcode() == ISD::UNDEF)
3680 continue;
3681
3682 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3683 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3684 return SDValue();
3685 LastLoadedElt = i;
3686 }
Nate Begeman1449f292010-03-24 22:19:06 +00003687
3688 // If we have found an entire vector of loads and undefs, then return a large
3689 // load of the entire vector width starting at the base pointer. If we found
3690 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003691 if (LastLoadedElt == NumElems - 1) {
3692 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3693 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3694 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3695 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3696 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3697 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3698 LDBase->isVolatile(), LDBase->isNonTemporal(),
3699 LDBase->getAlignment());
3700 } else if (NumElems == 4 && LastLoadedElt == 1) {
3701 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3702 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3703 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3704 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3705 }
3706 return SDValue();
3707}
3708
Evan Chengc3630942009-12-09 21:00:30 +00003709SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003710X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003711 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003712 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003713 if (ISD::isBuildVectorAllZeros(Op.getNode())
3714 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003715 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3716 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3717 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003719 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003720
Gabor Greifba36cb52008-08-28 21:40:38 +00003721 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003722 return getOnesVector(Op.getValueType(), DAG, dl);
3723 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003724 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725
Owen Andersone50ed302009-08-10 22:56:29 +00003726 EVT VT = Op.getValueType();
3727 EVT ExtVT = VT.getVectorElementType();
3728 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003729
3730 unsigned NumElems = Op.getNumOperands();
3731 unsigned NumZero = 0;
3732 unsigned NumNonZero = 0;
3733 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003734 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003735 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003736 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003737 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003738 if (Elt.getOpcode() == ISD::UNDEF)
3739 continue;
3740 Values.insert(Elt);
3741 if (Elt.getOpcode() != ISD::Constant &&
3742 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003743 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003744 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003745 NumZero++;
3746 else {
3747 NonZeros |= (1 << i);
3748 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 }
3750 }
3751
Dan Gohman7f321562007-06-25 16:23:39 +00003752 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003753 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003754 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003755 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003756
Chris Lattner67f453a2008-03-09 05:42:06 +00003757 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003758 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003759 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003760 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003761
Chris Lattner62098042008-03-09 01:05:04 +00003762 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3763 // the value are obviously zero, truncate the value to i32 and do the
3764 // insertion that way. Only do this if the value is non-constant or if the
3765 // value is a constant being inserted into element 0. It is cheaper to do
3766 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003768 (!IsAllConstants || Idx == 0)) {
3769 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3770 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3772 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003773
Chris Lattner62098042008-03-09 01:05:04 +00003774 // Truncate the value (which may itself be a constant) to i32, and
3775 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003777 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003778 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3779 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003780
Chris Lattner62098042008-03-09 01:05:04 +00003781 // Now we have our 32-bit value zero extended in the low element of
3782 // a vector. If Idx != 0, swizzle it into place.
3783 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 SmallVector<int, 4> Mask;
3785 Mask.push_back(Idx);
3786 for (unsigned i = 1; i != VecElts; ++i)
3787 Mask.push_back(i);
3788 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003789 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003791 }
Dale Johannesenace16102009-02-03 19:33:06 +00003792 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003793 }
3794 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003795
Chris Lattner19f79692008-03-08 22:59:52 +00003796 // If we have a constant or non-constant insertion into the low element of
3797 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3798 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003799 // depending on what the source datatype is.
3800 if (Idx == 0) {
3801 if (NumZero == 0) {
3802 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3804 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003805 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3806 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3807 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3808 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3810 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3811 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003812 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3813 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3814 Subtarget->hasSSE2(), DAG);
3815 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3816 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003817 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003818
3819 // Is it a vector logical left shift?
3820 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003821 X86::isZeroNode(Op.getOperand(0)) &&
3822 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003823 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003824 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003825 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003826 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003827 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003828 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003829
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003830 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003831 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003832
Chris Lattner19f79692008-03-08 22:59:52 +00003833 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3834 // is a non-constant being inserted into an element other than the low one,
3835 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3836 // movd/movss) to move this into the low element, then shuffle it into
3837 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003838 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003839 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003840
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003842 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3843 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003845 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 MaskVec.push_back(i == Idx ? 0 : 1);
3847 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003848 }
3849 }
3850
Chris Lattner67f453a2008-03-09 05:42:06 +00003851 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003852 if (Values.size() == 1) {
3853 if (EVTBits == 32) {
3854 // Instead of a shuffle like this:
3855 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3856 // Check if it's possible to issue this instead.
3857 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3858 unsigned Idx = CountTrailingZeros_32(NonZeros);
3859 SDValue Item = Op.getOperand(Idx);
3860 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3861 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3862 }
Dan Gohman475871a2008-07-27 21:46:04 +00003863 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003864 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003865
Dan Gohmana3941172007-07-24 22:55:08 +00003866 // A vector full of immediates; various special cases are already
3867 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003868 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003869 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003870
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003871 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872 if (EVTBits == 64) {
3873 if (NumNonZero == 1) {
3874 // One half is zero or undef.
3875 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003876 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003878 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3879 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003880 }
Dan Gohman475871a2008-07-27 21:46:04 +00003881 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003882 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883
3884 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003885 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003886 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003887 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003888 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003889 }
3890
Bill Wendling826f36f2007-03-28 00:57:11 +00003891 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003892 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003893 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003894 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003895 }
3896
3897 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003898 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003899 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003900 if (NumElems == 4 && NumZero > 0) {
3901 for (unsigned i = 0; i < 4; ++i) {
3902 bool isZero = !(NonZeros & (1 << i));
3903 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003904 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 else
Dale Johannesenace16102009-02-03 19:33:06 +00003906 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003907 }
3908
3909 for (unsigned i = 0; i < 2; ++i) {
3910 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3911 default: break;
3912 case 0:
3913 V[i] = V[i*2]; // Must be a zero vector.
3914 break;
3915 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003917 break;
3918 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 break;
3921 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003923 break;
3924 }
3925 }
3926
Nate Begeman9008ca62009-04-27 18:41:29 +00003927 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003928 bool Reverse = (NonZeros & 0x3) == 2;
3929 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003931 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3932 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3934 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003935 }
3936
Nate Begemanfdea31a2010-03-24 20:49:50 +00003937 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3938 // Check for a build vector of consecutive loads.
3939 for (unsigned i = 0; i < NumElems; ++i)
3940 V[i] = Op.getOperand(i);
3941
3942 // Check for elements which are consecutive loads.
3943 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3944 if (LD.getNode())
3945 return LD;
3946
3947 // For SSE 4.1, use inserts into undef.
3948 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 V[0] = DAG.getUNDEF(VT);
3950 for (unsigned i = 0; i < NumElems; ++i)
3951 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3952 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3953 Op.getOperand(i), DAG.getIntPtrConstant(i));
3954 return V[0];
3955 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003956
3957 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003958 // e.g. for v4f32
3959 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3960 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3961 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003963 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003964 NumElems >>= 1;
3965 while (NumElems != 0) {
3966 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968 NumElems >>= 1;
3969 }
3970 return V[0];
3971 }
Dan Gohman475871a2008-07-27 21:46:04 +00003972 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973}
3974
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003975SDValue
3976X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3977 // We support concatenate two MMX registers and place them in a MMX
3978 // register. This is better than doing a stack convert.
3979 DebugLoc dl = Op.getDebugLoc();
3980 EVT ResVT = Op.getValueType();
3981 assert(Op.getNumOperands() == 2);
3982 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3983 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3984 int Mask[2];
3985 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3986 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3987 InVec = Op.getOperand(1);
3988 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3989 unsigned NumElts = ResVT.getVectorNumElements();
3990 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3991 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3992 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3993 } else {
3994 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3995 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3996 Mask[0] = 0; Mask[1] = 2;
3997 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3998 }
3999 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4000}
4001
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002// v8i16 shuffles - Prefer shuffles in the following order:
4003// 1. [all] pshuflw, pshufhw, optional move
4004// 2. [ssse3] 1 x pshufb
4005// 3. [ssse3] 2 x pshufb + 1 x por
4006// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004007static
Nate Begeman9008ca62009-04-27 18:41:29 +00004008SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4009 SelectionDAG &DAG, X86TargetLowering &TLI) {
4010 SDValue V1 = SVOp->getOperand(0);
4011 SDValue V2 = SVOp->getOperand(1);
4012 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004014
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 // Determine if more than 1 of the words in each of the low and high quadwords
4016 // of the result come from the same quadword of one of the two inputs. Undef
4017 // mask values count as coming from any quadword, for better codegen.
4018 SmallVector<unsigned, 4> LoQuad(4);
4019 SmallVector<unsigned, 4> HiQuad(4);
4020 BitVector InputQuads(4);
4021 for (unsigned i = 0; i < 8; ++i) {
4022 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 MaskVals.push_back(EltIdx);
4025 if (EltIdx < 0) {
4026 ++Quad[0];
4027 ++Quad[1];
4028 ++Quad[2];
4029 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004030 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 }
4032 ++Quad[EltIdx / 4];
4033 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004034 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004035
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004037 unsigned MaxQuad = 1;
4038 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 if (LoQuad[i] > MaxQuad) {
4040 BestLoQuad = i;
4041 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004042 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004043 }
4044
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004046 MaxQuad = 1;
4047 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 if (HiQuad[i] > MaxQuad) {
4049 BestHiQuad = i;
4050 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004051 }
4052 }
4053
Nate Begemanb9a47b82009-02-23 08:49:38 +00004054 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004055 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 // single pshufb instruction is necessary. If There are more than 2 input
4057 // quads, disable the next transformation since it does not help SSSE3.
4058 bool V1Used = InputQuads[0] || InputQuads[1];
4059 bool V2Used = InputQuads[2] || InputQuads[3];
4060 if (TLI.getSubtarget()->hasSSSE3()) {
4061 if (InputQuads.count() == 2 && V1Used && V2Used) {
4062 BestLoQuad = InputQuads.find_first();
4063 BestHiQuad = InputQuads.find_next(BestLoQuad);
4064 }
4065 if (InputQuads.count() > 2) {
4066 BestLoQuad = -1;
4067 BestHiQuad = -1;
4068 }
4069 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004070
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4072 // the shuffle mask. If a quad is scored as -1, that means that it contains
4073 // words from all 4 input quadwords.
4074 SDValue NewV;
4075 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 SmallVector<int, 8> MaskV;
4077 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4078 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004079 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4081 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4082 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004083
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4085 // source words for the shuffle, to aid later transformations.
4086 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004087 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004088 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004090 if (idx != (int)i)
4091 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004093 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 AllWordsInNewV = false;
4095 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004096 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4099 if (AllWordsInNewV) {
4100 for (int i = 0; i != 8; ++i) {
4101 int idx = MaskVals[i];
4102 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004104 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 if ((idx != i) && idx < 4)
4106 pshufhw = false;
4107 if ((idx != i) && idx > 3)
4108 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004109 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 V1 = NewV;
4111 V2Used = false;
4112 BestLoQuad = 0;
4113 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004114 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004115
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4117 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004118 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004119 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004121 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004122 }
Eric Christopherfd179292009-08-27 18:07:15 +00004123
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 // If we have SSSE3, and all words of the result are from 1 input vector,
4125 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4126 // is present, fall back to case 4.
4127 if (TLI.getSubtarget()->hasSSSE3()) {
4128 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004131 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // mask, and elements that come from V1 in the V2 mask, so that the two
4133 // results can be OR'd together.
4134 bool TwoInputs = V1Used && V2Used;
4135 for (unsigned i = 0; i != 8; ++i) {
4136 int EltIdx = MaskVals[i] * 2;
4137 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4139 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 continue;
4141 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4143 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004146 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004147 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004151
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 // Calculate the shuffle mask for the second input, shuffle it, and
4153 // OR it with the first shuffled input.
4154 pshufbMask.clear();
4155 for (unsigned i = 0; i != 8; ++i) {
4156 int EltIdx = MaskVals[i] * 2;
4157 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4159 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 continue;
4161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4163 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004166 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004167 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 MVT::v16i8, &pshufbMask[0], 16));
4169 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4170 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 }
4172
4173 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4174 // and update MaskVals with new element order.
4175 BitVector InOrder(8);
4176 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 for (int i = 0; i != 4; ++i) {
4179 int idx = MaskVals[i];
4180 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 InOrder.set(i);
4183 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 InOrder.set(i);
4186 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
4189 }
4190 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 }
Eric Christopherfd179292009-08-27 18:07:15 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4197 // and update MaskVals with the new element order.
4198 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 for (unsigned i = 4; i != 8; ++i) {
4203 int idx = MaskVals[i];
4204 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 InOrder.set(i);
4207 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 InOrder.set(i);
4210 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 }
4213 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 }
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 // In case BestHi & BestLo were both -1, which means each quadword has a word
4219 // from each of the four input quadwords, calculate the InOrder bitvector now
4220 // before falling through to the insert/extract cleanup.
4221 if (BestLoQuad == -1 && BestHiQuad == -1) {
4222 NewV = V1;
4223 for (int i = 0; i != 8; ++i)
4224 if (MaskVals[i] < 0 || MaskVals[i] == i)
4225 InOrder.set(i);
4226 }
Eric Christopherfd179292009-08-27 18:07:15 +00004227
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 // The other elements are put in the right place using pextrw and pinsrw.
4229 for (unsigned i = 0; i != 8; ++i) {
4230 if (InOrder[i])
4231 continue;
4232 int EltIdx = MaskVals[i];
4233 if (EltIdx < 0)
4234 continue;
4235 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 DAG.getIntPtrConstant(i));
4242 }
4243 return NewV;
4244}
4245
4246// v16i8 shuffles - Prefer shuffles in the following order:
4247// 1. [ssse3] 1 x pshufb
4248// 2. [ssse3] 2 x pshufb + 1 x por
4249// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4250static
Nate Begeman9008ca62009-04-27 18:41:29 +00004251SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4252 SelectionDAG &DAG, X86TargetLowering &TLI) {
4253 SDValue V1 = SVOp->getOperand(0);
4254 SDValue V2 = SVOp->getOperand(1);
4255 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004260 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 // present, fall back to case 3.
4262 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4263 bool V1Only = true;
4264 bool V2Only = true;
4265 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 if (EltIdx < 0)
4268 continue;
4269 if (EltIdx < 16)
4270 V2Only = false;
4271 else
4272 V1Only = false;
4273 }
Eric Christopherfd179292009-08-27 18:07:15 +00004274
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4276 if (TLI.getSubtarget()->hasSSSE3()) {
4277 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004278
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004280 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 //
4282 // Otherwise, we have elements from both input vectors, and must zero out
4283 // elements that come from V2 in the first mask, and V1 in the second mask
4284 // so that we can OR them together.
4285 bool TwoInputs = !(V1Only || V2Only);
4286 for (unsigned i = 0; i != 16; ++i) {
4287 int EltIdx = MaskVals[i];
4288 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004290 continue;
4291 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 }
4294 // If all the elements are from V2, assign it to V1 and return after
4295 // building the first pshufb.
4296 if (V2Only)
4297 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004299 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004301 if (!TwoInputs)
4302 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004303
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 // Calculate the shuffle mask for the second input, shuffle it, and
4305 // OR it with the first shuffled input.
4306 pshufbMask.clear();
4307 for (unsigned i = 0; i != 16; ++i) {
4308 int EltIdx = MaskVals[i];
4309 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 continue;
4312 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004316 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 MVT::v16i8, &pshufbMask[0], 16));
4318 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 }
Eric Christopherfd179292009-08-27 18:07:15 +00004320
Nate Begemanb9a47b82009-02-23 08:49:38 +00004321 // No SSSE3 - Calculate in place words and then fix all out of place words
4322 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4323 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4325 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 SDValue NewV = V2Only ? V2 : V1;
4327 for (int i = 0; i != 8; ++i) {
4328 int Elt0 = MaskVals[i*2];
4329 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 // This word of the result is all undef, skip it.
4332 if (Elt0 < 0 && Elt1 < 0)
4333 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004334
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 // This word of the result is already in the correct place, skip it.
4336 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4337 continue;
4338 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4339 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004340
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4342 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4343 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004344
4345 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4346 // using a single extract together, load it and store it.
4347 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004349 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004351 DAG.getIntPtrConstant(i));
4352 continue;
4353 }
4354
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004356 // source byte is not also odd, shift the extracted word left 8 bits
4357 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 DAG.getIntPtrConstant(Elt1 / 2));
4361 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004364 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4366 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 }
4368 // If Elt0 is defined, extract it from the appropriate source. If the
4369 // source byte is not also even, shift the extracted word right 8 bits. If
4370 // Elt1 was also defined, OR the extracted values together before
4371 // inserting them in the result.
4372 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4375 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004378 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4380 DAG.getConstant(0x00FF, MVT::i16));
4381 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 : InsElt0;
4383 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 DAG.getIntPtrConstant(i));
4386 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004388}
4389
Evan Cheng7a831ce2007-12-15 03:00:47 +00004390/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4391/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4392/// done when every pair / quad of shuffle mask elements point to elements in
4393/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004394/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4395static
Nate Begeman9008ca62009-04-27 18:41:29 +00004396SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4397 SelectionDAG &DAG,
4398 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004399 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 SDValue V1 = SVOp->getOperand(0);
4401 SDValue V2 = SVOp->getOperand(1);
4402 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004403 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004405 EVT MaskEltVT = MaskVT.getVectorElementType();
4406 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004408 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 case MVT::v4f32: NewVT = MVT::v2f64; break;
4410 case MVT::v4i32: NewVT = MVT::v2i64; break;
4411 case MVT::v8i16: NewVT = MVT::v4i32; break;
4412 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004413 }
4414
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004415 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004416 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004418 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004420 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 int Scale = NumElems / NewWidth;
4422 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004423 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 int StartIdx = -1;
4425 for (int j = 0; j < Scale; ++j) {
4426 int EltIdx = SVOp->getMaskElt(i+j);
4427 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004428 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004430 StartIdx = EltIdx - (EltIdx % Scale);
4431 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004432 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004433 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 if (StartIdx == -1)
4435 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004436 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004438 }
4439
Dale Johannesenace16102009-02-03 19:33:06 +00004440 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4441 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004443}
4444
Evan Chengd880b972008-05-09 21:53:03 +00004445/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004446///
Owen Andersone50ed302009-08-10 22:56:29 +00004447static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 SDValue SrcOp, SelectionDAG &DAG,
4449 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004451 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004452 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004453 LD = dyn_cast<LoadSDNode>(SrcOp);
4454 if (!LD) {
4455 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4456 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004457 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4458 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004459 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4460 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004461 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004462 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004464 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4465 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4466 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4467 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004468 SrcOp.getOperand(0)
4469 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004470 }
4471 }
4472 }
4473
Dale Johannesenace16102009-02-03 19:33:06 +00004474 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4475 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004476 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004477 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004478}
4479
Evan Chengace3c172008-07-22 21:13:36 +00004480/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4481/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004482static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004483LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4484 SDValue V1 = SVOp->getOperand(0);
4485 SDValue V2 = SVOp->getOperand(1);
4486 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004487 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004488
Evan Chengace3c172008-07-22 21:13:36 +00004489 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004490 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 SmallVector<int, 8> Mask1(4U, -1);
4492 SmallVector<int, 8> PermMask;
4493 SVOp->getMask(PermMask);
4494
Evan Chengace3c172008-07-22 21:13:36 +00004495 unsigned NumHi = 0;
4496 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004497 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 int Idx = PermMask[i];
4499 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004500 Locs[i] = std::make_pair(-1, -1);
4501 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4503 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004504 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004506 NumLo++;
4507 } else {
4508 Locs[i] = std::make_pair(1, NumHi);
4509 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004511 NumHi++;
4512 }
4513 }
4514 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004515
Evan Chengace3c172008-07-22 21:13:36 +00004516 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004517 // If no more than two elements come from either vector. This can be
4518 // implemented with two shuffles. First shuffle gather the elements.
4519 // The second shuffle, which takes the first shuffle as both of its
4520 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004522
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004524
Evan Chengace3c172008-07-22 21:13:36 +00004525 for (unsigned i = 0; i != 4; ++i) {
4526 if (Locs[i].first == -1)
4527 continue;
4528 else {
4529 unsigned Idx = (i < 2) ? 0 : 4;
4530 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004532 }
4533 }
4534
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004536 } else if (NumLo == 3 || NumHi == 3) {
4537 // Otherwise, we must have three elements from one vector, call it X, and
4538 // one element from the other, call it Y. First, use a shufps to build an
4539 // intermediate vector with the one element from Y and the element from X
4540 // that will be in the same half in the final destination (the indexes don't
4541 // matter). Then, use a shufps to build the final vector, taking the half
4542 // containing the element from Y from the intermediate, and the other half
4543 // from X.
4544 if (NumHi == 3) {
4545 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004547 std::swap(V1, V2);
4548 }
4549
4550 // Find the element from V2.
4551 unsigned HiIndex;
4552 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 int Val = PermMask[HiIndex];
4554 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004555 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004556 if (Val >= 4)
4557 break;
4558 }
4559
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 Mask1[0] = PermMask[HiIndex];
4561 Mask1[1] = -1;
4562 Mask1[2] = PermMask[HiIndex^1];
4563 Mask1[3] = -1;
4564 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004565
4566 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 Mask1[0] = PermMask[0];
4568 Mask1[1] = PermMask[1];
4569 Mask1[2] = HiIndex & 1 ? 6 : 4;
4570 Mask1[3] = HiIndex & 1 ? 4 : 6;
4571 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004572 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 Mask1[0] = HiIndex & 1 ? 2 : 0;
4574 Mask1[1] = HiIndex & 1 ? 0 : 2;
4575 Mask1[2] = PermMask[2];
4576 Mask1[3] = PermMask[3];
4577 if (Mask1[2] >= 0)
4578 Mask1[2] += 4;
4579 if (Mask1[3] >= 0)
4580 Mask1[3] += 4;
4581 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004582 }
Evan Chengace3c172008-07-22 21:13:36 +00004583 }
4584
4585 // Break it into (shuffle shuffle_hi, shuffle_lo).
4586 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 SmallVector<int,8> LoMask(4U, -1);
4588 SmallVector<int,8> HiMask(4U, -1);
4589
4590 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004591 unsigned MaskIdx = 0;
4592 unsigned LoIdx = 0;
4593 unsigned HiIdx = 2;
4594 for (unsigned i = 0; i != 4; ++i) {
4595 if (i == 2) {
4596 MaskPtr = &HiMask;
4597 MaskIdx = 1;
4598 LoIdx = 0;
4599 HiIdx = 2;
4600 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 int Idx = PermMask[i];
4602 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004603 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004605 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004607 LoIdx++;
4608 } else {
4609 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004611 HiIdx++;
4612 }
4613 }
4614
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4616 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4617 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004618 for (unsigned i = 0; i != 4; ++i) {
4619 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004621 } else {
4622 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004624 }
4625 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004627}
4628
Dan Gohman475871a2008-07-27 21:46:04 +00004629SDValue
4630X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004632 SDValue V1 = Op.getOperand(0);
4633 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004634 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004635 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004637 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4639 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004640 bool V1IsSplat = false;
4641 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004642
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004644 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004645
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 // Promote splats to v4f32.
4647 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004648 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 return Op;
4650 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004651 }
4652
Evan Cheng7a831ce2007-12-15 03:00:47 +00004653 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4654 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004657 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004658 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004659 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004661 // FIXME: Figure out a cleaner way to do this.
4662 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004663 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004665 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4667 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4668 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004669 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004670 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4672 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004673 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004675 }
4676 }
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 if (X86::isPSHUFDMask(SVOp))
4679 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Evan Chengf26ffe92008-05-29 08:22:04 +00004681 // Check if this can be converted into a logical shift.
4682 bool isLeft = false;
4683 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004684 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004686 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004687 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004688 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004689 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004690 EVT EltVT = VT.getVectorElementType();
4691 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004692 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004693 }
Eric Christopherfd179292009-08-27 18:07:15 +00004694
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004696 if (V1IsUndef)
4697 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004698 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004699 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004700 if (!isMMX)
4701 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004702 }
Eric Christopherfd179292009-08-27 18:07:15 +00004703
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 // FIXME: fold these into legal mask.
4705 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4706 X86::isMOVSLDUPMask(SVOp) ||
4707 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004708 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004710 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004711
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 if (ShouldXformToMOVHLPS(SVOp) ||
4713 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4714 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004715
Evan Chengf26ffe92008-05-29 08:22:04 +00004716 if (isShift) {
4717 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004718 EVT EltVT = VT.getVectorElementType();
4719 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004720 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004721 }
Eric Christopherfd179292009-08-27 18:07:15 +00004722
Evan Cheng9eca5e82006-10-25 21:49:50 +00004723 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004724 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4725 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004726 V1IsSplat = isSplatVector(V1.getNode());
4727 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004728
Chris Lattner8a594482007-11-25 00:24:49 +00004729 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004730 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 Op = CommuteVectorShuffle(SVOp, DAG);
4732 SVOp = cast<ShuffleVectorSDNode>(Op);
4733 V1 = SVOp->getOperand(0);
4734 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004735 std::swap(V1IsSplat, V2IsSplat);
4736 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004737 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004738 }
4739
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4741 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004742 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 return V1;
4744 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4745 // the instruction selector will not match, so get a canonical MOVL with
4746 // swapped operands to undo the commute.
4747 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004748 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004749
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4751 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4752 X86::isUNPCKLMask(SVOp) ||
4753 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004754 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004755
Evan Cheng9bbbb982006-10-25 20:48:19 +00004756 if (V2IsSplat) {
4757 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004758 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004759 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 SDValue NewMask = NormalizeMask(SVOp, DAG);
4761 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4762 if (NSVOp != SVOp) {
4763 if (X86::isUNPCKLMask(NSVOp, true)) {
4764 return NewMask;
4765 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4766 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 }
4768 }
4769 }
4770
Evan Cheng9eca5e82006-10-25 21:49:50 +00004771 if (Commuted) {
4772 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 // FIXME: this seems wrong.
4774 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4775 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4776 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4777 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4778 X86::isUNPCKLMask(NewSVOp) ||
4779 X86::isUNPCKHMask(NewSVOp))
4780 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004781 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004784
4785 // Normalize the node to match x86 shuffle ops if needed
4786 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4787 return CommuteVectorShuffle(SVOp, DAG);
4788
4789 // Check for legal shuffle and return?
4790 SmallVector<int, 16> PermMask;
4791 SVOp->getMask(PermMask);
4792 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004793 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Evan Cheng14b32e12007-12-11 01:46:18 +00004795 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004798 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004799 return NewOp;
4800 }
4801
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004804 if (NewOp.getNode())
4805 return NewOp;
4806 }
Eric Christopherfd179292009-08-27 18:07:15 +00004807
Evan Chengace3c172008-07-22 21:13:36 +00004808 // Handle all 4 wide cases with a number of shuffles except for MMX.
4809 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004811
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813}
4814
Dan Gohman475871a2008-07-27 21:46:04 +00004815SDValue
4816X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004818 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004819 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004820 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004822 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004824 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004825 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004826 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004827 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4828 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4829 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4831 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004832 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004834 Op.getOperand(0)),
4835 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004839 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004840 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004842 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4843 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004844 // result has a single use which is a store or a bitcast to i32. And in
4845 // the case of a store, it's not worth it if the index is a constant 0,
4846 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004847 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004848 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004849 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004850 if ((User->getOpcode() != ISD::STORE ||
4851 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4852 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004853 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004855 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4857 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004858 Op.getOperand(0)),
4859 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4861 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004862 // ExtractPS works with constant index.
4863 if (isa<ConstantSDNode>(Op.getOperand(1)))
4864 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004865 }
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004867}
4868
4869
Dan Gohman475871a2008-07-27 21:46:04 +00004870SDValue
4871X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004872 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004873 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874
Evan Cheng62a3f152008-03-24 21:52:23 +00004875 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004876 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004877 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004878 return Res;
4879 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004880
Owen Andersone50ed302009-08-10 22:56:29 +00004881 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004882 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004884 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004885 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004886 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004887 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4889 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004890 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004892 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004893 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004894 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004895 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004897 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004899 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004900 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004901 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 if (Idx == 0)
4903 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004904
Evan Cheng0db9fe62006-04-25 20:13:52 +00004905 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004906 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004907 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004908 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004910 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004911 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004912 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004913 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4914 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4915 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004916 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 if (Idx == 0)
4918 return Op;
4919
4920 // UNPCKHPD the element to the lowest double word, then movsd.
4921 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4922 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004924 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004925 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004927 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004928 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004929 }
4930
Dan Gohman475871a2008-07-27 21:46:04 +00004931 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932}
4933
Dan Gohman475871a2008-07-27 21:46:04 +00004934SDValue
4935X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004936 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004937 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004938 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004939
Dan Gohman475871a2008-07-27 21:46:04 +00004940 SDValue N0 = Op.getOperand(0);
4941 SDValue N1 = Op.getOperand(1);
4942 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004943
Dan Gohman8a55ce42009-09-23 21:02:20 +00004944 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004945 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004946 unsigned Opc;
4947 if (VT == MVT::v8i16)
4948 Opc = X86ISD::PINSRW;
4949 else if (VT == MVT::v4i16)
4950 Opc = X86ISD::MMX_PINSRW;
4951 else if (VT == MVT::v16i8)
4952 Opc = X86ISD::PINSRB;
4953 else
4954 Opc = X86ISD::PINSRB;
4955
Nate Begeman14d12ca2008-02-11 04:19:36 +00004956 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4957 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 if (N1.getValueType() != MVT::i32)
4959 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4960 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004961 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004962 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004963 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004964 // Bits [7:6] of the constant are the source select. This will always be
4965 // zero here. The DAG Combiner may combine an extract_elt index into these
4966 // bits. For example (insert (extract, 3), 2) could be matched by putting
4967 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004968 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004969 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004970 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004971 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004972 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004973 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004975 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004976 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004977 // PINSR* works with constant index.
4978 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004979 }
Dan Gohman475871a2008-07-27 21:46:04 +00004980 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004981}
4982
Dan Gohman475871a2008-07-27 21:46:04 +00004983SDValue
4984X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004986 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004987
4988 if (Subtarget->hasSSE41())
4989 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4990
Dan Gohman8a55ce42009-09-23 21:02:20 +00004991 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004992 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004993
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004994 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue N0 = Op.getOperand(0);
4996 SDValue N1 = Op.getOperand(1);
4997 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004998
Dan Gohman8a55ce42009-09-23 21:02:20 +00004999 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005000 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5001 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 if (N1.getValueType() != MVT::i32)
5003 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5004 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005005 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005006 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5007 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008 }
Dan Gohman475871a2008-07-27 21:46:04 +00005009 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005010}
5011
Dan Gohman475871a2008-07-27 21:46:04 +00005012SDValue
5013X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005014 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 if (Op.getValueType() == MVT::v2f32)
5016 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5017 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5018 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005019 Op.getOperand(0))));
5020
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5022 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005023
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5025 EVT VT = MVT::v2i32;
5026 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005027 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 case MVT::v16i8:
5029 case MVT::v8i16:
5030 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005031 break;
5032 }
Dale Johannesenace16102009-02-03 19:33:06 +00005033 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5034 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035}
5036
Bill Wendling056292f2008-09-16 21:48:12 +00005037// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5038// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5039// one of the above mentioned nodes. It has to be wrapped because otherwise
5040// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5041// be used to form addressing mode. These wrapped nodes will be selected
5042// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005043SDValue
5044X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005046
Chris Lattner41621a22009-06-26 19:22:52 +00005047 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5048 // global base reg.
5049 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005050 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005051 CodeModel::Model M = getTargetMachine().getCodeModel();
5052
Chris Lattner4f066492009-07-11 20:29:19 +00005053 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005054 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005055 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005056 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005057 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005058 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005059 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005060
Evan Cheng1606e8e2009-03-13 07:51:59 +00005061 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005062 CP->getAlignment(),
5063 CP->getOffset(), OpFlag);
5064 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005065 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005066 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005067 if (OpFlag) {
5068 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005069 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005070 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005071 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072 }
5073
5074 return Result;
5075}
5076
Chris Lattner18c59872009-06-27 04:16:01 +00005077SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5078 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005079
Chris Lattner18c59872009-06-27 04:16:01 +00005080 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5081 // global base reg.
5082 unsigned char OpFlag = 0;
5083 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005084 CodeModel::Model M = getTargetMachine().getCodeModel();
5085
Chris Lattner4f066492009-07-11 20:29:19 +00005086 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005087 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005088 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005089 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005090 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005091 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005092 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005093
Chris Lattner18c59872009-06-27 04:16:01 +00005094 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5095 OpFlag);
5096 DebugLoc DL = JT->getDebugLoc();
5097 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005098
Chris Lattner18c59872009-06-27 04:16:01 +00005099 // With PIC, the address is actually $g + Offset.
5100 if (OpFlag) {
5101 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5102 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005103 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005104 Result);
5105 }
Eric Christopherfd179292009-08-27 18:07:15 +00005106
Chris Lattner18c59872009-06-27 04:16:01 +00005107 return Result;
5108}
5109
5110SDValue
5111X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5112 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005113
Chris Lattner18c59872009-06-27 04:16:01 +00005114 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5115 // global base reg.
5116 unsigned char OpFlag = 0;
5117 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005118 CodeModel::Model M = getTargetMachine().getCodeModel();
5119
Chris Lattner4f066492009-07-11 20:29:19 +00005120 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005121 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005122 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005123 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005124 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005125 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005126 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005127
Chris Lattner18c59872009-06-27 04:16:01 +00005128 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005129
Chris Lattner18c59872009-06-27 04:16:01 +00005130 DebugLoc DL = Op.getDebugLoc();
5131 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005132
5133
Chris Lattner18c59872009-06-27 04:16:01 +00005134 // With PIC, the address is actually $g + Offset.
5135 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005136 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005137 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5138 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005139 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005140 Result);
5141 }
Eric Christopherfd179292009-08-27 18:07:15 +00005142
Chris Lattner18c59872009-06-27 04:16:01 +00005143 return Result;
5144}
5145
Dan Gohman475871a2008-07-27 21:46:04 +00005146SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005147X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005148 // Create the TargetBlockAddressAddress node.
5149 unsigned char OpFlags =
5150 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005151 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005152 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005153 DebugLoc dl = Op.getDebugLoc();
5154 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5155 /*isTarget=*/true, OpFlags);
5156
Dan Gohmanf705adb2009-10-30 01:28:02 +00005157 if (Subtarget->isPICStyleRIPRel() &&
5158 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005159 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5160 else
5161 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005162
Dan Gohman29cbade2009-11-20 23:18:13 +00005163 // With PIC, the address is actually $g + Offset.
5164 if (isGlobalRelativeToPICBase(OpFlags)) {
5165 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5166 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5167 Result);
5168 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005169
5170 return Result;
5171}
5172
5173SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005174X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005175 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005176 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005177 // Create the TargetGlobalAddress node, folding in the constant
5178 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005179 unsigned char OpFlags =
5180 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005181 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005182 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005183 if (OpFlags == X86II::MO_NO_FLAG &&
5184 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005185 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005186 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005187 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005188 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005189 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005190 }
Eric Christopherfd179292009-08-27 18:07:15 +00005191
Chris Lattner4f066492009-07-11 20:29:19 +00005192 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005193 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005194 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5195 else
5196 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005197
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005198 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005199 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5201 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005202 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner36c25012009-07-10 07:34:39 +00005205 // For globals that require a load from a stub to get the address, emit the
5206 // load.
5207 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005208 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005209 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210
Dan Gohman6520e202008-10-18 02:06:02 +00005211 // If there was a non-zero offset that we didn't fold, create an explicit
5212 // addition for it.
5213 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005214 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005215 DAG.getConstant(Offset, getPointerTy()));
5216
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217 return Result;
5218}
5219
Evan Chengda43bcf2008-09-24 00:05:32 +00005220SDValue
5221X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5222 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005223 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005224 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005225}
5226
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005227static SDValue
5228GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005229 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005230 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005231 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005233 DebugLoc dl = GA->getDebugLoc();
5234 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5235 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005236 GA->getOffset(),
5237 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005238 if (InFlag) {
5239 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005240 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005241 } else {
5242 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005243 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005244 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005245
5246 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5247 MFI->setHasCalls(true);
5248
Rafael Espindola15f1b662009-04-24 12:59:40 +00005249 SDValue Flag = Chain.getValue(1);
5250 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005251}
5252
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005253// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005254static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005255LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005256 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005257 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005258 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5259 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005260 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005261 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005262 InFlag = Chain.getValue(1);
5263
Chris Lattnerb903bed2009-06-26 21:20:29 +00005264 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005265}
5266
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005267// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005268static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005269LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005270 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005271 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5272 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005273}
5274
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005275// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5276// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005277static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005278 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005279 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005280 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005281 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005282 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005283 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005284 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005286
5287 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005288 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005289
Chris Lattnerb903bed2009-06-26 21:20:29 +00005290 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005291 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5292 // initialexec.
5293 unsigned WrapperKind = X86ISD::Wrapper;
5294 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005295 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005296 } else if (is64Bit) {
5297 assert(model == TLSModel::InitialExec);
5298 OperandFlags = X86II::MO_GOTTPOFF;
5299 WrapperKind = X86ISD::WrapperRIP;
5300 } else {
5301 assert(model == TLSModel::InitialExec);
5302 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005303 }
Eric Christopherfd179292009-08-27 18:07:15 +00005304
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005305 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5306 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005307 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005308 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005309 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005310
Rafael Espindola9a580232009-02-27 13:37:18 +00005311 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005312 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005313 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005314
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005315 // The address of the thread local variable is the add of the thread
5316 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005317 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005318}
5319
Dan Gohman475871a2008-07-27 21:46:04 +00005320SDValue
5321X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005322 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005323 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005324 assert(Subtarget->isTargetELF() &&
5325 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005326 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005327 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005328
Chris Lattnerb903bed2009-06-26 21:20:29 +00005329 // If GV is an alias then use the aliasee for determining
5330 // thread-localness.
5331 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5332 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005333
Chris Lattnerb903bed2009-06-26 21:20:29 +00005334 TLSModel::Model model = getTLSModel(GV,
5335 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005336
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 switch (model) {
5338 case TLSModel::GeneralDynamic:
5339 case TLSModel::LocalDynamic: // not implemented
5340 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005341 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005342 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005343
Chris Lattnerb903bed2009-06-26 21:20:29 +00005344 case TLSModel::InitialExec:
5345 case TLSModel::LocalExec:
5346 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5347 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005348 }
Eric Christopherfd179292009-08-27 18:07:15 +00005349
Torok Edwinc23197a2009-07-14 16:55:14 +00005350 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005351 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005352}
5353
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005355/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005356/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005357SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005358 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005359 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005360 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005361 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005362 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue ShOpLo = Op.getOperand(0);
5364 SDValue ShOpHi = Op.getOperand(1);
5365 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005366 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005368 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005369
Dan Gohman475871a2008-07-27 21:46:04 +00005370 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005371 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005372 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5373 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005374 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005375 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5376 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005377 }
Evan Chenge3413162006-01-09 18:33:28 +00005378
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5380 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005381 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005383
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005386 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5387 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005388
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005389 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005390 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5391 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005392 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005393 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5394 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005395 }
5396
Dan Gohman475871a2008-07-27 21:46:04 +00005397 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005398 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005399}
Evan Chenga3195e82006-01-12 22:54:21 +00005400
Dan Gohman475871a2008-07-27 21:46:04 +00005401SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005402 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005403
5404 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005406 return Op;
5407 }
5408 return SDValue();
5409 }
5410
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005412 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Eli Friedman36df4992009-05-27 00:47:34 +00005414 // These are really Legal; return the operand so the caller accepts it as
5415 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005417 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005419 Subtarget->is64Bit()) {
5420 return Op;
5421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005423 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005424 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005426 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005428 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005429 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005430 PseudoSourceValue::getFixedStack(SSFI), 0,
5431 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005432 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5433}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434
Owen Andersone50ed302009-08-10 22:56:29 +00005435SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005436 SDValue StackSlot,
5437 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005438 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005439 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005440 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005441 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005442 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005444 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005446 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005447 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005448 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005449
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005450 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005451 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453
5454 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5455 // shouldn't be necessary except that RFP cannot be live across
5456 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005457 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005458 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005459 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005461 SDValue Ops[] = {
5462 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5463 };
5464 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005465 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005466 PseudoSourceValue::getFixedStack(SSFI), 0,
5467 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005468 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005469
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470 return Result;
5471}
5472
Bill Wendling8b8a6362009-01-17 03:56:04 +00005473// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5474SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5475 // This algorithm is not obvious. Here it is in C code, more or less:
5476 /*
5477 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5478 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5479 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005480
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481 // Copy ints to xmm registers.
5482 __m128i xh = _mm_cvtsi32_si128( hi );
5483 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005484
Bill Wendling8b8a6362009-01-17 03:56:04 +00005485 // Combine into low half of a single xmm register.
5486 __m128i x = _mm_unpacklo_epi32( xh, xl );
5487 __m128d d;
5488 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005489
Bill Wendling8b8a6362009-01-17 03:56:04 +00005490 // Merge in appropriate exponents to give the integer bits the right
5491 // magnitude.
5492 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005493
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494 // Subtract away the biases to deal with the IEEE-754 double precision
5495 // implicit 1.
5496 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005497
Bill Wendling8b8a6362009-01-17 03:56:04 +00005498 // All conversions up to here are exact. The correctly rounded result is
5499 // calculated using the current rounding mode using the following
5500 // horizontal add.
5501 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5502 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5503 // store doesn't really need to be here (except
5504 // maybe to zero the other double)
5505 return sd;
5506 }
5507 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005508
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005509 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005510 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005511
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005512 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005513 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005514 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5515 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5516 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5517 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005518 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005519 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005520
Bill Wendling8b8a6362009-01-17 03:56:04 +00005521 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005522 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005523 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005524 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005525 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005526 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005527 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005528
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5530 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005531 Op.getOperand(0),
5532 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5534 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005535 Op.getOperand(0),
5536 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5538 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005540 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5542 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5543 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005544 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005545 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005547
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005548 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005549 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5551 DAG.getUNDEF(MVT::v2f64), ShufMask);
5552 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5553 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005554 DAG.getIntPtrConstant(0));
5555}
5556
Bill Wendling8b8a6362009-01-17 03:56:04 +00005557// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5558SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005559 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005560 // FP constant to bias correct the final result.
5561 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005563
5564 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5566 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005567 Op.getOperand(0),
5568 DAG.getIntPtrConstant(0)));
5569
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5571 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005572 DAG.getIntPtrConstant(0));
5573
5574 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5576 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005577 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 MVT::v2f64, Load)),
5579 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005580 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 MVT::v2f64, Bias)));
5582 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5583 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584 DAG.getIntPtrConstant(0));
5585
5586 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005588
5589 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005590 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005591
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005593 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005594 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005596 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005597 }
5598
5599 // Handle final rounding.
5600 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601}
5602
5603SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005604 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005605 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606
Evan Chenga06ec9e2009-01-19 08:08:22 +00005607 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5608 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5609 // the optimization here.
5610 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005611 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005612
Owen Andersone50ed302009-08-10 22:56:29 +00005613 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005615 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005617 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005618
Bill Wendling8b8a6362009-01-17 03:56:04 +00005619 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005621 return LowerUINT_TO_FP_i32(Op, DAG);
5622 }
5623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005625
5626 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005628 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5629 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5630 getPointerTy(), StackSlot, WordOff);
5631 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005632 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005634 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005636}
5637
Dan Gohman475871a2008-07-27 21:46:04 +00005638std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005639FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005640 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005641
Owen Andersone50ed302009-08-10 22:56:29 +00005642 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005643
5644 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5646 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005647 }
5648
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5650 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005652
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005653 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005655 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005656 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005657 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005659 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005660 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005661
Evan Cheng87c89352007-10-15 20:11:21 +00005662 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5663 // stack slot.
5664 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005665 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005666 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005668
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005671 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5673 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5674 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005675 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005676
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue Chain = DAG.getEntryNode();
5678 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005679 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005681 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005682 PseudoSourceValue::getFixedStack(SSFI), 0,
5683 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005685 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005686 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5687 };
Dale Johannesenace16102009-02-03 19:33:06 +00005688 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005689 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005690 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005691 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5692 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005693
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005697
Chris Lattner27a6c732007-11-24 07:07:01 +00005698 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005699}
5700
Dan Gohman475871a2008-07-27 21:46:04 +00005701SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005702 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 if (Op.getValueType() == MVT::v2i32 &&
5704 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005705 return Op;
5706 }
5707 return SDValue();
5708 }
5709
Eli Friedman948e95a2009-05-23 09:59:16 +00005710 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005711 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005712 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5713 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005714
Chris Lattner27a6c732007-11-24 07:07:01 +00005715 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005716 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005717 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005718}
5719
Eli Friedman948e95a2009-05-23 09:59:16 +00005720SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5721 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5722 SDValue FIST = Vals.first, StackSlot = Vals.second;
5723 assert(FIST.getNode() && "Unexpected failure");
5724
5725 // Load the result.
5726 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005727 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005728}
5729
Dan Gohman475871a2008-07-27 21:46:04 +00005730SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005731 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005732 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005733 EVT VT = Op.getValueType();
5734 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005735 if (VT.isVector())
5736 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005737 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005739 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005740 CV.push_back(C);
5741 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005743 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005744 CV.push_back(C);
5745 CV.push_back(C);
5746 CV.push_back(C);
5747 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005749 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005750 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005751 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005752 PseudoSourceValue::getConstantPool(), 0,
5753 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005754 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005755}
5756
Dan Gohman475871a2008-07-27 21:46:04 +00005757SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005758 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005759 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT VT = Op.getValueType();
5761 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005762 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005763 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005764 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005766 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005767 CV.push_back(C);
5768 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005769 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005770 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005771 CV.push_back(C);
5772 CV.push_back(C);
5773 CV.push_back(C);
5774 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005776 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005777 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005778 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005779 PseudoSourceValue::getConstantPool(), 0,
5780 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005781 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005782 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5784 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005785 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005787 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005788 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005789 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790}
5791
Dan Gohman475871a2008-07-27 21:46:04 +00005792SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005793 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005794 SDValue Op0 = Op.getOperand(0);
5795 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005796 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT VT = Op.getValueType();
5798 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005799
5800 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005801 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005802 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005803 SrcVT = VT;
5804 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005805 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005806 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005807 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005808 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005809 }
5810
5811 // At this point the operands and the result should have the same
5812 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005813
Evan Cheng68c47cb2007-01-05 07:55:56 +00005814 // First get the sign bit of second operand.
5815 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005817 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5818 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005819 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005820 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5821 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5822 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5823 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005824 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005825 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005826 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005827 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005828 PseudoSourceValue::getConstantPool(), 0,
5829 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005830 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005831
5832 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005833 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 // Op0 is MVT::f32, Op1 is MVT::f64.
5835 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5836 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5837 DAG.getConstant(32, MVT::i32));
5838 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5839 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005840 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005841 }
5842
Evan Cheng73d6cf12007-01-05 21:37:56 +00005843 // Clear first operand sign bit.
5844 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005846 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5847 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005848 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005849 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5850 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5851 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5852 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005853 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005854 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005855 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005856 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005857 PseudoSourceValue::getConstantPool(), 0,
5858 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005859 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005860
5861 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005862 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005863}
5864
Dan Gohman076aee32009-03-04 19:44:21 +00005865/// Emit nodes that will be selected as "test Op0,Op0", or something
5866/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005867SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5868 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005869 DebugLoc dl = Op.getDebugLoc();
5870
Dan Gohman31125812009-03-07 01:58:32 +00005871 // CF and OF aren't always set the way we want. Determine which
5872 // of these we need.
5873 bool NeedCF = false;
5874 bool NeedOF = false;
5875 switch (X86CC) {
5876 case X86::COND_A: case X86::COND_AE:
5877 case X86::COND_B: case X86::COND_BE:
5878 NeedCF = true;
5879 break;
5880 case X86::COND_G: case X86::COND_GE:
5881 case X86::COND_L: case X86::COND_LE:
5882 case X86::COND_O: case X86::COND_NO:
5883 NeedOF = true;
5884 break;
5885 default: break;
5886 }
5887
Dan Gohman076aee32009-03-04 19:44:21 +00005888 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005889 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5890 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5891 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005892 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005893 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005894 switch (Op.getNode()->getOpcode()) {
5895 case ISD::ADD:
5896 // Due to an isel shortcoming, be conservative if this add is likely to
5897 // be selected as part of a load-modify-store instruction. When the root
5898 // node in a match is a store, isel doesn't know how to remap non-chain
5899 // non-flag uses of other nodes in the match, such as the ADD in this
5900 // case. This leads to the ADD being left around and reselected, with
5901 // the result being two adds in the output.
5902 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5903 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5904 if (UI->getOpcode() == ISD::STORE)
5905 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005906 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005907 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5908 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005909 if (C->getAPIntValue() == 1) {
5910 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005911 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005912 break;
5913 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005914 // An add of negative one (subtract of one) will be selected as a DEC.
5915 if (C->getAPIntValue().isAllOnesValue()) {
5916 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005917 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005918 break;
5919 }
5920 }
Dan Gohman076aee32009-03-04 19:44:21 +00005921 // Otherwise use a regular EFLAGS-setting add.
5922 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005923 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005924 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005925 case ISD::AND: {
5926 // If the primary and result isn't used, don't bother using X86ISD::AND,
5927 // because a TEST instruction will be better.
5928 bool NonFlagUse = false;
5929 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005930 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5931 SDNode *User = *UI;
5932 unsigned UOpNo = UI.getOperandNo();
5933 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5934 // Look pass truncate.
5935 UOpNo = User->use_begin().getOperandNo();
5936 User = *User->use_begin();
5937 }
5938 if (User->getOpcode() != ISD::BRCOND &&
5939 User->getOpcode() != ISD::SETCC &&
5940 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005941 NonFlagUse = true;
5942 break;
5943 }
Evan Cheng17751da2010-01-07 00:54:06 +00005944 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005945 if (!NonFlagUse)
5946 break;
5947 }
5948 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005949 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005950 case ISD::OR:
5951 case ISD::XOR:
5952 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005953 // likely to be selected as part of a load-modify-store instruction.
5954 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5955 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5956 if (UI->getOpcode() == ISD::STORE)
5957 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005958 // Otherwise use a regular EFLAGS-setting instruction.
5959 switch (Op.getNode()->getOpcode()) {
5960 case ISD::SUB: Opcode = X86ISD::SUB; break;
5961 case ISD::OR: Opcode = X86ISD::OR; break;
5962 case ISD::XOR: Opcode = X86ISD::XOR; break;
5963 case ISD::AND: Opcode = X86ISD::AND; break;
5964 default: llvm_unreachable("unexpected operator!");
5965 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005966 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005967 break;
5968 case X86ISD::ADD:
5969 case X86ISD::SUB:
5970 case X86ISD::INC:
5971 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005972 case X86ISD::OR:
5973 case X86ISD::XOR:
5974 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005975 return SDValue(Op.getNode(), 1);
5976 default:
5977 default_case:
5978 break;
5979 }
5980 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005981 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005982 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005983 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005984 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005985 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005986 DAG.ReplaceAllUsesWith(Op, New);
5987 return SDValue(New.getNode(), 1);
5988 }
5989 }
5990
5991 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005993 DAG.getConstant(0, Op.getValueType()));
5994}
5995
5996/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5997/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005998SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5999 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00006000 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6001 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00006002 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006003
6004 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006006}
6007
Evan Chengd40d03e2010-01-06 19:38:29 +00006008/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6009/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006010static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006011 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006012 SDValue Op0 = And.getOperand(0);
6013 SDValue Op1 = And.getOperand(1);
6014 if (Op0.getOpcode() == ISD::TRUNCATE)
6015 Op0 = Op0.getOperand(0);
6016 if (Op1.getOpcode() == ISD::TRUNCATE)
6017 Op1 = Op1.getOperand(0);
6018
Evan Chengd40d03e2010-01-06 19:38:29 +00006019 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006020 if (Op1.getOpcode() == ISD::SHL) {
6021 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6022 if (And10C->getZExtValue() == 1) {
6023 LHS = Op0;
6024 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006025 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006026 } else if (Op0.getOpcode() == ISD::SHL) {
6027 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6028 if (And00C->getZExtValue() == 1) {
6029 LHS = Op1;
6030 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006031 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006032 } else if (Op1.getOpcode() == ISD::Constant) {
6033 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6034 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006035 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6036 LHS = AndLHS.getOperand(0);
6037 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006038 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006039 }
Evan Cheng0488db92007-09-25 01:57:46 +00006040
Evan Chengd40d03e2010-01-06 19:38:29 +00006041 if (LHS.getNode()) {
6042 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6043 // instruction. Since the shift amount is in-range-or-undefined, we know
6044 // that doing a bittest on the i16 value is ok. We extend to i32 because
6045 // the encoding for the i16 version is larger than the i32 version.
6046 if (LHS.getValueType() == MVT::i8)
6047 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006048
Evan Chengd40d03e2010-01-06 19:38:29 +00006049 // If the operand types disagree, extend the shift amount to match. Since
6050 // BT ignores high bits (like shifts) we can use anyextend.
6051 if (LHS.getValueType() != RHS.getValueType())
6052 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006053
Evan Chengd40d03e2010-01-06 19:38:29 +00006054 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6055 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6056 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6057 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006058 }
6059
Evan Cheng54de3ea2010-01-05 06:52:31 +00006060 return SDValue();
6061}
6062
6063SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6064 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6065 SDValue Op0 = Op.getOperand(0);
6066 SDValue Op1 = Op.getOperand(1);
6067 DebugLoc dl = Op.getDebugLoc();
6068 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6069
6070 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006071 // Lower (X & (1 << N)) == 0 to BT(X, N).
6072 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6073 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6074 if (Op0.getOpcode() == ISD::AND &&
6075 Op0.hasOneUse() &&
6076 Op1.getOpcode() == ISD::Constant &&
6077 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6078 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6079 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6080 if (NewSetCC.getNode())
6081 return NewSetCC;
6082 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006083
Evan Cheng2c755ba2010-02-27 07:36:59 +00006084 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6085 if (Op0.getOpcode() == X86ISD::SETCC &&
6086 Op1.getOpcode() == ISD::Constant &&
6087 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6088 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6089 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6090 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6091 bool Invert = (CC == ISD::SETNE) ^
6092 cast<ConstantSDNode>(Op1)->isNullValue();
6093 if (Invert)
6094 CCode = X86::GetOppositeBranchCondition(CCode);
6095 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6096 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6097 }
6098
Chris Lattnere55484e2008-12-25 05:34:37 +00006099 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6100 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006101 if (X86CC == X86::COND_INVALID)
6102 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006103
Dan Gohman31125812009-03-07 01:58:32 +00006104 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006105
6106 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006107 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006108 return DAG.getNode(ISD::AND, dl, MVT::i8,
6109 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6110 DAG.getConstant(X86CC, MVT::i8), Cond),
6111 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006112
Owen Anderson825b72b2009-08-11 20:47:22 +00006113 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6114 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006115}
6116
Dan Gohman475871a2008-07-27 21:46:04 +00006117SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6118 SDValue Cond;
6119 SDValue Op0 = Op.getOperand(0);
6120 SDValue Op1 = Op.getOperand(1);
6121 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006122 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006123 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6124 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006125 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006126
6127 if (isFP) {
6128 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006129 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006130 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6131 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006132 bool Swap = false;
6133
6134 switch (SetCCOpcode) {
6135 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006136 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006137 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006138 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006139 case ISD::SETGT: Swap = true; // Fallthrough
6140 case ISD::SETLT:
6141 case ISD::SETOLT: SSECC = 1; break;
6142 case ISD::SETOGE:
6143 case ISD::SETGE: Swap = true; // Fallthrough
6144 case ISD::SETLE:
6145 case ISD::SETOLE: SSECC = 2; break;
6146 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006147 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006148 case ISD::SETNE: SSECC = 4; break;
6149 case ISD::SETULE: Swap = true;
6150 case ISD::SETUGE: SSECC = 5; break;
6151 case ISD::SETULT: Swap = true;
6152 case ISD::SETUGT: SSECC = 6; break;
6153 case ISD::SETO: SSECC = 7; break;
6154 }
6155 if (Swap)
6156 std::swap(Op0, Op1);
6157
Nate Begemanfb8ead02008-07-25 19:05:58 +00006158 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006159 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006160 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006161 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006162 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6163 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006164 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006165 }
6166 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006167 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6169 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006170 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006171 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006172 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006173 }
6174 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006175 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006177
Nate Begeman30a0de92008-07-17 16:51:19 +00006178 // We are handling one of the integer comparisons here. Since SSE only has
6179 // GT and EQ comparisons for integer, swapping operands and multiple
6180 // operations may be required for some comparisons.
6181 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6182 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006183
Owen Anderson825b72b2009-08-11 20:47:22 +00006184 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006185 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 case MVT::v8i8:
6187 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6188 case MVT::v4i16:
6189 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6190 case MVT::v2i32:
6191 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6192 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006194
Nate Begeman30a0de92008-07-17 16:51:19 +00006195 switch (SetCCOpcode) {
6196 default: break;
6197 case ISD::SETNE: Invert = true;
6198 case ISD::SETEQ: Opc = EQOpc; break;
6199 case ISD::SETLT: Swap = true;
6200 case ISD::SETGT: Opc = GTOpc; break;
6201 case ISD::SETGE: Swap = true;
6202 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6203 case ISD::SETULT: Swap = true;
6204 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6205 case ISD::SETUGE: Swap = true;
6206 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6207 }
6208 if (Swap)
6209 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006210
Nate Begeman30a0de92008-07-17 16:51:19 +00006211 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6212 // bits of the inputs before performing those operations.
6213 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006214 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006215 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6216 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006217 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006218 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6219 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006220 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6221 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006223
Dale Johannesenace16102009-02-03 19:33:06 +00006224 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006225
6226 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006227 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006228 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006229
Nate Begeman30a0de92008-07-17 16:51:19 +00006230 return Result;
6231}
Evan Cheng0488db92007-09-25 01:57:46 +00006232
Evan Cheng370e5342008-12-03 08:38:43 +00006233// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006234static bool isX86LogicalCmp(SDValue Op) {
6235 unsigned Opc = Op.getNode()->getOpcode();
6236 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6237 return true;
6238 if (Op.getResNo() == 1 &&
6239 (Opc == X86ISD::ADD ||
6240 Opc == X86ISD::SUB ||
6241 Opc == X86ISD::SMUL ||
6242 Opc == X86ISD::UMUL ||
6243 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006244 Opc == X86ISD::DEC ||
6245 Opc == X86ISD::OR ||
6246 Opc == X86ISD::XOR ||
6247 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006248 return true;
6249
6250 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006251}
6252
Dan Gohman475871a2008-07-27 21:46:04 +00006253SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006254 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006255 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006256 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006257 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006258
Dan Gohman1a492952009-10-20 16:22:37 +00006259 if (Cond.getOpcode() == ISD::SETCC) {
6260 SDValue NewCond = LowerSETCC(Cond, DAG);
6261 if (NewCond.getNode())
6262 Cond = NewCond;
6263 }
Evan Cheng734503b2006-09-11 02:19:56 +00006264
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006265 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6266 SDValue Op1 = Op.getOperand(1);
6267 SDValue Op2 = Op.getOperand(2);
6268 if (Cond.getOpcode() == X86ISD::SETCC &&
6269 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6270 SDValue Cmp = Cond.getOperand(1);
6271 if (Cmp.getOpcode() == X86ISD::CMP) {
6272 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6273 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6274 ConstantSDNode *RHSC =
6275 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6276 if (N1C && N1C->isAllOnesValue() &&
6277 N2C && N2C->isNullValue() &&
6278 RHSC && RHSC->isNullValue()) {
6279 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006280 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006281 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6282 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6283 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6284 }
6285 }
6286 }
6287
Evan Chengad9c0a32009-12-15 00:53:42 +00006288 // Look pass (and (setcc_carry (cmp ...)), 1).
6289 if (Cond.getOpcode() == ISD::AND &&
6290 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6291 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6292 if (C && C->getAPIntValue() == 1)
6293 Cond = Cond.getOperand(0);
6294 }
6295
Evan Cheng3f41d662007-10-08 22:16:29 +00006296 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6297 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006298 if (Cond.getOpcode() == X86ISD::SETCC ||
6299 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006300 CC = Cond.getOperand(0);
6301
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006303 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006304 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006305
Evan Cheng3f41d662007-10-08 22:16:29 +00006306 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006307 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006308 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006309 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Chris Lattnerd1980a52009-03-12 06:52:53 +00006311 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6312 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006313 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006314 addTest = false;
6315 }
6316 }
6317
6318 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006319 // Look pass the truncate.
6320 if (Cond.getOpcode() == ISD::TRUNCATE)
6321 Cond = Cond.getOperand(0);
6322
6323 // We know the result of AND is compared against zero. Try to match
6324 // it to BT.
6325 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6326 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6327 if (NewSetCC.getNode()) {
6328 CC = NewSetCC.getOperand(0);
6329 Cond = NewSetCC.getOperand(1);
6330 addTest = false;
6331 }
6332 }
6333 }
6334
6335 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006337 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006338 }
6339
Evan Cheng0488db92007-09-25 01:57:46 +00006340 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6341 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006342 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6343 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006344 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006345}
6346
Evan Cheng370e5342008-12-03 08:38:43 +00006347// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6348// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6349// from the AND / OR.
6350static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6351 Opc = Op.getOpcode();
6352 if (Opc != ISD::OR && Opc != ISD::AND)
6353 return false;
6354 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6355 Op.getOperand(0).hasOneUse() &&
6356 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6357 Op.getOperand(1).hasOneUse());
6358}
6359
Evan Cheng961d6d42009-02-02 08:19:07 +00006360// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6361// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006362static bool isXor1OfSetCC(SDValue Op) {
6363 if (Op.getOpcode() != ISD::XOR)
6364 return false;
6365 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6366 if (N1C && N1C->getAPIntValue() == 1) {
6367 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6368 Op.getOperand(0).hasOneUse();
6369 }
6370 return false;
6371}
6372
Dan Gohman475871a2008-07-27 21:46:04 +00006373SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006374 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue Chain = Op.getOperand(0);
6376 SDValue Cond = Op.getOperand(1);
6377 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006378 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006379 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006380
Dan Gohman1a492952009-10-20 16:22:37 +00006381 if (Cond.getOpcode() == ISD::SETCC) {
6382 SDValue NewCond = LowerSETCC(Cond, DAG);
6383 if (NewCond.getNode())
6384 Cond = NewCond;
6385 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006386#if 0
6387 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006388 else if (Cond.getOpcode() == X86ISD::ADD ||
6389 Cond.getOpcode() == X86ISD::SUB ||
6390 Cond.getOpcode() == X86ISD::SMUL ||
6391 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006392 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006393#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006394
Evan Chengad9c0a32009-12-15 00:53:42 +00006395 // Look pass (and (setcc_carry (cmp ...)), 1).
6396 if (Cond.getOpcode() == ISD::AND &&
6397 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6398 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6399 if (C && C->getAPIntValue() == 1)
6400 Cond = Cond.getOperand(0);
6401 }
6402
Evan Cheng3f41d662007-10-08 22:16:29 +00006403 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6404 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006405 if (Cond.getOpcode() == X86ISD::SETCC ||
6406 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006407 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006408
Dan Gohman475871a2008-07-27 21:46:04 +00006409 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006410 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006411 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006412 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006413 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006414 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006415 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006416 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006417 default: break;
6418 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006419 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006420 // These can only come from an arithmetic instruction with overflow,
6421 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006422 Cond = Cond.getNode()->getOperand(1);
6423 addTest = false;
6424 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006425 }
Evan Cheng0488db92007-09-25 01:57:46 +00006426 }
Evan Cheng370e5342008-12-03 08:38:43 +00006427 } else {
6428 unsigned CondOpc;
6429 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6430 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006431 if (CondOpc == ISD::OR) {
6432 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6433 // two branches instead of an explicit OR instruction with a
6434 // separate test.
6435 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006436 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006437 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006438 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006439 Chain, Dest, CC, Cmp);
6440 CC = Cond.getOperand(1).getOperand(0);
6441 Cond = Cmp;
6442 addTest = false;
6443 }
6444 } else { // ISD::AND
6445 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6446 // two branches instead of an explicit AND instruction with a
6447 // separate test. However, we only do this if this block doesn't
6448 // have a fall-through edge, because this requires an explicit
6449 // jmp when the condition is false.
6450 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006451 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006452 Op.getNode()->hasOneUse()) {
6453 X86::CondCode CCode =
6454 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6455 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006456 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006457 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6458 // Look for an unconditional branch following this conditional branch.
6459 // We need this because we need to reverse the successors in order
6460 // to implement FCMP_OEQ.
6461 if (User.getOpcode() == ISD::BR) {
6462 SDValue FalseBB = User.getOperand(1);
6463 SDValue NewBR =
6464 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6465 assert(NewBR == User);
6466 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006467
Dale Johannesene4d209d2009-02-03 20:21:25 +00006468 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006469 Chain, Dest, CC, Cmp);
6470 X86::CondCode CCode =
6471 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6472 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006473 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006474 Cond = Cmp;
6475 addTest = false;
6476 }
6477 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006478 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006479 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6480 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6481 // It should be transformed during dag combiner except when the condition
6482 // is set by a arithmetics with overflow node.
6483 X86::CondCode CCode =
6484 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6485 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006486 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006487 Cond = Cond.getOperand(0).getOperand(1);
6488 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006489 }
Evan Cheng0488db92007-09-25 01:57:46 +00006490 }
6491
6492 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006493 // Look pass the truncate.
6494 if (Cond.getOpcode() == ISD::TRUNCATE)
6495 Cond = Cond.getOperand(0);
6496
6497 // We know the result of AND is compared against zero. Try to match
6498 // it to BT.
6499 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6500 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6501 if (NewSetCC.getNode()) {
6502 CC = NewSetCC.getOperand(0);
6503 Cond = NewSetCC.getOperand(1);
6504 addTest = false;
6505 }
6506 }
6507 }
6508
6509 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006511 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006512 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006514 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006515}
6516
Anton Korobeynikove060b532007-04-17 19:34:00 +00006517
6518// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6519// Calls to _alloca is needed to probe the stack when allocating more than 4k
6520// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6521// that the guard pages used by the OS virtual memory manager are allocated in
6522// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006523SDValue
6524X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006525 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006526 assert(Subtarget->isTargetCygMing() &&
6527 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006528 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006529
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006530 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006531 SDValue Chain = Op.getOperand(0);
6532 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006533 // FIXME: Ensure alignment here
6534
Dan Gohman475871a2008-07-27 21:46:04 +00006535 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006536
Owen Andersone50ed302009-08-10 22:56:29 +00006537 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006538 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006539
Dale Johannesendd64c412009-02-04 00:33:20 +00006540 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006541 Flag = Chain.getValue(1);
6542
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006543 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006544
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006545 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6546 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006547
Dale Johannesendd64c412009-02-04 00:33:20 +00006548 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006549
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006552}
6553
Dan Gohman475871a2008-07-27 21:46:04 +00006554SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006555X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006556 SDValue Chain,
6557 SDValue Dst, SDValue Src,
6558 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006559 bool isVolatile,
Bill Wendling6f287b22008-09-30 21:22:07 +00006560 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006561 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006562 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563
Bill Wendling6f287b22008-09-30 21:22:07 +00006564 // If not DWORD aligned or size is more than the threshold, call the library.
6565 // The libc version is likely to be faster for these cases. It can use the
6566 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006567 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006568 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006569 ConstantSize->getZExtValue() >
6570 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006572
6573 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006574 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006575
Bill Wendling6158d842008-10-01 00:59:58 +00006576 if (const char *bzeroEntry = V &&
6577 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006578 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006579 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006580 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006581 TargetLowering::ArgListEntry Entry;
6582 Entry.Node = Dst;
6583 Entry.Ty = IntPtrTy;
6584 Args.push_back(Entry);
6585 Entry.Node = Size;
6586 Args.push_back(Entry);
6587 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006588 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6589 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006590 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006591 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006592 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006593 }
6594
Dan Gohman707e0182008-04-12 04:36:06 +00006595 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006596 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006597 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006598
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006599 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006600 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006601 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006603 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 unsigned BytesLeft = 0;
6605 bool TwoRepStos = false;
6606 if (ValC) {
6607 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006608 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006609
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610 // If the value is a constant, then we can potentially use larger sets.
6611 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006612 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006614 ValReg = X86::AX;
6615 Val = (Val << 8) | Val;
6616 break;
6617 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006619 ValReg = X86::EAX;
6620 Val = (Val << 8) | Val;
6621 Val = (Val << 16) | Val;
6622 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006624 ValReg = X86::RAX;
6625 Val = (Val << 32) | Val;
6626 }
6627 break;
6628 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006630 ValReg = X86::AL;
6631 Count = DAG.getIntPtrConstant(SizeVal);
6632 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006633 }
6634
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006636 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006637 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6638 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006639 }
6640
Dale Johannesen0f502f62009-02-03 22:26:09 +00006641 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006642 InFlag);
6643 InFlag = Chain.getValue(1);
6644 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006646 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006647 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006649 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006650
Scott Michelfdc40a02009-02-17 22:15:04 +00006651 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006652 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006653 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006654 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006655 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006656 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006657 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006659
Owen Anderson825b72b2009-08-11 20:47:22 +00006660 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006661 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6662 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006663
Evan Cheng0db9fe62006-04-25 20:13:52 +00006664 if (TwoRepStos) {
6665 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006666 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006667 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006668 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6670 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006671 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006672 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006673 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006674 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006675 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6676 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006678 // Handle the last 1 - 7 bytes.
6679 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006680 EVT AddrVT = Dst.getValueType();
6681 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006682
Dale Johannesen0f502f62009-02-03 22:26:09 +00006683 Chain = DAG.getMemset(Chain, dl,
6684 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006685 DAG.getConstant(Offset, AddrVT)),
6686 Src,
6687 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006688 Align, isVolatile, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006689 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006690
Dan Gohman707e0182008-04-12 04:36:06 +00006691 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006692 return Chain;
6693}
Evan Cheng11e15b32006-04-03 20:53:28 +00006694
Dan Gohman475871a2008-07-27 21:46:04 +00006695SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006696X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006697 SDValue Chain, SDValue Dst, SDValue Src,
6698 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006699 bool isVolatile, bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006700 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006702 // This requires the copy size to be a constant, preferrably
6703 // within a subtarget-specific limit.
6704 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6705 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006706 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006707 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006708 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006709 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006710
Evan Cheng1887c1c2008-08-21 21:00:15 +00006711 /// If not DWORD aligned, call the library.
6712 if ((Align & 3) != 0)
6713 return SDValue();
6714
6715 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006717 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719
Duncan Sands83ec4b62008-06-06 12:08:01 +00006720 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006721 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006722 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006723 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006724
Dan Gohman475871a2008-07-27 21:46:04 +00006725 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006726 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006727 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006728 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006730 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Evan Chengc3b0c342010-04-08 07:37:57 +00006731 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006732 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006734 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006735 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006736 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737 InFlag = Chain.getValue(1);
6738
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006740 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6741 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6742 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743
Dan Gohman475871a2008-07-27 21:46:04 +00006744 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006745 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006746 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006747 // Handle the last 1 - 7 bytes.
6748 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006749 EVT DstVT = Dst.getValueType();
6750 EVT SrcVT = Src.getValueType();
6751 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006752 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006753 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006754 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006755 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006756 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006757 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006758 Align, isVolatile, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006759 DstSV, DstSVOff + Offset,
6760 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006761 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006764 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765}
6766
Dan Gohman475871a2008-07-27 21:46:04 +00006767SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006768 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006769 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006770
Evan Cheng25ab6902006-09-08 06:48:29 +00006771 if (!Subtarget->is64Bit()) {
6772 // vastart just stores the address of the VarArgsFrameIndex slot into the
6773 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006775 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6776 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006777 }
6778
6779 // __va_list_tag:
6780 // gp_offset (0 - 6 * 8)
6781 // fp_offset (48 - 48 + 8 * 16)
6782 // overflow_arg_area (point to parameters coming in memory).
6783 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006784 SmallVector<SDValue, 8> MemOps;
6785 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006786 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006788 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6789 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006790 MemOps.push_back(Store);
6791
6792 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006793 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 FIN, DAG.getIntPtrConstant(4));
6795 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006797 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006798 MemOps.push_back(Store);
6799
6800 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006801 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006802 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006803 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006804 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6805 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006806 MemOps.push_back(Store);
6807
6808 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006809 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006810 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006811 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006812 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6813 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006814 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006816 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817}
6818
Dan Gohman475871a2008-07-27 21:46:04 +00006819SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006820 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6821 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006822 SDValue Chain = Op.getOperand(0);
6823 SDValue SrcPtr = Op.getOperand(1);
6824 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006825
Chris Lattner75361b62010-04-07 22:58:41 +00006826 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006827 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006828}
6829
Dan Gohman475871a2008-07-27 21:46:04 +00006830SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006831 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006832 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006833 SDValue Chain = Op.getOperand(0);
6834 SDValue DstPtr = Op.getOperand(1);
6835 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006836 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6837 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006838 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006839
Dale Johannesendd64c412009-02-04 00:33:20 +00006840 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006841 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6842 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006843}
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845SDValue
6846X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006847 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006848 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006850 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006851 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 case Intrinsic::x86_sse_comieq_ss:
6853 case Intrinsic::x86_sse_comilt_ss:
6854 case Intrinsic::x86_sse_comile_ss:
6855 case Intrinsic::x86_sse_comigt_ss:
6856 case Intrinsic::x86_sse_comige_ss:
6857 case Intrinsic::x86_sse_comineq_ss:
6858 case Intrinsic::x86_sse_ucomieq_ss:
6859 case Intrinsic::x86_sse_ucomilt_ss:
6860 case Intrinsic::x86_sse_ucomile_ss:
6861 case Intrinsic::x86_sse_ucomigt_ss:
6862 case Intrinsic::x86_sse_ucomige_ss:
6863 case Intrinsic::x86_sse_ucomineq_ss:
6864 case Intrinsic::x86_sse2_comieq_sd:
6865 case Intrinsic::x86_sse2_comilt_sd:
6866 case Intrinsic::x86_sse2_comile_sd:
6867 case Intrinsic::x86_sse2_comigt_sd:
6868 case Intrinsic::x86_sse2_comige_sd:
6869 case Intrinsic::x86_sse2_comineq_sd:
6870 case Intrinsic::x86_sse2_ucomieq_sd:
6871 case Intrinsic::x86_sse2_ucomilt_sd:
6872 case Intrinsic::x86_sse2_ucomile_sd:
6873 case Intrinsic::x86_sse2_ucomigt_sd:
6874 case Intrinsic::x86_sse2_ucomige_sd:
6875 case Intrinsic::x86_sse2_ucomineq_sd: {
6876 unsigned Opc = 0;
6877 ISD::CondCode CC = ISD::SETCC_INVALID;
6878 switch (IntNo) {
6879 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006880 case Intrinsic::x86_sse_comieq_ss:
6881 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::COMI;
6883 CC = ISD::SETEQ;
6884 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006885 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006886 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 Opc = X86ISD::COMI;
6888 CC = ISD::SETLT;
6889 break;
6890 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 Opc = X86ISD::COMI;
6893 CC = ISD::SETLE;
6894 break;
6895 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006896 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 Opc = X86ISD::COMI;
6898 CC = ISD::SETGT;
6899 break;
6900 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006901 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 Opc = X86ISD::COMI;
6903 CC = ISD::SETGE;
6904 break;
6905 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006906 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006907 Opc = X86ISD::COMI;
6908 CC = ISD::SETNE;
6909 break;
6910 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006911 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 Opc = X86ISD::UCOMI;
6913 CC = ISD::SETEQ;
6914 break;
6915 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006916 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917 Opc = X86ISD::UCOMI;
6918 CC = ISD::SETLT;
6919 break;
6920 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 Opc = X86ISD::UCOMI;
6923 CC = ISD::SETLE;
6924 break;
6925 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006926 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 Opc = X86ISD::UCOMI;
6928 CC = ISD::SETGT;
6929 break;
6930 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006931 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006932 Opc = X86ISD::UCOMI;
6933 CC = ISD::SETGE;
6934 break;
6935 case Intrinsic::x86_sse_ucomineq_ss:
6936 case Intrinsic::x86_sse2_ucomineq_sd:
6937 Opc = X86ISD::UCOMI;
6938 CC = ISD::SETNE;
6939 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006940 }
Evan Cheng734503b2006-09-11 02:19:56 +00006941
Dan Gohman475871a2008-07-27 21:46:04 +00006942 SDValue LHS = Op.getOperand(1);
6943 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006944 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006945 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6947 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6948 DAG.getConstant(X86CC, MVT::i8), Cond);
6949 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006950 }
Eric Christopher71c67532009-07-29 00:28:05 +00006951 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006952 // an integer value, not just an instruction so lower it to the ptest
6953 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006954 case Intrinsic::x86_sse41_ptestz:
6955 case Intrinsic::x86_sse41_ptestc:
6956 case Intrinsic::x86_sse41_ptestnzc:{
6957 unsigned X86CC = 0;
6958 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006959 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006960 case Intrinsic::x86_sse41_ptestz:
6961 // ZF = 1
6962 X86CC = X86::COND_E;
6963 break;
6964 case Intrinsic::x86_sse41_ptestc:
6965 // CF = 1
6966 X86CC = X86::COND_B;
6967 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006968 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006969 // ZF and CF = 0
6970 X86CC = X86::COND_A;
6971 break;
6972 }
Eric Christopherfd179292009-08-27 18:07:15 +00006973
Eric Christopher71c67532009-07-29 00:28:05 +00006974 SDValue LHS = Op.getOperand(1);
6975 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6977 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6978 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6979 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006980 }
Evan Cheng5759f972008-05-04 09:15:50 +00006981
6982 // Fix vector shift instructions where the last operand is a non-immediate
6983 // i32 value.
6984 case Intrinsic::x86_sse2_pslli_w:
6985 case Intrinsic::x86_sse2_pslli_d:
6986 case Intrinsic::x86_sse2_pslli_q:
6987 case Intrinsic::x86_sse2_psrli_w:
6988 case Intrinsic::x86_sse2_psrli_d:
6989 case Intrinsic::x86_sse2_psrli_q:
6990 case Intrinsic::x86_sse2_psrai_w:
6991 case Intrinsic::x86_sse2_psrai_d:
6992 case Intrinsic::x86_mmx_pslli_w:
6993 case Intrinsic::x86_mmx_pslli_d:
6994 case Intrinsic::x86_mmx_pslli_q:
6995 case Intrinsic::x86_mmx_psrli_w:
6996 case Intrinsic::x86_mmx_psrli_d:
6997 case Intrinsic::x86_mmx_psrli_q:
6998 case Intrinsic::x86_mmx_psrai_w:
6999 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007000 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007001 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007002 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007003
7004 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007005 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007006 switch (IntNo) {
7007 case Intrinsic::x86_sse2_pslli_w:
7008 NewIntNo = Intrinsic::x86_sse2_psll_w;
7009 break;
7010 case Intrinsic::x86_sse2_pslli_d:
7011 NewIntNo = Intrinsic::x86_sse2_psll_d;
7012 break;
7013 case Intrinsic::x86_sse2_pslli_q:
7014 NewIntNo = Intrinsic::x86_sse2_psll_q;
7015 break;
7016 case Intrinsic::x86_sse2_psrli_w:
7017 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7018 break;
7019 case Intrinsic::x86_sse2_psrli_d:
7020 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7021 break;
7022 case Intrinsic::x86_sse2_psrli_q:
7023 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7024 break;
7025 case Intrinsic::x86_sse2_psrai_w:
7026 NewIntNo = Intrinsic::x86_sse2_psra_w;
7027 break;
7028 case Intrinsic::x86_sse2_psrai_d:
7029 NewIntNo = Intrinsic::x86_sse2_psra_d;
7030 break;
7031 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007033 switch (IntNo) {
7034 case Intrinsic::x86_mmx_pslli_w:
7035 NewIntNo = Intrinsic::x86_mmx_psll_w;
7036 break;
7037 case Intrinsic::x86_mmx_pslli_d:
7038 NewIntNo = Intrinsic::x86_mmx_psll_d;
7039 break;
7040 case Intrinsic::x86_mmx_pslli_q:
7041 NewIntNo = Intrinsic::x86_mmx_psll_q;
7042 break;
7043 case Intrinsic::x86_mmx_psrli_w:
7044 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7045 break;
7046 case Intrinsic::x86_mmx_psrli_d:
7047 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7048 break;
7049 case Intrinsic::x86_mmx_psrli_q:
7050 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7051 break;
7052 case Intrinsic::x86_mmx_psrai_w:
7053 NewIntNo = Intrinsic::x86_mmx_psra_w;
7054 break;
7055 case Intrinsic::x86_mmx_psrai_d:
7056 NewIntNo = Intrinsic::x86_mmx_psra_d;
7057 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007058 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007059 }
7060 break;
7061 }
7062 }
Mon P Wangefa42202009-09-03 19:56:25 +00007063
7064 // The vector shift intrinsics with scalars uses 32b shift amounts but
7065 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7066 // to be zero.
7067 SDValue ShOps[4];
7068 ShOps[0] = ShAmt;
7069 ShOps[1] = DAG.getConstant(0, MVT::i32);
7070 if (ShAmtVT == MVT::v4i32) {
7071 ShOps[2] = DAG.getUNDEF(MVT::i32);
7072 ShOps[3] = DAG.getUNDEF(MVT::i32);
7073 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7074 } else {
7075 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7076 }
7077
Owen Andersone50ed302009-08-10 22:56:29 +00007078 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007079 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007082 Op.getOperand(1), ShAmt);
7083 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007084 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007085}
Evan Cheng72261582005-12-20 06:22:03 +00007086
Dan Gohman475871a2008-07-27 21:46:04 +00007087SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007088 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007089 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007090
7091 if (Depth > 0) {
7092 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7093 SDValue Offset =
7094 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007096 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007097 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007098 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007099 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007100 }
7101
7102 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007104 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007105 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007106}
7107
Dan Gohman475871a2008-07-27 21:46:04 +00007108SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007109 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7110 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007111 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007112 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007113 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7114 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007115 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007116 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007117 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7118 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007119 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007120}
7121
Dan Gohman475871a2008-07-27 21:46:04 +00007122SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007123 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007124 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007125}
7126
Dan Gohman475871a2008-07-27 21:46:04 +00007127SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007128{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007129 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007130 SDValue Chain = Op.getOperand(0);
7131 SDValue Offset = Op.getOperand(1);
7132 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007133 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007134
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007135 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7136 getPointerTy());
7137 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007138
Dale Johannesene4d209d2009-02-03 20:21:25 +00007139 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007140 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007141 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007142 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007143 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007144 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007145
Dale Johannesene4d209d2009-02-03 20:21:25 +00007146 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007148 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007149}
7150
Dan Gohman475871a2008-07-27 21:46:04 +00007151SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007152 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007153 SDValue Root = Op.getOperand(0);
7154 SDValue Trmp = Op.getOperand(1); // trampoline
7155 SDValue FPtr = Op.getOperand(2); // nested function
7156 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007157 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007158
Dan Gohman69de1932008-02-06 22:27:42 +00007159 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160
7161 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007162 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
7164 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007165 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7166 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007168 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7169 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007170
7171 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7172
7173 // Load the pointer to the nested function into R11.
7174 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007175 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007177 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007178
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7180 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007181 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7182 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007183
7184 // Load the 'nest' parameter value into R10.
7185 // R10 is specified in X86CallingConv.td
7186 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7188 DAG.getConstant(10, MVT::i64));
7189 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007190 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007191
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7193 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007194 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7195 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007196
7197 // Jump to the nested function.
7198 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7200 DAG.getConstant(20, MVT::i64));
7201 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007202 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007203
7204 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7206 DAG.getConstant(22, MVT::i64));
7207 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007208 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007209
Dan Gohman475871a2008-07-27 21:46:04 +00007210 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007211 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007212 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007214 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007216 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007217 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218
7219 switch (CC) {
7220 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007221 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007222 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223 case CallingConv::X86_StdCall: {
7224 // Pass 'nest' parameter in ECX.
7225 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007226 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007227
7228 // Check that ECX wasn't needed by an 'inreg' parameter.
7229 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007230 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231
Chris Lattner58d74912008-03-12 17:45:29 +00007232 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233 unsigned InRegCount = 0;
7234 unsigned Idx = 1;
7235
7236 for (FunctionType::param_iterator I = FTy->param_begin(),
7237 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007238 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007239 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007240 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007241
7242 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007243 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244 }
7245 }
7246 break;
7247 }
7248 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007249 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007250 // Pass 'nest' parameter in EAX.
7251 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007252 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007253 break;
7254 }
7255
Dan Gohman475871a2008-07-27 21:46:04 +00007256 SDValue OutChains[4];
7257 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7260 DAG.getConstant(10, MVT::i32));
7261 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262
Chris Lattnera62fe662010-02-05 19:20:30 +00007263 // This is storing the opcode for MOV32ri.
7264 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007265 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007266 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007268 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7271 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007272 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7273 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007274
Chris Lattnera62fe662010-02-05 19:20:30 +00007275 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007276 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7277 DAG.getConstant(5, MVT::i32));
7278 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007279 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007280
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7282 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007283 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7284 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007285
Dan Gohman475871a2008-07-27 21:46:04 +00007286 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007289 }
7290}
7291
Dan Gohman475871a2008-07-27 21:46:04 +00007292SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007293 /*
7294 The rounding mode is in bits 11:10 of FPSR, and has the following
7295 settings:
7296 00 Round to nearest
7297 01 Round to -inf
7298 10 Round to +inf
7299 11 Round to 0
7300
7301 FLT_ROUNDS, on the other hand, expects the following:
7302 -1 Undefined
7303 0 Round to 0
7304 1 Round to nearest
7305 2 Round to +inf
7306 3 Round to -inf
7307
7308 To perform the conversion, we do:
7309 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7310 */
7311
7312 MachineFunction &MF = DAG.getMachineFunction();
7313 const TargetMachine &TM = MF.getTarget();
7314 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7315 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007316 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007317 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007318
7319 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007320 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007322
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007324 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007325
7326 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007327 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7328 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007329
7330 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007331 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 DAG.getNode(ISD::SRL, dl, MVT::i16,
7333 DAG.getNode(ISD::AND, dl, MVT::i16,
7334 CWD, DAG.getConstant(0x800, MVT::i16)),
7335 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007336 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 DAG.getNode(ISD::SRL, dl, MVT::i16,
7338 DAG.getNode(ISD::AND, dl, MVT::i16,
7339 CWD, DAG.getConstant(0x400, MVT::i16)),
7340 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007341
Dan Gohman475871a2008-07-27 21:46:04 +00007342 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 DAG.getNode(ISD::AND, dl, MVT::i16,
7344 DAG.getNode(ISD::ADD, dl, MVT::i16,
7345 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7346 DAG.getConstant(1, MVT::i16)),
7347 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007348
7349
Duncan Sands83ec4b62008-06-06 12:08:01 +00007350 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007351 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007352}
7353
Dan Gohman475871a2008-07-27 21:46:04 +00007354SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007355 EVT VT = Op.getValueType();
7356 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007357 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007358 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007359
7360 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007362 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007365 }
Evan Cheng18efe262007-12-14 02:13:44 +00007366
Evan Cheng152804e2007-12-14 08:30:15 +00007367 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007370
7371 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007372 SDValue Ops[] = {
7373 Op,
7374 DAG.getConstant(NumBits+NumBits-1, OpVT),
7375 DAG.getConstant(X86::COND_E, MVT::i8),
7376 Op.getValue(1)
7377 };
7378 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007379
7380 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007382
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 if (VT == MVT::i8)
7384 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007385 return Op;
7386}
7387
Dan Gohman475871a2008-07-27 21:46:04 +00007388SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007389 EVT VT = Op.getValueType();
7390 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007391 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007392 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007393
7394 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 if (VT == MVT::i8) {
7396 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007398 }
Evan Cheng152804e2007-12-14 08:30:15 +00007399
7400 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007403
7404 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007405 SDValue Ops[] = {
7406 Op,
7407 DAG.getConstant(NumBits, OpVT),
7408 DAG.getConstant(X86::COND_E, MVT::i8),
7409 Op.getValue(1)
7410 };
7411 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007412
Owen Anderson825b72b2009-08-11 20:47:22 +00007413 if (VT == MVT::i8)
7414 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007415 return Op;
7416}
7417
Mon P Wangaf9b9522008-12-18 21:42:19 +00007418SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007419 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007421 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007422
Mon P Wangaf9b9522008-12-18 21:42:19 +00007423 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7424 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7425 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7426 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7427 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7428 //
7429 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7430 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7431 // return AloBlo + AloBhi + AhiBlo;
7432
7433 SDValue A = Op.getOperand(0);
7434 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7438 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7441 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007444 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007447 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007450 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007451 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7453 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7456 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007457 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7458 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007459 return Res;
7460}
7461
7462
Bill Wendling74c37652008-12-09 22:08:41 +00007463SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7464 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7465 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007466 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7467 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007468 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007469 SDValue LHS = N->getOperand(0);
7470 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007471 unsigned BaseOp = 0;
7472 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007473 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007474
7475 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007476 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007477 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007478 // A subtract of one will be selected as a INC. Note that INC doesn't
7479 // set CF, so we can't do this for UADDO.
7480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7481 if (C->getAPIntValue() == 1) {
7482 BaseOp = X86ISD::INC;
7483 Cond = X86::COND_O;
7484 break;
7485 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007486 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007487 Cond = X86::COND_O;
7488 break;
7489 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007490 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007491 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007492 break;
7493 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007494 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7495 // set CF, so we can't do this for USUBO.
7496 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7497 if (C->getAPIntValue() == 1) {
7498 BaseOp = X86ISD::DEC;
7499 Cond = X86::COND_O;
7500 break;
7501 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007502 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007503 Cond = X86::COND_O;
7504 break;
7505 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007506 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007507 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007508 break;
7509 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007510 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007511 Cond = X86::COND_O;
7512 break;
7513 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007514 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007515 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007516 break;
7517 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007518
Bill Wendling61edeb52008-12-02 01:06:39 +00007519 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007522
Bill Wendling61edeb52008-12-02 01:06:39 +00007523 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007526
Bill Wendling61edeb52008-12-02 01:06:39 +00007527 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7528 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007529}
7530
Dan Gohman475871a2008-07-27 21:46:04 +00007531SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007532 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007533 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007534 unsigned Reg = 0;
7535 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007537 default:
7538 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 case MVT::i8: Reg = X86::AL; size = 1; break;
7540 case MVT::i16: Reg = X86::AX; size = 2; break;
7541 case MVT::i32: Reg = X86::EAX; size = 4; break;
7542 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007543 assert(Subtarget->is64Bit() && "Node not type legal!");
7544 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007545 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007546 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007547 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007548 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007549 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007550 Op.getOperand(1),
7551 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007553 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007555 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007556 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007557 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007558 return cpOut;
7559}
7560
Duncan Sands1607f052008-12-01 11:39:25 +00007561SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007562 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007563 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007565 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007566 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007568 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7569 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007570 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7572 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007573 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007575 rdx.getValue(1)
7576 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007578}
7579
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007580SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7581 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007583 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007584 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007585 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007587 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007588 Node->getOperand(0),
7589 Node->getOperand(1), negOp,
7590 cast<AtomicSDNode>(Node)->getSrcValue(),
7591 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007592}
7593
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594/// LowerOperation - Provide custom lowering hooks for some operations.
7595///
Dan Gohman475871a2008-07-27 21:46:04 +00007596SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007598 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7600 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007601 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007602 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007603 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7604 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7605 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7606 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7607 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7608 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007609 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007610 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007611 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::SHL_PARTS:
7613 case ISD::SRA_PARTS:
7614 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7615 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007616 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007618 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 case ISD::FABS: return LowerFABS(Op, DAG);
7620 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007621 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007622 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007623 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007624 case ISD::SELECT: return LowerSELECT(Op, DAG);
7625 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007627 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007628 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007629 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007631 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7632 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007633 case ISD::FRAME_TO_ARGS_OFFSET:
7634 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007635 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007636 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007637 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007638 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007639 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7640 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007641 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007642 case ISD::SADDO:
7643 case ISD::UADDO:
7644 case ISD::SSUBO:
7645 case ISD::USUBO:
7646 case ISD::SMULO:
7647 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007648 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007649 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007650}
7651
Duncan Sands1607f052008-12-01 11:39:25 +00007652void X86TargetLowering::
7653ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7654 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007655 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007656 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007658
7659 SDValue Chain = Node->getOperand(0);
7660 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007662 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007664 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007665 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007667 SDValue Result =
7668 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7669 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007670 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007672 Results.push_back(Result.getValue(2));
7673}
7674
Duncan Sands126d9072008-07-04 11:47:58 +00007675/// ReplaceNodeResults - Replace a node with an illegal result type
7676/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007677void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7678 SmallVectorImpl<SDValue>&Results,
7679 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007680 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007681 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007682 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007683 assert(false && "Do not know how to custom type legalize this operation!");
7684 return;
7685 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007686 std::pair<SDValue,SDValue> Vals =
7687 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007688 SDValue FIST = Vals.first, StackSlot = Vals.second;
7689 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007690 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007691 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007692 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7693 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007694 }
7695 return;
7696 }
7697 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007699 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007702 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007704 eax.getValue(2));
7705 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7706 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007708 Results.push_back(edx.getValue(1));
7709 return;
7710 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007711 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007712 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007713 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007714 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7716 DAG.getConstant(0, MVT::i32));
7717 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7718 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007719 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7720 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007721 cpInL.getValue(1));
7722 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7724 DAG.getConstant(0, MVT::i32));
7725 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7726 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007727 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007728 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007729 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007730 swapInL.getValue(1));
7731 SDValue Ops[] = { swapInH.getValue(0),
7732 N->getOperand(1),
7733 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007735 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007736 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007738 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007740 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007742 Results.push_back(cpOutH.getValue(1));
7743 return;
7744 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007745 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7747 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007748 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007749 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7750 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007751 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007752 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7753 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007754 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007755 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7756 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007757 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007758 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7759 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007760 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007761 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7762 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007763 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007764 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7765 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007766 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007767}
7768
Evan Cheng72261582005-12-20 06:22:03 +00007769const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7770 switch (Opcode) {
7771 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007772 case X86ISD::BSF: return "X86ISD::BSF";
7773 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007774 case X86ISD::SHLD: return "X86ISD::SHLD";
7775 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007776 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007777 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007778 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007779 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007780 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007781 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007782 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7783 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7784 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007785 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007786 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007787 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007788 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007789 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007790 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007791 case X86ISD::COMI: return "X86ISD::COMI";
7792 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007793 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007794 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007795 case X86ISD::CMOV: return "X86ISD::CMOV";
7796 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007797 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007798 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7799 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007800 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007801 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007802 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007803 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007804 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007805 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7806 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007807 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007808 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007809 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007810 case X86ISD::FMAX: return "X86ISD::FMAX";
7811 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007812 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7813 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007814 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007815 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007816 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007817 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007818 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007819 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7820 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7822 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7823 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7824 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7825 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7826 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007827 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7828 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007829 case X86ISD::VSHL: return "X86ISD::VSHL";
7830 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007831 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7832 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7833 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7834 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7835 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7836 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7837 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7838 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7839 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7840 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007841 case X86ISD::ADD: return "X86ISD::ADD";
7842 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007843 case X86ISD::SMUL: return "X86ISD::SMUL";
7844 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007845 case X86ISD::INC: return "X86ISD::INC";
7846 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007847 case X86ISD::OR: return "X86ISD::OR";
7848 case X86ISD::XOR: return "X86ISD::XOR";
7849 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007850 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007851 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007852 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007853 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007854 }
7855}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007856
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857// isLegalAddressingMode - Return true if the addressing mode represented
7858// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007859bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860 const Type *Ty) const {
7861 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007862 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Chris Lattnerc9addb72007-03-30 23:15:24 +00007868 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007869 unsigned GVFlags =
7870 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007871
Chris Lattnerdfed4132009-07-10 07:38:24 +00007872 // If a reference to this global requires an extra load, we can't fold it.
7873 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007874 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007875
Chris Lattnerdfed4132009-07-10 07:38:24 +00007876 // If BaseGV requires a register for the PIC base, we cannot also have a
7877 // BaseReg specified.
7878 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007879 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007880
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007881 // If lower 4G is not available, then we must use rip-relative addressing.
7882 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7883 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Chris Lattnerc9addb72007-03-30 23:15:24 +00007886 switch (AM.Scale) {
7887 case 0:
7888 case 1:
7889 case 2:
7890 case 4:
7891 case 8:
7892 // These scales always work.
7893 break;
7894 case 3:
7895 case 5:
7896 case 9:
7897 // These scales are formed with basereg+scalereg. Only accept if there is
7898 // no basereg yet.
7899 if (AM.HasBaseReg)
7900 return false;
7901 break;
7902 default: // Other stuff never works.
7903 return false;
7904 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Chris Lattnerc9addb72007-03-30 23:15:24 +00007906 return true;
7907}
7908
7909
Evan Cheng2bd122c2007-10-26 01:56:11 +00007910bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007911 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007912 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007913 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7914 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007915 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007916 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007917 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007918}
7919
Owen Andersone50ed302009-08-10 22:56:29 +00007920bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007921 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007922 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007923 unsigned NumBits1 = VT1.getSizeInBits();
7924 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007925 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007926 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007927 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007928}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007929
Dan Gohman97121ba2009-04-08 00:15:30 +00007930bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007931 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007932 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007933}
7934
Owen Andersone50ed302009-08-10 22:56:29 +00007935bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007936 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007938}
7939
Owen Andersone50ed302009-08-10 22:56:29 +00007940bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007941 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007943}
7944
Evan Cheng60c07e12006-07-05 22:17:51 +00007945/// isShuffleMaskLegal - Targets can use this to indicate that they only
7946/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7947/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7948/// are assumed to be legal.
7949bool
Eric Christopherfd179292009-08-27 18:07:15 +00007950X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007951 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007952 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007953 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007954 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007955
Nate Begemana09008b2009-10-19 02:17:23 +00007956 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007957 return (VT.getVectorNumElements() == 2 ||
7958 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7959 isMOVLMask(M, VT) ||
7960 isSHUFPMask(M, VT) ||
7961 isPSHUFDMask(M, VT) ||
7962 isPSHUFHWMask(M, VT) ||
7963 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007964 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007965 isUNPCKLMask(M, VT) ||
7966 isUNPCKHMask(M, VT) ||
7967 isUNPCKL_v_undef_Mask(M, VT) ||
7968 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007969}
7970
Dan Gohman7d8143f2008-04-09 20:09:42 +00007971bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007972X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007973 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007974 unsigned NumElts = VT.getVectorNumElements();
7975 // FIXME: This collection of masks seems suspect.
7976 if (NumElts == 2)
7977 return true;
7978 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7979 return (isMOVLMask(Mask, VT) ||
7980 isCommutedMOVLMask(Mask, VT, true) ||
7981 isSHUFPMask(Mask, VT) ||
7982 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007983 }
7984 return false;
7985}
7986
7987//===----------------------------------------------------------------------===//
7988// X86 Scheduler Hooks
7989//===----------------------------------------------------------------------===//
7990
Mon P Wang63307c32008-05-05 19:05:59 +00007991// private utility function
7992MachineBasicBlock *
7993X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7994 MachineBasicBlock *MBB,
7995 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007996 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007997 unsigned LoadOpc,
7998 unsigned CXchgOpc,
7999 unsigned copyOpc,
8000 unsigned notOpc,
8001 unsigned EAXreg,
8002 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008003 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008004 // For the atomic bitwise operator, we generate
8005 // thisMBB:
8006 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008007 // ld t1 = [bitinstr.addr]
8008 // op t2 = t1, [bitinstr.val]
8009 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008010 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8011 // bz newMBB
8012 // fallthrough -->nextMBB
8013 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8014 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008015 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008016 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008017
Mon P Wang63307c32008-05-05 19:05:59 +00008018 /// First build the CFG
8019 MachineFunction *F = MBB->getParent();
8020 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008021 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8022 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8023 F->insert(MBBIter, newMBB);
8024 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008025
Mon P Wang63307c32008-05-05 19:05:59 +00008026 // Move all successors to thisMBB to nextMBB
8027 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Mon P Wang63307c32008-05-05 19:05:59 +00008029 // Update thisMBB to fall through to newMBB
8030 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Mon P Wang63307c32008-05-05 19:05:59 +00008032 // newMBB jumps to itself and fall through to nextMBB
8033 newMBB->addSuccessor(nextMBB);
8034 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008035
Mon P Wang63307c32008-05-05 19:05:59 +00008036 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008037 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008038 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008040 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008041 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008042 int numArgs = bInstr->getNumOperands() - 1;
8043 for (int i=0; i < numArgs; ++i)
8044 argOpers[i] = &bInstr->getOperand(i+1);
8045
8046 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008047 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8048 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008049
Dale Johannesen140be2d2008-08-19 18:47:28 +00008050 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008052 for (int i=0; i <= lastAddrIndx; ++i)
8053 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008054
Dale Johannesen140be2d2008-08-19 18:47:28 +00008055 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008056 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008059 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008060 tt = t1;
8061
Dale Johannesen140be2d2008-08-19 18:47:28 +00008062 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008063 assert((argOpers[valArgIndx]->isReg() ||
8064 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008065 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008066 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008067 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008068 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008070 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008071 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008072
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008074 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008077 for (int i=0; i <= lastAddrIndx; ++i)
8078 (*MIB).addOperand(*argOpers[i]);
8079 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008080 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008081 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8082 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008083
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008085 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Mon P Wang63307c32008-05-05 19:05:59 +00008087 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008088 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008089
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008090 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008091 return nextMBB;
8092}
8093
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008094// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008095MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8097 MachineBasicBlock *MBB,
8098 unsigned regOpcL,
8099 unsigned regOpcH,
8100 unsigned immOpcL,
8101 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008102 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008103 // For the atomic bitwise operator, we generate
8104 // thisMBB (instructions are in pairs, except cmpxchg8b)
8105 // ld t1,t2 = [bitinstr.addr]
8106 // newMBB:
8107 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8108 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008109 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110 // mov ECX, EBX <- t5, t6
8111 // mov EAX, EDX <- t1, t2
8112 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8113 // mov t3, t4 <- EAX, EDX
8114 // bz newMBB
8115 // result in out1, out2
8116 // fallthrough -->nextMBB
8117
8118 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8119 const unsigned LoadOpc = X86::MOV32rm;
8120 const unsigned copyOpc = X86::MOV32rr;
8121 const unsigned NotOpc = X86::NOT32r;
8122 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8123 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8124 MachineFunction::iterator MBBIter = MBB;
8125 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 /// First build the CFG
8128 MachineFunction *F = MBB->getParent();
8129 MachineBasicBlock *thisMBB = MBB;
8130 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8131 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8132 F->insert(MBBIter, newMBB);
8133 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008135 // Move all successors to thisMBB to nextMBB
8136 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138 // Update thisMBB to fall through to newMBB
8139 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 // newMBB jumps to itself and fall through to nextMBB
8142 newMBB->addSuccessor(nextMBB);
8143 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 // Insert instructions into newMBB based on incoming instruction
8147 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008148 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008149 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150 MachineOperand& dest1Oper = bInstr->getOperand(0);
8151 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008152 MachineOperand* argOpers[2 + X86AddrNumOperands];
8153 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 argOpers[i] = &bInstr->getOperand(i+2);
8155
Evan Chengad5b52f2010-01-08 19:14:57 +00008156 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008157 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008158
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008160 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 for (int i=0; i <= lastAddrIndx; ++i)
8162 (*MIB).addOperand(*argOpers[i]);
8163 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008165 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008166 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008168 MachineOperand newOp3 = *(argOpers[3]);
8169 if (newOp3.isImm())
8170 newOp3.setImm(newOp3.getImm()+4);
8171 else
8172 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008174 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175
8176 // t3/4 are defined later, at the bottom of the loop
8177 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8178 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008180 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008182 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8183
Evan Cheng306b4ca2010-01-08 23:41:50 +00008184 // The subsequent operations should be using the destination registers of
8185 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008186 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008187 t1 = F->getRegInfo().createVirtualRegister(RC);
8188 t2 = F->getRegInfo().createVirtualRegister(RC);
8189 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8190 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008192 t1 = dest1Oper.getReg();
8193 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 }
8195
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008196 int valArgIndx = lastAddrIndx + 1;
8197 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008198 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 "invalid operand");
8200 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8201 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008202 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008205 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008206 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008207 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008208 (*MIB).addOperand(*argOpers[valArgIndx]);
8209 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008210 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008211 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008212 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008213 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008217 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008218 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008219 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 MIB.addReg(t2);
8225
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008229 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008230
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 for (int i=0; i <= lastAddrIndx; ++i)
8233 (*MIB).addOperand(*argOpers[i]);
8234
8235 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008236 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8237 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238
Dale Johannesene4d209d2009-02-03 20:21:25 +00008239 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008243
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008245 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008246
8247 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8248 return nextMBB;
8249}
8250
8251// private utility function
8252MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008253X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8254 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008255 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008256 // For the atomic min/max operator, we generate
8257 // thisMBB:
8258 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008259 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008260 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008261 // cmp t1, t2
8262 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008263 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008264 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8265 // bz newMBB
8266 // fallthrough -->nextMBB
8267 //
8268 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8269 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008270 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008271 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Mon P Wang63307c32008-05-05 19:05:59 +00008273 /// First build the CFG
8274 MachineFunction *F = MBB->getParent();
8275 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008276 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8277 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8278 F->insert(MBBIter, newMBB);
8279 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008280
Dan Gohmand6708ea2009-08-15 01:38:56 +00008281 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008282 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008283
Mon P Wang63307c32008-05-05 19:05:59 +00008284 // Update thisMBB to fall through to newMBB
8285 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008286
Mon P Wang63307c32008-05-05 19:05:59 +00008287 // newMBB jumps to newMBB and fall through to nextMBB
8288 newMBB->addSuccessor(nextMBB);
8289 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290
Dale Johannesene4d209d2009-02-03 20:21:25 +00008291 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008292 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008293 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008294 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008295 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008296 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008297 int numArgs = mInstr->getNumOperands() - 1;
8298 for (int i=0; i < numArgs; ++i)
8299 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008300
Mon P Wang63307c32008-05-05 19:05:59 +00008301 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008302 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8303 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008304
Mon P Wangab3e7472008-05-05 22:56:23 +00008305 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008307 for (int i=0; i <= lastAddrIndx; ++i)
8308 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008309
Mon P Wang63307c32008-05-05 19:05:59 +00008310 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008311 assert((argOpers[valArgIndx]->isReg() ||
8312 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008313 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008314
8315 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008316 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008318 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008319 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008320 (*MIB).addOperand(*argOpers[valArgIndx]);
8321
Dale Johannesene4d209d2009-02-03 20:21:25 +00008322 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008323 MIB.addReg(t1);
8324
Dale Johannesene4d209d2009-02-03 20:21:25 +00008325 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008326 MIB.addReg(t1);
8327 MIB.addReg(t2);
8328
8329 // Generate movc
8330 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008331 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008332 MIB.addReg(t2);
8333 MIB.addReg(t1);
8334
8335 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008336 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008337 for (int i=0; i <= lastAddrIndx; ++i)
8338 (*MIB).addOperand(*argOpers[i]);
8339 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008340 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008341 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8342 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008343
Dale Johannesene4d209d2009-02-03 20:21:25 +00008344 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008345 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008346
Mon P Wang63307c32008-05-05 19:05:59 +00008347 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008348 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008349
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008350 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008351 return nextMBB;
8352}
8353
Eric Christopherf83a5de2009-08-27 18:08:16 +00008354// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8355// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008356MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008357X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008358 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008359
8360 MachineFunction *F = BB->getParent();
8361 DebugLoc dl = MI->getDebugLoc();
8362 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8363
8364 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008365 if (memArg)
8366 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8367 else
8368 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008369
8370 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8371
8372 for (unsigned i = 0; i < numArgs; ++i) {
8373 MachineOperand &Op = MI->getOperand(i+1);
8374
8375 if (!(Op.isReg() && Op.isImplicit()))
8376 MIB.addOperand(Op);
8377 }
8378
8379 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8380 .addReg(X86::XMM0);
8381
8382 F->DeleteMachineInstr(MI);
8383
8384 return BB;
8385}
8386
8387MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008388X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8389 MachineInstr *MI,
8390 MachineBasicBlock *MBB) const {
8391 // Emit code to save XMM registers to the stack. The ABI says that the
8392 // number of registers to save is given in %al, so it's theoretically
8393 // possible to do an indirect jump trick to avoid saving all of them,
8394 // however this code takes a simpler approach and just executes all
8395 // of the stores if %al is non-zero. It's less code, and it's probably
8396 // easier on the hardware branch predictor, and stores aren't all that
8397 // expensive anyway.
8398
8399 // Create the new basic blocks. One block contains all the XMM stores,
8400 // and one block is the final destination regardless of whether any
8401 // stores were performed.
8402 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8403 MachineFunction *F = MBB->getParent();
8404 MachineFunction::iterator MBBIter = MBB;
8405 ++MBBIter;
8406 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8407 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8408 F->insert(MBBIter, XMMSaveMBB);
8409 F->insert(MBBIter, EndMBB);
8410
8411 // Set up the CFG.
8412 // Move any original successors of MBB to the end block.
8413 EndMBB->transferSuccessors(MBB);
8414 // The original block will now fall through to the XMM save block.
8415 MBB->addSuccessor(XMMSaveMBB);
8416 // The XMMSaveMBB will fall through to the end block.
8417 XMMSaveMBB->addSuccessor(EndMBB);
8418
8419 // Now add the instructions.
8420 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8421 DebugLoc DL = MI->getDebugLoc();
8422
8423 unsigned CountReg = MI->getOperand(0).getReg();
8424 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8425 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8426
8427 if (!Subtarget->isTargetWin64()) {
8428 // If %al is 0, branch around the XMM save block.
8429 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008430 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008431 MBB->addSuccessor(EndMBB);
8432 }
8433
8434 // In the XMM save block, save all the XMM argument registers.
8435 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8436 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008437 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008438 F->getMachineMemOperand(
8439 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8440 MachineMemOperand::MOStore, Offset,
8441 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008442 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8443 .addFrameIndex(RegSaveFrameIndex)
8444 .addImm(/*Scale=*/1)
8445 .addReg(/*IndexReg=*/0)
8446 .addImm(/*Disp=*/Offset)
8447 .addReg(/*Segment=*/0)
8448 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008449 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008450 }
8451
8452 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8453
8454 return EndMBB;
8455}
Mon P Wang63307c32008-05-05 19:05:59 +00008456
Evan Cheng60c07e12006-07-05 22:17:51 +00008457MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008458X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008459 MachineBasicBlock *BB,
8460 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008461 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8462 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008463
Chris Lattner52600972009-09-02 05:57:00 +00008464 // To "insert" a SELECT_CC instruction, we actually have to insert the
8465 // diamond control-flow pattern. The incoming instruction knows the
8466 // destination vreg to set, the condition code register to branch on, the
8467 // true/false values to select between, and a branch opcode to use.
8468 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8469 MachineFunction::iterator It = BB;
8470 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008471
Chris Lattner52600972009-09-02 05:57:00 +00008472 // thisMBB:
8473 // ...
8474 // TrueVal = ...
8475 // cmpTY ccX, r1, r2
8476 // bCC copy1MBB
8477 // fallthrough --> copy0MBB
8478 MachineBasicBlock *thisMBB = BB;
8479 MachineFunction *F = BB->getParent();
8480 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8481 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8482 unsigned Opc =
8483 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8484 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8485 F->insert(It, copy0MBB);
8486 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008487 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008488 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008489 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008490 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008491 E = BB->succ_end(); I != E; ++I) {
8492 EM->insert(std::make_pair(*I, sinkMBB));
8493 sinkMBB->addSuccessor(*I);
8494 }
8495 // Next, remove all successors of the current block, and add the true
8496 // and fallthrough blocks as its successors.
8497 while (!BB->succ_empty())
8498 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008499 // Add the true and fallthrough blocks as its successors.
8500 BB->addSuccessor(copy0MBB);
8501 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008502
Chris Lattner52600972009-09-02 05:57:00 +00008503 // copy0MBB:
8504 // %FalseValue = ...
8505 // # fallthrough to sinkMBB
8506 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008507
Chris Lattner52600972009-09-02 05:57:00 +00008508 // Update machine-CFG edges
8509 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008510
Chris Lattner52600972009-09-02 05:57:00 +00008511 // sinkMBB:
8512 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8513 // ...
8514 BB = sinkMBB;
8515 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8516 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8517 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8518
8519 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8520 return BB;
8521}
8522
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008523MachineBasicBlock *
8524X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8525 MachineBasicBlock *BB,
8526 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8527 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8528 DebugLoc DL = MI->getDebugLoc();
8529 MachineFunction *F = BB->getParent();
8530
8531 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8532 // non-trivial part is impdef of ESP.
8533 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8534 // mingw-w64.
8535
8536 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8537 .addExternalSymbol("_alloca")
8538 .addReg(X86::EAX, RegState::Implicit)
8539 .addReg(X86::ESP, RegState::Implicit)
8540 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8541 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8542
8543 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8544 return BB;
8545}
Chris Lattner52600972009-09-02 05:57:00 +00008546
8547MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008548X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008549 MachineBasicBlock *BB,
8550 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008551 switch (MI->getOpcode()) {
8552 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008553 case X86::MINGW_ALLOCA:
8554 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008555 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008556 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008557 case X86::CMOV_FR32:
8558 case X86::CMOV_FR64:
8559 case X86::CMOV_V4F32:
8560 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008561 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008562 case X86::CMOV_GR16:
8563 case X86::CMOV_GR32:
8564 case X86::CMOV_RFP32:
8565 case X86::CMOV_RFP64:
8566 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008567 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008568
Dale Johannesen849f2142007-07-03 00:53:03 +00008569 case X86::FP32_TO_INT16_IN_MEM:
8570 case X86::FP32_TO_INT32_IN_MEM:
8571 case X86::FP32_TO_INT64_IN_MEM:
8572 case X86::FP64_TO_INT16_IN_MEM:
8573 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008574 case X86::FP64_TO_INT64_IN_MEM:
8575 case X86::FP80_TO_INT16_IN_MEM:
8576 case X86::FP80_TO_INT32_IN_MEM:
8577 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008578 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8579 DebugLoc DL = MI->getDebugLoc();
8580
Evan Cheng60c07e12006-07-05 22:17:51 +00008581 // Change the floating point control register to use "round towards zero"
8582 // mode when truncating to an integer value.
8583 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008584 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008585 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008586
8587 // Load the old value of the high byte of the control word...
8588 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008589 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008590 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008591 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008592
8593 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008594 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008595 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008596
8597 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008598 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008599
8600 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008601 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008602 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008603
8604 // Get the X86 opcode to use.
8605 unsigned Opc;
8606 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008607 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008608 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8609 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8610 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8611 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8612 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8613 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008614 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8615 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8616 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008617 }
8618
8619 X86AddressMode AM;
8620 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008621 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008622 AM.BaseType = X86AddressMode::RegBase;
8623 AM.Base.Reg = Op.getReg();
8624 } else {
8625 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008626 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 }
8628 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008629 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008630 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008631 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008632 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008633 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008634 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008635 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008636 AM.GV = Op.getGlobal();
8637 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008638 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008639 }
Chris Lattner52600972009-09-02 05:57:00 +00008640 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008641 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008642
8643 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008644 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008645
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008646 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008647 return BB;
8648 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008649 // DBG_VALUE. Only the frame index case is done here.
8650 case X86::DBG_VALUE: {
8651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8652 DebugLoc DL = MI->getDebugLoc();
8653 X86AddressMode AM;
8654 MachineFunction *F = BB->getParent();
8655 AM.BaseType = X86AddressMode::FrameIndexBase;
8656 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8657 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8658 addImm(MI->getOperand(1).getImm()).
8659 addMetadata(MI->getOperand(2).getMetadata());
8660 F->DeleteMachineInstr(MI); // Remove pseudo.
8661 return BB;
8662 }
8663
Eric Christopherb120ab42009-08-18 22:50:32 +00008664 // String/text processing lowering.
8665 case X86::PCMPISTRM128REG:
8666 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8667 case X86::PCMPISTRM128MEM:
8668 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8669 case X86::PCMPESTRM128REG:
8670 return EmitPCMP(MI, BB, 5, false /* in mem */);
8671 case X86::PCMPESTRM128MEM:
8672 return EmitPCMP(MI, BB, 5, true /* in mem */);
8673
8674 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008675 case X86::ATOMAND32:
8676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008677 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008678 X86::LCMPXCHG32, X86::MOV32rr,
8679 X86::NOT32r, X86::EAX,
8680 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008681 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008682 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8683 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008684 X86::LCMPXCHG32, X86::MOV32rr,
8685 X86::NOT32r, X86::EAX,
8686 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008687 case X86::ATOMXOR32:
8688 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008689 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008690 X86::LCMPXCHG32, X86::MOV32rr,
8691 X86::NOT32r, X86::EAX,
8692 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008693 case X86::ATOMNAND32:
8694 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008695 X86::AND32ri, X86::MOV32rm,
8696 X86::LCMPXCHG32, X86::MOV32rr,
8697 X86::NOT32r, X86::EAX,
8698 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008699 case X86::ATOMMIN32:
8700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8701 case X86::ATOMMAX32:
8702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8703 case X86::ATOMUMIN32:
8704 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8705 case X86::ATOMUMAX32:
8706 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008707
8708 case X86::ATOMAND16:
8709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8710 X86::AND16ri, X86::MOV16rm,
8711 X86::LCMPXCHG16, X86::MOV16rr,
8712 X86::NOT16r, X86::AX,
8713 X86::GR16RegisterClass);
8714 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008716 X86::OR16ri, X86::MOV16rm,
8717 X86::LCMPXCHG16, X86::MOV16rr,
8718 X86::NOT16r, X86::AX,
8719 X86::GR16RegisterClass);
8720 case X86::ATOMXOR16:
8721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8722 X86::XOR16ri, X86::MOV16rm,
8723 X86::LCMPXCHG16, X86::MOV16rr,
8724 X86::NOT16r, X86::AX,
8725 X86::GR16RegisterClass);
8726 case X86::ATOMNAND16:
8727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8728 X86::AND16ri, X86::MOV16rm,
8729 X86::LCMPXCHG16, X86::MOV16rr,
8730 X86::NOT16r, X86::AX,
8731 X86::GR16RegisterClass, true);
8732 case X86::ATOMMIN16:
8733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8734 case X86::ATOMMAX16:
8735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8736 case X86::ATOMUMIN16:
8737 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8738 case X86::ATOMUMAX16:
8739 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8740
8741 case X86::ATOMAND8:
8742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8743 X86::AND8ri, X86::MOV8rm,
8744 X86::LCMPXCHG8, X86::MOV8rr,
8745 X86::NOT8r, X86::AL,
8746 X86::GR8RegisterClass);
8747 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008749 X86::OR8ri, X86::MOV8rm,
8750 X86::LCMPXCHG8, X86::MOV8rr,
8751 X86::NOT8r, X86::AL,
8752 X86::GR8RegisterClass);
8753 case X86::ATOMXOR8:
8754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8755 X86::XOR8ri, X86::MOV8rm,
8756 X86::LCMPXCHG8, X86::MOV8rr,
8757 X86::NOT8r, X86::AL,
8758 X86::GR8RegisterClass);
8759 case X86::ATOMNAND8:
8760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8761 X86::AND8ri, X86::MOV8rm,
8762 X86::LCMPXCHG8, X86::MOV8rr,
8763 X86::NOT8r, X86::AL,
8764 X86::GR8RegisterClass, true);
8765 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008766 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008767 case X86::ATOMAND64:
8768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008769 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008770 X86::LCMPXCHG64, X86::MOV64rr,
8771 X86::NOT64r, X86::RAX,
8772 X86::GR64RegisterClass);
8773 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8775 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008776 X86::LCMPXCHG64, X86::MOV64rr,
8777 X86::NOT64r, X86::RAX,
8778 X86::GR64RegisterClass);
8779 case X86::ATOMXOR64:
8780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008781 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008782 X86::LCMPXCHG64, X86::MOV64rr,
8783 X86::NOT64r, X86::RAX,
8784 X86::GR64RegisterClass);
8785 case X86::ATOMNAND64:
8786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8787 X86::AND64ri32, X86::MOV64rm,
8788 X86::LCMPXCHG64, X86::MOV64rr,
8789 X86::NOT64r, X86::RAX,
8790 X86::GR64RegisterClass, true);
8791 case X86::ATOMMIN64:
8792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8793 case X86::ATOMMAX64:
8794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8795 case X86::ATOMUMIN64:
8796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8797 case X86::ATOMUMAX64:
8798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008799
8800 // This group does 64-bit operations on a 32-bit host.
8801 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008803 X86::AND32rr, X86::AND32rr,
8804 X86::AND32ri, X86::AND32ri,
8805 false);
8806 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008808 X86::OR32rr, X86::OR32rr,
8809 X86::OR32ri, X86::OR32ri,
8810 false);
8811 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008813 X86::XOR32rr, X86::XOR32rr,
8814 X86::XOR32ri, X86::XOR32ri,
8815 false);
8816 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 X86::AND32rr, X86::AND32rr,
8819 X86::AND32ri, X86::AND32ri,
8820 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008821 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008823 X86::ADD32rr, X86::ADC32rr,
8824 X86::ADD32ri, X86::ADC32ri,
8825 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008826 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008828 X86::SUB32rr, X86::SBB32rr,
8829 X86::SUB32ri, X86::SBB32ri,
8830 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008831 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008833 X86::MOV32rr, X86::MOV32rr,
8834 X86::MOV32ri, X86::MOV32ri,
8835 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008836 case X86::VASTART_SAVE_XMM_REGS:
8837 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008838 }
8839}
8840
8841//===----------------------------------------------------------------------===//
8842// X86 Optimization Hooks
8843//===----------------------------------------------------------------------===//
8844
Dan Gohman475871a2008-07-27 21:46:04 +00008845void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008846 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008847 APInt &KnownZero,
8848 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008849 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008850 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008851 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008852 assert((Opc >= ISD::BUILTIN_OP_END ||
8853 Opc == ISD::INTRINSIC_WO_CHAIN ||
8854 Opc == ISD::INTRINSIC_W_CHAIN ||
8855 Opc == ISD::INTRINSIC_VOID) &&
8856 "Should use MaskedValueIsZero if you don't know whether Op"
8857 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008858
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008859 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008860 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008861 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008862 case X86ISD::ADD:
8863 case X86ISD::SUB:
8864 case X86ISD::SMUL:
8865 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008866 case X86ISD::INC:
8867 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008868 case X86ISD::OR:
8869 case X86ISD::XOR:
8870 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008871 // These nodes' second result is a boolean.
8872 if (Op.getResNo() == 0)
8873 break;
8874 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008875 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008876 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8877 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008878 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008879 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008880}
Chris Lattner259e97c2006-01-31 19:43:35 +00008881
Evan Cheng206ee9d2006-07-07 08:33:52 +00008882/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008883/// node is a GlobalAddress + offset.
8884bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008885 const GlobalValue* &GA,
8886 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008887 if (N->getOpcode() == X86ISD::Wrapper) {
8888 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008889 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008890 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008891 return true;
8892 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008893 }
Evan Chengad4196b2008-05-12 19:56:52 +00008894 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008895}
8896
Evan Cheng206ee9d2006-07-07 08:33:52 +00008897/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8898/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8899/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008900/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008901static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008902 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008903 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008904 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008905 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008906
Eli Friedman7a5e5552009-06-07 06:52:44 +00008907 if (VT.getSizeInBits() != 128)
8908 return SDValue();
8909
Nate Begemanfdea31a2010-03-24 20:49:50 +00008910 SmallVector<SDValue, 16> Elts;
8911 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8912 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8913
8914 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008915}
Evan Chengd880b972008-05-09 21:53:03 +00008916
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008917/// PerformShuffleCombine - Detect vector gather/scatter index generation
8918/// and convert it from being a bunch of shuffles and extracts to a simple
8919/// store and scalar loads to extract the elements.
8920static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8921 const TargetLowering &TLI) {
8922 SDValue InputVector = N->getOperand(0);
8923
8924 // Only operate on vectors of 4 elements, where the alternative shuffling
8925 // gets to be more expensive.
8926 if (InputVector.getValueType() != MVT::v4i32)
8927 return SDValue();
8928
8929 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8930 // single use which is a sign-extend or zero-extend, and all elements are
8931 // used.
8932 SmallVector<SDNode *, 4> Uses;
8933 unsigned ExtractedElements = 0;
8934 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8935 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8936 if (UI.getUse().getResNo() != InputVector.getResNo())
8937 return SDValue();
8938
8939 SDNode *Extract = *UI;
8940 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8941 return SDValue();
8942
8943 if (Extract->getValueType(0) != MVT::i32)
8944 return SDValue();
8945 if (!Extract->hasOneUse())
8946 return SDValue();
8947 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8948 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8949 return SDValue();
8950 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8951 return SDValue();
8952
8953 // Record which element was extracted.
8954 ExtractedElements |=
8955 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8956
8957 Uses.push_back(Extract);
8958 }
8959
8960 // If not all the elements were used, this may not be worthwhile.
8961 if (ExtractedElements != 15)
8962 return SDValue();
8963
8964 // Ok, we've now decided to do the transformation.
8965 DebugLoc dl = InputVector.getDebugLoc();
8966
8967 // Store the value to a temporary stack slot.
8968 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8969 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8970 false, false, 0);
8971
8972 // Replace each use (extract) with a load of the appropriate element.
8973 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8974 UE = Uses.end(); UI != UE; ++UI) {
8975 SDNode *Extract = *UI;
8976
8977 // Compute the element's address.
8978 SDValue Idx = Extract->getOperand(1);
8979 unsigned EltSize =
8980 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8981 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8982 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8983
8984 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8985
8986 // Load the scalar.
8987 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8988 NULL, 0, false, false, 0);
8989
8990 // Replace the exact with the load.
8991 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8992 }
8993
8994 // The replacement was made in place; don't return anything.
8995 return SDValue();
8996}
8997
Chris Lattner83e6c992006-10-04 06:57:07 +00008998/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008999static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009000 const X86Subtarget *Subtarget) {
9001 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009002 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009003 // Get the LHS/RHS of the select.
9004 SDValue LHS = N->getOperand(1);
9005 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009006
Dan Gohman670e5392009-09-21 18:03:22 +00009007 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009008 // instructions match the semantics of the common C idiom x<y?x:y but not
9009 // x<=y?x:y, because of how they handle negative zero (which can be
9010 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009011 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009012 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009013 Cond.getOpcode() == ISD::SETCC) {
9014 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009015
Chris Lattner47b4ce82009-03-11 05:48:52 +00009016 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009017 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009018 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9019 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009020 switch (CC) {
9021 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009022 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009023 // Converting this to a min would handle NaNs incorrectly, and swapping
9024 // the operands would cause it to handle comparisons between positive
9025 // and negative zero incorrectly.
9026 if (!FiniteOnlyFPMath() &&
9027 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9028 if (!UnsafeFPMath &&
9029 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9030 break;
9031 std::swap(LHS, RHS);
9032 }
Dan Gohman670e5392009-09-21 18:03:22 +00009033 Opcode = X86ISD::FMIN;
9034 break;
9035 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009036 // Converting this to a min would handle comparisons between positive
9037 // and negative zero incorrectly.
9038 if (!UnsafeFPMath &&
9039 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9040 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009041 Opcode = X86ISD::FMIN;
9042 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009043 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009044 // Converting this to a min would handle both negative zeros and NaNs
9045 // incorrectly, but we can swap the operands to fix both.
9046 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009047 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009048 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009049 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 Opcode = X86ISD::FMIN;
9051 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009052
Dan Gohman670e5392009-09-21 18:03:22 +00009053 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009054 // Converting this to a max would handle comparisons between positive
9055 // and negative zero incorrectly.
9056 if (!UnsafeFPMath &&
9057 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9058 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009059 Opcode = X86ISD::FMAX;
9060 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009061 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009062 // Converting this to a max would handle NaNs incorrectly, and swapping
9063 // the operands would cause it to handle comparisons between positive
9064 // and negative zero incorrectly.
9065 if (!FiniteOnlyFPMath() &&
9066 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9067 if (!UnsafeFPMath &&
9068 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9069 break;
9070 std::swap(LHS, RHS);
9071 }
Dan Gohman670e5392009-09-21 18:03:22 +00009072 Opcode = X86ISD::FMAX;
9073 break;
9074 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009075 // Converting this to a max would handle both negative zeros and NaNs
9076 // incorrectly, but we can swap the operands to fix both.
9077 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009078 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009080 case ISD::SETGE:
9081 Opcode = X86ISD::FMAX;
9082 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009083 }
Dan Gohman670e5392009-09-21 18:03:22 +00009084 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009085 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9086 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009087 switch (CC) {
9088 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009089 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009090 // Converting this to a min would handle comparisons between positive
9091 // and negative zero incorrectly, and swapping the operands would
9092 // cause it to handle NaNs incorrectly.
9093 if (!UnsafeFPMath &&
9094 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9095 if (!FiniteOnlyFPMath() &&
9096 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9097 break;
9098 std::swap(LHS, RHS);
9099 }
Dan Gohman670e5392009-09-21 18:03:22 +00009100 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009101 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009102 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009103 // Converting this to a min would handle NaNs incorrectly.
9104 if (!UnsafeFPMath &&
9105 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9106 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009107 Opcode = X86ISD::FMIN;
9108 break;
9109 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009110 // Converting this to a min would handle both negative zeros and NaNs
9111 // incorrectly, but we can swap the operands to fix both.
9112 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009113 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009114 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009115 case ISD::SETGE:
9116 Opcode = X86ISD::FMIN;
9117 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009118
Dan Gohman670e5392009-09-21 18:03:22 +00009119 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009120 // Converting this to a max would handle NaNs incorrectly.
9121 if (!FiniteOnlyFPMath() &&
9122 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9123 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009124 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009125 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009126 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009127 // Converting this to a max would handle comparisons between positive
9128 // and negative zero incorrectly, and swapping the operands would
9129 // cause it to handle NaNs incorrectly.
9130 if (!UnsafeFPMath &&
9131 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9132 if (!FiniteOnlyFPMath() &&
9133 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9134 break;
9135 std::swap(LHS, RHS);
9136 }
Dan Gohman670e5392009-09-21 18:03:22 +00009137 Opcode = X86ISD::FMAX;
9138 break;
9139 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009140 // Converting this to a max would handle both negative zeros and NaNs
9141 // incorrectly, but we can swap the operands to fix both.
9142 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009143 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009144 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009145 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009146 Opcode = X86ISD::FMAX;
9147 break;
9148 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009149 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009150
Chris Lattner47b4ce82009-03-11 05:48:52 +00009151 if (Opcode)
9152 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009153 }
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 // If this is a select between two integer constants, try to do some
9156 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009157 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9158 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009159 // Don't do this for crazy integer types.
9160 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9161 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009162 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009163 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009164
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 // Efficiently invertible.
9167 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9168 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9169 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9170 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009171 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009172 }
Eric Christopherfd179292009-08-27 18:07:15 +00009173
Chris Lattnerd1980a52009-03-12 06:52:53 +00009174 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 if (FalseC->getAPIntValue() == 0 &&
9176 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 if (NeedsCondInvert) // Invert the condition if needed.
9178 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9179 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattnerd1980a52009-03-12 06:52:53 +00009181 // Zero extend the condition if needed.
9182 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattnercee56e72009-03-13 05:53:31 +00009184 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009185 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009186 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009187 }
Eric Christopherfd179292009-08-27 18:07:15 +00009188
Chris Lattner97a29a52009-03-13 05:22:11 +00009189 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009190 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009191 if (NeedsCondInvert) // Invert the condition if needed.
9192 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9193 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattner97a29a52009-03-13 05:22:11 +00009195 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009196 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9197 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009198 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009199 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009200 }
Eric Christopherfd179292009-08-27 18:07:15 +00009201
Chris Lattnercee56e72009-03-13 05:53:31 +00009202 // Optimize cases that will turn into an LEA instruction. This requires
9203 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009204 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009205 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009206 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009207
Chris Lattnercee56e72009-03-13 05:53:31 +00009208 bool isFastMultiplier = false;
9209 if (Diff < 10) {
9210 switch ((unsigned char)Diff) {
9211 default: break;
9212 case 1: // result = add base, cond
9213 case 2: // result = lea base( , cond*2)
9214 case 3: // result = lea base(cond, cond*2)
9215 case 4: // result = lea base( , cond*4)
9216 case 5: // result = lea base(cond, cond*4)
9217 case 8: // result = lea base( , cond*8)
9218 case 9: // result = lea base(cond, cond*8)
9219 isFastMultiplier = true;
9220 break;
9221 }
9222 }
Eric Christopherfd179292009-08-27 18:07:15 +00009223
Chris Lattnercee56e72009-03-13 05:53:31 +00009224 if (isFastMultiplier) {
9225 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9226 if (NeedsCondInvert) // Invert the condition if needed.
9227 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9228 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009229
Chris Lattnercee56e72009-03-13 05:53:31 +00009230 // Zero extend the condition if needed.
9231 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9232 Cond);
9233 // Scale the condition by the difference.
9234 if (Diff != 1)
9235 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9236 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009237
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 // Add the base if non-zero.
9239 if (FalseC->getAPIntValue() != 0)
9240 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9241 SDValue(FalseC, 0));
9242 return Cond;
9243 }
Eric Christopherfd179292009-08-27 18:07:15 +00009244 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 }
9246 }
Eric Christopherfd179292009-08-27 18:07:15 +00009247
Dan Gohman475871a2008-07-27 21:46:04 +00009248 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009249}
9250
Chris Lattnerd1980a52009-03-12 06:52:53 +00009251/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9252static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9253 TargetLowering::DAGCombinerInfo &DCI) {
9254 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009255
Chris Lattnerd1980a52009-03-12 06:52:53 +00009256 // If the flag operand isn't dead, don't touch this CMOV.
9257 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9258 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattnerd1980a52009-03-12 06:52:53 +00009260 // If this is a select between two integer constants, try to do some
9261 // optimizations. Note that the operands are ordered the opposite of SELECT
9262 // operands.
9263 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9264 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9265 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9266 // larger than FalseC (the false value).
9267 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009268
Chris Lattnerd1980a52009-03-12 06:52:53 +00009269 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9270 CC = X86::GetOppositeBranchCondition(CC);
9271 std::swap(TrueC, FalseC);
9272 }
Eric Christopherfd179292009-08-27 18:07:15 +00009273
Chris Lattnerd1980a52009-03-12 06:52:53 +00009274 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009275 // This is efficient for any integer data type (including i8/i16) and
9276 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009277 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9278 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9280 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009281
Chris Lattnerd1980a52009-03-12 06:52:53 +00009282 // Zero extend the condition if needed.
9283 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009284
Chris Lattnerd1980a52009-03-12 06:52:53 +00009285 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9286 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009287 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009288 if (N->getNumValues() == 2) // Dead flag value?
9289 return DCI.CombineTo(N, Cond, SDValue());
9290 return Cond;
9291 }
Eric Christopherfd179292009-08-27 18:07:15 +00009292
Chris Lattnercee56e72009-03-13 05:53:31 +00009293 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9294 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009295 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9296 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009297 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9298 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009299
Chris Lattner97a29a52009-03-13 05:22:11 +00009300 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009301 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9302 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009303 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9304 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Chris Lattner97a29a52009-03-13 05:22:11 +00009306 if (N->getNumValues() == 2) // Dead flag value?
9307 return DCI.CombineTo(N, Cond, SDValue());
9308 return Cond;
9309 }
Eric Christopherfd179292009-08-27 18:07:15 +00009310
Chris Lattnercee56e72009-03-13 05:53:31 +00009311 // Optimize cases that will turn into an LEA instruction. This requires
9312 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009314 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009315 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009316
Chris Lattnercee56e72009-03-13 05:53:31 +00009317 bool isFastMultiplier = false;
9318 if (Diff < 10) {
9319 switch ((unsigned char)Diff) {
9320 default: break;
9321 case 1: // result = add base, cond
9322 case 2: // result = lea base( , cond*2)
9323 case 3: // result = lea base(cond, cond*2)
9324 case 4: // result = lea base( , cond*4)
9325 case 5: // result = lea base(cond, cond*4)
9326 case 8: // result = lea base( , cond*8)
9327 case 9: // result = lea base(cond, cond*8)
9328 isFastMultiplier = true;
9329 break;
9330 }
9331 }
Eric Christopherfd179292009-08-27 18:07:15 +00009332
Chris Lattnercee56e72009-03-13 05:53:31 +00009333 if (isFastMultiplier) {
9334 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9335 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9337 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009338 // Zero extend the condition if needed.
9339 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9340 Cond);
9341 // Scale the condition by the difference.
9342 if (Diff != 1)
9343 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9344 DAG.getConstant(Diff, Cond.getValueType()));
9345
9346 // Add the base if non-zero.
9347 if (FalseC->getAPIntValue() != 0)
9348 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9349 SDValue(FalseC, 0));
9350 if (N->getNumValues() == 2) // Dead flag value?
9351 return DCI.CombineTo(N, Cond, SDValue());
9352 return Cond;
9353 }
Eric Christopherfd179292009-08-27 18:07:15 +00009354 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009355 }
9356 }
9357 return SDValue();
9358}
9359
9360
Evan Cheng0b0cd912009-03-28 05:57:29 +00009361/// PerformMulCombine - Optimize a single multiply with constant into two
9362/// in order to implement it with two cheaper instructions, e.g.
9363/// LEA + SHL, LEA + LEA.
9364static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9365 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009366 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9367 return SDValue();
9368
Owen Andersone50ed302009-08-10 22:56:29 +00009369 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009371 return SDValue();
9372
9373 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9374 if (!C)
9375 return SDValue();
9376 uint64_t MulAmt = C->getZExtValue();
9377 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9378 return SDValue();
9379
9380 uint64_t MulAmt1 = 0;
9381 uint64_t MulAmt2 = 0;
9382 if ((MulAmt % 9) == 0) {
9383 MulAmt1 = 9;
9384 MulAmt2 = MulAmt / 9;
9385 } else if ((MulAmt % 5) == 0) {
9386 MulAmt1 = 5;
9387 MulAmt2 = MulAmt / 5;
9388 } else if ((MulAmt % 3) == 0) {
9389 MulAmt1 = 3;
9390 MulAmt2 = MulAmt / 3;
9391 }
9392 if (MulAmt2 &&
9393 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9394 DebugLoc DL = N->getDebugLoc();
9395
9396 if (isPowerOf2_64(MulAmt2) &&
9397 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9398 // If second multiplifer is pow2, issue it first. We want the multiply by
9399 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9400 // is an add.
9401 std::swap(MulAmt1, MulAmt2);
9402
9403 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009404 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009405 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009407 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009408 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009409 DAG.getConstant(MulAmt1, VT));
9410
Eric Christopherfd179292009-08-27 18:07:15 +00009411 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009412 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009413 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009414 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009415 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009416 DAG.getConstant(MulAmt2, VT));
9417
9418 // Do not add new nodes to DAG combiner worklist.
9419 DCI.CombineTo(N, NewMul, false);
9420 }
9421 return SDValue();
9422}
9423
Evan Chengad9c0a32009-12-15 00:53:42 +00009424static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9425 SDValue N0 = N->getOperand(0);
9426 SDValue N1 = N->getOperand(1);
9427 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9428 EVT VT = N0.getValueType();
9429
9430 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9431 // since the result of setcc_c is all zero's or all ones.
9432 if (N1C && N0.getOpcode() == ISD::AND &&
9433 N0.getOperand(1).getOpcode() == ISD::Constant) {
9434 SDValue N00 = N0.getOperand(0);
9435 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9436 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9437 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9438 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9439 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9440 APInt ShAmt = N1C->getAPIntValue();
9441 Mask = Mask.shl(ShAmt);
9442 if (Mask != 0)
9443 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9444 N00, DAG.getConstant(Mask, VT));
9445 }
9446 }
9447
9448 return SDValue();
9449}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009450
Nate Begeman740ab032009-01-26 00:52:55 +00009451/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9452/// when possible.
9453static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9454 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009455 EVT VT = N->getValueType(0);
9456 if (!VT.isVector() && VT.isInteger() &&
9457 N->getOpcode() == ISD::SHL)
9458 return PerformSHLCombine(N, DAG);
9459
Nate Begeman740ab032009-01-26 00:52:55 +00009460 // On X86 with SSE2 support, we can transform this to a vector shift if
9461 // all elements are shifted by the same amount. We can't do this in legalize
9462 // because the a constant vector is typically transformed to a constant pool
9463 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009464 if (!Subtarget->hasSSE2())
9465 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009466
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009468 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009469
Mon P Wang3becd092009-01-28 08:12:05 +00009470 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009471 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009472 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009473 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009474 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9475 unsigned NumElts = VT.getVectorNumElements();
9476 unsigned i = 0;
9477 for (; i != NumElts; ++i) {
9478 SDValue Arg = ShAmtOp.getOperand(i);
9479 if (Arg.getOpcode() == ISD::UNDEF) continue;
9480 BaseShAmt = Arg;
9481 break;
9482 }
9483 for (; i != NumElts; ++i) {
9484 SDValue Arg = ShAmtOp.getOperand(i);
9485 if (Arg.getOpcode() == ISD::UNDEF) continue;
9486 if (Arg != BaseShAmt) {
9487 return SDValue();
9488 }
9489 }
9490 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009491 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009492 SDValue InVec = ShAmtOp.getOperand(0);
9493 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9494 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9495 unsigned i = 0;
9496 for (; i != NumElts; ++i) {
9497 SDValue Arg = InVec.getOperand(i);
9498 if (Arg.getOpcode() == ISD::UNDEF) continue;
9499 BaseShAmt = Arg;
9500 break;
9501 }
9502 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9503 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009504 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009505 if (C->getZExtValue() == SplatIdx)
9506 BaseShAmt = InVec.getOperand(1);
9507 }
9508 }
9509 if (BaseShAmt.getNode() == 0)
9510 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9511 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009512 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009513 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009514
Mon P Wangefa42202009-09-03 19:56:25 +00009515 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 if (EltVT.bitsGT(MVT::i32))
9517 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9518 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009519 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009520
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009521 // The shift amount is identical so we can do a vector shift.
9522 SDValue ValOp = N->getOperand(0);
9523 switch (N->getOpcode()) {
9524 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009525 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009526 break;
9527 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009529 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009531 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009533 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009534 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009535 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009536 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009537 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009539 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009540 break;
9541 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009543 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009544 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009545 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009547 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009549 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009550 break;
9551 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009552 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009553 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009555 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009556 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009557 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009559 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009561 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009562 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009563 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009564 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009565 }
9566 return SDValue();
9567}
9568
Evan Cheng760d1942010-01-04 21:22:48 +00009569static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9570 const X86Subtarget *Subtarget) {
9571 EVT VT = N->getValueType(0);
9572 if (VT != MVT::i64 || !Subtarget->is64Bit())
9573 return SDValue();
9574
9575 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9576 SDValue N0 = N->getOperand(0);
9577 SDValue N1 = N->getOperand(1);
9578 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9579 std::swap(N0, N1);
9580 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9581 return SDValue();
9582
9583 SDValue ShAmt0 = N0.getOperand(1);
9584 if (ShAmt0.getValueType() != MVT::i8)
9585 return SDValue();
9586 SDValue ShAmt1 = N1.getOperand(1);
9587 if (ShAmt1.getValueType() != MVT::i8)
9588 return SDValue();
9589 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9590 ShAmt0 = ShAmt0.getOperand(0);
9591 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9592 ShAmt1 = ShAmt1.getOperand(0);
9593
9594 DebugLoc DL = N->getDebugLoc();
9595 unsigned Opc = X86ISD::SHLD;
9596 SDValue Op0 = N0.getOperand(0);
9597 SDValue Op1 = N1.getOperand(0);
9598 if (ShAmt0.getOpcode() == ISD::SUB) {
9599 Opc = X86ISD::SHRD;
9600 std::swap(Op0, Op1);
9601 std::swap(ShAmt0, ShAmt1);
9602 }
9603
9604 if (ShAmt1.getOpcode() == ISD::SUB) {
9605 SDValue Sum = ShAmt1.getOperand(0);
9606 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9607 if (SumC->getSExtValue() == 64 &&
9608 ShAmt1.getOperand(1) == ShAmt0)
9609 return DAG.getNode(Opc, DL, VT,
9610 Op0, Op1,
9611 DAG.getNode(ISD::TRUNCATE, DL,
9612 MVT::i8, ShAmt0));
9613 }
9614 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9615 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9616 if (ShAmt0C &&
9617 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9618 return DAG.getNode(Opc, DL, VT,
9619 N0.getOperand(0), N1.getOperand(0),
9620 DAG.getNode(ISD::TRUNCATE, DL,
9621 MVT::i8, ShAmt0));
9622 }
9623
9624 return SDValue();
9625}
9626
Chris Lattner149a4e52008-02-22 02:09:43 +00009627/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009628static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009629 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009630 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9631 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009632 // A preferable solution to the general problem is to figure out the right
9633 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009634
9635 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009636 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009637 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009638 if (VT.getSizeInBits() != 64)
9639 return SDValue();
9640
Devang Patel578efa92009-06-05 21:57:13 +00009641 const Function *F = DAG.getMachineFunction().getFunction();
9642 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009643 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009644 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009645 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009646 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009647 isa<LoadSDNode>(St->getValue()) &&
9648 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9649 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009650 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009651 LoadSDNode *Ld = 0;
9652 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009653 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009654 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009655 // Must be a store of a load. We currently handle two cases: the load
9656 // is a direct child, and it's under an intervening TokenFactor. It is
9657 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009658 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009659 Ld = cast<LoadSDNode>(St->getChain());
9660 else if (St->getValue().hasOneUse() &&
9661 ChainVal->getOpcode() == ISD::TokenFactor) {
9662 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009663 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009664 TokenFactorIndex = i;
9665 Ld = cast<LoadSDNode>(St->getValue());
9666 } else
9667 Ops.push_back(ChainVal->getOperand(i));
9668 }
9669 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009670
Evan Cheng536e6672009-03-12 05:59:15 +00009671 if (!Ld || !ISD::isNormalLoad(Ld))
9672 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009673
Evan Cheng536e6672009-03-12 05:59:15 +00009674 // If this is not the MMX case, i.e. we are just turning i64 load/store
9675 // into f64 load/store, avoid the transformation if there are multiple
9676 // uses of the loaded value.
9677 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9678 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009679
Evan Cheng536e6672009-03-12 05:59:15 +00009680 DebugLoc LdDL = Ld->getDebugLoc();
9681 DebugLoc StDL = N->getDebugLoc();
9682 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9683 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9684 // pair instead.
9685 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009687 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9688 Ld->getBasePtr(), Ld->getSrcValue(),
9689 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009690 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009691 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009692 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009693 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009694 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009695 Ops.size());
9696 }
Evan Cheng536e6672009-03-12 05:59:15 +00009697 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009698 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009699 St->isVolatile(), St->isNonTemporal(),
9700 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009701 }
Evan Cheng536e6672009-03-12 05:59:15 +00009702
9703 // Otherwise, lower to two pairs of 32-bit loads / stores.
9704 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9706 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009707
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009709 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009710 Ld->isVolatile(), Ld->isNonTemporal(),
9711 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009712 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009713 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009714 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009715 MinAlign(Ld->getAlignment(), 4));
9716
9717 SDValue NewChain = LoLd.getValue(1);
9718 if (TokenFactorIndex != -1) {
9719 Ops.push_back(LoLd);
9720 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009722 Ops.size());
9723 }
9724
9725 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9727 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009728
9729 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9730 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009731 St->isVolatile(), St->isNonTemporal(),
9732 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009733 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9734 St->getSrcValue(),
9735 St->getSrcValueOffset() + 4,
9736 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009737 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009738 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009740 }
Dan Gohman475871a2008-07-27 21:46:04 +00009741 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009742}
9743
Chris Lattner6cf73262008-01-25 06:14:17 +00009744/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9745/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009746static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009747 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9748 // F[X]OR(0.0, x) -> x
9749 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009750 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9751 if (C->getValueAPF().isPosZero())
9752 return N->getOperand(1);
9753 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9754 if (C->getValueAPF().isPosZero())
9755 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009756 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009757}
9758
9759/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009760static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009761 // FAND(0.0, x) -> 0.0
9762 // FAND(x, 0.0) -> 0.0
9763 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9764 if (C->getValueAPF().isPosZero())
9765 return N->getOperand(0);
9766 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9767 if (C->getValueAPF().isPosZero())
9768 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009769 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009770}
9771
Dan Gohmane5af2d32009-01-29 01:59:02 +00009772static SDValue PerformBTCombine(SDNode *N,
9773 SelectionDAG &DAG,
9774 TargetLowering::DAGCombinerInfo &DCI) {
9775 // BT ignores high bits in the bit index operand.
9776 SDValue Op1 = N->getOperand(1);
9777 if (Op1.hasOneUse()) {
9778 unsigned BitWidth = Op1.getValueSizeInBits();
9779 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9780 APInt KnownZero, KnownOne;
9781 TargetLowering::TargetLoweringOpt TLO(DAG);
9782 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9783 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9784 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9785 DCI.CommitTargetLoweringOpt(TLO);
9786 }
9787 return SDValue();
9788}
Chris Lattner83e6c992006-10-04 06:57:07 +00009789
Eli Friedman7a5e5552009-06-07 06:52:44 +00009790static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9791 SDValue Op = N->getOperand(0);
9792 if (Op.getOpcode() == ISD::BIT_CONVERT)
9793 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009794 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009795 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009796 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009797 OpVT.getVectorElementType().getSizeInBits()) {
9798 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9799 }
9800 return SDValue();
9801}
9802
Owen Anderson99177002009-06-29 18:04:45 +00009803// On X86 and X86-64, atomic operations are lowered to locked instructions.
9804// Locked instructions, in turn, have implicit fence semantics (all memory
9805// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009806// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009807// fence-atomic-fence.
9808static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9809 SDValue atomic = N->getOperand(0);
9810 switch (atomic.getOpcode()) {
9811 case ISD::ATOMIC_CMP_SWAP:
9812 case ISD::ATOMIC_SWAP:
9813 case ISD::ATOMIC_LOAD_ADD:
9814 case ISD::ATOMIC_LOAD_SUB:
9815 case ISD::ATOMIC_LOAD_AND:
9816 case ISD::ATOMIC_LOAD_OR:
9817 case ISD::ATOMIC_LOAD_XOR:
9818 case ISD::ATOMIC_LOAD_NAND:
9819 case ISD::ATOMIC_LOAD_MIN:
9820 case ISD::ATOMIC_LOAD_MAX:
9821 case ISD::ATOMIC_LOAD_UMIN:
9822 case ISD::ATOMIC_LOAD_UMAX:
9823 break;
9824 default:
9825 return SDValue();
9826 }
Eric Christopherfd179292009-08-27 18:07:15 +00009827
Owen Anderson99177002009-06-29 18:04:45 +00009828 SDValue fence = atomic.getOperand(0);
9829 if (fence.getOpcode() != ISD::MEMBARRIER)
9830 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009831
Owen Anderson99177002009-06-29 18:04:45 +00009832 switch (atomic.getOpcode()) {
9833 case ISD::ATOMIC_CMP_SWAP:
9834 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9835 atomic.getOperand(1), atomic.getOperand(2),
9836 atomic.getOperand(3));
9837 case ISD::ATOMIC_SWAP:
9838 case ISD::ATOMIC_LOAD_ADD:
9839 case ISD::ATOMIC_LOAD_SUB:
9840 case ISD::ATOMIC_LOAD_AND:
9841 case ISD::ATOMIC_LOAD_OR:
9842 case ISD::ATOMIC_LOAD_XOR:
9843 case ISD::ATOMIC_LOAD_NAND:
9844 case ISD::ATOMIC_LOAD_MIN:
9845 case ISD::ATOMIC_LOAD_MAX:
9846 case ISD::ATOMIC_LOAD_UMIN:
9847 case ISD::ATOMIC_LOAD_UMAX:
9848 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9849 atomic.getOperand(1), atomic.getOperand(2));
9850 default:
9851 return SDValue();
9852 }
9853}
9854
Evan Cheng2e489c42009-12-16 00:53:11 +00009855static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9856 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9857 // (and (i32 x86isd::setcc_carry), 1)
9858 // This eliminates the zext. This transformation is necessary because
9859 // ISD::SETCC is always legalized to i8.
9860 DebugLoc dl = N->getDebugLoc();
9861 SDValue N0 = N->getOperand(0);
9862 EVT VT = N->getValueType(0);
9863 if (N0.getOpcode() == ISD::AND &&
9864 N0.hasOneUse() &&
9865 N0.getOperand(0).hasOneUse()) {
9866 SDValue N00 = N0.getOperand(0);
9867 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9868 return SDValue();
9869 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9870 if (!C || C->getZExtValue() != 1)
9871 return SDValue();
9872 return DAG.getNode(ISD::AND, dl, VT,
9873 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9874 N00.getOperand(0), N00.getOperand(1)),
9875 DAG.getConstant(1, VT));
9876 }
9877
9878 return SDValue();
9879}
9880
Dan Gohman475871a2008-07-27 21:46:04 +00009881SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009882 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009883 SelectionDAG &DAG = DCI.DAG;
9884 switch (N->getOpcode()) {
9885 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009886 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009887 case ISD::EXTRACT_VECTOR_ELT:
9888 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009889 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009890 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009891 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009892 case ISD::SHL:
9893 case ISD::SRA:
9894 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009895 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009896 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009897 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009898 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9899 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009900 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009901 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009902 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009903 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009904 }
9905
Dan Gohman475871a2008-07-27 21:46:04 +00009906 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009907}
9908
Evan Cheng60c07e12006-07-05 22:17:51 +00009909//===----------------------------------------------------------------------===//
9910// X86 Inline Assembly Support
9911//===----------------------------------------------------------------------===//
9912
Chris Lattnerb8105652009-07-20 17:51:36 +00009913static bool LowerToBSwap(CallInst *CI) {
9914 // FIXME: this should verify that we are targetting a 486 or better. If not,
9915 // we will turn this bswap into something that will be lowered to logical ops
9916 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9917 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009918
Chris Lattnerb8105652009-07-20 17:51:36 +00009919 // Verify this is a simple bswap.
9920 if (CI->getNumOperands() != 2 ||
9921 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009922 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009924
Chris Lattnerb8105652009-07-20 17:51:36 +00009925 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9926 if (!Ty || Ty->getBitWidth() % 16 != 0)
9927 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009928
Chris Lattnerb8105652009-07-20 17:51:36 +00009929 // Okay, we can do this xform, do so now.
9930 const Type *Tys[] = { Ty };
9931 Module *M = CI->getParent()->getParent()->getParent();
9932 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009933
Chris Lattnerb8105652009-07-20 17:51:36 +00009934 Value *Op = CI->getOperand(1);
9935 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009936
Chris Lattnerb8105652009-07-20 17:51:36 +00009937 CI->replaceAllUsesWith(Op);
9938 CI->eraseFromParent();
9939 return true;
9940}
9941
9942bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9943 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9944 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9945
9946 std::string AsmStr = IA->getAsmString();
9947
9948 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009949 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009950 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9951
9952 switch (AsmPieces.size()) {
9953 default: return false;
9954 case 1:
9955 AsmStr = AsmPieces[0];
9956 AsmPieces.clear();
9957 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9958
9959 // bswap $0
9960 if (AsmPieces.size() == 2 &&
9961 (AsmPieces[0] == "bswap" ||
9962 AsmPieces[0] == "bswapq" ||
9963 AsmPieces[0] == "bswapl") &&
9964 (AsmPieces[1] == "$0" ||
9965 AsmPieces[1] == "${0:q}")) {
9966 // No need to check constraints, nothing other than the equivalent of
9967 // "=r,0" would be valid here.
9968 return LowerToBSwap(CI);
9969 }
9970 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009971 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009972 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009973 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009974 AsmPieces[1] == "$$8," &&
9975 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009976 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9977 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009978 const std::string &Constraints = IA->getConstraintString();
9979 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009980 std::sort(AsmPieces.begin(), AsmPieces.end());
9981 if (AsmPieces.size() == 4 &&
9982 AsmPieces[0] == "~{cc}" &&
9983 AsmPieces[1] == "~{dirflag}" &&
9984 AsmPieces[2] == "~{flags}" &&
9985 AsmPieces[3] == "~{fpsr}") {
9986 return LowerToBSwap(CI);
9987 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009988 }
9989 break;
9990 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009991 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009992 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009993 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9994 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9995 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009996 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009997 SplitString(AsmPieces[0], Words, " \t");
9998 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9999 Words.clear();
10000 SplitString(AsmPieces[1], Words, " \t");
10001 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10002 Words.clear();
10003 SplitString(AsmPieces[2], Words, " \t,");
10004 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10005 Words[2] == "%edx") {
10006 return LowerToBSwap(CI);
10007 }
10008 }
10009 }
10010 }
10011 break;
10012 }
10013 return false;
10014}
10015
10016
10017
Chris Lattnerf4dff842006-07-11 02:54:03 +000010018/// getConstraintType - Given a constraint letter, return the type of
10019/// constraint it is for this target.
10020X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010021X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10022 if (Constraint.size() == 1) {
10023 switch (Constraint[0]) {
10024 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010025 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010026 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010027 case 'r':
10028 case 'R':
10029 case 'l':
10030 case 'q':
10031 case 'Q':
10032 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010033 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010034 case 'Y':
10035 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010036 case 'e':
10037 case 'Z':
10038 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010039 default:
10040 break;
10041 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010042 }
Chris Lattner4234f572007-03-25 02:14:49 +000010043 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010044}
10045
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010046/// LowerXConstraint - try to replace an X constraint, which matches anything,
10047/// with another that has more specific requirements based on the type of the
10048/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010049const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010050LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010051 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10052 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010053 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010054 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010055 return "Y";
10056 if (Subtarget->hasSSE1())
10057 return "x";
10058 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010059
Chris Lattner5e764232008-04-26 23:02:14 +000010060 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010061}
10062
Chris Lattner48884cd2007-08-25 00:47:38 +000010063/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10064/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010065void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010066 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010067 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010068 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010069 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010070 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010071
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010072 switch (Constraint) {
10073 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010074 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010075 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010076 if (C->getZExtValue() <= 31) {
10077 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010078 break;
10079 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010080 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010081 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010082 case 'J':
10083 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010084 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010085 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10086 break;
10087 }
10088 }
10089 return;
10090 case 'K':
10091 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010092 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010093 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10094 break;
10095 }
10096 }
10097 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010098 case 'N':
10099 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010100 if (C->getZExtValue() <= 255) {
10101 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010102 break;
10103 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010104 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010105 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010106 case 'e': {
10107 // 32-bit signed value
10108 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10109 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010110 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10111 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010112 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010113 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010114 break;
10115 }
10116 // FIXME gcc accepts some relocatable values here too, but only in certain
10117 // memory models; it's complicated.
10118 }
10119 return;
10120 }
10121 case 'Z': {
10122 // 32-bit unsigned value
10123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10124 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010125 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10126 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010127 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10128 break;
10129 }
10130 }
10131 // FIXME gcc accepts some relocatable values here too, but only in certain
10132 // memory models; it's complicated.
10133 return;
10134 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010135 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010136 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010137 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010138 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010139 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010140 break;
10141 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010142
Chris Lattnerdc43a882007-05-03 16:52:29 +000010143 // If we are in non-pic codegen mode, we allow the address of a global (with
10144 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010145 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010146 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010147
Chris Lattner49921962009-05-08 18:23:14 +000010148 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10149 while (1) {
10150 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10151 Offset += GA->getOffset();
10152 break;
10153 } else if (Op.getOpcode() == ISD::ADD) {
10154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10155 Offset += C->getZExtValue();
10156 Op = Op.getOperand(0);
10157 continue;
10158 }
10159 } else if (Op.getOpcode() == ISD::SUB) {
10160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10161 Offset += -C->getZExtValue();
10162 Op = Op.getOperand(0);
10163 continue;
10164 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010165 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010166
Chris Lattner49921962009-05-08 18:23:14 +000010167 // Otherwise, this isn't something we can handle, reject it.
10168 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010169 }
Eric Christopherfd179292009-08-27 18:07:15 +000010170
Dan Gohman46510a72010-04-15 01:51:59 +000010171 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010172 // If we require an extra load to get this address, as in PIC mode, we
10173 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010174 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10175 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010176 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010177
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010178 if (hasMemory)
10179 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10180 else
10181 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010182 Result = Op;
10183 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010184 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010185 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010186
Gabor Greifba36cb52008-08-28 21:40:38 +000010187 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010188 Ops.push_back(Result);
10189 return;
10190 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010191 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10192 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010193}
10194
Chris Lattner259e97c2006-01-31 19:43:35 +000010195std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010196getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010197 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010198 if (Constraint.size() == 1) {
10199 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010200 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010201 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010202 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10203 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010205 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10206 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10207 X86::R10D,X86::R11D,X86::R12D,
10208 X86::R13D,X86::R14D,X86::R15D,
10209 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010210 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010211 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10212 X86::SI, X86::DI, X86::R8W,X86::R9W,
10213 X86::R10W,X86::R11W,X86::R12W,
10214 X86::R13W,X86::R14W,X86::R15W,
10215 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010216 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010217 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10218 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10219 X86::R10B,X86::R11B,X86::R12B,
10220 X86::R13B,X86::R14B,X86::R15B,
10221 X86::BPL, X86::SPL, 0);
10222
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010224 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10225 X86::RSI, X86::RDI, X86::R8, X86::R9,
10226 X86::R10, X86::R11, X86::R12,
10227 X86::R13, X86::R14, X86::R15,
10228 X86::RBP, X86::RSP, 0);
10229
10230 break;
10231 }
Eric Christopherfd179292009-08-27 18:07:15 +000010232 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010233 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010235 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010237 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010238 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010239 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010240 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010241 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10242 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010243 }
10244 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010245
Chris Lattner1efa40f2006-02-22 00:56:39 +000010246 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010247}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010248
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010249std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010250X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010251 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010252 // First, see if this is a constraint that directly corresponds to an LLVM
10253 // register class.
10254 if (Constraint.size() == 1) {
10255 // GCC Constraint Letters
10256 switch (Constraint[0]) {
10257 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010258 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010259 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010260 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010261 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010263 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010264 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010265 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010266 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010267 case 'R': // LEGACY_REGS
10268 if (VT == MVT::i8)
10269 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10270 if (VT == MVT::i16)
10271 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10272 if (VT == MVT::i32 || !Subtarget->is64Bit())
10273 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10274 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010275 case 'f': // FP Stack registers.
10276 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10277 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010278 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010279 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010280 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010281 return std::make_pair(0U, X86::RFP64RegisterClass);
10282 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010283 case 'y': // MMX_REGS if MMX allowed.
10284 if (!Subtarget->hasMMX()) break;
10285 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010286 case 'Y': // SSE_REGS if SSE2 allowed
10287 if (!Subtarget->hasSSE2()) break;
10288 // FALL THROUGH.
10289 case 'x': // SSE_REGS if SSE1 allowed
10290 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010291
Owen Anderson825b72b2009-08-11 20:47:22 +000010292 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010293 default: break;
10294 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 case MVT::f32:
10296 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010297 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010298 case MVT::f64:
10299 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010300 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010301 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010302 case MVT::v16i8:
10303 case MVT::v8i16:
10304 case MVT::v4i32:
10305 case MVT::v2i64:
10306 case MVT::v4f32:
10307 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010308 return std::make_pair(0U, X86::VR128RegisterClass);
10309 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010310 break;
10311 }
10312 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010313
Chris Lattnerf76d1802006-07-31 23:26:50 +000010314 // Use the default implementation in TargetLowering to convert the register
10315 // constraint into a member of a register class.
10316 std::pair<unsigned, const TargetRegisterClass*> Res;
10317 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010318
10319 // Not found as a standard register?
10320 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010321 // Map st(0) -> st(7) -> ST0
10322 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10323 tolower(Constraint[1]) == 's' &&
10324 tolower(Constraint[2]) == 't' &&
10325 Constraint[3] == '(' &&
10326 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10327 Constraint[5] == ')' &&
10328 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010329
Chris Lattner56d77c72009-09-13 22:41:48 +000010330 Res.first = X86::ST0+Constraint[4]-'0';
10331 Res.second = X86::RFP80RegisterClass;
10332 return Res;
10333 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010334
Chris Lattner56d77c72009-09-13 22:41:48 +000010335 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010336 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010337 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010338 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010339 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010340 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010341
10342 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010343 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010344 Res.first = X86::EFLAGS;
10345 Res.second = X86::CCRRegisterClass;
10346 return Res;
10347 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010348
Dale Johannesen330169f2008-11-13 21:52:36 +000010349 // 'A' means EAX + EDX.
10350 if (Constraint == "A") {
10351 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010352 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010353 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010354 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010355 return Res;
10356 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010357
Chris Lattnerf76d1802006-07-31 23:26:50 +000010358 // Otherwise, check to see if this is a register class of the wrong value
10359 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10360 // turn into {ax},{dx}.
10361 if (Res.second->hasType(VT))
10362 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010363
Chris Lattnerf76d1802006-07-31 23:26:50 +000010364 // All of the single-register GCC register classes map their values onto
10365 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10366 // really want an 8-bit or 32-bit register, map to the appropriate register
10367 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010368 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010369 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010370 unsigned DestReg = 0;
10371 switch (Res.first) {
10372 default: break;
10373 case X86::AX: DestReg = X86::AL; break;
10374 case X86::DX: DestReg = X86::DL; break;
10375 case X86::CX: DestReg = X86::CL; break;
10376 case X86::BX: DestReg = X86::BL; break;
10377 }
10378 if (DestReg) {
10379 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010380 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010381 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010383 unsigned DestReg = 0;
10384 switch (Res.first) {
10385 default: break;
10386 case X86::AX: DestReg = X86::EAX; break;
10387 case X86::DX: DestReg = X86::EDX; break;
10388 case X86::CX: DestReg = X86::ECX; break;
10389 case X86::BX: DestReg = X86::EBX; break;
10390 case X86::SI: DestReg = X86::ESI; break;
10391 case X86::DI: DestReg = X86::EDI; break;
10392 case X86::BP: DestReg = X86::EBP; break;
10393 case X86::SP: DestReg = X86::ESP; break;
10394 }
10395 if (DestReg) {
10396 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010397 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010398 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010400 unsigned DestReg = 0;
10401 switch (Res.first) {
10402 default: break;
10403 case X86::AX: DestReg = X86::RAX; break;
10404 case X86::DX: DestReg = X86::RDX; break;
10405 case X86::CX: DestReg = X86::RCX; break;
10406 case X86::BX: DestReg = X86::RBX; break;
10407 case X86::SI: DestReg = X86::RSI; break;
10408 case X86::DI: DestReg = X86::RDI; break;
10409 case X86::BP: DestReg = X86::RBP; break;
10410 case X86::SP: DestReg = X86::RSP; break;
10411 }
10412 if (DestReg) {
10413 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010414 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010415 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010416 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010417 } else if (Res.second == X86::FR32RegisterClass ||
10418 Res.second == X86::FR64RegisterClass ||
10419 Res.second == X86::VR128RegisterClass) {
10420 // Handle references to XMM physical registers that got mapped into the
10421 // wrong class. This can happen with constraints like {xmm0} where the
10422 // target independent register mapper will just pick the first match it can
10423 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010424 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010425 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010426 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010427 Res.second = X86::FR64RegisterClass;
10428 else if (X86::VR128RegisterClass->hasType(VT))
10429 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010430 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010431
Chris Lattnerf76d1802006-07-31 23:26:50 +000010432 return Res;
10433}