blob: 96b7074aa02f506014feadce406cf8816a19d842 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
80 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
81 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Hal Finkel179a4dd2012-03-24 03:53:55 +0000229 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
230 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
231 // VAARG always uses double-word chunks, so promote anything smaller.
232 setOperationAction(ISD::VAARG, MVT::i1, Promote);
233 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
234 setOperationAction(ISD::VAARG, MVT::i8, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i16, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i32, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::Other, Expand);
241 } else {
242 // VAARG is custom lowered with the 32-bit SVR4 ABI.
243 setOperationAction(ISD::VAARG, MVT::Other, Custom);
244 setOperationAction(ISD::VAARG, MVT::i64, Custom);
245 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000246 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000249 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
251 setOperationAction(ISD::VAEND , MVT::Other, Expand);
252 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
255 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000256
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Dale Johannesen53e4e442008-11-07 22:54:33 +0000260 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
262 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattnera7a58542006-06-16 17:34:12 +0000274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
278 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
279 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000280 // This is just the low 32 bits of a (signed) fp->i64 conversion.
281 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Chris Lattner7fbcef72006-03-24 07:53:47 +0000284 // FIXME: disable this lowered code. This generates 64-bit register values,
285 // and we don't model the fact that the top part is clobbered by calls. We
286 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000288 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000289 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000291 }
292
Chris Lattnera7a58542006-06-16 17:34:12 +0000293 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000294 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000296 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000298 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000302 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
306 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000307 }
Evan Chengd30bf012006-03-01 01:11:20 +0000308
Nate Begeman425a9692005-11-29 08:17:20 +0000309 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
314 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::ADD , VT, Legal);
318 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000319
Chris Lattner7ff7e672006-04-04 17:25:31 +0000320 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000323
324 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000338 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::MUL , VT, Expand);
340 setOperationAction(ISD::SDIV, VT, Expand);
341 setOperationAction(ISD::SREM, VT, Expand);
342 setOperationAction(ISD::UDIV, VT, Expand);
343 setOperationAction(ISD::UREM, VT, Expand);
344 setOperationAction(ISD::FDIV, VT, Expand);
345 setOperationAction(ISD::FNEG, VT, Expand);
346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
348 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
349 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
351 setOperationAction(ISD::UDIVREM, VT, Expand);
352 setOperationAction(ISD::SDIVREM, VT, Expand);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
354 setOperationAction(ISD::FPOW, VT, Expand);
355 setOperationAction(ISD::CTPOP, VT, Expand);
356 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000357 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 }
361
Chris Lattner7ff7e672006-04-04 17:25:31 +0000362 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
363 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::AND , MVT::v4i32, Legal);
367 setOperationAction(ISD::OR , MVT::v4i32, Legal);
368 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
369 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
370 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
371 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
374 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
375 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
376 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
379 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
380 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
381 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
384 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000390 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Hal Finkel19aa2b52012-04-01 20:08:17 +0000392 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
393 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
394
Eli Friedman4db5aca2011-08-29 18:23:02 +0000395 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
396 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
397
Duncan Sands03228082008-11-23 15:47:28 +0000398 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000399 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Jim Laskey2ad9f172007-02-22 14:56:36 +0000401 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000402 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000403 setExceptionPointerRegister(PPC::X3);
404 setExceptionSelectorRegister(PPC::X4);
405 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000406 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000407 setExceptionPointerRegister(PPC::R3);
408 setExceptionSelectorRegister(PPC::R4);
409 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000411 // We have target-specific dag combine patterns for the following nodes:
412 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000413 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000414 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000415 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000416
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000417 // Darwin long double math library functions have $LDBL128 appended.
418 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000419 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000420 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
421 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000422 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
423 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000424 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
425 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
426 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
427 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
428 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000429 }
430
Hal Finkelc6129162011-10-17 18:53:03 +0000431 setMinFunctionAlignment(2);
432 if (PPCSubTarget.isDarwin())
433 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000434
Eli Friedman26689ac2011-08-03 21:06:02 +0000435 setInsertFencesForAtomic(true);
436
Hal Finkel768c65f2011-11-22 16:21:04 +0000437 setSchedulingPreference(Sched::Hybrid);
438
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000439 computeRegisterProperties();
440}
441
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000442/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
443/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000444unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000445 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000446 // Darwin passes everything on 4 byte boundary.
447 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
448 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000449 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000450 return 4;
451}
452
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000453const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
454 switch (Opcode) {
455 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::FSEL: return "PPCISD::FSEL";
457 case PPCISD::FCFID: return "PPCISD::FCFID";
458 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
459 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
460 case PPCISD::STFIWX: return "PPCISD::STFIWX";
461 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
462 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
463 case PPCISD::VPERM: return "PPCISD::VPERM";
464 case PPCISD::Hi: return "PPCISD::Hi";
465 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000466 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000467 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
468 case PPCISD::LOAD: return "PPCISD::LOAD";
469 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000470 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
471 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
472 case PPCISD::SRL: return "PPCISD::SRL";
473 case PPCISD::SRA: return "PPCISD::SRA";
474 case PPCISD::SHL: return "PPCISD::SHL";
475 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
476 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000477 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000478 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000479 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000480 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000481 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000482 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
483 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000484 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
485 case PPCISD::MFCR: return "PPCISD::MFCR";
486 case PPCISD::VCMP: return "PPCISD::VCMP";
487 case PPCISD::VCMPo: return "PPCISD::VCMPo";
488 case PPCISD::LBRX: return "PPCISD::LBRX";
489 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000490 case PPCISD::LARX: return "PPCISD::LARX";
491 case PPCISD::STCX: return "PPCISD::STCX";
492 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
493 case PPCISD::MFFS: return "PPCISD::MFFS";
494 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
495 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
496 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
497 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000498 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000499 }
500}
501
Duncan Sands28b77e92011-09-06 19:07:46 +0000502EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000504}
505
Chris Lattner1a635d62006-04-14 06:01:58 +0000506//===----------------------------------------------------------------------===//
507// Node matching predicates, for use by the tblgen matching code.
508//===----------------------------------------------------------------------===//
509
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000510/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000511static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000512 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000513 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000514 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000515 // Maybe this has already been legalized into the constant pool?
516 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000517 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000518 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000519 }
520 return false;
521}
522
Chris Lattnerddb739e2006-04-06 17:23:16 +0000523/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
524/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000525static bool isConstantOrUndef(int Op, int Val) {
526 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000527}
528
529/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
530/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000531bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000532 if (!isUnary) {
533 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000535 return false;
536 } else {
537 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
539 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000540 return false;
541 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000542 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000543}
544
545/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
546/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000547bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000548 if (!isUnary) {
549 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000550 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
551 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000552 return false;
553 } else {
554 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
556 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
557 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
558 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 return false;
560 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000561 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000562}
563
Chris Lattnercaad1632006-04-06 22:02:42 +0000564/// isVMerge - Common function, used to match vmrg* shuffles.
565///
Nate Begeman9008ca62009-04-27 18:41:29 +0000566static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000567 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000570 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
571 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000572
Chris Lattner116cc482006-04-06 21:11:54 +0000573 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
574 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000576 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000578 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000579 return false;
580 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000582}
583
584/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
585/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000586bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000588 if (!isUnary)
589 return isVMerge(N, UnitSize, 8, 24);
590 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000591}
592
593/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
594/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000595bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 if (!isUnary)
598 return isVMerge(N, UnitSize, 0, 16);
599 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000600}
601
602
Chris Lattnerd0608e12006-04-06 18:26:28 +0000603/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
604/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000605int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 "PPC only supports shuffles by bytes!");
608
609 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000610
Chris Lattnerd0608e12006-04-06 18:26:28 +0000611 // Find the first non-undef value in the shuffle mask.
612 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000614 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Chris Lattnerd0608e12006-04-06 18:26:28 +0000616 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000617
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000620 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000621 if (ShiftAmt < i) return -1;
622 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000623
Chris Lattnerf24380e2006-04-06 22:28:36 +0000624 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000628 return -1;
629 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000630 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000631 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000633 return -1;
634 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000635 return ShiftAmt;
636}
Chris Lattneref819f82006-03-20 06:33:01 +0000637
638/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
639/// specifies a splat of a single element that is suitable for input to
640/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000641bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000643 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000644
Chris Lattner88a99ef2006-03-20 06:37:44 +0000645 // This is a splat operation if each element of the permute is the same, and
646 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000647 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000648
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 // FIXME: Handle UNDEF elements too!
650 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000651 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000652
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 // Check that the indices are consecutive, in the case of a multi-byte element
654 // splatted with a v16i8 mask.
655 for (unsigned i = 1; i != EltSize; ++i)
656 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000657 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000658
Chris Lattner7ff7e672006-04-04 17:25:31 +0000659 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000660 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000661 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000663 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000664 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000665 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000666}
667
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000668/// isAllNegativeZeroVector - Returns true if all elements of build_vector
669/// are -0.0.
670bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
672
673 APInt APVal, APUndef;
674 unsigned BitSize;
675 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000676
Dale Johannesen1e608812009-11-13 01:45:18 +0000677 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000678 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000679 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000680
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000681 return false;
682}
683
Chris Lattneref819f82006-03-20 06:33:01 +0000684/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
685/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000686unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
688 assert(isSplatShuffleMask(SVOp, EltSize));
689 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000690}
691
Chris Lattnere87192a2006-04-12 17:37:20 +0000692/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000693/// by using a vspltis[bhw] instruction of the specified element size, return
694/// the constant being splatted. The ByteSize field indicates the number of
695/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000696SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
697 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000698
699 // If ByteSize of the splat is bigger than the element size of the
700 // build_vector, then we have a case where we are checking for a splat where
701 // multiple elements of the buildvector are folded together into a single
702 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
703 unsigned EltSize = 16/N->getNumOperands();
704 if (EltSize < ByteSize) {
705 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000706 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000708
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 // See if all of the elements in the buildvector agree across.
710 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
711 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
712 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000713 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714
Scott Michelfdc40a02009-02-17 22:15:04 +0000715
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
718 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000719 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000720 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Chris Lattner79d9a882006-04-08 07:14:26 +0000722 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
723 // either constant or undef values that are identical for each chunk. See
724 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 // Check to see if all of the leading entries are either 0 or -1. If
727 // neither, then this won't fit into the immediate field.
728 bool LeadingZero = true;
729 bool LeadingOnes = true;
730 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000731 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Chris Lattner79d9a882006-04-08 07:14:26 +0000733 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
734 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
735 }
736 // Finally, check the least significant entry.
737 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000738 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000740 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000743 }
744 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000745 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000747 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000748 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000750 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Dan Gohman475871a2008-07-27 21:46:04 +0000752 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000753 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000754
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 // Check to see if this buildvec has a single non-undef value in its elements.
756 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
757 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000758 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000759 OpVal = N->getOperand(i);
760 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000762 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Gabor Greifba36cb52008-08-28 21:40:38 +0000764 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Eli Friedman1a8229b2009-05-24 02:03:36 +0000766 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000767 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000769 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000772 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000773 }
774
775 // If the splat value is larger than the element value, then we can never do
776 // this splat. The only case that we could fit the replicated bits into our
777 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000778 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000780 // If the element value is larger than the splat value, cut it in half and
781 // check to see if the two halves are equal. Continue doing this until we
782 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
783 while (ValSizeInBytes > ByteSize) {
784 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000785
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000786 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000787 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
788 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000789 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000790 }
791
792 // Properly sign extend the value.
793 int ShAmt = (4-ByteSize)*8;
794 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000795
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000796 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000797 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000798
Chris Lattner140a58f2006-04-08 06:46:53 +0000799 // Finally, if this value fits in a 5 bit sext field, return it
800 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000802 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000803}
804
Chris Lattner1a635d62006-04-14 06:01:58 +0000805//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000806// Addressing Mode Selection
807//===----------------------------------------------------------------------===//
808
809/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
810/// or 64-bit immediate, and if the value can be accurately represented as a
811/// sign extension from a 16-bit value. If so, this returns true and the
812/// immediate.
813static bool isIntS16Immediate(SDNode *N, short &Imm) {
814 if (N->getOpcode() != ISD::Constant)
815 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000817 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000819 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000821 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000822}
Dan Gohman475871a2008-07-27 21:46:04 +0000823static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000824 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825}
826
827
828/// SelectAddressRegReg - Given the specified addressed, check to see if it
829/// can be represented as an indexed [r+r] operation. Returns false if it
830/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000831bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
832 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000833 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834 short imm = 0;
835 if (N.getOpcode() == ISD::ADD) {
836 if (isIntS16Immediate(N.getOperand(1), imm))
837 return false; // r+i
838 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
839 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841 Base = N.getOperand(0);
842 Index = N.getOperand(1);
843 return true;
844 } else if (N.getOpcode() == ISD::OR) {
845 if (isIntS16Immediate(N.getOperand(1), imm))
846 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000848 // If this is an or of disjoint bitfields, we can codegen this as an add
849 // (for better address arithmetic) if the LHS and RHS of the OR are provably
850 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000851 APInt LHSKnownZero, LHSKnownOne;
852 APInt RHSKnownZero, RHSKnownOne;
853 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000854 APInt::getAllOnesValue(N.getOperand(0)
855 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000856 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000858 if (LHSKnownZero.getBoolValue()) {
859 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000860 APInt::getAllOnesValue(N.getOperand(1)
861 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 // If all of the bits are known zero on the LHS or RHS, the add won't
864 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000865 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 Base = N.getOperand(0);
867 Index = N.getOperand(1);
868 return true;
869 }
870 }
871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 return false;
874}
875
876/// Returns true if the address N can be represented by a base register plus
877/// a signed 16-bit displacement [r+imm], and if it is not better
878/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000879bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000880 SDValue &Base,
881 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000882 // FIXME dl should come from parent load or store, not from address
883 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If this can be more profitably realized as r+r, fail.
885 if (SelectAddressRegReg(N, Disp, Base, DAG))
886 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 if (N.getOpcode() == ISD::ADD) {
889 short imm = 0;
890 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
893 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
894 } else {
895 Base = N.getOperand(0);
896 }
897 return true; // [r+i]
898 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
899 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000900 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 && "Cannot handle constant offsets yet!");
902 Disp = N.getOperand(1).getOperand(0); // The global address.
903 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
904 Disp.getOpcode() == ISD::TargetConstantPool ||
905 Disp.getOpcode() == ISD::TargetJumpTable);
906 Base = N.getOperand(0);
907 return true; // [&g+r]
908 }
909 } else if (N.getOpcode() == ISD::OR) {
910 short imm = 0;
911 if (isIntS16Immediate(N.getOperand(1), imm)) {
912 // If this is an or of disjoint bitfields, we can codegen this as an add
913 // (for better address arithmetic) if the LHS and RHS of the OR are
914 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000915 APInt LHSKnownZero, LHSKnownOne;
916 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000917 APInt::getAllOnesValue(N.getOperand(0)
918 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000919 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000920
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000921 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 // If all of the bits are known zero on the LHS or RHS, the add won't
923 // carry.
924 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 return true;
927 }
928 }
929 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
930 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // If this address fits entirely in a 16-bit sext immediate field, codegen
933 // this as "d, 0"
934 short Imm;
935 if (isIntS16Immediate(CN, Imm)) {
936 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000937 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
938 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 return true;
940 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000941
942 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000944 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
945 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
951 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000952 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 return true;
954 }
955 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000956
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 Disp = DAG.getTargetConstant(0, getPointerTy());
958 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
959 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
960 else
961 Base = N;
962 return true; // [r+0]
963}
964
965/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
966/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000967bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
968 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000969 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 // Check to see if we can easily represent this as an [r+r] address. This
971 // will fail if it thinks that the address is more profitably represented as
972 // reg+imm, e.g. where imm = 0.
973 if (SelectAddressRegReg(N, Base, Index, DAG))
974 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000975
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 // If the operand is an addition, always emit this as [r+r], since this is
977 // better (for code size, and execution, as the memop does the add for free)
978 // than emitting an explicit add.
979 if (N.getOpcode() == ISD::ADD) {
980 Base = N.getOperand(0);
981 Index = N.getOperand(1);
982 return true;
983 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000984
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000986 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
987 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 Index = N;
989 return true;
990}
991
992/// SelectAddressRegImmShift - Returns true if the address N can be
993/// represented by a base register plus a signed 14-bit displacement
994/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000995bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
996 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000997 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000998 // FIXME dl should come from the parent load or store, not the address
999 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 // If this can be more profitably realized as r+r, fail.
1001 if (SelectAddressRegReg(N, Disp, Base, DAG))
1002 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001003
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 if (N.getOpcode() == ISD::ADD) {
1005 short imm = 0;
1006 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1009 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1010 } else {
1011 Base = N.getOperand(0);
1012 }
1013 return true; // [r+i]
1014 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1015 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001016 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001017 && "Cannot handle constant offsets yet!");
1018 Disp = N.getOperand(1).getOperand(0); // The global address.
1019 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1020 Disp.getOpcode() == ISD::TargetConstantPool ||
1021 Disp.getOpcode() == ISD::TargetJumpTable);
1022 Base = N.getOperand(0);
1023 return true; // [&g+r]
1024 }
1025 } else if (N.getOpcode() == ISD::OR) {
1026 short imm = 0;
1027 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1028 // If this is an or of disjoint bitfields, we can codegen this as an add
1029 // (for better address arithmetic) if the LHS and RHS of the OR are
1030 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001031 APInt LHSKnownZero, LHSKnownOne;
1032 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001033 APInt::getAllOnesValue(N.getOperand(0)
1034 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001035 LHSKnownZero, LHSKnownOne);
1036 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If all of the bits are known zero on the LHS or RHS, the add won't
1038 // carry.
1039 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 return true;
1042 }
1043 }
1044 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001045 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001046 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001047 // If this address fits entirely in a 14-bit sext immediate field, codegen
1048 // this as "d, 0"
1049 short Imm;
1050 if (isIntS16Immediate(CN, Imm)) {
1051 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001052 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1053 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001054 return true;
1055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001057 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001059 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1060 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001061
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001062 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1064 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1065 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001066 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001067 return true;
1068 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 }
1070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 Disp = DAG.getTargetConstant(0, getPointerTy());
1073 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1074 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1075 else
1076 Base = N;
1077 return true; // [r+0]
1078}
1079
1080
1081/// getPreIndexedAddressParts - returns true by value, base pointer and
1082/// offset pointer and addressing mode by reference if the node's address
1083/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001084bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1085 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001086 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001087 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001088 // Disabled by default for now.
1089 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Dan Gohman475871a2008-07-27 21:46:04 +00001091 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001092 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1094 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001095 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001098 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001099 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 } else
1101 return false;
1102
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001103 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001104 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001105 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner0851b4f2006-11-15 19:55:13 +00001107 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattner0851b4f2006-11-15 19:55:13 +00001109 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001111 // reg + imm
1112 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1113 return false;
1114 } else {
1115 // reg + imm * 4.
1116 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1117 return false;
1118 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001119
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001120 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001121 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1122 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001124 LD->getExtensionType() == ISD::SEXTLOAD &&
1125 isa<ConstantSDNode>(Offset))
1126 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001127 }
1128
Chris Lattner4eab7142006-11-10 02:08:47 +00001129 AM = ISD::PRE_INC;
1130 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001131}
1132
1133//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001134// LowerOperation implementation
1135//===----------------------------------------------------------------------===//
1136
Chris Lattner1e61e692010-11-15 02:46:57 +00001137/// GetLabelAccessInfo - Return true if we should reference labels using a
1138/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1139static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001140 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1141 HiOpFlags = PPCII::MO_HA16;
1142 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1145 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001146 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001147 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001148 if (isPIC) {
1149 HiOpFlags |= PPCII::MO_PIC_FLAG;
1150 LoOpFlags |= PPCII::MO_PIC_FLAG;
1151 }
1152
1153 // If this is a reference to a global value that requires a non-lazy-ptr, make
1154 // sure that instruction lowering adds it.
1155 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1156 HiOpFlags |= PPCII::MO_NLP_FLAG;
1157 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001158
Chris Lattner6d2ff122010-11-15 03:13:19 +00001159 if (GV->hasHiddenVisibility()) {
1160 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1161 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1162 }
1163 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001164
Chris Lattner1e61e692010-11-15 02:46:57 +00001165 return isPIC;
1166}
1167
1168static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1169 SelectionDAG &DAG) {
1170 EVT PtrVT = HiPart.getValueType();
1171 SDValue Zero = DAG.getConstant(0, PtrVT);
1172 DebugLoc DL = HiPart.getDebugLoc();
1173
1174 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1175 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 // With PIC, the first instruction is actually "GR+hi(&G)".
1178 if (isPIC)
1179 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1180 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001181
Chris Lattner1e61e692010-11-15 02:46:57 +00001182 // Generate non-pic code that has direct accesses to the constant pool.
1183 // The address of the global is just (hi(&g)+lo(&g)).
1184 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1185}
1186
Scott Michelfdc40a02009-02-17 22:15:04 +00001187SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001188 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001189 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001190 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001191 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001192
Chris Lattner1e61e692010-11-15 02:46:57 +00001193 unsigned MOHiFlag, MOLoFlag;
1194 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1195 SDValue CPIHi =
1196 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1197 SDValue CPILo =
1198 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1199 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001200}
1201
Dan Gohmand858e902010-04-17 15:26:15 +00001202SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001204 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001205
Chris Lattner1e61e692010-11-15 02:46:57 +00001206 unsigned MOHiFlag, MOLoFlag;
1207 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1208 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1209 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1210 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001211}
1212
Dan Gohmand858e902010-04-17 15:26:15 +00001213SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1214 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001215 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001216
Dan Gohman46510a72010-04-15 01:51:59 +00001217 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001218
Chris Lattner1e61e692010-11-15 02:46:57 +00001219 unsigned MOHiFlag, MOLoFlag;
1220 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1221 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1222 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1223 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1224}
1225
1226SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1227 SelectionDAG &DAG) const {
1228 EVT PtrVT = Op.getValueType();
1229 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1230 DebugLoc DL = GSDN->getDebugLoc();
1231 const GlobalValue *GV = GSDN->getGlobal();
1232
Chris Lattner1e61e692010-11-15 02:46:57 +00001233 // 64-bit SVR4 ABI code is always position-independent.
1234 // The actual address of the GlobalValue is stored in the TOC.
1235 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1236 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1237 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1238 DAG.getRegister(PPC::X2, MVT::i64));
1239 }
1240
Chris Lattner6d2ff122010-11-15 03:13:19 +00001241 unsigned MOHiFlag, MOLoFlag;
1242 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001243
Chris Lattner6d2ff122010-11-15 03:13:19 +00001244 SDValue GAHi =
1245 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1246 SDValue GALo =
1247 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001248
Chris Lattner6d2ff122010-11-15 03:13:19 +00001249 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001250
Chris Lattner6d2ff122010-11-15 03:13:19 +00001251 // If the global reference is actually to a non-lazy-pointer, we have to do an
1252 // extra load to get the address of the global.
1253 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1254 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001255 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001256 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001257}
1258
Dan Gohmand858e902010-04-17 15:26:15 +00001259SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001261 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner1a635d62006-04-14 06:01:58 +00001263 // If we're comparing for equality to zero, expose the fact that this is
1264 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1265 // fold the new nodes.
1266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1267 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001268 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 if (VT.bitsLT(MVT::i32)) {
1271 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001272 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001273 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001274 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001275 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1276 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 DAG.getConstant(Log2b, MVT::i32));
1278 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001280 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001281 // optimized. FIXME: revisit this when we can custom lower all setcc
1282 // optimizations.
1283 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001284 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001286
Chris Lattner1a635d62006-04-14 06:01:58 +00001287 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001288 // by xor'ing the rhs with the lhs, which is faster than setting a
1289 // condition register, reading it back out, and masking the correct bit. The
1290 // normal approach here uses sub to do this instead of xor. Using xor exposes
1291 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001292 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001293 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001294 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001295 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001297 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001298 }
Dan Gohman475871a2008-07-27 21:46:04 +00001299 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001300}
1301
Dan Gohman475871a2008-07-27 21:46:04 +00001302SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001303 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001304 SDNode *Node = Op.getNode();
1305 EVT VT = Node->getValueType(0);
1306 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1307 SDValue InChain = Node->getOperand(0);
1308 SDValue VAListPtr = Node->getOperand(1);
1309 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1310 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Roman Divackybdb226e2011-06-28 15:30:42 +00001312 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1313
1314 // gpr_index
1315 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1316 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1317 false, false, 0);
1318 InChain = GprIndex.getValue(1);
1319
1320 if (VT == MVT::i64) {
1321 // Check if GprIndex is even
1322 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1323 DAG.getConstant(1, MVT::i32));
1324 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1325 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1326 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1327 DAG.getConstant(1, MVT::i32));
1328 // Align GprIndex to be even if it isn't
1329 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1330 GprIndex);
1331 }
1332
1333 // fpr index is 1 byte after gpr
1334 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1335 DAG.getConstant(1, MVT::i32));
1336
1337 // fpr
1338 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1339 FprPtr, MachinePointerInfo(SV), MVT::i8,
1340 false, false, 0);
1341 InChain = FprIndex.getValue(1);
1342
1343 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1344 DAG.getConstant(8, MVT::i32));
1345
1346 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1347 DAG.getConstant(4, MVT::i32));
1348
1349 // areas
1350 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001351 MachinePointerInfo(), false, false,
1352 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001353 InChain = OverflowArea.getValue(1);
1354
1355 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001356 MachinePointerInfo(), false, false,
1357 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001358 InChain = RegSaveArea.getValue(1);
1359
1360 // select overflow_area if index > 8
1361 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1362 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1363
Roman Divackybdb226e2011-06-28 15:30:42 +00001364 // adjustment constant gpr_index * 4/8
1365 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1366 VT.isInteger() ? GprIndex : FprIndex,
1367 DAG.getConstant(VT.isInteger() ? 4 : 8,
1368 MVT::i32));
1369
1370 // OurReg = RegSaveArea + RegConstant
1371 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1372 RegConstant);
1373
1374 // Floating types are 32 bytes into RegSaveArea
1375 if (VT.isFloatingPoint())
1376 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1377 DAG.getConstant(32, MVT::i32));
1378
1379 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1380 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1381 VT.isInteger() ? GprIndex : FprIndex,
1382 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1383 MVT::i32));
1384
1385 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1386 VT.isInteger() ? VAListPtr : FprPtr,
1387 MachinePointerInfo(SV),
1388 MVT::i8, false, false, 0);
1389
1390 // determine if we should load from reg_save_area or overflow_area
1391 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1392
1393 // increase overflow_area by 4/8 if gpr/fpr > 8
1394 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1395 DAG.getConstant(VT.isInteger() ? 4 : 8,
1396 MVT::i32));
1397
1398 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1399 OverflowAreaPlusN);
1400
1401 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1402 OverflowAreaPtr,
1403 MachinePointerInfo(),
1404 MVT::i32, false, false, 0);
1405
Pete Cooperd752e0f2011-11-08 18:42:53 +00001406 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1407 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001408}
1409
Duncan Sands4a544a72011-09-06 13:37:06 +00001410SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1411 SelectionDAG &DAG) const {
1412 return Op.getOperand(0);
1413}
1414
1415SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1416 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001417 SDValue Chain = Op.getOperand(0);
1418 SDValue Trmp = Op.getOperand(1); // trampoline
1419 SDValue FPtr = Op.getOperand(2); // nested function
1420 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001421 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001422
Owen Andersone50ed302009-08-10 22:56:29 +00001423 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001425 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001426 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1427 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001428
Scott Michelfdc40a02009-02-17 22:15:04 +00001429 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001430 TargetLowering::ArgListEntry Entry;
1431
1432 Entry.Ty = IntPtrTy;
1433 Entry.Node = Trmp; Args.push_back(Entry);
1434
1435 // TrampSize == (isPPC64 ? 48 : 40);
1436 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001438 Args.push_back(Entry);
1439
1440 Entry.Node = FPtr; Args.push_back(Entry);
1441 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001442
Bill Wendling77959322008-09-17 00:30:57 +00001443 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1444 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001445 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001446 false, false, false, false, 0, CallingConv::C,
1447 /*isTailCall=*/false,
1448 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001449 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001450 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001451
Duncan Sands4a544a72011-09-06 13:37:06 +00001452 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001453}
1454
Dan Gohman475871a2008-07-27 21:46:04 +00001455SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001456 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001457 MachineFunction &MF = DAG.getMachineFunction();
1458 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1459
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001460 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001461
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001462 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001463 // vastart just stores the address of the VarArgsFrameIndex slot into the
1464 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001466 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001467 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001468 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1469 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001470 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001471 }
1472
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001473 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001474 // We suppose the given va_list is already allocated.
1475 //
1476 // typedef struct {
1477 // char gpr; /* index into the array of 8 GPRs
1478 // * stored in the register save area
1479 // * gpr=0 corresponds to r3,
1480 // * gpr=1 to r4, etc.
1481 // */
1482 // char fpr; /* index into the array of 8 FPRs
1483 // * stored in the register save area
1484 // * fpr=0 corresponds to f1,
1485 // * fpr=1 to f2, etc.
1486 // */
1487 // char *overflow_arg_area;
1488 // /* location on stack that holds
1489 // * the next overflow argument
1490 // */
1491 // char *reg_save_area;
1492 // /* where r3:r10 and f1:f8 (if saved)
1493 // * are stored
1494 // */
1495 // } va_list[1];
1496
1497
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1499 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Nicolas Geoffray01119992007-04-03 13:59:52 +00001501
Owen Andersone50ed302009-08-10 22:56:29 +00001502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Dan Gohman1e93df62010-04-17 14:41:14 +00001504 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1505 PtrVT);
1506 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1507 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Duncan Sands83ec4b62008-06-06 12:08:01 +00001509 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001511
Duncan Sands83ec4b62008-06-06 12:08:01 +00001512 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001514
1515 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Dan Gohman69de1932008-02-06 22:27:42 +00001518 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Nicolas Geoffray01119992007-04-03 13:59:52 +00001520 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001521 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001522 Op.getOperand(1),
1523 MachinePointerInfo(SV),
1524 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001525 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001526 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001527 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Nicolas Geoffray01119992007-04-03 13:59:52 +00001529 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001531 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1532 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001533 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001534 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001535 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Nicolas Geoffray01119992007-04-03 13:59:52 +00001537 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001538 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001539 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1540 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001541 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001542 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001543 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001544
1545 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001546 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1547 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001548 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001549
Chris Lattner1a635d62006-04-14 06:01:58 +00001550}
1551
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001552#include "PPCGenCallingConv.inc"
1553
Duncan Sands1e96bab2010-11-04 10:49:57 +00001554static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001555 CCValAssign::LocInfo &LocInfo,
1556 ISD::ArgFlagsTy &ArgFlags,
1557 CCState &State) {
1558 return true;
1559}
1560
Duncan Sands1e96bab2010-11-04 10:49:57 +00001561static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001562 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001563 CCValAssign::LocInfo &LocInfo,
1564 ISD::ArgFlagsTy &ArgFlags,
1565 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001566 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1568 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1569 };
1570 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1573
1574 // Skip one register if the first unallocated register has an even register
1575 // number and there are still argument registers available which have not been
1576 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1577 // need to skip a register if RegNum is odd.
1578 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1579 State.AllocateReg(ArgRegs[RegNum]);
1580 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582 // Always return false here, as this function only makes sure that the first
1583 // unallocated register has an odd register number and does not actually
1584 // allocate a register for the current argument.
1585 return false;
1586}
1587
Duncan Sands1e96bab2010-11-04 10:49:57 +00001588static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001589 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 CCValAssign::LocInfo &LocInfo,
1591 ISD::ArgFlagsTy &ArgFlags,
1592 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001593 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1595 PPC::F8
1596 };
1597
1598 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1601
1602 // If there is only one Floating-point register left we need to put both f64
1603 // values of a split ppc_fp128 value on the stack.
1604 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1605 State.AllocateReg(ArgRegs[RegNum]);
1606 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001607
Tilmann Schellerffd02002009-07-03 06:45:56 +00001608 // Always return false here, as this function only makes sure that the two f64
1609 // values a ppc_fp128 value is split into are both passed in registers or both
1610 // passed on the stack and does not actually allocate a register for the
1611 // current argument.
1612 return false;
1613}
1614
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001616/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001617static const uint16_t *GetFPR() {
1618 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001619 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001620 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001621 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001622
Chris Lattner9f0bc652007-02-25 05:34:32 +00001623 return FPR;
1624}
1625
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001626/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1627/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001628static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001629 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001630 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001631 if (Flags.isByVal())
1632 ArgSize = Flags.getByValSize();
1633 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1634
1635 return ArgSize;
1636}
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001640 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 const SmallVectorImpl<ISD::InputArg>
1642 &Ins,
1643 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001644 SmallVectorImpl<SDValue> &InVals)
1645 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001646 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1648 dl, DAG, InVals);
1649 } else {
1650 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1651 dl, DAG, InVals);
1652 }
1653}
1654
1655SDValue
1656PPCTargetLowering::LowerFormalArguments_SVR4(
1657 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001658 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 const SmallVectorImpl<ISD::InputArg>
1660 &Ins,
1661 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001662 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001664 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665 // +-----------------------------------+
1666 // +--> | Back chain |
1667 // | +-----------------------------------+
1668 // | | Floating-point register save area |
1669 // | +-----------------------------------+
1670 // | | General register save area |
1671 // | +-----------------------------------+
1672 // | | CR save word |
1673 // | +-----------------------------------+
1674 // | | VRSAVE save word |
1675 // | +-----------------------------------+
1676 // | | Alignment padding |
1677 // | +-----------------------------------+
1678 // | | Vector register save area |
1679 // | +-----------------------------------+
1680 // | | Local variable space |
1681 // | +-----------------------------------+
1682 // | | Parameter list area |
1683 // | +-----------------------------------+
1684 // | | LR save word |
1685 // | +-----------------------------------+
1686 // SP--> +--- | Back chain |
1687 // +-----------------------------------+
1688 //
1689 // Specifications:
1690 // System V Application Binary Interface PowerPC Processor Supplement
1691 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 MachineFunction &MF = DAG.getMachineFunction();
1694 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001695 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001699 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1700 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 unsigned PtrByteSize = 4;
1702
1703 // Assign locations to all of the incoming arguments.
1704 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001705 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1706 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707
1708 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001709 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001712
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1714 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 // Arguments stored in registers.
1717 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001718 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001719 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001720
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 RC = PPC::GPRCRegisterClass;
1726 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 RC = PPC::F4RCRegisterClass;
1729 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001731 RC = PPC::F8RCRegisterClass;
1732 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 case MVT::v16i8:
1734 case MVT::v8i16:
1735 case MVT::v4i32:
1736 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 RC = PPC::VRRCRegisterClass;
1738 break;
1739 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001740
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001742 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 } else {
1747 // Argument stored in memory.
1748 assert(VA.isMemLoc());
1749
1750 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1751 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001752 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753
1754 // Create load nodes to retrieve arguments from the stack.
1755 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001756 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1757 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001758 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 }
1760 }
1761
1762 // Assign locations to all of the incoming aggregate by value arguments.
1763 // Aggregates passed by value are stored in the local variable space of the
1764 // caller's stack frame, right above the parameter list area.
1765 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001766 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1767 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768
1769 // Reserve stack space for the allocations in CCInfo.
1770 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773
1774 // Area that is at least reserved in the caller of this function.
1775 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 // Set the size that is at least reserved in caller of this function. Tail
1778 // call optimized function's reserved stack space needs to be aligned so that
1779 // taking the difference between two stack areas will result in an aligned
1780 // stack.
1781 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1782
1783 MinReservedArea =
1784 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001785 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001786
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001787 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788 getStackAlignment();
1789 unsigned AlignMask = TargetAlign-1;
1790 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792 FI->setMinReservedArea(MinReservedArea);
1793
1794 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 // If the function takes variable number of arguments, make a frame index for
1797 // the start of the first vararg value... for expansion of llvm.va_start.
1798 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001799 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1801 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1802 };
1803 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1804
Craig Topperc5eaae42012-03-11 07:57:25 +00001805 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1807 PPC::F8
1808 };
1809 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1810
Dan Gohman1e93df62010-04-17 14:41:14 +00001811 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1812 NumGPArgRegs));
1813 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1814 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815
1816 // Make room for NumGPArgRegs and NumFPArgRegs.
1817 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setVarArgsStackOffset(
1821 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001822 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1825 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001827 // The fixed integer arguments of a variadic function are stored to the
1828 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1829 // the result of va_next.
1830 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1831 // Get an existing live-in vreg, or add a new one.
1832 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1833 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001834 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001837 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1838 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 MemOps.push_back(Store);
1840 // Increment the address by four for the next argument to store
1841 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1842 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1843 }
1844
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001845 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1846 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847 // The double arguments are stored to the VarArgsFrameIndex
1848 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001849 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1850 // Get an existing live-in vreg, or add a new one.
1851 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1852 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001853 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001856 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1857 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 MemOps.push_back(Store);
1859 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 PtrVT);
1862 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1863 }
1864 }
1865
1866 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871}
1872
1873SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874PPCTargetLowering::LowerFormalArguments_Darwin(
1875 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001876 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 const SmallVectorImpl<ISD::InputArg>
1878 &Ins,
1879 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001880 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001881 // TODO: add description of PPC stack frame format, or at least some docs.
1882 //
1883 MachineFunction &MF = DAG.getMachineFunction();
1884 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001885 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001890 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1891 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001892 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001893
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001894 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895 // Area that is at least reserved in caller of this function.
1896 unsigned MinReservedArea = ArgOffset;
1897
Craig Topperb78ca422012-03-11 07:16:55 +00001898 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001899 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1900 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1901 };
Craig Topperb78ca422012-03-11 07:16:55 +00001902 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001903 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1904 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1905 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001906
Craig Topperb78ca422012-03-11 07:16:55 +00001907 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001908
Craig Topperb78ca422012-03-11 07:16:55 +00001909 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001910 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1911 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1912 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001913
Owen Anderson718cb662007-09-07 04:06:50 +00001914 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001915 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001916 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001917
1918 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001919
Craig Topperb78ca422012-03-11 07:16:55 +00001920 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001921
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 // In 32-bit non-varargs functions, the stack space for vectors is after the
1923 // stack space for non-vectors. We do not use this space unless we have
1924 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001925 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001926 // that out...for the pathological case, compute VecArgOffset as the
1927 // start of the vector parameter area. Computing VecArgOffset is the
1928 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001929 unsigned VecArgOffset = ArgOffset;
1930 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001932 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001935
Duncan Sands276dcbd2008-03-21 09:14:45 +00001936 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001937 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001938 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001940 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1941 VecArgOffset += ArgSize;
1942 continue;
1943 }
1944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001946 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i32:
1948 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001949 VecArgOffset += isPPC64 ? 8 : 4;
1950 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::i64: // PPC64
1952 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001953 VecArgOffset += 8;
1954 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::v4f32:
1956 case MVT::v4i32:
1957 case MVT::v8i16:
1958 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001959 // Nothing to do, we're only looking at Nonvector args here.
1960 break;
1961 }
1962 }
1963 }
1964 // We've found where the vector parameter area in memory is. Skip the
1965 // first 12 parameters; these don't use that memory.
1966 VecArgOffset = ((VecArgOffset+15)/16)*16;
1967 VecArgOffset += 12*16;
1968
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001969 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001970 // entry to a function on PPC, the arguments start after the linkage area,
1971 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001972
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001974 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001977 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001978 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001979 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001980 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001982
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001983 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001984
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001985 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1987 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988 if (isVarArg || isPPC64) {
1989 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001991 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001992 PtrByteSize);
1993 } else nAltivecParamsAtEnd++;
1994 } else
1995 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001997 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001998 PtrByteSize);
1999
Dale Johannesen8419dd62008-03-07 20:27:40 +00002000 // FIXME the codegen can be much improved in some cases.
2001 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002002 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002003 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002004 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002005 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002006 // Objects of size 1 and 2 are right justified, everything else is
2007 // left justified. This means the memory address is adjusted forwards.
2008 if (ObjSize==1 || ObjSize==2) {
2009 CurArgOffset = CurArgOffset + (4 - ObjSize);
2010 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002011 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002012 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002015 if (ObjSize==1 || ObjSize==2) {
2016 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002017 unsigned VReg;
2018 if (isPPC64)
2019 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2020 else
2021 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002024 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002025 ObjSize==1 ? MVT::i8 : MVT::i16,
2026 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002027 MemOps.push_back(Store);
2028 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002029 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002031 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002032
Dale Johannesen7f96f392008-03-08 01:41:42 +00002033 continue;
2034 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002035 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2036 // Store whatever pieces of the object are in registers
2037 // to memory. ArgVal will be address of the beginning of
2038 // the object.
2039 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002040 unsigned VReg;
2041 if (isPPC64)
2042 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2043 else
2044 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002045 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002048 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2049 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002050 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002051 MemOps.push_back(Store);
2052 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002053 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002054 } else {
2055 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2056 break;
2057 }
2058 }
2059 continue;
2060 }
2061
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002063 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002066 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002067 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002069 ++GPR_idx;
2070 } else {
2071 needsLoad = true;
2072 ArgSize = PtrByteSize;
2073 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002074 // All int arguments reserve stack space in the Darwin ABI.
2075 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002076 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002077 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002078 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002080 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002081 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002083
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002085 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002087 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002089 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002090 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002092 DAG.getValueType(ObjectVT));
2093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002095 }
2096
Chris Lattnerc91a4752006-06-26 22:48:35 +00002097 ++GPR_idx;
2098 } else {
2099 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002100 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002101 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002102 // All int arguments reserve stack space in the Darwin ABI.
2103 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002104 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 case MVT::f32:
2107 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002108 // Every 4 bytes of argument space consumes one of the GPRs available for
2109 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002111 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002112 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002113 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002114 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002115 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002117
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002119 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002120 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002121 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002124 ++FPR_idx;
2125 } else {
2126 needsLoad = true;
2127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002128
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002129 // All FP arguments reserve stack space in the Darwin ABI.
2130 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002131 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 case MVT::v4f32:
2133 case MVT::v4i32:
2134 case MVT::v8i16:
2135 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002136 // Note that vector arguments in registers don't reserve stack space,
2137 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002138 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002139 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002141 if (isVarArg) {
2142 while ((ArgOffset % 16) != 0) {
2143 ArgOffset += PtrByteSize;
2144 if (GPR_idx != Num_GPR_Regs)
2145 GPR_idx++;
2146 }
2147 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002148 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002149 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002150 ++VR_idx;
2151 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002152 if (!isVarArg && !isPPC64) {
2153 // Vectors go after all the nonvectors.
2154 CurArgOffset = VecArgOffset;
2155 VecArgOffset += 16;
2156 } else {
2157 // Vectors are aligned.
2158 ArgOffset = ((ArgOffset+15)/16)*16;
2159 CurArgOffset = ArgOffset;
2160 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002161 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002162 needsLoad = true;
2163 }
2164 break;
2165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002167 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002168 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002169 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002170 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002171 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002172 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002174 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002175 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002179 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002180
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002181 // Set the size that is at least reserved in caller of this function. Tail
2182 // call optimized function's reserved stack space needs to be aligned so that
2183 // taking the difference between two stack areas will result in an aligned
2184 // stack.
2185 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2186 // Add the Altivec parameters at the end, if needed.
2187 if (nAltivecParamsAtEnd) {
2188 MinReservedArea = ((MinReservedArea+15)/16)*16;
2189 MinReservedArea += 16*nAltivecParamsAtEnd;
2190 }
2191 MinReservedArea =
2192 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002193 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2194 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195 getStackAlignment();
2196 unsigned AlignMask = TargetAlign-1;
2197 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2198 FI->setMinReservedArea(MinReservedArea);
2199
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002200 // If the function takes variable number of arguments, make a frame index for
2201 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002202 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002203 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Dan Gohman1e93df62010-04-17 14:41:14 +00002205 FuncInfo->setVarArgsFrameIndex(
2206 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002207 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002208 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002209
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002210 // If this function is vararg, store any remaining integer argument regs
2211 // to their spots on the stack so that they may be loaded by deferencing the
2212 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002213 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002214 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002215
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002216 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002217 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002218 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002219 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002220
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002222 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2223 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002224 MemOps.push_back(Store);
2225 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002227 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002228 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002229 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002230
Dale Johannesen8419dd62008-03-07 20:27:40 +00002231 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002232 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002234
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002236}
2237
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002239/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240static unsigned
2241CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2242 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002243 bool isVarArg,
2244 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 const SmallVectorImpl<ISD::OutputArg>
2246 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002247 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 unsigned &nAltivecParamsAtEnd) {
2249 // Count how many bytes are to be pushed on the stack, including the linkage
2250 // area, and parameter passing area. We start with 24/48 bytes, which is
2251 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002252 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2255
2256 // Add up all the space actually used.
2257 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2258 // they all go in registers, but we must reserve stack space for them for
2259 // possible use by the caller. In varargs or 64-bit calls, parameters are
2260 // assigned stack space in order, with padding so Altivec parameters are
2261 // 16-byte aligned.
2262 nAltivecParamsAtEnd = 0;
2263 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002264 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002265 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2268 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 if (!isVarArg && !isPPC64) {
2270 // Non-varargs Altivec parameters go after all the non-Altivec
2271 // parameters; handle those later so we know how much padding we need.
2272 nAltivecParamsAtEnd++;
2273 continue;
2274 }
2275 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2276 NumBytes = ((NumBytes+15)/16)*16;
2277 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 }
2280
2281 // Allow for Altivec parameters at the end, if needed.
2282 if (nAltivecParamsAtEnd) {
2283 NumBytes = ((NumBytes+15)/16)*16;
2284 NumBytes += 16*nAltivecParamsAtEnd;
2285 }
2286
2287 // The prolog code of the callee may store up to 8 GPR argument registers to
2288 // the stack, allowing va_start to index over them in memory if its varargs.
2289 // Because we cannot tell if this is needed on the caller side, we have to
2290 // conservatively assume that it is needed. As such, make sure we have at
2291 // least enough stack space for the caller to store the 8 GPRs.
2292 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002293 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294
2295 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002296 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2297 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2298 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299 unsigned AlignMask = TargetAlign-1;
2300 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2301 }
2302
2303 return NumBytes;
2304}
2305
2306/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002307/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002308static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 unsigned ParamSize) {
2310
Dale Johannesenb60d5192009-11-24 01:09:07 +00002311 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312
2313 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2314 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2315 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2316 // Remember only if the new adjustement is bigger.
2317 if (SPDiff < FI->getTailCallSPDelta())
2318 FI->setTailCallSPDelta(SPDiff);
2319
2320 return SPDiff;
2321}
2322
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2324/// for tail call optimization. Targets which want to do tail call
2325/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002327PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002328 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 bool isVarArg,
2330 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002332 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002333 return false;
2334
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002337 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002338
Dan Gohman98ca4f22009-08-05 01:29:28 +00002339 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002340 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2342 // Functions containing by val parameters are not supported.
2343 for (unsigned i = 0; i != Ins.size(); i++) {
2344 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2345 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002346 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002347
2348 // Non PIC/GOT tail calls are supported.
2349 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2350 return true;
2351
2352 // At the moment we can only do local tail calls (in same module, hidden
2353 // or protected) if we are generating PIC.
2354 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2355 return G->getGlobal()->hasHiddenVisibility()
2356 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 }
2358
2359 return false;
2360}
2361
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002362/// isCallCompatibleAddress - Return the immediate to use if the specified
2363/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002364static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002365 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2366 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002368 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002369 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2370 (Addr << 6 >> 6) != Addr)
2371 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002372
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002373 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002374 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002375}
2376
Dan Gohman844731a2008-05-13 00:00:25 +00002377namespace {
2378
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Arg;
2381 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 int FrameIdx;
2383
2384 TailCallArgumentInfo() : FrameIdx(0) {}
2385};
2386
Dan Gohman844731a2008-05-13 00:00:25 +00002387}
2388
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2390static void
2391StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002392 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002394 SmallVector<SDValue, 8> &MemOpChains,
2395 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue Arg = TailCallArgs[i].Arg;
2398 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399 int FI = TailCallArgs[i].FrameIdx;
2400 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002401 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002402 MachinePointerInfo::getFixedStack(FI),
2403 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 }
2405}
2406
2407/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2408/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002409static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue Chain,
2412 SDValue OldRetAddr,
2413 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 int SPDiff,
2415 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002416 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002417 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 if (SPDiff) {
2419 // Calculate the new stack slot for the return address.
2420 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002421 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002422 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002424 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002427 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002428 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002429 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002430
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002431 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2432 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002433 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002434 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002435 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002436 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002437 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002438 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2439 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002440 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002441 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002442 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 }
2444 return Chain;
2445}
2446
2447/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2448/// the position of the argument.
2449static void
2450CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2453 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002454 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002455 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002457 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002458 TailCallArgumentInfo Info;
2459 Info.Arg = Arg;
2460 Info.FrameIdxOp = FIN;
2461 Info.FrameIdx = FI;
2462 TailCallArguments.push_back(Info);
2463}
2464
2465/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2466/// stack slot. Returns the chain as result and the loaded frame pointers in
2467/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002468SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002469 int SPDiff,
2470 SDValue Chain,
2471 SDValue &LROpOut,
2472 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002473 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002474 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 if (SPDiff) {
2476 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002478 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002479 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002480 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002481 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002482
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002483 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2484 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002486 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002487 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002488 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002489 Chain = SDValue(FPOpOut.getNode(), 1);
2490 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 }
2492 return Chain;
2493}
2494
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002495/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002496/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002497/// specified by the specific parameter attribute. The copy will be passed as
2498/// a byval function parameter.
2499/// Sometimes what we are copying is the end of a larger object, the part that
2500/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002501static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002502CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002503 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002504 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002506 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002507 false, false, MachinePointerInfo(0),
2508 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002509}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002510
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2512/// tail calls.
2513static void
Dan Gohman475871a2008-07-27 21:46:04 +00002514LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2515 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002517 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002518 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002519 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002520 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002521 if (!isTailCall) {
2522 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002523 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002524 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002528 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 DAG.getConstant(ArgOffset, PtrVT));
2530 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002531 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2532 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 // Calculate and remember argument location.
2534 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2535 TailCallArguments);
2536}
2537
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538static
2539void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2540 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2541 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2542 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2543 MachineFunction &MF = DAG.getMachineFunction();
2544
2545 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2546 // might overwrite each other in case of tail call optimization.
2547 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002548 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002549 InFlag = SDValue();
2550 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2551 MemOpChains2, dl);
2552 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002554 &MemOpChains2[0], MemOpChains2.size());
2555
2556 // Store the return address to the appropriate stack slot.
2557 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2558 isPPC64, isDarwinABI, dl);
2559
2560 // Emit callseq_end just before tailcall node.
2561 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2562 DAG.getIntPtrConstant(0, true), InFlag);
2563 InFlag = Chain.getValue(1);
2564}
2565
2566static
2567unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2568 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2569 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002570 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002571 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572
Chris Lattnerb9082582010-11-14 23:42:06 +00002573 bool isPPC64 = PPCSubTarget.isPPC64();
2574 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2575
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002578 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579
2580 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2581
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 bool needIndirectCall = true;
2583 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584 // If this is an absolute destination address, use the munged value.
2585 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002586 needIndirectCall = false;
2587 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002588
Chris Lattnerb9082582010-11-14 23:42:06 +00002589 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2590 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2591 // Use indirect calls for ALL functions calls in JIT mode, since the
2592 // far-call stubs may be outside relocation limits for a BL instruction.
2593 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2594 unsigned OpFlags = 0;
2595 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002596 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002597 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002598 (G->getGlobal()->isDeclaration() ||
2599 G->getGlobal()->isWeakForLinker())) {
2600 // PC-relative references to external symbols should go through $stub,
2601 // unless we're building with the leopard linker or later, which
2602 // automatically synthesizes these stubs.
2603 OpFlags = PPCII::MO_DARWIN_STUB;
2604 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605
Chris Lattnerb9082582010-11-14 23:42:06 +00002606 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2607 // every direct call is) turn it into a TargetGlobalAddress /
2608 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002609 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002610 Callee.getValueType(),
2611 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002612 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002614 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002615
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002616 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002617 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002618
Chris Lattnerb9082582010-11-14 23:42:06 +00002619 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002620 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002621 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002622 // PC-relative references to external symbols should go through $stub,
2623 // unless we're building with the leopard linker or later, which
2624 // automatically synthesizes these stubs.
2625 OpFlags = PPCII::MO_DARWIN_STUB;
2626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2629 OpFlags);
2630 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002631 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002633 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002634 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2635 // to do the call, we can't use PPCISD::CALL.
2636 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002637
2638 if (isSVR4ABI && isPPC64) {
2639 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2640 // entry point, but to the function descriptor (the function entry point
2641 // address is part of the function descriptor though).
2642 // The function descriptor is a three doubleword structure with the
2643 // following fields: function entry point, TOC base address and
2644 // environment pointer.
2645 // Thus for a call through a function pointer, the following actions need
2646 // to be performed:
2647 // 1. Save the TOC of the caller in the TOC save area of its stack
2648 // frame (this is done in LowerCall_Darwin()).
2649 // 2. Load the address of the function entry point from the function
2650 // descriptor.
2651 // 3. Load the TOC of the callee from the function descriptor into r2.
2652 // 4. Load the environment pointer from the function descriptor into
2653 // r11.
2654 // 5. Branch to the function entry point address.
2655 // 6. On return of the callee, the TOC of the caller needs to be
2656 // restored (this is done in FinishCall()).
2657 //
2658 // All those operations are flagged together to ensure that no other
2659 // operations can be scheduled in between. E.g. without flagging the
2660 // operations together, a TOC access in the caller could be scheduled
2661 // between the load of the callee TOC and the branch to the callee, which
2662 // results in the TOC access going through the TOC of the callee instead
2663 // of going through the TOC of the caller, which leads to incorrect code.
2664
2665 // Load the address of the function entry point from the function
2666 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002667 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002668 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2669 InFlag.getNode() ? 3 : 2);
2670 Chain = LoadFuncPtr.getValue(1);
2671 InFlag = LoadFuncPtr.getValue(2);
2672
2673 // Load environment pointer into r11.
2674 // Offset of the environment pointer within the function descriptor.
2675 SDValue PtrOff = DAG.getIntPtrConstant(16);
2676
2677 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2678 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2679 InFlag);
2680 Chain = LoadEnvPtr.getValue(1);
2681 InFlag = LoadEnvPtr.getValue(2);
2682
2683 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2684 InFlag);
2685 Chain = EnvVal.getValue(0);
2686 InFlag = EnvVal.getValue(1);
2687
2688 // Load TOC of the callee into r2. We are using a target-specific load
2689 // with r2 hard coded, because the result of a target-independent load
2690 // would never go directly into r2, since r2 is a reserved register (which
2691 // prevents the register allocator from allocating it), resulting in an
2692 // additional register being allocated and an unnecessary move instruction
2693 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002694 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002695 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2696 Callee, InFlag);
2697 Chain = LoadTOCPtr.getValue(0);
2698 InFlag = LoadTOCPtr.getValue(1);
2699
2700 MTCTROps[0] = Chain;
2701 MTCTROps[1] = LoadFuncPtr;
2702 MTCTROps[2] = InFlag;
2703 }
2704
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002705 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2706 2 + (InFlag.getNode() != 0));
2707 InFlag = Chain.getValue(1);
2708
2709 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002711 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002712 Ops.push_back(Chain);
2713 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2714 Callee.setNode(0);
2715 // Add CTR register as callee so a bctr can be emitted later.
2716 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002717 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002718 }
2719
2720 // If this is a direct call, pass the chain and the callee.
2721 if (Callee.getNode()) {
2722 Ops.push_back(Chain);
2723 Ops.push_back(Callee);
2724 }
2725 // If this is a tail call add stack pointer delta.
2726 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002728
2729 // Add argument registers to the end of the list so that they are known live
2730 // into the call.
2731 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2732 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2733 RegsToPass[i].second.getValueType()));
2734
2735 return CallOpc;
2736}
2737
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738SDValue
2739PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002740 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741 const SmallVectorImpl<ISD::InputArg> &Ins,
2742 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002743 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002746 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2747 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002749
2750 // Copy all of the result registers out of their specified physreg.
2751 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2752 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 assert(VA.isRegLoc() && "Can only return in registers!");
2755 Chain = DAG.getCopyFromReg(Chain, dl,
2756 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002758 InFlag = Chain.getValue(2);
2759 }
2760
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002762}
2763
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002765PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2766 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 SelectionDAG &DAG,
2768 SmallVector<std::pair<unsigned, SDValue>, 8>
2769 &RegsToPass,
2770 SDValue InFlag, SDValue Chain,
2771 SDValue &Callee,
2772 int SPDiff, unsigned NumBytes,
2773 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002774 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002775 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776 SmallVector<SDValue, 8> Ops;
2777 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2778 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002779 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002780
2781 // When performing tail call optimization the callee pops its arguments off
2782 // the stack. Account for this here so these bytes can be pushed back on in
2783 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2784 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002785 (CallConv == CallingConv::Fast &&
2786 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002787
Roman Divackye46137f2012-03-06 16:41:49 +00002788 // Add a register mask operand representing the call-preserved registers.
2789 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2790 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2791 assert(Mask && "Missing call preserved mask for calling convention");
2792 Ops.push_back(DAG.getRegisterMask(Mask));
2793
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002794 if (InFlag.getNode())
2795 Ops.push_back(InFlag);
2796
2797 // Emit tail call.
2798 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 // If this is the first return lowered for this function, add the regs
2800 // to the liveout set for the function.
2801 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2802 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2804 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2806 for (unsigned i = 0; i != RVLocs.size(); ++i)
2807 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2808 }
2809
2810 assert(((Callee.getOpcode() == ISD::Register &&
2811 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2812 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2813 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2814 isa<ConstantSDNode>(Callee)) &&
2815 "Expecting an global address, external symbol, absolute value or register");
2816
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818 }
2819
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002820 // Add a NOP immediately after the branch instruction when using the 64-bit
2821 // SVR4 ABI. At link time, if caller and callee are in a different module and
2822 // thus have a different TOC, the call will be replaced with a call to a stub
2823 // function which saves the current TOC, loads the TOC of the callee and
2824 // branches to the callee. The NOP will be replaced with a load instruction
2825 // which restores the TOC of the caller from the TOC save slot of the current
2826 // stack frame. If caller and callee belong to the same module (and have the
2827 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002828
2829 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002830 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002831 if (CallOpc == PPCISD::BCTRL_SVR4) {
2832 // This is a call through a function pointer.
2833 // Restore the caller TOC from the save area into R2.
2834 // See PrepareCall() for more information about calls through function
2835 // pointers in the 64-bit SVR4 ABI.
2836 // We are using a target-specific load with r2 hard coded, because the
2837 // result of a target-independent load would never go directly into r2,
2838 // since r2 is a reserved register (which prevents the register allocator
2839 // from allocating it), resulting in an additional register being
2840 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002841 needsTOCRestore = true;
2842 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002843 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002844 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002845 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002846 }
2847
Hal Finkel5b00cea2012-03-31 14:45:15 +00002848 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2849 InFlag = Chain.getValue(1);
2850
2851 if (needsTOCRestore) {
2852 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2853 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2854 InFlag = Chain.getValue(1);
2855 }
2856
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002857 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2858 DAG.getIntPtrConstant(BytesCalleePops, true),
2859 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002860 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002861 InFlag = Chain.getValue(1);
2862
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2864 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002865}
2866
Dan Gohman98ca4f22009-08-05 01:29:28 +00002867SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002868PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002869 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002870 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002871 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002872 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002873 const SmallVectorImpl<ISD::InputArg> &Ins,
2874 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002875 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002876 if (isTailCall)
2877 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2878 Ins, DAG);
2879
Chris Lattnerb9082582010-11-14 23:42:06 +00002880 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002881 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002882 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002884
2885 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2886 isTailCall, Outs, OutVals, Ins,
2887 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888}
2889
2890SDValue
2891PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002892 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 bool isTailCall,
2894 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002895 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 const SmallVectorImpl<ISD::InputArg> &Ins,
2897 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002898 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002900 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902 assert((CallConv == CallingConv::C ||
2903 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904
Tilmann Schellerffd02002009-07-03 06:45:56 +00002905 unsigned PtrByteSize = 4;
2906
2907 MachineFunction &MF = DAG.getMachineFunction();
2908
2909 // Mark this function as potentially containing a function that contains a
2910 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2911 // and restoring the callers stack pointer in this functions epilog. This is
2912 // done because by tail calling the called function might overwrite the value
2913 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002914 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2915 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002917
Tilmann Schellerffd02002009-07-03 06:45:56 +00002918 // Count how many bytes are to be pushed on the stack, including the linkage
2919 // area, parameter list area and the part of the local variable space which
2920 // contains copies of aggregates which are passed by value.
2921
2922 // Assign locations to all of the outgoing arguments.
2923 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002924 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2925 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002926
2927 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002928 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002929
2930 if (isVarArg) {
2931 // Handle fixed and variable vector arguments differently.
2932 // Fixed vector arguments go into registers as long as registers are
2933 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002935
Tilmann Schellerffd02002009-07-03 06:45:56 +00002936 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002937 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002939 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002940
Dan Gohman98ca4f22009-08-05 01:29:28 +00002941 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002942 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2943 CCInfo);
2944 } else {
2945 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2946 ArgFlags, CCInfo);
2947 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002948
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002950#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002951 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002952 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002953#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002954 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002955 }
2956 }
2957 } else {
2958 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002960 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 // Assign locations to all of the outgoing aggregate by value arguments.
2963 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002964 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2965 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966
2967 // Reserve stack space for the allocations in CCInfo.
2968 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2969
Dan Gohman98ca4f22009-08-05 01:29:28 +00002970 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971
2972 // Size of the linkage area, parameter list area and the part of the local
2973 // space variable where copies of aggregates which are passed by value are
2974 // stored.
2975 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 // Calculate by how many bytes the stack has to be adjusted in case of tail
2978 // call optimization.
2979 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2980
2981 // Adjust the stack pointer for the new arguments...
2982 // These operations are automatically eliminated by the prolog/epilog pass
2983 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2984 SDValue CallSeqStart = Chain;
2985
2986 // Load the return address and frame pointer so it can be moved somewhere else
2987 // later.
2988 SDValue LROp, FPOp;
2989 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2990 dl);
2991
2992 // Set up a copy of the stack pointer for use loading and storing any
2993 // arguments that may not fit in the registers available for argument
2994 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002996
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2998 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2999 SmallVector<SDValue, 8> MemOpChains;
3000
Roman Divacky0aaa9192011-08-30 17:04:16 +00003001 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003002 // Walk the register/memloc assignments, inserting copies/loads.
3003 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3004 i != e;
3005 ++i) {
3006 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003007 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003008 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 if (Flags.isByVal()) {
3011 // Argument is an aggregate which is passed by value, thus we need to
3012 // create a copy of it in the local variable space of the current stack
3013 // frame (which is the stack frame of the caller) and pass the address of
3014 // this copy to the callee.
3015 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3016 CCValAssign &ByValVA = ByValArgLocs[j++];
3017 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003018
Tilmann Schellerffd02002009-07-03 06:45:56 +00003019 // Memory reserved in the local variable space of the callers stack frame.
3020 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3023 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 // Create a copy of the argument in the local area of the current
3026 // stack frame.
3027 SDValue MemcpyCall =
3028 CreateCopyOfByValArgument(Arg, PtrOff,
3029 CallSeqStart.getNode()->getOperand(0),
3030 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003031
Tilmann Schellerffd02002009-07-03 06:45:56 +00003032 // This must go outside the CALLSEQ_START..END.
3033 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3034 CallSeqStart.getNode()->getOperand(1));
3035 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3036 NewCallSeqStart.getNode());
3037 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039 // Pass the address of the aggregate copy on the stack either in a
3040 // physical register or in the parameter list area of the current stack
3041 // frame to the callee.
3042 Arg = PtrOff;
3043 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003046 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003047 // Put argument in a physical register.
3048 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3049 } else {
3050 // Put argument in the parameter list area of the current stack frame.
3051 assert(VA.isMemLoc());
3052 unsigned LocMemOffset = VA.getLocMemOffset();
3053
3054 if (!isTailCall) {
3055 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3056 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3057
3058 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003059 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003060 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003061 } else {
3062 // Calculate and remember argument location.
3063 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3064 TailCallArguments);
3065 }
3066 }
3067 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068
Tilmann Schellerffd02002009-07-03 06:45:56 +00003069 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003071 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003072
Roman Divacky0aaa9192011-08-30 17:04:16 +00003073 // Set CR6 to true if this is a vararg call with floating args passed in
3074 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003075 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003076 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3077 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003078 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3079 }
3080
Tilmann Schellerffd02002009-07-03 06:45:56 +00003081 // Build a sequence of copy-to-reg nodes chained together with token chain
3082 // and flag operands which copy the outgoing args into the appropriate regs.
3083 SDValue InFlag;
3084 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3085 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3086 RegsToPass[i].second, InFlag);
3087 InFlag = Chain.getValue(1);
3088 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003089
Chris Lattnerb9082582010-11-14 23:42:06 +00003090 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003091 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3092 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003093
Dan Gohman98ca4f22009-08-05 01:29:28 +00003094 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3095 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3096 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003097}
3098
Dan Gohman98ca4f22009-08-05 01:29:28 +00003099SDValue
3100PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003101 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003102 bool isTailCall,
3103 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003104 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003105 const SmallVectorImpl<ISD::InputArg> &Ins,
3106 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003107 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003108
3109 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003110
Owen Andersone50ed302009-08-10 22:56:29 +00003111 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003113 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003114
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003115 MachineFunction &MF = DAG.getMachineFunction();
3116
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003117 // Mark this function as potentially containing a function that contains a
3118 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3119 // and restoring the callers stack pointer in this functions epilog. This is
3120 // done because by tail calling the called function might overwrite the value
3121 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003122 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3123 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003124 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3125
3126 unsigned nAltivecParamsAtEnd = 0;
3127
Chris Lattnerabde4602006-05-16 22:56:08 +00003128 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003129 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003130 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003131 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003132 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003133 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003134 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003135
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 // Calculate by how many bytes the stack has to be adjusted in case of tail
3137 // call optimization.
3138 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003139
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 // To protect arguments on the stack from being clobbered in a tail call,
3141 // force all the loads to happen before doing any other lowering.
3142 if (isTailCall)
3143 Chain = DAG.getStackArgumentTokenFactor(Chain);
3144
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003145 // Adjust the stack pointer for the new arguments...
3146 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003147 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003148 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003149
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003150 // Load the return address and frame pointer so it can be move somewhere else
3151 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003152 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003153 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3154 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003155
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003156 // Set up a copy of the stack pointer for use loading and storing any
3157 // arguments that may not fit in the registers available for argument
3158 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003159 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003160 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003162 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003165 // Figure out which arguments are going to go in registers, and which in
3166 // memory. Also, if this is a vararg function, floating point operations
3167 // must be stored to our stack, and loaded into integer regs as well, if
3168 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003169 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003170 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003171
Craig Topperb78ca422012-03-11 07:16:55 +00003172 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003173 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3174 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3175 };
Craig Topperb78ca422012-03-11 07:16:55 +00003176 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003177 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3178 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3179 };
Craig Topperb78ca422012-03-11 07:16:55 +00003180 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003181
Craig Topperb78ca422012-03-11 07:16:55 +00003182 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003183 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3184 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3185 };
Owen Anderson718cb662007-09-07 04:06:50 +00003186 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003187 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003188 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003189
Craig Topperb78ca422012-03-11 07:16:55 +00003190 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003191
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003192 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003193 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3194
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003196 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003197 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003198 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003199
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003200 // PtrOff will be used to store the current argument to the stack if a
3201 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003202 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003204 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003205
Dale Johannesen39355f92009-02-04 02:34:38 +00003206 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003207
3208 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003210 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3211 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003213 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003214
Dale Johannesen8419dd62008-03-07 20:27:40 +00003215 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003216 if (Flags.isByVal()) {
3217 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003218 if (Size==1 || Size==2) {
3219 // Very small objects are passed right-justified.
3220 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003222 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003223 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003224 MachinePointerInfo(), VT,
3225 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003226 MemOpChains.push_back(Load.getValue(1));
3227 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228
3229 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003230 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003232 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003234 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003235 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003236 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003237 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003238 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003239 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3240 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003241 Chain = CallSeqStart = NewCallSeqStart;
3242 ArgOffset += PtrByteSize;
3243 }
3244 continue;
3245 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003246 // Copy entire object into memory. There are cases where gcc-generated
3247 // code assumes it is there, even if it could be put entirely into
3248 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003249 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003250 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003251 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003252 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003253 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003254 CallSeqStart.getNode()->getOperand(1));
3255 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003256 Chain = CallSeqStart = NewCallSeqStart;
3257 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003258 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003259 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003260 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003261 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003262 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3263 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003264 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003265 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003266 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003267 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003268 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003269 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003270 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003271 }
3272 }
3273 continue;
3274 }
3275
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003277 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 case MVT::i32:
3279 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003280 if (GPR_idx != NumGPRs) {
3281 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003282 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003283 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3284 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003285 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003286 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003288 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 case MVT::f32:
3290 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003291 if (FPR_idx != NumFPRs) {
3292 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3293
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003294 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003295 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3296 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003297 MemOpChains.push_back(Store);
3298
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003299 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003300 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003301 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003302 MachinePointerInfo(), false, false,
3303 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003304 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003305 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003306 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003308 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003309 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003310 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3311 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003312 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003313 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003314 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003315 }
3316 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003317 // If we have any FPRs remaining, we may also have GPRs remaining.
3318 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3319 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003320 if (GPR_idx != NumGPRs)
3321 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003323 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3324 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003325 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003326 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003327 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3328 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003329 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003330 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 if (isPPC64)
3332 ArgOffset += 8;
3333 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003335 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 case MVT::v4f32:
3337 case MVT::v4i32:
3338 case MVT::v8i16:
3339 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003340 if (isVarArg) {
3341 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003342 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003343 // V registers; in fact gcc does this only for arguments that are
3344 // prototyped, not for those that match the ... We do it for all
3345 // arguments, seems to work.
3346 while (ArgOffset % 16 !=0) {
3347 ArgOffset += PtrByteSize;
3348 if (GPR_idx != NumGPRs)
3349 GPR_idx++;
3350 }
3351 // We could elide this store in the case where the object fits
3352 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003353 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003354 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003355 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3356 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003357 MemOpChains.push_back(Store);
3358 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003359 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003360 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003361 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003362 MemOpChains.push_back(Load.getValue(1));
3363 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3364 }
3365 ArgOffset += 16;
3366 for (unsigned i=0; i<16; i+=PtrByteSize) {
3367 if (GPR_idx == NumGPRs)
3368 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003369 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003370 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003371 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003372 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003373 MemOpChains.push_back(Load.getValue(1));
3374 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3375 }
3376 break;
3377 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003378
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003379 // Non-varargs Altivec params generally go in registers, but have
3380 // stack space allocated at the end.
3381 if (VR_idx != NumVRs) {
3382 // Doesn't have GPR space allocated.
3383 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3384 } else if (nAltivecParamsAtEnd==0) {
3385 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003386 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3387 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003388 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003389 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003390 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003391 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003392 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003393 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003394 // If all Altivec parameters fit in registers, as they usually do,
3395 // they get stack space following the non-Altivec parameters. We
3396 // don't track this here because nobody below needs it.
3397 // If there are more Altivec parameters than fit in registers emit
3398 // the stores here.
3399 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3400 unsigned j = 0;
3401 // Offset is aligned; skip 1st 12 params which go in V registers.
3402 ArgOffset = ((ArgOffset+15)/16)*16;
3403 ArgOffset += 12*16;
3404 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003405 SDValue Arg = OutVals[i];
3406 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3408 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003409 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003410 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003411 // We are emitting Altivec params in order.
3412 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3413 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003414 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003415 ArgOffset += 16;
3416 }
3417 }
3418 }
3419 }
3420
Chris Lattner9a2a4972006-05-17 06:01:33 +00003421 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003423 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003424
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003425 // Check if this is an indirect call (MTCTR/BCTRL).
3426 // See PrepareCall() for more information about calls through function
3427 // pointers in the 64-bit SVR4 ABI.
3428 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3429 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3430 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3431 !isBLACompatibleAddress(Callee, DAG)) {
3432 // Load r2 into a virtual register and store it to the TOC save area.
3433 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3434 // TOC save area offset.
3435 SDValue PtrOff = DAG.getIntPtrConstant(40);
3436 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003437 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003438 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003439 }
3440
Dale Johannesenf7b73042010-03-09 20:15:42 +00003441 // On Darwin, R12 must contain the address of an indirect callee. This does
3442 // not mean the MTCTR instruction must use R12; it's easier to model this as
3443 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003444 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003445 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3446 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3447 !isBLACompatibleAddress(Callee, DAG))
3448 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3449 PPC::R12), Callee));
3450
Chris Lattner9a2a4972006-05-17 06:01:33 +00003451 // Build a sequence of copy-to-reg nodes chained together with token chain
3452 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003454 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003455 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003456 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003457 InFlag = Chain.getValue(1);
3458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003459
Chris Lattnerb9082582010-11-14 23:42:06 +00003460 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003461 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3462 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003463
Dan Gohman98ca4f22009-08-05 01:29:28 +00003464 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3465 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3466 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003467}
3468
Hal Finkeld712f932011-10-14 19:51:36 +00003469bool
3470PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3471 MachineFunction &MF, bool isVarArg,
3472 const SmallVectorImpl<ISD::OutputArg> &Outs,
3473 LLVMContext &Context) const {
3474 SmallVector<CCValAssign, 16> RVLocs;
3475 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3476 RVLocs, Context);
3477 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3478}
3479
Dan Gohman98ca4f22009-08-05 01:29:28 +00003480SDValue
3481PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003482 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003483 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003484 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003485 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003486
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003487 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003488 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3489 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003490 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003491
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003492 // If this is the first return lowered for this function, add the regs to the
3493 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003494 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003495 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003496 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003497 }
3498
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003500
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003501 // Copy the result values into the output registers.
3502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3503 CCValAssign &VA = RVLocs[i];
3504 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003505 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003506 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003507 Flag = Chain.getValue(1);
3508 }
3509
Gabor Greifba36cb52008-08-28 21:40:38 +00003510 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003512 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003514}
3515
Dan Gohman475871a2008-07-27 21:46:04 +00003516SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003517 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003518 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003519 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Jim Laskeyefc7e522006-12-04 22:04:42 +00003521 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003522 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003523
3524 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003525 bool isPPC64 = Subtarget.isPPC64();
3526 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003527 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003528
3529 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003530 SDValue Chain = Op.getOperand(0);
3531 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003532
Jim Laskeyefc7e522006-12-04 22:04:42 +00003533 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003534 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3535 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003536 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Jim Laskeyefc7e522006-12-04 22:04:42 +00003538 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003539 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003540
Jim Laskeyefc7e522006-12-04 22:04:42 +00003541 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003542 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003543 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003544}
3545
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003546
3547
Dan Gohman475871a2008-07-27 21:46:04 +00003548SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003549PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003550 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003551 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003552 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003553 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003554
3555 // Get current frame pointer save index. The users of this index will be
3556 // primarily DYNALLOC instructions.
3557 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3558 int RASI = FI->getReturnAddrSaveIndex();
3559
3560 // If the frame pointer save index hasn't been defined yet.
3561 if (!RASI) {
3562 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003563 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003564 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003565 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003566 // Save the result.
3567 FI->setReturnAddrSaveIndex(RASI);
3568 }
3569 return DAG.getFrameIndex(RASI, PtrVT);
3570}
3571
Dan Gohman475871a2008-07-27 21:46:04 +00003572SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003573PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3574 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003575 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003576 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003578
3579 // Get current frame pointer save index. The users of this index will be
3580 // primarily DYNALLOC instructions.
3581 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3582 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003583
Jim Laskey2f616bf2006-11-16 22:43:37 +00003584 // If the frame pointer save index hasn't been defined yet.
3585 if (!FPSI) {
3586 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003587 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003588 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003589
Jim Laskey2f616bf2006-11-16 22:43:37 +00003590 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003591 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003592 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003593 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003594 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003595 return DAG.getFrameIndex(FPSI, PtrVT);
3596}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003597
Dan Gohman475871a2008-07-27 21:46:04 +00003598SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003599 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003600 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003601 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003602 SDValue Chain = Op.getOperand(0);
3603 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003604 DebugLoc dl = Op.getDebugLoc();
3605
Jim Laskey2f616bf2006-11-16 22:43:37 +00003606 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003607 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003608 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003609 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003610 DAG.getConstant(0, PtrVT), Size);
3611 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003613 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003614 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003616 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003617}
3618
Chris Lattner1a635d62006-04-14 06:01:58 +00003619/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3620/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003621SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003622 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003623 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3624 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003625 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003626
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003628
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003630 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003631
Owen Andersone50ed302009-08-10 22:56:29 +00003632 EVT ResVT = Op.getValueType();
3633 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003634 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3635 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003636 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003637
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 // If the RHS of the comparison is a 0.0, we don't need to do the
3639 // subtraction at all.
3640 if (isFloatingPointZero(RHS))
3641 switch (CC) {
3642 default: break; // SETUO etc aren't handled by fsel.
3643 case ISD::SETULT:
3644 case ISD::SETLT:
3645 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003646 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003647 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3649 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003650 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003651 case ISD::SETUGT:
3652 case ISD::SETGT:
3653 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003654 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3657 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003658 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003660 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Dan Gohman475871a2008-07-27 21:46:04 +00003662 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003663 switch (CC) {
3664 default: break; // SETUO etc aren't handled by fsel.
3665 case ISD::SETULT:
3666 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003667 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3669 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003670 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003671 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003672 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003673 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3675 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003676 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003677 case ISD::SETUGT:
3678 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003679 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3681 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003682 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003683 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003685 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3687 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003688 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003690 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003691}
3692
Chris Lattner1f873002007-11-28 18:44:47 +00003693// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003694SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003695 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003696 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003697 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 if (Src.getValueType() == MVT::f32)
3699 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003700
Dan Gohman475871a2008-07-27 21:46:04 +00003701 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003703 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003705 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003706 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003708 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 case MVT::i64:
3710 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003711 break;
3712 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003713
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003716
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003717 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003718 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3719 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003720
3721 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3722 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003724 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003725 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003726 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003727 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003728}
3729
Dan Gohmand858e902010-04-17 15:26:15 +00003730SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3731 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003732 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003733 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003735 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003736
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003738 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3740 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003741 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003743 return FP;
3744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003745
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003747 "Unhandled SINT_TO_FP type in custom expander!");
3748 // Since we only generate this in 64-bit mode, we can take advantage of
3749 // 64-bit registers. In particular, sign extend the input value into the
3750 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3751 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003752 MachineFunction &MF = DAG.getMachineFunction();
3753 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003754 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003755 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003757
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003759 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003760
Chris Lattner1a635d62006-04-14 06:01:58 +00003761 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003762 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003763 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003764 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003765 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3766 SDValue Store =
3767 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3768 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003769 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003770 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003771 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003772
Chris Lattner1a635d62006-04-14 06:01:58 +00003773 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3775 if (Op.getValueType() == MVT::f32)
3776 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003777 return FP;
3778}
3779
Dan Gohmand858e902010-04-17 15:26:15 +00003780SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3781 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003782 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003783 /*
3784 The rounding mode is in bits 30:31 of FPSR, and has the following
3785 settings:
3786 00 Round to nearest
3787 01 Round to 0
3788 10 Round to +inf
3789 11 Round to -inf
3790
3791 FLT_ROUNDS, on the other hand, expects the following:
3792 -1 Undefined
3793 0 Round to 0
3794 1 Round to nearest
3795 2 Round to +inf
3796 3 Round to -inf
3797
3798 To perform the conversion, we do:
3799 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3800 */
3801
3802 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT = Op.getValueType();
3804 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3805 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003806 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003807
3808 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003810 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003811 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003812
3813 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003814 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003815 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003816 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003817 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003818
3819 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003820 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003821 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003822 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003823 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003824
3825 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 DAG.getNode(ISD::AND, dl, MVT::i32,
3828 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003829 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 DAG.getNode(ISD::SRL, dl, MVT::i32,
3831 DAG.getNode(ISD::AND, dl, MVT::i32,
3832 DAG.getNode(ISD::XOR, dl, MVT::i32,
3833 CWD, DAG.getConstant(3, MVT::i32)),
3834 DAG.getConstant(3, MVT::i32)),
3835 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003836
Dan Gohman475871a2008-07-27 21:46:04 +00003837 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003839
Duncan Sands83ec4b62008-06-06 12:08:01 +00003840 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003841 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003842}
3843
Dan Gohmand858e902010-04-17 15:26:15 +00003844SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003845 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003846 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003847 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003848 assert(Op.getNumOperands() == 3 &&
3849 VT == Op.getOperand(1).getValueType() &&
3850 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003851
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003852 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003853 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003854 SDValue Lo = Op.getOperand(0);
3855 SDValue Hi = Op.getOperand(1);
3856 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003857 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003858
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003859 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003860 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003861 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3862 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3863 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3864 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003865 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003866 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3867 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3868 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003869 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003870 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003871}
3872
Dan Gohmand858e902010-04-17 15:26:15 +00003873SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003874 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003875 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003876 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003877 assert(Op.getNumOperands() == 3 &&
3878 VT == Op.getOperand(1).getValueType() &&
3879 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Dan Gohman9ed06db2008-03-07 20:36:53 +00003881 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003882 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003883 SDValue Lo = Op.getOperand(0);
3884 SDValue Hi = Op.getOperand(1);
3885 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003886 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003887
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003888 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003889 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003890 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3891 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3892 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3893 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003894 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003895 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3896 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3897 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003898 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003899 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003900}
3901
Dan Gohmand858e902010-04-17 15:26:15 +00003902SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003903 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003904 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003905 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003906 assert(Op.getNumOperands() == 3 &&
3907 VT == Op.getOperand(1).getValueType() &&
3908 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
Dan Gohman9ed06db2008-03-07 20:36:53 +00003910 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003911 SDValue Lo = Op.getOperand(0);
3912 SDValue Hi = Op.getOperand(1);
3913 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003914 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003915
Dale Johannesenf5d97892009-02-04 01:48:28 +00003916 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003917 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003918 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3919 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3920 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3921 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003922 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003923 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3924 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3925 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003926 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003927 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003928 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003929}
3930
3931//===----------------------------------------------------------------------===//
3932// Vector related lowering.
3933//
3934
Chris Lattner4a998b92006-04-17 06:00:21 +00003935/// BuildSplatI - Build a canonical splati of Val with an element size of
3936/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003937static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003938 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003939 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003940
Owen Andersone50ed302009-08-10 22:56:29 +00003941 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003943 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003944
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003946
Chris Lattner70fa4932006-12-01 01:45:39 +00003947 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3948 if (Val == -1)
3949 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003950
Owen Andersone50ed302009-08-10 22:56:29 +00003951 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003952
Chris Lattner4a998b92006-04-17 06:00:21 +00003953 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003955 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003956 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003957 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3958 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003959 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003960}
3961
Chris Lattnere7c768e2006-04-18 03:24:30 +00003962/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003963/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003964static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003965 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 EVT DestVT = MVT::Other) {
3967 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003968 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003970}
3971
Chris Lattnere7c768e2006-04-18 03:24:30 +00003972/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3973/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003974static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003975 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 DebugLoc dl, EVT DestVT = MVT::Other) {
3977 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003978 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003980}
3981
3982
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003983/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3984/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003985static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003986 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003987 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003988 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3989 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003990
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003992 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003995 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003996}
3997
Chris Lattnerf1b47082006-04-14 05:19:18 +00003998// If this is a case we can't handle, return null and let the default
3999// expansion code take care of it. If we CAN select this case, and if it
4000// selects to a single instruction, return Op. Otherwise, if we can codegen
4001// this case more efficiently than a constant pool load, lower it to the
4002// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004003SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4004 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004005 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004006 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4007 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004008
Bob Wilson24e338e2009-03-02 23:24:16 +00004009 // Check if this is a splat of a constant value.
4010 APInt APSplatBits, APSplatUndef;
4011 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004012 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004013 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004014 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004015 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004016
Bob Wilsonf2950b02009-03-03 19:26:27 +00004017 unsigned SplatBits = APSplatBits.getZExtValue();
4018 unsigned SplatUndef = APSplatUndef.getZExtValue();
4019 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004020
Bob Wilsonf2950b02009-03-03 19:26:27 +00004021 // First, handle single instruction cases.
4022
4023 // All zeros?
4024 if (SplatBits == 0) {
4025 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4027 SDValue Z = DAG.getConstant(0, MVT::i32);
4028 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004029 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004030 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 return Op;
4032 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004033
Bob Wilsonf2950b02009-03-03 19:26:27 +00004034 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4035 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4036 (32-SplatBitSize));
4037 if (SextVal >= -16 && SextVal <= 15)
4038 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004039
4040
Bob Wilsonf2950b02009-03-03 19:26:27 +00004041 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004042
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 // If this value is in the range [-32,30] and is even, use:
4044 // tmp = VSPLTI[bhw], result = add tmp, tmp
4045 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004047 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004048 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004049 }
4050
4051 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4052 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4053 // for fneg/fabs.
4054 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4055 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004057
4058 // Make the VSLW intrinsic, computing 0x8000_0000.
4059 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4060 OnesV, DAG, dl);
4061
4062 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004064 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004065 }
4066
4067 // Check to see if this is a wide variety of vsplti*, binop self cases.
4068 static const signed char SplatCsts[] = {
4069 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4070 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4071 };
4072
4073 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4074 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4075 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4076 int i = SplatCsts[idx];
4077
4078 // Figure out what shift amount will be used by altivec if shifted by i in
4079 // this splat size.
4080 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4081
4082 // vsplti + shl self.
4083 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4086 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4087 Intrinsic::ppc_altivec_vslw
4088 };
4089 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004092
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 // vsplti + srl self.
4094 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004096 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4097 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4098 Intrinsic::ppc_altivec_vsrw
4099 };
4100 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004101 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004102 }
4103
Bob Wilsonf2950b02009-03-03 19:26:27 +00004104 // vsplti + sra self.
4105 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004107 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4108 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4109 Intrinsic::ppc_altivec_vsraw
4110 };
4111 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004112 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004114
Bob Wilsonf2950b02009-03-03 19:26:27 +00004115 // vsplti + rol self.
4116 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4117 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004119 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4120 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4121 Intrinsic::ppc_altivec_vrlw
4122 };
4123 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004124 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Bob Wilsonf2950b02009-03-03 19:26:27 +00004127 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004128 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004131 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004132 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004133 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004135 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004136 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004138 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004140 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4141 }
4142 }
4143
4144 // Three instruction sequences.
4145
4146 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4147 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4149 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004150 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004152 }
4153 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4154 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4156 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004157 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004158 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Dan Gohman475871a2008-07-27 21:46:04 +00004161 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004162}
4163
Chris Lattner59138102006-04-17 05:28:54 +00004164/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4165/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004166static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004167 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004168 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004169 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004170 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004171 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Chris Lattner59138102006-04-17 05:28:54 +00004173 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004174 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004175 OP_VMRGHW,
4176 OP_VMRGLW,
4177 OP_VSPLTISW0,
4178 OP_VSPLTISW1,
4179 OP_VSPLTISW2,
4180 OP_VSPLTISW3,
4181 OP_VSLDOI4,
4182 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004183 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004184 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004185
Chris Lattner59138102006-04-17 05:28:54 +00004186 if (OpNum == OP_COPY) {
4187 if (LHSID == (1*9+2)*9+3) return LHS;
4188 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4189 return RHS;
4190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004191
Dan Gohman475871a2008-07-27 21:46:04 +00004192 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004193 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4194 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004195
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004197 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004198 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004199 case OP_VMRGHW:
4200 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4201 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4202 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4203 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4204 break;
4205 case OP_VMRGLW:
4206 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4207 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4208 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4209 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4210 break;
4211 case OP_VSPLTISW0:
4212 for (unsigned i = 0; i != 16; ++i)
4213 ShufIdxs[i] = (i&3)+0;
4214 break;
4215 case OP_VSPLTISW1:
4216 for (unsigned i = 0; i != 16; ++i)
4217 ShufIdxs[i] = (i&3)+4;
4218 break;
4219 case OP_VSPLTISW2:
4220 for (unsigned i = 0; i != 16; ++i)
4221 ShufIdxs[i] = (i&3)+8;
4222 break;
4223 case OP_VSPLTISW3:
4224 for (unsigned i = 0; i != 16; ++i)
4225 ShufIdxs[i] = (i&3)+12;
4226 break;
4227 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004228 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004229 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004230 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004231 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004232 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004233 }
Owen Andersone50ed302009-08-10 22:56:29 +00004234 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4236 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004238 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004239}
4240
Chris Lattnerf1b47082006-04-14 05:19:18 +00004241/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4242/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4243/// return the code it can be lowered into. Worst case, it can always be
4244/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004245SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004246 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004247 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue V1 = Op.getOperand(0);
4249 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004251 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004252
Chris Lattnerf1b47082006-04-14 05:19:18 +00004253 // Cases that are handled by instructions that take permute immediates
4254 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4255 // selected by the instruction selector.
4256 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4258 PPC::isSplatShuffleMask(SVOp, 2) ||
4259 PPC::isSplatShuffleMask(SVOp, 4) ||
4260 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4261 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4262 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4263 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4264 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4265 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4266 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4267 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4268 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004269 return Op;
4270 }
4271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Chris Lattnerf1b47082006-04-14 05:19:18 +00004273 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4274 // and produce a fixed permutation. If any of these match, do not lower to
4275 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4277 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4278 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4279 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4280 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4281 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4282 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4283 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4284 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004285 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Chris Lattner59138102006-04-17 05:28:54 +00004287 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4288 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004289 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004290
Chris Lattner59138102006-04-17 05:28:54 +00004291 unsigned PFIndexes[4];
4292 bool isFourElementShuffle = true;
4293 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4294 unsigned EltNo = 8; // Start out undef.
4295 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004297 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004300 if ((ByteSource & 3) != j) {
4301 isFourElementShuffle = false;
4302 break;
4303 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Chris Lattner59138102006-04-17 05:28:54 +00004305 if (EltNo == 8) {
4306 EltNo = ByteSource/4;
4307 } else if (EltNo != ByteSource/4) {
4308 isFourElementShuffle = false;
4309 break;
4310 }
4311 }
4312 PFIndexes[i] = EltNo;
4313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
4315 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004316 // perfect shuffle vector to determine if it is cost effective to do this as
4317 // discrete instructions, or whether we should use a vperm.
4318 if (isFourElementShuffle) {
4319 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004320 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004321 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004322
Chris Lattner59138102006-04-17 05:28:54 +00004323 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4324 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004325
Chris Lattner59138102006-04-17 05:28:54 +00004326 // Determining when to avoid vperm is tricky. Many things affect the cost
4327 // of vperm, particularly how many times the perm mask needs to be computed.
4328 // For example, if the perm mask can be hoisted out of a loop or is already
4329 // used (perhaps because there are multiple permutes with the same shuffle
4330 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4331 // the loop requires an extra register.
4332 //
4333 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004334 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004335 // available, if this block is within a loop, we should avoid using vperm
4336 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004337 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004338 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004340
Chris Lattnerf1b47082006-04-14 05:19:18 +00004341 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4342 // vector that will get spilled to the constant pool.
4343 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Chris Lattnerf1b47082006-04-14 05:19:18 +00004345 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4346 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004347 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004348 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004349
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4352 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattnerf1b47082006-04-14 05:19:18 +00004354 for (unsigned j = 0; j != BytesPerElement; ++j)
4355 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004360 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004361 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004362}
4363
Chris Lattner90564f22006-04-18 17:59:36 +00004364/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4365/// altivec comparison. If it is, return true and fill in Opc/isDot with
4366/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004367static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004368 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004369 unsigned IntrinsicID =
4370 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004371 CompareOpc = -1;
4372 isDot = false;
4373 switch (IntrinsicID) {
4374 default: return false;
4375 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004376 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4377 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4378 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4379 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4380 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4381 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4382 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4383 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4384 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4385 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4386 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4387 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4388 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004389
Chris Lattner1a635d62006-04-14 06:01:58 +00004390 // Normal Comparisons.
4391 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4392 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4393 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4394 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4395 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4396 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4397 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4398 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4399 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4400 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4401 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4402 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4403 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4404 }
Chris Lattner90564f22006-04-18 17:59:36 +00004405 return true;
4406}
4407
4408/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4409/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004410SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004411 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004412 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4413 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004414 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004415 int CompareOpc;
4416 bool isDot;
4417 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004418 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004419
Chris Lattner90564f22006-04-18 17:59:36 +00004420 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004421 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004422 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004423 Op.getOperand(1), Op.getOperand(2),
4424 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004425 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004427
Chris Lattner1a635d62006-04-14 06:01:58 +00004428 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004429 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004430 Op.getOperand(2), // LHS
4431 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004433 };
Owen Andersone50ed302009-08-10 22:56:29 +00004434 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004435 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004436 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004437 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004438
Chris Lattner1a635d62006-04-14 06:01:58 +00004439 // Now that we have the comparison, emit a copy from the CR to a GPR.
4440 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4442 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004443 CompNode.getValue(1));
4444
Chris Lattner1a635d62006-04-14 06:01:58 +00004445 // Unpack the result based on how the target uses it.
4446 unsigned BitNo; // Bit # of CR6.
4447 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004448 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004449 default: // Can't happen, don't crash on invalid number though.
4450 case 0: // Return the value of the EQ bit of CR6.
4451 BitNo = 0; InvertBit = false;
4452 break;
4453 case 1: // Return the inverted value of the EQ bit of CR6.
4454 BitNo = 0; InvertBit = true;
4455 break;
4456 case 2: // Return the value of the LT bit of CR6.
4457 BitNo = 2; InvertBit = false;
4458 break;
4459 case 3: // Return the inverted value of the LT bit of CR6.
4460 BitNo = 2; InvertBit = true;
4461 break;
4462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004463
Chris Lattner1a635d62006-04-14 06:01:58 +00004464 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4466 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004467 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4469 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004470
Chris Lattner1a635d62006-04-14 06:01:58 +00004471 // If we are supposed to, toggle the bit.
4472 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4474 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004475 return Flags;
4476}
4477
Scott Michelfdc40a02009-02-17 22:15:04 +00004478SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004479 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004480 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004481 // Create a stack slot that is 16-byte aligned.
4482 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004483 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004484 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004486
Chris Lattner1a635d62006-04-14 06:01:58 +00004487 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004488 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004489 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004490 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004491 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004492 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004493 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004494}
4495
Dan Gohmand858e902010-04-17 15:26:15 +00004496SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004497 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004499 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Owen Anderson825b72b2009-08-11 20:47:22 +00004501 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4502 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Dan Gohman475871a2008-07-27 21:46:04 +00004504 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004505 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004506
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004507 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004508 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4509 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4510 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004512 // Low parts multiplied together, generating 32-bit results (we ignore the
4513 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004514 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004519 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004520 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004521 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4523 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004524 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004527
Chris Lattnercea2aa72006-04-18 04:28:57 +00004528 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004529 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004532
Chris Lattner19a81522006-04-18 03:57:35 +00004533 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004534 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004536 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004537
Chris Lattner19a81522006-04-18 03:57:35 +00004538 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004539 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004542
Chris Lattner19a81522006-04-18 03:57:35 +00004543 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004545 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 Ops[i*2 ] = 2*i+1;
4547 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004548 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004550 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004551 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004552 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004553}
4554
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004555/// LowerOperation - Provide custom lowering hooks for some operations.
4556///
Dan Gohmand858e902010-04-17 15:26:15 +00004557SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004558 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004559 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004560 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004561 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004562 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004563 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004564 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004565 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004566 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4567 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004569 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
4571 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004572 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004573
Jim Laskeyefc7e522006-12-04 22:04:42 +00004574 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004575 case ISD::DYNAMIC_STACKALLOC:
4576 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004577
Chris Lattner1a635d62006-04-14 06:01:58 +00004578 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004579 case ISD::FP_TO_UINT:
4580 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004581 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004582 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004583 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004584
Chris Lattner1a635d62006-04-14 06:01:58 +00004585 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004586 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4587 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4588 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004589
Chris Lattner1a635d62006-04-14 06:01:58 +00004590 // Vector-related lowering.
4591 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4592 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4593 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4594 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004595 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004596
Chris Lattner3fc027d2007-12-08 06:59:59 +00004597 // Frame & Return address.
4598 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004599 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004600 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004601}
4602
Duncan Sands1607f052008-12-01 11:39:25 +00004603void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4604 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004605 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004606 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004607 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004608 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004609 default:
Craig Topperbc219812012-02-07 02:50:20 +00004610 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004611 case ISD::VAARG: {
4612 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4613 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4614 return;
4615
4616 EVT VT = N->getValueType(0);
4617
4618 if (VT == MVT::i64) {
4619 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4620
4621 Results.push_back(NewNode);
4622 Results.push_back(NewNode.getValue(1));
4623 }
4624 return;
4625 }
Duncan Sands1607f052008-12-01 11:39:25 +00004626 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 assert(N->getValueType(0) == MVT::ppcf128);
4628 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004629 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004631 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004632 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004634 DAG.getIntPtrConstant(1));
4635
4636 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4637 // of the long double, and puts FPSCR back the way it was. We do not
4638 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004639 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004640 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4641
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004643 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004644 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004645 MFFSreg = Result.getValue(0);
4646 InFlag = Result.getValue(1);
4647
4648 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004649 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004651 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004652 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004653 InFlag = Result.getValue(0);
4654
4655 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004656 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004658 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004659 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004660 InFlag = Result.getValue(0);
4661
4662 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004664 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004665 Ops[0] = Lo;
4666 Ops[1] = Hi;
4667 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004668 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004669 FPreg = Result.getValue(0);
4670 InFlag = Result.getValue(1);
4671
4672 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 NodeTys.push_back(MVT::f64);
4674 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004675 Ops[1] = MFFSreg;
4676 Ops[2] = FPreg;
4677 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004678 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004679 FPreg = Result.getValue(0);
4680
4681 // We know the low half is about to be thrown away, so just use something
4682 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004684 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004685 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004686 }
Duncan Sands1607f052008-12-01 11:39:25 +00004687 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004688 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004689 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004690 }
4691}
4692
4693
Chris Lattner1a635d62006-04-14 06:01:58 +00004694//===----------------------------------------------------------------------===//
4695// Other Lowering Code
4696//===----------------------------------------------------------------------===//
4697
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004698MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004699PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004700 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004701 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004702 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4703
4704 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4705 MachineFunction *F = BB->getParent();
4706 MachineFunction::iterator It = BB;
4707 ++It;
4708
4709 unsigned dest = MI->getOperand(0).getReg();
4710 unsigned ptrA = MI->getOperand(1).getReg();
4711 unsigned ptrB = MI->getOperand(2).getReg();
4712 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004713 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004714
4715 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4716 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4717 F->insert(It, loopMBB);
4718 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004719 exitMBB->splice(exitMBB->begin(), BB,
4720 llvm::next(MachineBasicBlock::iterator(MI)),
4721 BB->end());
4722 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004723
4724 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004725 unsigned TmpReg = (!BinOpcode) ? incr :
4726 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004727 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4728 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004729
4730 // thisMBB:
4731 // ...
4732 // fallthrough --> loopMBB
4733 BB->addSuccessor(loopMBB);
4734
4735 // loopMBB:
4736 // l[wd]arx dest, ptr
4737 // add r0, dest, incr
4738 // st[wd]cx. r0, ptr
4739 // bne- loopMBB
4740 // fallthrough --> exitMBB
4741 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004742 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004743 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004744 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004745 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4746 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004747 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004748 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004749 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004750 BB->addSuccessor(loopMBB);
4751 BB->addSuccessor(exitMBB);
4752
4753 // exitMBB:
4754 // ...
4755 BB = exitMBB;
4756 return BB;
4757}
4758
4759MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004760PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004761 MachineBasicBlock *BB,
4762 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004763 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004764 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004765 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4766 // In 64 bit mode we have to use 64 bits for addresses, even though the
4767 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4768 // registers without caring whether they're 32 or 64, but here we're
4769 // doing actual arithmetic on the addresses.
4770 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004771 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004772
4773 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4774 MachineFunction *F = BB->getParent();
4775 MachineFunction::iterator It = BB;
4776 ++It;
4777
4778 unsigned dest = MI->getOperand(0).getReg();
4779 unsigned ptrA = MI->getOperand(1).getReg();
4780 unsigned ptrB = MI->getOperand(2).getReg();
4781 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004782 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004783
4784 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4785 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4786 F->insert(It, loopMBB);
4787 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004788 exitMBB->splice(exitMBB->begin(), BB,
4789 llvm::next(MachineBasicBlock::iterator(MI)),
4790 BB->end());
4791 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004792
4793 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004794 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004795 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4796 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004797 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4798 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4799 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4800 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4801 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4802 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4803 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4804 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4805 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4806 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004807 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004808 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004809 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004810
4811 // thisMBB:
4812 // ...
4813 // fallthrough --> loopMBB
4814 BB->addSuccessor(loopMBB);
4815
4816 // The 4-byte load must be aligned, while a char or short may be
4817 // anywhere in the word. Hence all this nasty bookkeeping code.
4818 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4819 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004820 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004821 // rlwinm ptr, ptr1, 0, 0, 29
4822 // slw incr2, incr, shift
4823 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4824 // slw mask, mask2, shift
4825 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004826 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004827 // add tmp, tmpDest, incr2
4828 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004829 // and tmp3, tmp, mask
4830 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004831 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 // bne- loopMBB
4833 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004834 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004835 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004836 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004837 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004838 .addReg(ptrA).addReg(ptrB);
4839 } else {
4840 Ptr1Reg = ptrB;
4841 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004843 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004844 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004845 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4846 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004848 .addReg(Ptr1Reg).addImm(0).addImm(61);
4849 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004850 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004851 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004852 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004853 .addReg(incr).addReg(ShiftReg);
4854 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004856 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004857 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4858 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004859 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004860 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004861 .addReg(Mask2Reg).addReg(ShiftReg);
4862
4863 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004864 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004865 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004866 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004868 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004869 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004870 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004871 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004872 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004873 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004874 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004875 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004876 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004878 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004879 BB->addSuccessor(loopMBB);
4880 BB->addSuccessor(exitMBB);
4881
4882 // exitMBB:
4883 // ...
4884 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004885 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4886 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004887 return BB;
4888}
4889
4890MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004891PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004892 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004893 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004894
4895 // To "insert" these instructions we actually have to insert their
4896 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004897 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004898 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004899 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004900
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004901 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004902
4903 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4904 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4905 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4906 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4907 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4908
4909 // The incoming instruction knows the destination vreg to set, the
4910 // condition code register to branch on, the true/false values to
4911 // select between, and a branch opcode to use.
4912
4913 // thisMBB:
4914 // ...
4915 // TrueVal = ...
4916 // cmpTY ccX, r1, r2
4917 // bCC copy1MBB
4918 // fallthrough --> copy0MBB
4919 MachineBasicBlock *thisMBB = BB;
4920 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4921 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4922 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004923 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004924 F->insert(It, copy0MBB);
4925 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004926
4927 // Transfer the remainder of BB and its successor edges to sinkMBB.
4928 sinkMBB->splice(sinkMBB->begin(), BB,
4929 llvm::next(MachineBasicBlock::iterator(MI)),
4930 BB->end());
4931 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4932
Evan Cheng53301922008-07-12 02:23:19 +00004933 // Next, add the true and fallthrough blocks as its successors.
4934 BB->addSuccessor(copy0MBB);
4935 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004936
Dan Gohman14152b42010-07-06 20:24:04 +00004937 BuildMI(BB, dl, TII->get(PPC::BCC))
4938 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4939
Evan Cheng53301922008-07-12 02:23:19 +00004940 // copy0MBB:
4941 // %FalseValue = ...
4942 // # fallthrough to sinkMBB
4943 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004944
Evan Cheng53301922008-07-12 02:23:19 +00004945 // Update machine-CFG edges
4946 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004947
Evan Cheng53301922008-07-12 02:23:19 +00004948 // sinkMBB:
4949 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4950 // ...
4951 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004952 BuildMI(*BB, BB->begin(), dl,
4953 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004954 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4955 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4956 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4958 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4959 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4960 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004961 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4962 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4963 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4964 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004965
4966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4967 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4969 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004970 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4971 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4972 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4973 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004974
4975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4976 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4978 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004979 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4980 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4981 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4982 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004983
4984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4985 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4987 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004988 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4989 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4990 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4991 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004992
4993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004994 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004995 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004996 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004997 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004998 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004999 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005000 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005001
5002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5003 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5005 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005006 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5007 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5008 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5009 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005010
Dale Johannesen0e55f062008-08-29 18:29:46 +00005011 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5012 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5013 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5014 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5015 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5016 BB = EmitAtomicBinary(MI, BB, false, 0);
5017 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5018 BB = EmitAtomicBinary(MI, BB, true, 0);
5019
Evan Cheng53301922008-07-12 02:23:19 +00005020 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5021 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5022 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5023
5024 unsigned dest = MI->getOperand(0).getReg();
5025 unsigned ptrA = MI->getOperand(1).getReg();
5026 unsigned ptrB = MI->getOperand(2).getReg();
5027 unsigned oldval = MI->getOperand(3).getReg();
5028 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005029 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005030
Dale Johannesen65e39732008-08-25 18:53:26 +00005031 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5032 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5033 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005034 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005035 F->insert(It, loop1MBB);
5036 F->insert(It, loop2MBB);
5037 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005038 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005039 exitMBB->splice(exitMBB->begin(), BB,
5040 llvm::next(MachineBasicBlock::iterator(MI)),
5041 BB->end());
5042 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005043
5044 // thisMBB:
5045 // ...
5046 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005047 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005048
Dale Johannesen65e39732008-08-25 18:53:26 +00005049 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005050 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005051 // cmp[wd] dest, oldval
5052 // bne- midMBB
5053 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005054 // st[wd]cx. newval, ptr
5055 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005056 // b exitBB
5057 // midMBB:
5058 // st[wd]cx. dest, ptr
5059 // exitBB:
5060 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005061 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005062 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005063 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005064 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005065 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005066 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5067 BB->addSuccessor(loop2MBB);
5068 BB->addSuccessor(midMBB);
5069
5070 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005071 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005072 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005073 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005074 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005075 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005076 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005077 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Dale Johannesen65e39732008-08-25 18:53:26 +00005079 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005080 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005081 .addReg(dest).addReg(ptrA).addReg(ptrB);
5082 BB->addSuccessor(exitMBB);
5083
Evan Cheng53301922008-07-12 02:23:19 +00005084 // exitMBB:
5085 // ...
5086 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005087 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5088 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5089 // We must use 64-bit registers for addresses when targeting 64-bit,
5090 // since we're actually doing arithmetic on them. Other registers
5091 // can be 32-bit.
5092 bool is64bit = PPCSubTarget.isPPC64();
5093 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5094
5095 unsigned dest = MI->getOperand(0).getReg();
5096 unsigned ptrA = MI->getOperand(1).getReg();
5097 unsigned ptrB = MI->getOperand(2).getReg();
5098 unsigned oldval = MI->getOperand(3).getReg();
5099 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005100 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005101
5102 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5103 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5104 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5105 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5106 F->insert(It, loop1MBB);
5107 F->insert(It, loop2MBB);
5108 F->insert(It, midMBB);
5109 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005110 exitMBB->splice(exitMBB->begin(), BB,
5111 llvm::next(MachineBasicBlock::iterator(MI)),
5112 BB->end());
5113 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005114
5115 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005116 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005117 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5118 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005119 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5120 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5121 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5122 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5123 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5124 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5125 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5126 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5127 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5128 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5129 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5130 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5131 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5132 unsigned Ptr1Reg;
5133 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005134 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005135 // thisMBB:
5136 // ...
5137 // fallthrough --> loopMBB
5138 BB->addSuccessor(loop1MBB);
5139
5140 // The 4-byte load must be aligned, while a char or short may be
5141 // anywhere in the word. Hence all this nasty bookkeeping code.
5142 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5143 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005144 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005145 // rlwinm ptr, ptr1, 0, 0, 29
5146 // slw newval2, newval, shift
5147 // slw oldval2, oldval,shift
5148 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5149 // slw mask, mask2, shift
5150 // and newval3, newval2, mask
5151 // and oldval3, oldval2, mask
5152 // loop1MBB:
5153 // lwarx tmpDest, ptr
5154 // and tmp, tmpDest, mask
5155 // cmpw tmp, oldval3
5156 // bne- midMBB
5157 // loop2MBB:
5158 // andc tmp2, tmpDest, mask
5159 // or tmp4, tmp2, newval3
5160 // stwcx. tmp4, ptr
5161 // bne- loop1MBB
5162 // b exitBB
5163 // midMBB:
5164 // stwcx. tmpDest, ptr
5165 // exitBB:
5166 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005167 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005170 .addReg(ptrA).addReg(ptrB);
5171 } else {
5172 Ptr1Reg = ptrB;
5173 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005174 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005176 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5178 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 .addReg(Ptr1Reg).addImm(0).addImm(61);
5181 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005182 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005183 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005184 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005185 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005186 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005187 .addReg(oldval).addReg(ShiftReg);
5188 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005189 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005190 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005191 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5192 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5193 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005194 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005195 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005196 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005197 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005198 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005199 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005200 .addReg(OldVal2Reg).addReg(MaskReg);
5201
5202 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005203 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005204 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005205 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5206 .addReg(TmpDestReg).addReg(MaskReg);
5207 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005208 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005209 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005210 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5211 BB->addSuccessor(loop2MBB);
5212 BB->addSuccessor(midMBB);
5213
5214 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005215 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5216 .addReg(TmpDestReg).addReg(MaskReg);
5217 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5218 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5219 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005220 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005221 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005222 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005223 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005224 BB->addSuccessor(loop1MBB);
5225 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005228 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005229 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005230 BB->addSuccessor(exitMBB);
5231
5232 // exitMBB:
5233 // ...
5234 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005235 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5236 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005237 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005238 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005239 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005240
Dan Gohman14152b42010-07-06 20:24:04 +00005241 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005242 return BB;
5243}
5244
Chris Lattner1a635d62006-04-14 06:01:58 +00005245//===----------------------------------------------------------------------===//
5246// Target Optimization Hooks
5247//===----------------------------------------------------------------------===//
5248
Duncan Sands25cf2272008-11-24 14:53:14 +00005249SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5250 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005251 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005252 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005253 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005254 switch (N->getOpcode()) {
5255 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005256 case PPCISD::SHL:
5257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005258 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005259 return N->getOperand(0);
5260 }
5261 break;
5262 case PPCISD::SRL:
5263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005264 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005265 return N->getOperand(0);
5266 }
5267 break;
5268 case PPCISD::SRA:
5269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005270 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005271 C->isAllOnesValue()) // -1 >>s V -> -1.
5272 return N->getOperand(0);
5273 }
5274 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005276 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005277 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005278 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5279 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5280 // We allow the src/dst to be either f32/f64, but the intermediate
5281 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 if (N->getOperand(0).getValueType() == MVT::i64 &&
5283 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 if (Val.getValueType() == MVT::f32) {
5286 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005287 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005291 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005293 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 if (N->getValueType(0) == MVT::f32) {
5295 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005296 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005297 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005298 }
5299 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005301 // If the intermediate type is i32, we can avoid the load/store here
5302 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005303 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005304 }
5305 }
5306 break;
Chris Lattner51269842006-03-01 05:50:56 +00005307 case ISD::STORE:
5308 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5309 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005310 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005311 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 N->getOperand(1).getValueType() == MVT::i32 &&
5313 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005314 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 if (Val.getValueType() == MVT::f32) {
5316 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005317 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005318 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005320 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005321
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005323 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005324 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005325 return Val;
5326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattnerd9989382006-07-10 20:56:58 +00005328 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005329 if (cast<StoreSDNode>(N)->isUnindexed() &&
5330 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005331 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 (N->getOperand(1).getValueType() == MVT::i32 ||
5333 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005335 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005336 if (BSwapOp.getValueType() == MVT::i16)
5337 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005338
Dan Gohmanc76909a2009-09-25 20:36:54 +00005339 SDValue Ops[] = {
5340 N->getOperand(0), BSwapOp, N->getOperand(2),
5341 DAG.getValueType(N->getOperand(1).getValueType())
5342 };
5343 return
5344 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5345 Ops, array_lengthof(Ops),
5346 cast<StoreSDNode>(N)->getMemoryVT(),
5347 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005348 }
5349 break;
5350 case ISD::BSWAP:
5351 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005352 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005353 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005354 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005356 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005357 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005359 LD->getChain(), // Chain
5360 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005361 DAG.getValueType(N->getValueType(0)) // VT
5362 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005363 SDValue BSLoad =
5364 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5365 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5366 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005367
Scott Michelfdc40a02009-02-17 22:15:04 +00005368 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 if (N->getValueType(0) == MVT::i16)
5371 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005372
Chris Lattnerd9989382006-07-10 20:56:58 +00005373 // First, combine the bswap away. This makes the value produced by the
5374 // load dead.
5375 DCI.CombineTo(N, ResVal);
5376
5377 // Next, combine the load away, we give it a bogus result value but a real
5378 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005379 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005380
Chris Lattnerd9989382006-07-10 20:56:58 +00005381 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005382 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005384
Chris Lattner51269842006-03-01 05:50:56 +00005385 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005386 case PPCISD::VCMP: {
5387 // If a VCMPo node already exists with exactly the same operands as this
5388 // node, use its result instead of this node (VCMPo computes both a CR6 and
5389 // a normal output).
5390 //
5391 if (!N->getOperand(0).hasOneUse() &&
5392 !N->getOperand(1).hasOneUse() &&
5393 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Chris Lattner4468c222006-03-31 06:02:07 +00005395 // Scan all of the users of the LHS, looking for VCMPo's that match.
5396 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Gabor Greifba36cb52008-08-28 21:40:38 +00005398 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005399 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5400 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005401 if (UI->getOpcode() == PPCISD::VCMPo &&
5402 UI->getOperand(1) == N->getOperand(1) &&
5403 UI->getOperand(2) == N->getOperand(2) &&
5404 UI->getOperand(0) == N->getOperand(0)) {
5405 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005406 break;
5407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Chris Lattner00901202006-04-18 18:28:22 +00005409 // If there is no VCMPo node, or if the flag value has a single use, don't
5410 // transform this.
5411 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5412 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
5414 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005415 // chain, this transformation is more complex. Note that multiple things
5416 // could use the value result, which we should ignore.
5417 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005418 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005419 FlagUser == 0; ++UI) {
5420 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005421 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005422 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005423 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005424 FlagUser = User;
5425 break;
5426 }
5427 }
5428 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Chris Lattner00901202006-04-18 18:28:22 +00005430 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5431 // give up for right now.
5432 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005433 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005434 }
5435 break;
5436 }
Chris Lattner90564f22006-04-18 17:59:36 +00005437 case ISD::BR_CC: {
5438 // If this is a branch on an altivec predicate comparison, lower this so
5439 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5440 // lowering is done pre-legalize, because the legalizer lowers the predicate
5441 // compare down to code that is difficult to reassemble.
5442 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005444 int CompareOpc;
5445 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
Chris Lattner90564f22006-04-18 17:59:36 +00005447 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5448 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5449 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5450 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner90564f22006-04-18 17:59:36 +00005452 // If this is a comparison against something other than 0/1, then we know
5453 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005454 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005455 if (Val != 0 && Val != 1) {
5456 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5457 return N->getOperand(0);
5458 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005460 N->getOperand(0), N->getOperand(4));
5461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
Chris Lattner90564f22006-04-18 17:59:36 +00005463 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005464
Chris Lattner90564f22006-04-18 17:59:36 +00005465 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005466 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005467 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005468 LHS.getOperand(2), // LHS of compare
5469 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005471 };
Chris Lattner90564f22006-04-18 17:59:36 +00005472 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005473 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005474 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005475
Chris Lattner90564f22006-04-18 17:59:36 +00005476 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005477 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005478 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005479 default: // Can't happen, don't crash on invalid number though.
5480 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005481 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005482 break;
5483 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005484 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005485 break;
5486 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005487 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005488 break;
5489 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005490 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005491 break;
5492 }
5493
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5495 DAG.getConstant(CompOpc, MVT::i32),
5496 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005497 N->getOperand(4), CompNode.getValue(1));
5498 }
5499 break;
5500 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Dan Gohman475871a2008-07-27 21:46:04 +00005503 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005504}
5505
Chris Lattner1a635d62006-04-14 06:01:58 +00005506//===----------------------------------------------------------------------===//
5507// Inline Assembly Support
5508//===----------------------------------------------------------------------===//
5509
Dan Gohman475871a2008-07-27 21:46:04 +00005510void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005511 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005512 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005513 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005514 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005515 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005516 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005517 switch (Op.getOpcode()) {
5518 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005519 case PPCISD::LBRX: {
5520 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005521 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005522 KnownZero = 0xFFFF0000;
5523 break;
5524 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005525 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005526 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005527 default: break;
5528 case Intrinsic::ppc_altivec_vcmpbfp_p:
5529 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5530 case Intrinsic::ppc_altivec_vcmpequb_p:
5531 case Intrinsic::ppc_altivec_vcmpequh_p:
5532 case Intrinsic::ppc_altivec_vcmpequw_p:
5533 case Intrinsic::ppc_altivec_vcmpgefp_p:
5534 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5535 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5536 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5537 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5538 case Intrinsic::ppc_altivec_vcmpgtub_p:
5539 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5540 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5541 KnownZero = ~1U; // All bits but the low one are known to be zero.
5542 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005543 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005544 }
5545 }
5546}
5547
5548
Chris Lattner4234f572007-03-25 02:14:49 +00005549/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005550/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005551PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005552PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5553 if (Constraint.size() == 1) {
5554 switch (Constraint[0]) {
5555 default: break;
5556 case 'b':
5557 case 'r':
5558 case 'f':
5559 case 'v':
5560 case 'y':
5561 return C_RegisterClass;
5562 }
5563 }
5564 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005565}
5566
John Thompson44ab89e2010-10-29 17:29:13 +00005567/// Examine constraint type and operand type and determine a weight value.
5568/// This object must already have been set up with the operand type
5569/// and the current alternative constraint selected.
5570TargetLowering::ConstraintWeight
5571PPCTargetLowering::getSingleConstraintMatchWeight(
5572 AsmOperandInfo &info, const char *constraint) const {
5573 ConstraintWeight weight = CW_Invalid;
5574 Value *CallOperandVal = info.CallOperandVal;
5575 // If we don't have a value, we can't do a match,
5576 // but allow it at the lowest weight.
5577 if (CallOperandVal == NULL)
5578 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005579 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005580 // Look at the constraint type.
5581 switch (*constraint) {
5582 default:
5583 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5584 break;
5585 case 'b':
5586 if (type->isIntegerTy())
5587 weight = CW_Register;
5588 break;
5589 case 'f':
5590 if (type->isFloatTy())
5591 weight = CW_Register;
5592 break;
5593 case 'd':
5594 if (type->isDoubleTy())
5595 weight = CW_Register;
5596 break;
5597 case 'v':
5598 if (type->isVectorTy())
5599 weight = CW_Register;
5600 break;
5601 case 'y':
5602 weight = CW_Register;
5603 break;
5604 }
5605 return weight;
5606}
5607
Scott Michelfdc40a02009-02-17 22:15:04 +00005608std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005609PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005610 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005611 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005612 // GCC RS6000 Constraint Letters
5613 switch (Constraint[0]) {
5614 case 'b': // R1-R31
5615 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005617 return std::make_pair(0U, PPC::G8RCRegisterClass);
5618 return std::make_pair(0U, PPC::GPRCRegisterClass);
5619 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005621 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005623 return std::make_pair(0U, PPC::F8RCRegisterClass);
5624 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005625 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005626 return std::make_pair(0U, PPC::VRRCRegisterClass);
5627 case 'y': // crrc
5628 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005629 }
5630 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005631
Chris Lattner331d1bc2006-11-02 01:44:04 +00005632 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005633}
Chris Lattner763317d2006-02-07 00:47:13 +00005634
Chris Lattner331d1bc2006-11-02 01:44:04 +00005635
Chris Lattner48884cd2007-08-25 00:47:38 +00005636/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005637/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005638void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005639 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005640 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005641 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005642 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005643
Eric Christopher100c8332011-06-02 23:16:42 +00005644 // Only support length 1 constraints.
5645 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005646
Eric Christopher100c8332011-06-02 23:16:42 +00005647 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005648 switch (Letter) {
5649 default: break;
5650 case 'I':
5651 case 'J':
5652 case 'K':
5653 case 'L':
5654 case 'M':
5655 case 'N':
5656 case 'O':
5657 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005658 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005659 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005660 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005661 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005662 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005663 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005664 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005665 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005666 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005667 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5668 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005669 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005670 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005671 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005672 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005673 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005674 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005675 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005676 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005677 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005678 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005679 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005680 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005681 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005682 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005683 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005684 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005685 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005686 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005687 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005688 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005689 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005690 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005691 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005692 }
5693 break;
5694 }
5695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005696
Gabor Greifba36cb52008-08-28 21:40:38 +00005697 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005698 Ops.push_back(Result);
5699 return;
5700 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005701
Chris Lattner763317d2006-02-07 00:47:13 +00005702 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005703 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005704}
Evan Chengc4c62572006-03-13 23:20:37 +00005705
Chris Lattnerc9addb72007-03-30 23:15:24 +00005706// isLegalAddressingMode - Return true if the addressing mode represented
5707// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005708bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005709 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005710 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Chris Lattnerc9addb72007-03-30 23:15:24 +00005712 // PPC allows a sign-extended 16-bit immediate field.
5713 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5714 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
Chris Lattnerc9addb72007-03-30 23:15:24 +00005716 // No global is ever allowed as a base.
5717 if (AM.BaseGV)
5718 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005719
5720 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005721 switch (AM.Scale) {
5722 case 0: // "r+i" or just "i", depending on HasBaseReg.
5723 break;
5724 case 1:
5725 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5726 return false;
5727 // Otherwise we have r+r or r+i.
5728 break;
5729 case 2:
5730 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5731 return false;
5732 // Allow 2*r as r+r.
5733 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005734 default:
5735 // No other scales are supported.
5736 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005738
Chris Lattnerc9addb72007-03-30 23:15:24 +00005739 return true;
5740}
5741
Evan Chengc4c62572006-03-13 23:20:37 +00005742/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005743/// as the offset of the target addressing mode for load / store of the
5744/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005745bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005746 // PPC allows a sign-extended 16-bit immediate field.
5747 return (V > -(1 << 16) && V < (1 << 16)-1);
5748}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005749
Craig Topperc89c7442012-03-27 07:21:54 +00005750bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005751 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005752}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005753
Dan Gohmand858e902010-04-17 15:26:15 +00005754SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5755 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005756 MachineFunction &MF = DAG.getMachineFunction();
5757 MachineFrameInfo *MFI = MF.getFrameInfo();
5758 MFI->setReturnAddressIsTaken(true);
5759
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005760 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005761 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005762
Dale Johannesen08673d22010-05-03 22:59:34 +00005763 // Make sure the function does not optimize away the store of the RA to
5764 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005765 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005766 FuncInfo->setLRStoreRequired();
5767 bool isPPC64 = PPCSubTarget.isPPC64();
5768 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5769
5770 if (Depth > 0) {
5771 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5772 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005773
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005774 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005775 isPPC64? MVT::i64 : MVT::i32);
5776 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5777 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5778 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005779 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005780 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005781
Chris Lattner3fc027d2007-12-08 06:59:59 +00005782 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005783 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005784 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005785 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005786}
5787
Dan Gohmand858e902010-04-17 15:26:15 +00005788SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5789 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005790 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005791 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005792
Owen Andersone50ed302009-08-10 22:56:29 +00005793 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005795
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005796 MachineFunction &MF = DAG.getMachineFunction();
5797 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005798 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005799 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5800 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005801 MFI->getStackSize() &&
5802 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5803 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5804 (is31 ? PPC::R31 : PPC::R1);
5805 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5806 PtrVT);
5807 while (Depth--)
5808 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005809 FrameAddr, MachinePointerInfo(), false, false,
5810 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005811 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005812}
Dan Gohman54aeea32008-10-21 03:41:46 +00005813
5814bool
5815PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5816 // The PowerPC target isn't yet aware of offsets.
5817 return false;
5818}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005819
Evan Cheng42642d02010-04-01 20:10:42 +00005820/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005821/// and store operations as a result of memset, memcpy, and memmove
5822/// lowering. If DstAlign is zero that means it's safe to destination
5823/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5824/// means there isn't a need to check it against alignment requirement,
5825/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005826/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005827/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005828/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5829/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005830/// It returns EVT::Other if the type should be determined using generic
5831/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005832EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5833 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005834 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005835 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005836 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005837 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005839 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005841 }
5842}
Hal Finkel3f31d492012-04-01 19:23:08 +00005843
5844Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5845 unsigned Directive = PPCSubTarget.getDarwinDirective();
5846 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5847 return Sched::ILP;
5848
5849 return TargetLowering::getSchedulingPreference(N);
5850}
5851