blob: 34b662aed83ffbda4687998e32951482173ba421 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000533 if (Subtarget->hasV6T2Ops())
534 setTargetDAGCombine(ISD::OR);
535
Evan Chenga8e29892007-01-19 07:51:42 +0000536 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000537
Evan Chengf7d87ee2010-05-21 00:43:17 +0000538 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
539 setSchedulingPreference(Sched::RegPressure);
540 else
541 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000542
543 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000544
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000545 // On ARM arguments smaller than 4 bytes are extended, so all arguments
546 // are at least 4 bytes aligned.
547 setMinStackArgumentAlignment(4);
548
Evan Chengf6799392010-06-26 01:52:05 +0000549 if (EnableARMCodePlacement)
550 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
554 switch (Opcode) {
555 default: return 0;
556 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
558 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000559 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000560 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
561 case ARMISD::tCALL: return "ARMISD::tCALL";
562 case ARMISD::BRCOND: return "ARMISD::BRCOND";
563 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000564 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000565 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
566 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
567 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000568 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000569 case ARMISD::CMPFP: return "ARMISD::CMPFP";
570 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000571 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000572 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
573 case ARMISD::CMOV: return "ARMISD::CMOV";
574 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000575
Jim Grosbach3482c802010-01-18 19:58:49 +0000576 case ARMISD::RBIT: return "ARMISD::RBIT";
577
Bob Wilson76a312b2010-03-19 22:51:32 +0000578 case ARMISD::FTOSI: return "ARMISD::FTOSI";
579 case ARMISD::FTOUI: return "ARMISD::FTOUI";
580 case ARMISD::SITOF: return "ARMISD::SITOF";
581 case ARMISD::UITOF: return "ARMISD::UITOF";
582
Evan Chenga8e29892007-01-19 07:51:42 +0000583 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
584 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
585 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000586
Jim Grosbache5165492009-11-09 00:11:35 +0000587 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
588 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000589
Evan Chengc5942082009-10-28 06:55:03 +0000590 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
591 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
592
Dale Johannesen51e28e62010-06-03 21:09:53 +0000593 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
594
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000595 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000596
Evan Cheng86198642009-08-07 00:34:42 +0000597 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
598
Jim Grosbach3728e962009-12-10 00:11:09 +0000599 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
600 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
601
Bob Wilson5bafff32009-06-22 23:27:02 +0000602 case ARMISD::VCEQ: return "ARMISD::VCEQ";
603 case ARMISD::VCGE: return "ARMISD::VCGE";
604 case ARMISD::VCGEU: return "ARMISD::VCGEU";
605 case ARMISD::VCGT: return "ARMISD::VCGT";
606 case ARMISD::VCGTU: return "ARMISD::VCGTU";
607 case ARMISD::VTST: return "ARMISD::VTST";
608
609 case ARMISD::VSHL: return "ARMISD::VSHL";
610 case ARMISD::VSHRs: return "ARMISD::VSHRs";
611 case ARMISD::VSHRu: return "ARMISD::VSHRu";
612 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
613 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
614 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
615 case ARMISD::VSHRN: return "ARMISD::VSHRN";
616 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
617 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
618 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
619 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
620 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
621 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
622 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
623 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
624 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
625 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
626 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
627 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
628 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
629 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000630 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000631 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000632 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000633 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000634 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000635 case ARMISD::VREV64: return "ARMISD::VREV64";
636 case ARMISD::VREV32: return "ARMISD::VREV32";
637 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000638 case ARMISD::VZIP: return "ARMISD::VZIP";
639 case ARMISD::VUZP: return "ARMISD::VUZP";
640 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000641 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000642 case ARMISD::FMAX: return "ARMISD::FMAX";
643 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000644 }
645}
646
Evan Cheng06b666c2010-05-15 02:18:07 +0000647/// getRegClassFor - Return the register class that should be used for the
648/// specified value type.
649TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
650 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
651 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
652 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000653 if (Subtarget->hasNEON()) {
654 if (VT == MVT::v4i64)
655 return ARM::QQPRRegisterClass;
656 else if (VT == MVT::v8i64)
657 return ARM::QQQQPRRegisterClass;
658 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000659 return TargetLowering::getRegClassFor(VT);
660}
661
Bill Wendlingb4202b82009-07-01 18:50:55 +0000662/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000663unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000664 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000665}
666
Evan Cheng1cc39842010-05-20 23:26:43 +0000667Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000668 unsigned NumVals = N->getNumValues();
669 if (!NumVals)
670 return Sched::RegPressure;
671
672 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000673 EVT VT = N->getValueType(i);
674 if (VT.isFloatingPoint() || VT.isVector())
675 return Sched::Latency;
676 }
Evan Chengc10f5432010-05-28 23:25:23 +0000677
678 if (!N->isMachineOpcode())
679 return Sched::RegPressure;
680
681 // Load are scheduled for latency even if there instruction itinerary
682 // is not available.
683 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
684 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
685 if (TID.mayLoad())
686 return Sched::Latency;
687
688 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
689 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
690 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000691 return Sched::RegPressure;
692}
693
Evan Chenga8e29892007-01-19 07:51:42 +0000694//===----------------------------------------------------------------------===//
695// Lowering Code
696//===----------------------------------------------------------------------===//
697
Evan Chenga8e29892007-01-19 07:51:42 +0000698/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
699static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
700 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000701 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000702 case ISD::SETNE: return ARMCC::NE;
703 case ISD::SETEQ: return ARMCC::EQ;
704 case ISD::SETGT: return ARMCC::GT;
705 case ISD::SETGE: return ARMCC::GE;
706 case ISD::SETLT: return ARMCC::LT;
707 case ISD::SETLE: return ARMCC::LE;
708 case ISD::SETUGT: return ARMCC::HI;
709 case ISD::SETUGE: return ARMCC::HS;
710 case ISD::SETULT: return ARMCC::LO;
711 case ISD::SETULE: return ARMCC::LS;
712 }
713}
714
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000715/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
716static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000717 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000718 CondCode2 = ARMCC::AL;
719 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000720 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000721 case ISD::SETEQ:
722 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
723 case ISD::SETGT:
724 case ISD::SETOGT: CondCode = ARMCC::GT; break;
725 case ISD::SETGE:
726 case ISD::SETOGE: CondCode = ARMCC::GE; break;
727 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000728 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000729 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
730 case ISD::SETO: CondCode = ARMCC::VC; break;
731 case ISD::SETUO: CondCode = ARMCC::VS; break;
732 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
733 case ISD::SETUGT: CondCode = ARMCC::HI; break;
734 case ISD::SETUGE: CondCode = ARMCC::PL; break;
735 case ISD::SETLT:
736 case ISD::SETULT: CondCode = ARMCC::LT; break;
737 case ISD::SETLE:
738 case ISD::SETULE: CondCode = ARMCC::LE; break;
739 case ISD::SETNE:
740 case ISD::SETUNE: CondCode = ARMCC::NE; break;
741 }
Evan Chenga8e29892007-01-19 07:51:42 +0000742}
743
Bob Wilson1f595bb2009-04-17 19:07:39 +0000744//===----------------------------------------------------------------------===//
745// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746//===----------------------------------------------------------------------===//
747
748#include "ARMGenCallingConv.inc"
749
750// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000751static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000752 CCValAssign::LocInfo &LocInfo,
753 CCState &State, bool CanFail) {
754 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
755
756 // Try to get the first register.
757 if (unsigned Reg = State.AllocateReg(RegList, 4))
758 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
759 else {
760 // For the 2nd half of a v2f64, do not fail.
761 if (CanFail)
762 return false;
763
764 // Put the whole thing on the stack.
765 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
766 State.AllocateStack(8, 4),
767 LocVT, LocInfo));
768 return true;
769 }
770
771 // Try to get the second register.
772 if (unsigned Reg = State.AllocateReg(RegList, 4))
773 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
774 else
775 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
776 State.AllocateStack(4, 4),
777 LocVT, LocInfo));
778 return true;
779}
780
Owen Andersone50ed302009-08-10 22:56:29 +0000781static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 CCValAssign::LocInfo &LocInfo,
783 ISD::ArgFlagsTy &ArgFlags,
784 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
786 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000788 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
789 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000790 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000791}
792
793// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000794static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000795 CCValAssign::LocInfo &LocInfo,
796 CCState &State, bool CanFail) {
797 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
798 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
799
800 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
801 if (Reg == 0) {
802 // For the 2nd half of a v2f64, do not just fail.
803 if (CanFail)
804 return false;
805
806 // Put the whole thing on the stack.
807 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
808 State.AllocateStack(8, 8),
809 LocVT, LocInfo));
810 return true;
811 }
812
813 unsigned i;
814 for (i = 0; i < 2; ++i)
815 if (HiRegList[i] == Reg)
816 break;
817
818 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
819 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
820 LocVT, LocInfo));
821 return true;
822}
823
Owen Andersone50ed302009-08-10 22:56:29 +0000824static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000825 CCValAssign::LocInfo &LocInfo,
826 ISD::ArgFlagsTy &ArgFlags,
827 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000828 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
829 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000831 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
832 return false;
833 return true; // we handled it
834}
835
Owen Andersone50ed302009-08-10 22:56:29 +0000836static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000837 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
839 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
840
Bob Wilsone65586b2009-04-17 20:40:45 +0000841 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
842 if (Reg == 0)
843 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844
Bob Wilsone65586b2009-04-17 20:40:45 +0000845 unsigned i;
846 for (i = 0; i < 2; ++i)
847 if (HiRegList[i] == Reg)
848 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000851 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000852 LocVT, LocInfo));
853 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854}
855
Owen Andersone50ed302009-08-10 22:56:29 +0000856static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000857 CCValAssign::LocInfo &LocInfo,
858 ISD::ArgFlagsTy &ArgFlags,
859 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
861 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000863 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000864 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865}
866
Owen Andersone50ed302009-08-10 22:56:29 +0000867static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 CCValAssign::LocInfo &LocInfo,
869 ISD::ArgFlagsTy &ArgFlags,
870 CCState &State) {
871 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
872 State);
873}
874
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000875/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
876/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000877CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000878 bool Return,
879 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000880 switch (CC) {
881 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000882 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000883 case CallingConv::C:
884 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000885 // Use target triple & subtarget features to do actual dispatch.
886 if (Subtarget->isAAPCS_ABI()) {
887 if (Subtarget->hasVFP2() &&
888 FloatABIType == FloatABI::Hard && !isVarArg)
889 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
890 else
891 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
892 } else
893 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000894 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000895 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000896 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000897 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000898 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000899 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000900 }
901}
902
Dan Gohman98ca4f22009-08-05 01:29:28 +0000903/// LowerCallResult - Lower the result values of a call into the
904/// appropriate copies out of appropriate physical registers.
905SDValue
906ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000907 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 const SmallVectorImpl<ISD::InputArg> &Ins,
909 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000910 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911
Bob Wilson1f595bb2009-04-17 19:07:39 +0000912 // Assign locations to each value returned by this call.
913 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000915 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000917 CCAssignFnForNode(CallConv, /* Return*/ true,
918 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919
920 // Copy all of the result registers out of their specified physreg.
921 for (unsigned i = 0; i != RVLocs.size(); ++i) {
922 CCValAssign VA = RVLocs[i];
923
Bob Wilson80915242009-04-25 00:33:20 +0000924 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000926 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000929 Chain = Lo.getValue(1);
930 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000933 InFlag);
934 Chain = Hi.getValue(1);
935 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000936 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000937
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 if (VA.getLocVT() == MVT::v2f64) {
939 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
940 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
941 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000942
943 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000945 Chain = Lo.getValue(1);
946 InFlag = Lo.getValue(2);
947 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000949 Chain = Hi.getValue(1);
950 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000951 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
953 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000954 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000955 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000956 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
957 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000958 Chain = Val.getValue(1);
959 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960 }
Bob Wilson80915242009-04-25 00:33:20 +0000961
962 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000963 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000964 case CCValAssign::Full: break;
965 case CCValAssign::BCvt:
966 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
967 break;
968 }
969
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000971 }
972
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000974}
975
976/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
977/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000978/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979/// a byval function parameter.
980/// Sometimes what we are copying is the end of a larger object, the part that
981/// does not fit in registers.
982static SDValue
983CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
984 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
985 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000988 /*isVolatile=*/false, /*AlwaysInline=*/false,
989 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000990}
991
Bob Wilsondee46d72009-04-17 20:35:10 +0000992/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000994ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
995 SDValue StackPtr, SDValue Arg,
996 DebugLoc dl, SelectionDAG &DAG,
997 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000998 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000999 unsigned LocMemOffset = VA.getLocMemOffset();
1000 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1001 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1002 if (Flags.isByVal()) {
1003 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1004 }
1005 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001006 PseudoSourceValue::getStack(), LocMemOffset,
1007 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001008}
1009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001011 SDValue Chain, SDValue &Arg,
1012 RegsToPassVector &RegsToPass,
1013 CCValAssign &VA, CCValAssign &NextVA,
1014 SDValue &StackPtr,
1015 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001016 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001017
Jim Grosbache5165492009-11-09 00:11:35 +00001018 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001020 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1021
1022 if (NextVA.isRegLoc())
1023 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1024 else {
1025 assert(NextVA.isMemLoc());
1026 if (StackPtr.getNode() == 0)
1027 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1028
Dan Gohman98ca4f22009-08-05 01:29:28 +00001029 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1030 dl, DAG, NextVA,
1031 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001032 }
1033}
1034
Dan Gohman98ca4f22009-08-05 01:29:28 +00001035/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001036/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1037/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001039ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001040 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001041 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001042 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001043 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044 const SmallVectorImpl<ISD::InputArg> &Ins,
1045 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001046 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001047 MachineFunction &MF = DAG.getMachineFunction();
1048 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1049 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001050 // Temporarily disable tail calls so things don't break.
1051 if (!EnableARMTailCalls)
1052 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001053 if (isTailCall) {
1054 // Check if it's really possible to do a tail call.
1055 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1056 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001057 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001058 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1059 // detected sibcalls.
1060 if (isTailCall) {
1061 ++NumTailCalls;
1062 IsSibCall = true;
1063 }
1064 }
Evan Chenga8e29892007-01-19 07:51:42 +00001065
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066 // Analyze operands of the call, assigning locations to each operand.
1067 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1069 *DAG.getContext());
1070 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001071 CCAssignFnForNode(CallConv, /* Return*/ false,
1072 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 // Get a count of how many bytes are to be pushed on the stack.
1075 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001076
Dale Johannesen51e28e62010-06-03 21:09:53 +00001077 // For tail calls, memory operands are available in our caller's stack.
1078 if (IsSibCall)
1079 NumBytes = 0;
1080
Evan Chenga8e29892007-01-19 07:51:42 +00001081 // Adjust the stack pointer for the new arguments...
1082 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001083 if (!IsSibCall)
1084 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001085
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001086 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bob Wilson5bafff32009-06-22 23:27:02 +00001088 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001092 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1094 i != e;
1095 ++i, ++realArgIdx) {
1096 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001097 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001098 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001099
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 // Promote the value if needed.
1101 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001102 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103 case CCValAssign::Full: break;
1104 case CCValAssign::SExt:
1105 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1106 break;
1107 case CCValAssign::ZExt:
1108 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1109 break;
1110 case CCValAssign::AExt:
1111 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1112 break;
1113 case CCValAssign::BCvt:
1114 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1115 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001116 }
1117
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001118 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001120 if (VA.getLocVT() == MVT::v2f64) {
1121 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1122 DAG.getConstant(0, MVT::i32));
1123 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1124 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1128
1129 VA = ArgLocs[++i]; // skip ahead to next loc
1130 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001132 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1133 } else {
1134 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001135
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1137 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001138 }
1139 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 }
1143 } else if (VA.isRegLoc()) {
1144 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001145 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001146 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147
Dan Gohman98ca4f22009-08-05 01:29:28 +00001148 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1149 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001150 }
Evan Chenga8e29892007-01-19 07:51:42 +00001151 }
1152
1153 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001155 &MemOpChains[0], MemOpChains.size());
1156
1157 // Build a sequence of copy-to-reg nodes chained together with token chain
1158 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001160 // Tail call byval lowering might overwrite argument registers so in case of
1161 // tail call optimization the copies to registers are lowered later.
1162 if (!isTailCall)
1163 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1164 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1165 RegsToPass[i].second, InFlag);
1166 InFlag = Chain.getValue(1);
1167 }
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Dale Johannesen51e28e62010-06-03 21:09:53 +00001169 // For tail calls lower the arguments to the 'real' stack slot.
1170 if (isTailCall) {
1171 // Force all the incoming stack arguments to be loaded from the stack
1172 // before any new outgoing arguments are stored to the stack, because the
1173 // outgoing stack slots may alias the incoming argument stack slots, and
1174 // the alias isn't otherwise explicit. This is slightly more conservative
1175 // than necessary, because it means that each store effectively depends
1176 // on every argument instead of just those arguments it would clobber.
1177
1178 // Do not flag preceeding copytoreg stuff together with the following stuff.
1179 InFlag = SDValue();
1180 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1181 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1182 RegsToPass[i].second, InFlag);
1183 InFlag = Chain.getValue(1);
1184 }
1185 InFlag =SDValue();
1186 }
1187
Bill Wendling056292f2008-09-16 21:48:12 +00001188 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1189 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1190 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001191 bool isDirect = false;
1192 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001193 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001194 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001195
1196 if (EnableARMLongCalls) {
1197 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1198 && "long-calls with non-static relocation model!");
1199 // Handle a global address or an external symbol. If it's not one of
1200 // those, the target's already in a register, so we don't need to do
1201 // anything extra.
1202 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001203 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001204 // Create a constant pool entry for the callee address
1205 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1206 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1207 ARMPCLabelIndex,
1208 ARMCP::CPValue, 0);
1209 // Get the address of the callee into a register
1210 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1211 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1212 Callee = DAG.getLoad(getPointerTy(), dl,
1213 DAG.getEntryNode(), CPAddr,
1214 PseudoSourceValue::getConstantPool(), 0,
1215 false, false, 0);
1216 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1217 const char *Sym = S->getSymbol();
1218
1219 // Create a constant pool entry for the callee address
1220 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1221 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1222 Sym, ARMPCLabelIndex, 0);
1223 // Get the address of the callee into a register
1224 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1225 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1226 Callee = DAG.getLoad(getPointerTy(), dl,
1227 DAG.getEntryNode(), CPAddr,
1228 PseudoSourceValue::getConstantPool(), 0,
1229 false, false, 0);
1230 }
1231 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001232 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001233 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001234 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001235 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001236 getTargetMachine().getRelocationModel() != Reloc::Static;
1237 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001238 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001239 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001240 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001241 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001242 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001243 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001244 ARMPCLabelIndex,
1245 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001246 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001248 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001249 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001250 PseudoSourceValue::getConstantPool(), 0,
1251 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001252 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001253 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001254 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001255 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001256 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001257 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001258 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001259 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001260 getTargetMachine().getRelocationModel() != Reloc::Static;
1261 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001262 // tBX takes a register source operand.
1263 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001264 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001265 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001266 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001267 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001268 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001271 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001272 PseudoSourceValue::getConstantPool(), 0,
1273 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001274 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001275 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001277 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001278 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001279 }
1280
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001281 // FIXME: handle tail calls differently.
1282 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001283 if (Subtarget->isThumb()) {
1284 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001285 CallOpc = ARMISD::CALL_NOLINK;
1286 else
1287 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1288 } else {
1289 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001290 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1291 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001292 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001293
Dan Gohman475871a2008-07-27 21:46:04 +00001294 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001295 Ops.push_back(Chain);
1296 Ops.push_back(Callee);
1297
1298 // Add argument registers to the end of the list so that they are known live
1299 // into the call.
1300 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1301 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1302 RegsToPass[i].second.getValueType()));
1303
Gabor Greifba36cb52008-08-28 21:40:38 +00001304 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001305 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306
1307 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001308 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001310
Duncan Sands4bdcb612008-07-02 17:40:58 +00001311 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001312 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001313 InFlag = Chain.getValue(1);
1314
Chris Lattnere563bbc2008-10-11 22:08:30 +00001315 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1316 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001317 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001318 InFlag = Chain.getValue(1);
1319
Bob Wilson1f595bb2009-04-17 19:07:39 +00001320 // Handle result values, copying them out of physregs into vregs that we
1321 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1323 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001324}
1325
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326/// MatchingStackOffset - Return true if the given stack call argument is
1327/// already available in the same position (relatively) of the caller's
1328/// incoming argument stack.
1329static
1330bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1331 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1332 const ARMInstrInfo *TII) {
1333 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1334 int FI = INT_MAX;
1335 if (Arg.getOpcode() == ISD::CopyFromReg) {
1336 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1337 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1338 return false;
1339 MachineInstr *Def = MRI->getVRegDef(VR);
1340 if (!Def)
1341 return false;
1342 if (!Flags.isByVal()) {
1343 if (!TII->isLoadFromStackSlot(Def, FI))
1344 return false;
1345 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001346 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001347 }
1348 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1349 if (Flags.isByVal())
1350 // ByVal argument is passed in as a pointer but it's now being
1351 // dereferenced. e.g.
1352 // define @foo(%struct.X* %A) {
1353 // tail call @bar(%struct.X* byval %A)
1354 // }
1355 return false;
1356 SDValue Ptr = Ld->getBasePtr();
1357 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1358 if (!FINode)
1359 return false;
1360 FI = FINode->getIndex();
1361 } else
1362 return false;
1363
1364 assert(FI != INT_MAX);
1365 if (!MFI->isFixedObjectIndex(FI))
1366 return false;
1367 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1368}
1369
1370/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1371/// for tail call optimization. Targets which want to do tail call
1372/// optimization should implement this function.
1373bool
1374ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1375 CallingConv::ID CalleeCC,
1376 bool isVarArg,
1377 bool isCalleeStructRet,
1378 bool isCallerStructRet,
1379 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001380 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001381 const SmallVectorImpl<ISD::InputArg> &Ins,
1382 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383 const Function *CallerF = DAG.getMachineFunction().getFunction();
1384 CallingConv::ID CallerCC = CallerF->getCallingConv();
1385 bool CCMatch = CallerCC == CalleeCC;
1386
1387 // Look for obvious safe cases to perform tail call optimization that do not
1388 // require ABI changes. This is what gcc calls sibcall.
1389
Jim Grosbach7616b642010-06-16 23:45:49 +00001390 // Do not sibcall optimize vararg calls unless the call site is not passing
1391 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001392 if (isVarArg && !Outs.empty())
1393 return false;
1394
1395 // Also avoid sibcall optimization if either caller or callee uses struct
1396 // return semantics.
1397 if (isCalleeStructRet || isCallerStructRet)
1398 return false;
1399
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001400 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001401 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001402 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1403 // LR. This means if we need to reload LR, it takes an extra instructions,
1404 // which outweighs the value of the tail call; but here we don't know yet
1405 // whether LR is going to be used. Probably the right approach is to
1406 // generate the tail call here and turn it back into CALL/RET in
1407 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001408 if (Subtarget->isThumb1Only())
1409 return false;
1410
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001411 // For the moment, we can only do this to functions defined in this
1412 // compilation, or to indirect calls. A Thumb B to an ARM function,
1413 // or vice versa, is not easily fixed up in the linker unlike BL.
1414 // (We could do this by loading the address of the callee into a register;
1415 // that is an extra instruction over the direct call and burns a register
1416 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001417
1418 // It might be safe to remove this restriction on non-Darwin.
1419
1420 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1421 // but we need to make sure there are enough registers; the only valid
1422 // registers are the 4 used for parameters. We don't currently do this
1423 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001424 if (isa<ExternalSymbolSDNode>(Callee))
1425 return false;
1426
1427 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001428 const GlobalValue *GV = G->getGlobal();
1429 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001430 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001431 }
1432
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433 // If the calling conventions do not match, then we'd better make sure the
1434 // results are returned in the same way as what the caller expects.
1435 if (!CCMatch) {
1436 SmallVector<CCValAssign, 16> RVLocs1;
1437 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1438 RVLocs1, *DAG.getContext());
1439 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1440
1441 SmallVector<CCValAssign, 16> RVLocs2;
1442 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1443 RVLocs2, *DAG.getContext());
1444 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1445
1446 if (RVLocs1.size() != RVLocs2.size())
1447 return false;
1448 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1449 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1450 return false;
1451 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1452 return false;
1453 if (RVLocs1[i].isRegLoc()) {
1454 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1455 return false;
1456 } else {
1457 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1458 return false;
1459 }
1460 }
1461 }
1462
1463 // If the callee takes no arguments then go on to check the results of the
1464 // call.
1465 if (!Outs.empty()) {
1466 // Check if stack adjustment is needed. For now, do not do this if any
1467 // argument is passed on the stack.
1468 SmallVector<CCValAssign, 16> ArgLocs;
1469 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1470 ArgLocs, *DAG.getContext());
1471 CCInfo.AnalyzeCallOperands(Outs,
1472 CCAssignFnForNode(CalleeCC, false, isVarArg));
1473 if (CCInfo.getNextStackOffset()) {
1474 MachineFunction &MF = DAG.getMachineFunction();
1475
1476 // Check if the arguments are already laid out in the right way as
1477 // the caller's fixed stack objects.
1478 MachineFrameInfo *MFI = MF.getFrameInfo();
1479 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1480 const ARMInstrInfo *TII =
1481 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001482 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1483 i != e;
1484 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001485 CCValAssign &VA = ArgLocs[i];
1486 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001487 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001488 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 if (VA.getLocInfo() == CCValAssign::Indirect)
1490 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001491 if (VA.needsCustom()) {
1492 // f64 and vector types are split into multiple registers or
1493 // register/stack-slot combinations. The types will not match
1494 // the registers; give up on memory f64 refs until we figure
1495 // out what to do about this.
1496 if (!VA.isRegLoc())
1497 return false;
1498 if (!ArgLocs[++i].isRegLoc())
1499 return false;
1500 if (RegVT == MVT::v2f64) {
1501 if (!ArgLocs[++i].isRegLoc())
1502 return false;
1503 if (!ArgLocs[++i].isRegLoc())
1504 return false;
1505 }
1506 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1508 MFI, MRI, TII))
1509 return false;
1510 }
1511 }
1512 }
1513 }
1514
1515 return true;
1516}
1517
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518SDValue
1519ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001520 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001522 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001523 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001524
Bob Wilsondee46d72009-04-17 20:35:10 +00001525 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001526 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001527
Bob Wilsondee46d72009-04-17 20:35:10 +00001528 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001529 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1530 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001531
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001533 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1534 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535
1536 // If this is the first return lowered for this function, add
1537 // the regs to the liveout set for the function.
1538 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1539 for (unsigned i = 0; i != RVLocs.size(); ++i)
1540 if (RVLocs[i].isRegLoc())
1541 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001542 }
1543
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544 SDValue Flag;
1545
1546 // Copy the result values into the output registers.
1547 for (unsigned i = 0, realRVLocIdx = 0;
1548 i != RVLocs.size();
1549 ++i, ++realRVLocIdx) {
1550 CCValAssign &VA = RVLocs[i];
1551 assert(VA.isRegLoc() && "Can only return in registers!");
1552
Dan Gohmanc9403652010-07-07 15:54:55 +00001553 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554
1555 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001556 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001557 case CCValAssign::Full: break;
1558 case CCValAssign::BCvt:
1559 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1560 break;
1561 }
1562
Bob Wilson1f595bb2009-04-17 19:07:39 +00001563 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1567 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001568 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001570
1571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1572 Flag = Chain.getValue(1);
1573 VA = RVLocs[++i]; // skip ahead to next loc
1574 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1575 HalfGPRs.getValue(1), Flag);
1576 Flag = Chain.getValue(1);
1577 VA = RVLocs[++i]; // skip ahead to next loc
1578
1579 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1581 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 }
1583 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1584 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001585 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001587 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001588 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589 VA = RVLocs[++i]; // skip ahead to next loc
1590 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1591 Flag);
1592 } else
1593 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1594
Bob Wilsondee46d72009-04-17 20:35:10 +00001595 // Guarantee that all emitted copies are
1596 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001597 Flag = Chain.getValue(1);
1598 }
1599
1600 SDValue result;
1601 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001603 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001605
1606 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001607}
1608
Bob Wilsonb62d2572009-11-03 00:02:05 +00001609// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1610// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1611// one of the above mentioned nodes. It has to be wrapped because otherwise
1612// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1613// be used to form addressing mode. These wrapped nodes will be selected
1614// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001615static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001616 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001617 // FIXME there is no actual debug info here
1618 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001619 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001621 if (CP->isMachineConstantPoolEntry())
1622 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1623 CP->getAlignment());
1624 else
1625 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1626 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001628}
1629
Dan Gohmand858e902010-04-17 15:26:15 +00001630SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1631 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001632 MachineFunction &MF = DAG.getMachineFunction();
1633 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1634 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001635 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001636 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001637 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001638 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1639 SDValue CPAddr;
1640 if (RelocM == Reloc::Static) {
1641 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1642 } else {
1643 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001644 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001645 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1646 ARMCP::CPBlockAddress,
1647 PCAdj);
1648 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1649 }
1650 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1651 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001652 PseudoSourceValue::getConstantPool(), 0,
1653 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001654 if (RelocM == Reloc::Static)
1655 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001656 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001657 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001658}
1659
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001660// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001661SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001662ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001663 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001664 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001666 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001667 MachineFunction &MF = DAG.getMachineFunction();
1668 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1669 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001670 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001671 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001672 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001673 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001675 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001676 PseudoSourceValue::getConstantPool(), 0,
1677 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679
Evan Chenge7e0d622009-11-06 22:24:13 +00001680 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001681 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001682
1683 // call __tls_get_addr.
1684 ArgListTy Args;
1685 ArgListEntry Entry;
1686 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001687 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001688 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001689 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001690 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001691 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1692 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001694 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001695 return CallResult.first;
1696}
1697
1698// Lower ISD::GlobalTLSAddress using the "initial exec" or
1699// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001700SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001701ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001702 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001703 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001704 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue Offset;
1706 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001707 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001708 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001709 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001710
Chris Lattner4fb63d02009-07-15 04:12:33 +00001711 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001712 MachineFunction &MF = DAG.getMachineFunction();
1713 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1714 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1715 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001716 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1717 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001718 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001719 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001720 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001722 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001725 Chain = Offset.getValue(1);
1726
Evan Chenge7e0d622009-11-06 22:24:13 +00001727 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001728 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001729
Evan Cheng9eda6892009-10-31 03:39:36 +00001730 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001731 PseudoSourceValue::getConstantPool(), 0,
1732 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733 } else {
1734 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001735 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001736 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001738 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001739 PseudoSourceValue::getConstantPool(), 0,
1740 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 }
1742
1743 // The address of the thread local variable is the add of the thread
1744 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001745 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001749ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750 // TODO: implement the "local dynamic" model
1751 assert(Subtarget->isTargetELF() &&
1752 "TLS not implemented for non-ELF targets");
1753 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1754 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1755 // otherwise use the "Local Exec" TLS Model
1756 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1757 return LowerToTLSGeneralDynamicModel(GA, DAG);
1758 else
1759 return LowerToTLSExecModels(GA, DAG);
1760}
1761
Dan Gohman475871a2008-07-27 21:46:04 +00001762SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001764 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001765 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001766 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001767 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1768 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001769 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001770 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001771 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001772 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001774 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001775 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001776 PseudoSourceValue::getConstantPool(), 0,
1777 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001779 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001781 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001782 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001783 PseudoSourceValue::getGOT(), 0,
1784 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001785 return Result;
1786 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001787 // If we have T2 ops, we can materialize the address directly via movt/movw
1788 // pair. This is always cheaper.
1789 if (Subtarget->useMovt()) {
1790 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001791 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001792 } else {
1793 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1794 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1795 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001796 PseudoSourceValue::getConstantPool(), 0,
1797 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001798 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001799 }
1800}
1801
Dan Gohman475871a2008-07-27 21:46:04 +00001802SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001803 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001804 MachineFunction &MF = DAG.getMachineFunction();
1805 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1806 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001807 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001808 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001809 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001810 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001812 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001813 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001815 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001816 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1817 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001818 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001819 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001820 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Cheng9eda6892009-10-31 03:39:36 +00001823 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001824 PseudoSourceValue::getConstantPool(), 0,
1825 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001827
1828 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001829 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001830 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001831 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001832
Evan Cheng63476a82009-09-03 07:04:02 +00001833 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001834 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001835 PseudoSourceValue::getGOT(), 0,
1836 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001837
1838 return Result;
1839}
1840
Dan Gohman475871a2008-07-27 21:46:04 +00001841SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001842 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001843 assert(Subtarget->isTargetELF() &&
1844 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001845 MachineFunction &MF = DAG.getMachineFunction();
1846 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1847 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001848 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001849 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001850 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001851 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1852 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001853 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001854 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001856 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001857 PseudoSourceValue::getConstantPool(), 0,
1858 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001859 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001860 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001861}
1862
Jim Grosbach0e0da732009-05-12 23:59:14 +00001863SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001864ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1865 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001866 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001867 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1868 Op.getOperand(1), Val);
1869}
1870
1871SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001872ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1873 DebugLoc dl = Op.getDebugLoc();
1874 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1875 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1876}
1877
1878SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001879ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001880 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001881 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001882 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001883 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001884 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001885 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001886 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001887 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1888 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001889 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001890 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001891 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1892 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001893 EVT PtrVT = getPointerTy();
1894 DebugLoc dl = Op.getDebugLoc();
1895 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1896 SDValue CPAddr;
1897 unsigned PCAdj = (RelocM != Reloc::PIC_)
1898 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001899 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001900 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1901 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001902 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001904 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001905 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getConstantPool(), 0,
1907 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001908
1909 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001910 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001911 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1912 }
1913 return Result;
1914 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001915 }
1916}
1917
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001918static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001919 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001920 DebugLoc dl = Op.getDebugLoc();
1921 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001922 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001923 // v6 and v7 can both handle barriers directly, but need handled a bit
1924 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1925 // never get here.
1926 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1927 if (Subtarget->hasV7Ops())
1928 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1929 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1930 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1931 DAG.getConstant(0, MVT::i32));
1932 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1933 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001934}
1935
Dan Gohman1e93df62010-04-17 14:41:14 +00001936static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1937 MachineFunction &MF = DAG.getMachineFunction();
1938 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1939
Evan Chenga8e29892007-01-19 07:51:42 +00001940 // vastart just stores the address of the VarArgsFrameIndex slot into the
1941 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001942 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001944 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001945 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001946 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1947 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001951ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1952 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001953 SDNode *Node = Op.getNode();
1954 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001955 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001956 SDValue Chain = Op.getOperand(0);
1957 SDValue Size = Op.getOperand(1);
1958 SDValue Align = Op.getOperand(2);
1959
1960 // Chain the dynamic stack allocation so that it doesn't modify the stack
1961 // pointer when other instructions are using the stack.
1962 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1963
1964 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1965 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1966 if (AlignVal > StackAlign)
1967 // Do this now since selection pass cannot introduce new target
1968 // independent node.
1969 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1970
1971 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1972 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1973 // do even more horrible hack later.
1974 MachineFunction &MF = DAG.getMachineFunction();
1975 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1976 if (AFI->isThumb1OnlyFunction()) {
1977 bool Negate = true;
1978 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1979 if (C) {
1980 uint32_t Val = C->getZExtValue();
1981 if (Val <= 508 && ((Val & 3) == 0))
1982 Negate = false;
1983 }
1984 if (Negate)
1985 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1986 }
1987
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001989 SDValue Ops1[] = { Chain, Size, Align };
1990 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1991 Chain = Res.getValue(1);
1992 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1993 DAG.getIntPtrConstant(0, true), SDValue());
1994 SDValue Ops2[] = { Res, Chain };
1995 return DAG.getMergeValues(Ops2, 2, dl);
1996}
1997
1998SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001999ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2000 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002001 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 MachineFunction &MF = DAG.getMachineFunction();
2003 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2004
2005 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002006 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002007 RC = ARM::tGPRRegisterClass;
2008 else
2009 RC = ARM::GPRRegisterClass;
2010
2011 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002012 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002014
2015 SDValue ArgValue2;
2016 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002017 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002018 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002019
2020 // Create load node to retrieve arguments from the stack.
2021 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002022 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002023 PseudoSourceValue::getFixedStack(FI), 0,
2024 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 } else {
2026 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 }
2029
Jim Grosbache5165492009-11-09 00:11:35 +00002030 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002031}
2032
2033SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002035 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002036 const SmallVectorImpl<ISD::InputArg>
2037 &Ins,
2038 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002039 SmallVectorImpl<SDValue> &InVals)
2040 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041
Bob Wilson1f595bb2009-04-17 19:07:39 +00002042 MachineFunction &MF = DAG.getMachineFunction();
2043 MachineFrameInfo *MFI = MF.getFrameInfo();
2044
Bob Wilson1f595bb2009-04-17 19:07:39 +00002045 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2046
2047 // Assign locations to all of the incoming arguments.
2048 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002049 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2050 *DAG.getContext());
2051 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002052 CCAssignFnForNode(CallConv, /* Return*/ false,
2053 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002054
2055 SmallVector<SDValue, 16> ArgValues;
2056
2057 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2058 CCValAssign &VA = ArgLocs[i];
2059
Bob Wilsondee46d72009-04-17 20:35:10 +00002060 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002061 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002062 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002063
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002065 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 // f64 and vector types are split up into multiple registers or
2067 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002069 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002072 SDValue ArgValue2;
2073 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002074 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002075 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2076 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2077 PseudoSourceValue::getFixedStack(FI), 0,
2078 false, false, 0);
2079 } else {
2080 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2081 Chain, DAG, dl);
2082 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2084 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2088 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002090
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 } else {
2092 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002095 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002099 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002101 RC = (AFI->isThumb1OnlyFunction() ?
2102 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002104 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002105
2106 // Transform the arguments in physical registers into virtual ones.
2107 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002109 }
2110
2111 // If this is an 8 or 16-bit value, it is really passed promoted
2112 // to 32 bits. Insert an assert[sz]ext to capture this, then
2113 // truncate to the right size.
2114 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002115 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002116 case CCValAssign::Full: break;
2117 case CCValAssign::BCvt:
2118 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2119 break;
2120 case CCValAssign::SExt:
2121 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2122 DAG.getValueType(VA.getValVT()));
2123 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2124 break;
2125 case CCValAssign::ZExt:
2126 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2127 DAG.getValueType(VA.getValVT()));
2128 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2129 break;
2130 }
2131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002133
2134 } else { // VA.isRegLoc()
2135
2136 // sanity check
2137 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139
2140 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002141 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002142
Bob Wilsondee46d72009-04-17 20:35:10 +00002143 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002144 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002145 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002146 PseudoSourceValue::getFixedStack(FI), 0,
2147 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002148 }
2149 }
2150
2151 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002152 if (isVarArg) {
2153 static const unsigned GPRArgRegs[] = {
2154 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2155 };
2156
Bob Wilsondee46d72009-04-17 20:35:10 +00002157 unsigned NumGPRs = CCInfo.getFirstUnallocated
2158 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002159
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002160 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2161 unsigned VARegSize = (4 - NumGPRs) * 4;
2162 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002163 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002164 if (VARegSaveSize) {
2165 // If this function is vararg, store any remaining integer argument regs
2166 // to their spots on the stack so that they may be loaded by deferencing
2167 // the result of va_next.
2168 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002169 AFI->setVarArgsFrameIndex(
2170 MFI->CreateFixedObject(VARegSaveSize,
2171 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002172 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002173 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2174 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002175
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002177 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002178 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002179 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002180 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002181 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002182 RC = ARM::GPRRegisterClass;
2183
Bob Wilson998e1252009-04-20 18:36:57 +00002184 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002186 SDValue Store =
2187 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002188 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2189 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002190 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002191 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002192 DAG.getConstant(4, getPointerTy()));
2193 }
2194 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002197 } else
2198 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002199 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002200 }
2201
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002203}
2204
2205/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002206static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002207 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002208 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002209 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002210 // Maybe this has already been legalized into the constant pool?
2211 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002213 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002214 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002215 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002216 }
2217 }
2218 return false;
2219}
2220
Evan Chenga8e29892007-01-19 07:51:42 +00002221/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2222/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002223SDValue
2224ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002225 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002226 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002227 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002228 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002229 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002230 // Constant does not fit, try adjusting it by one?
2231 switch (CC) {
2232 default: break;
2233 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002234 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002235 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002236 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002238 }
2239 break;
2240 case ISD::SETULT:
2241 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002242 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002243 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002244 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002245 }
2246 break;
2247 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002248 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002249 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002250 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002252 }
2253 break;
2254 case ISD::SETULE:
2255 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002256 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002257 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002259 }
2260 break;
2261 }
2262 }
2263 }
2264
2265 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002266 ARMISD::NodeType CompareType;
2267 switch (CondCode) {
2268 default:
2269 CompareType = ARMISD::CMP;
2270 break;
2271 case ARMCC::EQ:
2272 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002273 // Uses only Z Flag
2274 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002275 break;
2276 }
Evan Cheng218977b2010-07-13 19:27:42 +00002277 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002279}
2280
2281/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002282SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002283ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002284 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002286 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002288 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2290 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002291}
2292
Dan Gohmand858e902010-04-17 15:26:15 +00002293SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002294 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SDValue LHS = Op.getOperand(0);
2296 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002297 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue TrueVal = Op.getOperand(2);
2299 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002300 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002301
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002303 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002305 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2306 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002307 }
2308
2309 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002310 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002311
Evan Cheng218977b2010-07-13 19:27:42 +00002312 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2313 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002315 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002316 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002318 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002319 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002320 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002321 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002322 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002323 }
2324 return Result;
2325}
2326
Evan Cheng218977b2010-07-13 19:27:42 +00002327/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2328/// to morph to an integer compare sequence.
2329static bool canChangeToInt(SDValue Op, bool &SeenZero,
2330 const ARMSubtarget *Subtarget) {
2331 SDNode *N = Op.getNode();
2332 if (!N->hasOneUse())
2333 // Otherwise it requires moving the value from fp to integer registers.
2334 return false;
2335 if (!N->getNumValues())
2336 return false;
2337 EVT VT = Op.getValueType();
2338 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2339 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2340 // vmrs are very slow, e.g. cortex-a8.
2341 return false;
2342
2343 if (isFloatingPointZero(Op)) {
2344 SeenZero = true;
2345 return true;
2346 }
2347 return ISD::isNormalLoad(N);
2348}
2349
2350static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2351 if (isFloatingPointZero(Op))
2352 return DAG.getConstant(0, MVT::i32);
2353
2354 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2355 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2356 Ld->getChain(), Ld->getBasePtr(),
2357 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2358 Ld->isVolatile(), Ld->isNonTemporal(),
2359 Ld->getAlignment());
2360
2361 llvm_unreachable("Unknown VFP cmp argument!");
2362}
2363
2364static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2365 SDValue &RetVal1, SDValue &RetVal2) {
2366 if (isFloatingPointZero(Op)) {
2367 RetVal1 = DAG.getConstant(0, MVT::i32);
2368 RetVal2 = DAG.getConstant(0, MVT::i32);
2369 return;
2370 }
2371
2372 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2373 SDValue Ptr = Ld->getBasePtr();
2374 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2375 Ld->getChain(), Ptr,
2376 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2377 Ld->isVolatile(), Ld->isNonTemporal(),
2378 Ld->getAlignment());
2379
2380 EVT PtrType = Ptr.getValueType();
2381 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2382 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2383 PtrType, Ptr, DAG.getConstant(4, PtrType));
2384 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2385 Ld->getChain(), NewPtr,
2386 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2387 Ld->isVolatile(), Ld->isNonTemporal(),
2388 NewAlign);
2389 return;
2390 }
2391
2392 llvm_unreachable("Unknown VFP cmp argument!");
2393}
2394
2395/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2396/// f32 and even f64 comparisons to integer ones.
2397SDValue
2398ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2399 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002400 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002401 SDValue LHS = Op.getOperand(2);
2402 SDValue RHS = Op.getOperand(3);
2403 SDValue Dest = Op.getOperand(4);
2404 DebugLoc dl = Op.getDebugLoc();
2405
2406 bool SeenZero = false;
2407 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2408 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002409 // If one of the operand is zero, it's safe to ignore the NaN case since
2410 // we only care about equality comparisons.
2411 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002412 // If unsafe fp math optimization is enabled and there are no othter uses of
2413 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2414 // to an integer comparison.
2415 if (CC == ISD::SETOEQ)
2416 CC = ISD::SETEQ;
2417 else if (CC == ISD::SETUNE)
2418 CC = ISD::SETNE;
2419
2420 SDValue ARMcc;
2421 if (LHS.getValueType() == MVT::f32) {
2422 LHS = bitcastf32Toi32(LHS, DAG);
2423 RHS = bitcastf32Toi32(RHS, DAG);
2424 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2425 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2426 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2427 Chain, Dest, ARMcc, CCR, Cmp);
2428 }
2429
2430 SDValue LHS1, LHS2;
2431 SDValue RHS1, RHS2;
2432 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2433 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2434 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2435 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2436 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2437 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2438 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2439 }
2440
2441 return SDValue();
2442}
2443
2444SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2445 SDValue Chain = Op.getOperand(0);
2446 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2447 SDValue LHS = Op.getOperand(2);
2448 SDValue RHS = Op.getOperand(3);
2449 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002450 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002453 SDValue ARMcc;
2454 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002457 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002458 }
2459
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002461
2462 if (UnsafeFPMath &&
2463 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2464 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2465 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2466 if (Result.getNode())
2467 return Result;
2468 }
2469
Evan Chenga8e29892007-01-19 07:51:42 +00002470 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002471 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002472
Evan Cheng218977b2010-07-13 19:27:42 +00002473 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2474 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2476 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002477 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002478 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002479 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002480 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2481 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002482 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002483 }
2484 return Res;
2485}
2486
Dan Gohmand858e902010-04-17 15:26:15 +00002487SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SDValue Chain = Op.getOperand(0);
2489 SDValue Table = Op.getOperand(1);
2490 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002491 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002492
Owen Andersone50ed302009-08-10 22:56:29 +00002493 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002494 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2495 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002496 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002497 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002499 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2500 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002501 if (Subtarget->isThumb2()) {
2502 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2503 // which does another jump to the destination. This also makes it easier
2504 // to translate it to TBB / TBH later.
2505 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002507 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002508 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002509 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002510 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002511 PseudoSourceValue::getJumpTable(), 0,
2512 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002513 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002514 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002516 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002517 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002518 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002519 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002521 }
Evan Chenga8e29892007-01-19 07:51:42 +00002522}
2523
Bob Wilson76a312b2010-03-19 22:51:32 +00002524static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2525 DebugLoc dl = Op.getDebugLoc();
2526 unsigned Opc;
2527
2528 switch (Op.getOpcode()) {
2529 default:
2530 assert(0 && "Invalid opcode!");
2531 case ISD::FP_TO_SINT:
2532 Opc = ARMISD::FTOSI;
2533 break;
2534 case ISD::FP_TO_UINT:
2535 Opc = ARMISD::FTOUI;
2536 break;
2537 }
2538 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2539 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2540}
2541
2542static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2543 EVT VT = Op.getValueType();
2544 DebugLoc dl = Op.getDebugLoc();
2545 unsigned Opc;
2546
2547 switch (Op.getOpcode()) {
2548 default:
2549 assert(0 && "Invalid opcode!");
2550 case ISD::SINT_TO_FP:
2551 Opc = ARMISD::SITOF;
2552 break;
2553 case ISD::UINT_TO_FP:
2554 Opc = ARMISD::UITOF;
2555 break;
2556 }
2557
2558 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2559 return DAG.getNode(Opc, dl, VT, Op);
2560}
2561
Evan Cheng515fe3a2010-07-08 02:08:50 +00002562SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002563 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002564 SDValue Tmp0 = Op.getOperand(0);
2565 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002566 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002567 EVT VT = Op.getValueType();
2568 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002569 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002570 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002571 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002572 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002574 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002575}
2576
Evan Cheng2457f2c2010-05-22 01:47:14 +00002577SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2578 MachineFunction &MF = DAG.getMachineFunction();
2579 MachineFrameInfo *MFI = MF.getFrameInfo();
2580 MFI->setReturnAddressIsTaken(true);
2581
2582 EVT VT = Op.getValueType();
2583 DebugLoc dl = Op.getDebugLoc();
2584 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2585 if (Depth) {
2586 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2587 SDValue Offset = DAG.getConstant(4, MVT::i32);
2588 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2589 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2590 NULL, 0, false, false, 0);
2591 }
2592
2593 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002594 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002595 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2596}
2597
Dan Gohmand858e902010-04-17 15:26:15 +00002598SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002599 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2600 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002601
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002603 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2604 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002605 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002606 ? ARM::R7 : ARM::R11;
2607 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2608 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002609 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2610 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002611 return FrameAddr;
2612}
2613
Bob Wilson9f3f0612010-04-17 05:30:19 +00002614/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2615/// expand a bit convert where either the source or destination type is i64 to
2616/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2617/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2618/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002619static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002620 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2621 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002622 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002623
Bob Wilson9f3f0612010-04-17 05:30:19 +00002624 // This function is only supposed to be called for i64 types, either as the
2625 // source or destination of the bit convert.
2626 EVT SrcVT = Op.getValueType();
2627 EVT DstVT = N->getValueType(0);
2628 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2629 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002630
Bob Wilson9f3f0612010-04-17 05:30:19 +00002631 // Turn i64->f64 into VMOVDRR.
2632 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002633 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2634 DAG.getConstant(0, MVT::i32));
2635 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2636 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002637 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2638 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002639 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002640
Jim Grosbache5165492009-11-09 00:11:35 +00002641 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002642 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2643 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2644 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2645 // Merge the pieces into a single i64 value.
2646 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2647 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002648
Bob Wilson9f3f0612010-04-17 05:30:19 +00002649 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002650}
2651
Bob Wilson5bafff32009-06-22 23:27:02 +00002652/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002653/// Zero vectors are used to represent vector negation and in those cases
2654/// will be implemented with the NEON VNEG instruction. However, VNEG does
2655/// not support i64 elements, so sometimes the zero vectors will need to be
2656/// explicitly constructed. Regardless, use a canonical VMOV to create the
2657/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002658static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002660 // The canonical modified immediate encoding of a zero vector is....0!
2661 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2662 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2663 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2664 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002665}
2666
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002667/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2668/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002669SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2670 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002671 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2672 EVT VT = Op.getValueType();
2673 unsigned VTBits = VT.getSizeInBits();
2674 DebugLoc dl = Op.getDebugLoc();
2675 SDValue ShOpLo = Op.getOperand(0);
2676 SDValue ShOpHi = Op.getOperand(1);
2677 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002678 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002679 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002680
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002681 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2682
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002683 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2684 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2685 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2686 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2687 DAG.getConstant(VTBits, MVT::i32));
2688 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2689 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002690 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002691
2692 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2693 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002694 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002695 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002696 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002697 CCR, Cmp);
2698
2699 SDValue Ops[2] = { Lo, Hi };
2700 return DAG.getMergeValues(Ops, 2, dl);
2701}
2702
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002703/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2704/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002705SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2706 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002707 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2708 EVT VT = Op.getValueType();
2709 unsigned VTBits = VT.getSizeInBits();
2710 DebugLoc dl = Op.getDebugLoc();
2711 SDValue ShOpLo = Op.getOperand(0);
2712 SDValue ShOpHi = Op.getOperand(1);
2713 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002714 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002715
2716 assert(Op.getOpcode() == ISD::SHL_PARTS);
2717 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2718 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2719 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2720 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2721 DAG.getConstant(VTBits, MVT::i32));
2722 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2723 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2724
2725 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2726 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2727 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002728 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002729 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002730 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002731 CCR, Cmp);
2732
2733 SDValue Ops[2] = { Lo, Hi };
2734 return DAG.getMergeValues(Ops, 2, dl);
2735}
2736
Jim Grosbach3482c802010-01-18 19:58:49 +00002737static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2738 const ARMSubtarget *ST) {
2739 EVT VT = N->getValueType(0);
2740 DebugLoc dl = N->getDebugLoc();
2741
2742 if (!ST->hasV6T2Ops())
2743 return SDValue();
2744
2745 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2746 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2747}
2748
Bob Wilson5bafff32009-06-22 23:27:02 +00002749static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2750 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002751 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 DebugLoc dl = N->getDebugLoc();
2753
2754 // Lower vector shifts on NEON to use VSHL.
2755 if (VT.isVector()) {
2756 assert(ST->hasNEON() && "unexpected vector shift");
2757
2758 // Left shifts translate directly to the vshiftu intrinsic.
2759 if (N->getOpcode() == ISD::SHL)
2760 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 N->getOperand(0), N->getOperand(1));
2763
2764 assert((N->getOpcode() == ISD::SRA ||
2765 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2766
2767 // NEON uses the same intrinsics for both left and right shifts. For
2768 // right shifts, the shift amounts are negative, so negate the vector of
2769 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002770 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002771 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2772 getZeroVector(ShiftVT, DAG, dl),
2773 N->getOperand(1));
2774 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2775 Intrinsic::arm_neon_vshifts :
2776 Intrinsic::arm_neon_vshiftu);
2777 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002778 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 N->getOperand(0), NegatedCount);
2780 }
2781
Eli Friedmance392eb2009-08-22 03:13:10 +00002782 // We can get here for a node like i32 = ISD::SHL i32, i64
2783 if (VT != MVT::i64)
2784 return SDValue();
2785
2786 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002787 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002788
Chris Lattner27a6c732007-11-24 07:07:01 +00002789 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2790 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002791 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002792 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002793
Chris Lattner27a6c732007-11-24 07:07:01 +00002794 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002795 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002796
Chris Lattner27a6c732007-11-24 07:07:01 +00002797 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002798 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002799 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002800 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002801 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002802
Chris Lattner27a6c732007-11-24 07:07:01 +00002803 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2804 // captures the result into a carry flag.
2805 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002807
Chris Lattner27a6c732007-11-24 07:07:01 +00002808 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002809 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002810
Chris Lattner27a6c732007-11-24 07:07:01 +00002811 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002813}
2814
Bob Wilson5bafff32009-06-22 23:27:02 +00002815static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2816 SDValue TmpOp0, TmpOp1;
2817 bool Invert = false;
2818 bool Swap = false;
2819 unsigned Opc = 0;
2820
2821 SDValue Op0 = Op.getOperand(0);
2822 SDValue Op1 = Op.getOperand(1);
2823 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002824 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2826 DebugLoc dl = Op.getDebugLoc();
2827
2828 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2829 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002830 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002831 case ISD::SETUNE:
2832 case ISD::SETNE: Invert = true; // Fallthrough
2833 case ISD::SETOEQ:
2834 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2835 case ISD::SETOLT:
2836 case ISD::SETLT: Swap = true; // Fallthrough
2837 case ISD::SETOGT:
2838 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2839 case ISD::SETOLE:
2840 case ISD::SETLE: Swap = true; // Fallthrough
2841 case ISD::SETOGE:
2842 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2843 case ISD::SETUGE: Swap = true; // Fallthrough
2844 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2845 case ISD::SETUGT: Swap = true; // Fallthrough
2846 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2847 case ISD::SETUEQ: Invert = true; // Fallthrough
2848 case ISD::SETONE:
2849 // Expand this to (OLT | OGT).
2850 TmpOp0 = Op0;
2851 TmpOp1 = Op1;
2852 Opc = ISD::OR;
2853 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2854 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2855 break;
2856 case ISD::SETUO: Invert = true; // Fallthrough
2857 case ISD::SETO:
2858 // Expand this to (OLT | OGE).
2859 TmpOp0 = Op0;
2860 TmpOp1 = Op1;
2861 Opc = ISD::OR;
2862 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2863 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2864 break;
2865 }
2866 } else {
2867 // Integer comparisons.
2868 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002869 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 case ISD::SETNE: Invert = true;
2871 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2872 case ISD::SETLT: Swap = true;
2873 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2874 case ISD::SETLE: Swap = true;
2875 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2876 case ISD::SETULT: Swap = true;
2877 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2878 case ISD::SETULE: Swap = true;
2879 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2880 }
2881
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002882 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 if (Opc == ARMISD::VCEQ) {
2884
2885 SDValue AndOp;
2886 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2887 AndOp = Op0;
2888 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2889 AndOp = Op1;
2890
2891 // Ignore bitconvert.
2892 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2893 AndOp = AndOp.getOperand(0);
2894
2895 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2896 Opc = ARMISD::VTST;
2897 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2898 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2899 Invert = !Invert;
2900 }
2901 }
2902 }
2903
2904 if (Swap)
2905 std::swap(Op0, Op1);
2906
2907 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2908
2909 if (Invert)
2910 Result = DAG.getNOT(dl, Result, VT);
2911
2912 return Result;
2913}
2914
Bob Wilsond3c42842010-06-14 22:19:57 +00002915/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2916/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002917/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002918static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2919 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002920 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002921 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922
Bob Wilson827b2102010-06-15 19:05:35 +00002923 // SplatBitSize is set to the smallest size that splats the vector, so a
2924 // zero vector will always have SplatBitSize == 8. However, NEON modified
2925 // immediate instructions others than VMOV do not support the 8-bit encoding
2926 // of a zero vector, and the default encoding of zero is supposed to be the
2927 // 32-bit version.
2928 if (SplatBits == 0)
2929 SplatBitSize = 32;
2930
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 switch (SplatBitSize) {
2932 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002933 if (!isVMOV)
2934 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002935 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002936 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002937 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002938 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002939 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002940 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002941
2942 case 16:
2943 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002944 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002945 if ((SplatBits & ~0xff) == 0) {
2946 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002947 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002948 Imm = SplatBits;
2949 break;
2950 }
2951 if ((SplatBits & ~0xff00) == 0) {
2952 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002953 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002954 Imm = SplatBits >> 8;
2955 break;
2956 }
2957 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002958
2959 case 32:
2960 // NEON's 32-bit VMOV supports splat values where:
2961 // * only one byte is nonzero, or
2962 // * the least significant byte is 0xff and the second byte is nonzero, or
2963 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002964 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002965 if ((SplatBits & ~0xff) == 0) {
2966 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002967 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002968 Imm = SplatBits;
2969 break;
2970 }
2971 if ((SplatBits & ~0xff00) == 0) {
2972 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002973 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002974 Imm = SplatBits >> 8;
2975 break;
2976 }
2977 if ((SplatBits & ~0xff0000) == 0) {
2978 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002979 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002980 Imm = SplatBits >> 16;
2981 break;
2982 }
2983 if ((SplatBits & ~0xff000000) == 0) {
2984 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002985 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002986 Imm = SplatBits >> 24;
2987 break;
2988 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002989
2990 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002991 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2992 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002993 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002994 Imm = SplatBits >> 8;
2995 SplatBits |= 0xff;
2996 break;
2997 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002998
2999 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003000 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3001 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003002 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003003 Imm = SplatBits >> 16;
3004 SplatBits |= 0xffff;
3005 break;
3006 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003007
3008 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3009 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3010 // VMOV.I32. A (very) minor optimization would be to replicate the value
3011 // and fall through here to test for a valid 64-bit splat. But, then the
3012 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003013 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003014
3015 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003016 if (!isVMOV)
3017 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003018 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003019 uint64_t BitMask = 0xff;
3020 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003021 unsigned ImmMask = 1;
3022 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003023 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003024 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003026 Imm |= ImmMask;
3027 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003029 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003030 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003031 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003033 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003034 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003035 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003036 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003037 break;
3038 }
3039
Bob Wilson1a913ed2010-06-11 21:34:50 +00003040 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003041 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003042 return SDValue();
3043 }
3044
Bob Wilsoncba270d2010-07-13 21:16:48 +00003045 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3046 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003047}
3048
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003049static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3050 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051 unsigned NumElts = VT.getVectorNumElements();
3052 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003053 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003054
3055 // If this is a VEXT shuffle, the immediate value is the index of the first
3056 // element. The other shuffle indices must be the successive elements after
3057 // the first one.
3058 unsigned ExpectedElt = Imm;
3059 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003060 // Increment the expected index. If it wraps around, it may still be
3061 // a VEXT but the source vectors must be swapped.
3062 ExpectedElt += 1;
3063 if (ExpectedElt == NumElts * 2) {
3064 ExpectedElt = 0;
3065 ReverseVEXT = true;
3066 }
3067
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003068 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003069 return false;
3070 }
3071
3072 // Adjust the index value if the source operands will be swapped.
3073 if (ReverseVEXT)
3074 Imm -= NumElts;
3075
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003076 return true;
3077}
3078
Bob Wilson8bb9e482009-07-26 00:39:34 +00003079/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3080/// instruction with the specified blocksize. (The order of the elements
3081/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003082static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3083 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003084 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3085 "Only possible block sizes for VREV are: 16, 32, 64");
3086
Bob Wilson8bb9e482009-07-26 00:39:34 +00003087 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003088 if (EltSz == 64)
3089 return false;
3090
3091 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003092 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003093
3094 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3095 return false;
3096
3097 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003098 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003099 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3100 return false;
3101 }
3102
3103 return true;
3104}
3105
Bob Wilsonc692cb72009-08-21 20:54:19 +00003106static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3107 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003108 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3109 if (EltSz == 64)
3110 return false;
3111
Bob Wilsonc692cb72009-08-21 20:54:19 +00003112 unsigned NumElts = VT.getVectorNumElements();
3113 WhichResult = (M[0] == 0 ? 0 : 1);
3114 for (unsigned i = 0; i < NumElts; i += 2) {
3115 if ((unsigned) M[i] != i + WhichResult ||
3116 (unsigned) M[i+1] != i + NumElts + WhichResult)
3117 return false;
3118 }
3119 return true;
3120}
3121
Bob Wilson324f4f12009-12-03 06:40:55 +00003122/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3123/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3124/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3125static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3126 unsigned &WhichResult) {
3127 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3128 if (EltSz == 64)
3129 return false;
3130
3131 unsigned NumElts = VT.getVectorNumElements();
3132 WhichResult = (M[0] == 0 ? 0 : 1);
3133 for (unsigned i = 0; i < NumElts; i += 2) {
3134 if ((unsigned) M[i] != i + WhichResult ||
3135 (unsigned) M[i+1] != i + WhichResult)
3136 return false;
3137 }
3138 return true;
3139}
3140
Bob Wilsonc692cb72009-08-21 20:54:19 +00003141static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3142 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003143 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3144 if (EltSz == 64)
3145 return false;
3146
Bob Wilsonc692cb72009-08-21 20:54:19 +00003147 unsigned NumElts = VT.getVectorNumElements();
3148 WhichResult = (M[0] == 0 ? 0 : 1);
3149 for (unsigned i = 0; i != NumElts; ++i) {
3150 if ((unsigned) M[i] != 2 * i + WhichResult)
3151 return false;
3152 }
3153
3154 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003155 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003156 return false;
3157
3158 return true;
3159}
3160
Bob Wilson324f4f12009-12-03 06:40:55 +00003161/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3162/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3163/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3164static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3165 unsigned &WhichResult) {
3166 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3167 if (EltSz == 64)
3168 return false;
3169
3170 unsigned Half = VT.getVectorNumElements() / 2;
3171 WhichResult = (M[0] == 0 ? 0 : 1);
3172 for (unsigned j = 0; j != 2; ++j) {
3173 unsigned Idx = WhichResult;
3174 for (unsigned i = 0; i != Half; ++i) {
3175 if ((unsigned) M[i + j * Half] != Idx)
3176 return false;
3177 Idx += 2;
3178 }
3179 }
3180
3181 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3182 if (VT.is64BitVector() && EltSz == 32)
3183 return false;
3184
3185 return true;
3186}
3187
Bob Wilsonc692cb72009-08-21 20:54:19 +00003188static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3189 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003190 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3191 if (EltSz == 64)
3192 return false;
3193
Bob Wilsonc692cb72009-08-21 20:54:19 +00003194 unsigned NumElts = VT.getVectorNumElements();
3195 WhichResult = (M[0] == 0 ? 0 : 1);
3196 unsigned Idx = WhichResult * NumElts / 2;
3197 for (unsigned i = 0; i != NumElts; i += 2) {
3198 if ((unsigned) M[i] != Idx ||
3199 (unsigned) M[i+1] != Idx + NumElts)
3200 return false;
3201 Idx += 1;
3202 }
3203
3204 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003205 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003206 return false;
3207
3208 return true;
3209}
3210
Bob Wilson324f4f12009-12-03 06:40:55 +00003211/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3212/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3213/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3214static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3215 unsigned &WhichResult) {
3216 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3217 if (EltSz == 64)
3218 return false;
3219
3220 unsigned NumElts = VT.getVectorNumElements();
3221 WhichResult = (M[0] == 0 ? 0 : 1);
3222 unsigned Idx = WhichResult * NumElts / 2;
3223 for (unsigned i = 0; i != NumElts; i += 2) {
3224 if ((unsigned) M[i] != Idx ||
3225 (unsigned) M[i+1] != Idx)
3226 return false;
3227 Idx += 1;
3228 }
3229
3230 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3231 if (VT.is64BitVector() && EltSz == 32)
3232 return false;
3233
3234 return true;
3235}
3236
Bob Wilson5bafff32009-06-22 23:27:02 +00003237// If this is a case we can't handle, return null and let the default
3238// expansion code take care of it.
3239static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003240 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003242 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003243
3244 APInt SplatBits, SplatUndef;
3245 unsigned SplatBitSize;
3246 bool HasAnyUndefs;
3247 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003248 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003249 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003250 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003251 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003252 SplatUndef.getZExtValue(), SplatBitSize,
3253 DAG, VmovVT, VT.is128BitVector(), true);
3254 if (Val.getNode()) {
3255 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3256 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3257 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003258
3259 // Try an immediate VMVN.
3260 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3261 ((1LL << SplatBitSize) - 1));
3262 Val = isNEONModifiedImm(NegatedImm,
3263 SplatUndef.getZExtValue(), SplatBitSize,
3264 DAG, VmovVT, VT.is128BitVector(), false);
3265 if (Val.getNode()) {
3266 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3267 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3268 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003269 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003270 }
3271
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003272 // Scan through the operands to see if only one value is used.
3273 unsigned NumElts = VT.getVectorNumElements();
3274 bool isOnlyLowElement = true;
3275 bool usesOnlyOneValue = true;
3276 bool isConstant = true;
3277 SDValue Value;
3278 for (unsigned i = 0; i < NumElts; ++i) {
3279 SDValue V = Op.getOperand(i);
3280 if (V.getOpcode() == ISD::UNDEF)
3281 continue;
3282 if (i > 0)
3283 isOnlyLowElement = false;
3284 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3285 isConstant = false;
3286
3287 if (!Value.getNode())
3288 Value = V;
3289 else if (V != Value)
3290 usesOnlyOneValue = false;
3291 }
3292
3293 if (!Value.getNode())
3294 return DAG.getUNDEF(VT);
3295
3296 if (isOnlyLowElement)
3297 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3298
3299 // If all elements are constants, fall back to the default expansion, which
3300 // will generate a load from the constant pool.
3301 if (isConstant)
3302 return SDValue();
3303
3304 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003305 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3306 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003307 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3308
3309 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003310 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3311 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003312 if (EltSize >= 32) {
3313 // Do the expansion with floating-point types, since that is what the VFP
3314 // registers are defined to use, and since i64 is not legal.
3315 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3316 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003317 SmallVector<SDValue, 8> Ops;
3318 for (unsigned i = 0; i < NumElts; ++i)
3319 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3320 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003321 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003322 }
3323
3324 return SDValue();
3325}
3326
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003327/// isShuffleMaskLegal - Targets can use this to indicate that they only
3328/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3329/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3330/// are assumed to be legal.
3331bool
3332ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3333 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003334 if (VT.getVectorNumElements() == 4 &&
3335 (VT.is128BitVector() || VT.is64BitVector())) {
3336 unsigned PFIndexes[4];
3337 for (unsigned i = 0; i != 4; ++i) {
3338 if (M[i] < 0)
3339 PFIndexes[i] = 8;
3340 else
3341 PFIndexes[i] = M[i];
3342 }
3343
3344 // Compute the index in the perfect shuffle table.
3345 unsigned PFTableIndex =
3346 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3347 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3348 unsigned Cost = (PFEntry >> 30);
3349
3350 if (Cost <= 4)
3351 return true;
3352 }
3353
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003354 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003355 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003356
Bob Wilson53dd2452010-06-07 23:53:38 +00003357 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3358 return (EltSize >= 32 ||
3359 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003360 isVREVMask(M, VT, 64) ||
3361 isVREVMask(M, VT, 32) ||
3362 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003363 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3364 isVTRNMask(M, VT, WhichResult) ||
3365 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003366 isVZIPMask(M, VT, WhichResult) ||
3367 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3368 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3369 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003370}
3371
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003372/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3373/// the specified operations to build the shuffle.
3374static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3375 SDValue RHS, SelectionDAG &DAG,
3376 DebugLoc dl) {
3377 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3378 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3379 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3380
3381 enum {
3382 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3383 OP_VREV,
3384 OP_VDUP0,
3385 OP_VDUP1,
3386 OP_VDUP2,
3387 OP_VDUP3,
3388 OP_VEXT1,
3389 OP_VEXT2,
3390 OP_VEXT3,
3391 OP_VUZPL, // VUZP, left result
3392 OP_VUZPR, // VUZP, right result
3393 OP_VZIPL, // VZIP, left result
3394 OP_VZIPR, // VZIP, right result
3395 OP_VTRNL, // VTRN, left result
3396 OP_VTRNR // VTRN, right result
3397 };
3398
3399 if (OpNum == OP_COPY) {
3400 if (LHSID == (1*9+2)*9+3) return LHS;
3401 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3402 return RHS;
3403 }
3404
3405 SDValue OpLHS, OpRHS;
3406 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3407 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3408 EVT VT = OpLHS.getValueType();
3409
3410 switch (OpNum) {
3411 default: llvm_unreachable("Unknown shuffle opcode!");
3412 case OP_VREV:
3413 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3414 case OP_VDUP0:
3415 case OP_VDUP1:
3416 case OP_VDUP2:
3417 case OP_VDUP3:
3418 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003419 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003420 case OP_VEXT1:
3421 case OP_VEXT2:
3422 case OP_VEXT3:
3423 return DAG.getNode(ARMISD::VEXT, dl, VT,
3424 OpLHS, OpRHS,
3425 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3426 case OP_VUZPL:
3427 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003428 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003429 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3430 case OP_VZIPL:
3431 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003432 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003433 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3434 case OP_VTRNL:
3435 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003436 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3437 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003438 }
3439}
3440
Bob Wilson5bafff32009-06-22 23:27:02 +00003441static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003442 SDValue V1 = Op.getOperand(0);
3443 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003444 DebugLoc dl = Op.getDebugLoc();
3445 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003446 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003447 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003448
Bob Wilson28865062009-08-13 02:13:04 +00003449 // Convert shuffles that are directly supported on NEON to target-specific
3450 // DAG nodes, instead of keeping them as shuffles and matching them again
3451 // during code selection. This is more efficient and avoids the possibility
3452 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003453 // FIXME: floating-point vectors should be canonicalized to integer vectors
3454 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003455 SVN->getMask(ShuffleMask);
3456
Bob Wilson53dd2452010-06-07 23:53:38 +00003457 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3458 if (EltSize <= 32) {
3459 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3460 int Lane = SVN->getSplatIndex();
3461 // If this is undef splat, generate it via "just" vdup, if possible.
3462 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003463
Bob Wilson53dd2452010-06-07 23:53:38 +00003464 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3465 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3466 }
3467 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3468 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003469 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003470
3471 bool ReverseVEXT;
3472 unsigned Imm;
3473 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3474 if (ReverseVEXT)
3475 std::swap(V1, V2);
3476 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3477 DAG.getConstant(Imm, MVT::i32));
3478 }
3479
3480 if (isVREVMask(ShuffleMask, VT, 64))
3481 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3482 if (isVREVMask(ShuffleMask, VT, 32))
3483 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3484 if (isVREVMask(ShuffleMask, VT, 16))
3485 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3486
3487 // Check for Neon shuffles that modify both input vectors in place.
3488 // If both results are used, i.e., if there are two shuffles with the same
3489 // source operands and with masks corresponding to both results of one of
3490 // these operations, DAG memoization will ensure that a single node is
3491 // used for both shuffles.
3492 unsigned WhichResult;
3493 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3494 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3495 V1, V2).getValue(WhichResult);
3496 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3497 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3498 V1, V2).getValue(WhichResult);
3499 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3500 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3501 V1, V2).getValue(WhichResult);
3502
3503 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3504 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3505 V1, V1).getValue(WhichResult);
3506 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3507 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3508 V1, V1).getValue(WhichResult);
3509 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3510 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3511 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003512 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003513
Bob Wilsonc692cb72009-08-21 20:54:19 +00003514 // If the shuffle is not directly supported and it has 4 elements, use
3515 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003516 unsigned NumElts = VT.getVectorNumElements();
3517 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003518 unsigned PFIndexes[4];
3519 for (unsigned i = 0; i != 4; ++i) {
3520 if (ShuffleMask[i] < 0)
3521 PFIndexes[i] = 8;
3522 else
3523 PFIndexes[i] = ShuffleMask[i];
3524 }
3525
3526 // Compute the index in the perfect shuffle table.
3527 unsigned PFTableIndex =
3528 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003529 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3530 unsigned Cost = (PFEntry >> 30);
3531
3532 if (Cost <= 4)
3533 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3534 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003535
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003536 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003537 if (EltSize >= 32) {
3538 // Do the expansion with floating-point types, since that is what the VFP
3539 // registers are defined to use, and since i64 is not legal.
3540 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3541 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3542 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3543 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003544 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003545 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003546 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003547 Ops.push_back(DAG.getUNDEF(EltVT));
3548 else
3549 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3550 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3551 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3552 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003553 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003554 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003555 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3556 }
3557
Bob Wilson22cac0d2009-08-14 05:16:33 +00003558 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003559}
3560
Bob Wilson5bafff32009-06-22 23:27:02 +00003561static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003562 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003563 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003564 SDValue Vec = Op.getOperand(0);
3565 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003566 assert(VT == MVT::i32 &&
3567 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3568 "unexpected type for custom-lowering vector extract");
3569 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003570}
3571
Bob Wilsona6d65862009-08-03 20:36:38 +00003572static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3573 // The only time a CONCAT_VECTORS operation can have legal types is when
3574 // two 64-bit vectors are concatenated to a 128-bit vector.
3575 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3576 "unexpected CONCAT_VECTORS");
3577 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003579 SDValue Op0 = Op.getOperand(0);
3580 SDValue Op1 = Op.getOperand(1);
3581 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3583 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003584 DAG.getIntPtrConstant(0));
3585 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3587 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003588 DAG.getIntPtrConstant(1));
3589 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003590}
3591
Dan Gohmand858e902010-04-17 15:26:15 +00003592SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003593 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003594 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003595 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003596 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003597 case ISD::GlobalAddress:
3598 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3599 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003600 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003601 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3602 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003603 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003604 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003605 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003606 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003607 case ISD::SINT_TO_FP:
3608 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3609 case ISD::FP_TO_SINT:
3610 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003611 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003612 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003613 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003614 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003615 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003616 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003617 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3618 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003619 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003620 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003621 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003623 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003624 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003625 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003626 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3628 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3629 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003630 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003631 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003632 }
Dan Gohman475871a2008-07-27 21:46:04 +00003633 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003634}
3635
Duncan Sands1607f052008-12-01 11:39:25 +00003636/// ReplaceNodeResults - Replace the results of node with an illegal result
3637/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003638void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3639 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003640 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003641 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003642 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003643 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003644 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003645 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003646 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003647 Res = ExpandBIT_CONVERT(N, DAG);
3648 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003649 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003650 case ISD::SRA:
3651 Res = LowerShift(N, DAG, Subtarget);
3652 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003653 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003654 if (Res.getNode())
3655 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003656}
Chris Lattner27a6c732007-11-24 07:07:01 +00003657
Evan Chenga8e29892007-01-19 07:51:42 +00003658//===----------------------------------------------------------------------===//
3659// ARM Scheduler Hooks
3660//===----------------------------------------------------------------------===//
3661
3662MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003663ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3664 MachineBasicBlock *BB,
3665 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003666 unsigned dest = MI->getOperand(0).getReg();
3667 unsigned ptr = MI->getOperand(1).getReg();
3668 unsigned oldval = MI->getOperand(2).getReg();
3669 unsigned newval = MI->getOperand(3).getReg();
3670 unsigned scratch = BB->getParent()->getRegInfo()
3671 .createVirtualRegister(ARM::GPRRegisterClass);
3672 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3673 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003674 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003675
3676 unsigned ldrOpc, strOpc;
3677 switch (Size) {
3678 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003679 case 1:
3680 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3681 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3682 break;
3683 case 2:
3684 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3685 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3686 break;
3687 case 4:
3688 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3689 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3690 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003691 }
3692
3693 MachineFunction *MF = BB->getParent();
3694 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3695 MachineFunction::iterator It = BB;
3696 ++It; // insert the new blocks after the current block
3697
3698 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3699 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3700 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3701 MF->insert(It, loop1MBB);
3702 MF->insert(It, loop2MBB);
3703 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003704
3705 // Transfer the remainder of BB and its successor edges to exitMBB.
3706 exitMBB->splice(exitMBB->begin(), BB,
3707 llvm::next(MachineBasicBlock::iterator(MI)),
3708 BB->end());
3709 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003710
3711 // thisMBB:
3712 // ...
3713 // fallthrough --> loop1MBB
3714 BB->addSuccessor(loop1MBB);
3715
3716 // loop1MBB:
3717 // ldrex dest, [ptr]
3718 // cmp dest, oldval
3719 // bne exitMBB
3720 BB = loop1MBB;
3721 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003722 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003724 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3725 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003726 BB->addSuccessor(loop2MBB);
3727 BB->addSuccessor(exitMBB);
3728
3729 // loop2MBB:
3730 // strex scratch, newval, [ptr]
3731 // cmp scratch, #0
3732 // bne loop1MBB
3733 BB = loop2MBB;
3734 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3735 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003736 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003737 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003738 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3739 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003740 BB->addSuccessor(loop1MBB);
3741 BB->addSuccessor(exitMBB);
3742
3743 // exitMBB:
3744 // ...
3745 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003746
Dan Gohman14152b42010-07-06 20:24:04 +00003747 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003748
Jim Grosbach5278eb82009-12-11 01:42:04 +00003749 return BB;
3750}
3751
3752MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003753ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3754 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003755 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3757
3758 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003759 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003760 MachineFunction::iterator It = BB;
3761 ++It;
3762
3763 unsigned dest = MI->getOperand(0).getReg();
3764 unsigned ptr = MI->getOperand(1).getReg();
3765 unsigned incr = MI->getOperand(2).getReg();
3766 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003767
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003768 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003769 unsigned ldrOpc, strOpc;
3770 switch (Size) {
3771 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003772 case 1:
3773 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003774 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003775 break;
3776 case 2:
3777 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3778 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3779 break;
3780 case 4:
3781 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3782 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3783 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003784 }
3785
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003786 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3787 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3788 MF->insert(It, loopMBB);
3789 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003790
3791 // Transfer the remainder of BB and its successor edges to exitMBB.
3792 exitMBB->splice(exitMBB->begin(), BB,
3793 llvm::next(MachineBasicBlock::iterator(MI)),
3794 BB->end());
3795 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003796
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003797 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003798 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3799 unsigned scratch2 = (!BinOpcode) ? incr :
3800 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3801
3802 // thisMBB:
3803 // ...
3804 // fallthrough --> loopMBB
3805 BB->addSuccessor(loopMBB);
3806
3807 // loopMBB:
3808 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003809 // <binop> scratch2, dest, incr
3810 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003811 // cmp scratch, #0
3812 // bne- loopMBB
3813 // fallthrough --> exitMBB
3814 BB = loopMBB;
3815 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003816 if (BinOpcode) {
3817 // operand order needs to go the other way for NAND
3818 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3819 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3820 addReg(incr).addReg(dest)).addReg(0);
3821 else
3822 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3823 addReg(dest).addReg(incr)).addReg(0);
3824 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003825
3826 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3827 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003828 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003830 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3831 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003832
3833 BB->addSuccessor(loopMBB);
3834 BB->addSuccessor(exitMBB);
3835
3836 // exitMBB:
3837 // ...
3838 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003839
Dan Gohman14152b42010-07-06 20:24:04 +00003840 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003841
Jim Grosbachc3c23542009-12-14 04:22:04 +00003842 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003843}
3844
Evan Cheng218977b2010-07-13 19:27:42 +00003845static
3846MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3847 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3848 E = MBB->succ_end(); I != E; ++I)
3849 if (*I != Succ)
3850 return *I;
3851 llvm_unreachable("Expecting a BB with two successors!");
3852}
3853
Jim Grosbache801dc42009-12-12 01:40:06 +00003854MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003855ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003856 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003857 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003858 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003859 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003860 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003861 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003862 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003863 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003864
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003865 case ARM::ATOMIC_LOAD_ADD_I8:
3866 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3867 case ARM::ATOMIC_LOAD_ADD_I16:
3868 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3869 case ARM::ATOMIC_LOAD_ADD_I32:
3870 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003871
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003872 case ARM::ATOMIC_LOAD_AND_I8:
3873 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3874 case ARM::ATOMIC_LOAD_AND_I16:
3875 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3876 case ARM::ATOMIC_LOAD_AND_I32:
3877 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003878
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003879 case ARM::ATOMIC_LOAD_OR_I8:
3880 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3881 case ARM::ATOMIC_LOAD_OR_I16:
3882 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3883 case ARM::ATOMIC_LOAD_OR_I32:
3884 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003885
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003886 case ARM::ATOMIC_LOAD_XOR_I8:
3887 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3888 case ARM::ATOMIC_LOAD_XOR_I16:
3889 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3890 case ARM::ATOMIC_LOAD_XOR_I32:
3891 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003892
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003893 case ARM::ATOMIC_LOAD_NAND_I8:
3894 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3895 case ARM::ATOMIC_LOAD_NAND_I16:
3896 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3897 case ARM::ATOMIC_LOAD_NAND_I32:
3898 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003899
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003900 case ARM::ATOMIC_LOAD_SUB_I8:
3901 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3902 case ARM::ATOMIC_LOAD_SUB_I16:
3903 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3904 case ARM::ATOMIC_LOAD_SUB_I32:
3905 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003906
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003907 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3908 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3909 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003910
3911 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3912 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3913 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003914
Evan Cheng007ea272009-08-12 05:17:19 +00003915 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003916 // To "insert" a SELECT_CC instruction, we actually have to insert the
3917 // diamond control-flow pattern. The incoming instruction knows the
3918 // destination vreg to set, the condition code register to branch on, the
3919 // true/false values to select between, and a branch opcode to use.
3920 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003921 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003922 ++It;
3923
3924 // thisMBB:
3925 // ...
3926 // TrueVal = ...
3927 // cmpTY ccX, r1, r2
3928 // bCC copy1MBB
3929 // fallthrough --> copy0MBB
3930 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003931 MachineFunction *F = BB->getParent();
3932 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003934 F->insert(It, copy0MBB);
3935 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003936
3937 // Transfer the remainder of BB and its successor edges to sinkMBB.
3938 sinkMBB->splice(sinkMBB->begin(), BB,
3939 llvm::next(MachineBasicBlock::iterator(MI)),
3940 BB->end());
3941 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3942
Dan Gohman258c58c2010-07-06 15:49:48 +00003943 BB->addSuccessor(copy0MBB);
3944 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003945
Dan Gohman14152b42010-07-06 20:24:04 +00003946 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3947 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3948
Evan Chenga8e29892007-01-19 07:51:42 +00003949 // copy0MBB:
3950 // %FalseValue = ...
3951 // # fallthrough to sinkMBB
3952 BB = copy0MBB;
3953
3954 // Update machine-CFG edges
3955 BB->addSuccessor(sinkMBB);
3956
3957 // sinkMBB:
3958 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3959 // ...
3960 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003961 BuildMI(*BB, BB->begin(), dl,
3962 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003963 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3964 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3965
Dan Gohman14152b42010-07-06 20:24:04 +00003966 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003967 return BB;
3968 }
Evan Cheng86198642009-08-07 00:34:42 +00003969
Evan Cheng218977b2010-07-13 19:27:42 +00003970 case ARM::BCCi64:
3971 case ARM::BCCZi64: {
3972 // Compare both parts that make up the double comparison separately for
3973 // equality.
3974 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3975
3976 unsigned LHS1 = MI->getOperand(1).getReg();
3977 unsigned LHS2 = MI->getOperand(2).getReg();
3978 if (RHSisZero) {
3979 AddDefaultPred(BuildMI(BB, dl,
3980 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3981 .addReg(LHS1).addImm(0));
3982 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3983 .addReg(LHS2).addImm(0)
3984 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3985 } else {
3986 unsigned RHS1 = MI->getOperand(3).getReg();
3987 unsigned RHS2 = MI->getOperand(4).getReg();
3988 AddDefaultPred(BuildMI(BB, dl,
3989 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3990 .addReg(LHS1).addReg(RHS1));
3991 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3992 .addReg(LHS2).addReg(RHS2)
3993 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3994 }
3995
3996 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
3997 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
3998 if (MI->getOperand(0).getImm() == ARMCC::NE)
3999 std::swap(destMBB, exitMBB);
4000
4001 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4002 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4003 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4004 .addMBB(exitMBB);
4005
4006 MI->eraseFromParent(); // The pseudo instruction is gone now.
4007 return BB;
4008 }
4009
Evan Cheng86198642009-08-07 00:34:42 +00004010 case ARM::tANDsp:
4011 case ARM::tADDspr_:
4012 case ARM::tSUBspi_:
4013 case ARM::t2SUBrSPi_:
4014 case ARM::t2SUBrSPi12_:
4015 case ARM::t2SUBrSPs_: {
4016 MachineFunction *MF = BB->getParent();
4017 unsigned DstReg = MI->getOperand(0).getReg();
4018 unsigned SrcReg = MI->getOperand(1).getReg();
4019 bool DstIsDead = MI->getOperand(0).isDead();
4020 bool SrcIsKill = MI->getOperand(1).isKill();
4021
4022 if (SrcReg != ARM::SP) {
4023 // Copy the source to SP from virtual register.
4024 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4025 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4026 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004027 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004028 .addReg(SrcReg, getKillRegState(SrcIsKill));
4029 }
4030
4031 unsigned OpOpc = 0;
4032 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4033 switch (MI->getOpcode()) {
4034 default:
4035 llvm_unreachable("Unexpected pseudo instruction!");
4036 case ARM::tANDsp:
4037 OpOpc = ARM::tAND;
4038 NeedPred = true;
4039 break;
4040 case ARM::tADDspr_:
4041 OpOpc = ARM::tADDspr;
4042 break;
4043 case ARM::tSUBspi_:
4044 OpOpc = ARM::tSUBspi;
4045 break;
4046 case ARM::t2SUBrSPi_:
4047 OpOpc = ARM::t2SUBrSPi;
4048 NeedPred = true; NeedCC = true;
4049 break;
4050 case ARM::t2SUBrSPi12_:
4051 OpOpc = ARM::t2SUBrSPi12;
4052 NeedPred = true;
4053 break;
4054 case ARM::t2SUBrSPs_:
4055 OpOpc = ARM::t2SUBrSPs;
4056 NeedPred = true; NeedCC = true; NeedOp3 = true;
4057 break;
4058 }
Dan Gohman14152b42010-07-06 20:24:04 +00004059 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004060 if (OpOpc == ARM::tAND)
4061 AddDefaultT1CC(MIB);
4062 MIB.addReg(ARM::SP);
4063 MIB.addOperand(MI->getOperand(2));
4064 if (NeedOp3)
4065 MIB.addOperand(MI->getOperand(3));
4066 if (NeedPred)
4067 AddDefaultPred(MIB);
4068 if (NeedCC)
4069 AddDefaultCC(MIB);
4070
4071 // Copy the result from SP to virtual register.
4072 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4073 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4074 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004075 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004076 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4077 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004078 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004079 return BB;
4080 }
Evan Chenga8e29892007-01-19 07:51:42 +00004081 }
4082}
4083
4084//===----------------------------------------------------------------------===//
4085// ARM Optimization Hooks
4086//===----------------------------------------------------------------------===//
4087
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088static
4089SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4090 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004091 SelectionDAG &DAG = DCI.DAG;
4092 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004093 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004094 unsigned Opc = N->getOpcode();
4095 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4096 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4097 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4098 ISD::CondCode CC = ISD::SETCC_INVALID;
4099
4100 if (isSlctCC) {
4101 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4102 } else {
4103 SDValue CCOp = Slct.getOperand(0);
4104 if (CCOp.getOpcode() == ISD::SETCC)
4105 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4106 }
4107
4108 bool DoXform = false;
4109 bool InvCC = false;
4110 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4111 "Bad input!");
4112
4113 if (LHS.getOpcode() == ISD::Constant &&
4114 cast<ConstantSDNode>(LHS)->isNullValue()) {
4115 DoXform = true;
4116 } else if (CC != ISD::SETCC_INVALID &&
4117 RHS.getOpcode() == ISD::Constant &&
4118 cast<ConstantSDNode>(RHS)->isNullValue()) {
4119 std::swap(LHS, RHS);
4120 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004121 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004122 Op0.getOperand(0).getValueType();
4123 bool isInt = OpVT.isInteger();
4124 CC = ISD::getSetCCInverse(CC, isInt);
4125
4126 if (!TLI.isCondCodeLegal(CC, OpVT))
4127 return SDValue(); // Inverse operator isn't legal.
4128
4129 DoXform = true;
4130 InvCC = true;
4131 }
4132
4133 if (DoXform) {
4134 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4135 if (isSlctCC)
4136 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4137 Slct.getOperand(0), Slct.getOperand(1), CC);
4138 SDValue CCOp = Slct.getOperand(0);
4139 if (InvCC)
4140 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4141 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4142 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4143 CCOp, OtherOp, Result);
4144 }
4145 return SDValue();
4146}
4147
4148/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4149static SDValue PerformADDCombine(SDNode *N,
4150 TargetLowering::DAGCombinerInfo &DCI) {
4151 // added by evan in r37685 with no testcase.
4152 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004153
Chris Lattnerd1980a52009-03-12 06:52:53 +00004154 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4155 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4156 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4157 if (Result.getNode()) return Result;
4158 }
4159 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4160 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4161 if (Result.getNode()) return Result;
4162 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004163
Chris Lattnerd1980a52009-03-12 06:52:53 +00004164 return SDValue();
4165}
4166
4167/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4168static SDValue PerformSUBCombine(SDNode *N,
4169 TargetLowering::DAGCombinerInfo &DCI) {
4170 // added by evan in r37685 with no testcase.
4171 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004172
Chris Lattnerd1980a52009-03-12 06:52:53 +00004173 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4174 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4175 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4176 if (Result.getNode()) return Result;
4177 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004178
Chris Lattnerd1980a52009-03-12 06:52:53 +00004179 return SDValue();
4180}
4181
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004182static SDValue PerformMULCombine(SDNode *N,
4183 TargetLowering::DAGCombinerInfo &DCI,
4184 const ARMSubtarget *Subtarget) {
4185 SelectionDAG &DAG = DCI.DAG;
4186
4187 if (Subtarget->isThumb1Only())
4188 return SDValue();
4189
4190 if (DAG.getMachineFunction().
4191 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4192 return SDValue();
4193
4194 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4195 return SDValue();
4196
4197 EVT VT = N->getValueType(0);
4198 if (VT != MVT::i32)
4199 return SDValue();
4200
4201 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4202 if (!C)
4203 return SDValue();
4204
4205 uint64_t MulAmt = C->getZExtValue();
4206 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4207 ShiftAmt = ShiftAmt & (32 - 1);
4208 SDValue V = N->getOperand(0);
4209 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004210
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004211 SDValue Res;
4212 MulAmt >>= ShiftAmt;
4213 if (isPowerOf2_32(MulAmt - 1)) {
4214 // (mul x, 2^N + 1) => (add (shl x, N), x)
4215 Res = DAG.getNode(ISD::ADD, DL, VT,
4216 V, DAG.getNode(ISD::SHL, DL, VT,
4217 V, DAG.getConstant(Log2_32(MulAmt-1),
4218 MVT::i32)));
4219 } else if (isPowerOf2_32(MulAmt + 1)) {
4220 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4221 Res = DAG.getNode(ISD::SUB, DL, VT,
4222 DAG.getNode(ISD::SHL, DL, VT,
4223 V, DAG.getConstant(Log2_32(MulAmt+1),
4224 MVT::i32)),
4225 V);
4226 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004227 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004228
4229 if (ShiftAmt != 0)
4230 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4231 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004232
4233 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004234 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004235 return SDValue();
4236}
4237
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004238/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4239static SDValue PerformORCombine(SDNode *N,
4240 TargetLowering::DAGCombinerInfo &DCI,
4241 const ARMSubtarget *Subtarget) {
4242 // BFI is only available on V6T2+
4243 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4244 return SDValue();
4245
4246 SelectionDAG &DAG = DCI.DAG;
4247 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
4248 // or (and A, mask), val => ARMbfi A, val, mask
4249 // iff (val & mask) == val
4250 if (N0->getOpcode() != ISD::AND)
4251 return SDValue();
4252
4253 EVT VT = N->getValueType(0);
4254 if (VT != MVT::i32)
4255 return SDValue();
4256
4257 // The value and the mask need to be constants so we can verify this is
4258 // actually a bitfield set. If the mask is 0xffff, we can do better
4259 // via a movt instruction, so don't use BFI in that case.
4260 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4261 if (!C)
4262 return SDValue();
4263 unsigned Mask = C->getZExtValue();
4264 if (Mask == 0xffff)
4265 return SDValue();
4266 C = dyn_cast<ConstantSDNode>(N1);
4267 if (!C)
4268 return SDValue();
4269 unsigned Val = C->getZExtValue();
4270 if (ARM::isBitFieldInvertedMask(Mask) && (Val & ~Mask) != Val)
4271 return SDValue();
4272 Val >>= CountTrailingZeros_32(~Mask);
4273
4274 DebugLoc DL = N->getDebugLoc();
4275 SDValue Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4276 DAG.getConstant(Val, MVT::i32),
4277 DAG.getConstant(Mask, MVT::i32));
4278
4279 // Do not add new nodes to DAG combiner worklist.
4280 DCI.CombineTo(N, Res, false);
4281
4282 return SDValue();
4283}
4284
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004285/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4286/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004287static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004288 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004289 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004290 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004291 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004292 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004293 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004294}
4295
Bob Wilson9e82bf12010-07-14 01:22:12 +00004296/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4297/// ARMISD::VDUPLANE.
4298static SDValue PerformVDUPLANECombine(SDNode *N,
4299 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004300 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4301 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004302 SDValue Op = N->getOperand(0);
4303 EVT VT = N->getValueType(0);
4304
4305 // Ignore bit_converts.
4306 while (Op.getOpcode() == ISD::BIT_CONVERT)
4307 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004308 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004309 return SDValue();
4310
4311 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4312 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4313 // The canonical VMOV for a zero vector uses a 32-bit element size.
4314 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4315 unsigned EltBits;
4316 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4317 EltSize = 8;
4318 if (EltSize > VT.getVectorElementType().getSizeInBits())
4319 return SDValue();
4320
4321 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4322 return DCI.CombineTo(N, Res, false);
4323}
4324
Bob Wilson5bafff32009-06-22 23:27:02 +00004325/// getVShiftImm - Check if this is a valid build_vector for the immediate
4326/// operand of a vector shift operation, where all the elements of the
4327/// build_vector must have the same constant integer value.
4328static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4329 // Ignore bit_converts.
4330 while (Op.getOpcode() == ISD::BIT_CONVERT)
4331 Op = Op.getOperand(0);
4332 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4333 APInt SplatBits, SplatUndef;
4334 unsigned SplatBitSize;
4335 bool HasAnyUndefs;
4336 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4337 HasAnyUndefs, ElementBits) ||
4338 SplatBitSize > ElementBits)
4339 return false;
4340 Cnt = SplatBits.getSExtValue();
4341 return true;
4342}
4343
4344/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4345/// operand of a vector shift left operation. That value must be in the range:
4346/// 0 <= Value < ElementBits for a left shift; or
4347/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004348static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004349 assert(VT.isVector() && "vector shift count is not a vector type");
4350 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4351 if (! getVShiftImm(Op, ElementBits, Cnt))
4352 return false;
4353 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4354}
4355
4356/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4357/// operand of a vector shift right operation. For a shift opcode, the value
4358/// is positive, but for an intrinsic the value count must be negative. The
4359/// absolute value must be in the range:
4360/// 1 <= |Value| <= ElementBits for a right shift; or
4361/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004362static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004363 int64_t &Cnt) {
4364 assert(VT.isVector() && "vector shift count is not a vector type");
4365 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4366 if (! getVShiftImm(Op, ElementBits, Cnt))
4367 return false;
4368 if (isIntrinsic)
4369 Cnt = -Cnt;
4370 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4371}
4372
4373/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4374static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4375 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4376 switch (IntNo) {
4377 default:
4378 // Don't do anything for most intrinsics.
4379 break;
4380
4381 // Vector shifts: check for immediate versions and lower them.
4382 // Note: This is done during DAG combining instead of DAG legalizing because
4383 // the build_vectors for 64-bit vector element shift counts are generally
4384 // not legal, and it is hard to see their values after they get legalized to
4385 // loads from a constant pool.
4386 case Intrinsic::arm_neon_vshifts:
4387 case Intrinsic::arm_neon_vshiftu:
4388 case Intrinsic::arm_neon_vshiftls:
4389 case Intrinsic::arm_neon_vshiftlu:
4390 case Intrinsic::arm_neon_vshiftn:
4391 case Intrinsic::arm_neon_vrshifts:
4392 case Intrinsic::arm_neon_vrshiftu:
4393 case Intrinsic::arm_neon_vrshiftn:
4394 case Intrinsic::arm_neon_vqshifts:
4395 case Intrinsic::arm_neon_vqshiftu:
4396 case Intrinsic::arm_neon_vqshiftsu:
4397 case Intrinsic::arm_neon_vqshiftns:
4398 case Intrinsic::arm_neon_vqshiftnu:
4399 case Intrinsic::arm_neon_vqshiftnsu:
4400 case Intrinsic::arm_neon_vqrshiftns:
4401 case Intrinsic::arm_neon_vqrshiftnu:
4402 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004403 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004404 int64_t Cnt;
4405 unsigned VShiftOpc = 0;
4406
4407 switch (IntNo) {
4408 case Intrinsic::arm_neon_vshifts:
4409 case Intrinsic::arm_neon_vshiftu:
4410 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4411 VShiftOpc = ARMISD::VSHL;
4412 break;
4413 }
4414 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4415 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4416 ARMISD::VSHRs : ARMISD::VSHRu);
4417 break;
4418 }
4419 return SDValue();
4420
4421 case Intrinsic::arm_neon_vshiftls:
4422 case Intrinsic::arm_neon_vshiftlu:
4423 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4424 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004425 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
4427 case Intrinsic::arm_neon_vrshifts:
4428 case Intrinsic::arm_neon_vrshiftu:
4429 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4430 break;
4431 return SDValue();
4432
4433 case Intrinsic::arm_neon_vqshifts:
4434 case Intrinsic::arm_neon_vqshiftu:
4435 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4436 break;
4437 return SDValue();
4438
4439 case Intrinsic::arm_neon_vqshiftsu:
4440 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4441 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004442 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
4444 case Intrinsic::arm_neon_vshiftn:
4445 case Intrinsic::arm_neon_vrshiftn:
4446 case Intrinsic::arm_neon_vqshiftns:
4447 case Intrinsic::arm_neon_vqshiftnu:
4448 case Intrinsic::arm_neon_vqshiftnsu:
4449 case Intrinsic::arm_neon_vqrshiftns:
4450 case Intrinsic::arm_neon_vqrshiftnu:
4451 case Intrinsic::arm_neon_vqrshiftnsu:
4452 // Narrowing shifts require an immediate right shift.
4453 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4454 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004455 llvm_unreachable("invalid shift count for narrowing vector shift "
4456 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004457
4458 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004459 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004460 }
4461
4462 switch (IntNo) {
4463 case Intrinsic::arm_neon_vshifts:
4464 case Intrinsic::arm_neon_vshiftu:
4465 // Opcode already set above.
4466 break;
4467 case Intrinsic::arm_neon_vshiftls:
4468 case Intrinsic::arm_neon_vshiftlu:
4469 if (Cnt == VT.getVectorElementType().getSizeInBits())
4470 VShiftOpc = ARMISD::VSHLLi;
4471 else
4472 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4473 ARMISD::VSHLLs : ARMISD::VSHLLu);
4474 break;
4475 case Intrinsic::arm_neon_vshiftn:
4476 VShiftOpc = ARMISD::VSHRN; break;
4477 case Intrinsic::arm_neon_vrshifts:
4478 VShiftOpc = ARMISD::VRSHRs; break;
4479 case Intrinsic::arm_neon_vrshiftu:
4480 VShiftOpc = ARMISD::VRSHRu; break;
4481 case Intrinsic::arm_neon_vrshiftn:
4482 VShiftOpc = ARMISD::VRSHRN; break;
4483 case Intrinsic::arm_neon_vqshifts:
4484 VShiftOpc = ARMISD::VQSHLs; break;
4485 case Intrinsic::arm_neon_vqshiftu:
4486 VShiftOpc = ARMISD::VQSHLu; break;
4487 case Intrinsic::arm_neon_vqshiftsu:
4488 VShiftOpc = ARMISD::VQSHLsu; break;
4489 case Intrinsic::arm_neon_vqshiftns:
4490 VShiftOpc = ARMISD::VQSHRNs; break;
4491 case Intrinsic::arm_neon_vqshiftnu:
4492 VShiftOpc = ARMISD::VQSHRNu; break;
4493 case Intrinsic::arm_neon_vqshiftnsu:
4494 VShiftOpc = ARMISD::VQSHRNsu; break;
4495 case Intrinsic::arm_neon_vqrshiftns:
4496 VShiftOpc = ARMISD::VQRSHRNs; break;
4497 case Intrinsic::arm_neon_vqrshiftnu:
4498 VShiftOpc = ARMISD::VQRSHRNu; break;
4499 case Intrinsic::arm_neon_vqrshiftnsu:
4500 VShiftOpc = ARMISD::VQRSHRNsu; break;
4501 }
4502
4503 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004505 }
4506
4507 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004508 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004509 int64_t Cnt;
4510 unsigned VShiftOpc = 0;
4511
4512 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4513 VShiftOpc = ARMISD::VSLI;
4514 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4515 VShiftOpc = ARMISD::VSRI;
4516 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004517 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004518 }
4519
4520 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4521 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004523 }
4524
4525 case Intrinsic::arm_neon_vqrshifts:
4526 case Intrinsic::arm_neon_vqrshiftu:
4527 // No immediate versions of these to check for.
4528 break;
4529 }
4530
4531 return SDValue();
4532}
4533
4534/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4535/// lowers them. As with the vector shift intrinsics, this is done during DAG
4536/// combining instead of DAG legalizing because the build_vectors for 64-bit
4537/// vector element shift counts are generally not legal, and it is hard to see
4538/// their values after they get legalized to loads from a constant pool.
4539static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4540 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004541 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004542
4543 // Nothing to be done for scalar shifts.
4544 if (! VT.isVector())
4545 return SDValue();
4546
4547 assert(ST->hasNEON() && "unexpected vector shift");
4548 int64_t Cnt;
4549
4550 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004551 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004552
4553 case ISD::SHL:
4554 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4555 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 break;
4558
4559 case ISD::SRA:
4560 case ISD::SRL:
4561 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4562 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4563 ARMISD::VSHRs : ARMISD::VSHRu);
4564 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004566 }
4567 }
4568 return SDValue();
4569}
4570
4571/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4572/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4573static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4574 const ARMSubtarget *ST) {
4575 SDValue N0 = N->getOperand(0);
4576
4577 // Check for sign- and zero-extensions of vector extract operations of 8-
4578 // and 16-bit vector elements. NEON supports these directly. They are
4579 // handled during DAG combining because type legalization will promote them
4580 // to 32-bit types and it is messy to recognize the operations after that.
4581 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4582 SDValue Vec = N0.getOperand(0);
4583 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004584 EVT VT = N->getValueType(0);
4585 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004586 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4587
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 if (VT == MVT::i32 &&
4589 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004590 TLI.isTypeLegal(Vec.getValueType())) {
4591
4592 unsigned Opc = 0;
4593 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004594 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004595 case ISD::SIGN_EXTEND:
4596 Opc = ARMISD::VGETLANEs;
4597 break;
4598 case ISD::ZERO_EXTEND:
4599 case ISD::ANY_EXTEND:
4600 Opc = ARMISD::VGETLANEu;
4601 break;
4602 }
4603 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4604 }
4605 }
4606
4607 return SDValue();
4608}
4609
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004610/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4611/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4612static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4613 const ARMSubtarget *ST) {
4614 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004615 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004616 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4617 // a NaN; only do the transformation when it matches that behavior.
4618
4619 // For now only do this when using NEON for FP operations; if using VFP, it
4620 // is not obvious that the benefit outweighs the cost of switching to the
4621 // NEON pipeline.
4622 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4623 N->getValueType(0) != MVT::f32)
4624 return SDValue();
4625
4626 SDValue CondLHS = N->getOperand(0);
4627 SDValue CondRHS = N->getOperand(1);
4628 SDValue LHS = N->getOperand(2);
4629 SDValue RHS = N->getOperand(3);
4630 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4631
4632 unsigned Opcode = 0;
4633 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004634 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004635 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004636 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004637 IsReversed = true ; // x CC y ? y : x
4638 } else {
4639 return SDValue();
4640 }
4641
Bob Wilsone742bb52010-02-24 22:15:53 +00004642 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004643 switch (CC) {
4644 default: break;
4645 case ISD::SETOLT:
4646 case ISD::SETOLE:
4647 case ISD::SETLT:
4648 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004649 case ISD::SETULT:
4650 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004651 // If LHS is NaN, an ordered comparison will be false and the result will
4652 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4653 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4654 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4655 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4656 break;
4657 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4658 // will return -0, so vmin can only be used for unsafe math or if one of
4659 // the operands is known to be nonzero.
4660 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4661 !UnsafeFPMath &&
4662 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4663 break;
4664 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004665 break;
4666
4667 case ISD::SETOGT:
4668 case ISD::SETOGE:
4669 case ISD::SETGT:
4670 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004671 case ISD::SETUGT:
4672 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004673 // If LHS is NaN, an ordered comparison will be false and the result will
4674 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4675 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4676 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4677 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4678 break;
4679 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4680 // will return +0, so vmax can only be used for unsafe math or if one of
4681 // the operands is known to be nonzero.
4682 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4683 !UnsafeFPMath &&
4684 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4685 break;
4686 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004687 break;
4688 }
4689
4690 if (!Opcode)
4691 return SDValue();
4692 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004696 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004697 switch (N->getOpcode()) {
4698 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004699 case ISD::ADD: return PerformADDCombine(N, DCI);
4700 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004701 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004702 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004703 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004704 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004705 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004706 case ISD::SHL:
4707 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004708 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004709 case ISD::SIGN_EXTEND:
4710 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004711 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4712 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004713 }
Dan Gohman475871a2008-07-27 21:46:04 +00004714 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004715}
4716
Bill Wendlingaf566342009-08-15 21:21:19 +00004717bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4718 if (!Subtarget->hasV6Ops())
4719 // Pre-v6 does not support unaligned mem access.
4720 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004721
4722 // v6+ may or may not support unaligned mem access depending on the system
4723 // configuration.
4724 // FIXME: This is pretty conservative. Should we provide cmdline option to
4725 // control the behaviour?
4726 if (!Subtarget->isTargetDarwin())
4727 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004728
4729 switch (VT.getSimpleVT().SimpleTy) {
4730 default:
4731 return false;
4732 case MVT::i8:
4733 case MVT::i16:
4734 case MVT::i32:
4735 return true;
4736 // FIXME: VLD1 etc with standard alignment is legal.
4737 }
4738}
4739
Evan Chenge6c835f2009-08-14 20:09:37 +00004740static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4741 if (V < 0)
4742 return false;
4743
4744 unsigned Scale = 1;
4745 switch (VT.getSimpleVT().SimpleTy) {
4746 default: return false;
4747 case MVT::i1:
4748 case MVT::i8:
4749 // Scale == 1;
4750 break;
4751 case MVT::i16:
4752 // Scale == 2;
4753 Scale = 2;
4754 break;
4755 case MVT::i32:
4756 // Scale == 4;
4757 Scale = 4;
4758 break;
4759 }
4760
4761 if ((V & (Scale - 1)) != 0)
4762 return false;
4763 V /= Scale;
4764 return V == (V & ((1LL << 5) - 1));
4765}
4766
4767static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4768 const ARMSubtarget *Subtarget) {
4769 bool isNeg = false;
4770 if (V < 0) {
4771 isNeg = true;
4772 V = - V;
4773 }
4774
4775 switch (VT.getSimpleVT().SimpleTy) {
4776 default: return false;
4777 case MVT::i1:
4778 case MVT::i8:
4779 case MVT::i16:
4780 case MVT::i32:
4781 // + imm12 or - imm8
4782 if (isNeg)
4783 return V == (V & ((1LL << 8) - 1));
4784 return V == (V & ((1LL << 12) - 1));
4785 case MVT::f32:
4786 case MVT::f64:
4787 // Same as ARM mode. FIXME: NEON?
4788 if (!Subtarget->hasVFP2())
4789 return false;
4790 if ((V & 3) != 0)
4791 return false;
4792 V >>= 2;
4793 return V == (V & ((1LL << 8) - 1));
4794 }
4795}
4796
Evan Chengb01fad62007-03-12 23:30:29 +00004797/// isLegalAddressImmediate - Return true if the integer value can be used
4798/// as the offset of the target addressing mode for load / store of the
4799/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004800static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004801 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004802 if (V == 0)
4803 return true;
4804
Evan Cheng65011532009-03-09 19:15:00 +00004805 if (!VT.isSimple())
4806 return false;
4807
Evan Chenge6c835f2009-08-14 20:09:37 +00004808 if (Subtarget->isThumb1Only())
4809 return isLegalT1AddressImmediate(V, VT);
4810 else if (Subtarget->isThumb2())
4811 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004812
Evan Chenge6c835f2009-08-14 20:09:37 +00004813 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004814 if (V < 0)
4815 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004817 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 case MVT::i1:
4819 case MVT::i8:
4820 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004821 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004822 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004824 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004825 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 case MVT::f32:
4827 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004828 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004829 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004830 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004831 return false;
4832 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004833 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004834 }
Evan Chenga8e29892007-01-19 07:51:42 +00004835}
4836
Evan Chenge6c835f2009-08-14 20:09:37 +00004837bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4838 EVT VT) const {
4839 int Scale = AM.Scale;
4840 if (Scale < 0)
4841 return false;
4842
4843 switch (VT.getSimpleVT().SimpleTy) {
4844 default: return false;
4845 case MVT::i1:
4846 case MVT::i8:
4847 case MVT::i16:
4848 case MVT::i32:
4849 if (Scale == 1)
4850 return true;
4851 // r + r << imm
4852 Scale = Scale & ~1;
4853 return Scale == 2 || Scale == 4 || Scale == 8;
4854 case MVT::i64:
4855 // r + r
4856 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4857 return true;
4858 return false;
4859 case MVT::isVoid:
4860 // Note, we allow "void" uses (basically, uses that aren't loads or
4861 // stores), because arm allows folding a scale into many arithmetic
4862 // operations. This should be made more precise and revisited later.
4863
4864 // Allow r << imm, but the imm has to be a multiple of two.
4865 if (Scale & 1) return false;
4866 return isPowerOf2_32(Scale);
4867 }
4868}
4869
Chris Lattner37caf8c2007-04-09 23:33:39 +00004870/// isLegalAddressingMode - Return true if the addressing mode represented
4871/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004872bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004873 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004874 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004875 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004876 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004877
Chris Lattner37caf8c2007-04-09 23:33:39 +00004878 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004879 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004880 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004881
Chris Lattner37caf8c2007-04-09 23:33:39 +00004882 switch (AM.Scale) {
4883 case 0: // no scale reg, must be "r+i" or "r", or "i".
4884 break;
4885 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004886 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004887 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004888 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004889 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004890 // ARM doesn't support any R+R*scale+imm addr modes.
4891 if (AM.BaseOffs)
4892 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004893
Bob Wilson2c7dab12009-04-08 17:55:28 +00004894 if (!VT.isSimple())
4895 return false;
4896
Evan Chenge6c835f2009-08-14 20:09:37 +00004897 if (Subtarget->isThumb2())
4898 return isLegalT2ScaledAddressingMode(AM, VT);
4899
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004900 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004902 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 case MVT::i1:
4904 case MVT::i8:
4905 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004906 if (Scale < 0) Scale = -Scale;
4907 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004908 return true;
4909 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004910 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004912 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004913 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004914 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004915 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004916 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004917
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004919 // Note, we allow "void" uses (basically, uses that aren't loads or
4920 // stores), because arm allows folding a scale into many arithmetic
4921 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004922
Chris Lattner37caf8c2007-04-09 23:33:39 +00004923 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004924 if (Scale & 1) return false;
4925 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004926 }
4927 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004928 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004929 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004930}
4931
Evan Cheng77e47512009-11-11 19:05:52 +00004932/// isLegalICmpImmediate - Return true if the specified immediate is legal
4933/// icmp immediate, that is the target has icmp instructions which can compare
4934/// a register against the immediate without having to materialize the
4935/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004936bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004937 if (!Subtarget->isThumb())
4938 return ARM_AM::getSOImmVal(Imm) != -1;
4939 if (Subtarget->isThumb2())
4940 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004941 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004942}
4943
Owen Andersone50ed302009-08-10 22:56:29 +00004944static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004945 bool isSEXTLoad, SDValue &Base,
4946 SDValue &Offset, bool &isInc,
4947 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004948 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4949 return false;
4950
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004952 // AddressingMode 3
4953 Base = Ptr->getOperand(0);
4954 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004955 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004956 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004957 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004958 isInc = false;
4959 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4960 return true;
4961 }
4962 }
4963 isInc = (Ptr->getOpcode() == ISD::ADD);
4964 Offset = Ptr->getOperand(1);
4965 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004967 // AddressingMode 2
4968 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004969 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004970 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004971 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004972 isInc = false;
4973 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4974 Base = Ptr->getOperand(0);
4975 return true;
4976 }
4977 }
4978
4979 if (Ptr->getOpcode() == ISD::ADD) {
4980 isInc = true;
4981 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4982 if (ShOpcVal != ARM_AM::no_shift) {
4983 Base = Ptr->getOperand(1);
4984 Offset = Ptr->getOperand(0);
4985 } else {
4986 Base = Ptr->getOperand(0);
4987 Offset = Ptr->getOperand(1);
4988 }
4989 return true;
4990 }
4991
4992 isInc = (Ptr->getOpcode() == ISD::ADD);
4993 Base = Ptr->getOperand(0);
4994 Offset = Ptr->getOperand(1);
4995 return true;
4996 }
4997
Jim Grosbache5165492009-11-09 00:11:35 +00004998 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004999 return false;
5000}
5001
Owen Andersone50ed302009-08-10 22:56:29 +00005002static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005003 bool isSEXTLoad, SDValue &Base,
5004 SDValue &Offset, bool &isInc,
5005 SelectionDAG &DAG) {
5006 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5007 return false;
5008
5009 Base = Ptr->getOperand(0);
5010 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5011 int RHSC = (int)RHS->getZExtValue();
5012 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5013 assert(Ptr->getOpcode() == ISD::ADD);
5014 isInc = false;
5015 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5016 return true;
5017 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5018 isInc = Ptr->getOpcode() == ISD::ADD;
5019 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5020 return true;
5021 }
5022 }
5023
5024 return false;
5025}
5026
Evan Chenga8e29892007-01-19 07:51:42 +00005027/// getPreIndexedAddressParts - returns true by value, base pointer and
5028/// offset pointer and addressing mode by reference if the node's address
5029/// can be legally represented as pre-indexed load / store address.
5030bool
Dan Gohman475871a2008-07-27 21:46:04 +00005031ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5032 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005033 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005034 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005035 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005036 return false;
5037
Owen Andersone50ed302009-08-10 22:56:29 +00005038 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005040 bool isSEXTLoad = false;
5041 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5042 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005043 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005044 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5045 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5046 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005047 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005048 } else
5049 return false;
5050
5051 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005052 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005053 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005054 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5055 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005056 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005057 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005058 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005059 if (!isLegal)
5060 return false;
5061
5062 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5063 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005064}
5065
5066/// getPostIndexedAddressParts - returns true by value, base pointer and
5067/// offset pointer and addressing mode by reference if this node can be
5068/// combined with a load / store to form a post-indexed load / store.
5069bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SDValue &Base,
5071 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005072 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005073 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005074 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005075 return false;
5076
Owen Andersone50ed302009-08-10 22:56:29 +00005077 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005079 bool isSEXTLoad = false;
5080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005081 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005082 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005083 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5084 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005085 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005086 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005087 } else
5088 return false;
5089
5090 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005091 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005092 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005093 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005094 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005095 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005096 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5097 isInc, DAG);
5098 if (!isLegal)
5099 return false;
5100
Evan Cheng28dad2a2010-05-18 21:31:17 +00005101 if (Ptr != Base) {
5102 // Swap base ptr and offset to catch more post-index load / store when
5103 // it's legal. In Thumb2 mode, offset must be an immediate.
5104 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5105 !Subtarget->isThumb2())
5106 std::swap(Base, Offset);
5107
5108 // Post-indexed load / store update the base pointer.
5109 if (Ptr != Base)
5110 return false;
5111 }
5112
Evan Chenge88d5ce2009-07-02 07:28:31 +00005113 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5114 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005115}
5116
Dan Gohman475871a2008-07-27 21:46:04 +00005117void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005118 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005119 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005120 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005121 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005122 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005123 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005124 switch (Op.getOpcode()) {
5125 default: break;
5126 case ARMISD::CMOV: {
5127 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005128 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005129 if (KnownZero == 0 && KnownOne == 0) return;
5130
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005131 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005132 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5133 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005134 KnownZero &= KnownZeroRHS;
5135 KnownOne &= KnownOneRHS;
5136 return;
5137 }
5138 }
5139}
5140
5141//===----------------------------------------------------------------------===//
5142// ARM Inline Assembly Support
5143//===----------------------------------------------------------------------===//
5144
5145/// getConstraintType - Given a constraint letter, return the type of
5146/// constraint it is for this target.
5147ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005148ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5149 if (Constraint.size() == 1) {
5150 switch (Constraint[0]) {
5151 default: break;
5152 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005153 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005154 }
Evan Chenga8e29892007-01-19 07:51:42 +00005155 }
Chris Lattner4234f572007-03-25 02:14:49 +00005156 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005157}
5158
Bob Wilson2dc4f542009-03-20 22:42:55 +00005159std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005160ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005161 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005162 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005163 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005164 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005165 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005166 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005167 return std::make_pair(0U, ARM::tGPRRegisterClass);
5168 else
5169 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005170 case 'r':
5171 return std::make_pair(0U, ARM::GPRRegisterClass);
5172 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005174 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005175 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005176 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005177 if (VT.getSizeInBits() == 128)
5178 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005179 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005180 }
5181 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005182 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005183 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005184
Evan Chenga8e29892007-01-19 07:51:42 +00005185 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5186}
5187
5188std::vector<unsigned> ARMTargetLowering::
5189getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005190 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005191 if (Constraint.size() != 1)
5192 return std::vector<unsigned>();
5193
5194 switch (Constraint[0]) { // GCC ARM Constraint Letters
5195 default: break;
5196 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005197 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5198 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5199 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005200 case 'r':
5201 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5202 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5203 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5204 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005205 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005207 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5208 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5209 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5210 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5211 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5212 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5213 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5214 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005215 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005216 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5217 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5218 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5219 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005220 if (VT.getSizeInBits() == 128)
5221 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5222 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005223 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005224 }
5225
5226 return std::vector<unsigned>();
5227}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005228
5229/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5230/// vector. If it is invalid, don't add anything to Ops.
5231void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5232 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005233 std::vector<SDValue>&Ops,
5234 SelectionDAG &DAG) const {
5235 SDValue Result(0, 0);
5236
5237 switch (Constraint) {
5238 default: break;
5239 case 'I': case 'J': case 'K': case 'L':
5240 case 'M': case 'N': case 'O':
5241 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5242 if (!C)
5243 return;
5244
5245 int64_t CVal64 = C->getSExtValue();
5246 int CVal = (int) CVal64;
5247 // None of these constraints allow values larger than 32 bits. Check
5248 // that the value fits in an int.
5249 if (CVal != CVal64)
5250 return;
5251
5252 switch (Constraint) {
5253 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005254 if (Subtarget->isThumb1Only()) {
5255 // This must be a constant between 0 and 255, for ADD
5256 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005257 if (CVal >= 0 && CVal <= 255)
5258 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005259 } else if (Subtarget->isThumb2()) {
5260 // A constant that can be used as an immediate value in a
5261 // data-processing instruction.
5262 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5263 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005264 } else {
5265 // A constant that can be used as an immediate value in a
5266 // data-processing instruction.
5267 if (ARM_AM::getSOImmVal(CVal) != -1)
5268 break;
5269 }
5270 return;
5271
5272 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005273 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005274 // This must be a constant between -255 and -1, for negated ADD
5275 // immediates. This can be used in GCC with an "n" modifier that
5276 // prints the negated value, for use with SUB instructions. It is
5277 // not useful otherwise but is implemented for compatibility.
5278 if (CVal >= -255 && CVal <= -1)
5279 break;
5280 } else {
5281 // This must be a constant between -4095 and 4095. It is not clear
5282 // what this constraint is intended for. Implemented for
5283 // compatibility with GCC.
5284 if (CVal >= -4095 && CVal <= 4095)
5285 break;
5286 }
5287 return;
5288
5289 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005290 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005291 // A 32-bit value where only one byte has a nonzero value. Exclude
5292 // zero to match GCC. This constraint is used by GCC internally for
5293 // constants that can be loaded with a move/shift combination.
5294 // It is not useful otherwise but is implemented for compatibility.
5295 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5296 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005297 } else if (Subtarget->isThumb2()) {
5298 // A constant whose bitwise inverse can be used as an immediate
5299 // value in a data-processing instruction. This can be used in GCC
5300 // with a "B" modifier that prints the inverted value, for use with
5301 // BIC and MVN instructions. It is not useful otherwise but is
5302 // implemented for compatibility.
5303 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5304 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005305 } else {
5306 // A constant whose bitwise inverse can be used as an immediate
5307 // value in a data-processing instruction. This can be used in GCC
5308 // with a "B" modifier that prints the inverted value, for use with
5309 // BIC and MVN instructions. It is not useful otherwise but is
5310 // implemented for compatibility.
5311 if (ARM_AM::getSOImmVal(~CVal) != -1)
5312 break;
5313 }
5314 return;
5315
5316 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005317 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005318 // This must be a constant between -7 and 7,
5319 // for 3-operand ADD/SUB immediate instructions.
5320 if (CVal >= -7 && CVal < 7)
5321 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005322 } else if (Subtarget->isThumb2()) {
5323 // A constant whose negation can be used as an immediate value in a
5324 // data-processing instruction. This can be used in GCC with an "n"
5325 // modifier that prints the negated value, for use with SUB
5326 // instructions. It is not useful otherwise but is implemented for
5327 // compatibility.
5328 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5329 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005330 } else {
5331 // A constant whose negation can be used as an immediate value in a
5332 // data-processing instruction. This can be used in GCC with an "n"
5333 // modifier that prints the negated value, for use with SUB
5334 // instructions. It is not useful otherwise but is implemented for
5335 // compatibility.
5336 if (ARM_AM::getSOImmVal(-CVal) != -1)
5337 break;
5338 }
5339 return;
5340
5341 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005342 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005343 // This must be a multiple of 4 between 0 and 1020, for
5344 // ADD sp + immediate.
5345 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5346 break;
5347 } else {
5348 // A power of two or a constant between 0 and 32. This is used in
5349 // GCC for the shift amount on shifted register operands, but it is
5350 // useful in general for any shift amounts.
5351 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5352 break;
5353 }
5354 return;
5355
5356 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005357 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005358 // This must be a constant between 0 and 31, for shift amounts.
5359 if (CVal >= 0 && CVal <= 31)
5360 break;
5361 }
5362 return;
5363
5364 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005365 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005366 // This must be a multiple of 4 between -508 and 508, for
5367 // ADD/SUB sp = sp + immediate.
5368 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5369 break;
5370 }
5371 return;
5372 }
5373 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5374 break;
5375 }
5376
5377 if (Result.getNode()) {
5378 Ops.push_back(Result);
5379 return;
5380 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005381 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005382}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005383
5384bool
5385ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5386 // The ARM target isn't yet aware of offsets.
5387 return false;
5388}
Evan Cheng39382422009-10-28 01:44:26 +00005389
5390int ARM::getVFPf32Imm(const APFloat &FPImm) {
5391 APInt Imm = FPImm.bitcastToAPInt();
5392 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5393 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5394 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5395
5396 // We can handle 4 bits of mantissa.
5397 // mantissa = (16+UInt(e:f:g:h))/16.
5398 if (Mantissa & 0x7ffff)
5399 return -1;
5400 Mantissa >>= 19;
5401 if ((Mantissa & 0xf) != Mantissa)
5402 return -1;
5403
5404 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5405 if (Exp < -3 || Exp > 4)
5406 return -1;
5407 Exp = ((Exp+3) & 0x7) ^ 4;
5408
5409 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5410}
5411
5412int ARM::getVFPf64Imm(const APFloat &FPImm) {
5413 APInt Imm = FPImm.bitcastToAPInt();
5414 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5415 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5416 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5417
5418 // We can handle 4 bits of mantissa.
5419 // mantissa = (16+UInt(e:f:g:h))/16.
5420 if (Mantissa & 0xffffffffffffLL)
5421 return -1;
5422 Mantissa >>= 48;
5423 if ((Mantissa & 0xf) != Mantissa)
5424 return -1;
5425
5426 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5427 if (Exp < -3 || Exp > 4)
5428 return -1;
5429 Exp = ((Exp+3) & 0x7) ^ 4;
5430
5431 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5432}
5433
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005434bool ARM::isBitFieldInvertedMask(unsigned v) {
5435 if (v == 0xffffffff)
5436 return 0;
5437 // there can be 1's on either or both "outsides", all the "inside"
5438 // bits must be 0's
5439 unsigned int lsb = 0, msb = 31;
5440 while (v & (1 << msb)) --msb;
5441 while (v & (1 << lsb)) ++lsb;
5442 for (unsigned int i = lsb; i <= msb; ++i) {
5443 if (v & (1 << i))
5444 return 0;
5445 }
5446 return 1;
5447}
5448
Evan Cheng39382422009-10-28 01:44:26 +00005449/// isFPImmLegal - Returns true if the target can instruction select the
5450/// specified FP immediate natively. If false, the legalizer will
5451/// materialize the FP immediate as a load from a constant pool.
5452bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5453 if (!Subtarget->hasVFP3())
5454 return false;
5455 if (VT == MVT::f32)
5456 return ARM::getVFPf32Imm(Imm) != -1;
5457 if (VT == MVT::f64)
5458 return ARM::getVFPf64Imm(Imm) != -1;
5459 return false;
5460}