blob: 7e00b4bedd485b2f3683b9ac15ed9f9b156e612e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000057def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Jim Grosbach469bbdb2010-07-16 23:05:05 +000064def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
65 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067// Node definitions.
68def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000069def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
70
Bill Wendlingc69107c2007-11-13 09:19:02 +000071def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000072 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000073def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000079def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
Chris Lattner48be23c2008-01-15 22:02:54 +000086def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000087 [SDNPHasChain, SDNPOptInFlag]>;
88
89def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
90 [SDNPInFlag]>;
91def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
92 [SDNPInFlag]>;
93
94def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
96
97def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
98 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000099def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
100 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng218977b2010-07-13 19:27:42 +0000102def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
103 [SDNPHasChain]>;
104
Evan Chenga8e29892007-01-19 07:51:42 +0000105def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
106 [SDNPOutFlag]>;
107
David Goodwinc0309b42009-06-29 15:33:01 +0000108def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
109 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
112
113def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
114def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
115def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000116
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000117def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000118def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
119 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000120def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
121 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000123def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000124 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000125def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
126 [SDNPHasChain]>;
127def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
128 [SDNPHasChain]>;
129def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000130 [SDNPHasChain]>;
131
Evan Chengf609bb82010-01-19 00:44:15 +0000132def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
133
Dale Johannesen51e28e62010-06-03 21:09:53 +0000134def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
135 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
136
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000137
138def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Instruction Predicate Definitions.
142//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000143def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
144def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000145def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
146def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
147def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000148def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000149def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000151def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000152def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
153def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
154def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000155def HasDivide : Predicate<"Subtarget->hasDivide()">;
156def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000157def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
158def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000159def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000160def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000161def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000162def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000163def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
164def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000166// FIXME: Eventually this will be just "hasV6T2Ops".
167def UseMovt : Predicate<"Subtarget->useMovt()">;
168def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
169
Jim Grosbach26767372010-03-24 22:31:46 +0000170def UseVMLx : Predicate<"Subtarget->useVMLx()">;
171
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000172//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000173// ARM Flag Definitions.
174
175class RegConstraint<string C> {
176 string Constraints = C;
177}
178
179//===----------------------------------------------------------------------===//
180// ARM specific transformation functions and pattern fragments.
181//
182
Evan Chenga8e29892007-01-19 07:51:42 +0000183// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
184// so_imm_neg def below.
185def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000187}]>;
188
189// so_imm_not_XFORM - Return a so_imm value packed into the format described for
190// so_imm_not def below.
191def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000193}]>;
194
195// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
196def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000198 return v == 8 || v == 16 || v == 24;
199}]>;
200
201/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
202def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000203 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000204}]>;
205
206/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
207def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000209}]>;
210
Jim Grosbach64171712010-02-16 21:07:46 +0000211def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 PatLeaf<(imm), [{
213 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
214 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chenga2515702007-03-19 07:09:02 +0000216def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 PatLeaf<(imm), [{
218 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
219 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
221// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
222def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000223 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000224}]>;
225
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000226/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
227/// e.g., 0xf000ffff
228def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000229 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000230 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000231}] > {
232 let PrintMethod = "printBitfieldInvMaskImmOperand";
233}
234
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235/// Split a 32-bit immediate into two 16 bit parts.
236def lo16 : SDNodeXForm<imm, [{
237 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
238 MVT::i32);
239}]>;
240
241def hi16 : SDNodeXForm<imm, [{
242 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
243}]>;
244
245def lo16AllZero : PatLeaf<(i32 imm), [{
246 // Returns true if all low 16-bits are 0.
247 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000248}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249
Jim Grosbach64171712010-02-16 21:07:46 +0000250/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251/// [0.65535].
252def imm0_65535 : PatLeaf<(i32 imm), [{
253 return (uint32_t)N->getZExtValue() < 65536;
254}]>;
255
Evan Cheng37f25d92008-08-28 23:39:26 +0000256class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
257class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Jim Grosbach0a145f32010-02-16 20:17:57 +0000259/// adde and sube predicates - True based on whether the carry flag output
260/// will be needed or not.
261def adde_dead_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
263 [{return !N->hasAnyUseOfValue(1);}]>;
264def sube_dead_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
266 [{return !N->hasAnyUseOfValue(1);}]>;
267def adde_live_carry :
268 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
269 [{return N->hasAnyUseOfValue(1);}]>;
270def sube_live_carry :
271 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
272 [{return N->hasAnyUseOfValue(1);}]>;
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274//===----------------------------------------------------------------------===//
275// Operand Definitions.
276//
277
278// Branch target.
279def brtarget : Operand<OtherVT>;
280
Evan Chenga8e29892007-01-19 07:51:42 +0000281// A list of registers separated by comma. Used by load/store multiple.
282def reglist : Operand<i32> {
283 let PrintMethod = "printRegisterList";
284}
285
286// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
287def cpinst_operand : Operand<i32> {
288 let PrintMethod = "printCPInstOperand";
289}
290
291def jtblock_operand : Operand<i32> {
292 let PrintMethod = "printJTBlockOperand";
293}
Evan Cheng66ac5312009-07-25 00:33:29 +0000294def jt2block_operand : Operand<i32> {
295 let PrintMethod = "printJT2BlockOperand";
296}
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298// Local PC labels.
299def pclabel : Operand<i32> {
300 let PrintMethod = "printPCLabel";
301}
302
303// shifter_operand operands: so_reg and so_imm.
304def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000305 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000306 [shl,srl,sra,rotr]> {
307 let PrintMethod = "printSORegOperand";
308 let MIOperandInfo = (ops GPR, GPR, i32imm);
309}
310
311// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
312// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
313// represented in the imm field in the same 12-bit form that they are encoded
314// into so_imm instructions: the 8-bit immediate is the least significant bits
315// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
316def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000317 PatLeaf<(imm), [{
318 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
319 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000320 let PrintMethod = "printSOImmOperand";
321}
322
Evan Chengc70d1842007-03-20 08:11:30 +0000323// Break so_imm's up into two pieces. This handles immediates with up to 16
324// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
325// get the first/second pieces.
326def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000327 PatLeaf<(imm), [{
328 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
329 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000330 let PrintMethod = "printSOImm2PartOperand";
331}
332
333def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000334 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000336}]>;
337
338def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000341}]>;
342
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000343def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
344 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
345 }]> {
346 let PrintMethod = "printSOImm2PartOperand";
347}
348
349def so_neg_imm2part_1 : SDNodeXForm<imm, [{
350 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
351 return CurDAG->getTargetConstant(V, MVT::i32);
352}]>;
353
354def so_neg_imm2part_2 : SDNodeXForm<imm, [{
355 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
356 return CurDAG->getTargetConstant(V, MVT::i32);
357}]>;
358
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000359/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
360def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
361 return (int32_t)N->getZExtValue() < 32;
362}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364// Define ARM specific addressing modes.
365
366// addrmode2 := reg +/- reg shop imm
367// addrmode2 := reg +/- imm12
368//
369def addrmode2 : Operand<i32>,
370 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
371 let PrintMethod = "printAddrMode2Operand";
372 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
373}
374
375def am2offset : Operand<i32>,
376 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
377 let PrintMethod = "printAddrMode2OffsetOperand";
378 let MIOperandInfo = (ops GPR, i32imm);
379}
380
381// addrmode3 := reg +/- reg
382// addrmode3 := reg +/- imm8
383//
384def addrmode3 : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
386 let PrintMethod = "printAddrMode3Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390def am3offset : Operand<i32>,
391 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
392 let PrintMethod = "printAddrMode3OffsetOperand";
393 let MIOperandInfo = (ops GPR, i32imm);
394}
395
396// addrmode4 := reg, <mode|W>
397//
398def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000399 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000401 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000402}
403
404// addrmode5 := reg +/- imm8*4
405//
406def addrmode5 : Operand<i32>,
407 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
408 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000409 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000410}
411
Bob Wilson8b024a52009-07-01 23:16:05 +0000412// addrmode6 := reg with optional writeback
413//
414def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000415 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000416 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000417 let MIOperandInfo = (ops GPR:$addr, i32imm);
418}
419
420def am6offset : Operand<i32> {
421 let PrintMethod = "printAddrMode6OffsetOperand";
422 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000423}
424
Evan Chenga8e29892007-01-19 07:51:42 +0000425// addrmodepc := pc + reg
426//
427def addrmodepc : Operand<i32>,
428 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
429 let PrintMethod = "printAddrModePCOperand";
430 let MIOperandInfo = (ops GPR, i32imm);
431}
432
Bob Wilson4f38b382009-08-21 21:58:55 +0000433def nohash_imm : Operand<i32> {
434 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000435}
436
Evan Chenga8e29892007-01-19 07:51:42 +0000437//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000438
Evan Cheng37f25d92008-08-28 23:39:26 +0000439include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000440
441//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000442// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000443//
444
Evan Cheng3924f782008-08-29 07:36:24 +0000445/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000446/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000447multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
448 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000449 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000450 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
452 let Inst{25} = 1;
453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000455 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000457 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 let isCommutable = Commutable;
460 }
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000462 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
464 let Inst{25} = 0;
465 }
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
Evan Cheng1e249e32009-06-25 20:59:23 +0000468/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000469/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000470let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000471multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
472 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000473 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000474 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000475 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000476 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 let Inst{25} = 1;
478 }
Evan Chengedda31c2008-11-05 18:35:52 +0000479 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000480 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
482 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000483 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000484 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000485 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 }
Evan Chengedda31c2008-11-05 18:35:52 +0000487 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000488 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 0;
492 }
Evan Cheng071a2792007-09-11 19:55:27 +0000493}
Evan Chengc85e8322007-07-05 07:13:32 +0000494}
495
496/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000497/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000498/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000499let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000500multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
501 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000503 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000505 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 let Inst{25} = 1;
507 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000508 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000509 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000510 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000511 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000512 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 let isCommutable = Commutable;
515 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000516 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000517 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000519 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Inst{25} = 0;
521 }
Evan Cheng071a2792007-09-11 19:55:27 +0000522}
Evan Chenga8e29892007-01-19 07:51:42 +0000523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
526/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000527/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
528multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000529 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000530 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000531 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000532 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000533 let Inst{11-10} = 0b00;
534 let Inst{19-16} = 0b1111;
535 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000536 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000537 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000538 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000539 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000540 let Inst{19-16} = 0b1111;
541 }
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Johnny Chen2ec5e492010-02-22 21:50:40 +0000544multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
545 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
546 IIC_iUNAr, opc, "\t$dst, $src",
547 [/* For disassembly only; pattern left blank */]>,
548 Requires<[IsARM, HasV6]> {
549 let Inst{11-10} = 0b00;
550 let Inst{19-16} = 0b1111;
551 }
552 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
553 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
554 [/* For disassembly only; pattern left blank */]>,
555 Requires<[IsARM, HasV6]> {
556 let Inst{19-16} = 0b1111;
557 }
558}
559
Evan Chenga8e29892007-01-19 07:51:42 +0000560/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
561/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000562multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
563 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000564 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000565 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000566 Requires<[IsARM, HasV6]> {
567 let Inst{11-10} = 0b00;
568 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000569 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
570 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000571 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000572 [(set GPR:$dst, (opnode GPR:$LHS,
573 (rotr GPR:$RHS, rot_imm:$rot)))]>,
574 Requires<[IsARM, HasV6]>;
575}
576
Johnny Chen2ec5e492010-02-22 21:50:40 +0000577// For disassembly only.
578multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
579 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
580 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
581 [/* For disassembly only; pattern left blank */]>,
582 Requires<[IsARM, HasV6]> {
583 let Inst{11-10} = 0b00;
584 }
585 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
586 i32imm:$rot),
587 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
588 [/* For disassembly only; pattern left blank */]>,
589 Requires<[IsARM, HasV6]>;
590}
591
Evan Cheng62674222009-06-25 23:34:10 +0000592/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
593let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000594multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
595 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000596 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000597 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000598 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000599 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 1;
601 }
Evan Cheng62674222009-06-25 23:34:10 +0000602 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000604 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000605 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000606 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000607 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000608 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000609 }
Evan Cheng62674222009-06-25 23:34:10 +0000610 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000611 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000612 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000613 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
615 }
Jim Grosbache5165492009-11-09 00:11:35 +0000616}
617// Carry setting variants
618let Defs = [CPSR] in {
619multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
620 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000621 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000622 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000623 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000624 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000625 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000627 }
Evan Cheng62674222009-06-25 23:34:10 +0000628 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000629 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000630 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000631 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000632 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000633 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000634 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000635 }
Evan Cheng62674222009-06-25 23:34:10 +0000636 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000637 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000638 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000639 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000640 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Evan Cheng071a2792007-09-11 19:55:27 +0000643}
Evan Chengc85e8322007-07-05 07:13:32 +0000644}
Jim Grosbache5165492009-11-09 00:11:35 +0000645}
Evan Chengc85e8322007-07-05 07:13:32 +0000646
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000647//===----------------------------------------------------------------------===//
648// Instructions
649//===----------------------------------------------------------------------===//
650
Evan Chenga8e29892007-01-19 07:51:42 +0000651//===----------------------------------------------------------------------===//
652// Miscellaneous Instructions.
653//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000654
Evan Chenga8e29892007-01-19 07:51:42 +0000655/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
656/// the function. The first operand is the ID# for this instruction, the second
657/// is the index into the MachineConstantPool that this is, the third is the
658/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000659let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000660def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000661PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000663 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000664
Jim Grosbach4642ad32010-02-22 23:10:38 +0000665// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
666// from removing one half of the matched pairs. That breaks PEI, which assumes
667// these will always be in pairs, and asserts if it finds otherwise. Better way?
668let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000669def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000670PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000671 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000672 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000673
Jim Grosbach64171712010-02-16 21:07:46 +0000674def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000675PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000676 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000677 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000678}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000679
Johnny Chenf4d81052010-02-12 22:53:19 +0000680def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000681 [/* For disassembly only; pattern left blank */]>,
682 Requires<[IsARM, HasV6T2]> {
683 let Inst{27-16} = 0b001100100000;
684 let Inst{7-0} = 0b00000000;
685}
686
Johnny Chenf4d81052010-02-12 22:53:19 +0000687def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM, HasV6T2]> {
690 let Inst{27-16} = 0b001100100000;
691 let Inst{7-0} = 0b00000001;
692}
693
694def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
695 [/* For disassembly only; pattern left blank */]>,
696 Requires<[IsARM, HasV6T2]> {
697 let Inst{27-16} = 0b001100100000;
698 let Inst{7-0} = 0b00000010;
699}
700
701def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6T2]> {
704 let Inst{27-16} = 0b001100100000;
705 let Inst{7-0} = 0b00000011;
706}
707
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
709 "\t$dst, $a, $b",
710 [/* For disassembly only; pattern left blank */]>,
711 Requires<[IsARM, HasV6]> {
712 let Inst{27-20} = 0b01101000;
713 let Inst{7-4} = 0b1011;
714}
715
Johnny Chenf4d81052010-02-12 22:53:19 +0000716def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM, HasV6T2]> {
719 let Inst{27-16} = 0b001100100000;
720 let Inst{7-0} = 0b00000100;
721}
722
Johnny Chenc6f7b272010-02-11 18:12:29 +0000723// The i32imm operand $val can be used by a debugger to store more information
724// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000725def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000726 [/* For disassembly only; pattern left blank */]>,
727 Requires<[IsARM]> {
728 let Inst{27-20} = 0b00010010;
729 let Inst{7-4} = 0b0111;
730}
731
Johnny Chenb98e1602010-02-12 18:55:33 +0000732// Change Processor State is a system instruction -- for disassembly only.
733// The singleton $opt operand contains the following information:
734// opt{4-0} = mode from Inst{4-0}
735// opt{5} = changemode from Inst{17}
736// opt{8-6} = AIF from Inst{8-6}
737// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000738def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000739 [/* For disassembly only; pattern left blank */]>,
740 Requires<[IsARM]> {
741 let Inst{31-28} = 0b1111;
742 let Inst{27-20} = 0b00010000;
743 let Inst{16} = 0;
744 let Inst{5} = 0;
745}
746
Johnny Chenb92a23f2010-02-21 04:42:01 +0000747// Preload signals the memory system of possible future data/instruction access.
748// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000749//
750// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
751// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000752multiclass APreLoad<bit data, bit read, string opc> {
753
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000754 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000755 !strconcat(opc, "\t[$base, $imm]"), []> {
756 let Inst{31-26} = 0b111101;
757 let Inst{25} = 0; // 0 for immediate form
758 let Inst{24} = data;
759 let Inst{22} = read;
760 let Inst{21-20} = 0b01;
761 }
762
763 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
764 !strconcat(opc, "\t$addr"), []> {
765 let Inst{31-26} = 0b111101;
766 let Inst{25} = 1; // 1 for register form
767 let Inst{24} = data;
768 let Inst{22} = read;
769 let Inst{21-20} = 0b01;
770 let Inst{4} = 0;
771 }
772}
773
774defm PLD : APreLoad<1, 1, "pld">;
775defm PLDW : APreLoad<1, 0, "pldw">;
776defm PLI : APreLoad<0, 1, "pli">;
777
Johnny Chena1e76212010-02-13 02:51:09 +0000778def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
779 [/* For disassembly only; pattern left blank */]>,
780 Requires<[IsARM]> {
781 let Inst{31-28} = 0b1111;
782 let Inst{27-20} = 0b00010000;
783 let Inst{16} = 1;
784 let Inst{9} = 1;
785 let Inst{7-4} = 0b0000;
786}
787
788def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
789 [/* For disassembly only; pattern left blank */]>,
790 Requires<[IsARM]> {
791 let Inst{31-28} = 0b1111;
792 let Inst{27-20} = 0b00010000;
793 let Inst{16} = 1;
794 let Inst{9} = 0;
795 let Inst{7-4} = 0b0000;
796}
797
Johnny Chenf4d81052010-02-12 22:53:19 +0000798def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000799 [/* For disassembly only; pattern left blank */]>,
800 Requires<[IsARM, HasV7]> {
801 let Inst{27-16} = 0b001100100000;
802 let Inst{7-4} = 0b1111;
803}
804
Johnny Chenba6e0332010-02-11 17:14:31 +0000805// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000806// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
807// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000808let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000809def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000810 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000811 Requires<[IsARM]> {
812 let Inst{27-25} = 0b011;
813 let Inst{24-20} = 0b11111;
814 let Inst{7-5} = 0b111;
815 let Inst{4} = 0b1;
816}
817
Evan Cheng12c3a532008-11-06 17:48:05 +0000818// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000819let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000820def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000821 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000822 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000823
Evan Cheng325474e2008-01-07 23:56:57 +0000824let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000827 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000834 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000835 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000838 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000839 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000842 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000843 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
844}
Chris Lattner13c63102008-01-06 05:55:01 +0000845let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000846def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000847 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000848 [(store GPR:$src, addrmodepc:$addr)]>;
849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000851 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000852 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
853
Evan Chengd87293c2008-11-06 08:47:38 +0000854def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000855 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000856 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
857}
Evan Cheng12c3a532008-11-06 17:48:05 +0000858} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000859
Evan Chenge07715c2009-06-23 05:25:29 +0000860
861// LEApcrel - Load a pc-relative address into a register without offending the
862// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000863let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000864let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000866 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000867 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000868
Jim Grosbacha967d112010-06-21 21:27:27 +0000869} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000870def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000871 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000872 Pseudo, IIC_iALUi,
873 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000874 let Inst{25} = 1;
875}
Evan Chenge07715c2009-06-23 05:25:29 +0000876
Evan Chenga8e29892007-01-19 07:51:42 +0000877//===----------------------------------------------------------------------===//
878// Control Flow Instructions.
879//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000880
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000881let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
882 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000883 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000884 "bx", "\tlr", [(ARMretflag)]>,
885 Requires<[IsARM, HasV4T]> {
886 let Inst{3-0} = 0b1110;
887 let Inst{7-4} = 0b0001;
888 let Inst{19-8} = 0b111111111111;
889 let Inst{27-20} = 0b00010010;
890 }
891
892 // ARMV4 only
893 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
894 "mov", "\tpc, lr", [(ARMretflag)]>,
895 Requires<[IsARM, NoV4T]> {
896 let Inst{11-0} = 0b000000001110;
897 let Inst{15-12} = 0b1111;
898 let Inst{19-16} = 0b0000;
899 let Inst{27-20} = 0b00011010;
900 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000901}
Rafael Espindola27185192006-09-29 21:20:16 +0000902
Bob Wilson04ea6e52009-10-28 00:37:03 +0000903// Indirect branches
904let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000905 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000906 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000907 [(brind GPR:$dst)]>,
908 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000909 let Inst{7-4} = 0b0001;
910 let Inst{19-8} = 0b111111111111;
911 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000912 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000913 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000914
915 // ARMV4 only
916 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
917 [(brind GPR:$dst)]>,
918 Requires<[IsARM, NoV4T]> {
919 let Inst{11-4} = 0b00000000;
920 let Inst{15-12} = 0b1111;
921 let Inst{19-16} = 0b0000;
922 let Inst{27-20} = 0b00011010;
923 let Inst{31-28} = 0b1110;
924 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000925}
926
Evan Chenga8e29892007-01-19 07:51:42 +0000927// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000928// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000929let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
930 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000931 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
932 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000933 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000934 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000935 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000936
Bob Wilson54fc1242009-06-22 21:01:46 +0000937// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000938let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000939 Defs = [R0, R1, R2, R3, R12, LR,
940 D0, D1, D2, D3, D4, D5, D6, D7,
941 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000942 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000943 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000944 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000945 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000946 Requires<[IsARM, IsNotDarwin]> {
947 let Inst{31-28} = 0b1110;
948 }
Evan Cheng277f0742007-06-19 21:05:09 +0000949
Evan Cheng12c3a532008-11-06 17:48:05 +0000950 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000951 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000952 [(ARMcall_pred tglobaladdr:$func)]>,
953 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000954
Evan Chenga8e29892007-01-19 07:51:42 +0000955 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000956 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000958 [(ARMcall GPR:$func)]>,
959 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000960 let Inst{7-4} = 0b0011;
961 let Inst{19-8} = 0b111111111111;
962 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000963 }
964
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000965 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000966 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
967 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000968 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000969 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000970 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000971 let Inst{7-4} = 0b0001;
972 let Inst{19-8} = 0b111111111111;
973 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000974 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000975
976 // ARMv4
977 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
978 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
979 [(ARMcall_nolink tGPR:$func)]>,
980 Requires<[IsARM, NoV4T, IsNotDarwin]> {
981 let Inst{11-4} = 0b00000000;
982 let Inst{15-12} = 0b1111;
983 let Inst{19-16} = 0b0000;
984 let Inst{27-20} = 0b00011010;
985 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000986}
987
988// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000989let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000990 Defs = [R0, R1, R2, R3, R9, R12, LR,
991 D0, D1, D2, D3, D4, D5, D6, D7,
992 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000993 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000994 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000995 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000996 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
997 let Inst{31-28} = 0b1110;
998 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000999
1000 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001002 [(ARMcall_pred tglobaladdr:$func)]>,
1003 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001004
1005 // ARMv5T and above
1006 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001007 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001008 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1009 let Inst{7-4} = 0b0011;
1010 let Inst{19-8} = 0b111111111111;
1011 let Inst{27-20} = 0b00010010;
1012 }
1013
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001014 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001015 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1016 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001017 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001018 [(ARMcall_nolink tGPR:$func)]>,
1019 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001020 let Inst{7-4} = 0b0001;
1021 let Inst{19-8} = 0b111111111111;
1022 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001023 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001024
1025 // ARMv4
1026 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1027 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1028 [(ARMcall_nolink tGPR:$func)]>,
1029 Requires<[IsARM, NoV4T, IsDarwin]> {
1030 let Inst{11-4} = 0b00000000;
1031 let Inst{15-12} = 0b1111;
1032 let Inst{19-16} = 0b0000;
1033 let Inst{27-20} = 0b00011010;
1034 }
Rafael Espindola35574632006-07-18 17:00:30 +00001035}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001036
Dale Johannesen51e28e62010-06-03 21:09:53 +00001037// Tail calls.
1038
1039let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1040 // Darwin versions.
1041 let Defs = [R0, R1, R2, R3, R9, R12,
1042 D0, D1, D2, D3, D4, D5, D6, D7,
1043 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1044 D27, D28, D29, D30, D31, PC],
1045 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001046 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1047 Pseudo, IIC_Br,
1048 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001049
Evan Cheng6523d2f2010-06-19 00:11:54 +00001050 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1051 Pseudo, IIC_Br,
1052 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001053
Evan Cheng6523d2f2010-06-19 00:11:54 +00001054 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001055 IIC_Br, "b\t$dst @ TAILCALL",
1056 []>, Requires<[IsDarwin]>;
1057
1058 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001059 IIC_Br, "b.w\t$dst @ TAILCALL",
1060 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001061
Evan Cheng6523d2f2010-06-19 00:11:54 +00001062 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1063 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1064 []>, Requires<[IsDarwin]> {
1065 let Inst{7-4} = 0b0001;
1066 let Inst{19-8} = 0b111111111111;
1067 let Inst{27-20} = 0b00010010;
1068 let Inst{31-28} = 0b1110;
1069 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001070 }
1071
1072 // Non-Darwin versions (the difference is R9).
1073 let Defs = [R0, R1, R2, R3, R12,
1074 D0, D1, D2, D3, D4, D5, D6, D7,
1075 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1076 D27, D28, D29, D30, D31, PC],
1077 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001078 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1079 Pseudo, IIC_Br,
1080 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001081
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001082 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001083 Pseudo, IIC_Br,
1084 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001085
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1087 IIC_Br, "b\t$dst @ TAILCALL",
1088 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001089
Evan Cheng6523d2f2010-06-19 00:11:54 +00001090 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1091 IIC_Br, "b.w\t$dst @ TAILCALL",
1092 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001093
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001094 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001095 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1096 []>, Requires<[IsNotDarwin]> {
1097 let Inst{7-4} = 0b0001;
1098 let Inst{19-8} = 0b111111111111;
1099 let Inst{27-20} = 0b00010010;
1100 let Inst{31-28} = 0b1110;
1101 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001102 }
1103}
1104
David Goodwin1a8f36e2009-08-12 18:31:53 +00001105let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001106 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001107 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001108 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001109 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001110 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001111
Owen Anderson20ab2902007-11-12 07:39:39 +00001112 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001113 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001114 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001115 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001116 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001117 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001118 let Inst{20} = 0; // S Bit
1119 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001120 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001121 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001122 def BR_JTm : JTI<(outs),
1123 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001124 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1126 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001127 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 let Inst{20} = 1; // L bit
1129 let Inst{21} = 0; // W bit
1130 let Inst{22} = 0; // B bit
1131 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001132 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001133 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001134 def BR_JTadd : JTI<(outs),
1135 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001136 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001137 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1138 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001139 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 let Inst{20} = 0; // S bit
1141 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001142 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 }
1144 } // isNotDuplicable = 1, isIndirectBranch = 1
1145 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001146
Evan Chengc85e8322007-07-05 07:13:32 +00001147 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001148 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001149 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001150 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001151 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001152}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001153
Johnny Chena1e76212010-02-13 02:51:09 +00001154// Branch and Exchange Jazelle -- for disassembly only
1155def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1156 [/* For disassembly only; pattern left blank */]> {
1157 let Inst{23-20} = 0b0010;
1158 //let Inst{19-8} = 0xfff;
1159 let Inst{7-4} = 0b0010;
1160}
1161
Johnny Chen0296f3e2010-02-16 21:59:54 +00001162// Secure Monitor Call is a system instruction -- for disassembly only
1163def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1164 [/* For disassembly only; pattern left blank */]> {
1165 let Inst{23-20} = 0b0110;
1166 let Inst{7-4} = 0b0111;
1167}
1168
Johnny Chen64dfb782010-02-16 20:04:27 +00001169// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001170let isCall = 1 in {
1171def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1172 [/* For disassembly only; pattern left blank */]>;
1173}
1174
Johnny Chenfb566792010-02-17 21:39:10 +00001175// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001176def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1177 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001178 [/* For disassembly only; pattern left blank */]> {
1179 let Inst{31-28} = 0b1111;
1180 let Inst{22-20} = 0b110; // W = 1
1181}
1182
1183def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1184 NoItinerary, "srs${addr:submode}\tsp, $mode",
1185 [/* For disassembly only; pattern left blank */]> {
1186 let Inst{31-28} = 0b1111;
1187 let Inst{22-20} = 0b100; // W = 0
1188}
1189
Johnny Chenfb566792010-02-17 21:39:10 +00001190// Return From Exception is a system instruction -- for disassembly only
1191def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1192 NoItinerary, "rfe${addr:submode}\t$base!",
1193 [/* For disassembly only; pattern left blank */]> {
1194 let Inst{31-28} = 0b1111;
1195 let Inst{22-20} = 0b011; // W = 1
1196}
1197
1198def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1199 NoItinerary, "rfe${addr:submode}\t$base",
1200 [/* For disassembly only; pattern left blank */]> {
1201 let Inst{31-28} = 0b1111;
1202 let Inst{22-20} = 0b001; // W = 0
1203}
1204
Evan Chenga8e29892007-01-19 07:51:42 +00001205//===----------------------------------------------------------------------===//
1206// Load / store Instructions.
1207//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001208
Evan Chenga8e29892007-01-19 07:51:42 +00001209// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001210let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001211def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001212 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001213 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001214
Evan Chengfa775d02007-03-19 07:20:03 +00001215// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001216let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1217 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001218def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001219 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001220
Evan Chenga8e29892007-01-19 07:51:42 +00001221// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001222def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001223 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001224 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001225
Jim Grosbach64171712010-02-16 21:07:46 +00001226def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001227 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001228 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001229
Evan Chenga8e29892007-01-19 07:51:42 +00001230// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001231def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001232 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001233 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001234
David Goodwin5d598aa2009-08-19 18:00:44 +00001235def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001236 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001237 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001238
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001239let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001241def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001242 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001243 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001246def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001247 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001249
Evan Chengd87293c2008-11-06 08:47:38 +00001250def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001251 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001252 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001253
Evan Chengd87293c2008-11-06 08:47:38 +00001254def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001255 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001256 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001257
Evan Chengd87293c2008-11-06 08:47:38 +00001258def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001260 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001261
Evan Chengd87293c2008-11-06 08:47:38 +00001262def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001264 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001265
Evan Chengd87293c2008-11-06 08:47:38 +00001266def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001268 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001269
Evan Chengd87293c2008-11-06 08:47:38 +00001270def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001271 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001272 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001273
Evan Chengd87293c2008-11-06 08:47:38 +00001274def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001276 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Evan Chengd87293c2008-11-06 08:47:38 +00001278def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001281
Evan Chengd87293c2008-11-06 08:47:38 +00001282def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001283 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001284 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001285
1286// For disassembly only
1287def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1288 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1289 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1290 Requires<[IsARM, HasV5TE]>;
1291
1292// For disassembly only
1293def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1294 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1295 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1296 Requires<[IsARM, HasV5TE]>;
1297
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001298} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Johnny Chenadb561d2010-02-18 03:27:42 +00001300// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001301
1302def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1303 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1304 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1305 let Inst{21} = 1; // overwrite
1306}
1307
1308def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001309 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1310 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1311 let Inst{21} = 1; // overwrite
1312}
1313
1314def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001315 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001316 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1317 let Inst{21} = 1; // overwrite
1318}
1319
1320def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1321 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1322 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1323 let Inst{21} = 1; // overwrite
1324}
1325
1326def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1327 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1328 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001329 let Inst{21} = 1; // overwrite
1330}
1331
Evan Chenga8e29892007-01-19 07:51:42 +00001332// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001333def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001334 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001335 [(store GPR:$src, addrmode2:$addr)]>;
1336
1337// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001338def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1339 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001340 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1341
David Goodwin5d598aa2009-08-19 18:00:44 +00001342def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001343 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001344 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1345
1346// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001347let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001348def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001349 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001350 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001351
1352// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001353def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001354 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001355 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001356 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001357 [(set GPR:$base_wb,
1358 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1359
Evan Chengd87293c2008-11-06 08:47:38 +00001360def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001361 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001362 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001363 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001364 [(set GPR:$base_wb,
1365 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1366
Evan Chengd87293c2008-11-06 08:47:38 +00001367def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001368 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001369 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001370 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001371 [(set GPR:$base_wb,
1372 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1373
Evan Chengd87293c2008-11-06 08:47:38 +00001374def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001375 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001376 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001377 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001378 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1379 GPR:$base, am3offset:$offset))]>;
1380
Evan Chengd87293c2008-11-06 08:47:38 +00001381def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001382 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001383 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001384 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001385 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1386 GPR:$base, am2offset:$offset))]>;
1387
Evan Chengd87293c2008-11-06 08:47:38 +00001388def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001389 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001390 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001391 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001392 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1393 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001394
Johnny Chen39a4bb32010-02-18 22:31:18 +00001395// For disassembly only
1396def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1397 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1398 StMiscFrm, IIC_iStoreru,
1399 "strd", "\t$src1, $src2, [$base, $offset]!",
1400 "$base = $base_wb", []>;
1401
1402// For disassembly only
1403def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1404 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1405 StMiscFrm, IIC_iStoreru,
1406 "strd", "\t$src1, $src2, [$base], $offset",
1407 "$base = $base_wb", []>;
1408
Johnny Chenad4df4c2010-03-01 19:22:00 +00001409// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001410
1411def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001412 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001413 StFrm, IIC_iStoreru,
1414 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1415 [/* For disassembly only; pattern left blank */]> {
1416 let Inst{21} = 1; // overwrite
1417}
1418
1419def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001420 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001421 StFrm, IIC_iStoreru,
1422 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1423 [/* For disassembly only; pattern left blank */]> {
1424 let Inst{21} = 1; // overwrite
1425}
1426
Johnny Chenad4df4c2010-03-01 19:22:00 +00001427def STRHT: AI3sthpo<(outs GPR:$base_wb),
1428 (ins GPR:$src, GPR:$base,am3offset:$offset),
1429 StMiscFrm, IIC_iStoreru,
1430 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1431 [/* For disassembly only; pattern left blank */]> {
1432 let Inst{21} = 1; // overwrite
1433}
1434
Evan Chenga8e29892007-01-19 07:51:42 +00001435//===----------------------------------------------------------------------===//
1436// Load / store multiple Instructions.
1437//
1438
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001439let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001440def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001441 reglist:$dsts, variable_ops),
1442 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001443 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001444
Bob Wilson815baeb2010-03-13 01:08:20 +00001445def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1446 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001447 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001448 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001449 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001450} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001451
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001452let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001453def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001454 reglist:$srcs, variable_ops),
1455 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001456 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1457
1458def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1459 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001460 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001461 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001462 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001463} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001464
1465//===----------------------------------------------------------------------===//
1466// Move Instructions.
1467//
1468
Evan Chengcd799b92009-06-12 20:46:18 +00001469let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001470def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001471 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001472 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001473 let Inst{25} = 0;
1474}
1475
Dale Johannesen38d5f042010-06-15 22:24:08 +00001476// A version for the smaller set of tail call registers.
1477let neverHasSideEffects = 1 in
1478def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1479 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1480 let Inst{11-4} = 0b00000000;
1481 let Inst{25} = 0;
1482}
1483
Jim Grosbach64171712010-02-16 21:07:46 +00001484def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001485 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001487 let Inst{25} = 0;
1488}
Evan Chenga2515702007-03-19 07:09:02 +00001489
Evan Chengb3379fb2009-02-05 08:42:55 +00001490let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001491def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001493 let Inst{25} = 1;
1494}
1495
1496let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001497def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001498 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001499 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001500 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001501 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001502 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001503 let Inst{25} = 1;
1504}
1505
Evan Cheng5adb66a2009-09-28 09:14:39 +00001506let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001507def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1508 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001509 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001511 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001512 lo16AllZero:$imm))]>, UnaryDP,
1513 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001514 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001515 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001516}
Evan Cheng13ab0202007-07-10 18:08:01 +00001517
Evan Cheng20956592009-10-21 08:15:52 +00001518def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1519 Requires<[IsARM, HasV6T2]>;
1520
David Goodwinca01a8d2009-09-01 18:32:09 +00001521let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001522def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001523 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001524 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001525
1526// These aren't really mov instructions, but we have to define them this way
1527// due to flag operands.
1528
Evan Cheng071a2792007-09-11 19:55:27 +00001529let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001530def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001532 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001533def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001535 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001536}
Evan Chenga8e29892007-01-19 07:51:42 +00001537
Evan Chenga8e29892007-01-19 07:51:42 +00001538//===----------------------------------------------------------------------===//
1539// Extend Instructions.
1540//
1541
1542// Sign extenders
1543
Evan Cheng97f48c32008-11-06 22:15:19 +00001544defm SXTB : AI_unary_rrot<0b01101010,
1545 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1546defm SXTH : AI_unary_rrot<0b01101011,
1547 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001548
Evan Cheng97f48c32008-11-06 22:15:19 +00001549defm SXTAB : AI_bin_rrot<0b01101010,
1550 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1551defm SXTAH : AI_bin_rrot<0b01101011,
1552 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001553
Johnny Chen2ec5e492010-02-22 21:50:40 +00001554// For disassembly only
1555defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1556
1557// For disassembly only
1558defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001559
1560// Zero extenders
1561
1562let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001563defm UXTB : AI_unary_rrot<0b01101110,
1564 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1565defm UXTH : AI_unary_rrot<0b01101111,
1566 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1567defm UXTB16 : AI_unary_rrot<0b01101100,
1568 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001569
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001570def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001571 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001572def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001573 (UXTB16r_rot GPR:$Src, 8)>;
1574
Evan Cheng97f48c32008-11-06 22:15:19 +00001575defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001576 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001577defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001578 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001579}
1580
Evan Chenga8e29892007-01-19 07:51:42 +00001581// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001582// For disassembly only
1583defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001584
Evan Chenga8e29892007-01-19 07:51:42 +00001585
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001586def SBFX : I<(outs GPR:$dst),
1587 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1588 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001589 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001590 Requires<[IsARM, HasV6T2]> {
1591 let Inst{27-21} = 0b0111101;
1592 let Inst{6-4} = 0b101;
1593}
1594
1595def UBFX : I<(outs GPR:$dst),
1596 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1597 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001598 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001599 Requires<[IsARM, HasV6T2]> {
1600 let Inst{27-21} = 0b0111111;
1601 let Inst{6-4} = 0b101;
1602}
1603
Evan Chenga8e29892007-01-19 07:51:42 +00001604//===----------------------------------------------------------------------===//
1605// Arithmetic Instructions.
1606//
1607
Jim Grosbach26421962008-10-14 20:36:24 +00001608defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001609 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001610defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001611 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001612
Evan Chengc85e8322007-07-05 07:13:32 +00001613// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001614defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1615 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1616defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001617 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001618
Evan Cheng62674222009-06-25 23:34:10 +00001619defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001620 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001621defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001622 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001623defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001624 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001625defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001626 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001627
Evan Chengc85e8322007-07-05 07:13:32 +00001628// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001629def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001630 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001631 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1632 let Inst{25} = 1;
1633}
Evan Cheng13ab0202007-07-10 18:08:01 +00001634
Evan Chengedda31c2008-11-05 18:35:52 +00001635def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001636 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001637 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001638 let Inst{25} = 0;
1639}
Evan Chengc85e8322007-07-05 07:13:32 +00001640
1641// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001642let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001643def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001644 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001645 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001646 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001647 let Inst{25} = 1;
1648}
Evan Chengedda31c2008-11-05 18:35:52 +00001649def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001650 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001651 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001652 let Inst{20} = 1;
1653 let Inst{25} = 0;
1654}
Evan Cheng071a2792007-09-11 19:55:27 +00001655}
Evan Chengc85e8322007-07-05 07:13:32 +00001656
Evan Cheng62674222009-06-25 23:34:10 +00001657let Uses = [CPSR] in {
1658def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001659 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001660 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1661 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001662 let Inst{25} = 1;
1663}
Evan Cheng62674222009-06-25 23:34:10 +00001664def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001665 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001666 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1667 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001668 let Inst{25} = 0;
1669}
Evan Cheng62674222009-06-25 23:34:10 +00001670}
1671
1672// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001673let Defs = [CPSR], Uses = [CPSR] in {
1674def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001675 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001676 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1677 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001678 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001679 let Inst{25} = 1;
1680}
Evan Cheng1e249e32009-06-25 20:59:23 +00001681def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001682 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001683 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1684 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001685 let Inst{20} = 1;
1686 let Inst{25} = 0;
1687}
Evan Cheng071a2792007-09-11 19:55:27 +00001688}
Evan Cheng2c614c52007-06-06 10:17:05 +00001689
Evan Chenga8e29892007-01-19 07:51:42 +00001690// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001691// The assume-no-carry-in form uses the negation of the input since add/sub
1692// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1693// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1694// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001695def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1696 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001697def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1698 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1699// The with-carry-in form matches bitwise not instead of the negation.
1700// Effectively, the inverse interpretation of the carry flag already accounts
1701// for part of the negation.
1702def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1703 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001704
1705// Note: These are implemented in C++ code, because they have to generate
1706// ADD/SUBrs instructions, which use a complex pattern that a xform function
1707// cannot produce.
1708// (mul X, 2^n+1) -> (add (X << n), X)
1709// (mul X, 2^n-1) -> (rsb X, (X << n))
1710
Johnny Chen667d1272010-02-22 18:50:54 +00001711// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001712// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001713class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001714 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001715 opc, "\t$dst, $a, $b",
1716 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001717 let Inst{27-20} = op27_20;
1718 let Inst{7-4} = op7_4;
1719}
1720
Johnny Chen667d1272010-02-22 18:50:54 +00001721// Saturating add/subtract -- for disassembly only
1722
1723def QADD : AAI<0b00010000, 0b0101, "qadd">;
1724def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1725def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1726def QASX : AAI<0b01100010, 0b0011, "qasx">;
1727def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1728def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1729def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1730def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1731def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1732def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1733def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1734def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1735def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1736def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1737def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1738def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1739
1740// Signed/Unsigned add/subtract -- for disassembly only
1741
1742def SASX : AAI<0b01100001, 0b0011, "sasx">;
1743def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1744def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1745def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1746def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1747def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1748def UASX : AAI<0b01100101, 0b0011, "uasx">;
1749def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1750def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1751def USAX : AAI<0b01100101, 0b0101, "usax">;
1752def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1753def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1754
1755// Signed/Unsigned halving add/subtract -- for disassembly only
1756
1757def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1758def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1759def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1760def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1761def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1762def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1763def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1764def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1765def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1766def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1767def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1768def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1769
Johnny Chenadc77332010-02-26 22:04:29 +00001770// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001771
Johnny Chenadc77332010-02-26 22:04:29 +00001772def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001773 MulFrm /* for convenience */, NoItinerary, "usad8",
1774 "\t$dst, $a, $b", []>,
1775 Requires<[IsARM, HasV6]> {
1776 let Inst{27-20} = 0b01111000;
1777 let Inst{15-12} = 0b1111;
1778 let Inst{7-4} = 0b0001;
1779}
1780def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1781 MulFrm /* for convenience */, NoItinerary, "usada8",
1782 "\t$dst, $a, $b, $acc", []>,
1783 Requires<[IsARM, HasV6]> {
1784 let Inst{27-20} = 0b01111000;
1785 let Inst{7-4} = 0b0001;
1786}
1787
1788// Signed/Unsigned saturate -- for disassembly only
1789
1790def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001791 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001792 [/* For disassembly only; pattern left blank */]> {
1793 let Inst{27-21} = 0b0110101;
1794 let Inst{6-4} = 0b001;
1795}
1796
1797def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001798 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001799 [/* For disassembly only; pattern left blank */]> {
1800 let Inst{27-21} = 0b0110101;
1801 let Inst{6-4} = 0b101;
1802}
1803
1804def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1805 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1806 [/* For disassembly only; pattern left blank */]> {
1807 let Inst{27-20} = 0b01101010;
1808 let Inst{7-4} = 0b0011;
1809}
1810
1811def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001812 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001813 [/* For disassembly only; pattern left blank */]> {
1814 let Inst{27-21} = 0b0110111;
1815 let Inst{6-4} = 0b001;
1816}
1817
1818def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001819 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001820 [/* For disassembly only; pattern left blank */]> {
1821 let Inst{27-21} = 0b0110111;
1822 let Inst{6-4} = 0b101;
1823}
1824
1825def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1826 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1827 [/* For disassembly only; pattern left blank */]> {
1828 let Inst{27-20} = 0b01101110;
1829 let Inst{7-4} = 0b0011;
1830}
Evan Chenga8e29892007-01-19 07:51:42 +00001831
1832//===----------------------------------------------------------------------===//
1833// Bitwise Instructions.
1834//
1835
Jim Grosbach26421962008-10-14 20:36:24 +00001836defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001837 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001838defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001839 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001840defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001841 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001842defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001843 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001844
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001845def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001846 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001847 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001848 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1849 Requires<[IsARM, HasV6T2]> {
1850 let Inst{27-21} = 0b0111110;
1851 let Inst{6-0} = 0b0011111;
1852}
1853
Johnny Chenb2503c02010-02-17 06:31:48 +00001854// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001855def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001856 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001857 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1858 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1859 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001860 Requires<[IsARM, HasV6T2]> {
1861 let Inst{27-21} = 0b0111110;
1862 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1863}
1864
David Goodwin5d598aa2009-08-19 18:00:44 +00001865def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001866 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001867 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001868 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001869 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001870}
Evan Chengedda31c2008-11-05 18:35:52 +00001871def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001872 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001873 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1874 let Inst{25} = 0;
1875}
Evan Chengb3379fb2009-02-05 08:42:55 +00001876let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001877def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001878 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001879 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1880 let Inst{25} = 1;
1881}
Evan Chenga8e29892007-01-19 07:51:42 +00001882
1883def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1884 (BICri GPR:$src, so_imm_not:$imm)>;
1885
1886//===----------------------------------------------------------------------===//
1887// Multiply Instructions.
1888//
1889
Evan Cheng8de898a2009-06-26 00:19:44 +00001890let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001891def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001892 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001893 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001894
Evan Chengfbc9d412008-11-06 01:21:28 +00001895def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001896 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001897 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001898
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001899def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001900 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001901 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1902 Requires<[IsARM, HasV6T2]>;
1903
Evan Chenga8e29892007-01-19 07:51:42 +00001904// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001905let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001906let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001907def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001908 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001909 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001910
Evan Chengfbc9d412008-11-06 01:21:28 +00001911def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001912 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001913 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001914}
Evan Chenga8e29892007-01-19 07:51:42 +00001915
1916// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001917def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001918 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001919 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001920
Evan Chengfbc9d412008-11-06 01:21:28 +00001921def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001922 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001923 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001924
Evan Chengfbc9d412008-11-06 01:21:28 +00001925def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001926 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001927 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001928 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001929} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001930
1931// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001932def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001933 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001934 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001935 Requires<[IsARM, HasV6]> {
1936 let Inst{7-4} = 0b0001;
1937 let Inst{15-12} = 0b1111;
1938}
Evan Cheng13ab0202007-07-10 18:08:01 +00001939
Johnny Chen2ec5e492010-02-22 21:50:40 +00001940def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1941 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1942 [/* For disassembly only; pattern left blank */]>,
1943 Requires<[IsARM, HasV6]> {
1944 let Inst{7-4} = 0b0011; // R = 1
1945 let Inst{15-12} = 0b1111;
1946}
1947
Evan Chengfbc9d412008-11-06 01:21:28 +00001948def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001949 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001950 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001951 Requires<[IsARM, HasV6]> {
1952 let Inst{7-4} = 0b0001;
1953}
Evan Chenga8e29892007-01-19 07:51:42 +00001954
Johnny Chen2ec5e492010-02-22 21:50:40 +00001955def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1956 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1957 [/* For disassembly only; pattern left blank */]>,
1958 Requires<[IsARM, HasV6]> {
1959 let Inst{7-4} = 0b0011; // R = 1
1960}
Evan Chenga8e29892007-01-19 07:51:42 +00001961
Evan Chengfbc9d412008-11-06 01:21:28 +00001962def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001963 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001964 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001965 Requires<[IsARM, HasV6]> {
1966 let Inst{7-4} = 0b1101;
1967}
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Johnny Chen2ec5e492010-02-22 21:50:40 +00001969def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1970 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1971 [/* For disassembly only; pattern left blank */]>,
1972 Requires<[IsARM, HasV6]> {
1973 let Inst{7-4} = 0b1111; // R = 1
1974}
1975
Raul Herbster37fb5b12007-08-30 23:25:47 +00001976multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001977 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001978 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001979 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1980 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001981 Requires<[IsARM, HasV5TE]> {
1982 let Inst{5} = 0;
1983 let Inst{6} = 0;
1984 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001985
Evan Chengeb4f52e2008-11-06 03:35:07 +00001986 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001987 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001988 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001989 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001990 Requires<[IsARM, HasV5TE]> {
1991 let Inst{5} = 0;
1992 let Inst{6} = 1;
1993 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001994
Evan Chengeb4f52e2008-11-06 03:35:07 +00001995 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001996 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001997 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001998 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001999 Requires<[IsARM, HasV5TE]> {
2000 let Inst{5} = 1;
2001 let Inst{6} = 0;
2002 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002003
Evan Chengeb4f52e2008-11-06 03:35:07 +00002004 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002005 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002006 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2007 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002008 Requires<[IsARM, HasV5TE]> {
2009 let Inst{5} = 1;
2010 let Inst{6} = 1;
2011 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002012
Evan Chengeb4f52e2008-11-06 03:35:07 +00002013 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002014 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002015 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002016 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002017 Requires<[IsARM, HasV5TE]> {
2018 let Inst{5} = 1;
2019 let Inst{6} = 0;
2020 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002021
Evan Chengeb4f52e2008-11-06 03:35:07 +00002022 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002023 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002024 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002025 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002026 Requires<[IsARM, HasV5TE]> {
2027 let Inst{5} = 1;
2028 let Inst{6} = 1;
2029 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002030}
2031
Raul Herbster37fb5b12007-08-30 23:25:47 +00002032
2033multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002034 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002035 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002036 [(set GPR:$dst, (add GPR:$acc,
2037 (opnode (sext_inreg GPR:$a, i16),
2038 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002039 Requires<[IsARM, HasV5TE]> {
2040 let Inst{5} = 0;
2041 let Inst{6} = 0;
2042 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002043
Evan Chengeb4f52e2008-11-06 03:35:07 +00002044 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002045 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002046 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002047 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002048 Requires<[IsARM, HasV5TE]> {
2049 let Inst{5} = 0;
2050 let Inst{6} = 1;
2051 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002052
Evan Chengeb4f52e2008-11-06 03:35:07 +00002053 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002054 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002055 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002056 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002057 Requires<[IsARM, HasV5TE]> {
2058 let Inst{5} = 1;
2059 let Inst{6} = 0;
2060 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002061
Evan Chengeb4f52e2008-11-06 03:35:07 +00002062 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002063 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2064 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2065 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002066 Requires<[IsARM, HasV5TE]> {
2067 let Inst{5} = 1;
2068 let Inst{6} = 1;
2069 }
Evan Chenga8e29892007-01-19 07:51:42 +00002070
Evan Chengeb4f52e2008-11-06 03:35:07 +00002071 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002072 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002073 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002074 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002075 Requires<[IsARM, HasV5TE]> {
2076 let Inst{5} = 0;
2077 let Inst{6} = 0;
2078 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002079
Evan Chengeb4f52e2008-11-06 03:35:07 +00002080 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002081 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002082 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002083 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002084 Requires<[IsARM, HasV5TE]> {
2085 let Inst{5} = 0;
2086 let Inst{6} = 1;
2087 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002088}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002089
Raul Herbster37fb5b12007-08-30 23:25:47 +00002090defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2091defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002092
Johnny Chen83498e52010-02-12 21:59:23 +00002093// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2094def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2095 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2096 [/* For disassembly only; pattern left blank */]>,
2097 Requires<[IsARM, HasV5TE]> {
2098 let Inst{5} = 0;
2099 let Inst{6} = 0;
2100}
2101
2102def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2103 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2104 [/* For disassembly only; pattern left blank */]>,
2105 Requires<[IsARM, HasV5TE]> {
2106 let Inst{5} = 0;
2107 let Inst{6} = 1;
2108}
2109
2110def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2111 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2112 [/* For disassembly only; pattern left blank */]>,
2113 Requires<[IsARM, HasV5TE]> {
2114 let Inst{5} = 1;
2115 let Inst{6} = 0;
2116}
2117
2118def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2119 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2120 [/* For disassembly only; pattern left blank */]>,
2121 Requires<[IsARM, HasV5TE]> {
2122 let Inst{5} = 1;
2123 let Inst{6} = 1;
2124}
2125
Johnny Chen667d1272010-02-22 18:50:54 +00002126// Helper class for AI_smld -- for disassembly only
2127class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2128 InstrItinClass itin, string opc, string asm>
2129 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2130 let Inst{4} = 1;
2131 let Inst{5} = swap;
2132 let Inst{6} = sub;
2133 let Inst{7} = 0;
2134 let Inst{21-20} = 0b00;
2135 let Inst{22} = long;
2136 let Inst{27-23} = 0b01110;
2137}
2138
2139multiclass AI_smld<bit sub, string opc> {
2140
2141 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2142 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2143
2144 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2145 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2146
2147 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2148 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2149
2150 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2151 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2152
2153}
2154
2155defm SMLA : AI_smld<0, "smla">;
2156defm SMLS : AI_smld<1, "smls">;
2157
Johnny Chen2ec5e492010-02-22 21:50:40 +00002158multiclass AI_sdml<bit sub, string opc> {
2159
2160 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2161 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2162 let Inst{15-12} = 0b1111;
2163 }
2164
2165 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2166 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2167 let Inst{15-12} = 0b1111;
2168 }
2169
2170}
2171
2172defm SMUA : AI_sdml<0, "smua">;
2173defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002174
Evan Chenga8e29892007-01-19 07:51:42 +00002175//===----------------------------------------------------------------------===//
2176// Misc. Arithmetic Instructions.
2177//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002178
David Goodwin5d598aa2009-08-19 18:00:44 +00002179def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002180 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002181 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2182 let Inst{7-4} = 0b0001;
2183 let Inst{11-8} = 0b1111;
2184 let Inst{19-16} = 0b1111;
2185}
Rafael Espindola199dd672006-10-17 13:13:23 +00002186
Jim Grosbach3482c802010-01-18 19:58:49 +00002187def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002188 "rbit", "\t$dst, $src",
2189 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2190 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002191 let Inst{7-4} = 0b0011;
2192 let Inst{11-8} = 0b1111;
2193 let Inst{19-16} = 0b1111;
2194}
2195
David Goodwin5d598aa2009-08-19 18:00:44 +00002196def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002197 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002198 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2199 let Inst{7-4} = 0b0011;
2200 let Inst{11-8} = 0b1111;
2201 let Inst{19-16} = 0b1111;
2202}
Rafael Espindola199dd672006-10-17 13:13:23 +00002203
David Goodwin5d598aa2009-08-19 18:00:44 +00002204def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002205 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002206 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002207 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2208 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2209 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2210 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002211 Requires<[IsARM, HasV6]> {
2212 let Inst{7-4} = 0b1011;
2213 let Inst{11-8} = 0b1111;
2214 let Inst{19-16} = 0b1111;
2215}
Rafael Espindola27185192006-09-29 21:20:16 +00002216
David Goodwin5d598aa2009-08-19 18:00:44 +00002217def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002218 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002219 [(set GPR:$dst,
2220 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002221 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2222 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002223 Requires<[IsARM, HasV6]> {
2224 let Inst{7-4} = 0b1011;
2225 let Inst{11-8} = 0b1111;
2226 let Inst{19-16} = 0b1111;
2227}
Rafael Espindola27185192006-09-29 21:20:16 +00002228
Evan Cheng8b59db32008-11-07 01:41:35 +00002229def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2230 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002231 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002232 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2233 (and (shl GPR:$src2, (i32 imm:$shamt)),
2234 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002235 Requires<[IsARM, HasV6]> {
2236 let Inst{6-4} = 0b001;
2237}
Rafael Espindola27185192006-09-29 21:20:16 +00002238
Evan Chenga8e29892007-01-19 07:51:42 +00002239// Alternate cases for PKHBT where identities eliminate some nodes.
2240def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2241 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2242def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2243 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002244
Rafael Espindolaa2845842006-10-05 16:48:49 +00002245
Evan Cheng8b59db32008-11-07 01:41:35 +00002246def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2247 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002248 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002249 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2250 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002251 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2252 let Inst{6-4} = 0b101;
2253}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002254
Evan Chenga8e29892007-01-19 07:51:42 +00002255// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2256// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002257def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002258 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2259def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2260 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2261 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002262
Evan Chenga8e29892007-01-19 07:51:42 +00002263//===----------------------------------------------------------------------===//
2264// Comparison Instructions...
2265//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002266
Jim Grosbach26421962008-10-14 20:36:24 +00002267defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002268 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002269//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2270// Compare-to-zero still works out, just not the relationals
2271//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2272// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002273
Evan Chenga8e29892007-01-19 07:51:42 +00002274// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002275defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002276 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002277defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002278 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002279
David Goodwinc0309b42009-06-29 15:33:01 +00002280defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2281 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2282defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2283 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002284
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002285//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2286// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002287
David Goodwinc0309b42009-06-29 15:33:01 +00002288def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002289 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002290
Evan Cheng218977b2010-07-13 19:27:42 +00002291// Pseudo i64 compares for some floating point compares.
2292let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2293 Defs = [CPSR] in {
2294def BCCi64 : PseudoInst<(outs),
2295 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2296 IIC_Br,
2297 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2298 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2299
2300def BCCZi64 : PseudoInst<(outs),
2301 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2302 IIC_Br,
2303 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2304 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2305} // usesCustomInserter
2306
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002307
Evan Chenga8e29892007-01-19 07:51:42 +00002308// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002309// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002310// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002311let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002312def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002313 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002314 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002315 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002316 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002317 let Inst{25} = 0;
2318}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002319
Evan Chengd87293c2008-11-06 08:47:38 +00002320def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002321 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002322 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002323 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002324 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002325 let Inst{25} = 0;
2326}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002327
Evan Chengd87293c2008-11-06 08:47:38 +00002328def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002329 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002330 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002331 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002332 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002333 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002334}
Evan Chengea420b22010-05-19 01:52:25 +00002335} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002336
Jim Grosbach3728e962009-12-10 00:11:09 +00002337//===----------------------------------------------------------------------===//
2338// Atomic operations intrinsics
2339//
2340
2341// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002342let hasSideEffects = 1 in {
2343def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002344 Pseudo, NoItinerary,
2345 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002346 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002347 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002348 let Inst{31-4} = 0xf57ff05;
2349 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002350 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002351 let Inst{3-0} = 0b1111;
2352}
Jim Grosbach3728e962009-12-10 00:11:09 +00002353
Jim Grosbachf6b28622009-12-14 18:31:20 +00002354def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002355 Pseudo, NoItinerary,
2356 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002357 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002358 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002359 let Inst{31-4} = 0xf57ff04;
2360 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002361 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002362 let Inst{3-0} = 0b1111;
2363}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002364
2365def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2366 Pseudo, NoItinerary,
2367 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2368 [(ARMMemBarrierV6 GPR:$zero)]>,
2369 Requires<[IsARM, HasV6]> {
2370 // FIXME: add support for options other than a full system DMB
2371 // FIXME: add encoding
2372}
2373
2374def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2375 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002376 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002377 [(ARMSyncBarrierV6 GPR:$zero)]>,
2378 Requires<[IsARM, HasV6]> {
2379 // FIXME: add support for options other than a full system DSB
2380 // FIXME: add encoding
2381}
Jim Grosbach3728e962009-12-10 00:11:09 +00002382}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002383
Johnny Chenfd6037d2010-02-18 00:19:08 +00002384// Helper class for multiclass MemB -- for disassembly only
2385class AMBI<string opc, string asm>
2386 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2387 [/* For disassembly only; pattern left blank */]>,
2388 Requires<[IsARM, HasV7]> {
2389 let Inst{31-20} = 0xf57;
2390}
2391
2392multiclass MemB<bits<4> op7_4, string opc> {
2393
2394 def st : AMBI<opc, "\tst"> {
2395 let Inst{7-4} = op7_4;
2396 let Inst{3-0} = 0b1110;
2397 }
2398
2399 def ish : AMBI<opc, "\tish"> {
2400 let Inst{7-4} = op7_4;
2401 let Inst{3-0} = 0b1011;
2402 }
2403
2404 def ishst : AMBI<opc, "\tishst"> {
2405 let Inst{7-4} = op7_4;
2406 let Inst{3-0} = 0b1010;
2407 }
2408
2409 def nsh : AMBI<opc, "\tnsh"> {
2410 let Inst{7-4} = op7_4;
2411 let Inst{3-0} = 0b0111;
2412 }
2413
2414 def nshst : AMBI<opc, "\tnshst"> {
2415 let Inst{7-4} = op7_4;
2416 let Inst{3-0} = 0b0110;
2417 }
2418
2419 def osh : AMBI<opc, "\tosh"> {
2420 let Inst{7-4} = op7_4;
2421 let Inst{3-0} = 0b0011;
2422 }
2423
2424 def oshst : AMBI<opc, "\toshst"> {
2425 let Inst{7-4} = op7_4;
2426 let Inst{3-0} = 0b0010;
2427 }
2428}
2429
2430// These DMB variants are for disassembly only.
2431defm DMB : MemB<0b0101, "dmb">;
2432
2433// These DSB variants are for disassembly only.
2434defm DSB : MemB<0b0100, "dsb">;
2435
2436// ISB has only full system option -- for disassembly only
2437def ISBsy : AMBI<"isb", ""> {
2438 let Inst{7-4} = 0b0110;
2439 let Inst{3-0} = 0b1111;
2440}
2441
Jim Grosbach66869102009-12-11 18:52:41 +00002442let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002443 let Uses = [CPSR] in {
2444 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2445 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2446 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2447 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2448 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2449 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2450 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2451 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2452 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2453 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2454 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2455 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2456 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2457 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2458 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2459 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2460 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2461 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2462 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2463 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2464 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2465 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2466 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2467 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2468 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2469 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2470 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2471 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2472 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2473 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2474 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2475 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2476 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2477 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2478 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2479 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2480 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2481 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2482 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2483 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2484 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2485 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2486 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2487 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2488 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2489 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2490 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2491 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2492 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2493 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2494 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2495 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2496 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2497 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2498 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2499 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2500 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2502 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2503 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2504 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2505 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2506 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2507 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2508 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2509 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2510 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2511 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2512 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2514 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2515 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2516
2517 def ATOMIC_SWAP_I8 : PseudoInst<
2518 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2519 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2520 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2521 def ATOMIC_SWAP_I16 : PseudoInst<
2522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2523 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2524 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2525 def ATOMIC_SWAP_I32 : PseudoInst<
2526 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2527 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2528 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2529
Jim Grosbache801dc42009-12-12 01:40:06 +00002530 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2532 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2533 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2534 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2536 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2537 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2538 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2539 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2540 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2541 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2542}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002543}
2544
2545let mayLoad = 1 in {
2546def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2547 "ldrexb", "\t$dest, [$ptr]",
2548 []>;
2549def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2550 "ldrexh", "\t$dest, [$ptr]",
2551 []>;
2552def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2553 "ldrex", "\t$dest, [$ptr]",
2554 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002555def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002556 NoItinerary,
2557 "ldrexd", "\t$dest, $dest2, [$ptr]",
2558 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002559}
2560
Jim Grosbach587b0722009-12-16 19:44:06 +00002561let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002562def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002563 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002564 "strexb", "\t$success, $src, [$ptr]",
2565 []>;
2566def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2567 NoItinerary,
2568 "strexh", "\t$success, $src, [$ptr]",
2569 []>;
2570def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002571 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002572 "strex", "\t$success, $src, [$ptr]",
2573 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002574def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002575 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2576 NoItinerary,
2577 "strexd", "\t$success, $src, $src2, [$ptr]",
2578 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002579}
2580
Johnny Chenb9436272010-02-17 22:37:58 +00002581// Clear-Exclusive is for disassembly only.
2582def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2583 [/* For disassembly only; pattern left blank */]>,
2584 Requires<[IsARM, HasV7]> {
2585 let Inst{31-20} = 0xf57;
2586 let Inst{7-4} = 0b0001;
2587}
2588
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002589// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2590let mayLoad = 1 in {
2591def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2592 "swp", "\t$dst, $src, [$ptr]",
2593 [/* For disassembly only; pattern left blank */]> {
2594 let Inst{27-23} = 0b00010;
2595 let Inst{22} = 0; // B = 0
2596 let Inst{21-20} = 0b00;
2597 let Inst{7-4} = 0b1001;
2598}
2599
2600def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2601 "swpb", "\t$dst, $src, [$ptr]",
2602 [/* For disassembly only; pattern left blank */]> {
2603 let Inst{27-23} = 0b00010;
2604 let Inst{22} = 1; // B = 1
2605 let Inst{21-20} = 0b00;
2606 let Inst{7-4} = 0b1001;
2607}
2608}
2609
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002610//===----------------------------------------------------------------------===//
2611// TLS Instructions
2612//
2613
2614// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002615let isCall = 1,
2616 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002617 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002618 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002619 [(set R0, ARMthread_pointer)]>;
2620}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002621
Evan Chenga8e29892007-01-19 07:51:42 +00002622//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002623// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002624// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002625// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002626// Since by its nature we may be coming from some other function to get
2627// here, and we're using the stack frame for the containing function to
2628// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002629// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002630// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002631// except for our own input by listing the relevant registers in Defs. By
2632// doing so, we also cause the prologue/epilogue code to actively preserve
2633// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002634// A constant value is passed in $val, and we use the location as a scratch.
2635let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002636 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2637 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002638 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002639 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002640 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002641 AddrModeNone, SizeSpecial, IndexModeNone,
2642 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002643 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2644 "str\t$val, [$src, #+4]\n\t"
2645 "mov\tr0, #0\n\t"
2646 "add\tpc, pc, #0\n\t"
2647 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002648 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2649 Requires<[IsARM, HasVFP2]>;
2650}
2651
2652let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002653 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2654 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002655 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2656 AddrModeNone, SizeSpecial, IndexModeNone,
2657 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002658 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2659 "str\t$val, [$src, #+4]\n\t"
2660 "mov\tr0, #0\n\t"
2661 "add\tpc, pc, #0\n\t"
2662 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002663 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2664 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002665}
2666
Jim Grosbach5eb19512010-05-22 01:06:18 +00002667// FIXME: Non-Darwin version(s)
2668let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2669 Defs = [ R7, LR, SP ] in {
2670def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2671 AddrModeNone, SizeSpecial, IndexModeNone,
2672 Pseudo, NoItinerary,
2673 "ldr\tsp, [$src, #8]\n\t"
2674 "ldr\t$scratch, [$src, #4]\n\t"
2675 "ldr\tr7, [$src]\n\t"
2676 "bx\t$scratch", "",
2677 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2678 Requires<[IsARM, IsDarwin]>;
2679}
2680
Jim Grosbach0e0da732009-05-12 23:59:14 +00002681//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002682// Non-Instruction Patterns
2683//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002684
Evan Chenga8e29892007-01-19 07:51:42 +00002685// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002686
Evan Chenga8e29892007-01-19 07:51:42 +00002687// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002688let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002689def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002690 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002691 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002692 [(set GPR:$dst, so_imm2part:$src)]>,
2693 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002694
Evan Chenga8e29892007-01-19 07:51:42 +00002695def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002696 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2697 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002698def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002699 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2700 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002701def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2702 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2703 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002704def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2705 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2706 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002707
Evan Cheng5adb66a2009-09-28 09:14:39 +00002708// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002709// This is a single pseudo instruction, the benefit is that it can be remat'd
2710// as a single unit instead of having to handle reg inputs.
2711// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002712let isReMaterializable = 1 in
2713def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002714 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002715 [(set GPR:$dst, (i32 imm:$src))]>,
2716 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002717
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002718// ConstantPool, GlobalAddress, and JumpTable
2719def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2720 Requires<[IsARM, DontUseMovt]>;
2721def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2722def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2723 Requires<[IsARM, UseMovt]>;
2724def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2725 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2726
Evan Chenga8e29892007-01-19 07:51:42 +00002727// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002728
Dale Johannesen51e28e62010-06-03 21:09:53 +00002729// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002730def : ARMPat<(ARMtcret tcGPR:$dst),
2731 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002732
2733def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2734 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2735
2736def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2737 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2738
Dale Johannesen38d5f042010-06-15 22:24:08 +00002739def : ARMPat<(ARMtcret tcGPR:$dst),
2740 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002741
2742def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2743 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2744
2745def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2746 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002747
Evan Chenga8e29892007-01-19 07:51:42 +00002748// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002749def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002750 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002751def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002752 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002753
Evan Chenga8e29892007-01-19 07:51:42 +00002754// zextload i1 -> zextload i8
2755def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002756
Evan Chenga8e29892007-01-19 07:51:42 +00002757// extload -> zextload
2758def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2759def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2760def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002761
Evan Cheng83b5cf02008-11-05 23:22:34 +00002762def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2763def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2764
Evan Cheng34b12d22007-01-19 20:27:35 +00002765// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002766def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2767 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002768 (SMULBB GPR:$a, GPR:$b)>;
2769def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2770 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002771def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2772 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002773 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002774def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002775 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002776def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2777 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002778 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002779def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002780 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002781def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2782 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002783 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002784def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002785 (SMULWB GPR:$a, GPR:$b)>;
2786
2787def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002788 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2789 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002790 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2791def : ARMV5TEPat<(add GPR:$acc,
2792 (mul sext_16_node:$a, sext_16_node:$b)),
2793 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2794def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002795 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2796 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002797 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2798def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002799 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002800 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2801def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002802 (mul (sra GPR:$a, (i32 16)),
2803 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002804 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2805def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002806 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002807 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2808def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002809 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2810 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002811 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2812def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002813 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002814 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2815
Evan Chenga8e29892007-01-19 07:51:42 +00002816//===----------------------------------------------------------------------===//
2817// Thumb Support
2818//
2819
2820include "ARMInstrThumb.td"
2821
2822//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002823// Thumb2 Support
2824//
2825
2826include "ARMInstrThumb2.td"
2827
2828//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002829// Floating Point Support
2830//
2831
2832include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002833
2834//===----------------------------------------------------------------------===//
2835// Advanced SIMD (NEON) Support
2836//
2837
2838include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002839
2840//===----------------------------------------------------------------------===//
2841// Coprocessor Instructions. For disassembly only.
2842//
2843
2844def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2845 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2846 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2847 [/* For disassembly only; pattern left blank */]> {
2848 let Inst{4} = 0;
2849}
2850
2851def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2852 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2853 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2854 [/* For disassembly only; pattern left blank */]> {
2855 let Inst{31-28} = 0b1111;
2856 let Inst{4} = 0;
2857}
2858
Johnny Chen64dfb782010-02-16 20:04:27 +00002859class ACI<dag oops, dag iops, string opc, string asm>
2860 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2861 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2862 let Inst{27-25} = 0b110;
2863}
2864
2865multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2866
2867 def _OFFSET : ACI<(outs),
2868 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2869 opc, "\tp$cop, cr$CRd, $addr"> {
2870 let Inst{31-28} = op31_28;
2871 let Inst{24} = 1; // P = 1
2872 let Inst{21} = 0; // W = 0
2873 let Inst{22} = 0; // D = 0
2874 let Inst{20} = load;
2875 }
2876
2877 def _PRE : ACI<(outs),
2878 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2879 opc, "\tp$cop, cr$CRd, $addr!"> {
2880 let Inst{31-28} = op31_28;
2881 let Inst{24} = 1; // P = 1
2882 let Inst{21} = 1; // W = 1
2883 let Inst{22} = 0; // D = 0
2884 let Inst{20} = load;
2885 }
2886
2887 def _POST : ACI<(outs),
2888 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2889 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2890 let Inst{31-28} = op31_28;
2891 let Inst{24} = 0; // P = 0
2892 let Inst{21} = 1; // W = 1
2893 let Inst{22} = 0; // D = 0
2894 let Inst{20} = load;
2895 }
2896
2897 def _OPTION : ACI<(outs),
2898 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2899 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2900 let Inst{31-28} = op31_28;
2901 let Inst{24} = 0; // P = 0
2902 let Inst{23} = 1; // U = 1
2903 let Inst{21} = 0; // W = 0
2904 let Inst{22} = 0; // D = 0
2905 let Inst{20} = load;
2906 }
2907
2908 def L_OFFSET : ACI<(outs),
2909 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002910 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002911 let Inst{31-28} = op31_28;
2912 let Inst{24} = 1; // P = 1
2913 let Inst{21} = 0; // W = 0
2914 let Inst{22} = 1; // D = 1
2915 let Inst{20} = load;
2916 }
2917
2918 def L_PRE : ACI<(outs),
2919 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002920 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002921 let Inst{31-28} = op31_28;
2922 let Inst{24} = 1; // P = 1
2923 let Inst{21} = 1; // W = 1
2924 let Inst{22} = 1; // D = 1
2925 let Inst{20} = load;
2926 }
2927
2928 def L_POST : ACI<(outs),
2929 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002930 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002931 let Inst{31-28} = op31_28;
2932 let Inst{24} = 0; // P = 0
2933 let Inst{21} = 1; // W = 1
2934 let Inst{22} = 1; // D = 1
2935 let Inst{20} = load;
2936 }
2937
2938 def L_OPTION : ACI<(outs),
2939 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002940 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002941 let Inst{31-28} = op31_28;
2942 let Inst{24} = 0; // P = 0
2943 let Inst{23} = 1; // U = 1
2944 let Inst{21} = 0; // W = 0
2945 let Inst{22} = 1; // D = 1
2946 let Inst{20} = load;
2947 }
2948}
2949
2950defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2951defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2952defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2953defm STC2 : LdStCop<0b1111, 0, "stc2">;
2954
Johnny Chen906d57f2010-02-12 01:44:23 +00002955def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2956 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2957 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2958 [/* For disassembly only; pattern left blank */]> {
2959 let Inst{20} = 0;
2960 let Inst{4} = 1;
2961}
2962
2963def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2964 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2965 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2966 [/* For disassembly only; pattern left blank */]> {
2967 let Inst{31-28} = 0b1111;
2968 let Inst{20} = 0;
2969 let Inst{4} = 1;
2970}
2971
2972def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2973 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2974 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2975 [/* For disassembly only; pattern left blank */]> {
2976 let Inst{20} = 1;
2977 let Inst{4} = 1;
2978}
2979
2980def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2981 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2982 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2983 [/* For disassembly only; pattern left blank */]> {
2984 let Inst{31-28} = 0b1111;
2985 let Inst{20} = 1;
2986 let Inst{4} = 1;
2987}
2988
2989def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2990 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2991 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2992 [/* For disassembly only; pattern left blank */]> {
2993 let Inst{23-20} = 0b0100;
2994}
2995
2996def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2997 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2998 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2999 [/* For disassembly only; pattern left blank */]> {
3000 let Inst{31-28} = 0b1111;
3001 let Inst{23-20} = 0b0100;
3002}
3003
3004def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3005 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3006 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3007 [/* For disassembly only; pattern left blank */]> {
3008 let Inst{23-20} = 0b0101;
3009}
3010
3011def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3012 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3013 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3014 [/* For disassembly only; pattern left blank */]> {
3015 let Inst{31-28} = 0b1111;
3016 let Inst{23-20} = 0b0101;
3017}
3018
Johnny Chenb98e1602010-02-12 18:55:33 +00003019//===----------------------------------------------------------------------===//
3020// Move between special register and ARM core register -- for disassembly only
3021//
3022
3023def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3024 [/* For disassembly only; pattern left blank */]> {
3025 let Inst{23-20} = 0b0000;
3026 let Inst{7-4} = 0b0000;
3027}
3028
3029def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3030 [/* For disassembly only; pattern left blank */]> {
3031 let Inst{23-20} = 0b0100;
3032 let Inst{7-4} = 0b0000;
3033}
3034
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003035def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3036 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003037 [/* For disassembly only; pattern left blank */]> {
3038 let Inst{23-20} = 0b0010;
3039 let Inst{7-4} = 0b0000;
3040}
3041
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003042def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3043 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003044 [/* For disassembly only; pattern left blank */]> {
3045 let Inst{23-20} = 0b0010;
3046 let Inst{7-4} = 0b0000;
3047}
3048
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003049def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3050 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003051 [/* For disassembly only; pattern left blank */]> {
3052 let Inst{23-20} = 0b0110;
3053 let Inst{7-4} = 0b0000;
3054}
3055
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003056def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3057 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003058 [/* For disassembly only; pattern left blank */]> {
3059 let Inst{23-20} = 0b0110;
3060 let Inst{7-4} = 0b0000;
3061}