blob: b95e02fbf9f415168fcc9964f9b8d8b91d70b35a [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
Bob Wilson746fa172010-12-10 22:13:32 +0000549def : Pat<(vector_insert (v2f32 DPR:$src),
550 (f32 (load addrmode6:$addr)), imm:$lane),
551 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
552def : Pat<(vector_insert (v4f32 QPR:$src),
553 (f32 (load addrmode6:$addr)), imm:$lane),
554 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
555
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000556let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
557
558// ...with address register writeback:
559class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000560 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000561 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000562 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000563 "\\{$Vd[$lane]\\}, $Rn$Rm",
564 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000565
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000566def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
567 let Inst{7-5} = lane{2-0};
568}
569def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
570 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000572}
573def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
574 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000575 let Inst{5} = Rn{4};
576 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000577}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000578
579def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
580def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
581def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000582
Bob Wilson243fcc52009-09-01 04:26:28 +0000583// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000584class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000585 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000586 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
587 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000588 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 let Rm = 0b1111;
590 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000591}
Bob Wilson243fcc52009-09-01 04:26:28 +0000592
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
594 let Inst{7-5} = lane{2-0};
595}
596def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
597 let Inst{7-6} = lane{1-0};
598}
599def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
600 let Inst{7} = lane{0};
601}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000602
Evan Chengd2ca8132010-10-09 01:03:04 +0000603def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
604def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
605def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000606
Bob Wilson41315282010-03-20 20:39:53 +0000607// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000608def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
609 let Inst{7-6} = lane{1-0};
610}
611def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
612 let Inst{7} = lane{0};
613}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000614
Evan Chengd2ca8132010-10-09 01:03:04 +0000615def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
616def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000617
Bob Wilsona1023642010-03-20 20:47:18 +0000618// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000619class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000620 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000622 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000623 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
624 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
625 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000626}
Bob Wilsona1023642010-03-20 20:47:18 +0000627
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000628def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
629 let Inst{7-5} = lane{2-0};
630}
631def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
632 let Inst{7-6} = lane{1-0};
633}
634def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
635 let Inst{7} = lane{0};
636}
Bob Wilsona1023642010-03-20 20:47:18 +0000637
Evan Chengd2ca8132010-10-09 01:03:04 +0000638def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
639def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
640def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000641
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000642def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
643 let Inst{7-6} = lane{1-0};
644}
645def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
646 let Inst{7} = lane{0};
647}
Bob Wilsona1023642010-03-20 20:47:18 +0000648
Evan Chengd2ca8132010-10-09 01:03:04 +0000649def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
650def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000651
Bob Wilson243fcc52009-09-01 04:26:28 +0000652// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000653class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000654 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000655 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000656 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000658 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000659 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000660}
Bob Wilson243fcc52009-09-01 04:26:28 +0000661
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
663 let Inst{7-5} = lane{2-0};
664}
665def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
666 let Inst{7-6} = lane{1-0};
667}
668def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
669 let Inst{7} = lane{0};
670}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000671
Evan Cheng84f69e82010-10-09 01:45:34 +0000672def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
673def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
674def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000675
Bob Wilson41315282010-03-20 20:39:53 +0000676// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000677def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
678 let Inst{7-6} = lane{1-0};
679}
680def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
681 let Inst{7} = lane{0};
682}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000683
Evan Cheng84f69e82010-10-09 01:45:34 +0000684def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
685def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000686
Bob Wilsona1023642010-03-20 20:47:18 +0000687// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000688class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000689 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000690 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000692 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000693 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000694 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
695 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000696 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000697
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000698def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
699 let Inst{7-5} = lane{2-0};
700}
701def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
702 let Inst{7-6} = lane{1-0};
703}
704def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
705 let Inst{7} = lane{0};
706}
Bob Wilsona1023642010-03-20 20:47:18 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
709def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
710def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000711
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000712def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
713 let Inst{7-6} = lane{1-0};
714}
715def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
716 let Inst{7} = lane{0};
717}
Bob Wilsona1023642010-03-20 20:47:18 +0000718
Evan Cheng84f69e82010-10-09 01:45:34 +0000719def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
720def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000721
Bob Wilson243fcc52009-09-01 04:26:28 +0000722// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000723class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000724 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000726 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000727 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 let Rm = 0b1111;
731 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000732}
Bob Wilson243fcc52009-09-01 04:26:28 +0000733
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
735 let Inst{7-5} = lane{2-0};
736}
737def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
738 let Inst{7-6} = lane{1-0};
739}
740def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
741 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000742 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743}
Bob Wilson62e053e2009-10-08 22:53:57 +0000744
Evan Cheng10dc63f2010-10-09 04:07:58 +0000745def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
746def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
747def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000748
Bob Wilson41315282010-03-20 20:39:53 +0000749// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
751 let Inst{7-6} = lane{1-0};
752}
753def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
754 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
Bob Wilson62e053e2009-10-08 22:53:57 +0000757
Evan Cheng10dc63f2010-10-09 04:07:58 +0000758def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
759def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000760
Bob Wilsona1023642010-03-20 20:47:18 +0000761// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000762class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000763 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000766 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000767 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000768"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
769"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000770 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000771 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772}
Bob Wilsona1023642010-03-20 20:47:18 +0000773
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
775 let Inst{7-5} = lane{2-0};
776}
777def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
778 let Inst{7-6} = lane{1-0};
779}
780def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
781 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000782 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783}
Bob Wilsona1023642010-03-20 20:47:18 +0000784
Evan Cheng10dc63f2010-10-09 04:07:58 +0000785def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
786def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
787def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000788
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000789def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
790 let Inst{7-6} = lane{1-0};
791}
792def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
793 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000794 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795}
Bob Wilsona1023642010-03-20 20:47:18 +0000796
Evan Cheng10dc63f2010-10-09 04:07:58 +0000797def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
798def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000799
Bob Wilson2a0e9742010-11-27 06:35:16 +0000800} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
801
Bob Wilsonb07c1712009-10-07 21:53:04 +0000802// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000803class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000804 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000805 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000806 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000807 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000808 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000809}
810class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
811 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000812 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000813}
814
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000815def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
816def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
817def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000818
819def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
820def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
821def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
822
Bob Wilson746fa172010-12-10 22:13:32 +0000823def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
824 (VLD1DUPd32 addrmode6:$addr)>;
825def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
826 (VLD1DUPq32Pseudo addrmode6:$addr)>;
827
Bob Wilson2a0e9742010-11-27 06:35:16 +0000828let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
829
Bob Wilson20d55152010-12-10 22:13:24 +0000830class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000832 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
834 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000835 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000836}
837
Bob Wilson20d55152010-12-10 22:13:24 +0000838def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
839def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
840def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000841
842// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000843class VLD1DUPWB<bits<4> op7_4, string Dt>
844 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000845 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000846 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
847 let Inst{4} = Rn{4};
848}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000849class VLD1QDUPWB<bits<4> op7_4, string Dt>
850 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000851 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000852 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
853 let Inst{4} = Rn{4};
854}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000855
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000856def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
857def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
858def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000859
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000860def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
861def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
862def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000863
864def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
865def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
866def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
867
Bob Wilsonb07c1712009-10-07 21:53:04 +0000868// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000869class VLD2DUP<bits<4> op7_4, string Dt>
870 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000871 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000872 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
873 let Rm = 0b1111;
874 let Inst{4} = Rn{4};
875}
876
877def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
878def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
879def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
880
881def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
882def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
883def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
884
885// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000886def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
887def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
888def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000889
890// ...with address register writeback:
891class VLD2DUPWB<bits<4> op7_4, string Dt>
892 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000893 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000894 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
895 let Inst{4} = Rn{4};
896}
897
898def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
899def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
900def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
901
Bob Wilson173fb142010-11-30 00:00:38 +0000902def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
903def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
904def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000905
906def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
907def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
908def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
909
Bob Wilsonb07c1712009-10-07 21:53:04 +0000910// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000911class VLD3DUP<bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000913 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000914 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
915 let Rm = 0b1111;
916 let Inst{4} = Rn{4};
917}
918
919def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
920def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
921def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
922
923def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
924def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
925def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
926
927// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000928def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
929def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
930def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000931
932// ...with address register writeback:
933class VLD3DUPWB<bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000935 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000936 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
937 "$Rn.addr = $wb", []> {
938 let Inst{4} = Rn{4};
939}
940
941def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
942def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
943def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
944
Bob Wilson173fb142010-11-30 00:00:38 +0000945def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
946def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
947def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000948
949def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
950def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
951def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
952
Bob Wilsonb07c1712009-10-07 21:53:04 +0000953// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000954class VLD4DUP<bits<4> op7_4, string Dt>
955 : NLdSt<1, 0b10, 0b1111, op7_4,
956 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000957 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000958 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
959 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000960 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000961}
962
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000963def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
964def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
965def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000966
967def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
968def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
969def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
970
971// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000972def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
973def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
974def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000975
976// ...with address register writeback:
977class VLD4DUPWB<bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b10, 0b1111, op7_4,
979 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000980 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000981 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000982 "$Rn.addr = $wb", []> {
983 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000984}
985
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000986def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
987def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
988def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
989
990def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
991def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
992def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000993
994def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
995def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
996def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
997
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000998} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000999
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001000let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001001
Bob Wilson709d5922010-08-25 23:27:42 +00001002// Classes for VST* pseudo-instructions with multi-register operands.
1003// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001004class VSTQPseudo<InstrItinClass itin>
1005 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1006class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001007 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001008 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001009 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001010class VSTQQPseudo<InstrItinClass itin>
1011 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1012class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001013 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001014 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001015 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001016class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001018 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001019 "$addr.addr = $wb">;
1020
Bob Wilson11d98992010-03-23 06:20:33 +00001021// VST1 : Vector Store (multiple single elements)
1022class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001023 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1024 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1025 let Rm = 0b1111;
1026 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001027}
Bob Wilson11d98992010-03-23 06:20:33 +00001028class VST1Q<bits<4> op7_4, string Dt>
1029 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001030 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1031 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1032 let Rm = 0b1111;
1033 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001034}
Bob Wilson11d98992010-03-23 06:20:33 +00001035
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001036def VST1d8 : VST1D<{0,0,0,?}, "8">;
1037def VST1d16 : VST1D<{0,1,0,?}, "16">;
1038def VST1d32 : VST1D<{1,0,0,?}, "32">;
1039def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001040
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001041def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1042def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1043def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1044def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001045
Evan Cheng60ff8792010-10-11 22:03:18 +00001046def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1047def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1048def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1049def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001050
Bob Wilson25eb5012010-03-20 20:54:36 +00001051// ...with address register writeback:
1052class VST1DWB<bits<4> op7_4, string Dt>
1053 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1055 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1056 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001057}
Bob Wilson25eb5012010-03-20 20:54:36 +00001058class VST1QWB<bits<4> op7_4, string Dt>
1059 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001060 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1061 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1062 "$Rn.addr = $wb", []> {
1063 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001064}
Bob Wilson25eb5012010-03-20 20:54:36 +00001065
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001066def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1067def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1068def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1069def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001070
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001071def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1072def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1073def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1074def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001075
Evan Cheng60ff8792010-10-11 22:03:18 +00001076def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1077def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1078def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1079def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001080
Bob Wilson052ba452010-03-22 18:22:06 +00001081// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001082class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001083 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1085 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1086 let Rm = 0b1111;
1087 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001088}
Bob Wilson25eb5012010-03-20 20:54:36 +00001089class VST1D3WB<bits<4> op7_4, string Dt>
1090 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001091 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001092 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001093 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1094 "$Rn.addr = $wb", []> {
1095 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001096}
Bob Wilson052ba452010-03-22 18:22:06 +00001097
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001098def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1099def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1100def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1101def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001102
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001103def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1104def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1105def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1106def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001107
Evan Cheng60ff8792010-10-11 22:03:18 +00001108def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1109def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001110
Bob Wilson052ba452010-03-22 18:22:06 +00001111// ...with 4 registers (some of these are only for the disassembler):
1112class VST1D4<bits<4> op7_4, string Dt>
1113 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001114 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1115 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001116 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 let Rm = 0b1111;
1118 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001119}
Bob Wilson25eb5012010-03-20 20:54:36 +00001120class VST1D4WB<bits<4> op7_4, string Dt>
1121 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001123 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001124 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1125 "$Rn.addr = $wb", []> {
1126 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001127}
Bob Wilson25eb5012010-03-20 20:54:36 +00001128
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001129def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1130def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1131def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1132def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001133
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001134def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1135def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1136def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1137def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001138
Evan Cheng60ff8792010-10-11 22:03:18 +00001139def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1140def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001141
Bob Wilsonb36ec862009-08-06 18:47:44 +00001142// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001143class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1144 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1146 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1147 let Rm = 0b1111;
1148 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001149}
Bob Wilson95808322010-03-18 20:18:39 +00001150class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001151 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001152 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1153 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001154 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 let Rm = 0b1111;
1156 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001157}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001158
Owen Andersond2f37942010-11-02 21:16:58 +00001159def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1160def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1161def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001162
Owen Andersond2f37942010-11-02 21:16:58 +00001163def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1164def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1165def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001166
Evan Cheng60ff8792010-10-11 22:03:18 +00001167def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1168def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1169def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170
Evan Cheng60ff8792010-10-11 22:03:18 +00001171def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1172def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1173def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001175// ...with address register writeback:
1176class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1177 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1179 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1180 "$Rn.addr = $wb", []> {
1181 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001182}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001183class VST2QWB<bits<4> op7_4, string Dt>
1184 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001185 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001186 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001187 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1188 "$Rn.addr = $wb", []> {
1189 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001190}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001191
Owen Andersond2f37942010-11-02 21:16:58 +00001192def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1193def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1194def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001195
Owen Andersond2f37942010-11-02 21:16:58 +00001196def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1197def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1198def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001199
Evan Cheng60ff8792010-10-11 22:03:18 +00001200def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1201def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1202def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001203
Evan Cheng60ff8792010-10-11 22:03:18 +00001204def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1205def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1206def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001207
Bob Wilson068b18b2010-03-20 21:15:48 +00001208// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001209def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1210def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1211def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1212def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1213def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1214def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001215
Bob Wilsonb36ec862009-08-06 18:47:44 +00001216// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001217class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1218 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1220 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1221 let Rm = 0b1111;
1222 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001223}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001224
Owen Andersona1a45fd2010-11-02 21:47:03 +00001225def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1226def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1227def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001228
Evan Cheng60ff8792010-10-11 22:03:18 +00001229def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1230def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1231def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001232
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001233// ...with address register writeback:
1234class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1235 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001237 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001238 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1239 "$Rn.addr = $wb", []> {
1240 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001241}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001242
Owen Andersona1a45fd2010-11-02 21:47:03 +00001243def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1244def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1245def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001246
Evan Cheng60ff8792010-10-11 22:03:18 +00001247def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1248def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1249def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001250
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001251// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001252def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1253def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1254def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1255def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1256def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1257def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1260def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1261def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001262
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001263// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001264def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1265def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1266def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001267
Bob Wilsonb36ec862009-08-06 18:47:44 +00001268// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001269class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1270 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1272 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001273 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 let Rm = 0b1111;
1275 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001276}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001277
Owen Andersona1a45fd2010-11-02 21:47:03 +00001278def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1279def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1280def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001281
Evan Cheng60ff8792010-10-11 22:03:18 +00001282def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1283def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1284def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001285
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001286// ...with address register writeback:
1287class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1288 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001289 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001290 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1292 "$Rn.addr = $wb", []> {
1293 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001294}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295
Owen Andersona1a45fd2010-11-02 21:47:03 +00001296def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1297def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1298def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1301def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1302def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001303
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001304// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001305def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1306def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1307def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1308def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1309def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1310def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001311
Evan Cheng60ff8792010-10-11 22:03:18 +00001312def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1313def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1314def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001315
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001316// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001317def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1318def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1319def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001320
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001321} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1322
Bob Wilson8466fa12010-09-13 23:01:35 +00001323// Classes for VST*LN pseudo-instructions with multi-register operands.
1324// These are expanded to real instructions after register allocation.
1325class VSTQLNPseudo<InstrItinClass itin>
1326 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1327 itin, "">;
1328class VSTQLNWBPseudo<InstrItinClass itin>
1329 : PseudoNLdSt<(outs GPR:$wb),
1330 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1331 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1332class VSTQQLNPseudo<InstrItinClass itin>
1333 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1334 itin, "">;
1335class VSTQQLNWBPseudo<InstrItinClass itin>
1336 : PseudoNLdSt<(outs GPR:$wb),
1337 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1338 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1339class VSTQQQQLNPseudo<InstrItinClass itin>
1340 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1341 itin, "">;
1342class VSTQQQQLNWBPseudo<InstrItinClass itin>
1343 : PseudoNLdSt<(outs GPR:$wb),
1344 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1345 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1346
Bob Wilsonb07c1712009-10-07 21:53:04 +00001347// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001348class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1349 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001350 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001351 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001352 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1353 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001355}
Bob Wilsond168cef2010-11-03 16:24:53 +00001356class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1357 : VSTQLNPseudo<IIC_VST1ln> {
1358 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1359 addrmode6:$addr)];
1360}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001361
Bob Wilsond168cef2010-11-03 16:24:53 +00001362def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1363 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001364 let Inst{7-5} = lane{2-0};
1365}
Bob Wilsond168cef2010-11-03 16:24:53 +00001366def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1367 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001368 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001370}
Bob Wilsond168cef2010-11-03 16:24:53 +00001371def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001372 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001374}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001375
Bob Wilsond168cef2010-11-03 16:24:53 +00001376def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1377def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1378def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001379
Bob Wilson746fa172010-12-10 22:13:32 +00001380def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1381 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1382def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1383 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1384
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001385let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1386
1387// ...with address register writeback:
1388class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001389 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001390 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001391 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 "\\{$Vd[$lane]\\}, $Rn$Rm",
1393 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001394
Owen Andersone95c9462010-11-02 21:54:45 +00001395def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1396 let Inst{7-5} = lane{2-0};
1397}
1398def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1399 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001401}
1402def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1403 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001404 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001405}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001406
1407def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1408def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1409def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001410
Bob Wilson8a3198b2009-09-01 18:51:56 +00001411// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001412class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001413 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001414 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1415 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001416 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001417 let Rm = 0b1111;
1418 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001419}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001420
Owen Andersonb20594f2010-11-02 22:18:18 +00001421def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1422 let Inst{7-5} = lane{2-0};
1423}
1424def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1425 let Inst{7-6} = lane{1-0};
1426}
1427def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1428 let Inst{7} = lane{0};
1429}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001430
Evan Cheng60ff8792010-10-11 22:03:18 +00001431def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1432def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1433def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001434
Bob Wilson41315282010-03-20 20:39:53 +00001435// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001436def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1437 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001439}
1440def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1441 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001443}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1446def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001447
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001448// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001449class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001450 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001451 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001452 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001453 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001454 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001455 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001456}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001457
Owen Andersonb20594f2010-11-02 22:18:18 +00001458def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1459 let Inst{7-5} = lane{2-0};
1460}
1461def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1462 let Inst{7-6} = lane{1-0};
1463}
1464def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1465 let Inst{7} = lane{0};
1466}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001467
Evan Cheng60ff8792010-10-11 22:03:18 +00001468def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1469def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1470def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001471
Owen Andersonb20594f2010-11-02 22:18:18 +00001472def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1473 let Inst{7-6} = lane{1-0};
1474}
1475def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1476 let Inst{7} = lane{0};
1477}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001478
Evan Cheng60ff8792010-10-11 22:03:18 +00001479def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1480def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001481
Bob Wilson8a3198b2009-09-01 18:51:56 +00001482// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001483class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001484 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001486 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1488 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001489}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001490
Owen Andersonb20594f2010-11-02 22:18:18 +00001491def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1492 let Inst{7-5} = lane{2-0};
1493}
1494def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1495 let Inst{7-6} = lane{1-0};
1496}
1497def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1498 let Inst{7} = lane{0};
1499}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001500
Evan Cheng60ff8792010-10-11 22:03:18 +00001501def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1502def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1503def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001504
Bob Wilson41315282010-03-20 20:39:53 +00001505// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001506def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1507 let Inst{7-6} = lane{1-0};
1508}
1509def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1510 let Inst{7} = lane{0};
1511}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001512
Evan Cheng60ff8792010-10-11 22:03:18 +00001513def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1514def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001515
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001516// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001517class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001518 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001520 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001521 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001522 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1523 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001524
Owen Andersonb20594f2010-11-02 22:18:18 +00001525def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1526 let Inst{7-5} = lane{2-0};
1527}
1528def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1529 let Inst{7-6} = lane{1-0};
1530}
1531def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1532 let Inst{7} = lane{0};
1533}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001534
Evan Cheng60ff8792010-10-11 22:03:18 +00001535def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1536def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1537def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001538
Owen Andersonb20594f2010-11-02 22:18:18 +00001539def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1540 let Inst{7-6} = lane{1-0};
1541}
1542def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1543 let Inst{7} = lane{0};
1544}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001545
Evan Cheng60ff8792010-10-11 22:03:18 +00001546def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1547def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001548
Bob Wilson8a3198b2009-09-01 18:51:56 +00001549// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001550class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001551 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001553 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001554 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001555 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001556 let Rm = 0b1111;
1557 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001558}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001559
Owen Andersonb20594f2010-11-02 22:18:18 +00001560def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1561 let Inst{7-5} = lane{2-0};
1562}
1563def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1564 let Inst{7-6} = lane{1-0};
1565}
1566def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001569}
Bob Wilson56311392009-10-09 00:01:36 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1572def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1573def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001574
Bob Wilson41315282010-03-20 20:39:53 +00001575// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001576def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1577 let Inst{7-6} = lane{1-0};
1578}
1579def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1580 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001582}
Bob Wilson56311392009-10-09 00:01:36 +00001583
Evan Cheng60ff8792010-10-11 22:03:18 +00001584def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1585def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001586
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001587// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001588class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001589 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001590 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001591 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001592 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001593 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1594 "$Rn.addr = $wb", []> {
1595 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001596}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001597
Owen Andersonb20594f2010-11-02 22:18:18 +00001598def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1599 let Inst{7-5} = lane{2-0};
1600}
1601def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1602 let Inst{7-6} = lane{1-0};
1603}
1604def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1605 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001607}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001608
Evan Cheng60ff8792010-10-11 22:03:18 +00001609def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1610def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1611def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001612
Owen Andersonb20594f2010-11-02 22:18:18 +00001613def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1614 let Inst{7-6} = lane{1-0};
1615}
1616def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1617 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001619}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001620
Evan Cheng60ff8792010-10-11 22:03:18 +00001621def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1622def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001623
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001624} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001625
Bob Wilson205a5ca2009-07-08 18:11:30 +00001626
Bob Wilson5bafff32009-06-22 23:27:02 +00001627//===----------------------------------------------------------------------===//
1628// NEON pattern fragments
1629//===----------------------------------------------------------------------===//
1630
1631// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001632def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001633 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1634 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001636def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001637 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1638 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001639}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001640def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001641 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1642 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001644def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001645 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1646 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001647}]>;
1648
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001649// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001650def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001651 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1652 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001653}]>;
1654
Bob Wilson5bafff32009-06-22 23:27:02 +00001655// Translate lane numbers from Q registers to D subregs.
1656def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001658}]>;
1659def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001661}]>;
1662def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664}]>;
1665
1666//===----------------------------------------------------------------------===//
1667// Instruction Classes
1668//===----------------------------------------------------------------------===//
1669
Bob Wilson4711d5c2010-12-13 23:02:37 +00001670// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001671class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001672 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1673 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001674 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1675 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1676 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001677class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001678 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1679 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001680 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1681 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1682 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001683
Bob Wilson69bfbd62010-02-17 22:42:54 +00001684// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001685class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001686 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001688 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001689 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1690 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1691 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001692class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001693 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001695 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001696 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1697 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1698 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001699
Bob Wilson973a0742010-08-30 20:02:30 +00001700// Narrow 2-register operations.
1701class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1702 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1703 InstrItinClass itin, string OpcodeStr, string Dt,
1704 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001705 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1706 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1707 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001708
Bob Wilson5bafff32009-06-22 23:27:02 +00001709// Narrow 2-register intrinsics.
1710class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1711 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001713 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001714 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1715 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1716 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001717
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001718// Long 2-register operations (currently only used for VMOVL).
1719class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1720 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1721 InstrItinClass itin, string OpcodeStr, string Dt,
1722 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001723 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1724 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1725 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001726
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001727// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001728class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001729 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001730 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001731 OpcodeStr, Dt, "$Vd, $Vm",
1732 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001733class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001735 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1736 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1737 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001738
Bob Wilson4711d5c2010-12-13 23:02:37 +00001739// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001740class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001742 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001743 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001744 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1745 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1746 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001747 let isCommutable = Commutable;
1748}
1749// Same as N3VD but no data type.
1750class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1751 InstrItinClass itin, string OpcodeStr,
1752 ValueType ResTy, ValueType OpTy,
1753 SDNode OpNode, bit Commutable>
1754 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001755 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1756 OpcodeStr, "$Vd, $Vn, $Vm", "",
1757 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 let isCommutable = Commutable;
1759}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001760
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001761class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 InstrItinClass itin, string OpcodeStr, string Dt,
1763 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001764 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001765 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1766 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1767 [(set (Ty DPR:$Vd),
1768 (Ty (ShOp (Ty DPR:$Vn),
1769 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001770 let isCommutable = 0;
1771}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001772class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001773 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001774 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001775 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1776 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1777 [(set (Ty DPR:$Vd),
1778 (Ty (ShOp (Ty DPR:$Vn),
1779 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001780 let isCommutable = 0;
1781}
1782
Bob Wilson5bafff32009-06-22 23:27:02 +00001783class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001785 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001786 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001787 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1788 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1789 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001790 let isCommutable = Commutable;
1791}
1792class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1793 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001794 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001795 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001796 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1797 OpcodeStr, "$Vd, $Vn, $Vm", "",
1798 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001799 let isCommutable = Commutable;
1800}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001801class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001803 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001804 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001805 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1806 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1807 [(set (ResTy QPR:$Vd),
1808 (ResTy (ShOp (ResTy QPR:$Vn),
1809 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001810 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001811 let isCommutable = 0;
1812}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001813class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001815 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001816 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1817 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1818 [(set (ResTy QPR:$Vd),
1819 (ResTy (ShOp (ResTy QPR:$Vn),
1820 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001821 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001822 let isCommutable = 0;
1823}
Bob Wilson5bafff32009-06-22 23:27:02 +00001824
1825// Basic 3-register intrinsics, both double- and quad-register.
1826class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001827 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001828 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001829 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001830 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1831 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1832 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001833 let isCommutable = Commutable;
1834}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001835class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001836 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001837 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001838 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1839 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1840 [(set (Ty DPR:$Vd),
1841 (Ty (IntOp (Ty DPR:$Vn),
1842 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001843 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001844 let isCommutable = 0;
1845}
David Goodwin658ea602009-09-25 18:38:29 +00001846class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001848 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001849 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1850 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1851 [(set (Ty DPR:$Vd),
1852 (Ty (IntOp (Ty DPR:$Vn),
1853 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001854 let isCommutable = 0;
1855}
Owen Anderson3557d002010-10-26 20:56:57 +00001856class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1857 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001858 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001859 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1860 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1861 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1862 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001863 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001864}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001865
Bob Wilson5bafff32009-06-22 23:27:02 +00001866class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001867 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001868 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001869 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001870 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1871 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1872 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001873 let isCommutable = Commutable;
1874}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001875class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt,
1877 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001878 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001879 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1880 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1881 [(set (ResTy QPR:$Vd),
1882 (ResTy (IntOp (ResTy QPR:$Vn),
1883 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001884 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001885 let isCommutable = 0;
1886}
David Goodwin658ea602009-09-25 18:38:29 +00001887class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 string OpcodeStr, string Dt,
1889 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001890 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001891 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1892 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1893 [(set (ResTy QPR:$Vd),
1894 (ResTy (IntOp (ResTy QPR:$Vn),
1895 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001896 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001897 let isCommutable = 0;
1898}
Owen Anderson3557d002010-10-26 20:56:57 +00001899class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1900 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001901 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001902 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1903 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1904 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1905 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001906 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001907}
Bob Wilson5bafff32009-06-22 23:27:02 +00001908
Bob Wilson4711d5c2010-12-13 23:02:37 +00001909// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001910class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001911 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001912 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001914 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1915 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1916 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1917 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1918
David Goodwin658ea602009-09-25 18:38:29 +00001919class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001921 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001922 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001923 (outs DPR:$Vd),
1924 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001925 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001926 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1927 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001928 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 (Ty (MulOp DPR:$Vn,
1930 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001931 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001932class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 string OpcodeStr, string Dt,
1934 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001935 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001936 (outs DPR:$Vd),
1937 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001938 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001939 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1940 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001941 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001942 (Ty (MulOp DPR:$Vn,
1943 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001944 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001945
Bob Wilson5bafff32009-06-22 23:27:02 +00001946class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001948 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001949 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001950 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1951 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1952 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1953 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001954class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001956 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001957 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001958 (outs QPR:$Vd),
1959 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001960 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001961 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1962 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001963 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001964 (ResTy (MulOp QPR:$Vn,
1965 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001966 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001967class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 string OpcodeStr, string Dt,
1969 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001971 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001972 (outs QPR:$Vd),
1973 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001974 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001975 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1976 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001977 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001978 (ResTy (MulOp QPR:$Vn,
1979 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001980 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001981
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001982// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1983class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1984 InstrItinClass itin, string OpcodeStr, string Dt,
1985 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1986 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001987 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1988 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1989 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1990 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001991class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1992 InstrItinClass itin, string OpcodeStr, string Dt,
1993 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1994 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001995 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1996 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1997 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1998 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001999
Bob Wilson5bafff32009-06-22 23:27:02 +00002000// Neon 3-argument intrinsics, both double- and quad-register.
2001// The destination register is also used as the first source operand register.
2002class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002003 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002004 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002005 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002006 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2007 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2008 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2009 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002010class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002012 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002014 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2015 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2016 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2017 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002019// Long Multiply-Add/Sub operations.
2020class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2021 InstrItinClass itin, string OpcodeStr, string Dt,
2022 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2023 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002024 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2025 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2026 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2027 (TyQ (MulOp (TyD DPR:$Vn),
2028 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002029class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2030 InstrItinClass itin, string OpcodeStr, string Dt,
2031 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002032 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2033 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002034 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002035 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2036 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002037 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002038 (TyQ (MulOp (TyD DPR:$Vn),
2039 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002040 imm:$lane))))))]>;
2041class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2042 InstrItinClass itin, string OpcodeStr, string Dt,
2043 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002044 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2045 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002046 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002047 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2048 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002049 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002050 (TyQ (MulOp (TyD DPR:$Vn),
2051 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002052 imm:$lane))))))]>;
2053
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002054// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2055class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2056 InstrItinClass itin, string OpcodeStr, string Dt,
2057 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2058 SDNode OpNode>
2059 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002060 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2061 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2062 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2063 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2064 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002065
Bob Wilson5bafff32009-06-22 23:27:02 +00002066// Neon Long 3-argument intrinsic. The destination register is
2067// a quad-register and is also used as the first source operand register.
2068class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002070 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002072 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2073 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2074 [(set QPR:$Vd,
2075 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002076class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 string OpcodeStr, string Dt,
2078 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002079 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002080 (outs QPR:$Vd),
2081 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002082 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002083 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2084 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002085 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002086 (OpTy DPR:$Vn),
2087 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002088 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002089class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2090 InstrItinClass itin, string OpcodeStr, string Dt,
2091 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002092 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002093 (outs QPR:$Vd),
2094 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002095 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002096 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2097 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002098 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002099 (OpTy DPR:$Vn),
2100 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002101 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002102
Bob Wilson5bafff32009-06-22 23:27:02 +00002103// Narrowing 3-register intrinsics.
2104class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002105 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 Intrinsic IntOp, bit Commutable>
2107 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002108 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2109 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2110 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 let isCommutable = Commutable;
2112}
2113
Bob Wilson04d6c282010-08-29 05:57:34 +00002114// Long 3-register operations.
2115class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2116 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002117 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2118 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002119 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2120 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2121 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002122 let isCommutable = Commutable;
2123}
2124class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2125 InstrItinClass itin, string OpcodeStr, string Dt,
2126 ValueType TyQ, ValueType TyD, SDNode OpNode>
2127 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002128 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2129 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2130 [(set QPR:$Vd,
2131 (TyQ (OpNode (TyD DPR:$Vn),
2132 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002133class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2134 InstrItinClass itin, string OpcodeStr, string Dt,
2135 ValueType TyQ, ValueType TyD, SDNode OpNode>
2136 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2138 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2139 [(set QPR:$Vd,
2140 (TyQ (OpNode (TyD DPR:$Vn),
2141 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002142
2143// Long 3-register operations with explicitly extended operands.
2144class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2145 InstrItinClass itin, string OpcodeStr, string Dt,
2146 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2147 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002148 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002149 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2150 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2151 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2152 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002153 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002154}
2155
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002156// Long 3-register intrinsics with explicit extend (VABDL).
2157class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2158 InstrItinClass itin, string OpcodeStr, string Dt,
2159 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2160 bit Commutable>
2161 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2163 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2164 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2165 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002166 let isCommutable = Commutable;
2167}
2168
Bob Wilson5bafff32009-06-22 23:27:02 +00002169// Long 3-register intrinsics.
2170class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002171 InstrItinClass itin, string OpcodeStr, string Dt,
2172 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002174 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2175 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2176 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 let isCommutable = Commutable;
2178}
David Goodwin658ea602009-09-25 18:38:29 +00002179class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 string OpcodeStr, string Dt,
2181 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002182 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2184 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2185 [(set (ResTy QPR:$Vd),
2186 (ResTy (IntOp (OpTy DPR:$Vn),
2187 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002188 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2190 InstrItinClass itin, string OpcodeStr, string Dt,
2191 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002192 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002193 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2194 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2195 [(set (ResTy QPR:$Vd),
2196 (ResTy (IntOp (OpTy DPR:$Vn),
2197 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002198 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002199
Bob Wilson04d6c282010-08-29 05:57:34 +00002200// Wide 3-register operations.
2201class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2202 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2203 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002204 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002205 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2206 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2207 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2208 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 let isCommutable = Commutable;
2210}
2211
2212// Pairwise long 2-register intrinsics, both double- and quad-register.
2213class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002214 bits<2> op17_16, bits<5> op11_7, bit op4,
2215 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002217 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2218 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2219 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002220class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 bits<2> op17_16, bits<5> op11_7, bit op4,
2222 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002224 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2225 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2226 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002227
2228// Pairwise long 2-register accumulate intrinsics,
2229// both double- and quad-register.
2230// The destination register is also used as the first source operand register.
2231class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 bits<2> op17_16, bits<5> op11_7, bit op4,
2233 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2235 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002236 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2237 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2238 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 bits<2> op17_16, bits<5> op11_7, bit op4,
2241 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2243 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002244 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2245 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2246 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002247
2248// Shift by immediate,
2249// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002250class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002251 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002253 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002254 (outs DPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), f, itin,
2255 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2256 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002257class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002258 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002260 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002261 (outs QPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), f, itin,
2262 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2263 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264
Johnny Chen6c8648b2010-03-17 23:26:50 +00002265// Long shift by immediate.
2266class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2267 string OpcodeStr, string Dt,
2268 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2269 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2271 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2272 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002273 (i32 imm:$SIMM))))]>;
2274
Bob Wilson5bafff32009-06-22 23:27:02 +00002275// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002276class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002278 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002279 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002280 (outs DPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, itin,
2281 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2282 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002283 (i32 imm:$SIMM))))]>;
2284
2285// Shift right by immediate and accumulate,
2286// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002287class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002289 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2290 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2291 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2292 [(set DPR:$Vd, (Ty (add DPR:$src1,
2293 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002294class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002296 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2297 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2298 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2299 [(set QPR:$Vd, (Ty (add QPR:$src1,
2300 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302// Shift by immediate and insert,
2303// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002304class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002305 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002306 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2307 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2308 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2309 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002310class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002311 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002312 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2313 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2314 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2315 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
2317// Convert, with fractional bits immediate,
2318// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002319class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002320 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002322 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002323 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2324 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2325 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002326class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002329 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002330 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2331 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2332 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002333
2334//===----------------------------------------------------------------------===//
2335// Multiclasses
2336//===----------------------------------------------------------------------===//
2337
Bob Wilson916ac5b2009-10-03 04:44:16 +00002338// Abbreviations used in multiclass suffixes:
2339// Q = quarter int (8 bit) elements
2340// H = half int (16 bit) elements
2341// S = single int (32 bit) elements
2342// D = double int (64 bit) elements
2343
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002344// Neon 2-register vector operations -- for disassembly only.
2345
2346// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002347multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2348 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002349 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002350 // 64-bit vector types.
2351 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002353 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002355 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002357 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002358 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002359 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002360 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002361 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002363 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002365 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002366 [(set DPR:$Vd, (v2f32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002367 let Inst{10} = 1; // overwrite F = 1
2368 }
2369
2370 // 128-bit vector types.
2371 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002373 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002374 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002375 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002377 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002378 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002379 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002380 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002381 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002382 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002383 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002384 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002385 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 [(set QPR:$Vd, (v4f32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002387 let Inst{10} = 1; // overwrite F = 1
2388 }
2389}
2390
Bob Wilson5bafff32009-06-22 23:27:02 +00002391// Neon 3-register vector operations.
2392
2393// First with only element sizes of 8, 16 and 32 bits:
2394multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002395 InstrItinClass itinD16, InstrItinClass itinD32,
2396 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 string OpcodeStr, string Dt,
2398 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002400 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 OpcodeStr, !strconcat(Dt, "8"),
2402 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002403 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002404 OpcodeStr, !strconcat(Dt, "16"),
2405 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002406 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002407 OpcodeStr, !strconcat(Dt, "32"),
2408 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409
2410 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002411 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002412 OpcodeStr, !strconcat(Dt, "8"),
2413 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002414 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002415 OpcodeStr, !strconcat(Dt, "16"),
2416 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002417 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002418 OpcodeStr, !strconcat(Dt, "32"),
2419 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002420}
2421
Evan Chengf81bf152009-11-23 21:57:23 +00002422multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2423 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2424 v4i16, ShOp>;
2425 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002426 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002427 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002428 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002429 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002430 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002431}
2432
Bob Wilson5bafff32009-06-22 23:27:02 +00002433// ....then also with element size 64 bits:
2434multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002435 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 string OpcodeStr, string Dt,
2437 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002438 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002440 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 OpcodeStr, !strconcat(Dt, "64"),
2442 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002443 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002444 OpcodeStr, !strconcat(Dt, "64"),
2445 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446}
2447
2448
Bob Wilson973a0742010-08-30 20:02:30 +00002449// Neon Narrowing 2-register vector operations,
2450// source operand element sizes of 16, 32 and 64 bits:
2451multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002452 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002453 InstrItinClass itin, string OpcodeStr, string Dt,
2454 SDNode OpNode> {
2455 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2456 itin, OpcodeStr, !strconcat(Dt, "16"),
2457 v8i8, v8i16, OpNode>;
2458 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2459 itin, OpcodeStr, !strconcat(Dt, "32"),
2460 v4i16, v4i32, OpNode>;
2461 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2462 itin, OpcodeStr, !strconcat(Dt, "64"),
2463 v2i32, v2i64, OpNode>;
2464}
2465
Bob Wilson5bafff32009-06-22 23:27:02 +00002466// Neon Narrowing 2-register vector intrinsics,
2467// source operand element sizes of 16, 32 and 64 bits:
2468multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002469 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 Intrinsic IntOp> {
2472 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 itin, OpcodeStr, !strconcat(Dt, "16"),
2474 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002475 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 itin, OpcodeStr, !strconcat(Dt, "32"),
2477 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 itin, OpcodeStr, !strconcat(Dt, "64"),
2480 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002481}
2482
2483
2484// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2485// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002486multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2487 string OpcodeStr, string Dt, SDNode OpNode> {
2488 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2489 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2490 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2491 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2492 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2493 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002494}
2495
2496
2497// Neon 3-register vector intrinsics.
2498
2499// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002500multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002501 InstrItinClass itinD16, InstrItinClass itinD32,
2502 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 string OpcodeStr, string Dt,
2504 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002506 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002507 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002509 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002511 v2i32, v2i32, IntOp, Commutable>;
2512
2513 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002514 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002515 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002516 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002517 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 v4i32, v4i32, IntOp, Commutable>;
2520}
Owen Anderson3557d002010-10-26 20:56:57 +00002521multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2522 InstrItinClass itinD16, InstrItinClass itinD32,
2523 InstrItinClass itinQ16, InstrItinClass itinQ32,
2524 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002525 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002526 // 64-bit vector types.
2527 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2528 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002529 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002530 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2531 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002532 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002533
2534 // 128-bit vector types.
2535 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2536 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002537 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002538 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2539 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002540 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002541}
Bob Wilson5bafff32009-06-22 23:27:02 +00002542
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002543multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002544 InstrItinClass itinD16, InstrItinClass itinD32,
2545 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002547 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002549 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002550 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002551 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002552 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002553 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002555}
2556
Bob Wilson5bafff32009-06-22 23:27:02 +00002557// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002558multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002559 InstrItinClass itinD16, InstrItinClass itinD32,
2560 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 string OpcodeStr, string Dt,
2562 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002563 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002565 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002566 OpcodeStr, !strconcat(Dt, "8"),
2567 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002568 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 OpcodeStr, !strconcat(Dt, "8"),
2570 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002571}
Owen Anderson3557d002010-10-26 20:56:57 +00002572multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2573 InstrItinClass itinD16, InstrItinClass itinD32,
2574 InstrItinClass itinQ16, InstrItinClass itinQ32,
2575 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002576 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002577 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002578 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002579 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2580 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002581 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002582 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2583 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002584 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002585}
2586
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002589multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002590 InstrItinClass itinD16, InstrItinClass itinD32,
2591 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 string OpcodeStr, string Dt,
2593 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002594 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002595 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002596 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002597 OpcodeStr, !strconcat(Dt, "64"),
2598 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002599 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002600 OpcodeStr, !strconcat(Dt, "64"),
2601 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002602}
Owen Anderson3557d002010-10-26 20:56:57 +00002603multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2604 InstrItinClass itinD16, InstrItinClass itinD32,
2605 InstrItinClass itinQ16, InstrItinClass itinQ32,
2606 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002607 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002608 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002609 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002610 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2611 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002612 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002613 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2614 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002615 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002616}
Bob Wilson5bafff32009-06-22 23:27:02 +00002617
Bob Wilson5bafff32009-06-22 23:27:02 +00002618// Neon Narrowing 3-register vector intrinsics,
2619// source operand element sizes of 16, 32 and 64 bits:
2620multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002621 string OpcodeStr, string Dt,
2622 Intrinsic IntOp, bit Commutable = 0> {
2623 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2624 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002625 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002626 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2627 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002628 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002629 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2630 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002631 v2i32, v2i64, IntOp, Commutable>;
2632}
2633
2634
Bob Wilson04d6c282010-08-29 05:57:34 +00002635// Neon Long 3-register vector operations.
2636
2637multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2638 InstrItinClass itin16, InstrItinClass itin32,
2639 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002640 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002641 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2642 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002643 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002644 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002645 OpcodeStr, !strconcat(Dt, "16"),
2646 v4i32, v4i16, OpNode, Commutable>;
2647 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2648 OpcodeStr, !strconcat(Dt, "32"),
2649 v2i64, v2i32, OpNode, Commutable>;
2650}
2651
2652multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2653 InstrItinClass itin, string OpcodeStr, string Dt,
2654 SDNode OpNode> {
2655 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2656 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2657 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2658 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2659}
2660
2661multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2662 InstrItinClass itin16, InstrItinClass itin32,
2663 string OpcodeStr, string Dt,
2664 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2665 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2666 OpcodeStr, !strconcat(Dt, "8"),
2667 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002668 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002669 OpcodeStr, !strconcat(Dt, "16"),
2670 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2671 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2672 OpcodeStr, !strconcat(Dt, "32"),
2673 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002674}
2675
Bob Wilson5bafff32009-06-22 23:27:02 +00002676// Neon Long 3-register vector intrinsics.
2677
2678// First with only element sizes of 16 and 32 bits:
2679multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002680 InstrItinClass itin16, InstrItinClass itin32,
2681 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002682 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002683 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 OpcodeStr, !strconcat(Dt, "16"),
2685 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002686 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002687 OpcodeStr, !strconcat(Dt, "32"),
2688 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002689}
2690
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002691multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 InstrItinClass itin, string OpcodeStr, string Dt,
2693 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002694 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002695 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002696 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002698}
2699
Bob Wilson5bafff32009-06-22 23:27:02 +00002700// ....then also with element size of 8 bits:
2701multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002702 InstrItinClass itin16, InstrItinClass itin32,
2703 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002704 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002705 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002706 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002707 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002708 OpcodeStr, !strconcat(Dt, "8"),
2709 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710}
2711
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002712// ....with explicit extend (VABDL).
2713multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2714 InstrItinClass itin, string OpcodeStr, string Dt,
2715 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2716 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2717 OpcodeStr, !strconcat(Dt, "8"),
2718 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002719 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002720 OpcodeStr, !strconcat(Dt, "16"),
2721 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2722 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2723 OpcodeStr, !strconcat(Dt, "32"),
2724 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2725}
2726
Bob Wilson5bafff32009-06-22 23:27:02 +00002727
2728// Neon Wide 3-register vector intrinsics,
2729// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002730multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2731 string OpcodeStr, string Dt,
2732 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2733 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2734 OpcodeStr, !strconcat(Dt, "8"),
2735 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2736 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2737 OpcodeStr, !strconcat(Dt, "16"),
2738 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2739 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2740 OpcodeStr, !strconcat(Dt, "32"),
2741 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002742}
2743
2744
2745// Neon Multiply-Op vector operations,
2746// element sizes of 8, 16 and 32 bits:
2747multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002748 InstrItinClass itinD16, InstrItinClass itinD32,
2749 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002752 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002754 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002756 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758
2759 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002760 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002762 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002764 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002766}
2767
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002768multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002769 InstrItinClass itinD16, InstrItinClass itinD32,
2770 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002772 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002774 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002776 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002777 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2778 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002779 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002780 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2781 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002782}
Bob Wilson5bafff32009-06-22 23:27:02 +00002783
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002784// Neon Intrinsic-Op vector operations,
2785// element sizes of 8, 16 and 32 bits:
2786multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2787 InstrItinClass itinD, InstrItinClass itinQ,
2788 string OpcodeStr, string Dt, Intrinsic IntOp,
2789 SDNode OpNode> {
2790 // 64-bit vector types.
2791 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2792 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2793 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2794 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2795 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2796 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2797
2798 // 128-bit vector types.
2799 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2800 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2801 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2802 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2803 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2804 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2805}
2806
Bob Wilson5bafff32009-06-22 23:27:02 +00002807// Neon 3-argument intrinsics,
2808// element sizes of 8, 16 and 32 bits:
2809multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002810 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002813 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002814 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002815 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002816 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002817 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002818 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002819
2820 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002821 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002822 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002823 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002824 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002825 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002826 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002827}
2828
2829
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002830// Neon Long Multiply-Op vector operations,
2831// element sizes of 8, 16 and 32 bits:
2832multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2833 InstrItinClass itin16, InstrItinClass itin32,
2834 string OpcodeStr, string Dt, SDNode MulOp,
2835 SDNode OpNode> {
2836 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2837 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2838 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2839 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2840 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2841 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2842}
2843
2844multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2845 string Dt, SDNode MulOp, SDNode OpNode> {
2846 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2847 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2848 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2849 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2850}
2851
2852
Bob Wilson5bafff32009-06-22 23:27:02 +00002853// Neon Long 3-argument intrinsics.
2854
2855// First with only element sizes of 16 and 32 bits:
2856multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002857 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002859 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002861 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863}
2864
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002865multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002867 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002869 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002871}
2872
Bob Wilson5bafff32009-06-22 23:27:02 +00002873// ....then also with element size of 8 bits:
2874multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002875 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002877 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2878 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002880}
2881
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002882// ....with explicit extend (VABAL).
2883multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2884 InstrItinClass itin, string OpcodeStr, string Dt,
2885 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2886 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2887 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2888 IntOp, ExtOp, OpNode>;
2889 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2890 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2891 IntOp, ExtOp, OpNode>;
2892 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2893 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2894 IntOp, ExtOp, OpNode>;
2895}
2896
Bob Wilson5bafff32009-06-22 23:27:02 +00002897
2898// Neon 2-register vector intrinsics,
2899// element sizes of 8, 16 and 32 bits:
2900multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002901 bits<5> op11_7, bit op4,
2902 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 // 64-bit vector types.
2905 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002908 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002910 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002911
2912 // 128-bit vector types.
2913 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002914 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002916 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002918 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002919}
2920
2921
2922// Neon Pairwise long 2-register intrinsics,
2923// element sizes of 8, 16 and 32 bits:
2924multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2925 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 // 64-bit vector types.
2928 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002931 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935 // 128-bit vector types.
2936 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942}
2943
2944
2945// Neon Pairwise long 2-register accumulate intrinsics,
2946// element sizes of 8, 16 and 32 bits:
2947multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2948 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 // 64-bit vector types.
2951 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958 // 128-bit vector types.
2959 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965}
2966
2967
2968// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002969// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002970// element sizes of 8, 16, 32 and 64 bits:
2971multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002972 InstrItinClass itin, string OpcodeStr, string Dt,
2973 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002975 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002976 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002977 let Inst{21-19} = 0b001; // imm6 = 001xxx
2978 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002979 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002981 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2982 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002983 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002985 let Inst{21} = 0b1; // imm6 = 1xxxxx
2986 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002987 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002988 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002989 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002990
2991 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002992 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002994 let Inst{21-19} = 0b001; // imm6 = 001xxx
2995 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002996 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002997 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002998 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2999 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003000 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003002 let Inst{21} = 0b1; // imm6 = 1xxxxx
3003 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003004 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003005 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003006 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003007}
3008
Bob Wilson5bafff32009-06-22 23:27:02 +00003009// Neon Shift-Accumulate vector operations,
3010// element sizes of 8, 16, 32 and 64 bits:
3011multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003013 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003014 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003016 let Inst{21-19} = 0b001; // imm6 = 001xxx
3017 }
3018 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003020 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3021 }
3022 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003024 let Inst{21} = 0b1; // imm6 = 1xxxxx
3025 }
3026 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003028 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003029
3030 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003031 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003033 let Inst{21-19} = 0b001; // imm6 = 001xxx
3034 }
3035 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003037 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3038 }
3039 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003041 let Inst{21} = 0b1; // imm6 = 1xxxxx
3042 }
3043 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003045 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003046}
3047
3048
3049// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003050// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003051// element sizes of 8, 16, 32 and 64 bits:
3052multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003053 string OpcodeStr, SDNode ShOp,
3054 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003055 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003056 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003057 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003058 let Inst{21-19} = 0b001; // imm6 = 001xxx
3059 }
3060 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003061 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003062 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3063 }
3064 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003065 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003066 let Inst{21} = 0b1; // imm6 = 1xxxxx
3067 }
3068 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003069 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003070 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003071
3072 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003073 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003074 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003075 let Inst{21-19} = 0b001; // imm6 = 001xxx
3076 }
3077 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003078 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003079 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3080 }
3081 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003082 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003083 let Inst{21} = 0b1; // imm6 = 1xxxxx
3084 }
3085 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003086 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003087 // imm6 = xxxxxx
3088}
3089
3090// Neon Shift Long operations,
3091// element sizes of 8, 16, 32 bits:
3092multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003094 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003096 let Inst{21-19} = 0b001; // imm6 = 001xxx
3097 }
3098 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003100 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3101 }
3102 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003104 let Inst{21} = 0b1; // imm6 = 1xxxxx
3105 }
3106}
3107
3108// Neon Shift Narrow operations,
3109// element sizes of 16, 32, 64 bits:
3110multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003112 SDNode OpNode> {
3113 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003115 let Inst{21-19} = 0b001; // imm6 = 001xxx
3116 }
3117 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003119 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3120 }
3121 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003123 let Inst{21} = 0b1; // imm6 = 1xxxxx
3124 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003125}
3126
3127//===----------------------------------------------------------------------===//
3128// Instruction Definitions.
3129//===----------------------------------------------------------------------===//
3130
3131// Vector Add Operations.
3132
3133// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003134defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003135 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003136def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003137 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003138def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003139 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003141defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3142 "vaddl", "s", add, sext, 1>;
3143defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3144 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003146defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3147defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003149defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3150 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3151 "vhadd", "s", int_arm_neon_vhadds, 1>;
3152defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3153 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3154 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003155// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003156defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3157 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3158 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3159defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3160 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3161 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003162// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003163defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3164 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3165 "vqadd", "s", int_arm_neon_vqadds, 1>;
3166defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3167 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3168 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003170defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3171 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003173defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3174 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
3176// Vector Multiply Operations.
3177
3178// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003179defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003181def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3182 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3183def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3184 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003185def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003186 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003187def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003188 v4f32, v4f32, fmul, 1>;
3189defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3190def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3191def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3192 v2f32, fmul>;
3193
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003194def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3195 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3196 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3197 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003198 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003199 (SubReg_i16_lane imm:$lane)))>;
3200def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3201 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3202 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3203 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003204 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003205 (SubReg_i32_lane imm:$lane)))>;
3206def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3207 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3208 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3209 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003210 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003211 (SubReg_i32_lane imm:$lane)))>;
3212
Bob Wilson5bafff32009-06-22 23:27:02 +00003213// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003214defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003215 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003217defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3218 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003219 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003220def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003221 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3222 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003223 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3224 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003225 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003226 (SubReg_i16_lane imm:$lane)))>;
3227def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003228 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3229 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003230 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3231 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003232 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003233 (SubReg_i32_lane imm:$lane)))>;
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003236defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3237 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003239defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3240 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003242def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003243 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3244 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003245 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3246 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003247 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003248 (SubReg_i16_lane imm:$lane)))>;
3249def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003250 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3251 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003252 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3253 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003254 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003255 (SubReg_i32_lane imm:$lane)))>;
3256
Bob Wilson5bafff32009-06-22 23:27:02 +00003257// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003258defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3259 "vmull", "s", NEONvmulls, 1>;
3260defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3261 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003262def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003263 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003264defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3265defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003266
Bob Wilson5bafff32009-06-22 23:27:02 +00003267// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003268defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3269 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3270defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3271 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003272
3273// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3274
3275// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003276defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3278def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003279 v2f32, fmul_su, fadd_mlx>,
3280 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003281def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003282 v4f32, fmul_su, fadd_mlx>,
3283 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003284defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3286def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003287 v2f32, fmul_su, fadd_mlx>,
3288 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003289def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003290 v4f32, v2f32, fmul_su, fadd_mlx>,
3291 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003292
3293def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003294 (mul (v8i16 QPR:$src2),
3295 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3296 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003297 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003298 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003299 (SubReg_i16_lane imm:$lane)))>;
3300
3301def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003302 (mul (v4i32 QPR:$src2),
3303 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3304 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003305 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003306 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003307 (SubReg_i32_lane imm:$lane)))>;
3308
Evan Cheng48575f62010-12-05 22:04:16 +00003309def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3310 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003311 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003312 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3313 (v4f32 QPR:$src2),
3314 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003315 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003316 (SubReg_i32_lane imm:$lane)))>,
3317 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003318
Bob Wilson5bafff32009-06-22 23:27:02 +00003319// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003320defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3321 "vmlal", "s", NEONvmulls, add>;
3322defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3323 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003324
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003325defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3326defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003327
Bob Wilson5bafff32009-06-22 23:27:02 +00003328// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003329defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003330 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003331defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003334defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3336def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003337 v2f32, fmul_su, fsub_mlx>,
3338 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003339def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003340 v4f32, fmul_su, fsub_mlx>,
3341 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003342defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3344def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003345 v2f32, fmul_su, fsub_mlx>,
3346 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003347def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003348 v4f32, v2f32, fmul_su, fsub_mlx>,
3349 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003350
3351def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003352 (mul (v8i16 QPR:$src2),
3353 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3354 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003355 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003356 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003357 (SubReg_i16_lane imm:$lane)))>;
3358
3359def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003360 (mul (v4i32 QPR:$src2),
3361 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3362 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003363 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003364 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003365 (SubReg_i32_lane imm:$lane)))>;
3366
Evan Cheng48575f62010-12-05 22:04:16 +00003367def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3368 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003369 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3370 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003371 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003372 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003373 (SubReg_i32_lane imm:$lane)))>,
3374 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003375
Bob Wilson5bafff32009-06-22 23:27:02 +00003376// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003377defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3378 "vmlsl", "s", NEONvmulls, sub>;
3379defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3380 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003381
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003382defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3383defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003384
Bob Wilson5bafff32009-06-22 23:27:02 +00003385// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003386defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003387 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003388defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389
3390// Vector Subtract Operations.
3391
3392// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003393defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 "vsub", "i", sub, 0>;
3395def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003396 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003397def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003398 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003400defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3401 "vsubl", "s", sub, sext, 0>;
3402defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3403 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003405defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3406defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003408defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003409 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003411defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003412 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003413 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003414// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003415defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003416 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003417 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003418defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003419 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003421// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003422defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3423 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003425defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3426 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427
3428// Vector Comparisons.
3429
3430// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003431defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3432 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003433def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003434 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003435def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003436 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003437
Johnny Chen363ac582010-02-23 01:42:58 +00003438defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003439 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003440
Bob Wilson5bafff32009-06-22 23:27:02 +00003441// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003442defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3443 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003444defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003445 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003446def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3447 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003448def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003449 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003450
Johnny Chen363ac582010-02-23 01:42:58 +00003451defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003452 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003453defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003454 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003455
Bob Wilson5bafff32009-06-22 23:27:02 +00003456// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003457defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3458 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3459defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3460 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003461def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003462 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003463def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003464 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003465
Johnny Chen363ac582010-02-23 01:42:58 +00003466defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003467 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003468defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003469 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003470
Bob Wilson5bafff32009-06-22 23:27:02 +00003471// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003472def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3473 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3474def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3475 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003476// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003477def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3478 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3479def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3480 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003482defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003483 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003484
3485// Vector Bitwise Operations.
3486
Bob Wilsoncba270d2010-07-13 21:16:48 +00003487def vnotd : PatFrag<(ops node:$in),
3488 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3489def vnotq : PatFrag<(ops node:$in),
3490 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003491
3492
Bob Wilson5bafff32009-06-22 23:27:02 +00003493// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003494def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3495 v2i32, v2i32, and, 1>;
3496def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3497 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003498
3499// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003500def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3501 v2i32, v2i32, xor, 1>;
3502def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3503 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003504
3505// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003506def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3507 v2i32, v2i32, or, 1>;
3508def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3509 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003510
Owen Andersond9668172010-11-03 22:44:51 +00003511def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3512 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3513 IIC_VMOVImm,
3514 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3515 [(set DPR:$Vd,
3516 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3517 let Inst{9} = SIMM{9};
3518}
3519
Owen Anderson080c0922010-11-05 19:27:46 +00003520def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003521 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3522 IIC_VMOVImm,
3523 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3524 [(set DPR:$Vd,
3525 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003526 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003527}
3528
3529def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3530 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3531 IIC_VMOVImm,
3532 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3533 [(set QPR:$Vd,
3534 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3535 let Inst{9} = SIMM{9};
3536}
3537
Owen Anderson080c0922010-11-05 19:27:46 +00003538def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003539 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3540 IIC_VMOVImm,
3541 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3542 [(set QPR:$Vd,
3543 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003544 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003545}
3546
3547
Bob Wilson5bafff32009-06-22 23:27:02 +00003548// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003549def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3550 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3551 "vbic", "$Vd, $Vn, $Vm", "",
3552 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3553 (vnotd DPR:$Vm))))]>;
3554def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3555 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3556 "vbic", "$Vd, $Vn, $Vm", "",
3557 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3558 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559
Owen Anderson080c0922010-11-05 19:27:46 +00003560def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3561 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3562 IIC_VMOVImm,
3563 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3564 [(set DPR:$Vd,
3565 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3566 let Inst{9} = SIMM{9};
3567}
3568
3569def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3570 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3571 IIC_VMOVImm,
3572 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3573 [(set DPR:$Vd,
3574 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3575 let Inst{10-9} = SIMM{10-9};
3576}
3577
3578def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3579 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3580 IIC_VMOVImm,
3581 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3582 [(set QPR:$Vd,
3583 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3584 let Inst{9} = SIMM{9};
3585}
3586
3587def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3588 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3589 IIC_VMOVImm,
3590 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3591 [(set QPR:$Vd,
3592 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3593 let Inst{10-9} = SIMM{10-9};
3594}
3595
Bob Wilson5bafff32009-06-22 23:27:02 +00003596// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003597def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3598 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3599 "vorn", "$Vd, $Vn, $Vm", "",
3600 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3601 (vnotd DPR:$Vm))))]>;
3602def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3603 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3604 "vorn", "$Vd, $Vn, $Vm", "",
3605 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3606 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003607
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003608// VMVN : Vector Bitwise NOT (Immediate)
3609
3610let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003611
Owen Andersonca6945e2010-12-01 00:28:25 +00003612def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003613 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003614 "vmvn", "i16", "$Vd, $SIMM", "",
3615 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003616 let Inst{9} = SIMM{9};
3617}
3618
Owen Andersonca6945e2010-12-01 00:28:25 +00003619def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003620 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003621 "vmvn", "i16", "$Vd, $SIMM", "",
3622 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003623 let Inst{9} = SIMM{9};
3624}
3625
Owen Andersonca6945e2010-12-01 00:28:25 +00003626def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003627 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003628 "vmvn", "i32", "$Vd, $SIMM", "",
3629 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003630 let Inst{11-8} = SIMM{11-8};
3631}
3632
Owen Andersonca6945e2010-12-01 00:28:25 +00003633def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003634 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003635 "vmvn", "i32", "$Vd, $SIMM", "",
3636 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003637 let Inst{11-8} = SIMM{11-8};
3638}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003639}
3640
Bob Wilson5bafff32009-06-22 23:27:02 +00003641// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003642def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003643 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3644 "vmvn", "$Vd, $Vm", "",
3645 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003646def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003647 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3648 "vmvn", "$Vd, $Vm", "",
3649 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003650def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3651def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652
3653// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003654def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3655 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003656 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003657 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3658 [(set DPR:$Vd,
3659 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3660 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3661def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3662 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003663 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003664 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3665 [(set QPR:$Vd,
3666 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3667 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003668
3669// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003670// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003671// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003672def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003673 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003674 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003675 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003676 [/* For disassembly only; pattern left blank */]>;
3677def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003678 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003679 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003680 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003681 [/* For disassembly only; pattern left blank */]>;
3682
Bob Wilson5bafff32009-06-22 23:27:02 +00003683// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003684// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003685// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003686def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003687 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003688 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003689 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003690 [/* For disassembly only; pattern left blank */]>;
3691def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003692 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003693 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003694 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003695 [/* For disassembly only; pattern left blank */]>;
3696
3697// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003698// for equivalent operations with different register constraints; it just
3699// inserts copies.
3700
3701// Vector Absolute Differences.
3702
3703// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003705 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003706 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003707defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003708 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003709 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003710def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003711 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003712def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003713 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003714
3715// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003716defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3717 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3718defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3719 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003720
3721// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003722defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3723 "vaba", "s", int_arm_neon_vabds, add>;
3724defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3725 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726
3727// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003728defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3729 "vabal", "s", int_arm_neon_vabds, zext, add>;
3730defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3731 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732
3733// Vector Maximum and Minimum.
3734
3735// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003736defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003737 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003738 "vmax", "s", int_arm_neon_vmaxs, 1>;
3739defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003740 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003741 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003742def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3743 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003744 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003745def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3746 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003747 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3748
3749// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003750defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3751 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3752 "vmin", "s", int_arm_neon_vmins, 1>;
3753defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3754 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3755 "vmin", "u", int_arm_neon_vminu, 1>;
3756def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3757 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003758 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003759def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3760 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003761 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763// Vector Pairwise Operations.
3764
3765// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003766def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3767 "vpadd", "i8",
3768 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3769def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3770 "vpadd", "i16",
3771 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3772def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3773 "vpadd", "i32",
3774 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003775def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003776 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003777 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003778
3779// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003780defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003781 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003782defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003783 int_arm_neon_vpaddlu>;
3784
3785// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003786defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003787 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003788defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003789 int_arm_neon_vpadalu>;
3790
3791// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003792def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003793 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003794def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003795 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003796def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003797 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003798def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003799 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003800def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003801 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003802def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003803 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003804def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003805 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003806
3807// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003808def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003809 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003810def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003811 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003812def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003813 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003814def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003815 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003816def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003817 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003818def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003819 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003820def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003821 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003822
3823// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3824
3825// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003826def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003827 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003828 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003829def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003830 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003831 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003832def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003833 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003834 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003835def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003836 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003837 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003838
3839// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003840def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 IIC_VRECSD, "vrecps", "f32",
3842 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003843def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003844 IIC_VRECSQ, "vrecps", "f32",
3845 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
3847// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003848def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003849 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003850 v2i32, v2i32, int_arm_neon_vrsqrte>;
3851def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003853 v4i32, v4i32, int_arm_neon_vrsqrte>;
3854def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003855 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003856 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003857def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003858 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003859 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003860
3861// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003862def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003863 IIC_VRECSD, "vrsqrts", "f32",
3864 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003865def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003866 IIC_VRECSQ, "vrsqrts", "f32",
3867 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003868
3869// Vector Shifts.
3870
3871// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003872defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003873 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003874 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003875defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003876 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003877 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003878// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003879defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3880 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003882defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3883 N2RegVShRFrm>;
3884defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3885 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886
3887// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003888defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3889defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003890
3891// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003892class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003893 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003894 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003895 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3896 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003897 let Inst{21-16} = op21_16;
3898}
Evan Chengf81bf152009-11-23 21:57:23 +00003899def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003900 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003901def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003902 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003903def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003904 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905
3906// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003907defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003908 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909
3910// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003911defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003912 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003913 "vrshl", "s", int_arm_neon_vrshifts>;
3914defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003915 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003916 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003918defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3919 N2RegVShRFrm>;
3920defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3921 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003922
3923// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003924defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003925 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003926
3927// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003928defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003929 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003930 "vqshl", "s", int_arm_neon_vqshifts>;
3931defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003932 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003933 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003934// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003935defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3936 N2RegVShLFrm>;
3937defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3938 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003940defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3941 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003942
3943// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003944defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003945 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003946defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003947 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003948
3949// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003950defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003951 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952
3953// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003954defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003955 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003956 "vqrshl", "s", int_arm_neon_vqrshifts>;
3957defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003958 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003959 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
3961// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003962defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003963 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003964defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003965 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966
3967// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003968defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003969 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003970
3971// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003972defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3973defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003975defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3976defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003977
3978// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003979defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003980// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003981defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003982
3983// Vector Absolute and Saturating Absolute.
3984
3985// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003986defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003987 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003988 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003989def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003990 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003991 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003992def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003993 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003994 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003995
3996// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003997defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003998 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003999 int_arm_neon_vqabs>;
4000
4001// Vector Negate.
4002
Bob Wilsoncba270d2010-07-13 21:16:48 +00004003def vnegd : PatFrag<(ops node:$in),
4004 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4005def vnegq : PatFrag<(ops node:$in),
4006 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004007
Evan Chengf81bf152009-11-23 21:57:23 +00004008class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004009 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4010 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4011 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004012class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004013 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4014 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4015 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004016
Chris Lattner0a00ed92010-03-28 08:39:10 +00004017// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004018def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4019def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4020def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4021def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4022def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4023def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004024
4025// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004026def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004027 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4028 "vneg", "f32", "$Vd, $Vm", "",
4029 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004030def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004031 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4032 "vneg", "f32", "$Vd, $Vm", "",
4033 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004034
Bob Wilsoncba270d2010-07-13 21:16:48 +00004035def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4036def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4037def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4038def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4039def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4040def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004041
4042// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004043defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004044 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004045 int_arm_neon_vqneg>;
4046
4047// Vector Bit Counting Operations.
4048
4049// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004050defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004051 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004052 int_arm_neon_vcls>;
4053// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004054defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004055 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004056 int_arm_neon_vclz>;
4057// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004058def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004059 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004060 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004061def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004062 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 v16i8, v16i8, int_arm_neon_vcnt>;
4064
Johnny Chend8836042010-02-24 20:06:07 +00004065// Vector Swap -- for disassembly only.
4066def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004067 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4068 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004069def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004070 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4071 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004072
Bob Wilson5bafff32009-06-22 23:27:02 +00004073// Vector Move Operations.
4074
4075// VMOV : Vector Move (Register)
4076
Evan Cheng020cc1b2010-05-13 00:16:46 +00004077let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004078def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004079 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4080 let Vn{4-0} = Vm{4-0};
4081}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004082def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004083 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4084 let Vn{4-0} = Vm{4-0};
4085}
Bob Wilson5bafff32009-06-22 23:27:02 +00004086
Evan Cheng22c687b2010-05-14 02:13:41 +00004087// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004088// be expanded after register allocation is completed.
4089def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004091
4092def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004094} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004095
Bob Wilson5bafff32009-06-22 23:27:02 +00004096// VMOV : Vector Move (Immediate)
4097
Evan Cheng47006be2010-05-17 21:54:50 +00004098let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004099def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004100 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004101 "vmov", "i8", "$Vd, $SIMM", "",
4102 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4103def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004104 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004105 "vmov", "i8", "$Vd, $SIMM", "",
4106 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
Owen Andersonca6945e2010-12-01 00:28:25 +00004108def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004109 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004110 "vmov", "i16", "$Vd, $SIMM", "",
4111 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004112 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004113}
4114
Owen Andersonca6945e2010-12-01 00:28:25 +00004115def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004116 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004117 "vmov", "i16", "$Vd, $SIMM", "",
4118 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004119 let Inst{9} = SIMM{9};
4120}
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
Owen Andersonca6945e2010-12-01 00:28:25 +00004122def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004123 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004124 "vmov", "i32", "$Vd, $SIMM", "",
4125 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004126 let Inst{11-8} = SIMM{11-8};
4127}
4128
Owen Andersonca6945e2010-12-01 00:28:25 +00004129def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004130 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004131 "vmov", "i32", "$Vd, $SIMM", "",
4132 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004133 let Inst{11-8} = SIMM{11-8};
4134}
Bob Wilson5bafff32009-06-22 23:27:02 +00004135
Owen Andersonca6945e2010-12-01 00:28:25 +00004136def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004137 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004138 "vmov", "i64", "$Vd, $SIMM", "",
4139 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4140def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004141 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004142 "vmov", "i64", "$Vd, $SIMM", "",
4143 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004144} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// VMOV : Vector Get Lane (move scalar to ARM core register)
4147
Johnny Chen131c4a52009-11-23 17:48:17 +00004148def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004149 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4150 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4151 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4152 imm:$lane))]> {
4153 let Inst{21} = lane{2};
4154 let Inst{6-5} = lane{1-0};
4155}
Johnny Chen131c4a52009-11-23 17:48:17 +00004156def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004157 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4158 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4159 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4160 imm:$lane))]> {
4161 let Inst{21} = lane{1};
4162 let Inst{6} = lane{0};
4163}
Johnny Chen131c4a52009-11-23 17:48:17 +00004164def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004165 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4166 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4167 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4168 imm:$lane))]> {
4169 let Inst{21} = lane{2};
4170 let Inst{6-5} = lane{1-0};
4171}
Johnny Chen131c4a52009-11-23 17:48:17 +00004172def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004173 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4174 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4175 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4176 imm:$lane))]> {
4177 let Inst{21} = lane{1};
4178 let Inst{6} = lane{0};
4179}
Johnny Chen131c4a52009-11-23 17:48:17 +00004180def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004181 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4182 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4183 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4184 imm:$lane))]> {
4185 let Inst{21} = lane{0};
4186}
Bob Wilson5bafff32009-06-22 23:27:02 +00004187// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4188def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4189 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004190 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004191 (SubReg_i8_lane imm:$lane))>;
4192def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4193 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004194 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004195 (SubReg_i16_lane imm:$lane))>;
4196def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4197 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004198 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004199 (SubReg_i8_lane imm:$lane))>;
4200def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4201 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004202 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004203 (SubReg_i16_lane imm:$lane))>;
4204def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4205 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004206 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004207 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004208def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004209 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004210 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004211def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004212 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004213 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004215// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004216def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004217 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219
4220// VMOV : Vector Set Lane (move ARM core register to scalar)
4221
Owen Andersond2fbdb72010-10-27 21:28:09 +00004222let Constraints = "$src1 = $V" in {
4223def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4224 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4225 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4226 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4227 GPR:$R, imm:$lane))]> {
4228 let Inst{21} = lane{2};
4229 let Inst{6-5} = lane{1-0};
4230}
4231def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4232 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4233 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4234 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4235 GPR:$R, imm:$lane))]> {
4236 let Inst{21} = lane{1};
4237 let Inst{6} = lane{0};
4238}
4239def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4240 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4241 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4242 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4243 GPR:$R, imm:$lane))]> {
4244 let Inst{21} = lane{0};
4245}
Bob Wilson5bafff32009-06-22 23:27:02 +00004246}
4247def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004248 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004249 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004250 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004251 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004252 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004254 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004255 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004256 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004257 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004258 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004260 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004261 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004262 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004263 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004264 (DSubReg_i32_reg imm:$lane)))>;
4265
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004266def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004267 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4268 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004269def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004270 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4271 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004272
4273//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004274// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004276 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004278def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004279 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004280def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004281 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004282def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004283 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004284
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004285def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4286 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4287def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4288 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4289def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4290 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4291
4292def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4293 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4294 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004295 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004296def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4297 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4298 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004299 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004300def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4301 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4302 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004303 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004304
Bob Wilson5bafff32009-06-22 23:27:02 +00004305// VDUP : Vector Duplicate (from ARM core register to all elements)
4306
Evan Chengf81bf152009-11-23 21:57:23 +00004307class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004308 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4309 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4310 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004311class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004312 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4313 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4314 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
Evan Chengf81bf152009-11-23 21:57:23 +00004316def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4317def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4318def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4319def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4320def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4321def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004322
Owen Andersonca6945e2010-12-01 00:28:25 +00004323def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4324 IIC_VMOVIS, "vdup", "32", "$V, $R",
4325 [(set DPR:$V, (v2f32 (NEONvdup
4326 (f32 (bitconvert GPR:$R)))))]>;
4327def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4328 IIC_VMOVIS, "vdup", "32", "$V, $R",
4329 [(set QPR:$V, (v4f32 (NEONvdup
4330 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004331
4332// VDUP : Vector Duplicate Lane (from scalar to all elements)
4333
Johnny Chene4614f72010-03-25 17:01:27 +00004334class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4335 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004336 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4337 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4338 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339
Johnny Chene4614f72010-03-25 17:01:27 +00004340class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004341 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004342 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4343 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4344 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004345 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
Bob Wilson507df402009-10-21 02:15:46 +00004347// Inst{19-16} is partially specified depending on the element size.
4348
Owen Andersonf587a932010-10-27 19:25:54 +00004349def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4350 let Inst{19-17} = lane{2-0};
4351}
4352def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4353 let Inst{19-18} = lane{1-0};
4354}
4355def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4356 let Inst{19} = lane{0};
4357}
4358def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4359 let Inst{19} = lane{0};
4360}
4361def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4362 let Inst{19-17} = lane{2-0};
4363}
4364def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4365 let Inst{19-18} = lane{1-0};
4366}
4367def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4368 let Inst{19} = lane{0};
4369}
4370def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4371 let Inst{19} = lane{0};
4372}
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
Bob Wilson0ce37102009-08-14 05:08:32 +00004374def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4375 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4376 (DSubReg_i8_reg imm:$lane))),
4377 (SubReg_i8_lane imm:$lane)))>;
4378def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4379 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4380 (DSubReg_i16_reg imm:$lane))),
4381 (SubReg_i16_lane imm:$lane)))>;
4382def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4383 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4384 (DSubReg_i32_reg imm:$lane))),
4385 (SubReg_i32_lane imm:$lane)))>;
4386def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4387 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4388 (DSubReg_i32_reg imm:$lane))),
4389 (SubReg_i32_lane imm:$lane)))>;
4390
Jim Grosbach65dc3032010-10-06 21:16:16 +00004391def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004392 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004393def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004394 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004395
Bob Wilson5bafff32009-06-22 23:27:02 +00004396// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004397defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004398 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004399// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004400defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4401 "vqmovn", "s", int_arm_neon_vqmovns>;
4402defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4403 "vqmovn", "u", int_arm_neon_vqmovnu>;
4404defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4405 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004406// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004407defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4408defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004409
4410// Vector Conversions.
4411
Johnny Chen9e088762010-03-17 17:52:21 +00004412// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004413def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4414 v2i32, v2f32, fp_to_sint>;
4415def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4416 v2i32, v2f32, fp_to_uint>;
4417def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4418 v2f32, v2i32, sint_to_fp>;
4419def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4420 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004421
Johnny Chen6c8648b2010-03-17 23:26:50 +00004422def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4423 v4i32, v4f32, fp_to_sint>;
4424def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4425 v4i32, v4f32, fp_to_uint>;
4426def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4427 v4f32, v4i32, sint_to_fp>;
4428def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4429 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004430
4431// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004432def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004433 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004434def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004435 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004436def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004437 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004438def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004439 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4440
Evan Chengf81bf152009-11-23 21:57:23 +00004441def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004442 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004443def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004444 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004445def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004447def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4449
Bob Wilsond8e17572009-08-12 22:31:50 +00004450// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004451
4452// VREV64 : Vector Reverse elements within 64-bit doublewords
4453
Evan Chengf81bf152009-11-23 21:57:23 +00004454class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004455 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4456 (ins DPR:$Vm), IIC_VMOVD,
4457 OpcodeStr, Dt, "$Vd, $Vm", "",
4458 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004459class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004460 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4461 (ins QPR:$Vm), IIC_VMOVQ,
4462 OpcodeStr, Dt, "$Vd, $Vm", "",
4463 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004464
Evan Chengf81bf152009-11-23 21:57:23 +00004465def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4466def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4467def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4468def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004469
Evan Chengf81bf152009-11-23 21:57:23 +00004470def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4471def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4472def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4473def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004474
4475// VREV32 : Vector Reverse elements within 32-bit words
4476
Evan Chengf81bf152009-11-23 21:57:23 +00004477class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004478 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4479 (ins DPR:$Vm), IIC_VMOVD,
4480 OpcodeStr, Dt, "$Vd, $Vm", "",
4481 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004482class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004483 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4484 (ins QPR:$Vm), IIC_VMOVQ,
4485 OpcodeStr, Dt, "$Vd, $Vm", "",
4486 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004487
Evan Chengf81bf152009-11-23 21:57:23 +00004488def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4489def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004490
Evan Chengf81bf152009-11-23 21:57:23 +00004491def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4492def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004493
4494// VREV16 : Vector Reverse elements within 16-bit halfwords
4495
Evan Chengf81bf152009-11-23 21:57:23 +00004496class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004497 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4498 (ins DPR:$Vm), IIC_VMOVD,
4499 OpcodeStr, Dt, "$Vd, $Vm", "",
4500 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004501class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004502 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4503 (ins QPR:$Vm), IIC_VMOVQ,
4504 OpcodeStr, Dt, "$Vd, $Vm", "",
4505 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004506
Evan Chengf81bf152009-11-23 21:57:23 +00004507def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4508def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004509
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004510// Other Vector Shuffles.
4511
4512// VEXT : Vector Extract
4513
Evan Chengf81bf152009-11-23 21:57:23 +00004514class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004515 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4516 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4517 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4518 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4519 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004520 bits<4> index;
4521 let Inst{11-8} = index{3-0};
4522}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004523
Evan Chengf81bf152009-11-23 21:57:23 +00004524class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004525 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4526 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4527 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4528 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4529 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004530 bits<4> index;
4531 let Inst{11-8} = index{3-0};
4532}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004533
Owen Anderson7a258252010-11-03 18:16:27 +00004534def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4535 let Inst{11-8} = index{3-0};
4536}
4537def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4538 let Inst{11-9} = index{2-0};
4539 let Inst{8} = 0b0;
4540}
4541def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4542 let Inst{11-10} = index{1-0};
4543 let Inst{9-8} = 0b00;
4544}
4545def VEXTdf : VEXTd<"vext", "32", v2f32> {
4546 let Inst{11} = index{0};
4547 let Inst{10-8} = 0b000;
4548}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004549
Owen Anderson7a258252010-11-03 18:16:27 +00004550def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4551 let Inst{11-8} = index{3-0};
4552}
4553def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4554 let Inst{11-9} = index{2-0};
4555 let Inst{8} = 0b0;
4556}
4557def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4558 let Inst{11-10} = index{1-0};
4559 let Inst{9-8} = 0b00;
4560}
4561def VEXTqf : VEXTq<"vext", "32", v4f32> {
4562 let Inst{11} = index{0};
4563 let Inst{10-8} = 0b000;
4564}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004565
Bob Wilson64efd902009-08-08 05:53:00 +00004566// VTRN : Vector Transpose
4567
Evan Chengf81bf152009-11-23 21:57:23 +00004568def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4569def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4570def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004571
Evan Chengf81bf152009-11-23 21:57:23 +00004572def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4573def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4574def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004575
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004576// VUZP : Vector Unzip (Deinterleave)
4577
Evan Chengf81bf152009-11-23 21:57:23 +00004578def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4579def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4580def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004581
Evan Chengf81bf152009-11-23 21:57:23 +00004582def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4583def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4584def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004585
4586// VZIP : Vector Zip (Interleave)
4587
Evan Chengf81bf152009-11-23 21:57:23 +00004588def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4589def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4590def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004591
Evan Chengf81bf152009-11-23 21:57:23 +00004592def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4593def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4594def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004595
Bob Wilson114a2662009-08-12 20:51:55 +00004596// Vector Table Lookup and Table Extension.
4597
4598// VTBL : Vector Table Lookup
4599def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004600 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4601 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4602 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4603 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004604let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004605def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004606 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4607 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4608 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004609def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004610 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4611 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4612 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004613def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004614 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4615 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004616 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004617 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004618} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004619
Bob Wilsonbd916c52010-09-13 23:55:10 +00004620def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004621 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004622def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004623 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004624def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004625 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004626
Bob Wilson114a2662009-08-12 20:51:55 +00004627// VTBX : Vector Table Extension
4628def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004629 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4630 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4631 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4632 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4633 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004634let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004635def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004636 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4637 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4638 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004639def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004640 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4641 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004642 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004643 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4644 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004645def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004646 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4647 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4648 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4649 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004650} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004651
Bob Wilsonbd916c52010-09-13 23:55:10 +00004652def VTBX2Pseudo
4653 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004654 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004655def VTBX3Pseudo
4656 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004657 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004658def VTBX4Pseudo
4659 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004660 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004661
Bob Wilson5bafff32009-06-22 23:27:02 +00004662//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004663// NEON instructions for single-precision FP math
4664//===----------------------------------------------------------------------===//
4665
Bob Wilson0e6d5402010-12-13 23:02:31 +00004666class N2VSPat<SDNode OpNode, NeonI Inst>
4667 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004668 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004669 (v2f32 (COPY_TO_REGCLASS (Inst
4670 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004671 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4672 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004673
4674class N3VSPat<SDNode OpNode, NeonI Inst>
4675 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004676 (EXTRACT_SUBREG
4677 (v2f32 (COPY_TO_REGCLASS (Inst
4678 (INSERT_SUBREG
4679 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4680 SPR:$a, ssub_0),
4681 (INSERT_SUBREG
4682 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4683 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004684
4685class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4686 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004687 (EXTRACT_SUBREG
4688 (v2f32 (COPY_TO_REGCLASS (Inst
4689 (INSERT_SUBREG
4690 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4691 SPR:$acc, ssub_0),
4692 (INSERT_SUBREG
4693 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4694 SPR:$a, ssub_0),
4695 (INSERT_SUBREG
4696 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4697 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004698
Bob Wilson4711d5c2010-12-13 23:02:37 +00004699def : N3VSPat<fadd, VADDfd>;
4700def : N3VSPat<fsub, VSUBfd>;
4701def : N3VSPat<fmul, VMULfd>;
4702def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004703 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004704def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004705 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004706def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004707def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004708def : N3VSPat<NEONfmax, VMAXfd>;
4709def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004710def : N2VSPat<arm_ftosi, VCVTf2sd>;
4711def : N2VSPat<arm_ftoui, VCVTf2ud>;
4712def : N2VSPat<arm_sitof, VCVTs2fd>;
4713def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004714
Evan Cheng1d2426c2009-08-07 19:30:41 +00004715//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004716// Non-Instruction Patterns
4717//===----------------------------------------------------------------------===//
4718
4719// bit_convert
4720def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4721def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4722def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4723def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4724def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4725def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4726def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4727def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4728def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4729def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4730def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4731def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4732def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4733def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4734def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4735def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4736def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4737def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4738def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4739def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4740def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4741def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4742def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4743def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4744def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4745def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4746def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4747def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4748def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4749def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4750
4751def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4752def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4753def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4754def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4755def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4756def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4757def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4758def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4759def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4760def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4761def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4762def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4763def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4764def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4765def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4766def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4767def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4768def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4769def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4770def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4771def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4772def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4773def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4774def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4775def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4776def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4777def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4778def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4779def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4780def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;