blob: f6df6b01b9c32cc0dd74294c9df881c9a5c2941a [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000062 setOperationAction(ISD::SELECT, MVT::i32, Expand);
63
Rafael Espindola3c000bf2006-08-21 22:00:32 +000064 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000065 setOperationAction(ISD::SETCC, MVT::f32, Expand);
66 setOperationAction(ISD::SETCC, MVT::f64, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola4749aa42006-10-19 10:56:43 +000069 setOperationAction(ISD::BRIND, MVT::i32, Expand);
Rafael Espindola687bc492006-08-24 13:45:55 +000070 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000071 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
72 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000073
Rafael Espindolad2b56682006-10-14 17:59:54 +000074 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
75
Rafael Espindola0505be02006-10-16 21:10:32 +000076 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
77 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
78 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Rafael Espindola226f8bc2006-10-17 21:05:33 +000079 setOperationAction(ISD::SDIV, MVT::i32, Expand);
80 setOperationAction(ISD::UDIV, MVT::i32, Expand);
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Rafael Espindola0505be02006-10-16 21:10:32 +000083
Rafael Espindola755be9b2006-08-25 17:55:16 +000084 setOperationAction(ISD::VASTART, MVT::Other, Custom);
85 setOperationAction(ISD::VAEND, MVT::Other, Expand);
86
Rafael Espindolacd71da52006-10-03 17:27:58 +000087 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
88 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
89
Rafael Espindola341b8642006-08-04 12:48:42 +000090 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000091 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000092}
93
Rafael Espindola84b19be2006-07-16 01:02:57 +000094namespace llvm {
95 namespace ARMISD {
96 enum NodeType {
97 // Start the numbering where the builting ops and target ops leave off.
98 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
99 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000100 CALL,
101
102 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000103 RET_FLAG,
104
105 CMP,
106
Rafael Espindola687bc492006-08-24 13:45:55 +0000107 SELECT,
108
Rafael Espindola27185192006-09-29 21:20:16 +0000109 BR,
110
Rafael Espindola9e071f02006-10-02 19:30:56 +0000111 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000112 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000113
114 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000115 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000116
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000117 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000118 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000119
120 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000121 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000122
Rafael Espindolaa2845842006-10-05 16:48:49 +0000123 FMRRD,
124
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000125 FMDRR,
126
127 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000128 };
129 }
130}
131
Rafael Espindola42b62f32006-10-13 13:14:59 +0000132/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000133// Unordered = !N & !Z & C & V = V
134// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000135static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000136 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000137 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000138 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000139// SETOEQ = (N | Z | !V) & Z = Z = EQ
140 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000141 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000142// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
143 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000144 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000145// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
146 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000147 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000148// SETOLT = (N | Z | !V) & N = N = MI
149 case ISD::SETLT:
150 case ISD::SETOLT: return ARMCC::MI;
151// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
152 case ISD::SETLE:
153 case ISD::SETOLE: return ARMCC::LS;
154// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
155 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000156 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000157// SETO = N | Z | !V = Z | !V = !V = VC
158 case ISD::SETO: return ARMCC::VC;
159// SETUO = V = VS
160 case ISD::SETUO: return ARMCC::VS;
161// SETUEQ = V | Z = ??
162// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
163 case ISD::SETUGT: return ARMCC::HI;
164// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000165 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000166// SETULT = V | N = ??
167// SETULE = V | Z | N = ??
168// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000169 case ISD::SETUNE: return ARMCC::NE;
170 }
171}
172
173/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
174static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
175 switch (CC) {
176 default:
177 assert(0 && "Unknown integer condition code!");
178 case ISD::SETEQ: return ARMCC::EQ;
179 case ISD::SETNE: return ARMCC::NE;
180 case ISD::SETLT: return ARMCC::LT;
181 case ISD::SETLE: return ARMCC::LE;
182 case ISD::SETGT: return ARMCC::GT;
183 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000184 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000185 case ISD::SETULE: return ARMCC::LS;
186 case ISD::SETUGT: return ARMCC::HI;
187 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000188 }
189}
190
Rafael Espindola84b19be2006-07-16 01:02:57 +0000191const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
192 switch (Opcode) {
193 default: return 0;
194 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000195 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000196 case ARMISD::SELECT: return "ARMISD::SELECT";
197 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000198 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000199 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000200 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000201 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000202 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000203 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000204 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000205 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000206 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000207 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000208 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000209 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000210 }
211}
212
Rafael Espindolaa2845842006-10-05 16:48:49 +0000213class ArgumentLayout {
214 std::vector<bool> is_reg;
215 std::vector<unsigned> pos;
216 std::vector<MVT::ValueType> types;
217public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000218 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000219 types = Types;
220
221 unsigned RegNum = 0;
222 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000223 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000224 I != Types.end();
225 ++I) {
226 MVT::ValueType VT = *I;
227 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
228 unsigned size = MVT::getSizeInBits(VT)/32;
229
230 RegNum = ((RegNum + size - 1) / size) * size;
231 if (RegNum < 4) {
232 pos.push_back(RegNum);
233 is_reg.push_back(true);
234 RegNum += size;
235 } else {
236 unsigned bytes = size * 32/8;
237 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
238 pos.push_back(StackOffset);
239 is_reg.push_back(false);
240 StackOffset += bytes;
241 }
242 }
243 }
244 unsigned getRegisterNum(unsigned argNum) {
245 assert(isRegister(argNum));
246 return pos[argNum];
247 }
248 unsigned getOffset(unsigned argNum) {
249 assert(isOffset(argNum));
250 return pos[argNum];
251 }
252 unsigned isRegister(unsigned argNum) {
253 assert(argNum < is_reg.size());
254 return is_reg[argNum];
255 }
256 unsigned isOffset(unsigned argNum) {
257 return !isRegister(argNum);
258 }
259 MVT::ValueType getType(unsigned argNum) {
260 assert(argNum < types.size());
261 return types[argNum];
262 }
263 unsigned getStackSize(void) {
264 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000265 if (last < 0)
266 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000267 if (isRegister(last))
268 return 0;
269 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
270 }
271 int lastRegArg(void) {
272 int size = is_reg.size();
273 int last = 0;
274 while(last < size && isRegister(last))
275 last++;
276 last--;
277 return last;
278 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000279 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000280 int l = lastRegArg();
281 if (l < 0)
282 return -1;
283 unsigned r = getRegisterNum(l);
284 MVT::ValueType t = getType(l);
285 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
286 if (t == MVT::f64)
287 return r + 1;
288 return r;
289 }
290};
291
Rafael Espindola84b19be2006-07-16 01:02:57 +0000292// This transforms a ISD::CALL node into a
293// callseq_star <- ARMISD:CALL <- callseq_end
294// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000295static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000296 SDOperand Chain = Op.getOperand(0);
297 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Rafael Espindola5f1b6982006-10-18 12:03:07 +0000298 assert((CallConv == CallingConv::C ||
299 CallConv == CallingConv::Fast)
300 && "unknown calling convention");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000301 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000302 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000303 SDOperand Callee = Op.getOperand(4);
304 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000305 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000306 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000307 ARM::R0, ARM::R1, ARM::R2, ARM::R3
308 };
309
Rafael Espindolaa2845842006-10-05 16:48:49 +0000310 std::vector<MVT::ValueType> Types;
311 for (unsigned i = 0; i < NumOps; ++i) {
312 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
313 Types.push_back(VT);
314 }
315 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000316
Rafael Espindolaa2845842006-10-05 16:48:49 +0000317 unsigned NumBytes = Layout.getStackSize();
318
319 Chain = DAG.getCALLSEQ_START(Chain,
320 DAG.getConstant(NumBytes, MVT::i32));
321
322 //Build a sequence of stores
323 std::vector<SDOperand> MemOpChains;
324 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
325 SDOperand Arg = Op.getOperand(5+2*i);
326 unsigned ArgOffset = Layout.getOffset(i);
327 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
328 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000329 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000330 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000331 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000332 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
333 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000334
Rafael Espindola0505be02006-10-16 21:10:32 +0000335 // If the callee is a GlobalAddress node (quite common, every direct call is)
336 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
337 // Likewise ExternalSymbol -> TargetExternalSymbol.
338 assert(Callee.getValueType() == MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000339 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Rafael Espindola0505be02006-10-16 21:10:32 +0000340 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
341 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
342 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000343
344 // If this is a direct call, pass the chain and the callee.
345 assert (Callee.Val);
346 std::vector<SDOperand> Ops;
347 Ops.push_back(Chain);
348 Ops.push_back(Callee);
349
Rafael Espindolaa2845842006-10-05 16:48:49 +0000350 // Build a sequence of copy-to-reg nodes chained together with token chain
351 // and flag operands which copy the outgoing args into the appropriate regs.
352 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000353 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000354 SDOperand Arg = Op.getOperand(5+2*i);
355 unsigned RegNum = Layout.getRegisterNum(i);
356 unsigned Reg1 = regs[RegNum];
357 MVT::ValueType VT = Layout.getType(i);
358 assert(VT == Arg.getValueType());
359 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000360
361 // Add argument register to the end of the list so that it is known live
362 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000363 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
364 if (VT == MVT::f64) {
365 unsigned Reg2 = regs[RegNum + 1];
366 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
367 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
368
369 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
370 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000371 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
372 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000373 } else {
374 if (VT == MVT::f32)
375 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
376 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
377 }
378 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000379 }
380
381 std::vector<MVT::ValueType> NodeTys;
382 NodeTys.push_back(MVT::Other); // Returns a chain
383 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000384
Rafael Espindola84b19be2006-07-16 01:02:57 +0000385 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000386 if (InFlag.Val)
387 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000388 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000389 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000390
Rafael Espindolafac00a92006-07-25 20:17:20 +0000391 std::vector<SDOperand> ResultVals;
392 NodeTys.clear();
393
394 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000395 MVT::ValueType VT = Op.Val->getValueType(0);
396 if (VT != MVT::Other) {
397 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000398
399 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
400 Chain = Value1.getValue(1);
401 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000402 NodeTys.push_back(VT);
403 if (VT == MVT::i32) {
404 ResultVals.push_back(Value1);
405 if (Op.Val->getValueType(1) == MVT::i32) {
406 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
407 Chain = Value2.getValue(1);
408 ResultVals.push_back(Value2);
409 NodeTys.push_back(VT);
410 }
411 }
412 if (VT == MVT::f32) {
413 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
414 ResultVals.push_back(Value);
415 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000416 if (VT == MVT::f64) {
417 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
418 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000419 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
420 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000421 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000422 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000423
424 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
425 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000426 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000427
Rafael Espindolafac00a92006-07-25 20:17:20 +0000428 if (ResultVals.empty())
429 return Chain;
430
431 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000432 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
433 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000434 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000435}
436
437static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
438 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000439 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000440 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
441 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
442
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000443 switch(Op.getNumOperands()) {
444 default:
445 assert(0 && "Do not know how to return this many arguments!");
446 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000447 case 1: {
448 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000449 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000450 }
Rafael Espindola27185192006-09-29 21:20:16 +0000451 case 3: {
452 SDOperand Val = Op.getOperand(1);
453 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000454 Val.getValueType() == MVT::f32 ||
455 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000456
Rafael Espindola9e071f02006-10-02 19:30:56 +0000457 if (Val.getValueType() == MVT::f64) {
458 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
459 SDOperand Ops[] = {Chain, R0, R1, Val};
460 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
461 } else {
462 if (Val.getValueType() == MVT::f32)
463 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
464 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
465 }
466
467 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000468 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000469 if (Val.getValueType() == MVT::f64)
470 DAG.getMachineFunction().addLiveOut(ARM::R1);
471 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000472 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000473 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000474 case 5:
475 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
476 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
477 // If we haven't noted the R0+R1 are live out, do so now.
478 if (DAG.getMachineFunction().liveout_empty()) {
479 DAG.getMachineFunction().addLiveOut(ARM::R0);
480 DAG.getMachineFunction().addLiveOut(ARM::R1);
481 }
482 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000483 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000484
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000485 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
486 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000487}
488
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000489static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
490 MVT::ValueType PtrVT = Op.getValueType();
491 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000492 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000493 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
494
495 return CPI;
496}
497
498static SDOperand LowerGlobalAddress(SDOperand Op,
499 SelectionDAG &DAG) {
500 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000501 int alignment = 2;
502 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000503 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000504}
505
Rafael Espindola755be9b2006-08-25 17:55:16 +0000506static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
507 unsigned VarArgsFrameIndex) {
508 // vastart just stores the address of the VarArgsFrameIndex slot into the
509 // memory location argument.
510 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
511 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000512 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
513 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
514 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000515}
516
517static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
518 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000519 MachineFunction &MF = DAG.getMachineFunction();
520 MachineFrameInfo *MFI = MF.getFrameInfo();
521 SSARegMap *RegMap = MF.getSSARegMap();
522 unsigned NumArgs = Op.Val->getNumValues()-1;
523 SDOperand Root = Op.getOperand(0);
524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
525 static const unsigned REGS[] = {
526 ARM::R0, ARM::R1, ARM::R2, ARM::R3
527 };
528
529 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
530 ArgumentLayout Layout(Types);
531
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000532 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000533 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000534 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000535
Rafael Espindolaa2845842006-10-05 16:48:49 +0000536 SDOperand Value;
537 if (Layout.isRegister(ArgNo)) {
538 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
539 unsigned RegNum = Layout.getRegisterNum(ArgNo);
540 unsigned Reg1 = REGS[RegNum];
541 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
542 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
543 MF.addLiveIn(Reg1, VReg1);
544 if (VT == MVT::f64) {
545 unsigned Reg2 = REGS[RegNum + 1];
546 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
547 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
548 MF.addLiveIn(Reg2, VReg2);
549 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
550 } else {
551 Value = Value1;
552 if (VT == MVT::f32)
553 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
554 }
555 } else {
556 // If the argument is actually used, emit a load from the right stack
557 // slot.
558 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
559 unsigned Offset = Layout.getOffset(ArgNo);
560 unsigned Size = MVT::getSizeInBits(VT)/8;
561 int FI = MFI->CreateFixedObject(Size, Offset);
562 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000563 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000564 } else {
565 Value = DAG.getNode(ISD::UNDEF, VT);
566 }
567 }
568 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000569 }
570
Rafael Espindolaa2845842006-10-05 16:48:49 +0000571 unsigned NextRegNum = Layout.lastRegNum() + 1;
572
Rafael Espindola755be9b2006-08-25 17:55:16 +0000573 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000574 //If this function is vararg we must store the remaing
575 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000576 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000577 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000578
Rafael Espindola755be9b2006-08-25 17:55:16 +0000579 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000580 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
581 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000582 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000583 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000584 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
585
Rafael Espindolaa2845842006-10-05 16:48:49 +0000586 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
587 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000588
589 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000590 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000591 MemOps.push_back(Store);
592 }
593 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
594 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000595
596 ArgValues.push_back(Root);
597
598 // Return the new list of results.
599 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
600 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000601 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000602}
603
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000604static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
605 SelectionDAG &DAG) {
606 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000607 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000608
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000609 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000610
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000611 if (vt != MVT::i32)
612 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
613 return Cmp;
614}
615
Rafael Espindola42b62f32006-10-13 13:14:59 +0000616static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
617 SelectionDAG &DAG) {
618 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
619 if (vt == MVT::i32)
620 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
621 else
622 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
623}
624
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000625static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
626 SDOperand LHS = Op.getOperand(0);
627 SDOperand RHS = Op.getOperand(1);
628 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
629 SDOperand TrueVal = Op.getOperand(2);
630 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000631 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000632 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000633 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000634}
635
Rafael Espindola687bc492006-08-24 13:45:55 +0000636static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
637 SDOperand Chain = Op.getOperand(0);
638 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
639 SDOperand LHS = Op.getOperand(2);
640 SDOperand RHS = Op.getOperand(3);
641 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000642 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000643 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000644 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000645}
646
Rafael Espindola27185192006-09-29 21:20:16 +0000647static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000648 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000649 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000650 MVT::ValueType vt = Op.getValueType();
651 assert(vt == MVT::f32 ||
652 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000653
654 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000655 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
656 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000657}
658
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000659static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
660 assert(Op.getValueType() == MVT::i32);
661 SDOperand FloatVal = Op.getOperand(0);
662 MVT::ValueType vt = FloatVal.getValueType();
663 assert(vt == MVT::f32 || vt == MVT::f64);
664
665 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
666 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
667 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
668}
669
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000670static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
671 SDOperand IntVal = Op.getOperand(0);
672 assert(IntVal.getValueType() == MVT::i32);
673 MVT::ValueType vt = Op.getValueType();
674 assert(vt == MVT::f32 ||
675 vt == MVT::f64);
676
677 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
678 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
679 return DAG.getNode(op, vt, Tmp);
680}
681
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000682static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
683 assert(Op.getValueType() == MVT::i32);
684 SDOperand FloatVal = Op.getOperand(0);
685 MVT::ValueType vt = FloatVal.getValueType();
686 assert(vt == MVT::f32 || vt == MVT::f64);
687
688 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
689 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
690 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
691}
692
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000693SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
694 switch (Op.getOpcode()) {
695 default:
696 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000697 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000698 case ISD::ConstantPool:
699 return LowerConstantPool(Op, DAG);
700 case ISD::GlobalAddress:
701 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000702 case ISD::FP_TO_SINT:
703 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000704 case ISD::SINT_TO_FP:
705 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000706 case ISD::FP_TO_UINT:
707 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000708 case ISD::UINT_TO_FP:
709 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000710 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000711 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000712 case ISD::CALL:
713 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000714 case ISD::RET:
715 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000716 case ISD::SELECT_CC:
717 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000718 case ISD::BR_CC:
719 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000720 case ISD::VASTART:
721 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000722 }
723}
724
725//===----------------------------------------------------------------------===//
726// Instruction Selector Implementation
727//===----------------------------------------------------------------------===//
728
729//===--------------------------------------------------------------------===//
730/// ARMDAGToDAGISel - ARM specific code to select ARM machine
731/// instructions for SelectionDAG operations.
732///
733namespace {
734class ARMDAGToDAGISel : public SelectionDAGISel {
735 ARMTargetLowering Lowering;
736
737public:
738 ARMDAGToDAGISel(TargetMachine &TM)
739 : SelectionDAGISel(Lowering), Lowering(TM) {
740 }
741
Evan Cheng9ade2182006-08-26 05:34:46 +0000742 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000743 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000744 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000745 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
746 SDOperand &ShiftType);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000747 bool SelectAddrMode5(SDOperand N, SDOperand &Arg, SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000748
749 // Include the pieces autogenerated from the target description.
750#include "ARMGenDAGISel.inc"
751};
752
753void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
754 DEBUG(BB->dump());
755
756 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000757 DAG.RemoveDeadNodes();
758
759 ScheduleAndEmitDAG(DAG);
760}
761
Rafael Espindola61369da2006-08-14 19:01:24 +0000762static bool isInt12Immediate(SDNode *N, short &Imm) {
763 if (N->getOpcode() != ISD::Constant)
764 return false;
765
766 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000767 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000768 int min = -max;
769 if (t > min && t < max) {
770 Imm = t;
771 return true;
772 }
773 else
774 return false;
775}
776
777static bool isInt12Immediate(SDOperand Op, short &Imm) {
778 return isInt12Immediate(Op.Val, Imm);
779}
780
Rafael Espindola7246d332006-09-21 11:29:52 +0000781static uint32_t rotateL(uint32_t x) {
782 uint32_t bit31 = (x & (1 << 31)) >> 31;
783 uint32_t t = x << 1;
784 return t | bit31;
785}
786
787static bool isUInt8Immediate(uint32_t x) {
788 return x < (1 << 8);
789}
790
791static bool isRotInt8Immediate(uint32_t x) {
792 int r;
793 for (r = 0; r < 16; r++) {
794 if (isUInt8Immediate(x))
795 return true;
796 x = rotateL(rotateL(x));
797 }
798 return false;
799}
800
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000801bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000802 SDOperand &Arg,
803 SDOperand &Shift,
804 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000805 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000806 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000807 uint32_t val = cast<ConstantSDNode>(N)->getValue();
808 if(!isRotInt8Immediate(val)) {
809 const Type *t = MVT::getTypeForValueType(MVT::i32);
810 Constant *C = ConstantUInt::get(t, val);
811 int alignment = 2;
812 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
813 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
814 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
815 Arg = SDOperand(n, 0);
816 } else
817 Arg = CurDAG->getTargetConstant(val, MVT::i32);
818
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000819 Shift = CurDAG->getTargetConstant(0, MVT::i32);
820 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000821 return true;
822 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000823 case ISD::SRA:
824 Arg = N.getOperand(0);
825 Shift = N.getOperand(1);
826 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
827 return true;
828 case ISD::SRL:
829 Arg = N.getOperand(0);
830 Shift = N.getOperand(1);
831 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
832 return true;
833 case ISD::SHL:
834 Arg = N.getOperand(0);
835 Shift = N.getOperand(1);
836 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
837 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000838 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000839
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000840 Arg = N;
841 Shift = CurDAG->getTargetConstant(0, MVT::i32);
842 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000843 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000844}
845
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000846bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand N, SDOperand &Arg,
847 SDOperand &Offset) {
848 //TODO: detect offset
849 Offset = CurDAG->getTargetConstant(0, MVT::i32);
850 Arg = N;
851 return true;
852}
853
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000854//register plus/minus 12 bit offset
855bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
856 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000857 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
858 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
859 Offset = CurDAG->getTargetConstant(0, MVT::i32);
860 return true;
861 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000862 if (N.getOpcode() == ISD::ADD) {
863 short imm = 0;
864 if (isInt12Immediate(N.getOperand(1), imm)) {
865 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
866 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
867 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
868 } else {
869 Base = N.getOperand(0);
870 }
871 return true; // [r+i]
872 }
873 }
874
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000875 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000876 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
877 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
878 }
879 else
880 Base = N;
881 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000882}
883
Evan Cheng9ade2182006-08-26 05:34:46 +0000884SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000885 SDNode *N = Op.Val;
886
887 switch (N->getOpcode()) {
888 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000889 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000890 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000891 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000892 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000893}
894
895} // end anonymous namespace
896
897/// createARMISelDag - This pass converts a legalized DAG into a
898/// ARM-specific DAG, ready for instruction scheduling.
899///
900FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
901 return new ARMDAGToDAGISel(TM);
902}