blob: 15ab1c30cecbc1cad49a3a82d9c023d3c43889d1 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsFrameLowering.cpp - Mips Frame Information --------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00009//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the Mips implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000013
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "MipsFrameLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000015#include "MipsAnalyzeImmediate.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000016#include "MipsInstrInfo.h"
17#include "MipsMachineFunction.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000019#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Support/CommandLine.h"
28
29using namespace llvm;
30
31
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000032//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000033//
34// Stack Frame Processing methods
35// +----------------------------+
36//
37// The stack is allocated decrementing the stack pointer on
38// the first instruction of a function prologue. Once decremented,
39// all stack references are done thought a positive offset
40// from the stack/frame pointer, so the stack is considering
41// to grow up! Otherwise terrible hacks would have to be made
42// to get this stack ABI compliant :)
43//
44// The stack frame required by the ABI (after call):
45// Offset
46//
47// 0 ----------
48// 4 Args to pass
49// . saved $GP (used in PIC)
50// . Alloca allocations
51// . Local Area
52// . CPU "Callee Saved" Registers
53// . saved FP
54// . saved RA
55// . FPU "Callee Saved" Registers
56// StackSize -----------
57//
58// Offset - offset from sp after stack allocation on function prologue
59//
60// The sp is the stack pointer subtracted/added from the stack size
61// at the Prologue/Epilogue
62//
63// References to the previous stack (to obtain arguments) are done
64// with offsets that exceeds the stack size: (stacksize+(4*(num_arg-1))
65//
66// Examples:
67// - reference to the actual stack frame
68// for any local area var there is smt like : FI >= 0, StackOffset: 4
69// sw REGX, 4(SP)
70//
71// - reference to previous stack frame
72// suppose there's a load to the 5th arguments : FI < 0, StackOffset: 16.
73// The emitted instruction will be something like:
74// lw REGX, 16+StackSize(SP)
75//
76// Since the total stack size is unknown on LowerFormalArguments, all
77// stack references (ObjectOffset) created to reference the function
78// arguments, are negative numbers. This way, on eliminateFrameIndex it's
79// possible to detect those references and the offsets are adjusted to
80// their real location.
81//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000082//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000083
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000084// hasFP - Return true if the specified function should have a dedicated frame
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000085// pointer register. This is true if the function has variable sized allocas or
86// if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000087bool MipsFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000088 const MachineFrameInfo *MFI = MF.getFrameInfo();
Nick Lewycky8a8d4792011-12-02 22:16:29 +000089 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
90 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000091}
92
Akira Hatanaka69c19f72011-05-23 20:16:59 +000093bool MipsFrameLowering::targetHandlesStackFrameRounding() const {
94 return true;
Anton Korobeynikov33464912010-11-15 00:06:54 +000095}
96
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000097void MipsFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +000098 MachineBasicBlock &MBB = MF.front();
99 MachineFrameInfo *MFI = MF.getFrameInfo();
100 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
101 const MipsRegisterInfo *RegInfo =
102 static_cast<const MipsRegisterInfo*>(MF.getTarget().getRegisterInfo());
103 const MipsInstrInfo &TII =
104 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
105 MachineBasicBlock::iterator MBBI = MBB.begin();
106 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000107 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
108 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
109 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakaa1fa08f2011-11-11 04:00:29 +0000110 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
111 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000112
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000113 // First, compute final stack size.
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000114 unsigned StackAlign = getStackAlignment();
Akira Hatanaka54c5bc82012-06-21 20:39:10 +0000115 uint64_t StackSize = STI.inMips16Mode()? 0:
116 MFI->getObjectOffset(MipsFI->getGlobalRegFI()) +
Akira Hatanaka84e09282012-06-14 01:17:13 +0000117 StackAlign + RoundUpToAlignment(MFI->getStackSize(), StackAlign);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000118
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000119 // Update stack size
Jia Liubb481f82012-02-28 07:46:26 +0000120 MFI->setStackSize(StackSize);
121
Akira Hatanakaf346c692011-05-21 02:29:26 +0000122 // No need to allocate space on the stack.
123 if (StackSize == 0 && !MFI->adjustsStack()) return;
124
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000125 MachineModuleInfo &MMI = MF.getMMI();
126 std::vector<MachineMove> &Moves = MMI.getFrameMoves();
127 MachineLocation DstML, SrcML;
128
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000129 // Adjust stack.
130 if (isInt<16>(-StackSize)) // addi sp, sp, (-stacksize)
131 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(-StackSize);
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000132 else { // Expand immediate that doesn't fit in 16-bit.
Akira Hatanaka84e09282012-06-14 01:17:13 +0000133 unsigned ATReg = STI.isABI_N64() ? Mips::AT_64 : Mips::AT;
134
135 MF.getInfo<MipsFunctionInfo>()->setEmitNOAT();
136 Mips::loadImmediate(-StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl, false,
137 0);
138 BuildMI(MBB, MBBI, dl, TII.get(ADDu), SP).addReg(SP).addReg(ATReg);
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000139 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000140
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000141 // emit ".cfi_def_cfa_offset StackSize"
142 MCSymbol *AdjustSPLabel = MMI.getContext().CreateTempSymbol();
143 BuildMI(MBB, MBBI, dl,
144 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(AdjustSPLabel);
145 DstML = MachineLocation(MachineLocation::VirtualFP);
146 SrcML = MachineLocation(MachineLocation::VirtualFP, -StackSize);
147 Moves.push_back(MachineMove(AdjustSPLabel, DstML, SrcML));
148
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000149 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000150
151 if (CSI.size()) {
Akira Hatanaka0f843822011-06-07 18:58:42 +0000152 // Find the instruction past the last instruction that saves a callee-saved
153 // register to the stack.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000154 for (unsigned i = 0; i < CSI.size(); ++i)
155 ++MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000156
Akira Hatanaka0f843822011-06-07 18:58:42 +0000157 // Iterate over list of callee-saved registers and emit .cfi_offset
158 // directives.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000159 MCSymbol *CSLabel = MMI.getContext().CreateTempSymbol();
160 BuildMI(MBB, MBBI, dl,
161 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(CSLabel);
Jia Liubb481f82012-02-28 07:46:26 +0000162
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000163 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
164 E = CSI.end(); I != E; ++I) {
165 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
166 unsigned Reg = I->getReg();
167
168 // If Reg is a double precision register, emit two cfa_offsets,
169 // one for each of the paired single precision registers.
Craig Topper420761a2012-04-20 07:30:17 +0000170 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000171 MachineLocation DstML0(MachineLocation::VirtualFP, Offset);
172 MachineLocation DstML1(MachineLocation::VirtualFP, Offset + 4);
Jakob Stoklund Olesen6c823822012-05-30 18:40:49 +0000173 MachineLocation SrcML0(RegInfo->getSubReg(Reg, Mips::sub_fpeven));
174 MachineLocation SrcML1(RegInfo->getSubReg(Reg, Mips::sub_fpodd));
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000175
176 if (!STI.isLittle())
177 std::swap(SrcML0, SrcML1);
178
179 Moves.push_back(MachineMove(CSLabel, DstML0, SrcML0));
180 Moves.push_back(MachineMove(CSLabel, DstML1, SrcML1));
Craig Topper420761a2012-04-20 07:30:17 +0000181 } else {
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000182 // Reg is either in CPURegs or FGR32.
183 DstML = MachineLocation(MachineLocation::VirtualFP, Offset);
184 SrcML = MachineLocation(Reg);
185 Moves.push_back(MachineMove(CSLabel, DstML, SrcML));
186 }
187 }
Jia Liubb481f82012-02-28 07:46:26 +0000188 }
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000189
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000190 // if framepointer enabled, set it to point to the stack pointer.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000191 if (hasFP(MF)) {
Jia Liubb481f82012-02-28 07:46:26 +0000192 // Insert instruction "move $fp, $sp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000193 BuildMI(MBB, MBBI, dl, TII.get(ADDu), FP).addReg(SP).addReg(ZERO);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000194
Jia Liubb481f82012-02-28 07:46:26 +0000195 // emit ".cfi_def_cfa_register $fp"
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000196 MCSymbol *SetFPLabel = MMI.getContext().CreateTempSymbol();
197 BuildMI(MBB, MBBI, dl,
198 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(SetFPLabel);
Akira Hatanaka1b719502011-11-15 18:53:55 +0000199 DstML = MachineLocation(FP);
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000200 SrcML = MachineLocation(MachineLocation::VirtualFP);
201 Moves.push_back(MachineMove(SetFPLabel, DstML, SrcML));
202 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000203}
204
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000205void MipsFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000206 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000207 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000208 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000209 const MipsInstrInfo &TII =
210 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
211 DebugLoc dl = MBBI->getDebugLoc();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000212 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
213 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
214 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
215 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
216 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000217
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000218 // if framepointer enabled, restore the stack pointer.
Akira Hatanakaf346c692011-05-21 02:29:26 +0000219 if (hasFP(MF)) {
220 // Find the first instruction that restores a callee-saved register.
221 MachineBasicBlock::iterator I = MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000222
Akira Hatanakaf346c692011-05-21 02:29:26 +0000223 for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i)
224 --I;
225
226 // Insert instruction "move $sp, $fp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000227 BuildMI(MBB, I, dl, TII.get(ADDu), SP).addReg(FP).addReg(ZERO);
Akira Hatanakaf346c692011-05-21 02:29:26 +0000228 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000229
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000230 // Get the number of bytes from FrameInfo
231 uint64_t StackSize = MFI->getStackSize();
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000232
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000233 if (!StackSize)
234 return;
235
236 // Adjust stack.
237 if (isInt<16>(StackSize)) // addi sp, sp, (-stacksize)
238 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(StackSize);
Akira Hatanaka84e09282012-06-14 01:17:13 +0000239 else { // Expand immediate that doesn't fit in 16-bit.
240 unsigned ATReg = STI.isABI_N64() ? Mips::AT_64 : Mips::AT;
241
242 MF.getInfo<MipsFunctionInfo>()->setEmitNOAT();
243 Mips::loadImmediate(StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl, false,
244 0);
245 BuildMI(MBB, MBBI, dl, TII.get(ADDu), SP).addReg(SP).addReg(ATReg);
246 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000247}
Bruno Cardoso Lopesfb67faa2011-01-18 19:50:18 +0000248
249void MipsFrameLowering::
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000250processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
251 RegScavenger *RS) const {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000252 MachineRegisterInfo &MRI = MF.getRegInfo();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000253 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000254
255 // FIXME: remove this code if register allocator can correctly mark
256 // $fp and $ra used or unused.
257
258 // Mark $fp and $ra as used or unused.
259 if (hasFP(MF))
Akira Hatanaka1b719502011-11-15 18:53:55 +0000260 MRI.setPhysRegUsed(FP);
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000261
Jia Liubb481f82012-02-28 07:46:26 +0000262 // The register allocator might determine $ra is used after seeing
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000263 // instruction "jr $ra", but we do not want PrologEpilogInserter to insert
264 // instructions to save/restore $ra unless there is a function call.
265 // To correct this, $ra is explicitly marked unused if there is no
266 // function call.
Akira Hatanaka33458fe2011-05-26 20:30:31 +0000267 if (MF.getFrameInfo()->hasCalls())
Akira Hatanaka4bd73ca2012-01-25 04:19:22 +0000268 MRI.setPhysRegUsed(Mips::RA);
269 else {
270 MRI.setPhysRegUnused(Mips::RA);
271 MRI.setPhysRegUnused(Mips::RA_64);
272 }
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000273}