blob: 41a42fd22d3bb92f3366eefcfd5a5d736f231cee [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000037#include "llvm/Support/Compiler.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000038#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000039#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000040#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000041#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000042#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000043
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000044using namespace llvm;
45
Chris Lattnercd3245a2006-12-19 22:41:21 +000046STATISTIC(NumIters , "Number of iterations performed");
47STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000048STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000049STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000050
Evan Cheng3e172252008-06-20 21:45:16 +000051static cl::opt<bool>
52NewHeuristic("new-spilling-heuristic",
53 cl::desc("Use new spilling heuristic"),
54 cl::init(false), cl::Hidden);
55
Evan Chengf5cd4f02008-10-23 20:43:13 +000056static cl::opt<bool>
57PreSplitIntervals("pre-alloc-split",
58 cl::desc("Pre-register allocation live interval splitting"),
59 cl::init(false), cl::Hidden);
60
Lang Hamese2b201b2009-05-18 19:03:16 +000061static cl::opt<bool>
62NewSpillFramework("new-spill-framework",
63 cl::desc("New spilling framework"),
64 cl::init(false), cl::Hidden);
65
Chris Lattnercd3245a2006-12-19 22:41:21 +000066static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000067linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000068 createLinearScanRegisterAllocator);
69
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000071 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000072 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000073 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000074
Chris Lattnercbb56252004-11-18 02:42:27 +000075 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000076 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000077 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000078 /// RelatedRegClasses - This structure is built the first time a function is
79 /// compiled, and keeps track of which register classes have registers that
80 /// belong to multiple classes or have aliases that are in other classes.
81 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000082 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000083
Evan Cheng206d1852009-04-20 08:01:12 +000084 // NextReloadMap - For each register in the map, it maps to the another
85 // register which is defined by a reload from the same stack slot and
86 // both reloads are in the same basic block.
87 DenseMap<unsigned, unsigned> NextReloadMap;
88
89 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
90 // un-favored for allocation.
91 SmallSet<unsigned, 8> DowngradedRegs;
92
93 // DowngradeMap - A map from virtual registers to physical registers being
94 // downgraded for the virtual registers.
95 DenseMap<unsigned, unsigned> DowngradeMap;
96
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000097 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +000098 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000100 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000101 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000102 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000103 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000104 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000105 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000106
107 /// handled_ - Intervals are added to the handled_ set in the order of their
108 /// start value. This is uses for backtracking.
109 std::vector<LiveInterval*> handled_;
110
111 /// fixed_ - Intervals that correspond to machine registers.
112 ///
113 IntervalPtrs fixed_;
114
115 /// active_ - Intervals that are currently being processed, and which have a
116 /// live range active for the current point.
117 IntervalPtrs active_;
118
119 /// inactive_ - Intervals that are currently being processed, but which have
120 /// a hold at the current point.
121 IntervalPtrs inactive_;
122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000124 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125 greater_ptr<LiveInterval> > IntervalHeap;
126 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000127
128 /// regUse_ - Tracks register usage.
129 SmallVector<unsigned, 32> regUse_;
130 SmallVector<unsigned, 32> regUseBackUp_;
131
132 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000133 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000134
Lang Hames87e3bca2009-05-06 02:36:21 +0000135 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000136
Lang Hamese2b201b2009-05-18 19:03:16 +0000137 std::auto_ptr<Spiller> spiller_;
138
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000139 public:
140 virtual const char* getPassName() const {
141 return "Linear Scan Register Allocator";
142 }
143
144 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000145 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000146 if (StrongPHIElim)
147 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000148 // Make sure PassManager knows which analyses to make available
149 // to coalescing and which analyses coalescing invalidates.
150 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000151 if (PreSplitIntervals)
152 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000153 AU.addRequired<LiveStacks>();
154 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000155 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000156 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000157 AU.addRequired<VirtRegMap>();
158 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000159 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000160 MachineFunctionPass::getAnalysisUsage(AU);
161 }
162
163 /// runOnMachineFunction - register allocate the whole function
164 bool runOnMachineFunction(MachineFunction&);
165
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166 private:
167 /// linearScan - the linear scan algorithm
168 void linearScan();
169
Chris Lattnercbb56252004-11-18 02:42:27 +0000170 /// initIntervalSets - initialize the interval sets.
171 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000172 void initIntervalSets();
173
Chris Lattnercbb56252004-11-18 02:42:27 +0000174 /// processActiveIntervals - expire old intervals and move non-overlapping
175 /// ones to the inactive list.
176 void processActiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000177
Chris Lattnercbb56252004-11-18 02:42:27 +0000178 /// processInactiveIntervals - expire old intervals and move overlapping
179 /// ones to the active list.
180 void processInactiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000181
Evan Cheng206d1852009-04-20 08:01:12 +0000182 /// hasNextReloadInterval - Return the next liveinterval that's being
183 /// defined by a reload from the same SS as the specified one.
184 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
185
186 /// DowngradeRegister - Downgrade a register for allocation.
187 void DowngradeRegister(LiveInterval *li, unsigned Reg);
188
189 /// UpgradeRegister - Upgrade a register for allocation.
190 void UpgradeRegister(unsigned Reg);
191
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000192 /// assignRegOrStackSlotAtInterval - assign a register if one
193 /// is available, or spill.
194 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
195
Evan Cheng5d088fe2009-03-23 22:57:19 +0000196 void updateSpillWeights(std::vector<float> &Weights,
197 unsigned reg, float weight,
198 const TargetRegisterClass *RC);
199
Evan Cheng3e172252008-06-20 21:45:16 +0000200 /// findIntervalsToSpill - Determine the intervals to spill for the
201 /// specified interval. It's passed the physical registers whose spill
202 /// weight is the lowest among all the registers whose live intervals
203 /// conflict with the interval.
204 void findIntervalsToSpill(LiveInterval *cur,
205 std::vector<std::pair<unsigned,float> > &Candidates,
206 unsigned NumCands,
207 SmallVector<LiveInterval*, 8> &SpillIntervals);
208
Evan Chengc92da382007-11-03 07:20:12 +0000209 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
210 /// try allocate the definition the same register as the source register
211 /// if the register is not defined during live time of the interval. This
212 /// eliminate a copy. This is used to coalesce copies which were not
213 /// coalesced away before allocation either due to dest and src being in
214 /// different register classes or because the coalescer was overly
215 /// conservative.
216 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
217
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000218 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000219 /// Register usage / availability tracking helpers.
220 ///
221
222 void initRegUses() {
223 regUse_.resize(tri_->getNumRegs(), 0);
224 regUseBackUp_.resize(tri_->getNumRegs(), 0);
225 }
226
227 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000228#ifndef NDEBUG
229 // Verify all the registers are "freed".
230 bool Error = false;
231 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
232 if (regUse_[i] != 0) {
233 cerr << tri_->getName(i) << " is still in use!\n";
234 Error = true;
235 }
236 }
237 if (Error)
238 abort();
239#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000240 regUse_.clear();
241 regUseBackUp_.clear();
242 }
243
244 void addRegUse(unsigned physReg) {
245 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
246 "should be physical register!");
247 ++regUse_[physReg];
248 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
249 ++regUse_[*as];
250 }
251
252 void delRegUse(unsigned physReg) {
253 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
254 "should be physical register!");
255 assert(regUse_[physReg] != 0);
256 --regUse_[physReg];
257 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
258 assert(regUse_[*as] != 0);
259 --regUse_[*as];
260 }
261 }
262
263 bool isRegAvail(unsigned physReg) const {
264 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
265 "should be physical register!");
266 return regUse_[physReg] == 0;
267 }
268
269 void backUpRegUses() {
270 regUseBackUp_ = regUse_;
271 }
272
273 void restoreRegUses() {
274 regUse_ = regUseBackUp_;
275 }
276
277 ///
278 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 ///
280
Chris Lattnercbb56252004-11-18 02:42:27 +0000281 /// getFreePhysReg - return a free physical register for this virtual
282 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000283 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000284 unsigned getFreePhysReg(LiveInterval* cur,
285 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000286 unsigned MaxInactiveCount,
287 SmallVector<unsigned, 256> &inactiveCounts,
288 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289
290 /// assignVirt2StackSlot - assigns this virtual register to a
291 /// stack slot. returns the stack slot
292 int assignVirt2StackSlot(unsigned virtReg);
293
Chris Lattnerb9805782005-08-23 22:27:31 +0000294 void ComputeRelatedRegClasses();
295
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 template <typename ItTy>
297 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000298 if (str) DOUT << str << " intervals:\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 for (; i != e; ++i) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000300 DOUT << "\t" << *i->first << " -> ";
Chris Lattnercbb56252004-11-18 02:42:27 +0000301 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000302 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 reg = vrm_->getPhys(reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000304 }
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000305 DOUT << tri_->getName(reg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 }
307 }
308 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000309 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000310}
311
Evan Cheng3f32d652008-06-04 09:18:41 +0000312static RegisterPass<RALinScan>
313X("linearscan-regalloc", "Linear Scan Register Allocator");
314
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000315void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000316 // First pass, add all reg classes to the union, and determine at least one
317 // reg class that each register is in.
318 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000319 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
320 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000321 RelatedRegClasses.insert(*RCI);
322 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
323 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000324 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000325
326 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
327 if (PRC) {
328 // Already processed this register. Just make sure we know that
329 // multiple register classes share a register.
330 RelatedRegClasses.unionSets(PRC, *RCI);
331 } else {
332 PRC = *RCI;
333 }
334 }
335 }
336
337 // Second pass, now that we know conservatively what register classes each reg
338 // belongs to, add info about aliases. We don't need to do this for targets
339 // without register aliases.
340 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000341 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000342 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
343 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000344 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000345 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
346}
347
Evan Chengc92da382007-11-03 07:20:12 +0000348/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
349/// try allocate the definition the same register as the source register
350/// if the register is not defined during live time of the interval. This
351/// eliminate a copy. This is used to coalesce copies which were not
352/// coalesced away before allocation either due to dest and src being in
353/// different register classes or because the coalescer was overly
354/// conservative.
355unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000356 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
357 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000358 return Reg;
359
Evan Chengd0deec22009-01-20 00:16:18 +0000360 VNInfo *vni = cur.begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000361 if (!vni->def || vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000362 return Reg;
363 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000364 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000365 if (!CopyMI ||
366 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000367 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000368 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000369 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000370 if (!vrm_->isAssignedReg(SrcReg))
371 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000372 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000373 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000374 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000375 return Reg;
376
Evan Cheng841ee1a2008-09-18 22:38:47 +0000377 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000378 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000379 return Reg;
380
381 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000382 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
383 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling74ab84c2008-02-26 21:11:01 +0000384 << '\n';
Evan Chengc92da382007-11-03 07:20:12 +0000385 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000386 vrm_->assignVirt2Phys(cur.reg, PhysReg);
387
388 // Remove unnecessary kills since a copy does not clobber the register.
389 if (li_->hasInterval(SrcReg)) {
390 LiveInterval &SrcLI = li_->getInterval(SrcReg);
391 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
392 E = mri_->reg_end(); I != E; ++I) {
393 MachineOperand &O = I.getOperand();
394 if (!O.isUse() || !O.isKill())
395 continue;
396 MachineInstr *MI = &*I;
397 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
398 O.setIsKill(false);
399 }
400 }
401
Evan Chengc92da382007-11-03 07:20:12 +0000402 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000403 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000404 }
405
406 return Reg;
407}
408
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000409bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000411 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000413 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000414 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000415 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000417 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000418 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000419
David Greene2c17c4d2007-09-06 16:18:45 +0000420 // We don't run the coalescer here because we have no reason to
421 // interact with it. If the coalescer requires interaction, it
422 // won't do anything. If it doesn't require interaction, we assume
423 // it was run as a separate pass.
424
Chris Lattnerb9805782005-08-23 22:27:31 +0000425 // If this is the first function compiled, compute the related reg classes.
426 if (RelatedRegClasses.empty())
427 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000428
429 // Also resize register usage trackers.
430 initRegUses();
431
Owen Anderson49c8aa02009-03-13 05:55:11 +0000432 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000433 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000434
435 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000436 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000437 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000438
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000440
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000441 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000442
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000443 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000444 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000445
Dan Gohman51cd9d62008-06-23 23:51:16 +0000446 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000447
448 finalizeRegUses();
449
Chris Lattnercbb56252004-11-18 02:42:27 +0000450 fixed_.clear();
451 active_.clear();
452 inactive_.clear();
453 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000454 NextReloadMap.clear();
455 DowngradedRegs.clear();
456 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000457 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000458
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000459 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000460}
461
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000462/// initIntervalSets - initialize the interval sets.
463///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000464void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000465{
466 assert(unhandled_.empty() && fixed_.empty() &&
467 active_.empty() && inactive_.empty() &&
468 "interval sets should be empty on initialization");
469
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000470 handled_.reserve(li_->getNumIntervals());
471
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000472 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000473 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000474 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000475 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000476 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000477 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000478 }
479}
480
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000481void RALinScan::linearScan()
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000482{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000483 // linear scan algorithm
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000484 DOUT << "********** LINEAR SCAN **********\n";
485 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000486
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000488
489 while (!unhandled_.empty()) {
490 // pick the interval with the earliest start point
491 LiveInterval* cur = unhandled_.top();
492 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000493 ++NumIters;
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000494 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000495
Evan Chengf30a49d2008-04-03 16:40:27 +0000496 if (!cur->empty()) {
497 processActiveIntervals(cur->beginNumber());
498 processInactiveIntervals(cur->beginNumber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499
Evan Chengf30a49d2008-04-03 16:40:27 +0000500 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
501 "Can only allocate virtual registers!");
502 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000503
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000504 // Allocating a virtual register. try to find a free
505 // physical register or spill an interval (possibly this one) in order to
506 // assign it one.
507 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000509 DEBUG(printIntervals("active", active_.begin(), active_.end()));
510 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000512
Evan Cheng5b16cd22009-05-01 01:03:49 +0000513 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000514 while (!active_.empty()) {
515 IntervalPtr &IP = active_.back();
516 unsigned reg = IP.first->reg;
517 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000518 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000519 "Can only allocate virtual registers!");
520 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000521 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000522 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000523 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000524
Evan Cheng5b16cd22009-05-01 01:03:49 +0000525 // Expire any remaining inactive intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000526 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling87075ca2007-11-15 00:40:48 +0000527 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Cheng11923cc2007-10-16 21:09:14 +0000528 DOUT << "\tinterval " << *i->first << " expired\n");
529 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000530
Evan Cheng81a03822007-11-17 00:40:40 +0000531 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000532 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000533 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000534 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000535 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000536 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000537 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000538 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000539 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000540 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000541 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000542 if (!Reg)
543 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000544 // Ignore splited live intervals.
545 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
546 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000547
548 // A register defined by an implicit_def can be liveout the def BB and livein
549 // to a use BB. Add it to the livein set of the use BB's.
550 if (!isPhys && cur.empty()) {
551 if (MachineInstr *DefMI = mri_->getVRegDef(cur.reg)) {
552 assert(DefMI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF);
553 MachineBasicBlock *DefMBB = DefMI->getParent();
554 SmallPtrSet<MachineBasicBlock*, 4> Seen;
555 Seen.insert(DefMBB);
556 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(cur.reg),
557 re = mri_->reg_end(); ri != re; ++ri) {
558 MachineInstr *UseMI = &*ri;
559 MachineBasicBlock *UseMBB = UseMI->getParent();
Evan Cheng073e7e52009-06-04 20:53:36 +0000560 if (Seen.insert(UseMBB)) {
561 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
562 "Adding a virtual register to livein set?");
Evan Cheng550aacb2009-06-04 20:28:22 +0000563 UseMBB->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000564 }
Evan Cheng550aacb2009-06-04 20:28:22 +0000565 }
566 }
567 }
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000568 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
569 I != E; ++I) {
570 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000571 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000572 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000573 if (LiveInMBBs[i] != EntryMBB) {
574 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
575 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000576 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000577 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000578 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000579 }
580 }
581 }
582
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000583 DOUT << *vrm_;
Evan Chengc781a242009-05-03 18:32:42 +0000584
585 // Look for physical registers that end up not being allocated even though
586 // register allocator had to spill other registers in its register class.
587 if (ls_->getNumIntervals() == 0)
588 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000589 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000590 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000591}
592
Chris Lattnercbb56252004-11-18 02:42:27 +0000593/// processActiveIntervals - expire old intervals and move non-overlapping ones
594/// to the inactive list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000595void RALinScan::processActiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000596{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000597 DOUT << "\tprocessing active intervals:\n";
Chris Lattner23b71c12004-11-18 01:29:39 +0000598
Chris Lattnercbb56252004-11-18 02:42:27 +0000599 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
600 LiveInterval *Interval = active_[i].first;
601 LiveInterval::iterator IntervalPos = active_[i].second;
602 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000603
Chris Lattnercbb56252004-11-18 02:42:27 +0000604 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
605
606 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000607 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000608 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000609 "Can only allocate virtual registers!");
610 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000611 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000612
613 // Pop off the end of the list.
614 active_[i] = active_.back();
615 active_.pop_back();
616 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000617
Chris Lattnercbb56252004-11-18 02:42:27 +0000618 } else if (IntervalPos->start > CurPoint) {
619 // Move inactive intervals to inactive list.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000620 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000621 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000622 "Can only allocate virtual registers!");
623 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000624 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000625 // add to inactive.
626 inactive_.push_back(std::make_pair(Interval, IntervalPos));
627
628 // Pop off the end of the list.
629 active_[i] = active_.back();
630 active_.pop_back();
631 --i; --e;
632 } else {
633 // Otherwise, just update the iterator position.
634 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000635 }
636 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000637}
638
Chris Lattnercbb56252004-11-18 02:42:27 +0000639/// processInactiveIntervals - expire old intervals and move overlapping
640/// ones to the active list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000641void RALinScan::processInactiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000642{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000643 DOUT << "\tprocessing inactive intervals:\n";
Chris Lattner365b95f2004-11-18 04:13:02 +0000644
Chris Lattnercbb56252004-11-18 02:42:27 +0000645 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
646 LiveInterval *Interval = inactive_[i].first;
647 LiveInterval::iterator IntervalPos = inactive_[i].second;
648 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000649
Chris Lattnercbb56252004-11-18 02:42:27 +0000650 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000651
Chris Lattnercbb56252004-11-18 02:42:27 +0000652 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000653 DOUT << "\t\tinterval " << *Interval << " expired\n";
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000654
Chris Lattnercbb56252004-11-18 02:42:27 +0000655 // Pop off the end of the list.
656 inactive_[i] = inactive_.back();
657 inactive_.pop_back();
658 --i; --e;
659 } else if (IntervalPos->start <= CurPoint) {
660 // move re-activated intervals in active list
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000661 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000662 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000663 "Can only allocate virtual registers!");
664 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000665 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000666 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000667 active_.push_back(std::make_pair(Interval, IntervalPos));
668
669 // Pop off the end of the list.
670 inactive_[i] = inactive_.back();
671 inactive_.pop_back();
672 --i; --e;
673 } else {
674 // Otherwise, just update the iterator position.
675 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000676 }
677 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000678}
679
Chris Lattnercbb56252004-11-18 02:42:27 +0000680/// updateSpillWeights - updates the spill weights of the specifed physical
681/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000682void RALinScan::updateSpillWeights(std::vector<float> &Weights,
683 unsigned reg, float weight,
684 const TargetRegisterClass *RC) {
685 SmallSet<unsigned, 4> Processed;
686 SmallSet<unsigned, 4> SuperAdded;
687 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000688 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000689 Processed.insert(reg);
690 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000691 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000692 Processed.insert(*as);
693 if (tri_->isSubRegister(*as, reg) &&
694 SuperAdded.insert(*as) &&
695 RC->contains(*as)) {
696 Supers.push_back(*as);
697 }
698 }
699
700 // If the alias is a super-register, and the super-register is in the
701 // register class we are trying to allocate. Then add the weight to all
702 // sub-registers of the super-register even if they are not aliases.
703 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
704 // bl should get the same spill weight otherwise it will be choosen
705 // as a spill candidate since spilling bh doesn't make ebx available.
706 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000707 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
708 if (!Processed.count(*sr))
709 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000710 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000711}
712
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000713static
714RALinScan::IntervalPtrs::iterator
715FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
716 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
717 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000718 if (I->first == LI) return I;
719 return IP.end();
720}
721
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000722static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000723 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000724 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000725 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
726 IP.second, Point);
727 if (I != IP.first->begin()) --I;
728 IP.second = I;
729 }
730}
Chris Lattnercbb56252004-11-18 02:42:27 +0000731
Evan Cheng3f32d652008-06-04 09:18:41 +0000732/// addStackInterval - Create a LiveInterval for stack if the specified live
733/// interval has been spilled.
734static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000735 LiveIntervals *li_,
736 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000737 int SS = vrm_.getStackSlot(cur->reg);
738 if (SS == VirtRegMap::NO_STACK_SLOT)
739 return;
Evan Chengc781a242009-05-03 18:32:42 +0000740
741 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
742 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000743
Evan Cheng3f32d652008-06-04 09:18:41 +0000744 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000745 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000746 VNI = SI.getValNumInfo(0);
747 else
Lang Hames857c4e02009-06-17 21:01:20 +0000748 VNI = SI.getNextValue(0, 0, false, ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000749
750 LiveInterval &RI = li_->getInterval(cur->reg);
751 // FIXME: This may be overly conservative.
752 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000753}
754
Evan Cheng3e172252008-06-20 21:45:16 +0000755/// getConflictWeight - Return the number of conflicts between cur
756/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000757static
758float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
759 MachineRegisterInfo *mri_,
760 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000761 float Conflicts = 0;
762 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
763 E = mri_->reg_end(); I != E; ++I) {
764 MachineInstr *MI = &*I;
765 if (cur->liveAt(li_->getInstructionIndex(MI))) {
766 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
767 Conflicts += powf(10.0f, (float)loopDepth);
768 }
769 }
770 return Conflicts;
771}
772
773/// findIntervalsToSpill - Determine the intervals to spill for the
774/// specified interval. It's passed the physical registers whose spill
775/// weight is the lowest among all the registers whose live intervals
776/// conflict with the interval.
777void RALinScan::findIntervalsToSpill(LiveInterval *cur,
778 std::vector<std::pair<unsigned,float> > &Candidates,
779 unsigned NumCands,
780 SmallVector<LiveInterval*, 8> &SpillIntervals) {
781 // We have figured out the *best* register to spill. But there are other
782 // registers that are pretty good as well (spill weight within 3%). Spill
783 // the one that has fewest defs and uses that conflict with cur.
784 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
785 SmallVector<LiveInterval*, 8> SLIs[3];
786
787 DOUT << "\tConsidering " << NumCands << " candidates: ";
788 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
789 DOUT << tri_->getName(Candidates[i].first) << " ";
790 DOUT << "\n";);
791
792 // Calculate the number of conflicts of each candidate.
793 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
794 unsigned Reg = i->first->reg;
795 unsigned PhysReg = vrm_->getPhys(Reg);
796 if (!cur->overlapsFrom(*i->first, i->second))
797 continue;
798 for (unsigned j = 0; j < NumCands; ++j) {
799 unsigned Candidate = Candidates[j].first;
800 if (tri_->regsOverlap(PhysReg, Candidate)) {
801 if (NumCands > 1)
802 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
803 SLIs[j].push_back(i->first);
804 }
805 }
806 }
807
808 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
809 unsigned Reg = i->first->reg;
810 unsigned PhysReg = vrm_->getPhys(Reg);
811 if (!cur->overlapsFrom(*i->first, i->second-1))
812 continue;
813 for (unsigned j = 0; j < NumCands; ++j) {
814 unsigned Candidate = Candidates[j].first;
815 if (tri_->regsOverlap(PhysReg, Candidate)) {
816 if (NumCands > 1)
817 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
818 SLIs[j].push_back(i->first);
819 }
820 }
821 }
822
823 // Which is the best candidate?
824 unsigned BestCandidate = 0;
825 float MinConflicts = Conflicts[0];
826 for (unsigned i = 1; i != NumCands; ++i) {
827 if (Conflicts[i] < MinConflicts) {
828 BestCandidate = i;
829 MinConflicts = Conflicts[i];
830 }
831 }
832
833 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
834 std::back_inserter(SpillIntervals));
835}
836
837namespace {
838 struct WeightCompare {
839 typedef std::pair<unsigned, float> RegWeightPair;
840 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
841 return LHS.second < RHS.second;
842 }
843 };
844}
845
846static bool weightsAreClose(float w1, float w2) {
847 if (!NewHeuristic)
848 return false;
849
850 float diff = w1 - w2;
851 if (diff <= 0.02f) // Within 0.02f
852 return true;
853 return (diff / w2) <= 0.05f; // Within 5%.
854}
855
Evan Cheng206d1852009-04-20 08:01:12 +0000856LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
857 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
858 if (I == NextReloadMap.end())
859 return 0;
860 return &li_->getInterval(I->second);
861}
862
863void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
864 bool isNew = DowngradedRegs.insert(Reg);
865 isNew = isNew; // Silence compiler warning.
866 assert(isNew && "Multiple reloads holding the same register?");
867 DowngradeMap.insert(std::make_pair(li->reg, Reg));
868 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
869 isNew = DowngradedRegs.insert(*AS);
870 isNew = isNew; // Silence compiler warning.
871 assert(isNew && "Multiple reloads holding the same register?");
872 DowngradeMap.insert(std::make_pair(li->reg, *AS));
873 }
874 ++NumDowngrade;
875}
876
877void RALinScan::UpgradeRegister(unsigned Reg) {
878 if (Reg) {
879 DowngradedRegs.erase(Reg);
880 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
881 DowngradedRegs.erase(*AS);
882 }
883}
884
885namespace {
886 struct LISorter {
887 bool operator()(LiveInterval* A, LiveInterval* B) {
888 return A->beginNumber() < B->beginNumber();
889 }
890 };
891}
892
Chris Lattnercbb56252004-11-18 02:42:27 +0000893/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
894/// spill.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000895void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000896{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000897 DOUT << "\tallocating current interval: ";
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000898
Evan Chengf30a49d2008-04-03 16:40:27 +0000899 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000900 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000901 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000902 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000903 if (!physReg)
904 physReg = *RC->allocation_order_begin(*mf_);
905 DOUT << tri_->getName(physReg) << '\n';
906 // Note the register is not really in use.
907 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000908 return;
909 }
910
Evan Cheng5b16cd22009-05-01 01:03:49 +0000911 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000912
Chris Lattnera6c17502005-08-22 20:20:42 +0000913 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Chris Lattner365b95f2004-11-18 04:13:02 +0000914 unsigned StartPosition = cur->beginNumber();
Chris Lattnerb9805782005-08-23 22:27:31 +0000915 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000916
Evan Chengd0deec22009-01-20 00:16:18 +0000917 // If start of this live interval is defined by a move instruction and its
918 // source is assigned a physical register that is compatible with the target
919 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000920 // This can happen when the move is from a larger register class to a smaller
921 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000922 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000923 VNInfo *vni = cur->begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000924 if (vni->def && !vni->isUnused() && vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000925 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000926 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
927 if (CopyMI &&
928 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000929 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000930 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000931 Reg = SrcReg;
932 else if (vrm_->isAssignedReg(SrcReg))
933 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000934 if (Reg) {
935 if (SrcSubReg)
936 Reg = tri_->getSubReg(Reg, SrcSubReg);
937 if (DstSubReg)
938 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
939 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000940 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000941 }
Evan Chengc92da382007-11-03 07:20:12 +0000942 }
943 }
944 }
945
Evan Cheng5b16cd22009-05-01 01:03:49 +0000946 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000947 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000948 for (IntervalPtrs::const_iterator i = inactive_.begin(),
949 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000950 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000951 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000952 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000953 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000954 // If this is not in a related reg class to the register we're allocating,
955 // don't check it.
956 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
957 cur->overlapsFrom(*i->first, i->second-1)) {
958 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000959 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000960 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000961 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000962 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000963
964 // Speculatively check to see if we can get a register right now. If not,
965 // we know we won't be able to by adding more constraints. If so, we can
966 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
967 // is very bad (it contains all callee clobbered registers for any functions
968 // with a call), so we want to avoid doing that if possible.
969 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000970 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000971 if (physReg) {
972 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000973 // conflict with it. Check to see if we conflict with it or any of its
974 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000975 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000976 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000977 RegAliases.insert(*AS);
978
Chris Lattnera411cbc2005-08-22 20:59:30 +0000979 bool ConflictsWithFixed = false;
980 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000981 IntervalPtr &IP = fixed_[i];
982 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000983 // Okay, this reg is on the fixed list. Check to see if we actually
984 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000985 LiveInterval *I = IP.first;
986 if (I->endNumber() > StartPosition) {
987 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
988 IP.second = II;
989 if (II != I->begin() && II->start > StartPosition)
990 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000991 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000992 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000993 break;
994 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000995 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000996 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000997 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000998
999 // Okay, the register picked by our speculative getFreePhysReg call turned
1000 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001001 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001002 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001003 // For every interval in fixed we overlap with, mark the register as not
1004 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001005 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1006 IntervalPtr &IP = fixed_[i];
1007 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001008
1009 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1010 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1011 I->endNumber() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001012 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1013 IP.second = II;
1014 if (II != I->begin() && II->start > StartPosition)
1015 --II;
1016 if (cur->overlapsFrom(*I, II)) {
1017 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001018 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001019 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1020 }
1021 }
1022 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001023
Evan Cheng5b16cd22009-05-01 01:03:49 +00001024 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001025 // future, see if there are any registers available.
1026 physReg = getFreePhysReg(cur);
1027 }
1028 }
1029
Chris Lattnera6c17502005-08-22 20:20:42 +00001030 // Restore the physical register tracker, removing information about the
1031 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001032 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001033
Evan Cheng5b16cd22009-05-01 01:03:49 +00001034 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001035 // the free physical register and add this interval to the active
1036 // list.
1037 if (physReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001038 DOUT << tri_->getName(physReg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001039 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001040 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001041 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001042 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001043
1044 // "Upgrade" the physical register since it has been allocated.
1045 UpgradeRegister(physReg);
1046 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1047 // "Downgrade" physReg to try to keep physReg from being allocated until
1048 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001049 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001050 DowngradeRegister(cur, physReg);
1051 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001052 return;
1053 }
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001054 DOUT << "no free registers\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001055
Chris Lattnera6c17502005-08-22 20:20:42 +00001056 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001057 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001058 for (std::vector<std::pair<unsigned, float> >::iterator
1059 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001060 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001061
1062 // for each interval in active, update spill weights.
1063 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1064 i != e; ++i) {
1065 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001066 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001067 "Can only allocate virtual registers!");
1068 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001069 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001070 }
1071
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001072 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001073
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001074 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001075 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001076 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001077
1078 bool Found = false;
1079 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001080 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1081 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1082 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1083 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001084 float regWeight = SpillWeights[reg];
1085 if (minWeight > regWeight)
1086 Found = true;
1087 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001088 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001089
1090 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001091 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001092 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1093 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1094 unsigned reg = *i;
1095 // No need to worry about if the alias register size < regsize of RC.
1096 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001097 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1098 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001099 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001100 }
Evan Cheng3e172252008-06-20 21:45:16 +00001101
1102 // Sort all potential spill candidates by weight.
1103 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1104 minReg = RegsWeights[0].first;
1105 minWeight = RegsWeights[0].second;
1106 if (minWeight == HUGE_VALF) {
1107 // All registers must have inf weight. Just grab one!
1108 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001109 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001110 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001111 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001112 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001113 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1114 // in fixed_. Reset them.
1115 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1116 IntervalPtr &IP = fixed_[i];
1117 LiveInterval *I = IP.first;
1118 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1119 IP.second = I->advanceTo(I->begin(), StartPosition);
1120 }
1121
Evan Cheng206d1852009-04-20 08:01:12 +00001122 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001123 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001124 } else {
Evan Cheng2824a652009-03-23 18:24:37 +00001125 cerr << "Ran out of registers during register allocation!\n";
1126 exit(1);
1127 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001128 return;
1129 }
Evan Cheng3e172252008-06-20 21:45:16 +00001130 }
1131
1132 // Find up to 3 registers to consider as spill candidates.
1133 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1134 while (LastCandidate > 1) {
1135 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1136 break;
1137 --LastCandidate;
1138 }
1139
1140 DOUT << "\t\tregister(s) with min weight(s): ";
1141 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1142 DOUT << tri_->getName(RegsWeights[i].first)
1143 << " (" << RegsWeights[i].second << ")\n");
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001144
Evan Cheng206d1852009-04-20 08:01:12 +00001145 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001146 // add any added intervals back to unhandled, and restart
1147 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001148 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001149 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengdc377862008-09-30 15:44:16 +00001150 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001151 std::vector<LiveInterval*> added;
1152
1153 if (!NewSpillFramework) {
1154 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001155 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001156 added = spiller_->spill(cur);
1157 }
1158
Evan Cheng206d1852009-04-20 08:01:12 +00001159 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001160 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001161 if (added.empty())
1162 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001163
Evan Cheng206d1852009-04-20 08:01:12 +00001164 // Merge added with unhandled. Note that we have already sorted
1165 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001166 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001167 // This also update the NextReloadMap. That is, it adds mapping from a
1168 // register defined by a reload from SS to the next reload from SS in the
1169 // same basic block.
1170 MachineBasicBlock *LastReloadMBB = 0;
1171 LiveInterval *LastReload = 0;
1172 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1173 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1174 LiveInterval *ReloadLi = added[i];
1175 if (ReloadLi->weight == HUGE_VALF &&
1176 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1177 unsigned ReloadIdx = ReloadLi->beginNumber();
1178 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1179 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1180 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1181 // Last reload of same SS is in the same MBB. We want to try to
1182 // allocate both reloads the same register and make sure the reg
1183 // isn't clobbered in between if at all possible.
1184 assert(LastReload->beginNumber() < ReloadIdx);
1185 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1186 }
1187 LastReloadMBB = ReloadMBB;
1188 LastReload = ReloadLi;
1189 LastReloadSS = ReloadSS;
1190 }
1191 unhandled_.push(ReloadLi);
1192 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001193 return;
1194 }
1195
Chris Lattner19828d42004-11-18 03:49:30 +00001196 ++NumBacktracks;
1197
Evan Cheng206d1852009-04-20 08:01:12 +00001198 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001199 // to re-run at least this iteration. Since we didn't modify it it
1200 // should go back right in the front of the list
1201 unhandled_.push(cur);
1202
Dan Gohman6f0d0242008-02-10 18:45:23 +00001203 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001204 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001205
Evan Cheng3e172252008-06-20 21:45:16 +00001206 // We spill all intervals aliasing the register with
1207 // minimum weight, rollback to the interval with the earliest
1208 // start point and let the linear scan algorithm run again
1209 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001210
Evan Cheng3e172252008-06-20 21:45:16 +00001211 // Determine which intervals have to be spilled.
1212 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1213
1214 // Set of spilled vregs (used later to rollback properly)
1215 SmallSet<unsigned, 8> spilled;
1216
1217 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001218 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001219
Lang Hamesf41538d2009-06-02 16:53:25 +00001220 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001221
Evan Cheng3e172252008-06-20 21:45:16 +00001222 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001223 // want to clear (and its aliases). We only spill those that overlap with the
1224 // current interval as the rest do not affect its allocation. we also keep
1225 // track of the earliest start of all spilled live intervals since this will
1226 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001227 std::vector<LiveInterval*> added;
1228 while (!spillIs.empty()) {
Lang Hamesf41538d2009-06-02 16:53:25 +00001229 bool epicFail = false;
Evan Cheng3e172252008-06-20 21:45:16 +00001230 LiveInterval *sli = spillIs.back();
1231 spillIs.pop_back();
1232 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hamesf41538d2009-06-02 16:53:25 +00001233 earliestStartInterval =
1234 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1235 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001236
Lang Hamesf41538d2009-06-02 16:53:25 +00001237 std::vector<LiveInterval*> newIs;
1238 if (!NewSpillFramework) {
1239 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1240 } else {
1241 newIs = spiller_->spill(sli);
1242 }
Evan Chengc781a242009-05-03 18:32:42 +00001243 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001244 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1245 spilled.insert(sli->reg);
Lang Hamesf41538d2009-06-02 16:53:25 +00001246
Lang Hamesf41538d2009-06-02 16:53:25 +00001247 if (epicFail) {
1248 //abort();
1249 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001250 }
1251
Lang Hamesfcad1722009-06-04 01:04:22 +00001252 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hamesf41538d2009-06-02 16:53:25 +00001253
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001254 DOUT << "\t\trolling back to: " << earliestStart << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001255
1256 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001257 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001258 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001259 while (!handled_.empty()) {
1260 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001261 // If this interval starts before t we are done.
Chris Lattner23b71c12004-11-18 01:29:39 +00001262 if (i->beginNumber() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263 break;
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001264 DOUT << "\t\t\tundo changes for: " << *i << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001265 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001266
1267 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001268 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001269 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001270 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001271 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001272 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001273 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001274 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001275 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001276 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001277 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001278 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001279 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001280 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001281 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001282 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001283 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001284 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001285 "Can only allocate virtual registers!");
1286 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001287 unhandled_.push(i);
1288 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001289
Evan Cheng206d1852009-04-20 08:01:12 +00001290 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1291 if (ii == DowngradeMap.end())
1292 // It interval has a preference, it must be defined by a copy. Clear the
1293 // preference now since the source interval allocation may have been
1294 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001295 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001296 else {
1297 UpgradeRegister(ii->second);
1298 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001299 }
1300
Chris Lattner19828d42004-11-18 03:49:30 +00001301 // Rewind the iterators in the active, inactive, and fixed lists back to the
1302 // point we reverted to.
1303 RevertVectorIteratorsTo(active_, earliestStart);
1304 RevertVectorIteratorsTo(inactive_, earliestStart);
1305 RevertVectorIteratorsTo(fixed_, earliestStart);
1306
Evan Cheng206d1852009-04-20 08:01:12 +00001307 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001308 // insert it in active (the next iteration of the algorithm will
1309 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001310 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1311 LiveInterval *HI = handled_[i];
1312 if (!HI->expiredAt(earliestStart) &&
1313 HI->expiredAt(cur->beginNumber())) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001314 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001315 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001316 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001317 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001318 }
1319 }
1320
Evan Cheng206d1852009-04-20 08:01:12 +00001321 // Merge added with unhandled.
1322 // This also update the NextReloadMap. That is, it adds mapping from a
1323 // register defined by a reload from SS to the next reload from SS in the
1324 // same basic block.
1325 MachineBasicBlock *LastReloadMBB = 0;
1326 LiveInterval *LastReload = 0;
1327 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1328 std::sort(added.begin(), added.end(), LISorter());
1329 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1330 LiveInterval *ReloadLi = added[i];
1331 if (ReloadLi->weight == HUGE_VALF &&
1332 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1333 unsigned ReloadIdx = ReloadLi->beginNumber();
1334 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1335 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1336 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1337 // Last reload of same SS is in the same MBB. We want to try to
1338 // allocate both reloads the same register and make sure the reg
1339 // isn't clobbered in between if at all possible.
1340 assert(LastReload->beginNumber() < ReloadIdx);
1341 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1342 }
1343 LastReloadMBB = ReloadMBB;
1344 LastReload = ReloadLi;
1345 LastReloadSS = ReloadSS;
1346 }
1347 unhandled_.push(ReloadLi);
1348 }
1349}
1350
Evan Cheng358dec52009-06-15 08:28:29 +00001351unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1352 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001353 unsigned MaxInactiveCount,
1354 SmallVector<unsigned, 256> &inactiveCounts,
1355 bool SkipDGRegs) {
1356 unsigned FreeReg = 0;
1357 unsigned FreeRegInactiveCount = 0;
1358
Evan Chengf9f1da12009-06-18 02:04:01 +00001359 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1360 // Resolve second part of the hint (if possible) given the current allocation.
1361 unsigned physReg = Hint.second;
1362 if (physReg &&
1363 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1364 physReg = vrm_->getPhys(physReg);
1365
Evan Cheng358dec52009-06-15 08:28:29 +00001366 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001367 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001368 assert(I != E && "No allocatable register in this register class!");
1369
1370 // Scan for the first available register.
1371 for (; I != E; ++I) {
1372 unsigned Reg = *I;
1373 // Ignore "downgraded" registers.
1374 if (SkipDGRegs && DowngradedRegs.count(Reg))
1375 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001376 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001377 FreeReg = Reg;
1378 if (FreeReg < inactiveCounts.size())
1379 FreeRegInactiveCount = inactiveCounts[FreeReg];
1380 else
1381 FreeRegInactiveCount = 0;
1382 break;
1383 }
1384 }
1385
1386 // If there are no free regs, or if this reg has the max inactive count,
1387 // return this register.
1388 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1389 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001390
Evan Cheng206d1852009-04-20 08:01:12 +00001391 // Continue scanning the registers, looking for the one with the highest
1392 // inactive count. Alkis found that this reduced register pressure very
1393 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1394 // reevaluated now.
1395 for (; I != E; ++I) {
1396 unsigned Reg = *I;
1397 // Ignore "downgraded" registers.
1398 if (SkipDGRegs && DowngradedRegs.count(Reg))
1399 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001400 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001401 FreeRegInactiveCount < inactiveCounts[Reg]) {
1402 FreeReg = Reg;
1403 FreeRegInactiveCount = inactiveCounts[Reg];
1404 if (FreeRegInactiveCount == MaxInactiveCount)
1405 break; // We found the one with the max inactive count.
1406 }
1407 }
1408
1409 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001410}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001411
Chris Lattnercbb56252004-11-18 02:42:27 +00001412/// getFreePhysReg - return a free physical register for this virtual register
1413/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001414unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001415 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001416 unsigned MaxInactiveCount = 0;
1417
Evan Cheng841ee1a2008-09-18 22:38:47 +00001418 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001419 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1420
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001421 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1422 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001423 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001424 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001425 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001426
1427 // If this is not in a related reg class to the register we're allocating,
1428 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001429 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001430 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1431 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001432 if (inactiveCounts.size() <= reg)
1433 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001434 ++inactiveCounts[reg];
1435 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1436 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001437 }
1438
Evan Cheng20b0abc2007-04-17 20:32:26 +00001439 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001440 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001441 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1442 if (Preference) {
1443 DOUT << "(preferred: " << tri_->getName(Preference) << ") ";
1444 if (isRegAvail(Preference) &&
1445 RC->contains(Preference))
1446 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001447 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001448
Evan Cheng206d1852009-04-20 08:01:12 +00001449 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001450 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001451 true);
1452 if (FreeReg)
1453 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001454 }
Evan Cheng358dec52009-06-15 08:28:29 +00001455 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001456}
1457
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001458FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001459 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001460}