blob: 84e1612f9ce17dec49ab54ea7f51c046c86701c6 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000026#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000027#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000028#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000035#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000036#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000037#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000042#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000043using namespace llvm;
44
Mon P Wang3c81d352008-11-23 04:37:22 +000045static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000046DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000047
Evan Cheng10e86422008-04-25 19:11:04 +000048// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000049static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
50 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000051
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000052X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000054 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000055 X86ScalarSSEf64 = Subtarget->hasSSE2();
56 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000057 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000058
Anton Korobeynikov2365f512007-07-14 14:06:15 +000059 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000060 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000061
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000062 // Set up the TargetLowering object.
63
64 // X86 is weird, it always uses i8 for shift amounts and setcc results.
65 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000067 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000068 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000069 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000070
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000072 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000075 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000076 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000084 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000085 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000088 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090
Evan Cheng03294662008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000092
Scott Michelfdc40a02009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000108
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000114
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000118 } else if (!UseSoftFloat) {
119 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000122 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000123 // We have an algorithm for SSE2, and we turn this into a 64-bit
124 // FILD for other targets.
125 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000127
128 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
129 // this operation.
130 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000132
Devang Patel6a784892009-06-05 18:48:29 +0000133 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000134 // SSE has no i16 to fp conversion, only i32
135 if (X86ScalarSSEf32) {
136 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
137 // f32 and f64 cases are Legal, f80 case is not
138 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
139 } else {
140 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
141 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
142 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000143 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000144 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
145 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000146 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147
Dale Johannesen73328d12007-09-19 23:55:34 +0000148 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
149 // are Legal, f80 is custom lowered.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
151 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000152
Evan Cheng02568ff2006-01-30 22:13:22 +0000153 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
154 // this operation.
155 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
156 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
157
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000158 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000159 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000160 // f32 and f64 cases are Legal, f80 case is not
161 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000162 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000164 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 }
166
167 // Handle FP_TO_UINT by promoting the destination to a larger signed
168 // conversion.
169 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
171 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
172
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 if (Subtarget->is64Bit()) {
174 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000176 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000178 // Expand FP_TO_UINT into a select.
179 // FIXME: We would like to use a Custom expander here eventually to do
180 // the optimal thing for SSE vs. the default expansion in the legalizer.
181 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
182 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000183 // With SSE3 we can use fisttpll to convert to a signed i64; without
184 // SSE, we're stuck with a fistpll.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Chris Lattner399610a2006-12-05 18:22:22 +0000188 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000189 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000190 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
191 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
192 }
Chris Lattner21f66852005-12-23 05:15:23 +0000193
Dan Gohmanb00ee212008-02-18 19:34:53 +0000194 // Scalar integer divide and remainder are lowered to use operations that
195 // produce two results, to match the available instructions. This exposes
196 // the two-result form to trivial CSE, which is able to combine x/y and x%y
197 // into a single instruction.
198 //
199 // Scalar integer multiply-high is also lowered to use two-result
200 // operations, to match the available instructions. However, plain multiply
201 // (low) operations are left as Legal, as there are single-result
202 // instructions for this in x86. Using the two-result multiply instructions
203 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000204 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
205 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
206 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::SREM , MVT::i8 , Expand);
209 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000210 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
211 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
212 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::SREM , MVT::i16 , Expand);
215 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000216 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
217 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
218 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::SREM , MVT::i32 , Expand);
221 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000222 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
223 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
224 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::SREM , MVT::i64 , Expand);
227 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000228
Evan Chengc35497f2006-10-30 08:02:39 +0000229 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000230 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000231 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
232 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
238 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000239 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000240 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000241 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000242 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000251 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
252 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
254 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000255 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
256 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 }
258
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000259 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000260 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000261
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000262 // These should be promoted to a larger select which is supported.
263 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
264 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000265 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000266 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
267 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000270 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000271 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit()) {
278 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
279 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
280 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000283 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000284
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000285 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000286 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000287 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000288 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000289 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000290 if (Subtarget->is64Bit())
291 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000292 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
295 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
296 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000297 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000300 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000303 if (Subtarget->is64Bit()) {
304 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
307 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000308
Evan Chengd2cde682008-03-10 19:38:10 +0000309 if (Subtarget->hasSSE1())
310 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000311
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000312 if (!Subtarget->hasSSE2())
313 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
314
Mon P Wang63307c32008-05-05 19:05:59 +0000315 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000320
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000325
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000326 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000327 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000334 }
335
Dan Gohman7f460202008-06-30 20:59:49 +0000336 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
337 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000338 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000339 if (!Subtarget->isTargetDarwin() &&
340 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000341 !Subtarget->isTargetCygMing()) {
342 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
343 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
344 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000345
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000346 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
347 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
348 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
349 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
350 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000351 setExceptionPointerRegister(X86::RAX);
352 setExceptionSelectorRegister(X86::RDX);
353 } else {
354 setExceptionPointerRegister(X86::EAX);
355 setExceptionSelectorRegister(X86::EDX);
356 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
359
Duncan Sandsf7331b32007-09-11 14:10:23 +0000360 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000361
Chris Lattnerda68d302008-01-15 21:58:22 +0000362 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000363
Nate Begemanacc398c2006-01-25 18:21:52 +0000364 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
365 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000366 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000367 if (Subtarget->is64Bit()) {
368 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000369 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000370 } else {
371 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000372 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000373 }
Evan Chengae642192007-03-02 23:16:35 +0000374
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000375 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000376 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000377 if (Subtarget->is64Bit())
378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000379 if (Subtarget->isTargetCygMing())
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
381 else
382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000383
Evan Chengc7ce29b2009-02-13 22:36:38 +0000384 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000385 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000386 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000387 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
388 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000389
Evan Cheng223547a2006-01-31 22:28:30 +0000390 // Use ANDPD to simulate FABS.
391 setOperationAction(ISD::FABS , MVT::f64, Custom);
392 setOperationAction(ISD::FABS , MVT::f32, Custom);
393
394 // Use XORP to simulate FNEG.
395 setOperationAction(ISD::FNEG , MVT::f64, Custom);
396 setOperationAction(ISD::FNEG , MVT::f32, Custom);
397
Evan Cheng68c47cb2007-01-05 07:55:56 +0000398 // Use ANDPD and ORPD to simulate FCOPYSIGN.
399 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
400 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
401
Evan Chengd25e9e82006-02-02 00:28:23 +0000402 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403 setOperationAction(ISD::FSIN , MVT::f64, Expand);
404 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405 setOperationAction(ISD::FSIN , MVT::f32, Expand);
406 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000407
Chris Lattnera54aa942006-01-29 06:26:08 +0000408 // Expand FP immediates into loads from the stack, except for the special
409 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000410 addLegalFPImmediate(APFloat(+0.0)); // xorpd
411 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000412 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000413 // Use SSE for f32, x87 for f64.
414 // Set up the FP register classes.
415 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
416 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
417
418 // Use ANDPS to simulate FABS.
419 setOperationAction(ISD::FABS , MVT::f32, Custom);
420
421 // Use XORP to simulate FNEG.
422 setOperationAction(ISD::FNEG , MVT::f32, Custom);
423
424 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
425
426 // Use ANDPS and ORPS to simulate FCOPYSIGN.
427 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
428 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
429
430 // We don't support sin/cos/fmod
431 setOperationAction(ISD::FSIN , MVT::f32, Expand);
432 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433
Nate Begemane1795842008-02-14 08:57:00 +0000434 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000435 addLegalFPImmediate(APFloat(+0.0f)); // xorps
436 addLegalFPImmediate(APFloat(+0.0)); // FLD0
437 addLegalFPImmediate(APFloat(+1.0)); // FLD1
438 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
439 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
440
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000441 if (!UnsafeFPMath) {
442 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
443 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
444 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000448 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
449 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000450
Evan Cheng68c47cb2007-01-05 07:55:56 +0000451 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000452 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000453 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
454 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000455
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000468 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000469
Dale Johannesen59a58732007-08-05 18:49:15 +0000470 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000471 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000472 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
473 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
475 {
476 bool ignored;
477 APFloat TmpFlt(+0.0);
478 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
479 &ignored);
480 addLegalFPImmediate(TmpFlt); // FLD0
481 TmpFlt.changeSign();
482 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
483 APFloat TmpFlt2(+1.0);
484 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
485 &ignored);
486 addLegalFPImmediate(TmpFlt2); // FLD1
487 TmpFlt2.changeSign();
488 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
489 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000490
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 if (!UnsafeFPMath) {
492 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
493 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
494 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000495 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // Always use a library call for pow.
498 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
500 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
501
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000506 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
507
Mon P Wangf007a8b2008-11-06 05:31:54 +0000508 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000509 // (for widening) or expand (for scalarization). Then we will selectively
510 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000511 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
512 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000513 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000526 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000528 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000529 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000530 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000552 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000557 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000561 }
562
Evan Chengc7ce29b2009-02-13 22:36:38 +0000563 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
564 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000565 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000566 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
568 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000569 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000570 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000571
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000572 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
573 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
574 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000575 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000576
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000577 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
578 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
579 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000580 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000581
Bill Wendling74027e92007-03-15 21:24:36 +0000582 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
583 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
584
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000585 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000586 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000587 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000588 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
589 setOperationAction(ISD::AND, MVT::v2i32, Promote);
590 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
591 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000592
593 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000594 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000595 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000596 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
597 setOperationAction(ISD::OR, MVT::v2i32, Promote);
598 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
599 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000600
601 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000609 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000610 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000611 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000612 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000615 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
616 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000617 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000618
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000619 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000623 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000624
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000628 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000629
Evan Cheng52672b82008-07-22 18:39:19 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000633 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000634
635 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000636
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000637 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000638 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
639 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
640 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
641 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
642 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000643 }
644
Evan Cheng92722532009-03-26 23:06:32 +0000645 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000646 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
647
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000648 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
649 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
650 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
651 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000652 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
653 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000654 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
655 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
656 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000657 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000658 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000659 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000665 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
666 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000667 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
670 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
671
Evan Chengf7c378e2006-04-10 07:23:14 +0000672 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
673 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
674 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000675 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000676 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
678 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
679 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000680 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000681 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000682 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
683 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
684 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
685 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000686 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
687 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000688
Nate Begeman30a0de92008-07-17 16:51:19 +0000689 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000693
Evan Chengf7c378e2006-04-10 07:23:14 +0000694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
695 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000698 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000699
Evan Cheng2c3ae372006-04-12 21:21:57 +0000700 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000701 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
702 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000703 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000705 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000706 // Do not attempt to custom lower non-128-bit vectors
707 if (!VT.is128BitVector())
708 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000709 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000712 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000713
Evan Cheng2c3ae372006-04-12 21:21:57 +0000714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
715 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000718 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000720
Nate Begemancdd1eec2008-02-12 22:51:28 +0000721 if (Subtarget->is64Bit()) {
722 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000723 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000724 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000725
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000726 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000727 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
728 MVT VT = (MVT::SimpleValueType)i;
729
730 // Do not attempt to promote non-128-bit vectors
731 if (!VT.is128BitVector()) {
732 continue;
733 }
734 setOperationAction(ISD::AND, VT, Promote);
735 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
736 setOperationAction(ISD::OR, VT, Promote);
737 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
738 setOperationAction(ISD::XOR, VT, Promote);
739 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
740 setOperationAction(ISD::LOAD, VT, Promote);
741 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
742 setOperationAction(ISD::SELECT, VT, Promote);
743 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Chris Lattnerddf89562008-01-17 19:59:44 +0000746 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000747
Evan Cheng2c3ae372006-04-12 21:21:57 +0000748 // Custom lower v2i64 and v2f64 selects.
749 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000750 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000751 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000752 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Eli Friedman23ef1052009-06-06 03:57:58 +0000754 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
755 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
756 if (!DisableMMX && Subtarget->hasMMX()) {
757 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
758 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
759 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000760 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000761
Nate Begeman14d12ca2008-02-11 04:19:36 +0000762 if (Subtarget->hasSSE41()) {
763 // FIXME: Do we need to handle scalar-to-vector here?
764 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
765
766 // i8 and i16 vectors are custom , because the source register and source
767 // source memory operand types are not the same width. f32 vectors are
768 // custom since the immediate controlling the insert encodes additional
769 // information.
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000773 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
774
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000778 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779
780 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000783 }
784 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000785
Nate Begeman30a0de92008-07-17 16:51:19 +0000786 if (Subtarget->hasSSE42()) {
787 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
788 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
David Greene9b9838d2009-06-29 16:47:10 +0000790 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000791 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
794 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
795
David Greene9b9838d2009-06-29 16:47:10 +0000796 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
799 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
800 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
801 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
802 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
803 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
805 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
806 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
807 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
808 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
810 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
811
812 // Operations to consider commented out -v16i16 v32i8
813 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
814 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
815 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
816 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
817 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
818 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
819 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
820 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
821 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
827
828 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
830 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
831 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
832
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
834 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
835 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
837 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
838
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
840 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
842 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
845
846#if 0
847 // Not sure we want to do this since there are no 256-bit integer
848 // operations in AVX
849
850 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
851 // This includes 256-bit vectors
852 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
853 MVT VT = (MVT::SimpleValueType)i;
854
855 // Do not attempt to custom lower non-power-of-2 vectors
856 if (!isPowerOf2_32(VT.getVectorNumElements()))
857 continue;
858
859 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
862 }
863
864 if (Subtarget->is64Bit()) {
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
866 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
867 }
868#endif
869
870#if 0
871 // Not sure we want to do this since there are no 256-bit integer
872 // operations in AVX
873
874 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
875 // Including 256-bit vectors
876 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
877 MVT VT = (MVT::SimpleValueType)i;
878
879 if (!VT.is256BitVector()) {
880 continue;
881 }
882 setOperationAction(ISD::AND, VT, Promote);
883 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
884 setOperationAction(ISD::OR, VT, Promote);
885 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
886 setOperationAction(ISD::XOR, VT, Promote);
887 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
888 setOperationAction(ISD::LOAD, VT, Promote);
889 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
890 setOperationAction(ISD::SELECT, VT, Promote);
891 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
892 }
893
894 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
895#endif
896 }
897
Evan Cheng6be2c582006-04-05 23:38:46 +0000898 // We want to custom lower some of our intrinsics.
899 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
900
Bill Wendling74c37652008-12-09 22:08:41 +0000901 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000902 setOperationAction(ISD::SADDO, MVT::i32, Custom);
903 setOperationAction(ISD::SADDO, MVT::i64, Custom);
904 setOperationAction(ISD::UADDO, MVT::i32, Custom);
905 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000906 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
907 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
908 setOperationAction(ISD::USUBO, MVT::i32, Custom);
909 setOperationAction(ISD::USUBO, MVT::i64, Custom);
910 setOperationAction(ISD::SMULO, MVT::i32, Custom);
911 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000912
Evan Chengd54f2d52009-03-31 19:38:51 +0000913 if (!Subtarget->is64Bit()) {
914 // These libcalls are not available in 32-bit.
915 setLibcallName(RTLIB::SHL_I128, 0);
916 setLibcallName(RTLIB::SRL_I128, 0);
917 setLibcallName(RTLIB::SRA_I128, 0);
918 }
919
Evan Cheng206ee9d2006-07-07 08:33:52 +0000920 // We have target-specific dag combine patterns for the following nodes:
921 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000922 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000923 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000924 setTargetDAGCombine(ISD::SHL);
925 setTargetDAGCombine(ISD::SRA);
926 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000927 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000928 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000929 if (Subtarget->is64Bit())
930 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000931
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000932 computeRegisterProperties();
933
Evan Cheng87ed7162006-02-14 08:25:08 +0000934 // FIXME: These should be based on subtarget info. Plus, the values should
935 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000936 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
937 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
938 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000939 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000940 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000941 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000942}
943
Scott Michel5b8f82e2008-03-10 15:42:14 +0000944
Duncan Sands5480c042009-01-01 15:52:00 +0000945MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000946 return MVT::i8;
947}
948
949
Evan Cheng29286502008-01-23 23:17:41 +0000950/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
951/// the desired ByVal argument alignment.
952static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
953 if (MaxAlign == 16)
954 return;
955 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
956 if (VTy->getBitWidth() == 128)
957 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000958 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
959 unsigned EltAlign = 0;
960 getMaxByValAlign(ATy->getElementType(), EltAlign);
961 if (EltAlign > MaxAlign)
962 MaxAlign = EltAlign;
963 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
964 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
965 unsigned EltAlign = 0;
966 getMaxByValAlign(STy->getElementType(i), EltAlign);
967 if (EltAlign > MaxAlign)
968 MaxAlign = EltAlign;
969 if (MaxAlign == 16)
970 break;
971 }
972 }
973 return;
974}
975
976/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
977/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000978/// that contain SSE vectors are placed at 16-byte boundaries while the rest
979/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000980unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000981 if (Subtarget->is64Bit()) {
982 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000983 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000984 if (TyAlign > 8)
985 return TyAlign;
986 return 8;
987 }
988
Evan Cheng29286502008-01-23 23:17:41 +0000989 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000990 if (Subtarget->hasSSE1())
991 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000992 return Align;
993}
Chris Lattner2b02a442007-02-25 08:29:00 +0000994
Evan Chengf0df0312008-05-15 08:39:06 +0000995/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000996/// and store operations as a result of memset, memcpy, and memmove
997/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000998/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000999MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001000X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001001 bool isSrcConst, bool isSrcStr,
1002 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001003 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1004 // linux. This is because the stack realignment code can't handle certain
1005 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001006 const Function *F = DAG.getMachineFunction().getFunction();
1007 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1008 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001009 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1010 return MVT::v4i32;
1011 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1012 return MVT::v4f32;
1013 }
Evan Chengf0df0312008-05-15 08:39:06 +00001014 if (Subtarget->is64Bit() && Size >= 8)
1015 return MVT::i64;
1016 return MVT::i32;
1017}
1018
Evan Chengcc415862007-11-09 01:32:10 +00001019/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1020/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001021SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001022 SelectionDAG &DAG) const {
1023 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001024 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001025 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001026 // This doesn't have DebugLoc associated with it, but is not really the
1027 // same as a Register.
1028 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1029 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001030 return Table;
1031}
1032
Bill Wendlingb4202b82009-07-01 18:50:55 +00001033/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001034unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1035 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1036}
1037
Chris Lattner2b02a442007-02-25 08:29:00 +00001038//===----------------------------------------------------------------------===//
1039// Return Value Calling Convention Implementation
1040//===----------------------------------------------------------------------===//
1041
Chris Lattner59ed56b2007-02-28 04:55:35 +00001042#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001043
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001044/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001045SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001046 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001047 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001048
Chris Lattner9774c912007-02-27 05:28:59 +00001049 SmallVector<CCValAssign, 16> RVLocs;
1050 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001051 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersond1474d02009-07-09 17:57:24 +00001052 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001053 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001055 // If this is the first return lowered for this function, add the regs to the
1056 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001057 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001058 for (unsigned i = 0; i != RVLocs.size(); ++i)
1059 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001060 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001061 }
Dan Gohman475871a2008-07-27 21:46:04 +00001062 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001064 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001065 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001066 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001067 SDValue TailCall = Chain;
1068 SDValue TargetAddress = TailCall.getOperand(1);
1069 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001070 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001071 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001072 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001073 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001074 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001075 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001076 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1077 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001078
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001080 Operands.push_back(Chain.getOperand(0));
1081 Operands.push_back(TargetAddress);
1082 Operands.push_back(StackAdjustment);
1083 // Copy registers used by the call. Last operand is a flag so it is not
1084 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001085 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001086 Operands.push_back(Chain.getOperand(i));
1087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001088 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001089 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001092 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001093 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094
Dan Gohman475871a2008-07-27 21:46:04 +00001095 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001096 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1097 // Operand #1 = Bytes To Pop
1098 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001100 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001101 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1102 CCValAssign &VA = RVLocs[i];
1103 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001104 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattner447ff682008-03-11 03:23:40 +00001106 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1107 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001108 if (VA.getLocReg() == X86::ST0 ||
1109 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001110 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1111 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001112 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001113 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001114 RetOps.push_back(ValToCopy);
1115 // Don't emit a copytoreg.
1116 continue;
1117 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001118
Evan Cheng242b38b2009-02-23 09:03:22 +00001119 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1120 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001121 if (Subtarget->is64Bit()) {
1122 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001123 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001124 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001125 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1126 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1127 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001128 }
1129
Dale Johannesendd64c412009-02-04 00:33:20 +00001130 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001131 Flag = Chain.getValue(1);
1132 }
Dan Gohman61a92132008-04-21 23:59:07 +00001133
1134 // The x86-64 ABI for returning structs by value requires that we copy
1135 // the sret argument into %rax for the return. We saved the argument into
1136 // a virtual register in the entry block, so now we copy the value out
1137 // and into %rax.
1138 if (Subtarget->is64Bit() &&
1139 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1140 MachineFunction &MF = DAG.getMachineFunction();
1141 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1142 unsigned Reg = FuncInfo->getSRetReturnReg();
1143 if (!Reg) {
1144 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1145 FuncInfo->setSRetReturnReg(Reg);
1146 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001147 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001150 Flag = Chain.getValue(1);
1151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Chris Lattner447ff682008-03-11 03:23:40 +00001153 RetOps[0] = Chain; // Update chain.
1154
1155 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001156 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001157 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
1159 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001160 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001161}
1162
1163
Chris Lattner3085e152007-02-25 08:59:22 +00001164/// LowerCallResult - Lower the result values of an ISD::CALL into the
1165/// appropriate copies out of appropriate physical registers. This assumes that
1166/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1167/// being lowered. The returns a SDNode with the same number of values as the
1168/// ISD::CALL.
1169SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001170LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001171 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001172
Scott Michelfdc40a02009-02-17 22:15:04 +00001173 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001174 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001175 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001176 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001177 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001178 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
1179 RVLocs, DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001180 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1181
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Chris Lattner3085e152007-02-25 08:59:22 +00001184 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001185 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001186 CCValAssign &VA = RVLocs[i];
1187 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001190 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001192 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001193 }
1194
Chris Lattner8e6da152008-03-10 21:08:41 +00001195 // If this is a call to a function that returns an fp value on the floating
1196 // point stack, but where we prefer to use the value in xmm registers, copy
1197 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001198 if ((VA.getLocReg() == X86::ST0 ||
1199 VA.getLocReg() == X86::ST1) &&
1200 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001201 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Evan Cheng79fb3b42009-02-20 20:43:02 +00001204 SDValue Val;
1205 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001206 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1207 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1208 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1209 MVT::v2i64, InFlag).getValue(1);
1210 Val = Chain.getValue(0);
1211 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1212 Val, DAG.getConstant(0, MVT::i64));
1213 } else {
1214 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1215 MVT::i64, InFlag).getValue(1);
1216 Val = Chain.getValue(0);
1217 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001218 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1219 } else {
1220 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1221 CopyVT, InFlag).getValue(1);
1222 Val = Chain.getValue(0);
1223 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001224 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001225
Dan Gohman37eed792009-02-04 17:28:58 +00001226 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001227 // Round the F80 the right size, which also moves to the appropriate xmm
1228 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001229 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001230 // This truncation won't change the value.
1231 DAG.getIntPtrConstant(1));
1232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001233
Chris Lattner8e6da152008-03-10 21:08:41 +00001234 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001235 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001236
Chris Lattner3085e152007-02-25 08:59:22 +00001237 // Merge everything together with a MERGE_VALUES node.
1238 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001239 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1240 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001241}
1242
1243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001245// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001246//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001247// StdCall calling convention seems to be standard for many Windows' API
1248// routines and around. It differs from C calling convention just a little:
1249// callee should clean up the stack, not caller. Symbols should be also
1250// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001251// For info on fast calling convention see Fast Calling Convention (tail call)
1252// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001253
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001254/// CallIsStructReturn - Determines whether a CALL node uses struct return
1255/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001256static bool CallIsStructReturn(CallSDNode *TheCall) {
1257 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001258 if (!NumOps)
1259 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001260
Dan Gohman095cc292008-09-13 01:54:27 +00001261 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001262}
1263
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001264/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1265/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001266static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001267 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 if (!NumArgs)
1269 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001270
1271 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001272}
1273
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001274/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1275/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001276/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001277bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 if (IsVarArg)
1279 return false;
1280
Dan Gohman095cc292008-09-13 01:54:27 +00001281 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001282 default:
1283 return false;
1284 case CallingConv::X86_StdCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::X86_FastCall:
1287 return !Subtarget->is64Bit();
1288 case CallingConv::Fast:
1289 return PerformTailCallOpt;
1290 }
1291}
1292
Dan Gohman095cc292008-09-13 01:54:27 +00001293/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1294/// given CallingConvention value.
1295CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001296 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001297 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001298 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001299 else
1300 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001301 }
1302
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 if (CC == CallingConv::X86_FastCall)
1304 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001305 else if (CC == CallingConv::Fast)
1306 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001307 else
1308 return CC_X86_32_C;
1309}
1310
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001311/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1312/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001313NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001314X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001315 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001316 if (CC == CallingConv::X86_FastCall)
1317 return FastCall;
1318 else if (CC == CallingConv::X86_StdCall)
1319 return StdCall;
1320 return None;
1321}
1322
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001323
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001324/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1325/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001326/// the specific parameter attribute. The copy will be passed as a byval
1327/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001328static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001329CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001330 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1331 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001332 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001333 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001334 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001335}
1336
Dan Gohman475871a2008-07-27 21:46:04 +00001337SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001338 const CCValAssign &VA,
1339 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001340 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001342 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001343 ISD::ArgFlagsTy Flags =
1344 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001345 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001346 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001347
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001348 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001349 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001350 // In case of tail call optimization mark all arguments mutable. Since they
1351 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001352 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001353 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001354 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001355 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001356 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001357 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001358 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001359}
1360
Dan Gohman475871a2008-07-27 21:46:04 +00001361SDValue
1362X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001363 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001365 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 const Function* Fn = MF.getFunction();
1368 if (Fn->hasExternalLinkage() &&
1369 Subtarget->isTargetCygMing() &&
1370 Fn->getName() == "main")
1371 FuncInfo->setForceFramePointer(true);
1372
1373 // Decorate the function name.
1374 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Evan Cheng1bc78042006-04-26 01:20:17 +00001376 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001377 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001378 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001379 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001381 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001382
1383 assert(!(isVarArg && CC == CallingConv::Fast) &&
1384 "Var args not supported with calling convention fastcc");
1385
Chris Lattner638402b2007-02-28 07:00:42 +00001386 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001387 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001388 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001389 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Dan Gohman475871a2008-07-27 21:46:04 +00001391 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001392 unsigned LastVal = ~0U;
1393 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1394 CCValAssign &VA = ArgLocs[i];
1395 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1396 // places.
1397 assert(VA.getValNo() != LastVal &&
1398 "Don't support value assigned to multiple locs yet");
1399 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Chris Lattnerf39f7712007-02-28 05:46:49 +00001401 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001402 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001403 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001404 if (RegVT == MVT::i32)
1405 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 else if (Is64Bit && RegVT == MVT::i64)
1407 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001408 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001410 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001411 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001412 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001413 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001414 else if (RegVT.isVector()) {
1415 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001416 if (!Is64Bit)
1417 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1418 else {
1419 // Darwin calling convention passes MMX values in either GPRs or
1420 // XMMs in x86-64. Other targets pass them in memory.
1421 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1422 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1423 RegVT = MVT::v2i64;
1424 } else {
1425 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1426 RegVT = MVT::i64;
1427 }
1428 }
1429 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001430 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001431 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001432
Bob Wilson998e1252009-04-20 18:36:57 +00001433 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001434 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1437 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1438 // right size.
1439 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001440 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001441 DAG.getValueType(VA.getValVT()));
1442 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001443 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001447 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001448
Gordon Henriksen86737662008-01-05 16:56:59 +00001449 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001450 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001451 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001452 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001453 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001454 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1455 ArgValue, DAG.getConstant(0, MVT::i64));
1456 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001457 }
1458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001459
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 ArgValues.push_back(ArgValue);
1461 } else {
1462 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001463 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001464 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001465 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001466
Dan Gohman61a92132008-04-21 23:59:07 +00001467 // The x86-64 ABI for returning structs by value requires that we copy
1468 // the sret argument into %rax for the return. Save the argument into
1469 // a virtual register so that we can access it from the return points.
1470 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1471 MachineFunction &MF = DAG.getMachineFunction();
1472 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1473 unsigned Reg = FuncInfo->getSRetReturnReg();
1474 if (!Reg) {
1475 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1476 FuncInfo->setSRetReturnReg(Reg);
1477 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001478 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001479 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001480 }
1481
Chris Lattnerf39f7712007-02-28 05:46:49 +00001482 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001483 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001484 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001485 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001486
Evan Cheng1bc78042006-04-26 01:20:17 +00001487 // If the function takes variable number of arguments, make a frame index for
1488 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1491 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1492 }
1493 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001494 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1495
1496 // FIXME: We should really autogenerate these arrays
1497 static const unsigned GPR64ArgRegsWin64[] = {
1498 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001500 static const unsigned XMMArgRegsWin64[] = {
1501 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1502 };
1503 static const unsigned GPR64ArgRegs64Bit[] = {
1504 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1505 };
1506 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1508 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1509 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001510 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1511
1512 if (IsWin64) {
1513 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1514 GPR64ArgRegs = GPR64ArgRegsWin64;
1515 XMMArgRegs = XMMArgRegsWin64;
1516 } else {
1517 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1518 GPR64ArgRegs = GPR64ArgRegs64Bit;
1519 XMMArgRegs = XMMArgRegs64Bit;
1520 }
1521 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1522 TotalNumIntRegs);
1523 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1524 TotalNumXMMRegs);
1525
Devang Patel578efa92009-06-05 21:57:13 +00001526 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001527 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001528 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001529 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001530 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001531 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001532 // Kernel mode asks for SSE to be disabled, so don't push them
1533 // on the stack.
1534 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001535
Gordon Henriksen86737662008-01-05 16:56:59 +00001536 // For X86-64, if there are vararg parameters that are passed via
1537 // registers, then we must store them to their spots on the stack so they
1538 // may be loaded by deferencing the result of va_next.
1539 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001540 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1541 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1542 TotalNumXMMRegs * 16, 16);
1543
Gordon Henriksen86737662008-01-05 16:56:59 +00001544 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SmallVector<SDValue, 8> MemOps;
1546 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001547 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001548 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001549 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001550 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1551 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001552 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001553 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001554 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001555 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001556 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001557 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001558 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001560
Gordon Henriksen86737662008-01-05 16:56:59 +00001561 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001562 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001563 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001564 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001565 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1566 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001568 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001569 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001570 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001572 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001573 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 }
1575 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001576 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 &MemOps[0], MemOps.size());
1578 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Gordon Henriksenae636f82008-01-03 16:47:34 +00001581 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001582
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001584 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001585 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001586 BytesCallerReserves = 0;
1587 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001588 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001590 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001591 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001593 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001594
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 if (!Is64Bit) {
1596 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1597 if (CC == CallingConv::X86_FastCall)
1598 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1599 }
Evan Cheng25caf632006-05-23 21:06:34 +00001600
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001601 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001602
Evan Cheng25caf632006-05-23 21:06:34 +00001603 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001604 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001605 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001606}
1607
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001609X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001610 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001611 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001612 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001613 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001614 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001615 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001616 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001617 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001618 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001619 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001620 }
Dale Johannesenace16102009-02-03 19:33:06 +00001621 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001622 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001623}
1624
Bill Wendling64e87322009-01-16 19:25:27 +00001625/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001626/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001627SDValue
1628X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001630 SDValue Chain,
1631 bool IsTailCall,
1632 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001633 int FPDiff,
1634 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001635 if (!IsTailCall || FPDiff==0) return Chain;
1636
1637 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001638 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001639 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001640
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001642 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001643 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001644}
1645
1646/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1647/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001648static SDValue
1649EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001651 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001652 // Store the return address to the appropriate stack slot.
1653 if (!FPDiff) return Chain;
1654 // Calculate the new stack slot for the return address.
1655 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001656 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001657 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001658 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001661 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001662 return Chain;
1663}
1664
Dan Gohman475871a2008-07-27 21:46:04 +00001665SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001667 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1668 SDValue Chain = TheCall->getChain();
1669 unsigned CC = TheCall->getCallingConv();
1670 bool isVarArg = TheCall->isVarArg();
1671 bool IsTailCall = TheCall->isTailCall() &&
1672 CC == CallingConv::Fast && PerformTailCallOpt;
1673 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001675 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001676 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001677
1678 assert(!(isVarArg && CC == CallingConv::Fast) &&
1679 "Var args not supported with calling convention fastcc");
1680
Chris Lattner638402b2007-02-28 07:00:42 +00001681 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001682 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001683 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001684 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattner423c5f42007-02-28 05:31:48 +00001686 // Get a count of how many bytes are to be pushed on the stack.
1687 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001688 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001689 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 int FPDiff = 0;
1692 if (IsTailCall) {
1693 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001694 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1696 FPDiff = NumBytesCallerPushed - NumBytes;
1697
1698 // Set the delta of movement of the returnaddr stackslot.
1699 // But only set if delta is greater than previous delta.
1700 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1701 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1702 }
1703
Chris Lattnere563bbc2008-10-11 22:08:30 +00001704 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001705
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001707 // Load return adress for tail calls.
1708 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001709 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001710
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1712 SmallVector<SDValue, 8> MemOpChains;
1713 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001714
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001715 // Walk the register/memloc assignments, inserting copies/loads. In the case
1716 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001717 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1718 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001719 SDValue Arg = TheCall->getArg(i);
1720 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1721 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001722
Chris Lattner423c5f42007-02-28 05:31:48 +00001723 // Promote the value if needed.
1724 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001725 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001726 case CCValAssign::Full: break;
1727 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001728 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001729 break;
1730 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001731 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001732 break;
1733 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001734 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001739 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001740 MVT RegVT = VA.getLocVT();
1741 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001742 switch (VA.getLocReg()) {
1743 default:
1744 break;
1745 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1746 case X86::R8: {
1747 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001748 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001749 break;
1750 }
1751 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1752 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1753 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001754 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1755 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001756 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001757 break;
1758 }
1759 }
1760 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1762 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001764 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001765 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001766 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Dan Gohman095cc292008-09-13 01:54:27 +00001768 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1769 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001770 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001771 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001772 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Evan Cheng32fe1032006-05-25 00:59:30 +00001774 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001775 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001776 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001777
Evan Cheng347d5f72006-04-28 21:29:37 +00001778 // Build a sequence of copy-to-reg nodes chained together with token chain
1779 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001781 // Tail call byval lowering might overwrite argument registers so in case of
1782 // tail call optimization the copies to registers are lowered later.
1783 if (!IsTailCall)
1784 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001786 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001787 InFlag = Chain.getValue(1);
1788 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001789
Chris Lattner951bf7d2009-07-09 02:44:11 +00001790
Chris Lattner88e1fd52009-07-09 04:24:46 +00001791 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001792 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1793 // GOT pointer.
1794 if (!IsTailCall) {
1795 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1796 DAG.getNode(X86ISD::GlobalBaseReg,
1797 DebugLoc::getUnknownLoc(),
1798 getPointerTy()),
1799 InFlag);
1800 InFlag = Chain.getValue(1);
1801 } else {
1802 // If we are tail calling and generating PIC/GOT style code load the
1803 // address of the callee into ECX. The value in ecx is used as target of
1804 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1805 // for tail calls on PIC/GOT architectures. Normally we would just put the
1806 // address of GOT into ebx and then call target@PLT. But for tail calls
1807 // ebx would be restored (since ebx is callee saved) before jumping to the
1808 // target@PLT.
1809
1810 // Note: The actual moving to ECX is done further down.
1811 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1812 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1813 !G->getGlobal()->hasProtectedVisibility())
1814 Callee = LowerGlobalAddress(Callee, DAG);
1815 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001816 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001817 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001818 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 if (Is64Bit && isVarArg) {
1821 // From AMD64 ABI document:
1822 // For calls that may call functions that use varargs or stdargs
1823 // (prototype-less calls or calls to functions containing ellipsis (...) in
1824 // the declaration) %al is used as hidden argument to specify the number
1825 // of SSE registers used. The contents of %al do not need to match exactly
1826 // the number of registers, but must be an ubound on the number of SSE
1827 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001828
1829 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 // Count the number of XMM registers allocated.
1831 static const unsigned XMMArgRegs[] = {
1832 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1833 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1834 };
1835 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001836 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001837 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Dale Johannesendd64c412009-02-04 00:33:20 +00001839 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1841 InFlag = Chain.getValue(1);
1842 }
1843
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001844
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001845 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SmallVector<SDValue, 8> MemOpChains2;
1848 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001850 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001851 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1853 CCValAssign &VA = ArgLocs[i];
1854 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001855 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001856 SDValue Arg = TheCall->getArg(i);
1857 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 // Create frame index.
1859 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001860 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001862 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001863
Duncan Sands276dcbd2008-03-21 09:14:45 +00001864 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001865 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001867 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001868 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001869 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001870 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871
1872 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001873 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001875 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001876 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001877 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001878 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001879 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
1881 }
1882
1883 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001884 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001885 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001886
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 // Copy arguments to their registers.
1888 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001890 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891 InFlag = Chain.getValue(1);
1892 }
Dan Gohman475871a2008-07-27 21:46:04 +00001893 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894
Gordon Henriksen86737662008-01-05 16:56:59 +00001895 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001896 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001897 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 }
1899
Evan Cheng32fe1032006-05-25 00:59:30 +00001900 // If the callee is a GlobalAddress node (quite common, every direct call is)
1901 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001902 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001903 // We should use extra load for direct calls to dllimported functions in
1904 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001905 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001906 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001907 unsigned char OpFlags = 0;
1908
1909 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1910 // external symbols most go through the PLT in PIC mode. If the symbol
1911 // has hidden or protected visibility, or if it is static or local, then
1912 // we don't need to use the PLT - we can directly call it.
1913 if (Subtarget->isTargetELF() &&
1914 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001915 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001916 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001917 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001918 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1919 Subtarget->getDarwinVers() < 9) {
1920 // PC-relative references to external symbols should go through $stub,
1921 // unless we're building with the leopard linker or later, which
1922 // automatically synthesizes these stubs.
1923 OpFlags = X86II::MO_DARWIN_STUB;
1924 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001925
Chris Lattner74e726e2009-07-09 05:27:35 +00001926 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001927 G->getOffset(), OpFlags);
1928 }
Bill Wendling056292f2008-09-16 21:48:12 +00001929 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001930 unsigned char OpFlags = 0;
1931
1932 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1933 // symbols should go through the PLT.
1934 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001935 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001936 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001937 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001938 Subtarget->getDarwinVers() < 9) {
1939 // PC-relative references to external symbols should go through $stub,
1940 // unless we're building with the leopard linker or later, which
1941 // automatically synthesizes these stubs.
1942 OpFlags = X86II::MO_DARWIN_STUB;
1943 }
1944
Chris Lattner48a7d022009-07-09 05:02:21 +00001945 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1946 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001948 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001949
Dale Johannesendd64c412009-02-04 00:33:20 +00001950 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001951 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001952 Callee,InFlag);
1953 Callee = DAG.getRegister(Opc, getPointerTy());
1954 // Add register as live out.
1955 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001956 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Chris Lattnerd96d0722007-02-25 06:40:16 +00001958 // Returns a chain & a flag for retval copy to use.
1959 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
1962 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001963 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1964 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001966
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 // Returns a chain & a flag for retval copy to use.
1968 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1969 Ops.clear();
1970 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001971
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001972 Ops.push_back(Chain);
1973 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001974
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 if (IsTailCall)
1976 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001977
Gordon Henriksen86737662008-01-05 16:56:59 +00001978 // Add argument registers to the end of the list so that they are known live
1979 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001980 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1981 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1982 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001983
Evan Cheng586ccac2008-03-18 23:36:35 +00001984 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001985 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001986 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1987
1988 // Add an implicit use of AL for x86 vararg functions.
1989 if (Is64Bit && isVarArg)
1990 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1991
Gabor Greifba36cb52008-08-28 21:40:38 +00001992 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001993 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001994
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001998 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001999 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002000
Gabor Greifba36cb52008-08-28 21:40:38 +00002001 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 }
2003
Dale Johannesenace16102009-02-03 19:33:06 +00002004 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002005 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002006
Chris Lattner2d297092006-05-23 18:50:38 +00002007 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002009 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002011 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002012 // If this is is a call to a struct-return function, the callee
2013 // pops the hidden struct pointer, so we have to push it back.
2014 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002017 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002018
Gordon Henriksenae636f82008-01-03 16:47:34 +00002019 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002020 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002021 DAG.getIntPtrConstant(NumBytes, true),
2022 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2023 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002024 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002025 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002026
Chris Lattner3085e152007-02-25 08:59:22 +00002027 // Handle result values, copying them out of physregs into vregs that we
2028 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002029 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002030 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031}
2032
Evan Cheng25ab6902006-09-08 06:48:29 +00002033
2034//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002035// Fast Calling Convention (tail call) implementation
2036//===----------------------------------------------------------------------===//
2037
2038// Like std call, callee cleans arguments, convention except that ECX is
2039// reserved for storing the tail called function address. Only 2 registers are
2040// free for argument passing (inreg). Tail call optimization is performed
2041// provided:
2042// * tailcallopt is enabled
2043// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002044// On X86_64 architecture with GOT-style position independent code only local
2045// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002046// To keep the stack aligned according to platform abi the function
2047// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2048// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002049// If a tail called function callee has more arguments than the caller the
2050// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002051// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002052// original REtADDR, but before the saved framepointer or the spilled registers
2053// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2054// stack layout:
2055// arg1
2056// arg2
2057// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002058// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002059// move area ]
2060// (possible EBP)
2061// ESI
2062// EDI
2063// local1 ..
2064
2065/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2066/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002067unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002069 MachineFunction &MF = DAG.getMachineFunction();
2070 const TargetMachine &TM = MF.getTarget();
2071 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2072 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002073 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002074 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002075 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002076 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2077 // Number smaller than 12 so just add the difference.
2078 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2079 } else {
2080 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002081 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002082 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002084 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085}
2086
2087/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002088/// following the call is a return. A function is eligible if caller/callee
2089/// calling conventions match, currently only fastcc supports tail calls, and
2090/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002091bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002092 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002093 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002094 if (!PerformTailCallOpt)
2095 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002096
Dan Gohman095cc292008-09-13 01:54:27 +00002097 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002098 unsigned CallerCC =
2099 DAG.getMachineFunction().getFunction()->getCallingConv();
2100 unsigned CalleeCC = TheCall->getCallingConv();
2101 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2102 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002103 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002104
2105 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002106}
2107
Dan Gohman3df24e62008-09-03 23:12:08 +00002108FastISel *
2109X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002110 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002111 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002112 DenseMap<const Value *, unsigned> &vm,
2113 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002114 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002115 DenseMap<const AllocaInst *, int> &am
2116#ifndef NDEBUG
2117 , SmallSet<Instruction*, 8> &cil
2118#endif
2119 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002120 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002121#ifndef NDEBUG
2122 , cil
2123#endif
2124 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002125}
2126
2127
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002128//===----------------------------------------------------------------------===//
2129// Other Lowering Hooks
2130//===----------------------------------------------------------------------===//
2131
2132
Dan Gohman475871a2008-07-27 21:46:04 +00002133SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002134 MachineFunction &MF = DAG.getMachineFunction();
2135 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2136 int ReturnAddrIndex = FuncInfo->getRAIndex();
2137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002138 if (ReturnAddrIndex == 0) {
2139 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002140 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002141 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002142 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002143 }
2144
Evan Cheng25ab6902006-09-08 06:48:29 +00002145 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002146}
2147
2148
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002149/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2150/// specific condition code, returning the condition code and the LHS/RHS of the
2151/// comparison to make.
2152static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2153 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002154 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002155 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2156 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2157 // X > -1 -> X == 0, jump !sign.
2158 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002159 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002160 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2161 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002162 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002163 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002164 // X < 1 -> X <= 0
2165 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002166 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002167 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002168 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002169
Evan Chengd9558e02006-01-06 00:43:03 +00002170 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002171 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002172 case ISD::SETEQ: return X86::COND_E;
2173 case ISD::SETGT: return X86::COND_G;
2174 case ISD::SETGE: return X86::COND_GE;
2175 case ISD::SETLT: return X86::COND_L;
2176 case ISD::SETLE: return X86::COND_LE;
2177 case ISD::SETNE: return X86::COND_NE;
2178 case ISD::SETULT: return X86::COND_B;
2179 case ISD::SETUGT: return X86::COND_A;
2180 case ISD::SETULE: return X86::COND_BE;
2181 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002182 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002184
Chris Lattner4c78e022008-12-23 23:42:27 +00002185 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002186
Chris Lattner4c78e022008-12-23 23:42:27 +00002187 // If LHS is a foldable load, but RHS is not, flip the condition.
2188 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2189 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2190 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2191 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002192 }
2193
Chris Lattner4c78e022008-12-23 23:42:27 +00002194 switch (SetCCOpcode) {
2195 default: break;
2196 case ISD::SETOLT:
2197 case ISD::SETOLE:
2198 case ISD::SETUGT:
2199 case ISD::SETUGE:
2200 std::swap(LHS, RHS);
2201 break;
2202 }
2203
2204 // On a floating point condition, the flags are set as follows:
2205 // ZF PF CF op
2206 // 0 | 0 | 0 | X > Y
2207 // 0 | 0 | 1 | X < Y
2208 // 1 | 0 | 0 | X == Y
2209 // 1 | 1 | 1 | unordered
2210 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002211 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002213 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002214 case ISD::SETOLT: // flipped
2215 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002216 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002217 case ISD::SETOLE: // flipped
2218 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002219 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002220 case ISD::SETUGT: // flipped
2221 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002222 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002223 case ISD::SETUGE: // flipped
2224 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002226 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002227 case ISD::SETNE: return X86::COND_NE;
2228 case ISD::SETUO: return X86::COND_P;
2229 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002230 }
Evan Chengd9558e02006-01-06 00:43:03 +00002231}
2232
Evan Cheng4a460802006-01-11 00:33:36 +00002233/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2234/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002235/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002236static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002237 switch (X86CC) {
2238 default:
2239 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002240 case X86::COND_B:
2241 case X86::COND_BE:
2242 case X86::COND_E:
2243 case X86::COND_P:
2244 case X86::COND_A:
2245 case X86::COND_AE:
2246 case X86::COND_NE:
2247 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002248 return true;
2249 }
2250}
2251
Nate Begeman9008ca62009-04-27 18:41:29 +00002252/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2253/// the specified range (L, H].
2254static bool isUndefOrInRange(int Val, int Low, int Hi) {
2255 return (Val < 0) || (Val >= Low && Val < Hi);
2256}
2257
2258/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2259/// specified value.
2260static bool isUndefOrEqual(int Val, int CmpVal) {
2261 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002262 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002263 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002264}
2265
Nate Begeman9008ca62009-04-27 18:41:29 +00002266/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2267/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2268/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002269static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002270 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2271 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2272 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2273 return (Mask[0] < 2 && Mask[1] < 2);
2274 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002275}
2276
Nate Begeman9008ca62009-04-27 18:41:29 +00002277bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2278 SmallVector<int, 8> M;
2279 N->getMask(M);
2280 return ::isPSHUFDMask(M, N->getValueType(0));
2281}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002282
Nate Begeman9008ca62009-04-27 18:41:29 +00002283/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2284/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002285static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002286 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002287 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002288
2289 // Lower quadword copied in order or undef.
2290 for (int i = 0; i != 4; ++i)
2291 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002292 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002293
Evan Cheng506d3df2006-03-29 23:07:14 +00002294 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002295 for (int i = 4; i != 8; ++i)
2296 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002297 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002298
Evan Cheng506d3df2006-03-29 23:07:14 +00002299 return true;
2300}
2301
Nate Begeman9008ca62009-04-27 18:41:29 +00002302bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2303 SmallVector<int, 8> M;
2304 N->getMask(M);
2305 return ::isPSHUFHWMask(M, N->getValueType(0));
2306}
Evan Cheng506d3df2006-03-29 23:07:14 +00002307
Nate Begeman9008ca62009-04-27 18:41:29 +00002308/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2309/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002310static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002311 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002312 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002313
Rafael Espindola15684b22009-04-24 12:40:33 +00002314 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002315 for (int i = 4; i != 8; ++i)
2316 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002317 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002318
Rafael Espindola15684b22009-04-24 12:40:33 +00002319 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002320 for (int i = 0; i != 4; ++i)
2321 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002322 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002323
Rafael Espindola15684b22009-04-24 12:40:33 +00002324 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002325}
2326
Nate Begeman9008ca62009-04-27 18:41:29 +00002327bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2328 SmallVector<int, 8> M;
2329 N->getMask(M);
2330 return ::isPSHUFLWMask(M, N->getValueType(0));
2331}
2332
Evan Cheng14aed5e2006-03-24 01:18:28 +00002333/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2334/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002335static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002336 int NumElems = VT.getVectorNumElements();
2337 if (NumElems != 2 && NumElems != 4)
2338 return false;
2339
2340 int Half = NumElems / 2;
2341 for (int i = 0; i < Half; ++i)
2342 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002343 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002344 for (int i = Half; i < NumElems; ++i)
2345 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002346 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002347
Evan Cheng14aed5e2006-03-24 01:18:28 +00002348 return true;
2349}
2350
Nate Begeman9008ca62009-04-27 18:41:29 +00002351bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2352 SmallVector<int, 8> M;
2353 N->getMask(M);
2354 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002355}
2356
Evan Cheng213d2cf2007-05-17 18:45:50 +00002357/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002358/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2359/// half elements to come from vector 1 (which would equal the dest.) and
2360/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002361static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002362 int NumElems = VT.getVectorNumElements();
2363
2364 if (NumElems != 2 && NumElems != 4)
2365 return false;
2366
2367 int Half = NumElems / 2;
2368 for (int i = 0; i < Half; ++i)
2369 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002370 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002371 for (int i = Half; i < NumElems; ++i)
2372 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002373 return false;
2374 return true;
2375}
2376
Nate Begeman9008ca62009-04-27 18:41:29 +00002377static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2378 SmallVector<int, 8> M;
2379 N->getMask(M);
2380 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002381}
2382
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002383/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2384/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002385bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2386 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002387 return false;
2388
Evan Cheng2064a2b2006-03-28 06:50:32 +00002389 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2391 isUndefOrEqual(N->getMaskElt(1), 7) &&
2392 isUndefOrEqual(N->getMaskElt(2), 2) &&
2393 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002394}
2395
Evan Cheng5ced1d82006-04-06 23:23:56 +00002396/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2397/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002398bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2399 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002400
Evan Cheng5ced1d82006-04-06 23:23:56 +00002401 if (NumElems != 2 && NumElems != 4)
2402 return false;
2403
Evan Chengc5cdff22006-04-07 21:53:05 +00002404 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002405 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002406 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002407
Evan Chengc5cdff22006-04-07 21:53:05 +00002408 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002410 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002411
2412 return true;
2413}
2414
2415/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002416/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2417/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002418bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2419 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420
Evan Cheng5ced1d82006-04-06 23:23:56 +00002421 if (NumElems != 2 && NumElems != 4)
2422 return false;
2423
Evan Chengc5cdff22006-04-07 21:53:05 +00002424 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002425 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002426 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002427
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 for (unsigned i = 0; i < NumElems/2; ++i)
2429 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002431
2432 return true;
2433}
2434
Nate Begeman9008ca62009-04-27 18:41:29 +00002435/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2436/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2437/// <2, 3, 2, 3>
2438bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2439 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2440
2441 if (NumElems != 4)
2442 return false;
2443
2444 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2445 isUndefOrEqual(N->getMaskElt(1), 3) &&
2446 isUndefOrEqual(N->getMaskElt(2), 2) &&
2447 isUndefOrEqual(N->getMaskElt(3), 3);
2448}
2449
Evan Cheng0038e592006-03-28 00:39:58 +00002450/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2451/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002452static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002453 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002454 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002455 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002456 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002457
2458 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2459 int BitI = Mask[i];
2460 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002461 if (!isUndefOrEqual(BitI, j))
2462 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002463 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002464 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002465 return false;
2466 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002467 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002468 return false;
2469 }
Evan Cheng0038e592006-03-28 00:39:58 +00002470 }
Evan Cheng0038e592006-03-28 00:39:58 +00002471 return true;
2472}
2473
Nate Begeman9008ca62009-04-27 18:41:29 +00002474bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2475 SmallVector<int, 8> M;
2476 N->getMask(M);
2477 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002478}
2479
Evan Cheng4fcb9222006-03-28 02:43:26 +00002480/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2481/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002482static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002483 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002484 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002485 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002486 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002487
2488 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2489 int BitI = Mask[i];
2490 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002491 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002492 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002493 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002494 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002495 return false;
2496 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002497 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002498 return false;
2499 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002500 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002501 return true;
2502}
2503
Nate Begeman9008ca62009-04-27 18:41:29 +00002504bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2505 SmallVector<int, 8> M;
2506 N->getMask(M);
2507 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002508}
2509
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002510/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2511/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2512/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002513static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002514 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002515 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002516 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002517
2518 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2519 int BitI = Mask[i];
2520 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002521 if (!isUndefOrEqual(BitI, j))
2522 return false;
2523 if (!isUndefOrEqual(BitI1, j))
2524 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002525 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002526 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002527}
2528
Nate Begeman9008ca62009-04-27 18:41:29 +00002529bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2530 SmallVector<int, 8> M;
2531 N->getMask(M);
2532 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2533}
2534
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002535/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2536/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2537/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002538static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002540 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2541 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002542
2543 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2544 int BitI = Mask[i];
2545 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002546 if (!isUndefOrEqual(BitI, j))
2547 return false;
2548 if (!isUndefOrEqual(BitI1, j))
2549 return false;
2550 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002551 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002552}
2553
Nate Begeman9008ca62009-04-27 18:41:29 +00002554bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2555 SmallVector<int, 8> M;
2556 N->getMask(M);
2557 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2558}
2559
Evan Cheng017dcc62006-04-21 01:05:10 +00002560/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2561/// specifies a shuffle of elements that is suitable for input to MOVSS,
2562/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002563static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002564 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002565 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002566
2567 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002568
2569 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002570 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002571
2572 for (int i = 1; i < NumElts; ++i)
2573 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002574 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002575
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002576 return true;
2577}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002578
Nate Begeman9008ca62009-04-27 18:41:29 +00002579bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2580 SmallVector<int, 8> M;
2581 N->getMask(M);
2582 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002583}
2584
Evan Cheng017dcc62006-04-21 01:05:10 +00002585/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2586/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002587/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002588static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 bool V2IsSplat = false, bool V2IsUndef = false) {
2590 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002591 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002592 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593
2594 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002595 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002596
2597 for (int i = 1; i < NumOps; ++i)
2598 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2599 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2600 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002601 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002602
Evan Cheng39623da2006-04-20 08:58:49 +00002603 return true;
2604}
2605
Nate Begeman9008ca62009-04-27 18:41:29 +00002606static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002607 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 SmallVector<int, 8> M;
2609 N->getMask(M);
2610 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002611}
2612
Evan Chengd9539472006-04-14 21:59:03 +00002613/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2614/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002615bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2616 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002617 return false;
2618
2619 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002620 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 int Elt = N->getMaskElt(i);
2622 if (Elt >= 0 && Elt != 1)
2623 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002624 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002625
2626 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002627 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 int Elt = N->getMaskElt(i);
2629 if (Elt >= 0 && Elt != 3)
2630 return false;
2631 if (Elt == 3)
2632 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002633 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002634 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002636 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002637}
2638
2639/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2640/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002641bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2642 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002643 return false;
2644
2645 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 for (unsigned i = 0; i < 2; ++i)
2647 if (N->getMaskElt(i) > 0)
2648 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002649
2650 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002651 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 int Elt = N->getMaskElt(i);
2653 if (Elt >= 0 && Elt != 2)
2654 return false;
2655 if (Elt == 2)
2656 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002657 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002659 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002660}
2661
Evan Cheng0b457f02008-09-25 20:50:48 +00002662/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2663/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002664bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2665 int e = N->getValueType(0).getVectorNumElements() / 2;
2666
2667 for (int i = 0; i < e; ++i)
2668 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002669 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 for (int i = 0; i < e; ++i)
2671 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002672 return false;
2673 return true;
2674}
2675
Evan Cheng63d33002006-03-22 08:01:21 +00002676/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2677/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2678/// instructions.
2679unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2681 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2682
Evan Chengb9df0ca2006-03-22 02:53:00 +00002683 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2684 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 for (int i = 0; i < NumOperands; ++i) {
2686 int Val = SVOp->getMaskElt(NumOperands-i-1);
2687 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002688 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002689 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002690 if (i != NumOperands - 1)
2691 Mask <<= Shift;
2692 }
Evan Cheng63d33002006-03-22 08:01:21 +00002693 return Mask;
2694}
2695
Evan Cheng506d3df2006-03-29 23:07:14 +00002696/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2697/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2698/// instructions.
2699unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 unsigned Mask = 0;
2702 // 8 nodes, but we only care about the last 4.
2703 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 int Val = SVOp->getMaskElt(i);
2705 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002706 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002707 if (i != 4)
2708 Mask <<= 2;
2709 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002710 return Mask;
2711}
2712
2713/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2714/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2715/// instructions.
2716unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002718 unsigned Mask = 0;
2719 // 8 nodes, but we only care about the first 4.
2720 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 int Val = SVOp->getMaskElt(i);
2722 if (Val >= 0)
2723 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002724 if (i != 0)
2725 Mask <<= 2;
2726 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002727 return Mask;
2728}
2729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2731/// their permute mask.
2732static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2733 SelectionDAG &DAG) {
2734 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 SmallVector<int, 8> MaskVec;
2737
Nate Begeman5a5ca152009-04-29 05:20:52 +00002738 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 int idx = SVOp->getMaskElt(i);
2740 if (idx < 0)
2741 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002742 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002744 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2748 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002749}
2750
Evan Cheng779ccea2007-12-07 21:30:01 +00002751/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2752/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002753static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002754 unsigned NumElems = VT.getVectorNumElements();
2755 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 int idx = Mask[i];
2757 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002758 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002759 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002761 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002763 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002764}
2765
Evan Cheng533a0aa2006-04-19 20:35:22 +00002766/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2767/// match movhlps. The lower half elements should come from upper half of
2768/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002769/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002770static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2771 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002772 return false;
2773 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002775 return false;
2776 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002778 return false;
2779 return true;
2780}
2781
Evan Cheng5ced1d82006-04-06 23:23:56 +00002782/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002783/// is promoted to a vector. It also returns the LoadSDNode by reference if
2784/// required.
2785static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002786 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2787 return false;
2788 N = N->getOperand(0).getNode();
2789 if (!ISD::isNON_EXTLoad(N))
2790 return false;
2791 if (LD)
2792 *LD = cast<LoadSDNode>(N);
2793 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794}
2795
Evan Cheng533a0aa2006-04-19 20:35:22 +00002796/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2797/// match movlp{s|d}. The lower half elements should come from lower half of
2798/// V1 (and in order), and the upper half elements should come from the upper
2799/// half of V2 (and in order). And since V1 will become the source of the
2800/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002801static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2802 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002803 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002804 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002805 // Is V2 is a vector load, don't do this transformation. We will try to use
2806 // load folding shufps op.
2807 if (ISD::isNON_EXTLoad(V2))
2808 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002811
Evan Cheng533a0aa2006-04-19 20:35:22 +00002812 if (NumElems != 2 && NumElems != 4)
2813 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002814 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002816 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002817 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002819 return false;
2820 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821}
2822
Evan Cheng39623da2006-04-20 08:58:49 +00002823/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2824/// all the same.
2825static bool isSplatVector(SDNode *N) {
2826 if (N->getOpcode() != ISD::BUILD_VECTOR)
2827 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002830 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2831 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002832 return false;
2833 return true;
2834}
2835
Evan Cheng213d2cf2007-05-17 18:45:50 +00002836/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2837/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002838static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002839 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002840 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002841 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002842 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002843}
2844
2845/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002846/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002847/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002848static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002849 SDValue V1 = N->getOperand(0);
2850 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002851 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2852 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002856 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2857 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2859 return false;
2860 } else if (Idx >= 0) {
2861 unsigned Opc = V1.getOpcode();
2862 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2863 continue;
2864 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002865 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002866 }
2867 }
2868 return true;
2869}
2870
2871/// getZeroVector - Returns a vector of specified type with all zero elements.
2872///
Dale Johannesenace16102009-02-03 19:33:06 +00002873static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2874 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002875 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002876
Chris Lattner8a594482007-11-25 00:24:49 +00002877 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2878 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002879 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002880 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002882 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002883 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002884 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002885 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002886 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002888 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002889 }
Dale Johannesenace16102009-02-03 19:33:06 +00002890 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002891}
2892
Chris Lattner8a594482007-11-25 00:24:49 +00002893/// getOnesVector - Returns a vector of specified type with all bits set.
2894///
Dale Johannesenace16102009-02-03 19:33:06 +00002895static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002896 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002897
Chris Lattner8a594482007-11-25 00:24:49 +00002898 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2899 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2901 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002902 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002903 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002904 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002905 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002906 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002907}
2908
2909
Evan Cheng39623da2006-04-20 08:58:49 +00002910/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2911/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002912static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2913 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002914 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002915
Evan Cheng39623da2006-04-20 08:58:49 +00002916 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 SmallVector<int, 8> MaskVec;
2918 SVOp->getMask(MaskVec);
2919
Nate Begeman5a5ca152009-04-29 05:20:52 +00002920 for (unsigned i = 0; i != NumElems; ++i) {
2921 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 MaskVec[i] = NumElems;
2923 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002924 }
Evan Cheng39623da2006-04-20 08:58:49 +00002925 }
Evan Cheng39623da2006-04-20 08:58:49 +00002926 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2928 SVOp->getOperand(1), &MaskVec[0]);
2929 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002930}
2931
Evan Cheng017dcc62006-04-21 01:05:10 +00002932/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2933/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002934static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2935 SDValue V2) {
2936 unsigned NumElems = VT.getVectorNumElements();
2937 SmallVector<int, 8> Mask;
2938 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002939 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 Mask.push_back(i);
2941 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002942}
2943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2945static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2946 SDValue V2) {
2947 unsigned NumElems = VT.getVectorNumElements();
2948 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002949 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 Mask.push_back(i);
2951 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002952 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002954}
2955
Nate Begeman9008ca62009-04-27 18:41:29 +00002956/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2957static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2958 SDValue V2) {
2959 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002960 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002962 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 Mask.push_back(i + Half);
2964 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002965 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002967}
2968
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002969/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002970static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2971 bool HasSSE2) {
2972 if (SV->getValueType(0).getVectorNumElements() <= 4)
2973 return SDValue(SV, 0);
2974
2975 MVT PVT = MVT::v4f32;
2976 MVT VT = SV->getValueType(0);
2977 DebugLoc dl = SV->getDebugLoc();
2978 SDValue V1 = SV->getOperand(0);
2979 int NumElems = VT.getVectorNumElements();
2980 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 // unpack elements to the correct location
2983 while (NumElems > 4) {
2984 if (EltNo < NumElems/2) {
2985 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2986 } else {
2987 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2988 EltNo -= NumElems/2;
2989 }
2990 NumElems >>= 1;
2991 }
2992
2993 // Perform the splat.
2994 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002995 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2997 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002998}
2999
Evan Chengba05f722006-04-21 23:03:30 +00003000/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003001/// vector of zero or undef vector. This produces a shuffle where the low
3002/// element of V2 is swizzled into the zero/undef vector, landing at element
3003/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003004static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003005 bool isZero, bool HasSSE2,
3006 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003007 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003008 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3010 unsigned NumElems = VT.getVectorNumElements();
3011 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003012 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 // If this is the insertion idx, put the low elt of V2 here.
3014 MaskVec.push_back(i == Idx ? NumElems : i);
3015 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003016}
3017
Evan Chengf26ffe92008-05-29 08:22:04 +00003018/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3019/// a shuffle that is zero.
3020static
Nate Begeman9008ca62009-04-27 18:41:29 +00003021unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3022 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003023 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003025 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 int Idx = SVOp->getMaskElt(Index);
3027 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003028 ++NumZeros;
3029 continue;
3030 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003032 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003033 ++NumZeros;
3034 else
3035 break;
3036 }
3037 return NumZeros;
3038}
3039
3040/// isVectorShift - Returns true if the shuffle can be implemented as a
3041/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003042/// FIXME: split into pslldqi, psrldqi, palignr variants.
3043static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003044 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003046
3047 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003049 if (!NumZeros) {
3050 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 if (!NumZeros)
3053 return false;
3054 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003055 bool SeenV1 = false;
3056 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 for (int i = NumZeros; i < NumElems; ++i) {
3058 int Val = isLeft ? (i - NumZeros) : i;
3059 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3060 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003061 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003063 SeenV1 = true;
3064 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003066 SeenV2 = true;
3067 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003069 return false;
3070 }
3071 if (SeenV1 && SeenV2)
3072 return false;
3073
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003075 ShAmt = NumZeros;
3076 return true;
3077}
3078
3079
Evan Chengc78d3b42006-04-24 18:01:45 +00003080/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3081///
Dan Gohman475871a2008-07-27 21:46:04 +00003082static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003083 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003084 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003085 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003086 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003087
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003088 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003089 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003090 bool First = true;
3091 for (unsigned i = 0; i < 16; ++i) {
3092 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3093 if (ThisIsNonZero && First) {
3094 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003095 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003096 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003097 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003098 First = false;
3099 }
3100
3101 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003103 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3104 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003105 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003106 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003107 }
3108 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003109 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3110 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003111 ThisElt, DAG.getConstant(8, MVT::i8));
3112 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003113 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 } else
3115 ThisElt = LastElt;
3116
Gabor Greifba36cb52008-08-28 21:40:38 +00003117 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003118 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003119 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003120 }
3121 }
3122
Dale Johannesenace16102009-02-03 19:33:06 +00003123 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003124}
3125
Bill Wendlinga348c562007-03-22 18:42:45 +00003126/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003127///
Dan Gohman475871a2008-07-27 21:46:04 +00003128static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003129 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003130 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003131 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003132 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003133
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003134 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003136 bool First = true;
3137 for (unsigned i = 0; i < 8; ++i) {
3138 bool isNonZero = (NonZeros & (1 << i)) != 0;
3139 if (isNonZero) {
3140 if (First) {
3141 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003142 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003144 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003145 First = false;
3146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003147 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003148 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003149 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 }
3151 }
3152
3153 return V;
3154}
3155
Evan Chengf26ffe92008-05-29 08:22:04 +00003156/// getVShift - Return a vector logical shift node.
3157///
Dan Gohman475871a2008-07-27 21:46:04 +00003158static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 unsigned NumBits, SelectionDAG &DAG,
3160 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003161 bool isMMX = VT.getSizeInBits() == 64;
3162 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003163 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003164 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3165 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3166 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003167 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003168}
3169
Dan Gohman475871a2008-07-27 21:46:04 +00003170SDValue
3171X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003172 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003173 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003174 if (ISD::isBuildVectorAllZeros(Op.getNode())
3175 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003176 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3177 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3178 // eliminated on x86-32 hosts.
3179 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3180 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003181
Gabor Greifba36cb52008-08-28 21:40:38 +00003182 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003183 return getOnesVector(Op.getValueType(), DAG, dl);
3184 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003185 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003186
Duncan Sands83ec4b62008-06-06 12:08:01 +00003187 MVT VT = Op.getValueType();
3188 MVT EVT = VT.getVectorElementType();
3189 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003190
3191 unsigned NumElems = Op.getNumOperands();
3192 unsigned NumZero = 0;
3193 unsigned NumNonZero = 0;
3194 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003195 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003197 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003199 if (Elt.getOpcode() == ISD::UNDEF)
3200 continue;
3201 Values.insert(Elt);
3202 if (Elt.getOpcode() != ISD::Constant &&
3203 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003204 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003205 if (isZeroNode(Elt))
3206 NumZero++;
3207 else {
3208 NonZeros |= (1 << i);
3209 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003210 }
3211 }
3212
Dan Gohman7f321562007-06-25 16:23:39 +00003213 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003214 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003215 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003216 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003217
Chris Lattner67f453a2008-03-09 05:42:06 +00003218 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003219 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003220 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003221 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003222
Chris Lattner62098042008-03-09 01:05:04 +00003223 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3224 // the value are obviously zero, truncate the value to i32 and do the
3225 // insertion that way. Only do this if the value is non-constant or if the
3226 // value is a constant being inserted into element 0. It is cheaper to do
3227 // a constant pool load than it is to do a movd + shuffle.
3228 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3229 (!IsAllConstants || Idx == 0)) {
3230 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3231 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003232 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3233 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003234
Chris Lattner62098042008-03-09 01:05:04 +00003235 // Truncate the value (which may itself be a constant) to i32, and
3236 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003237 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3238 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003239 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3240 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003241
Chris Lattner62098042008-03-09 01:05:04 +00003242 // Now we have our 32-bit value zero extended in the low element of
3243 // a vector. If Idx != 0, swizzle it into place.
3244 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 SmallVector<int, 4> Mask;
3246 Mask.push_back(Idx);
3247 for (unsigned i = 1; i != VecElts; ++i)
3248 Mask.push_back(i);
3249 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3250 DAG.getUNDEF(Item.getValueType()),
3251 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003252 }
Dale Johannesenace16102009-02-03 19:33:06 +00003253 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003254 }
3255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Chris Lattner19f79692008-03-08 22:59:52 +00003257 // If we have a constant or non-constant insertion into the low element of
3258 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3259 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003260 // depending on what the source datatype is.
3261 if (Idx == 0) {
3262 if (NumZero == 0) {
3263 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3264 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3265 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3266 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3267 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3268 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3269 DAG);
3270 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3271 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3272 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3273 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3274 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3275 Subtarget->hasSSE2(), DAG);
3276 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3277 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003278 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003279
3280 // Is it a vector logical left shift?
3281 if (NumElems == 2 && Idx == 1 &&
3282 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003283 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003284 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003285 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003286 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003287 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003289
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003290 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003291 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003292
Chris Lattner19f79692008-03-08 22:59:52 +00003293 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3294 // is a non-constant being inserted into an element other than the low one,
3295 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3296 // movd/movss) to move this into the low element, then shuffle it into
3297 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003298 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003299 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003300
Evan Cheng0db9fe62006-04-25 20:13:52 +00003301 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003302 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3303 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003305 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 MaskVec.push_back(i == Idx ? 0 : 1);
3307 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003308 }
3309 }
3310
Chris Lattner67f453a2008-03-09 05:42:06 +00003311 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3312 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003313 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003314
Dan Gohmana3941172007-07-24 22:55:08 +00003315 // A vector full of immediates; various special cases are already
3316 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003317 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003318 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003319
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003320 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003321 if (EVTBits == 64) {
3322 if (NumNonZero == 1) {
3323 // One half is zero or undef.
3324 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003325 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003326 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003327 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3328 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003329 }
Dan Gohman475871a2008-07-27 21:46:04 +00003330 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003331 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003332
3333 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003334 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003336 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003337 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003338 }
3339
Bill Wendling826f36f2007-03-28 00:57:11 +00003340 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003341 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003342 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003343 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003344 }
3345
3346 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003348 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349 if (NumElems == 4 && NumZero > 0) {
3350 for (unsigned i = 0; i < 4; ++i) {
3351 bool isZero = !(NonZeros & (1 << i));
3352 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003353 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003354 else
Dale Johannesenace16102009-02-03 19:33:06 +00003355 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003356 }
3357
3358 for (unsigned i = 0; i < 2; ++i) {
3359 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3360 default: break;
3361 case 0:
3362 V[i] = V[i*2]; // Must be a zero vector.
3363 break;
3364 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003366 break;
3367 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 break;
3370 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003372 break;
3373 }
3374 }
3375
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 bool Reverse = (NonZeros & 0x3) == 2;
3378 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3381 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3383 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003384 }
3385
3386 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3388 // values to be inserted is equal to the number of elements, in which case
3389 // use the unpack code below in the hopes of matching the consecutive elts
3390 // load merge pattern for shuffles.
3391 // FIXME: We could probably just check that here directly.
3392 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3393 getSubtarget()->hasSSE41()) {
3394 V[0] = DAG.getUNDEF(VT);
3395 for (unsigned i = 0; i < NumElems; ++i)
3396 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3397 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3398 Op.getOperand(i), DAG.getIntPtrConstant(i));
3399 return V[0];
3400 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 // Expand into a number of unpckl*.
3402 // e.g. for v4f32
3403 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3404 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3405 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003406 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003407 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003408 NumElems >>= 1;
3409 while (NumElems != 0) {
3410 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003412 NumElems >>= 1;
3413 }
3414 return V[0];
3415 }
3416
Dan Gohman475871a2008-07-27 21:46:04 +00003417 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003418}
3419
Nate Begemanb9a47b82009-02-23 08:49:38 +00003420// v8i16 shuffles - Prefer shuffles in the following order:
3421// 1. [all] pshuflw, pshufhw, optional move
3422// 2. [ssse3] 1 x pshufb
3423// 3. [ssse3] 2 x pshufb + 1 x por
3424// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003425static
Nate Begeman9008ca62009-04-27 18:41:29 +00003426SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3427 SelectionDAG &DAG, X86TargetLowering &TLI) {
3428 SDValue V1 = SVOp->getOperand(0);
3429 SDValue V2 = SVOp->getOperand(1);
3430 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003431 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003432
Nate Begemanb9a47b82009-02-23 08:49:38 +00003433 // Determine if more than 1 of the words in each of the low and high quadwords
3434 // of the result come from the same quadword of one of the two inputs. Undef
3435 // mask values count as coming from any quadword, for better codegen.
3436 SmallVector<unsigned, 4> LoQuad(4);
3437 SmallVector<unsigned, 4> HiQuad(4);
3438 BitVector InputQuads(4);
3439 for (unsigned i = 0; i < 8; ++i) {
3440 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003442 MaskVals.push_back(EltIdx);
3443 if (EltIdx < 0) {
3444 ++Quad[0];
3445 ++Quad[1];
3446 ++Quad[2];
3447 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003448 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003449 }
3450 ++Quad[EltIdx / 4];
3451 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003452 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003453
Nate Begemanb9a47b82009-02-23 08:49:38 +00003454 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003455 unsigned MaxQuad = 1;
3456 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003457 if (LoQuad[i] > MaxQuad) {
3458 BestLoQuad = i;
3459 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003460 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003461 }
3462
Nate Begemanb9a47b82009-02-23 08:49:38 +00003463 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003464 MaxQuad = 1;
3465 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003466 if (HiQuad[i] > MaxQuad) {
3467 BestHiQuad = i;
3468 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003469 }
3470 }
3471
Nate Begemanb9a47b82009-02-23 08:49:38 +00003472 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3473 // of the two input vectors, shuffle them into one input vector so only a
3474 // single pshufb instruction is necessary. If There are more than 2 input
3475 // quads, disable the next transformation since it does not help SSSE3.
3476 bool V1Used = InputQuads[0] || InputQuads[1];
3477 bool V2Used = InputQuads[2] || InputQuads[3];
3478 if (TLI.getSubtarget()->hasSSSE3()) {
3479 if (InputQuads.count() == 2 && V1Used && V2Used) {
3480 BestLoQuad = InputQuads.find_first();
3481 BestHiQuad = InputQuads.find_next(BestLoQuad);
3482 }
3483 if (InputQuads.count() > 2) {
3484 BestLoQuad = -1;
3485 BestHiQuad = -1;
3486 }
3487 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003488
Nate Begemanb9a47b82009-02-23 08:49:38 +00003489 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3490 // the shuffle mask. If a quad is scored as -1, that means that it contains
3491 // words from all 4 input quadwords.
3492 SDValue NewV;
3493 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 SmallVector<int, 8> MaskV;
3495 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3496 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3497 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3498 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3499 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003500 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003501
Nate Begemanb9a47b82009-02-23 08:49:38 +00003502 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3503 // source words for the shuffle, to aid later transformations.
3504 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003505 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003506 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003507 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003508 if (idx != (int)i)
3509 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003511 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003512 AllWordsInNewV = false;
3513 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003514 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003515
Nate Begemanb9a47b82009-02-23 08:49:38 +00003516 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3517 if (AllWordsInNewV) {
3518 for (int i = 0; i != 8; ++i) {
3519 int idx = MaskVals[i];
3520 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003521 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003522 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3523 if ((idx != i) && idx < 4)
3524 pshufhw = false;
3525 if ((idx != i) && idx > 3)
3526 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003527 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003528 V1 = NewV;
3529 V2Used = false;
3530 BestLoQuad = 0;
3531 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003532 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003533
Nate Begemanb9a47b82009-02-23 08:49:38 +00003534 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3535 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003536 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3538 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003539 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003540 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003541
3542 // If we have SSSE3, and all words of the result are from 1 input vector,
3543 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3544 // is present, fall back to case 4.
3545 if (TLI.getSubtarget()->hasSSSE3()) {
3546 SmallVector<SDValue,16> pshufbMask;
3547
3548 // If we have elements from both input vectors, set the high bit of the
3549 // shuffle mask element to zero out elements that come from V2 in the V1
3550 // mask, and elements that come from V1 in the V2 mask, so that the two
3551 // results can be OR'd together.
3552 bool TwoInputs = V1Used && V2Used;
3553 for (unsigned i = 0; i != 8; ++i) {
3554 int EltIdx = MaskVals[i] * 2;
3555 if (TwoInputs && (EltIdx >= 16)) {
3556 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3557 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3558 continue;
3559 }
3560 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3561 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3562 }
3563 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3564 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003565 DAG.getNode(ISD::BUILD_VECTOR, dl,
3566 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003567 if (!TwoInputs)
3568 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3569
3570 // Calculate the shuffle mask for the second input, shuffle it, and
3571 // OR it with the first shuffled input.
3572 pshufbMask.clear();
3573 for (unsigned i = 0; i != 8; ++i) {
3574 int EltIdx = MaskVals[i] * 2;
3575 if (EltIdx < 16) {
3576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3577 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3578 continue;
3579 }
3580 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3581 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3582 }
3583 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3584 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003585 DAG.getNode(ISD::BUILD_VECTOR, dl,
3586 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3588 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3589 }
3590
3591 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3592 // and update MaskVals with new element order.
3593 BitVector InOrder(8);
3594 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 for (int i = 0; i != 4; ++i) {
3597 int idx = MaskVals[i];
3598 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 InOrder.set(i);
3601 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003603 InOrder.set(i);
3604 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003606 }
3607 }
3608 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 MaskV.push_back(i);
3610 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3611 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003612 }
3613
3614 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3615 // and update MaskVals with the new element order.
3616 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003618 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 for (unsigned i = 4; i != 8; ++i) {
3621 int idx = MaskVals[i];
3622 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 InOrder.set(i);
3625 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 InOrder.set(i);
3628 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 }
3631 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3633 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003634 }
3635
3636 // In case BestHi & BestLo were both -1, which means each quadword has a word
3637 // from each of the four input quadwords, calculate the InOrder bitvector now
3638 // before falling through to the insert/extract cleanup.
3639 if (BestLoQuad == -1 && BestHiQuad == -1) {
3640 NewV = V1;
3641 for (int i = 0; i != 8; ++i)
3642 if (MaskVals[i] < 0 || MaskVals[i] == i)
3643 InOrder.set(i);
3644 }
3645
3646 // The other elements are put in the right place using pextrw and pinsrw.
3647 for (unsigned i = 0; i != 8; ++i) {
3648 if (InOrder[i])
3649 continue;
3650 int EltIdx = MaskVals[i];
3651 if (EltIdx < 0)
3652 continue;
3653 SDValue ExtOp = (EltIdx < 8)
3654 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3655 DAG.getIntPtrConstant(EltIdx))
3656 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3657 DAG.getIntPtrConstant(EltIdx - 8));
3658 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3659 DAG.getIntPtrConstant(i));
3660 }
3661 return NewV;
3662}
3663
3664// v16i8 shuffles - Prefer shuffles in the following order:
3665// 1. [ssse3] 1 x pshufb
3666// 2. [ssse3] 2 x pshufb + 1 x por
3667// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3668static
Nate Begeman9008ca62009-04-27 18:41:29 +00003669SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3670 SelectionDAG &DAG, X86TargetLowering &TLI) {
3671 SDValue V1 = SVOp->getOperand(0);
3672 SDValue V2 = SVOp->getOperand(1);
3673 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003675 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003676
3677 // If we have SSSE3, case 1 is generated when all result bytes come from
3678 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3679 // present, fall back to case 3.
3680 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3681 bool V1Only = true;
3682 bool V2Only = true;
3683 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003684 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003685 if (EltIdx < 0)
3686 continue;
3687 if (EltIdx < 16)
3688 V2Only = false;
3689 else
3690 V1Only = false;
3691 }
3692
3693 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3694 if (TLI.getSubtarget()->hasSSSE3()) {
3695 SmallVector<SDValue,16> pshufbMask;
3696
3697 // If all result elements are from one input vector, then only translate
3698 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3699 //
3700 // Otherwise, we have elements from both input vectors, and must zero out
3701 // elements that come from V2 in the first mask, and V1 in the second mask
3702 // so that we can OR them together.
3703 bool TwoInputs = !(V1Only || V2Only);
3704 for (unsigned i = 0; i != 16; ++i) {
3705 int EltIdx = MaskVals[i];
3706 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3707 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3708 continue;
3709 }
3710 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3711 }
3712 // If all the elements are from V2, assign it to V1 and return after
3713 // building the first pshufb.
3714 if (V2Only)
3715 V1 = V2;
3716 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003717 DAG.getNode(ISD::BUILD_VECTOR, dl,
3718 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003719 if (!TwoInputs)
3720 return V1;
3721
3722 // Calculate the shuffle mask for the second input, shuffle it, and
3723 // OR it with the first shuffled input.
3724 pshufbMask.clear();
3725 for (unsigned i = 0; i != 16; ++i) {
3726 int EltIdx = MaskVals[i];
3727 if (EltIdx < 16) {
3728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3729 continue;
3730 }
3731 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3732 }
3733 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003734 DAG.getNode(ISD::BUILD_VECTOR, dl,
3735 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3737 }
3738
3739 // No SSSE3 - Calculate in place words and then fix all out of place words
3740 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3741 // the 16 different words that comprise the two doublequadword input vectors.
3742 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3743 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3744 SDValue NewV = V2Only ? V2 : V1;
3745 for (int i = 0; i != 8; ++i) {
3746 int Elt0 = MaskVals[i*2];
3747 int Elt1 = MaskVals[i*2+1];
3748
3749 // This word of the result is all undef, skip it.
3750 if (Elt0 < 0 && Elt1 < 0)
3751 continue;
3752
3753 // This word of the result is already in the correct place, skip it.
3754 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3755 continue;
3756 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3757 continue;
3758
3759 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3760 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3761 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003762
3763 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3764 // using a single extract together, load it and store it.
3765 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3766 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3767 DAG.getIntPtrConstant(Elt1 / 2));
3768 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3769 DAG.getIntPtrConstant(i));
3770 continue;
3771 }
3772
Nate Begemanb9a47b82009-02-23 08:49:38 +00003773 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003774 // source byte is not also odd, shift the extracted word left 8 bits
3775 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 if (Elt1 >= 0) {
3777 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3778 DAG.getIntPtrConstant(Elt1 / 2));
3779 if ((Elt1 & 1) == 0)
3780 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3781 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003782 else if (Elt0 >= 0)
3783 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3784 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 }
3786 // If Elt0 is defined, extract it from the appropriate source. If the
3787 // source byte is not also even, shift the extracted word right 8 bits. If
3788 // Elt1 was also defined, OR the extracted values together before
3789 // inserting them in the result.
3790 if (Elt0 >= 0) {
3791 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3792 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3793 if ((Elt0 & 1) != 0)
3794 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3795 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003796 else if (Elt1 >= 0)
3797 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3798 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003799 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3800 : InsElt0;
3801 }
3802 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3803 DAG.getIntPtrConstant(i));
3804 }
3805 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003806}
3807
Evan Cheng7a831ce2007-12-15 03:00:47 +00003808/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3809/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3810/// done when every pair / quad of shuffle mask elements point to elements in
3811/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003812/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3813static
Nate Begeman9008ca62009-04-27 18:41:29 +00003814SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3815 SelectionDAG &DAG,
3816 TargetLowering &TLI, DebugLoc dl) {
3817 MVT VT = SVOp->getValueType(0);
3818 SDValue V1 = SVOp->getOperand(0);
3819 SDValue V2 = SVOp->getOperand(1);
3820 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003821 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003822 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003823 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003824 MVT NewVT = MaskVT;
3825 switch (VT.getSimpleVT()) {
3826 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003827 case MVT::v4f32: NewVT = MVT::v2f64; break;
3828 case MVT::v4i32: NewVT = MVT::v2i64; break;
3829 case MVT::v8i16: NewVT = MVT::v4i32; break;
3830 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003831 }
3832
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003833 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003834 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003835 NewVT = MVT::v2i64;
3836 else
3837 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003838 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 int Scale = NumElems / NewWidth;
3840 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003841 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 int StartIdx = -1;
3843 for (int j = 0; j < Scale; ++j) {
3844 int EltIdx = SVOp->getMaskElt(i+j);
3845 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003846 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003848 StartIdx = EltIdx - (EltIdx % Scale);
3849 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003850 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003851 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 if (StartIdx == -1)
3853 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003854 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003856 }
3857
Dale Johannesenace16102009-02-03 19:33:06 +00003858 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3859 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003861}
3862
Evan Chengd880b972008-05-09 21:53:03 +00003863/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003864///
Dan Gohman475871a2008-07-27 21:46:04 +00003865static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 SDValue SrcOp, SelectionDAG &DAG,
3867 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003868 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3869 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003870 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871 LD = dyn_cast<LoadSDNode>(SrcOp);
3872 if (!LD) {
3873 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3874 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003875 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003876 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3877 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3878 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3879 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3880 // PR2108
3881 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003882 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3883 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3884 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3885 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003886 SrcOp.getOperand(0)
3887 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003888 }
3889 }
3890 }
3891
Dale Johannesenace16102009-02-03 19:33:06 +00003892 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3893 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003894 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003895 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896}
3897
Evan Chengace3c172008-07-22 21:13:36 +00003898/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3899/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003900static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003901LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3902 SDValue V1 = SVOp->getOperand(0);
3903 SDValue V2 = SVOp->getOperand(1);
3904 DebugLoc dl = SVOp->getDebugLoc();
3905 MVT VT = SVOp->getValueType(0);
3906
Evan Chengace3c172008-07-22 21:13:36 +00003907 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003908 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 SmallVector<int, 8> Mask1(4U, -1);
3910 SmallVector<int, 8> PermMask;
3911 SVOp->getMask(PermMask);
3912
Evan Chengace3c172008-07-22 21:13:36 +00003913 unsigned NumHi = 0;
3914 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003915 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 int Idx = PermMask[i];
3917 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003918 Locs[i] = std::make_pair(-1, -1);
3919 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3921 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003922 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003924 NumLo++;
3925 } else {
3926 Locs[i] = std::make_pair(1, NumHi);
3927 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003929 NumHi++;
3930 }
3931 }
3932 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003933
Evan Chengace3c172008-07-22 21:13:36 +00003934 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003935 // If no more than two elements come from either vector. This can be
3936 // implemented with two shuffles. First shuffle gather the elements.
3937 // The second shuffle, which takes the first shuffle as both of its
3938 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003940
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 SmallVector<int, 8> Mask2(4U, -1);
3942
Evan Chengace3c172008-07-22 21:13:36 +00003943 for (unsigned i = 0; i != 4; ++i) {
3944 if (Locs[i].first == -1)
3945 continue;
3946 else {
3947 unsigned Idx = (i < 2) ? 0 : 4;
3948 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003950 }
3951 }
3952
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003954 } else if (NumLo == 3 || NumHi == 3) {
3955 // Otherwise, we must have three elements from one vector, call it X, and
3956 // one element from the other, call it Y. First, use a shufps to build an
3957 // intermediate vector with the one element from Y and the element from X
3958 // that will be in the same half in the final destination (the indexes don't
3959 // matter). Then, use a shufps to build the final vector, taking the half
3960 // containing the element from Y from the intermediate, and the other half
3961 // from X.
3962 if (NumHi == 3) {
3963 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003965 std::swap(V1, V2);
3966 }
3967
3968 // Find the element from V2.
3969 unsigned HiIndex;
3970 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 int Val = PermMask[HiIndex];
3972 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003973 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003974 if (Val >= 4)
3975 break;
3976 }
3977
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 Mask1[0] = PermMask[HiIndex];
3979 Mask1[1] = -1;
3980 Mask1[2] = PermMask[HiIndex^1];
3981 Mask1[3] = -1;
3982 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003983
3984 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 Mask1[0] = PermMask[0];
3986 Mask1[1] = PermMask[1];
3987 Mask1[2] = HiIndex & 1 ? 6 : 4;
3988 Mask1[3] = HiIndex & 1 ? 4 : 6;
3989 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003990 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 Mask1[0] = HiIndex & 1 ? 2 : 0;
3992 Mask1[1] = HiIndex & 1 ? 0 : 2;
3993 Mask1[2] = PermMask[2];
3994 Mask1[3] = PermMask[3];
3995 if (Mask1[2] >= 0)
3996 Mask1[2] += 4;
3997 if (Mask1[3] >= 0)
3998 Mask1[3] += 4;
3999 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004000 }
Evan Chengace3c172008-07-22 21:13:36 +00004001 }
4002
4003 // Break it into (shuffle shuffle_hi, shuffle_lo).
4004 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 SmallVector<int,8> LoMask(4U, -1);
4006 SmallVector<int,8> HiMask(4U, -1);
4007
4008 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004009 unsigned MaskIdx = 0;
4010 unsigned LoIdx = 0;
4011 unsigned HiIdx = 2;
4012 for (unsigned i = 0; i != 4; ++i) {
4013 if (i == 2) {
4014 MaskPtr = &HiMask;
4015 MaskIdx = 1;
4016 LoIdx = 0;
4017 HiIdx = 2;
4018 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 int Idx = PermMask[i];
4020 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004021 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004023 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004025 LoIdx++;
4026 } else {
4027 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004029 HiIdx++;
4030 }
4031 }
4032
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4034 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4035 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004036 for (unsigned i = 0; i != 4; ++i) {
4037 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004039 } else {
4040 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004042 }
4043 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004045}
4046
Dan Gohman475871a2008-07-27 21:46:04 +00004047SDValue
4048X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004050 SDValue V1 = Op.getOperand(0);
4051 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004052 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004053 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004055 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004056 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4057 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004058 bool V1IsSplat = false;
4059 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004060
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004062 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004063
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 // Promote splats to v4f32.
4065 if (SVOp->isSplat()) {
4066 if (isMMX || NumElems < 4)
4067 return Op;
4068 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004069 }
4070
Evan Cheng7a831ce2007-12-15 03:00:47 +00004071 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4072 // do it!
4073 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004075 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004076 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004077 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004078 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4079 // FIXME: Figure out a cleaner way to do this.
4080 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004081 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004083 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4085 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4086 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004087 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004088 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4090 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004091 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004093 }
4094 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004095
4096 if (X86::isPSHUFDMask(SVOp))
4097 return Op;
4098
Evan Chengf26ffe92008-05-29 08:22:04 +00004099 // Check if this can be converted into a logical shift.
4100 bool isLeft = false;
4101 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004102 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 bool isShift = getSubtarget()->hasSSE2() &&
4104 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004105 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004106 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004107 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004108 MVT EVT = VT.getVectorElementType();
4109 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004110 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004111 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004112
4113 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004114 if (V1IsUndef)
4115 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004116 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004117 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004118 if (!isMMX)
4119 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004120 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004121
4122 // FIXME: fold these into legal mask.
4123 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4124 X86::isMOVSLDUPMask(SVOp) ||
4125 X86::isMOVHLPSMask(SVOp) ||
4126 X86::isMOVHPMask(SVOp) ||
4127 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004128 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 if (ShouldXformToMOVHLPS(SVOp) ||
4131 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4132 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004133
Evan Chengf26ffe92008-05-29 08:22:04 +00004134 if (isShift) {
4135 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004136 MVT EVT = VT.getVectorElementType();
4137 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004138 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004139 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004140
Evan Cheng9eca5e82006-10-25 21:49:50 +00004141 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004142 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4143 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004144 V1IsSplat = isSplatVector(V1.getNode());
4145 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004146
Chris Lattner8a594482007-11-25 00:24:49 +00004147 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004148 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 Op = CommuteVectorShuffle(SVOp, DAG);
4150 SVOp = cast<ShuffleVectorSDNode>(Op);
4151 V1 = SVOp->getOperand(0);
4152 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004153 std::swap(V1IsSplat, V2IsSplat);
4154 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004155 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004156 }
4157
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4159 // Shuffling low element of v1 into undef, just return v1.
4160 if (V2IsUndef)
4161 return V1;
4162 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4163 // the instruction selector will not match, so get a canonical MOVL with
4164 // swapped operands to undo the commute.
4165 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004167
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4169 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4170 X86::isUNPCKLMask(SVOp) ||
4171 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004172 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004173
Evan Cheng9bbbb982006-10-25 20:48:19 +00004174 if (V2IsSplat) {
4175 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004176 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004177 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 SDValue NewMask = NormalizeMask(SVOp, DAG);
4179 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4180 if (NSVOp != SVOp) {
4181 if (X86::isUNPCKLMask(NSVOp, true)) {
4182 return NewMask;
4183 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4184 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004185 }
4186 }
4187 }
4188
Evan Cheng9eca5e82006-10-25 21:49:50 +00004189 if (Commuted) {
4190 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 // FIXME: this seems wrong.
4192 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4193 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4194 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4195 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4196 X86::isUNPCKLMask(NewSVOp) ||
4197 X86::isUNPCKHMask(NewSVOp))
4198 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004199 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004202
4203 // Normalize the node to match x86 shuffle ops if needed
4204 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4205 return CommuteVectorShuffle(SVOp, DAG);
4206
4207 // Check for legal shuffle and return?
4208 SmallVector<int, 16> PermMask;
4209 SVOp->getMask(PermMask);
4210 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004211 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004212
Evan Cheng14b32e12007-12-11 01:46:18 +00004213 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4214 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004216 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004217 return NewOp;
4218 }
4219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 if (NewOp.getNode())
4223 return NewOp;
4224 }
4225
Evan Chengace3c172008-07-22 21:13:36 +00004226 // Handle all 4 wide cases with a number of shuffles except for MMX.
4227 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229
Dan Gohman475871a2008-07-27 21:46:04 +00004230 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004231}
4232
Dan Gohman475871a2008-07-27 21:46:04 +00004233SDValue
4234X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004235 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004236 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004237 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004238 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004239 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004240 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004241 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004242 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004243 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004245 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4246 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4247 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004248 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4249 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4250 DAG.getNode(ISD::BIT_CONVERT, dl,
4251 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004252 Op.getOperand(0)),
4253 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004254 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004255 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004256 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004257 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004258 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004259 } else if (VT == MVT::f32) {
4260 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4261 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004262 // result has a single use which is a store or a bitcast to i32. And in
4263 // the case of a store, it's not worth it if the index is a constant 0,
4264 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004265 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004266 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004267 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004268 if ((User->getOpcode() != ISD::STORE ||
4269 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4270 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004271 (User->getOpcode() != ISD::BIT_CONVERT ||
4272 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004273 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004274 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004275 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004276 Op.getOperand(0)),
4277 Op.getOperand(1));
4278 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004279 } else if (VT == MVT::i32) {
4280 // ExtractPS works with constant index.
4281 if (isa<ConstantSDNode>(Op.getOperand(1)))
4282 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004283 }
Dan Gohman475871a2008-07-27 21:46:04 +00004284 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004285}
4286
4287
Dan Gohman475871a2008-07-27 21:46:04 +00004288SDValue
4289X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004291 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292
Evan Cheng62a3f152008-03-24 21:52:23 +00004293 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004295 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004296 return Res;
4297 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004298
Duncan Sands83ec4b62008-06-06 12:08:01 +00004299 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004300 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004302 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004304 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004305 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004306 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4307 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004308 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004309 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004310 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004312 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004313 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004315 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004317 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004318 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004319 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004320 if (Idx == 0)
4321 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004322
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 int Mask[4] = { Idx, -1, -1, -1 };
4325 MVT VVT = Op.getOperand(0).getValueType();
4326 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4327 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004328 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004329 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004330 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004331 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4332 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4333 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004334 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 if (Idx == 0)
4336 return Op;
4337
4338 // UNPCKHPD the element to the lowest double word, then movsd.
4339 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4340 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 int Mask[2] = { 1, -1 };
4342 MVT VVT = Op.getOperand(0).getValueType();
4343 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4344 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004345 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004346 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 }
4348
Dan Gohman475871a2008-07-27 21:46:04 +00004349 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350}
4351
Dan Gohman475871a2008-07-27 21:46:04 +00004352SDValue
4353X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004354 MVT VT = Op.getValueType();
4355 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004356 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004357
Dan Gohman475871a2008-07-27 21:46:04 +00004358 SDValue N0 = Op.getOperand(0);
4359 SDValue N1 = Op.getOperand(1);
4360 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004361
Dan Gohmanef521f12008-08-14 22:53:18 +00004362 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4363 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004364 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004366 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4367 // argument.
4368 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004369 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004370 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004371 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004372 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004373 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374 // Bits [7:6] of the constant are the source select. This will always be
4375 // zero here. The DAG Combiner may combine an extract_elt index into these
4376 // bits. For example (insert (extract, 3), 2) could be matched by putting
4377 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004380 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004382 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004383 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004384 } else if (EVT == MVT::i32) {
4385 // InsertPS works with constant index.
4386 if (isa<ConstantSDNode>(N2))
4387 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004388 }
Dan Gohman475871a2008-07-27 21:46:04 +00004389 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004390}
4391
Dan Gohman475871a2008-07-27 21:46:04 +00004392SDValue
4393X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004394 MVT VT = Op.getValueType();
4395 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396
4397 if (Subtarget->hasSSE41())
4398 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4399
Evan Cheng794405e2007-12-12 07:55:34 +00004400 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004401 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004402
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004403 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004404 SDValue N0 = Op.getOperand(0);
4405 SDValue N1 = Op.getOperand(1);
4406 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004407
Eli Friedman30e71eb2009-06-06 06:32:50 +00004408 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004409 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4410 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004411 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004412 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004413 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004414 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004415 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004416 }
Dan Gohman475871a2008-07-27 21:46:04 +00004417 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004418}
4419
Dan Gohman475871a2008-07-27 21:46:04 +00004420SDValue
4421X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004422 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004423 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004424 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4425 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4426 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004427 Op.getOperand(0))));
4428
Dale Johannesenace16102009-02-03 19:33:06 +00004429 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004430 MVT VT = MVT::v2i32;
4431 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004432 default: break;
4433 case MVT::v16i8:
4434 case MVT::v8i16:
4435 VT = MVT::v4i32;
4436 break;
4437 }
Dale Johannesenace16102009-02-03 19:33:06 +00004438 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4439 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004440}
4441
Bill Wendling056292f2008-09-16 21:48:12 +00004442// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4443// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4444// one of the above mentioned nodes. It has to be wrapped because otherwise
4445// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4446// be used to form addressing mode. These wrapped nodes will be selected
4447// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004448SDValue
4449X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004450 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004451
4452 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4453 // global base reg.
4454 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004455 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004456
Chris Lattner4f066492009-07-11 20:29:19 +00004457 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004458 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004459 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004460 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004461 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004462 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004463 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004464
Evan Cheng1606e8e2009-03-13 07:51:59 +00004465 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004466 CP->getAlignment(),
4467 CP->getOffset(), OpFlag);
4468 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004469 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004470 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004471 if (OpFlag) {
4472 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004473 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004474 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004475 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 }
4477
4478 return Result;
4479}
4480
Chris Lattner18c59872009-06-27 04:16:01 +00004481SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4482 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4483
4484 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4485 // global base reg.
4486 unsigned char OpFlag = 0;
4487 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004488
Chris Lattner4f066492009-07-11 20:29:19 +00004489 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004490 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004491 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004492 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004493 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004494 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004495 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004496
4497 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4498 OpFlag);
4499 DebugLoc DL = JT->getDebugLoc();
4500 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4501
4502 // With PIC, the address is actually $g + Offset.
4503 if (OpFlag) {
4504 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4505 DAG.getNode(X86ISD::GlobalBaseReg,
4506 DebugLoc::getUnknownLoc(), getPointerTy()),
4507 Result);
4508 }
4509
4510 return Result;
4511}
4512
4513SDValue
4514X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4515 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4516
4517 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4518 // global base reg.
4519 unsigned char OpFlag = 0;
4520 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004521 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004522 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004523 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004524 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004525 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004526 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004527 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004528
4529 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4530
4531 DebugLoc DL = Op.getDebugLoc();
4532 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4533
4534
4535 // With PIC, the address is actually $g + Offset.
4536 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004537 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004538 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4539 DAG.getNode(X86ISD::GlobalBaseReg,
4540 DebugLoc::getUnknownLoc(),
4541 getPointerTy()),
4542 Result);
4543 }
4544
4545 return Result;
4546}
4547
Dan Gohman475871a2008-07-27 21:46:04 +00004548SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004549X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004550 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004551 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004552 // Create the TargetGlobalAddress node, folding in the constant
4553 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004554 unsigned char OpFlags =
4555 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004556 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004557 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004558 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004559 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4560 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004561 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004562 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004563 }
4564
Chris Lattner4f066492009-07-11 20:29:19 +00004565 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004566 getTargetMachine().getCodeModel() == CodeModel::Small)
4567 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4568 else
4569 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004570
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004571 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004572 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004573 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4574 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004575 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004576 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004577
Chris Lattner36c25012009-07-10 07:34:39 +00004578 // For globals that require a load from a stub to get the address, emit the
4579 // load.
4580 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004581 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004582 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004583
Dan Gohman6520e202008-10-18 02:06:02 +00004584 // If there was a non-zero offset that we didn't fold, create an explicit
4585 // addition for it.
4586 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004587 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004588 DAG.getConstant(Offset, getPointerTy()));
4589
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 return Result;
4591}
4592
Evan Chengda43bcf2008-09-24 00:05:32 +00004593SDValue
4594X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4595 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004596 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004597 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004598}
4599
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004600static SDValue
4601GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004602 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4603 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004604 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4605 DebugLoc dl = GA->getDebugLoc();
4606 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4607 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004608 GA->getOffset(),
4609 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004610 if (InFlag) {
4611 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004612 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004613 } else {
4614 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004615 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004617 SDValue Flag = Chain.getValue(1);
4618 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004619}
4620
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004621// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004622static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004623LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004624 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004625 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004626 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4627 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004628 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004629 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004630 PtrVT), InFlag);
4631 InFlag = Chain.getValue(1);
4632
Chris Lattnerb903bed2009-06-26 21:20:29 +00004633 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004634}
4635
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004636// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004637static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004638LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004639 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004640 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4641 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004642}
4643
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004644// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4645// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004646static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004647 const MVT PtrVT, TLSModel::Model model,
4648 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004649 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004650 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004651 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4652 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004653 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4654 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004655
4656 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4657 NULL, 0);
4658
Chris Lattnerb903bed2009-06-26 21:20:29 +00004659 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004660 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4661 // initialexec.
4662 unsigned WrapperKind = X86ISD::Wrapper;
4663 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004664 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004665 } else if (is64Bit) {
4666 assert(model == TLSModel::InitialExec);
4667 OperandFlags = X86II::MO_GOTTPOFF;
4668 WrapperKind = X86ISD::WrapperRIP;
4669 } else {
4670 assert(model == TLSModel::InitialExec);
4671 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004672 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004673
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004674 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4675 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004676 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004677 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004678 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004679
Rafael Espindola9a580232009-02-27 13:37:18 +00004680 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004681 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004682 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004683
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004684 // The address of the thread local variable is the add of the thread
4685 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004686 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004687}
4688
Dan Gohman475871a2008-07-27 21:46:04 +00004689SDValue
4690X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004691 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004692 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004693 assert(Subtarget->isTargetELF() &&
4694 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004695 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004696 const GlobalValue *GV = GA->getGlobal();
4697
4698 // If GV is an alias then use the aliasee for determining
4699 // thread-localness.
4700 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4701 GV = GA->resolveAliasedGlobal(false);
4702
4703 TLSModel::Model model = getTLSModel(GV,
4704 getTargetMachine().getRelocationModel());
4705
4706 switch (model) {
4707 case TLSModel::GeneralDynamic:
4708 case TLSModel::LocalDynamic: // not implemented
4709 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004710 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004711 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4712
4713 case TLSModel::InitialExec:
4714 case TLSModel::LocalExec:
4715 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4716 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004717 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004718
Torok Edwinc23197a2009-07-14 16:55:14 +00004719 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004720 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004721}
4722
Evan Cheng0db9fe62006-04-25 20:13:52 +00004723
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004724/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004725/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004726SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004727 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004728 MVT VT = Op.getValueType();
4729 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004730 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004731 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004732 SDValue ShOpLo = Op.getOperand(0);
4733 SDValue ShOpHi = Op.getOperand(1);
4734 SDValue ShAmt = Op.getOperand(2);
4735 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004736 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004737 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004738 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004739
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004741 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004742 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4743 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004744 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004745 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4746 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747 }
Evan Chenge3413162006-01-09 18:33:28 +00004748
Dale Johannesenace16102009-02-03 19:33:06 +00004749 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004750 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004751 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004752 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004753
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue Hi, Lo;
4755 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4756 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4757 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004758
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004759 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004760 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4761 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004762 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004763 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4764 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004765 }
4766
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004768 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004769}
Evan Chenga3195e82006-01-12 22:54:21 +00004770
Dan Gohman475871a2008-07-27 21:46:04 +00004771SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004772 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004773
4774 if (SrcVT.isVector()) {
4775 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4776 return Op;
4777 }
4778 return SDValue();
4779 }
4780
Duncan Sands8e4eb092008-06-08 20:54:56 +00004781 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004782 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004783
Eli Friedman36df4992009-05-27 00:47:34 +00004784 // These are really Legal; return the operand so the caller accepts it as
4785 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004786 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004787 return Op;
4788 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4789 Subtarget->is64Bit()) {
4790 return Op;
4791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004792
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004793 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795 MachineFunction &MF = DAG.getMachineFunction();
4796 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004797 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004798 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004799 StackSlot,
4800 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004801 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4802}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803
Eli Friedman948e95a2009-05-23 09:59:16 +00004804SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4805 SDValue StackSlot,
4806 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004807 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004808 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004809 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004810 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004811 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004812 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4813 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004814 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004816 Ops.push_back(Chain);
4817 Ops.push_back(StackSlot);
4818 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004819 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004820 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004821
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004822 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004825
4826 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4827 // shouldn't be necessary except that RFP cannot be live across
4828 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004829 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004830 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004832 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004833 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004834 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004836 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837 Ops.push_back(DAG.getValueType(Op.getValueType()));
4838 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004839 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4840 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004841 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004842 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004843
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844 return Result;
4845}
4846
Bill Wendling8b8a6362009-01-17 03:56:04 +00004847// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4848SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4849 // This algorithm is not obvious. Here it is in C code, more or less:
4850 /*
4851 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4852 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4853 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004854
Bill Wendling8b8a6362009-01-17 03:56:04 +00004855 // Copy ints to xmm registers.
4856 __m128i xh = _mm_cvtsi32_si128( hi );
4857 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004858
Bill Wendling8b8a6362009-01-17 03:56:04 +00004859 // Combine into low half of a single xmm register.
4860 __m128i x = _mm_unpacklo_epi32( xh, xl );
4861 __m128d d;
4862 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004863
Bill Wendling8b8a6362009-01-17 03:56:04 +00004864 // Merge in appropriate exponents to give the integer bits the right
4865 // magnitude.
4866 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004867
Bill Wendling8b8a6362009-01-17 03:56:04 +00004868 // Subtract away the biases to deal with the IEEE-754 double precision
4869 // implicit 1.
4870 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004871
Bill Wendling8b8a6362009-01-17 03:56:04 +00004872 // All conversions up to here are exact. The correctly rounded result is
4873 // calculated using the current rounding mode using the following
4874 // horizontal add.
4875 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4876 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4877 // store doesn't really need to be here (except
4878 // maybe to zero the other double)
4879 return sd;
4880 }
4881 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004882
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004883 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004884 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004885
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004886 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004887 std::vector<Constant*> CV0;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004888 CV0.push_back(Context->getConstantInt(APInt(32, 0x45300000)));
4889 CV0.push_back(Context->getConstantInt(APInt(32, 0x43300000)));
4890 CV0.push_back(Context->getConstantInt(APInt(32, 0)));
4891 CV0.push_back(Context->getConstantInt(APInt(32, 0)));
4892 Constant *C0 = Context->getConstantVector(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004893 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004894
Bill Wendling8b8a6362009-01-17 03:56:04 +00004895 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004896 CV1.push_back(
4897 Context->getConstantFP(APFloat(APInt(64, 0x4530000000000000ULL))));
4898 CV1.push_back(
4899 Context->getConstantFP(APFloat(APInt(64, 0x4330000000000000ULL))));
4900 Constant *C1 = Context->getConstantVector(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004901 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004902
Dale Johannesenace16102009-02-03 19:33:06 +00004903 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4904 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004905 Op.getOperand(0),
4906 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004907 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4908 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004909 Op.getOperand(0),
4910 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004912 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004913 PseudoSourceValue::getConstantPool(), 0,
4914 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004916 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4917 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004918 PseudoSourceValue::getConstantPool(), 0,
4919 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004920 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004921
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004922 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 int ShufMask[2] = { 1, -1 };
4924 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4925 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004926 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4927 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004928 DAG.getIntPtrConstant(0));
4929}
4930
Bill Wendling8b8a6362009-01-17 03:56:04 +00004931// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4932SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004933 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934 // FP constant to bias correct the final result.
4935 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4936 MVT::f64);
4937
4938 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004939 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4940 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004941 Op.getOperand(0),
4942 DAG.getIntPtrConstant(0)));
4943
Dale Johannesenace16102009-02-03 19:33:06 +00004944 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4945 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004946 DAG.getIntPtrConstant(0));
4947
4948 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004949 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4950 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4951 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004952 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4954 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004955 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004956 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4957 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004958 DAG.getIntPtrConstant(0));
4959
4960 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004961 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962
4963 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004964 MVT DestVT = Op.getValueType();
4965
4966 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004967 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004968 DAG.getIntPtrConstant(0));
4969 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004970 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004971 }
4972
4973 // Handle final rounding.
4974 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975}
4976
4977SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004978 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004979 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004980
Evan Chenga06ec9e2009-01-19 08:08:22 +00004981 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4982 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4983 // the optimization here.
4984 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004985 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004986
4987 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004988 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004989 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004990 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004991 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004992
Bill Wendling8b8a6362009-01-17 03:56:04 +00004993 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004994 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004995 return LowerUINT_TO_FP_i32(Op, DAG);
4996 }
4997
Eli Friedman948e95a2009-05-23 09:59:16 +00004998 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4999
5000 // Make a 64-bit buffer, and use it to build an FILD.
5001 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5002 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5003 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5004 getPointerTy(), StackSlot, WordOff);
5005 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5006 StackSlot, NULL, 0);
5007 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5008 OffsetSlot, NULL, 0);
5009 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005010}
5011
Dan Gohman475871a2008-07-27 21:46:04 +00005012std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005013FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005014 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005015
5016 MVT DstTy = Op.getValueType();
5017
5018 if (!IsSigned) {
5019 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5020 DstTy = MVT::i64;
5021 }
5022
5023 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5024 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005027 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005028 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005029 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005030 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005031 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005032 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005033 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005034 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005035
Evan Cheng87c89352007-10-15 20:11:21 +00005036 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5037 // stack slot.
5038 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005039 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005040 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005041 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005042
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005044 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005045 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005046 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5047 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5048 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005050
Dan Gohman475871a2008-07-27 21:46:04 +00005051 SDValue Chain = DAG.getEntryNode();
5052 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005053 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005054 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005055 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005056 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005057 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005058 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005059 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5060 };
Dale Johannesenace16102009-02-03 19:33:06 +00005061 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 Chain = Value.getValue(1);
5063 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5064 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5065 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005066
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005068 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005069 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005070
Chris Lattner27a6c732007-11-24 07:07:01 +00005071 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072}
5073
Dan Gohman475871a2008-07-27 21:46:04 +00005074SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005075 if (Op.getValueType().isVector()) {
5076 if (Op.getValueType() == MVT::v2i32 &&
5077 Op.getOperand(0).getValueType() == MVT::v2f64) {
5078 return Op;
5079 }
5080 return SDValue();
5081 }
5082
Eli Friedman948e95a2009-05-23 09:59:16 +00005083 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005084 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005085 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5086 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner27a6c732007-11-24 07:07:01 +00005088 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005089 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005090 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005091}
5092
Eli Friedman948e95a2009-05-23 09:59:16 +00005093SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5094 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5095 SDValue FIST = Vals.first, StackSlot = Vals.second;
5096 assert(FIST.getNode() && "Unexpected failure");
5097
5098 // Load the result.
5099 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5100 FIST, StackSlot, NULL, 0);
5101}
5102
Dan Gohman475871a2008-07-27 21:46:04 +00005103SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005104 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005105 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005106 MVT VT = Op.getValueType();
5107 MVT EltVT = VT;
5108 if (VT.isVector())
5109 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005111 if (EltVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005112 Constant *C = Context->getConstantFP(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005113 CV.push_back(C);
5114 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005116 Constant *C = Context->getConstantFP(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005117 CV.push_back(C);
5118 CV.push_back(C);
5119 CV.push_back(C);
5120 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005122 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005123 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005124 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005125 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005126 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005127 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128}
5129
Dan Gohman475871a2008-07-27 21:46:04 +00005130SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005131 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005132 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005133 MVT VT = Op.getValueType();
5134 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005135 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005136 if (VT.isVector()) {
5137 EltVT = VT.getVectorElementType();
5138 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005139 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005141 if (EltVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005142 Constant *C = Context->getConstantFP(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005143 CV.push_back(C);
5144 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005146 Constant *C = Context->getConstantFP(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005147 CV.push_back(C);
5148 CV.push_back(C);
5149 CV.push_back(C);
5150 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005152 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005153 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005154 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005155 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005156 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005157 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005158 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5159 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005160 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005161 Op.getOperand(0)),
5162 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005163 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005164 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005165 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166}
5167
Dan Gohman475871a2008-07-27 21:46:04 +00005168SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005169 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005170 SDValue Op0 = Op.getOperand(0);
5171 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005172 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005173 MVT VT = Op.getValueType();
5174 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005175
5176 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005177 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005178 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005179 SrcVT = VT;
5180 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005181 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005182 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005184 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005185 }
5186
5187 // At this point the operands and the result should have the same
5188 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005189
Evan Cheng68c47cb2007-01-05 07:55:56 +00005190 // First get the sign bit of second operand.
5191 std::vector<Constant*> CV;
5192 if (SrcVT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005193 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 1ULL << 63))));
5194 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005195 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005196 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 1U << 31))));
5197 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5198 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5199 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005200 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005201 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005202 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005203 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005204 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005205 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005206 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005207
5208 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005209 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005210 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005211 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5212 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005213 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005214 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5215 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005216 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217 }
5218
Evan Cheng73d6cf12007-01-05 21:37:56 +00005219 // Clear first operand sign bit.
5220 CV.clear();
5221 if (VT == MVT::f64) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005222 CV.push_back(Context->getConstantFP(APFloat(APInt(64, ~(1ULL << 63)))));
5223 CV.push_back(Context->getConstantFP(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005224 } else {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005225 CV.push_back(Context->getConstantFP(APFloat(APInt(32, ~(1U << 31)))));
5226 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5227 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
5228 CV.push_back(Context->getConstantFP(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005229 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005230 C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005231 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005232 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005233 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005234 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005235 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005236
5237 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005238 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005239}
5240
Dan Gohman076aee32009-03-04 19:44:21 +00005241/// Emit nodes that will be selected as "test Op0,Op0", or something
5242/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005243SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5244 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005245 DebugLoc dl = Op.getDebugLoc();
5246
Dan Gohman31125812009-03-07 01:58:32 +00005247 // CF and OF aren't always set the way we want. Determine which
5248 // of these we need.
5249 bool NeedCF = false;
5250 bool NeedOF = false;
5251 switch (X86CC) {
5252 case X86::COND_A: case X86::COND_AE:
5253 case X86::COND_B: case X86::COND_BE:
5254 NeedCF = true;
5255 break;
5256 case X86::COND_G: case X86::COND_GE:
5257 case X86::COND_L: case X86::COND_LE:
5258 case X86::COND_O: case X86::COND_NO:
5259 NeedOF = true;
5260 break;
5261 default: break;
5262 }
5263
Dan Gohman076aee32009-03-04 19:44:21 +00005264 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005265 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5266 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5267 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005268 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005269 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005270 switch (Op.getNode()->getOpcode()) {
5271 case ISD::ADD:
5272 // Due to an isel shortcoming, be conservative if this add is likely to
5273 // be selected as part of a load-modify-store instruction. When the root
5274 // node in a match is a store, isel doesn't know how to remap non-chain
5275 // non-flag uses of other nodes in the match, such as the ADD in this
5276 // case. This leads to the ADD being left around and reselected, with
5277 // the result being two adds in the output.
5278 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5279 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5280 if (UI->getOpcode() == ISD::STORE)
5281 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005282 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005283 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5284 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005285 if (C->getAPIntValue() == 1) {
5286 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005287 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005288 break;
5289 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005290 // An add of negative one (subtract of one) will be selected as a DEC.
5291 if (C->getAPIntValue().isAllOnesValue()) {
5292 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005293 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005294 break;
5295 }
5296 }
Dan Gohman076aee32009-03-04 19:44:21 +00005297 // Otherwise use a regular EFLAGS-setting add.
5298 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005299 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005300 break;
5301 case ISD::SUB:
5302 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5303 // likely to be selected as part of a load-modify-store instruction.
5304 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5305 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5306 if (UI->getOpcode() == ISD::STORE)
5307 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005308 // Otherwise use a regular EFLAGS-setting sub.
5309 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005310 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005311 break;
5312 case X86ISD::ADD:
5313 case X86ISD::SUB:
5314 case X86ISD::INC:
5315 case X86ISD::DEC:
5316 return SDValue(Op.getNode(), 1);
5317 default:
5318 default_case:
5319 break;
5320 }
5321 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005322 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005323 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005324 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005325 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005326 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005327 DAG.ReplaceAllUsesWith(Op, New);
5328 return SDValue(New.getNode(), 1);
5329 }
5330 }
5331
5332 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5333 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5334 DAG.getConstant(0, Op.getValueType()));
5335}
5336
5337/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5338/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005339SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5340 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5342 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005343 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005344
5345 DebugLoc dl = Op0.getDebugLoc();
5346 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5347}
5348
Dan Gohman475871a2008-07-27 21:46:04 +00005349SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005350 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005351 SDValue Op0 = Op.getOperand(0);
5352 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005353 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005354 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Dan Gohmane5af2d32009-01-29 01:59:02 +00005356 // Lower (X & (1 << N)) == 0 to BT(X, N).
5357 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5358 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005359 if (Op0.getOpcode() == ISD::AND &&
5360 Op0.hasOneUse() &&
5361 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005362 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005363 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005364 SDValue LHS, RHS;
5365 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5366 if (ConstantSDNode *Op010C =
5367 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5368 if (Op010C->getZExtValue() == 1) {
5369 LHS = Op0.getOperand(0);
5370 RHS = Op0.getOperand(1).getOperand(1);
5371 }
5372 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5373 if (ConstantSDNode *Op000C =
5374 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5375 if (Op000C->getZExtValue() == 1) {
5376 LHS = Op0.getOperand(1);
5377 RHS = Op0.getOperand(0).getOperand(1);
5378 }
5379 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5380 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5381 SDValue AndLHS = Op0.getOperand(0);
5382 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5383 LHS = AndLHS.getOperand(0);
5384 RHS = AndLHS.getOperand(1);
5385 }
5386 }
Evan Cheng0488db92007-09-25 01:57:46 +00005387
Dan Gohmane5af2d32009-01-29 01:59:02 +00005388 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005389 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5390 // instruction. Since the shift amount is in-range-or-undefined, we know
5391 // that doing a bittest on the i16 value is ok. We extend to i32 because
5392 // the encoding for the i16 version is larger than the i32 version.
5393 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005394 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005395
5396 // If the operand types disagree, extend the shift amount to match. Since
5397 // BT ignores high bits (like shifts) we can use anyextend.
5398 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005399 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005400
Dale Johannesenace16102009-02-03 19:33:06 +00005401 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005402 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005403 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005404 DAG.getConstant(Cond, MVT::i8), BT);
5405 }
5406 }
5407
5408 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5409 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
Dan Gohman31125812009-03-07 01:58:32 +00005411 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005412 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005413 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005414}
5415
Dan Gohman475871a2008-07-27 21:46:04 +00005416SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5417 SDValue Cond;
5418 SDValue Op0 = Op.getOperand(0);
5419 SDValue Op1 = Op.getOperand(1);
5420 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005421 MVT VT = Op.getValueType();
5422 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5423 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005424 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005425
5426 if (isFP) {
5427 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005428 MVT VT0 = Op0.getValueType();
5429 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5430 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005431 bool Swap = false;
5432
5433 switch (SetCCOpcode) {
5434 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005435 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005436 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005437 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005438 case ISD::SETGT: Swap = true; // Fallthrough
5439 case ISD::SETLT:
5440 case ISD::SETOLT: SSECC = 1; break;
5441 case ISD::SETOGE:
5442 case ISD::SETGE: Swap = true; // Fallthrough
5443 case ISD::SETLE:
5444 case ISD::SETOLE: SSECC = 2; break;
5445 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005446 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005447 case ISD::SETNE: SSECC = 4; break;
5448 case ISD::SETULE: Swap = true;
5449 case ISD::SETUGE: SSECC = 5; break;
5450 case ISD::SETULT: Swap = true;
5451 case ISD::SETUGT: SSECC = 6; break;
5452 case ISD::SETO: SSECC = 7; break;
5453 }
5454 if (Swap)
5455 std::swap(Op0, Op1);
5456
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005459 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005460 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005461 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5462 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5463 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005464 }
5465 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005467 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5468 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5469 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005470 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005471 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 }
5473 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005474 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005476
Nate Begeman30a0de92008-07-17 16:51:19 +00005477 // We are handling one of the integer comparisons here. Since SSE only has
5478 // GT and EQ comparisons for integer, swapping operands and multiple
5479 // operations may be required for some comparisons.
5480 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5481 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005482
Nate Begeman30a0de92008-07-17 16:51:19 +00005483 switch (VT.getSimpleVT()) {
5484 default: break;
5485 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5486 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5487 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5488 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5489 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Nate Begeman30a0de92008-07-17 16:51:19 +00005491 switch (SetCCOpcode) {
5492 default: break;
5493 case ISD::SETNE: Invert = true;
5494 case ISD::SETEQ: Opc = EQOpc; break;
5495 case ISD::SETLT: Swap = true;
5496 case ISD::SETGT: Opc = GTOpc; break;
5497 case ISD::SETGE: Swap = true;
5498 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5499 case ISD::SETULT: Swap = true;
5500 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5501 case ISD::SETUGE: Swap = true;
5502 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5503 }
5504 if (Swap)
5505 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Nate Begeman30a0de92008-07-17 16:51:19 +00005507 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5508 // bits of the inputs before performing those operations.
5509 if (FlipSigns) {
5510 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005511 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5512 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005513 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005514 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5515 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005516 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5517 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Dale Johannesenace16102009-02-03 19:33:06 +00005520 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005521
5522 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005523 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005524 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005525
Nate Begeman30a0de92008-07-17 16:51:19 +00005526 return Result;
5527}
Evan Cheng0488db92007-09-25 01:57:46 +00005528
Evan Cheng370e5342008-12-03 08:38:43 +00005529// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005530static bool isX86LogicalCmp(SDValue Op) {
5531 unsigned Opc = Op.getNode()->getOpcode();
5532 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5533 return true;
5534 if (Op.getResNo() == 1 &&
5535 (Opc == X86ISD::ADD ||
5536 Opc == X86ISD::SUB ||
5537 Opc == X86ISD::SMUL ||
5538 Opc == X86ISD::UMUL ||
5539 Opc == X86ISD::INC ||
5540 Opc == X86ISD::DEC))
5541 return true;
5542
5543 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005544}
5545
Dan Gohman475871a2008-07-27 21:46:04 +00005546SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005547 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005549 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005551
Evan Cheng734503b2006-09-11 02:19:56 +00005552 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005553 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005554
Evan Cheng3f41d662007-10-08 22:16:29 +00005555 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5556 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005557 if (Cond.getOpcode() == X86ISD::SETCC) {
5558 CC = Cond.getOperand(0);
5559
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005561 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005562 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Evan Cheng3f41d662007-10-08 22:16:29 +00005564 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005565 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005566 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005567 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005568
Chris Lattnerd1980a52009-03-12 06:52:53 +00005569 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5570 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005571 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005572 addTest = false;
5573 }
5574 }
5575
5576 if (addTest) {
5577 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005578 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005579 }
5580
Dan Gohmanfc166572009-04-09 23:54:40 +00005581 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005583 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5584 // condition is true.
5585 Ops.push_back(Op.getOperand(2));
5586 Ops.push_back(Op.getOperand(1));
5587 Ops.push_back(CC);
5588 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005589 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005590}
5591
Evan Cheng370e5342008-12-03 08:38:43 +00005592// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5593// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5594// from the AND / OR.
5595static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5596 Opc = Op.getOpcode();
5597 if (Opc != ISD::OR && Opc != ISD::AND)
5598 return false;
5599 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5600 Op.getOperand(0).hasOneUse() &&
5601 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5602 Op.getOperand(1).hasOneUse());
5603}
5604
Evan Cheng961d6d42009-02-02 08:19:07 +00005605// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5606// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005607static bool isXor1OfSetCC(SDValue Op) {
5608 if (Op.getOpcode() != ISD::XOR)
5609 return false;
5610 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5611 if (N1C && N1C->getAPIntValue() == 1) {
5612 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5613 Op.getOperand(0).hasOneUse();
5614 }
5615 return false;
5616}
5617
Dan Gohman475871a2008-07-27 21:46:04 +00005618SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005619 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SDValue Chain = Op.getOperand(0);
5621 SDValue Cond = Op.getOperand(1);
5622 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005623 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005624 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005625
Evan Cheng0db9fe62006-04-25 20:13:52 +00005626 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005627 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005628#if 0
5629 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005630 else if (Cond.getOpcode() == X86ISD::ADD ||
5631 Cond.getOpcode() == X86ISD::SUB ||
5632 Cond.getOpcode() == X86ISD::SMUL ||
5633 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005634 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005635#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005636
Evan Cheng3f41d662007-10-08 22:16:29 +00005637 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5638 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005639 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005640 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005641
Dan Gohman475871a2008-07-27 21:46:04 +00005642 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005643 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005644 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005645 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005646 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005647 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005648 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005649 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005650 default: break;
5651 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005652 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005653 // These can only come from an arithmetic instruction with overflow,
5654 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005655 Cond = Cond.getNode()->getOperand(1);
5656 addTest = false;
5657 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005658 }
Evan Cheng0488db92007-09-25 01:57:46 +00005659 }
Evan Cheng370e5342008-12-03 08:38:43 +00005660 } else {
5661 unsigned CondOpc;
5662 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5663 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005664 if (CondOpc == ISD::OR) {
5665 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5666 // two branches instead of an explicit OR instruction with a
5667 // separate test.
5668 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005669 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005670 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005671 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005672 Chain, Dest, CC, Cmp);
5673 CC = Cond.getOperand(1).getOperand(0);
5674 Cond = Cmp;
5675 addTest = false;
5676 }
5677 } else { // ISD::AND
5678 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5679 // two branches instead of an explicit AND instruction with a
5680 // separate test. However, we only do this if this block doesn't
5681 // have a fall-through edge, because this requires an explicit
5682 // jmp when the condition is false.
5683 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005684 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005685 Op.getNode()->hasOneUse()) {
5686 X86::CondCode CCode =
5687 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5688 CCode = X86::GetOppositeBranchCondition(CCode);
5689 CC = DAG.getConstant(CCode, MVT::i8);
5690 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5691 // Look for an unconditional branch following this conditional branch.
5692 // We need this because we need to reverse the successors in order
5693 // to implement FCMP_OEQ.
5694 if (User.getOpcode() == ISD::BR) {
5695 SDValue FalseBB = User.getOperand(1);
5696 SDValue NewBR =
5697 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5698 assert(NewBR == User);
5699 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005700
Dale Johannesene4d209d2009-02-03 20:21:25 +00005701 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005702 Chain, Dest, CC, Cmp);
5703 X86::CondCode CCode =
5704 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5705 CCode = X86::GetOppositeBranchCondition(CCode);
5706 CC = DAG.getConstant(CCode, MVT::i8);
5707 Cond = Cmp;
5708 addTest = false;
5709 }
5710 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005711 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005712 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5713 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5714 // It should be transformed during dag combiner except when the condition
5715 // is set by a arithmetics with overflow node.
5716 X86::CondCode CCode =
5717 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5718 CCode = X86::GetOppositeBranchCondition(CCode);
5719 CC = DAG.getConstant(CCode, MVT::i8);
5720 Cond = Cond.getOperand(0).getOperand(1);
5721 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005722 }
Evan Cheng0488db92007-09-25 01:57:46 +00005723 }
5724
5725 if (addTest) {
5726 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005727 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005728 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005729 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005730 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005731}
5732
Anton Korobeynikove060b532007-04-17 19:34:00 +00005733
5734// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5735// Calls to _alloca is needed to probe the stack when allocating more than 4k
5736// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5737// that the guard pages used by the OS virtual memory manager are allocated in
5738// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005739SDValue
5740X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005741 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005742 assert(Subtarget->isTargetCygMing() &&
5743 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005744 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005745
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005746 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005747 SDValue Chain = Op.getOperand(0);
5748 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005749 // FIXME: Ensure alignment here
5750
Dan Gohman475871a2008-07-27 21:46:04 +00005751 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005752
Duncan Sands83ec4b62008-06-06 12:08:01 +00005753 MVT IntPtr = getPointerTy();
5754 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005755
Chris Lattnere563bbc2008-10-11 22:08:30 +00005756 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005757
Dale Johannesendd64c412009-02-04 00:33:20 +00005758 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005759 Flag = Chain.getValue(1);
5760
5761 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005762 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005763 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005764 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005765 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005766 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005767 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005768 Flag = Chain.getValue(1);
5769
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005770 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005771 DAG.getIntPtrConstant(0, true),
5772 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005773 Flag);
5774
Dale Johannesendd64c412009-02-04 00:33:20 +00005775 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005776
Dan Gohman475871a2008-07-27 21:46:04 +00005777 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005778 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005779}
5780
Dan Gohman475871a2008-07-27 21:46:04 +00005781SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005782X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005783 SDValue Chain,
5784 SDValue Dst, SDValue Src,
5785 SDValue Size, unsigned Align,
5786 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005787 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005788 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789
Bill Wendling6f287b22008-09-30 21:22:07 +00005790 // If not DWORD aligned or size is more than the threshold, call the library.
5791 // The libc version is likely to be faster for these cases. It can use the
5792 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005793 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005794 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005795 ConstantSize->getZExtValue() >
5796 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005797 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005798
5799 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005800 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005801
Bill Wendling6158d842008-10-01 00:59:58 +00005802 if (const char *bzeroEntry = V &&
5803 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5804 MVT IntPtr = getPointerTy();
5805 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005806 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005807 TargetLowering::ArgListEntry Entry;
5808 Entry.Node = Dst;
5809 Entry.Ty = IntPtrTy;
5810 Args.push_back(Entry);
5811 Entry.Node = Size;
5812 Args.push_back(Entry);
5813 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005814 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005815 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005816 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005817 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005818 }
5819
Dan Gohman707e0182008-04-12 04:36:06 +00005820 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005821 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005822 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005823
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005824 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005825 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005826 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005828 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005829 unsigned BytesLeft = 0;
5830 bool TwoRepStos = false;
5831 if (ValC) {
5832 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005833 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005834
Evan Cheng0db9fe62006-04-25 20:13:52 +00005835 // If the value is a constant, then we can potentially use larger sets.
5836 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005837 case 2: // WORD aligned
5838 AVT = MVT::i16;
5839 ValReg = X86::AX;
5840 Val = (Val << 8) | Val;
5841 break;
5842 case 0: // DWORD aligned
5843 AVT = MVT::i32;
5844 ValReg = X86::EAX;
5845 Val = (Val << 8) | Val;
5846 Val = (Val << 16) | Val;
5847 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5848 AVT = MVT::i64;
5849 ValReg = X86::RAX;
5850 Val = (Val << 32) | Val;
5851 }
5852 break;
5853 default: // Byte aligned
5854 AVT = MVT::i8;
5855 ValReg = X86::AL;
5856 Count = DAG.getIntPtrConstant(SizeVal);
5857 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005858 }
5859
Duncan Sands8e4eb092008-06-08 20:54:56 +00005860 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005861 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005862 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5863 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005864 }
5865
Dale Johannesen0f502f62009-02-03 22:26:09 +00005866 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005867 InFlag);
5868 InFlag = Chain.getValue(1);
5869 } else {
5870 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005871 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005872 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005874 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005875
Scott Michelfdc40a02009-02-17 22:15:04 +00005876 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005877 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005878 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005880 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005881 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005882 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005884
Chris Lattnerd96d0722007-02-25 06:40:16 +00005885 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005886 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 Ops.push_back(Chain);
5888 Ops.push_back(DAG.getValueType(AVT));
5889 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005890 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005891
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 if (TwoRepStos) {
5893 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005894 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005895 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005896 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005897 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005898 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005899 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005900 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005902 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005903 Ops.clear();
5904 Ops.push_back(Chain);
5905 Ops.push_back(DAG.getValueType(MVT::i8));
5906 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005907 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005909 // Handle the last 1 - 7 bytes.
5910 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005911 MVT AddrVT = Dst.getValueType();
5912 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005913
Dale Johannesen0f502f62009-02-03 22:26:09 +00005914 Chain = DAG.getMemset(Chain, dl,
5915 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005916 DAG.getConstant(Offset, AddrVT)),
5917 Src,
5918 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005919 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005920 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005921
Dan Gohman707e0182008-04-12 04:36:06 +00005922 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 return Chain;
5924}
Evan Cheng11e15b32006-04-03 20:53:28 +00005925
Dan Gohman475871a2008-07-27 21:46:04 +00005926SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005927X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005928 SDValue Chain, SDValue Dst, SDValue Src,
5929 SDValue Size, unsigned Align,
5930 bool AlwaysInline,
5931 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005932 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005933 // This requires the copy size to be a constant, preferrably
5934 // within a subtarget-specific limit.
5935 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5936 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005937 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005938 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005939 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005940 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005941
Evan Cheng1887c1c2008-08-21 21:00:15 +00005942 /// If not DWORD aligned, call the library.
5943 if ((Align & 3) != 0)
5944 return SDValue();
5945
5946 // DWORD aligned
5947 MVT AVT = MVT::i32;
5948 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005949 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950
Duncan Sands83ec4b62008-06-06 12:08:01 +00005951 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005952 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005954 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005955
Dan Gohman475871a2008-07-27 21:46:04 +00005956 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005957 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005958 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005959 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005961 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005962 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005963 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005964 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005965 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005966 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005967 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968 InFlag = Chain.getValue(1);
5969
Chris Lattnerd96d0722007-02-25 06:40:16 +00005970 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005971 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005972 Ops.push_back(Chain);
5973 Ops.push_back(DAG.getValueType(AVT));
5974 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005975 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005976
Dan Gohman475871a2008-07-27 21:46:04 +00005977 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005978 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005979 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005980 // Handle the last 1 - 7 bytes.
5981 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005982 MVT DstVT = Dst.getValueType();
5983 MVT SrcVT = Src.getValueType();
5984 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005985 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005986 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005987 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005988 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005989 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005990 DAG.getConstant(BytesLeft, SizeVT),
5991 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005992 DstSV, DstSVOff + Offset,
5993 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005994 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995
Scott Michelfdc40a02009-02-17 22:15:04 +00005996 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005997 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998}
5999
Dan Gohman475871a2008-07-27 21:46:04 +00006000SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006001 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006002 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006003
Evan Cheng25ab6902006-09-08 06:48:29 +00006004 if (!Subtarget->is64Bit()) {
6005 // vastart just stores the address of the VarArgsFrameIndex slot into the
6006 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006007 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006008 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006009 }
6010
6011 // __va_list_tag:
6012 // gp_offset (0 - 6 * 8)
6013 // fp_offset (48 - 48 + 8 * 16)
6014 // overflow_arg_area (point to parameters coming in memory).
6015 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006016 SmallVector<SDValue, 8> MemOps;
6017 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006018 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006019 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006020 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006021 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006022 MemOps.push_back(Store);
6023
6024 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006025 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006026 FIN, DAG.getIntPtrConstant(4));
6027 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006028 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006029 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006030 MemOps.push_back(Store);
6031
6032 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006033 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006034 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006035 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006036 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006037 MemOps.push_back(Store);
6038
6039 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006040 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006041 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006043 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006044 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006045 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006047}
6048
Dan Gohman475871a2008-07-27 21:46:04 +00006049SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006050 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6051 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006052 SDValue Chain = Op.getOperand(0);
6053 SDValue SrcPtr = Op.getOperand(1);
6054 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006055
Torok Edwindac237e2009-07-08 20:53:28 +00006056 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006057 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006058}
6059
Dan Gohman475871a2008-07-27 21:46:04 +00006060SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006061 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006062 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006063 SDValue Chain = Op.getOperand(0);
6064 SDValue DstPtr = Op.getOperand(1);
6065 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006066 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6067 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006068 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006069
Dale Johannesendd64c412009-02-04 00:33:20 +00006070 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006071 DAG.getIntPtrConstant(24), 8, false,
6072 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006073}
6074
Dan Gohman475871a2008-07-27 21:46:04 +00006075SDValue
6076X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006077 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006078 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006079 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006080 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006081 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006082 case Intrinsic::x86_sse_comieq_ss:
6083 case Intrinsic::x86_sse_comilt_ss:
6084 case Intrinsic::x86_sse_comile_ss:
6085 case Intrinsic::x86_sse_comigt_ss:
6086 case Intrinsic::x86_sse_comige_ss:
6087 case Intrinsic::x86_sse_comineq_ss:
6088 case Intrinsic::x86_sse_ucomieq_ss:
6089 case Intrinsic::x86_sse_ucomilt_ss:
6090 case Intrinsic::x86_sse_ucomile_ss:
6091 case Intrinsic::x86_sse_ucomigt_ss:
6092 case Intrinsic::x86_sse_ucomige_ss:
6093 case Intrinsic::x86_sse_ucomineq_ss:
6094 case Intrinsic::x86_sse2_comieq_sd:
6095 case Intrinsic::x86_sse2_comilt_sd:
6096 case Intrinsic::x86_sse2_comile_sd:
6097 case Intrinsic::x86_sse2_comigt_sd:
6098 case Intrinsic::x86_sse2_comige_sd:
6099 case Intrinsic::x86_sse2_comineq_sd:
6100 case Intrinsic::x86_sse2_ucomieq_sd:
6101 case Intrinsic::x86_sse2_ucomilt_sd:
6102 case Intrinsic::x86_sse2_ucomile_sd:
6103 case Intrinsic::x86_sse2_ucomigt_sd:
6104 case Intrinsic::x86_sse2_ucomige_sd:
6105 case Intrinsic::x86_sse2_ucomineq_sd: {
6106 unsigned Opc = 0;
6107 ISD::CondCode CC = ISD::SETCC_INVALID;
6108 switch (IntNo) {
6109 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006110 case Intrinsic::x86_sse_comieq_ss:
6111 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006112 Opc = X86ISD::COMI;
6113 CC = ISD::SETEQ;
6114 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006115 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006116 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006117 Opc = X86ISD::COMI;
6118 CC = ISD::SETLT;
6119 break;
6120 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006121 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006122 Opc = X86ISD::COMI;
6123 CC = ISD::SETLE;
6124 break;
6125 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006126 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006127 Opc = X86ISD::COMI;
6128 CC = ISD::SETGT;
6129 break;
6130 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006131 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006132 Opc = X86ISD::COMI;
6133 CC = ISD::SETGE;
6134 break;
6135 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006136 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137 Opc = X86ISD::COMI;
6138 CC = ISD::SETNE;
6139 break;
6140 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006141 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Opc = X86ISD::UCOMI;
6143 CC = ISD::SETEQ;
6144 break;
6145 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006146 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 Opc = X86ISD::UCOMI;
6148 CC = ISD::SETLT;
6149 break;
6150 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006151 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152 Opc = X86ISD::UCOMI;
6153 CC = ISD::SETLE;
6154 break;
6155 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006156 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::UCOMI;
6158 CC = ISD::SETGT;
6159 break;
6160 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::UCOMI;
6163 CC = ISD::SETGE;
6164 break;
6165 case Intrinsic::x86_sse_ucomineq_ss:
6166 case Intrinsic::x86_sse2_ucomineq_sd:
6167 Opc = X86ISD::UCOMI;
6168 CC = ISD::SETNE;
6169 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006170 }
Evan Cheng734503b2006-09-11 02:19:56 +00006171
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue LHS = Op.getOperand(1);
6173 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006174 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006175 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6176 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006177 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006178 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 }
Evan Cheng5759f972008-05-04 09:15:50 +00006180
6181 // Fix vector shift instructions where the last operand is a non-immediate
6182 // i32 value.
6183 case Intrinsic::x86_sse2_pslli_w:
6184 case Intrinsic::x86_sse2_pslli_d:
6185 case Intrinsic::x86_sse2_pslli_q:
6186 case Intrinsic::x86_sse2_psrli_w:
6187 case Intrinsic::x86_sse2_psrli_d:
6188 case Intrinsic::x86_sse2_psrli_q:
6189 case Intrinsic::x86_sse2_psrai_w:
6190 case Intrinsic::x86_sse2_psrai_d:
6191 case Intrinsic::x86_mmx_pslli_w:
6192 case Intrinsic::x86_mmx_pslli_d:
6193 case Intrinsic::x86_mmx_pslli_q:
6194 case Intrinsic::x86_mmx_psrli_w:
6195 case Intrinsic::x86_mmx_psrli_d:
6196 case Intrinsic::x86_mmx_psrli_q:
6197 case Intrinsic::x86_mmx_psrai_w:
6198 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006200 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006201 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006202
6203 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006204 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006205 switch (IntNo) {
6206 case Intrinsic::x86_sse2_pslli_w:
6207 NewIntNo = Intrinsic::x86_sse2_psll_w;
6208 break;
6209 case Intrinsic::x86_sse2_pslli_d:
6210 NewIntNo = Intrinsic::x86_sse2_psll_d;
6211 break;
6212 case Intrinsic::x86_sse2_pslli_q:
6213 NewIntNo = Intrinsic::x86_sse2_psll_q;
6214 break;
6215 case Intrinsic::x86_sse2_psrli_w:
6216 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6217 break;
6218 case Intrinsic::x86_sse2_psrli_d:
6219 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6220 break;
6221 case Intrinsic::x86_sse2_psrli_q:
6222 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6223 break;
6224 case Intrinsic::x86_sse2_psrai_w:
6225 NewIntNo = Intrinsic::x86_sse2_psra_w;
6226 break;
6227 case Intrinsic::x86_sse2_psrai_d:
6228 NewIntNo = Intrinsic::x86_sse2_psra_d;
6229 break;
6230 default: {
6231 ShAmtVT = MVT::v2i32;
6232 switch (IntNo) {
6233 case Intrinsic::x86_mmx_pslli_w:
6234 NewIntNo = Intrinsic::x86_mmx_psll_w;
6235 break;
6236 case Intrinsic::x86_mmx_pslli_d:
6237 NewIntNo = Intrinsic::x86_mmx_psll_d;
6238 break;
6239 case Intrinsic::x86_mmx_pslli_q:
6240 NewIntNo = Intrinsic::x86_mmx_psll_q;
6241 break;
6242 case Intrinsic::x86_mmx_psrli_w:
6243 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6244 break;
6245 case Intrinsic::x86_mmx_psrli_d:
6246 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6247 break;
6248 case Intrinsic::x86_mmx_psrli_q:
6249 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6250 break;
6251 case Intrinsic::x86_mmx_psrai_w:
6252 NewIntNo = Intrinsic::x86_mmx_psra_w;
6253 break;
6254 case Intrinsic::x86_mmx_psrai_d:
6255 NewIntNo = Intrinsic::x86_mmx_psra_d;
6256 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006257 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006258 }
6259 break;
6260 }
6261 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006262 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006263 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6264 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6265 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006266 DAG.getConstant(NewIntNo, MVT::i32),
6267 Op.getOperand(1), ShAmt);
6268 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006269 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006270}
Evan Cheng72261582005-12-20 06:22:03 +00006271
Dan Gohman475871a2008-07-27 21:46:04 +00006272SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006273 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006274 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006275
6276 if (Depth > 0) {
6277 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6278 SDValue Offset =
6279 DAG.getConstant(TD->getPointerSize(),
6280 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006281 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006282 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006283 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006284 NULL, 0);
6285 }
6286
6287 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006288 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006289 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006290 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006291}
6292
Dan Gohman475871a2008-07-27 21:46:04 +00006293SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6295 MFI->setFrameAddressIsTaken(true);
6296 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006297 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006298 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6299 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006300 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006301 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006302 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006303 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006304}
6305
Dan Gohman475871a2008-07-27 21:46:04 +00006306SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006307 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006308 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006309}
6310
Dan Gohman475871a2008-07-27 21:46:04 +00006311SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006312{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006313 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006314 SDValue Chain = Op.getOperand(0);
6315 SDValue Offset = Op.getOperand(1);
6316 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006317 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006318
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006319 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6320 getPointerTy());
6321 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006322
Dale Johannesene4d209d2009-02-03 20:21:25 +00006323 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006324 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006325 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6326 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006327 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006328 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006329
Dale Johannesene4d209d2009-02-03 20:21:25 +00006330 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006331 MVT::Other,
6332 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006333}
6334
Dan Gohman475871a2008-07-27 21:46:04 +00006335SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006336 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue Root = Op.getOperand(0);
6338 SDValue Trmp = Op.getOperand(1); // trampoline
6339 SDValue FPtr = Op.getOperand(2); // nested function
6340 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006341 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006342
Dan Gohman69de1932008-02-06 22:27:42 +00006343 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006344
Duncan Sands339e14f2008-01-16 22:55:25 +00006345 const X86InstrInfo *TII =
6346 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6347
Duncan Sandsb116fac2007-07-27 20:02:49 +00006348 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006349 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006350
6351 // Large code-model.
6352
6353 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6354 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6355
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006356 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6357 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006358
6359 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6360
6361 // Load the pointer to the nested function into R11.
6362 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006364 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6365 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006366
Scott Michelfdc40a02009-02-17 22:15:04 +00006367 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006368 DAG.getConstant(2, MVT::i64));
6369 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006370
6371 // Load the 'nest' parameter value into R10.
6372 // R10 is specified in X86CallingConv.td
6373 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006374 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006375 DAG.getConstant(10, MVT::i64));
6376 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6377 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006378
Scott Michelfdc40a02009-02-17 22:15:04 +00006379 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 DAG.getConstant(12, MVT::i64));
6381 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006382
6383 // Jump to the nested function.
6384 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006386 DAG.getConstant(20, MVT::i64));
6387 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6388 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006389
6390 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006391 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006392 DAG.getConstant(22, MVT::i64));
6393 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006394 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006395
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006397 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6398 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006399 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006400 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006401 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6402 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006403 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006404
6405 switch (CC) {
6406 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006407 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006408 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409 case CallingConv::X86_StdCall: {
6410 // Pass 'nest' parameter in ECX.
6411 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006412 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006413
6414 // Check that ECX wasn't needed by an 'inreg' parameter.
6415 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006416 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006417
Chris Lattner58d74912008-03-12 17:45:29 +00006418 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419 unsigned InRegCount = 0;
6420 unsigned Idx = 1;
6421
6422 for (FunctionType::param_iterator I = FTy->param_begin(),
6423 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006424 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006425 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006426 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427
6428 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006429 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006430 }
6431 }
6432 break;
6433 }
6434 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006435 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006436 // Pass 'nest' parameter in EAX.
6437 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006438 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006439 break;
6440 }
6441
Dan Gohman475871a2008-07-27 21:46:04 +00006442 SDValue OutChains[4];
6443 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006444
Scott Michelfdc40a02009-02-17 22:15:04 +00006445 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006446 DAG.getConstant(10, MVT::i32));
6447 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006448
Duncan Sands339e14f2008-01-16 22:55:25 +00006449 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006450 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006451 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006453 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454
Scott Michelfdc40a02009-02-17 22:15:04 +00006455 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006456 DAG.getConstant(1, MVT::i32));
6457 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006458
Duncan Sands339e14f2008-01-16 22:55:25 +00006459 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006460 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006461 DAG.getConstant(5, MVT::i32));
6462 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006463 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006466 DAG.getConstant(6, MVT::i32));
6467 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006470 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6471 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006472 }
6473}
6474
Dan Gohman475871a2008-07-27 21:46:04 +00006475SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006476 /*
6477 The rounding mode is in bits 11:10 of FPSR, and has the following
6478 settings:
6479 00 Round to nearest
6480 01 Round to -inf
6481 10 Round to +inf
6482 11 Round to 0
6483
6484 FLT_ROUNDS, on the other hand, expects the following:
6485 -1 Undefined
6486 0 Round to 0
6487 1 Round to nearest
6488 2 Round to +inf
6489 3 Round to -inf
6490
6491 To perform the conversion, we do:
6492 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6493 */
6494
6495 MachineFunction &MF = DAG.getMachineFunction();
6496 const TargetMachine &TM = MF.getTarget();
6497 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6498 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006499 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006500 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006501
6502 // Save FP Control Word to stack slot
6503 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006505
Dale Johannesene4d209d2009-02-03 20:21:25 +00006506 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006507 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006508
6509 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006510 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006511
6512 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006513 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006514 DAG.getNode(ISD::SRL, dl, MVT::i16,
6515 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006516 CWD, DAG.getConstant(0x800, MVT::i16)),
6517 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006519 DAG.getNode(ISD::SRL, dl, MVT::i16,
6520 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006521 CWD, DAG.getConstant(0x400, MVT::i16)),
6522 DAG.getConstant(9, MVT::i8));
6523
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 DAG.getNode(ISD::AND, dl, MVT::i16,
6526 DAG.getNode(ISD::ADD, dl, MVT::i16,
6527 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006528 DAG.getConstant(1, MVT::i16)),
6529 DAG.getConstant(3, MVT::i16));
6530
6531
Duncan Sands83ec4b62008-06-06 12:08:01 +00006532 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006533 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006534}
6535
Dan Gohman475871a2008-07-27 21:46:04 +00006536SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006537 MVT VT = Op.getValueType();
6538 MVT OpVT = VT;
6539 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006540 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006541
6542 Op = Op.getOperand(0);
6543 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006544 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006545 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006547 }
Evan Cheng18efe262007-12-14 02:13:44 +00006548
Evan Cheng152804e2007-12-14 08:30:15 +00006549 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6550 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006552
6553 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006554 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006555 Ops.push_back(Op);
6556 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6557 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6558 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006559 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006560
6561 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006563
Evan Cheng18efe262007-12-14 02:13:44 +00006564 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006566 return Op;
6567}
6568
Dan Gohman475871a2008-07-27 21:46:04 +00006569SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006570 MVT VT = Op.getValueType();
6571 MVT OpVT = VT;
6572 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006573 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006574
6575 Op = Op.getOperand(0);
6576 if (VT == MVT::i8) {
6577 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006578 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006579 }
Evan Cheng152804e2007-12-14 08:30:15 +00006580
6581 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6582 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006583 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006584
6585 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006587 Ops.push_back(Op);
6588 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6589 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6590 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006591 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006592
Evan Cheng18efe262007-12-14 02:13:44 +00006593 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006594 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006595 return Op;
6596}
6597
Mon P Wangaf9b9522008-12-18 21:42:19 +00006598SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6599 MVT VT = Op.getValueType();
6600 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006601 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006602
Mon P Wangaf9b9522008-12-18 21:42:19 +00006603 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6604 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6605 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6606 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6607 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6608 //
6609 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6610 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6611 // return AloBlo + AloBhi + AhiBlo;
6612
6613 SDValue A = Op.getOperand(0);
6614 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006615
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6618 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006620 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6621 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006623 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6624 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006626 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6627 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006628 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006629 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6630 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006632 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6633 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006635 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6636 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6638 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006639 return Res;
6640}
6641
6642
Bill Wendling74c37652008-12-09 22:08:41 +00006643SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6644 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6645 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006646 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6647 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006648 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006649 SDValue LHS = N->getOperand(0);
6650 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006651 unsigned BaseOp = 0;
6652 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006653 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006654
6655 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006656 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006657 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006658 // A subtract of one will be selected as a INC. Note that INC doesn't
6659 // set CF, so we can't do this for UADDO.
6660 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6661 if (C->getAPIntValue() == 1) {
6662 BaseOp = X86ISD::INC;
6663 Cond = X86::COND_O;
6664 break;
6665 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006666 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006667 Cond = X86::COND_O;
6668 break;
6669 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006670 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006671 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006672 break;
6673 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006674 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6675 // set CF, so we can't do this for USUBO.
6676 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6677 if (C->getAPIntValue() == 1) {
6678 BaseOp = X86ISD::DEC;
6679 Cond = X86::COND_O;
6680 break;
6681 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006682 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006683 Cond = X86::COND_O;
6684 break;
6685 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006686 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006687 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006688 break;
6689 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006690 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006691 Cond = X86::COND_O;
6692 break;
6693 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006694 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006695 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006696 break;
6697 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006698
Bill Wendling61edeb52008-12-02 01:06:39 +00006699 // Also sets EFLAGS.
6700 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006702
Bill Wendling61edeb52008-12-02 01:06:39 +00006703 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006704 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006705 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006706
Bill Wendling61edeb52008-12-02 01:06:39 +00006707 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6708 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006709}
6710
Dan Gohman475871a2008-07-27 21:46:04 +00006711SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006712 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006713 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006714 unsigned Reg = 0;
6715 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 switch(T.getSimpleVT()) {
6717 default:
6718 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006719 case MVT::i8: Reg = X86::AL; size = 1; break;
6720 case MVT::i16: Reg = X86::AX; size = 2; break;
6721 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006722 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006723 assert(Subtarget->is64Bit() && "Node not type legal!");
6724 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006725 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006726 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006728 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006729 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006730 Op.getOperand(1),
6731 Op.getOperand(3),
6732 DAG.getTargetConstant(size, MVT::i8),
6733 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006734 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006735 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006736 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006737 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006738 return cpOut;
6739}
6740
Duncan Sands1607f052008-12-01 11:39:25 +00006741SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006742 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006743 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006744 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006745 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006746 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006747 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006748 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6749 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006750 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006751 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006752 DAG.getConstant(32, MVT::i8));
6753 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006755 rdx.getValue(1)
6756 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006758}
6759
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006760SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6761 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006763 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006764 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006765 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006767 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006768 Node->getOperand(0),
6769 Node->getOperand(1), negOp,
6770 cast<AtomicSDNode>(Node)->getSrcValue(),
6771 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006772}
6773
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774/// LowerOperation - Provide custom lowering hooks for some operations.
6775///
Dan Gohman475871a2008-07-27 21:46:04 +00006776SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006778 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006779 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6780 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006781 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6782 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6783 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6784 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6785 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6786 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6787 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006788 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006789 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 case ISD::SHL_PARTS:
6791 case ISD::SRA_PARTS:
6792 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6793 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006794 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006796 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 case ISD::FABS: return LowerFABS(Op, DAG);
6798 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006799 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006800 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006801 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006802 case ISD::SELECT: return LowerSELECT(Op, DAG);
6803 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006805 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006807 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006809 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006810 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006812 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6813 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006814 case ISD::FRAME_TO_ARGS_OFFSET:
6815 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006816 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006817 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006818 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006819 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006820 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6821 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006822 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006823 case ISD::SADDO:
6824 case ISD::UADDO:
6825 case ISD::SSUBO:
6826 case ISD::USUBO:
6827 case ISD::SMULO:
6828 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006829 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006831}
6832
Duncan Sands1607f052008-12-01 11:39:25 +00006833void X86TargetLowering::
6834ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6835 SelectionDAG &DAG, unsigned NewOp) {
6836 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006838 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6839
6840 SDValue Chain = Node->getOperand(0);
6841 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006842 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006843 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006845 Node->getOperand(2), DAG.getIntPtrConstant(1));
6846 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6847 // have a MemOperand. Pass the info through as a normal operand.
6848 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6849 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6850 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006852 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006853 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006854 Results.push_back(Result.getValue(2));
6855}
6856
Duncan Sands126d9072008-07-04 11:47:58 +00006857/// ReplaceNodeResults - Replace a node with an illegal result type
6858/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006859void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6860 SmallVectorImpl<SDValue>&Results,
6861 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006862 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006863 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006864 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006865 assert(false && "Do not know how to custom type legalize this operation!");
6866 return;
6867 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006868 std::pair<SDValue,SDValue> Vals =
6869 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006870 SDValue FIST = Vals.first, StackSlot = Vals.second;
6871 if (FIST.getNode() != 0) {
6872 MVT VT = N->getValueType(0);
6873 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006875 }
6876 return;
6877 }
6878 case ISD::READCYCLECOUNTER: {
6879 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6880 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006882 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006883 rd.getValue(1));
6884 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006885 eax.getValue(2));
6886 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6887 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006889 Results.push_back(edx.getValue(1));
6890 return;
6891 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006892 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006893 MVT T = N->getValueType(0);
6894 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6895 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006897 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006898 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006899 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006900 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6901 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006902 cpInL.getValue(1));
6903 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006905 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006907 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006908 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006909 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006910 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006911 swapInL.getValue(1));
6912 SDValue Ops[] = { swapInH.getValue(0),
6913 N->getOperand(1),
6914 swapInH.getValue(1) };
6915 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006917 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6918 MVT::i32, Result.getValue(1));
6919 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6920 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006921 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006923 Results.push_back(cpOutH.getValue(1));
6924 return;
6925 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006926 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006929 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006932 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006935 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6937 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006938 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006939 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6940 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006941 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006942 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6943 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006944 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006945 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6946 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006947 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948}
6949
Evan Cheng72261582005-12-20 06:22:03 +00006950const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6951 switch (Opcode) {
6952 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006953 case X86ISD::BSF: return "X86ISD::BSF";
6954 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006955 case X86ISD::SHLD: return "X86ISD::SHLD";
6956 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006957 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006958 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006959 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006960 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006961 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006962 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006963 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6964 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6965 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006966 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006967 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006968 case X86ISD::CALL: return "X86ISD::CALL";
6969 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6970 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006971 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006972 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006973 case X86ISD::COMI: return "X86ISD::COMI";
6974 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006975 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006976 case X86ISD::CMOV: return "X86ISD::CMOV";
6977 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006978 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006979 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6980 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006981 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006982 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006983 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006984 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006985 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006986 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6987 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006988 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006989 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006990 case X86ISD::FMAX: return "X86ISD::FMAX";
6991 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006992 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6993 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006994 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006995 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006996 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006997 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006998 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006999 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7000 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007001 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7002 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7003 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7004 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7005 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7006 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007007 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7008 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007009 case X86ISD::VSHL: return "X86ISD::VSHL";
7010 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007011 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7012 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7013 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7014 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7015 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7016 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7017 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7018 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7019 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7020 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007021 case X86ISD::ADD: return "X86ISD::ADD";
7022 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007023 case X86ISD::SMUL: return "X86ISD::SMUL";
7024 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007025 case X86ISD::INC: return "X86ISD::INC";
7026 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007027 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007028 }
7029}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007030
Chris Lattnerc9addb72007-03-30 23:15:24 +00007031// isLegalAddressingMode - Return true if the addressing mode represented
7032// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007033bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007034 const Type *Ty) const {
7035 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007036
Chris Lattnerc9addb72007-03-30 23:15:24 +00007037 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7038 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007040
Chris Lattnerc9addb72007-03-30 23:15:24 +00007041 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007042 unsigned GVFlags =
7043 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7044
7045 // If a reference to this global requires an extra load, we can't fold it.
7046 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007047 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007048
7049 // If BaseGV requires a register for the PIC base, we cannot also have a
7050 // BaseReg specified.
7051 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007052 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007053
7054 // X86-64 only supports addr of globals in small code model.
7055 if (Subtarget->is64Bit()) {
7056 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7057 return false;
7058 // If lower 4G is not available, then we must use rip-relative addressing.
7059 if (AM.BaseOffs || AM.Scale > 1)
7060 return false;
7061 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Chris Lattnerc9addb72007-03-30 23:15:24 +00007064 switch (AM.Scale) {
7065 case 0:
7066 case 1:
7067 case 2:
7068 case 4:
7069 case 8:
7070 // These scales always work.
7071 break;
7072 case 3:
7073 case 5:
7074 case 9:
7075 // These scales are formed with basereg+scalereg. Only accept if there is
7076 // no basereg yet.
7077 if (AM.HasBaseReg)
7078 return false;
7079 break;
7080 default: // Other stuff never works.
7081 return false;
7082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007083
Chris Lattnerc9addb72007-03-30 23:15:24 +00007084 return true;
7085}
7086
7087
Evan Cheng2bd122c2007-10-26 01:56:11 +00007088bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7089 if (!Ty1->isInteger() || !Ty2->isInteger())
7090 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007091 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7092 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007093 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007094 return false;
7095 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007096}
7097
Duncan Sands83ec4b62008-06-06 12:08:01 +00007098bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7099 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007100 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007101 unsigned NumBits1 = VT1.getSizeInBits();
7102 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007103 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007104 return false;
7105 return Subtarget->is64Bit() || NumBits1 < 64;
7106}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007107
Dan Gohman97121ba2009-04-08 00:15:30 +00007108bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007109 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007110 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7111}
7112
7113bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007114 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007115 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7116}
7117
Evan Cheng8b944d32009-05-28 00:35:15 +00007118bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7119 // i16 instructions are longer (0x66 prefix) and potentially slower.
7120 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7121}
7122
Evan Cheng60c07e12006-07-05 22:17:51 +00007123/// isShuffleMaskLegal - Targets can use this to indicate that they only
7124/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7125/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7126/// are assumed to be legal.
7127bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007128X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7129 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007130 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007131 if (VT.getSizeInBits() == 64)
7132 return false;
7133
7134 // FIXME: pshufb, blends, palignr, shifts.
7135 return (VT.getVectorNumElements() == 2 ||
7136 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7137 isMOVLMask(M, VT) ||
7138 isSHUFPMask(M, VT) ||
7139 isPSHUFDMask(M, VT) ||
7140 isPSHUFHWMask(M, VT) ||
7141 isPSHUFLWMask(M, VT) ||
7142 isUNPCKLMask(M, VT) ||
7143 isUNPCKHMask(M, VT) ||
7144 isUNPCKL_v_undef_Mask(M, VT) ||
7145 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007146}
7147
Dan Gohman7d8143f2008-04-09 20:09:42 +00007148bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007149X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007150 MVT VT) const {
7151 unsigned NumElts = VT.getVectorNumElements();
7152 // FIXME: This collection of masks seems suspect.
7153 if (NumElts == 2)
7154 return true;
7155 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7156 return (isMOVLMask(Mask, VT) ||
7157 isCommutedMOVLMask(Mask, VT, true) ||
7158 isSHUFPMask(Mask, VT) ||
7159 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007160 }
7161 return false;
7162}
7163
7164//===----------------------------------------------------------------------===//
7165// X86 Scheduler Hooks
7166//===----------------------------------------------------------------------===//
7167
Mon P Wang63307c32008-05-05 19:05:59 +00007168// private utility function
7169MachineBasicBlock *
7170X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7171 MachineBasicBlock *MBB,
7172 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007173 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007174 unsigned LoadOpc,
7175 unsigned CXchgOpc,
7176 unsigned copyOpc,
7177 unsigned notOpc,
7178 unsigned EAXreg,
7179 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007180 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007181 // For the atomic bitwise operator, we generate
7182 // thisMBB:
7183 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007184 // ld t1 = [bitinstr.addr]
7185 // op t2 = t1, [bitinstr.val]
7186 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007187 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7188 // bz newMBB
7189 // fallthrough -->nextMBB
7190 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7191 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007192 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007193 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007194
Mon P Wang63307c32008-05-05 19:05:59 +00007195 /// First build the CFG
7196 MachineFunction *F = MBB->getParent();
7197 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007198 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7199 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7200 F->insert(MBBIter, newMBB);
7201 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007202
Mon P Wang63307c32008-05-05 19:05:59 +00007203 // Move all successors to thisMBB to nextMBB
7204 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007205
Mon P Wang63307c32008-05-05 19:05:59 +00007206 // Update thisMBB to fall through to newMBB
7207 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007208
Mon P Wang63307c32008-05-05 19:05:59 +00007209 // newMBB jumps to itself and fall through to nextMBB
7210 newMBB->addSuccessor(nextMBB);
7211 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007212
Mon P Wang63307c32008-05-05 19:05:59 +00007213 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007214 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007215 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007216 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007217 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007218 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007219 int numArgs = bInstr->getNumOperands() - 1;
7220 for (int i=0; i < numArgs; ++i)
7221 argOpers[i] = &bInstr->getOperand(i+1);
7222
7223 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007224 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7225 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Dale Johannesen140be2d2008-08-19 18:47:28 +00007227 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007228 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007229 for (int i=0; i <= lastAddrIndx; ++i)
7230 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007231
Dale Johannesen140be2d2008-08-19 18:47:28 +00007232 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007233 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007236 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007237 tt = t1;
7238
Dale Johannesen140be2d2008-08-19 18:47:28 +00007239 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007240 assert((argOpers[valArgIndx]->isReg() ||
7241 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007242 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007243 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007244 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007245 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007246 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007247 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007248 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007249
Dale Johannesene4d209d2009-02-03 20:21:25 +00007250 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007251 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007252
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007254 for (int i=0; i <= lastAddrIndx; ++i)
7255 (*MIB).addOperand(*argOpers[i]);
7256 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007257 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7258 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7259
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007261 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007262
Mon P Wang63307c32008-05-05 19:05:59 +00007263 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007265
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007266 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007267 return nextMBB;
7268}
7269
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007270// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007271MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007272X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7273 MachineBasicBlock *MBB,
7274 unsigned regOpcL,
7275 unsigned regOpcH,
7276 unsigned immOpcL,
7277 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007278 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007279 // For the atomic bitwise operator, we generate
7280 // thisMBB (instructions are in pairs, except cmpxchg8b)
7281 // ld t1,t2 = [bitinstr.addr]
7282 // newMBB:
7283 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7284 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007285 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007286 // mov ECX, EBX <- t5, t6
7287 // mov EAX, EDX <- t1, t2
7288 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7289 // mov t3, t4 <- EAX, EDX
7290 // bz newMBB
7291 // result in out1, out2
7292 // fallthrough -->nextMBB
7293
7294 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7295 const unsigned LoadOpc = X86::MOV32rm;
7296 const unsigned copyOpc = X86::MOV32rr;
7297 const unsigned NotOpc = X86::NOT32r;
7298 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7299 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7300 MachineFunction::iterator MBBIter = MBB;
7301 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007302
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007303 /// First build the CFG
7304 MachineFunction *F = MBB->getParent();
7305 MachineBasicBlock *thisMBB = MBB;
7306 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7307 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7308 F->insert(MBBIter, newMBB);
7309 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007311 // Move all successors to thisMBB to nextMBB
7312 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007313
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007314 // Update thisMBB to fall through to newMBB
7315 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007316
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007317 // newMBB jumps to itself and fall through to nextMBB
7318 newMBB->addSuccessor(nextMBB);
7319 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007320
Dale Johannesene4d209d2009-02-03 20:21:25 +00007321 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007322 // Insert instructions into newMBB based on incoming instruction
7323 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007324 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007325 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007326 MachineOperand& dest1Oper = bInstr->getOperand(0);
7327 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007328 MachineOperand* argOpers[2 + X86AddrNumOperands];
7329 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007330 argOpers[i] = &bInstr->getOperand(i+2);
7331
7332 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007333 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007334
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007335 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 for (int i=0; i <= lastAddrIndx; ++i)
7338 (*MIB).addOperand(*argOpers[i]);
7339 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007340 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007341 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007342 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007343 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007344 MachineOperand newOp3 = *(argOpers[3]);
7345 if (newOp3.isImm())
7346 newOp3.setImm(newOp3.getImm()+4);
7347 else
7348 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007349 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007350 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007351
7352 // t3/4 are defined later, at the bottom of the loop
7353 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7354 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007355 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007356 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007357 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007358 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7359
7360 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7361 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007362 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7364 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007365 } else {
7366 tt1 = t1;
7367 tt2 = t2;
7368 }
7369
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007370 int valArgIndx = lastAddrIndx + 1;
7371 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007372 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 "invalid operand");
7374 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7375 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007376 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007380 if (regOpcL != X86::MOV32rr)
7381 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007382 (*MIB).addOperand(*argOpers[valArgIndx]);
7383 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007384 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007385 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007386 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007387 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007388 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007389 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007390 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007391 if (regOpcH != X86::MOV32rr)
7392 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007393 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007398 MIB.addReg(t2);
7399
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406 for (int i=0; i <= lastAddrIndx; ++i)
7407 (*MIB).addOperand(*argOpers[i]);
7408
7409 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7410 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7411
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007415 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007416
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007417 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419
7420 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7421 return nextMBB;
7422}
7423
7424// private utility function
7425MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007426X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7427 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007428 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007429 // For the atomic min/max operator, we generate
7430 // thisMBB:
7431 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007432 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007433 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007434 // cmp t1, t2
7435 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007436 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007437 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7438 // bz newMBB
7439 // fallthrough -->nextMBB
7440 //
7441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7442 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007443 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007444 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007445
Mon P Wang63307c32008-05-05 19:05:59 +00007446 /// First build the CFG
7447 MachineFunction *F = MBB->getParent();
7448 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007449 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7450 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7451 F->insert(MBBIter, newMBB);
7452 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007453
Mon P Wang63307c32008-05-05 19:05:59 +00007454 // Move all successors to thisMBB to nextMBB
7455 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Mon P Wang63307c32008-05-05 19:05:59 +00007457 // Update thisMBB to fall through to newMBB
7458 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Mon P Wang63307c32008-05-05 19:05:59 +00007460 // newMBB jumps to newMBB and fall through to nextMBB
7461 newMBB->addSuccessor(nextMBB);
7462 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007465 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007466 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007467 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007468 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007469 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007470 int numArgs = mInstr->getNumOperands() - 1;
7471 for (int i=0; i < numArgs; ++i)
7472 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007473
Mon P Wang63307c32008-05-05 19:05:59 +00007474 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007475 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7476 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Mon P Wangab3e7472008-05-05 22:56:23 +00007478 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007480 for (int i=0; i <= lastAddrIndx; ++i)
7481 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007482
Mon P Wang63307c32008-05-05 19:05:59 +00007483 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007484 assert((argOpers[valArgIndx]->isReg() ||
7485 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007486 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007487
7488 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007489 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007491 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007493 (*MIB).addOperand(*argOpers[valArgIndx]);
7494
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007496 MIB.addReg(t1);
7497
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007499 MIB.addReg(t1);
7500 MIB.addReg(t2);
7501
7502 // Generate movc
7503 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007505 MIB.addReg(t2);
7506 MIB.addReg(t1);
7507
7508 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007509 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007510 for (int i=0; i <= lastAddrIndx; ++i)
7511 (*MIB).addOperand(*argOpers[i]);
7512 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007513 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7514 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007517 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Mon P Wang63307c32008-05-05 19:05:59 +00007519 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007521
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007522 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007523 return nextMBB;
7524}
7525
7526
Evan Cheng60c07e12006-07-05 22:17:51 +00007527MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007528X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007529 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007531 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007532 switch (MI->getOpcode()) {
7533 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007534 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007535 case X86::CMOV_FR32:
7536 case X86::CMOV_FR64:
7537 case X86::CMOV_V4F32:
7538 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007539 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007540 // To "insert" a SELECT_CC instruction, we actually have to insert the
7541 // diamond control-flow pattern. The incoming instruction knows the
7542 // destination vreg to set, the condition code register to branch on, the
7543 // true/false values to select between, and a branch opcode to use.
7544 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007545 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007546 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007547
Evan Cheng60c07e12006-07-05 22:17:51 +00007548 // thisMBB:
7549 // ...
7550 // TrueVal = ...
7551 // cmpTY ccX, r1, r2
7552 // bCC copy1MBB
7553 // fallthrough --> copy0MBB
7554 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007555 MachineFunction *F = BB->getParent();
7556 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7557 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007558 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007559 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007561 F->insert(It, copy0MBB);
7562 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007563 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007564 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007565 sinkMBB->transferSuccessors(BB);
7566
7567 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007568 BB->addSuccessor(copy0MBB);
7569 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007570
Evan Cheng60c07e12006-07-05 22:17:51 +00007571 // copy0MBB:
7572 // %FalseValue = ...
7573 // # fallthrough to sinkMBB
7574 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007575
Evan Cheng60c07e12006-07-05 22:17:51 +00007576 // Update machine-CFG edges
7577 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007578
Evan Cheng60c07e12006-07-05 22:17:51 +00007579 // sinkMBB:
7580 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7581 // ...
7582 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007584 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7585 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7586
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007587 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007588 return BB;
7589 }
7590
Dale Johannesen849f2142007-07-03 00:53:03 +00007591 case X86::FP32_TO_INT16_IN_MEM:
7592 case X86::FP32_TO_INT32_IN_MEM:
7593 case X86::FP32_TO_INT64_IN_MEM:
7594 case X86::FP64_TO_INT16_IN_MEM:
7595 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007596 case X86::FP64_TO_INT64_IN_MEM:
7597 case X86::FP80_TO_INT16_IN_MEM:
7598 case X86::FP80_TO_INT32_IN_MEM:
7599 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007600 // Change the floating point control register to use "round towards zero"
7601 // mode when truncating to an integer value.
7602 MachineFunction *F = BB->getParent();
7603 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007604 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007605
7606 // Load the old value of the high byte of the control word...
7607 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007608 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007609 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007611
7612 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007614 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007615
7616 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007618
7619 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007621 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007622
7623 // Get the X86 opcode to use.
7624 unsigned Opc;
7625 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007626 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007627 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7628 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7629 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7630 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7631 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7632 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007633 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7634 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7635 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007636 }
7637
7638 X86AddressMode AM;
7639 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007640 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007641 AM.BaseType = X86AddressMode::RegBase;
7642 AM.Base.Reg = Op.getReg();
7643 } else {
7644 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007645 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007646 }
7647 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007648 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007649 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007650 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007651 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007652 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007653 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007654 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007655 AM.GV = Op.getGlobal();
7656 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007657 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007658 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007659 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007660 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007661
7662 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007663 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007664
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007665 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007666 return BB;
7667 }
Mon P Wang63307c32008-05-05 19:05:59 +00007668 case X86::ATOMAND32:
7669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007670 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007671 X86::LCMPXCHG32, X86::MOV32rr,
7672 X86::NOT32r, X86::EAX,
7673 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007674 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7676 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007677 X86::LCMPXCHG32, X86::MOV32rr,
7678 X86::NOT32r, X86::EAX,
7679 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007680 case X86::ATOMXOR32:
7681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007682 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007683 X86::LCMPXCHG32, X86::MOV32rr,
7684 X86::NOT32r, X86::EAX,
7685 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007686 case X86::ATOMNAND32:
7687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007688 X86::AND32ri, X86::MOV32rm,
7689 X86::LCMPXCHG32, X86::MOV32rr,
7690 X86::NOT32r, X86::EAX,
7691 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007692 case X86::ATOMMIN32:
7693 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7694 case X86::ATOMMAX32:
7695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7696 case X86::ATOMUMIN32:
7697 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7698 case X86::ATOMUMAX32:
7699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007700
7701 case X86::ATOMAND16:
7702 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7703 X86::AND16ri, X86::MOV16rm,
7704 X86::LCMPXCHG16, X86::MOV16rr,
7705 X86::NOT16r, X86::AX,
7706 X86::GR16RegisterClass);
7707 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007709 X86::OR16ri, X86::MOV16rm,
7710 X86::LCMPXCHG16, X86::MOV16rr,
7711 X86::NOT16r, X86::AX,
7712 X86::GR16RegisterClass);
7713 case X86::ATOMXOR16:
7714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7715 X86::XOR16ri, X86::MOV16rm,
7716 X86::LCMPXCHG16, X86::MOV16rr,
7717 X86::NOT16r, X86::AX,
7718 X86::GR16RegisterClass);
7719 case X86::ATOMNAND16:
7720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7721 X86::AND16ri, X86::MOV16rm,
7722 X86::LCMPXCHG16, X86::MOV16rr,
7723 X86::NOT16r, X86::AX,
7724 X86::GR16RegisterClass, true);
7725 case X86::ATOMMIN16:
7726 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7727 case X86::ATOMMAX16:
7728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7729 case X86::ATOMUMIN16:
7730 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7731 case X86::ATOMUMAX16:
7732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7733
7734 case X86::ATOMAND8:
7735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7736 X86::AND8ri, X86::MOV8rm,
7737 X86::LCMPXCHG8, X86::MOV8rr,
7738 X86::NOT8r, X86::AL,
7739 X86::GR8RegisterClass);
7740 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007742 X86::OR8ri, X86::MOV8rm,
7743 X86::LCMPXCHG8, X86::MOV8rr,
7744 X86::NOT8r, X86::AL,
7745 X86::GR8RegisterClass);
7746 case X86::ATOMXOR8:
7747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7748 X86::XOR8ri, X86::MOV8rm,
7749 X86::LCMPXCHG8, X86::MOV8rr,
7750 X86::NOT8r, X86::AL,
7751 X86::GR8RegisterClass);
7752 case X86::ATOMNAND8:
7753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7754 X86::AND8ri, X86::MOV8rm,
7755 X86::LCMPXCHG8, X86::MOV8rr,
7756 X86::NOT8r, X86::AL,
7757 X86::GR8RegisterClass, true);
7758 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007759 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007760 case X86::ATOMAND64:
7761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007762 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007763 X86::LCMPXCHG64, X86::MOV64rr,
7764 X86::NOT64r, X86::RAX,
7765 X86::GR64RegisterClass);
7766 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7768 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007769 X86::LCMPXCHG64, X86::MOV64rr,
7770 X86::NOT64r, X86::RAX,
7771 X86::GR64RegisterClass);
7772 case X86::ATOMXOR64:
7773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007774 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007775 X86::LCMPXCHG64, X86::MOV64rr,
7776 X86::NOT64r, X86::RAX,
7777 X86::GR64RegisterClass);
7778 case X86::ATOMNAND64:
7779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7780 X86::AND64ri32, X86::MOV64rm,
7781 X86::LCMPXCHG64, X86::MOV64rr,
7782 X86::NOT64r, X86::RAX,
7783 X86::GR64RegisterClass, true);
7784 case X86::ATOMMIN64:
7785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7786 case X86::ATOMMAX64:
7787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7788 case X86::ATOMUMIN64:
7789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7790 case X86::ATOMUMAX64:
7791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007792
7793 // This group does 64-bit operations on a 32-bit host.
7794 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007795 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007796 X86::AND32rr, X86::AND32rr,
7797 X86::AND32ri, X86::AND32ri,
7798 false);
7799 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007800 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007801 X86::OR32rr, X86::OR32rr,
7802 X86::OR32ri, X86::OR32ri,
7803 false);
7804 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007805 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007806 X86::XOR32rr, X86::XOR32rr,
7807 X86::XOR32ri, X86::XOR32ri,
7808 false);
7809 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007810 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007811 X86::AND32rr, X86::AND32rr,
7812 X86::AND32ri, X86::AND32ri,
7813 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007814 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007815 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816 X86::ADD32rr, X86::ADC32rr,
7817 X86::ADD32ri, X86::ADC32ri,
7818 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007819 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007820 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 X86::SUB32rr, X86::SBB32rr,
7822 X86::SUB32ri, X86::SBB32ri,
7823 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007824 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007825 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007826 X86::MOV32rr, X86::MOV32rr,
7827 X86::MOV32ri, X86::MOV32ri,
7828 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007829 }
7830}
7831
7832//===----------------------------------------------------------------------===//
7833// X86 Optimization Hooks
7834//===----------------------------------------------------------------------===//
7835
Dan Gohman475871a2008-07-27 21:46:04 +00007836void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007837 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007838 APInt &KnownZero,
7839 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007840 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007841 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007842 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007843 assert((Opc >= ISD::BUILTIN_OP_END ||
7844 Opc == ISD::INTRINSIC_WO_CHAIN ||
7845 Opc == ISD::INTRINSIC_W_CHAIN ||
7846 Opc == ISD::INTRINSIC_VOID) &&
7847 "Should use MaskedValueIsZero if you don't know whether Op"
7848 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007849
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007850 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007851 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007852 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007853 case X86ISD::ADD:
7854 case X86ISD::SUB:
7855 case X86ISD::SMUL:
7856 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007857 case X86ISD::INC:
7858 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007859 // These nodes' second result is a boolean.
7860 if (Op.getResNo() == 0)
7861 break;
7862 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007863 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007864 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7865 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007866 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007867 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007868}
Chris Lattner259e97c2006-01-31 19:43:35 +00007869
Evan Cheng206ee9d2006-07-07 08:33:52 +00007870/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007871/// node is a GlobalAddress + offset.
7872bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7873 GlobalValue* &GA, int64_t &Offset) const{
7874 if (N->getOpcode() == X86ISD::Wrapper) {
7875 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007876 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007877 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007878 return true;
7879 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007880 }
Evan Chengad4196b2008-05-12 19:56:52 +00007881 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007882}
7883
Evan Chengad4196b2008-05-12 19:56:52 +00007884static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7885 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007886 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007887 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007888 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007889 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007890 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007891 return false;
7892}
7893
Nate Begeman9008ca62009-04-27 18:41:29 +00007894static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007895 MVT EVT, LoadSDNode *&LDBase,
7896 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007897 SelectionDAG &DAG, MachineFrameInfo *MFI,
7898 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007899 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007900 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007901 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007902 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007903 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007904 return false;
7905 continue;
7906 }
7907
Dan Gohman475871a2008-07-27 21:46:04 +00007908 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007909 if (!Elt.getNode() ||
7910 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007911 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007912 if (!LDBase) {
7913 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007914 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007915 LDBase = cast<LoadSDNode>(Elt.getNode());
7916 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007917 continue;
7918 }
7919 if (Elt.getOpcode() == ISD::UNDEF)
7920 continue;
7921
Nate Begemanabc01992009-06-05 21:37:30 +00007922 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007923 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007924 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007925 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007926 }
7927 return true;
7928}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007929
7930/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7931/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7932/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007933/// order. In the case of v2i64, it will see if it can rewrite the
7934/// shuffle to be an appropriate build vector so it can take advantage of
7935// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007936static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007937 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007938 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007939 MVT VT = N->getValueType(0);
7940 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007941 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7942 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007943
Eli Friedman7a5e5552009-06-07 06:52:44 +00007944 if (VT.getSizeInBits() != 128)
7945 return SDValue();
7946
Mon P Wang1e955802009-04-03 02:43:30 +00007947 // Try to combine a vector_shuffle into a 128-bit load.
7948 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007949 LoadSDNode *LD = NULL;
7950 unsigned LastLoadedElt;
7951 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7952 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007953 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007954
Eli Friedman7a5e5552009-06-07 06:52:44 +00007955 if (LastLoadedElt == NumElems - 1) {
7956 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7957 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7958 LD->getSrcValue(), LD->getSrcValueOffset(),
7959 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007961 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007962 LD->isVolatile(), LD->getAlignment());
7963 } else if (NumElems == 4 && LastLoadedElt == 1) {
7964 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007965 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7966 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007967 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7968 }
7969 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007970}
Evan Chengd880b972008-05-09 21:53:03 +00007971
Chris Lattner83e6c992006-10-04 06:57:07 +00007972/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007973static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007974 const X86Subtarget *Subtarget) {
7975 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007976 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007977 // Get the LHS/RHS of the select.
7978 SDValue LHS = N->getOperand(1);
7979 SDValue RHS = N->getOperand(2);
7980
Chris Lattner83e6c992006-10-04 06:57:07 +00007981 // If we have SSE[12] support, try to form min/max nodes.
7982 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007983 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7984 Cond.getOpcode() == ISD::SETCC) {
7985 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007986
Chris Lattner47b4ce82009-03-11 05:48:52 +00007987 unsigned Opcode = 0;
7988 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7989 switch (CC) {
7990 default: break;
7991 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7992 case ISD::SETULE:
7993 case ISD::SETLE:
7994 if (!UnsafeFPMath) break;
7995 // FALL THROUGH.
7996 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7997 case ISD::SETLT:
7998 Opcode = X86ISD::FMIN;
7999 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008000
Chris Lattner47b4ce82009-03-11 05:48:52 +00008001 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8002 case ISD::SETUGT:
8003 case ISD::SETGT:
8004 if (!UnsafeFPMath) break;
8005 // FALL THROUGH.
8006 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8007 case ISD::SETGE:
8008 Opcode = X86ISD::FMAX;
8009 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008010 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008011 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8012 switch (CC) {
8013 default: break;
8014 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8015 case ISD::SETUGT:
8016 case ISD::SETGT:
8017 if (!UnsafeFPMath) break;
8018 // FALL THROUGH.
8019 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8020 case ISD::SETGE:
8021 Opcode = X86ISD::FMIN;
8022 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008023
Chris Lattner47b4ce82009-03-11 05:48:52 +00008024 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8025 case ISD::SETULE:
8026 case ISD::SETLE:
8027 if (!UnsafeFPMath) break;
8028 // FALL THROUGH.
8029 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8030 case ISD::SETLT:
8031 Opcode = X86ISD::FMAX;
8032 break;
8033 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008034 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008035
Chris Lattner47b4ce82009-03-11 05:48:52 +00008036 if (Opcode)
8037 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008038 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008039
Chris Lattnerd1980a52009-03-12 06:52:53 +00008040 // If this is a select between two integer constants, try to do some
8041 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008042 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8043 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008044 // Don't do this for crazy integer types.
8045 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8046 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008047 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008048 bool NeedsCondInvert = false;
8049
Chris Lattnercee56e72009-03-13 05:53:31 +00008050 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008051 // Efficiently invertible.
8052 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8053 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8054 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8055 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008056 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008057 }
8058
8059 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008060 if (FalseC->getAPIntValue() == 0 &&
8061 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008062 if (NeedsCondInvert) // Invert the condition if needed.
8063 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8064 DAG.getConstant(1, Cond.getValueType()));
8065
8066 // Zero extend the condition if needed.
8067 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8068
Chris Lattnercee56e72009-03-13 05:53:31 +00008069 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008070 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8071 DAG.getConstant(ShAmt, MVT::i8));
8072 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008073
8074 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008075 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008076 if (NeedsCondInvert) // Invert the condition if needed.
8077 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8078 DAG.getConstant(1, Cond.getValueType()));
8079
8080 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008081 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8082 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008083 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008084 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008085 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008086
8087 // Optimize cases that will turn into an LEA instruction. This requires
8088 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8089 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8090 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8091 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8092
8093 bool isFastMultiplier = false;
8094 if (Diff < 10) {
8095 switch ((unsigned char)Diff) {
8096 default: break;
8097 case 1: // result = add base, cond
8098 case 2: // result = lea base( , cond*2)
8099 case 3: // result = lea base(cond, cond*2)
8100 case 4: // result = lea base( , cond*4)
8101 case 5: // result = lea base(cond, cond*4)
8102 case 8: // result = lea base( , cond*8)
8103 case 9: // result = lea base(cond, cond*8)
8104 isFastMultiplier = true;
8105 break;
8106 }
8107 }
8108
8109 if (isFastMultiplier) {
8110 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8111 if (NeedsCondInvert) // Invert the condition if needed.
8112 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8113 DAG.getConstant(1, Cond.getValueType()));
8114
8115 // Zero extend the condition if needed.
8116 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8117 Cond);
8118 // Scale the condition by the difference.
8119 if (Diff != 1)
8120 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8121 DAG.getConstant(Diff, Cond.getValueType()));
8122
8123 // Add the base if non-zero.
8124 if (FalseC->getAPIntValue() != 0)
8125 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8126 SDValue(FalseC, 0));
8127 return Cond;
8128 }
8129 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008130 }
8131 }
8132
Dan Gohman475871a2008-07-27 21:46:04 +00008133 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008134}
8135
Chris Lattnerd1980a52009-03-12 06:52:53 +00008136/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8137static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8138 TargetLowering::DAGCombinerInfo &DCI) {
8139 DebugLoc DL = N->getDebugLoc();
8140
8141 // If the flag operand isn't dead, don't touch this CMOV.
8142 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8143 return SDValue();
8144
8145 // If this is a select between two integer constants, try to do some
8146 // optimizations. Note that the operands are ordered the opposite of SELECT
8147 // operands.
8148 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8149 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8150 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8151 // larger than FalseC (the false value).
8152 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8153
8154 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8155 CC = X86::GetOppositeBranchCondition(CC);
8156 std::swap(TrueC, FalseC);
8157 }
8158
8159 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008160 // This is efficient for any integer data type (including i8/i16) and
8161 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008162 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8163 SDValue Cond = N->getOperand(3);
8164 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8165 DAG.getConstant(CC, MVT::i8), Cond);
8166
8167 // Zero extend the condition if needed.
8168 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8169
8170 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8171 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8172 DAG.getConstant(ShAmt, MVT::i8));
8173 if (N->getNumValues() == 2) // Dead flag value?
8174 return DCI.CombineTo(N, Cond, SDValue());
8175 return Cond;
8176 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008177
8178 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8179 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008180 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8181 SDValue Cond = N->getOperand(3);
8182 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8183 DAG.getConstant(CC, MVT::i8), Cond);
8184
8185 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008186 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8187 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008188 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8189 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008190
Chris Lattner97a29a52009-03-13 05:22:11 +00008191 if (N->getNumValues() == 2) // Dead flag value?
8192 return DCI.CombineTo(N, Cond, SDValue());
8193 return Cond;
8194 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008195
8196 // Optimize cases that will turn into an LEA instruction. This requires
8197 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8198 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8199 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8200 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8201
8202 bool isFastMultiplier = false;
8203 if (Diff < 10) {
8204 switch ((unsigned char)Diff) {
8205 default: break;
8206 case 1: // result = add base, cond
8207 case 2: // result = lea base( , cond*2)
8208 case 3: // result = lea base(cond, cond*2)
8209 case 4: // result = lea base( , cond*4)
8210 case 5: // result = lea base(cond, cond*4)
8211 case 8: // result = lea base( , cond*8)
8212 case 9: // result = lea base(cond, cond*8)
8213 isFastMultiplier = true;
8214 break;
8215 }
8216 }
8217
8218 if (isFastMultiplier) {
8219 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8220 SDValue Cond = N->getOperand(3);
8221 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8222 DAG.getConstant(CC, MVT::i8), Cond);
8223 // Zero extend the condition if needed.
8224 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8225 Cond);
8226 // Scale the condition by the difference.
8227 if (Diff != 1)
8228 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8229 DAG.getConstant(Diff, Cond.getValueType()));
8230
8231 // Add the base if non-zero.
8232 if (FalseC->getAPIntValue() != 0)
8233 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8234 SDValue(FalseC, 0));
8235 if (N->getNumValues() == 2) // Dead flag value?
8236 return DCI.CombineTo(N, Cond, SDValue());
8237 return Cond;
8238 }
8239 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008240 }
8241 }
8242 return SDValue();
8243}
8244
8245
Evan Cheng0b0cd912009-03-28 05:57:29 +00008246/// PerformMulCombine - Optimize a single multiply with constant into two
8247/// in order to implement it with two cheaper instructions, e.g.
8248/// LEA + SHL, LEA + LEA.
8249static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8250 TargetLowering::DAGCombinerInfo &DCI) {
8251 if (DAG.getMachineFunction().
8252 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8253 return SDValue();
8254
8255 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8256 return SDValue();
8257
8258 MVT VT = N->getValueType(0);
8259 if (VT != MVT::i64)
8260 return SDValue();
8261
8262 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8263 if (!C)
8264 return SDValue();
8265 uint64_t MulAmt = C->getZExtValue();
8266 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8267 return SDValue();
8268
8269 uint64_t MulAmt1 = 0;
8270 uint64_t MulAmt2 = 0;
8271 if ((MulAmt % 9) == 0) {
8272 MulAmt1 = 9;
8273 MulAmt2 = MulAmt / 9;
8274 } else if ((MulAmt % 5) == 0) {
8275 MulAmt1 = 5;
8276 MulAmt2 = MulAmt / 5;
8277 } else if ((MulAmt % 3) == 0) {
8278 MulAmt1 = 3;
8279 MulAmt2 = MulAmt / 3;
8280 }
8281 if (MulAmt2 &&
8282 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8283 DebugLoc DL = N->getDebugLoc();
8284
8285 if (isPowerOf2_64(MulAmt2) &&
8286 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8287 // If second multiplifer is pow2, issue it first. We want the multiply by
8288 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8289 // is an add.
8290 std::swap(MulAmt1, MulAmt2);
8291
8292 SDValue NewMul;
8293 if (isPowerOf2_64(MulAmt1))
8294 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8295 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8296 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008297 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008298 DAG.getConstant(MulAmt1, VT));
8299
8300 if (isPowerOf2_64(MulAmt2))
8301 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8302 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8303 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008304 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008305 DAG.getConstant(MulAmt2, VT));
8306
8307 // Do not add new nodes to DAG combiner worklist.
8308 DCI.CombineTo(N, NewMul, false);
8309 }
8310 return SDValue();
8311}
8312
8313
Nate Begeman740ab032009-01-26 00:52:55 +00008314/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8315/// when possible.
8316static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8317 const X86Subtarget *Subtarget) {
8318 // On X86 with SSE2 support, we can transform this to a vector shift if
8319 // all elements are shifted by the same amount. We can't do this in legalize
8320 // because the a constant vector is typically transformed to a constant pool
8321 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008322 if (!Subtarget->hasSSE2())
8323 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008324
Nate Begeman740ab032009-01-26 00:52:55 +00008325 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008326 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8327 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008328
Mon P Wang3becd092009-01-28 08:12:05 +00008329 SDValue ShAmtOp = N->getOperand(1);
8330 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008331 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008332 SDValue BaseShAmt;
8333 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8334 unsigned NumElts = VT.getVectorNumElements();
8335 unsigned i = 0;
8336 for (; i != NumElts; ++i) {
8337 SDValue Arg = ShAmtOp.getOperand(i);
8338 if (Arg.getOpcode() == ISD::UNDEF) continue;
8339 BaseShAmt = Arg;
8340 break;
8341 }
8342 for (; i != NumElts; ++i) {
8343 SDValue Arg = ShAmtOp.getOperand(i);
8344 if (Arg.getOpcode() == ISD::UNDEF) continue;
8345 if (Arg != BaseShAmt) {
8346 return SDValue();
8347 }
8348 }
8349 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008350 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8351 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8352 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008353 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008354 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008355
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008356 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008357 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008358 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008359 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008360
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008361 // The shift amount is identical so we can do a vector shift.
8362 SDValue ValOp = N->getOperand(0);
8363 switch (N->getOpcode()) {
8364 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008365 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008366 break;
8367 case ISD::SHL:
8368 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008369 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008370 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8371 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008372 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008374 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8375 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008376 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008377 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008378 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8379 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008380 break;
8381 case ISD::SRA:
8382 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008384 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8385 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008386 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008387 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008388 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8389 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008390 break;
8391 case ISD::SRL:
8392 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008394 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8395 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008396 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008397 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008398 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8399 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008400 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008402 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8403 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008404 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008405 }
8406 return SDValue();
8407}
8408
Chris Lattner149a4e52008-02-22 02:09:43 +00008409/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008410static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008411 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008412 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8413 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008414 // A preferable solution to the general problem is to figure out the right
8415 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008416
8417 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008418 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008419 MVT VT = St->getValue().getValueType();
8420 if (VT.getSizeInBits() != 64)
8421 return SDValue();
8422
Devang Patel578efa92009-06-05 21:57:13 +00008423 const Function *F = DAG.getMachineFunction().getFunction();
8424 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8425 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8426 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008427 if ((VT.isVector() ||
8428 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008429 isa<LoadSDNode>(St->getValue()) &&
8430 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8431 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008432 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008433 LoadSDNode *Ld = 0;
8434 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008435 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008436 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008437 // Must be a store of a load. We currently handle two cases: the load
8438 // is a direct child, and it's under an intervening TokenFactor. It is
8439 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008440 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008441 Ld = cast<LoadSDNode>(St->getChain());
8442 else if (St->getValue().hasOneUse() &&
8443 ChainVal->getOpcode() == ISD::TokenFactor) {
8444 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008445 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008446 TokenFactorIndex = i;
8447 Ld = cast<LoadSDNode>(St->getValue());
8448 } else
8449 Ops.push_back(ChainVal->getOperand(i));
8450 }
8451 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008452
Evan Cheng536e6672009-03-12 05:59:15 +00008453 if (!Ld || !ISD::isNormalLoad(Ld))
8454 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008455
Evan Cheng536e6672009-03-12 05:59:15 +00008456 // If this is not the MMX case, i.e. we are just turning i64 load/store
8457 // into f64 load/store, avoid the transformation if there are multiple
8458 // uses of the loaded value.
8459 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8460 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008461
Evan Cheng536e6672009-03-12 05:59:15 +00008462 DebugLoc LdDL = Ld->getDebugLoc();
8463 DebugLoc StDL = N->getDebugLoc();
8464 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8465 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8466 // pair instead.
8467 if (Subtarget->is64Bit() || F64IsLegal) {
8468 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8469 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8470 Ld->getBasePtr(), Ld->getSrcValue(),
8471 Ld->getSrcValueOffset(), Ld->isVolatile(),
8472 Ld->getAlignment());
8473 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008474 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008475 Ops.push_back(NewChain);
8476 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008477 Ops.size());
8478 }
Evan Cheng536e6672009-03-12 05:59:15 +00008479 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008480 St->getSrcValue(), St->getSrcValueOffset(),
8481 St->isVolatile(), St->getAlignment());
8482 }
Evan Cheng536e6672009-03-12 05:59:15 +00008483
8484 // Otherwise, lower to two pairs of 32-bit loads / stores.
8485 SDValue LoAddr = Ld->getBasePtr();
8486 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8487 DAG.getConstant(4, MVT::i32));
8488
8489 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8490 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8491 Ld->isVolatile(), Ld->getAlignment());
8492 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8493 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8494 Ld->isVolatile(),
8495 MinAlign(Ld->getAlignment(), 4));
8496
8497 SDValue NewChain = LoLd.getValue(1);
8498 if (TokenFactorIndex != -1) {
8499 Ops.push_back(LoLd);
8500 Ops.push_back(HiLd);
8501 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8502 Ops.size());
8503 }
8504
8505 LoAddr = St->getBasePtr();
8506 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8507 DAG.getConstant(4, MVT::i32));
8508
8509 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8510 St->getSrcValue(), St->getSrcValueOffset(),
8511 St->isVolatile(), St->getAlignment());
8512 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8513 St->getSrcValue(),
8514 St->getSrcValueOffset() + 4,
8515 St->isVolatile(),
8516 MinAlign(St->getAlignment(), 4));
8517 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008518 }
Dan Gohman475871a2008-07-27 21:46:04 +00008519 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008520}
8521
Chris Lattner6cf73262008-01-25 06:14:17 +00008522/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8523/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008524static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008525 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8526 // F[X]OR(0.0, x) -> x
8527 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008528 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8529 if (C->getValueAPF().isPosZero())
8530 return N->getOperand(1);
8531 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8532 if (C->getValueAPF().isPosZero())
8533 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008534 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008535}
8536
8537/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008538static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008539 // FAND(0.0, x) -> 0.0
8540 // FAND(x, 0.0) -> 0.0
8541 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8542 if (C->getValueAPF().isPosZero())
8543 return N->getOperand(0);
8544 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8545 if (C->getValueAPF().isPosZero())
8546 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008547 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008548}
8549
Dan Gohmane5af2d32009-01-29 01:59:02 +00008550static SDValue PerformBTCombine(SDNode *N,
8551 SelectionDAG &DAG,
8552 TargetLowering::DAGCombinerInfo &DCI) {
8553 // BT ignores high bits in the bit index operand.
8554 SDValue Op1 = N->getOperand(1);
8555 if (Op1.hasOneUse()) {
8556 unsigned BitWidth = Op1.getValueSizeInBits();
8557 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8558 APInt KnownZero, KnownOne;
8559 TargetLowering::TargetLoweringOpt TLO(DAG);
8560 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8561 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8562 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8563 DCI.CommitTargetLoweringOpt(TLO);
8564 }
8565 return SDValue();
8566}
Chris Lattner83e6c992006-10-04 06:57:07 +00008567
Eli Friedman7a5e5552009-06-07 06:52:44 +00008568static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8569 SDValue Op = N->getOperand(0);
8570 if (Op.getOpcode() == ISD::BIT_CONVERT)
8571 Op = Op.getOperand(0);
8572 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8573 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8574 VT.getVectorElementType().getSizeInBits() ==
8575 OpVT.getVectorElementType().getSizeInBits()) {
8576 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8577 }
8578 return SDValue();
8579}
8580
Owen Anderson99177002009-06-29 18:04:45 +00008581// On X86 and X86-64, atomic operations are lowered to locked instructions.
8582// Locked instructions, in turn, have implicit fence semantics (all memory
8583// operations are flushed before issuing the locked instruction, and the
8584// are not buffered), so we can fold away the common pattern of
8585// fence-atomic-fence.
8586static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8587 SDValue atomic = N->getOperand(0);
8588 switch (atomic.getOpcode()) {
8589 case ISD::ATOMIC_CMP_SWAP:
8590 case ISD::ATOMIC_SWAP:
8591 case ISD::ATOMIC_LOAD_ADD:
8592 case ISD::ATOMIC_LOAD_SUB:
8593 case ISD::ATOMIC_LOAD_AND:
8594 case ISD::ATOMIC_LOAD_OR:
8595 case ISD::ATOMIC_LOAD_XOR:
8596 case ISD::ATOMIC_LOAD_NAND:
8597 case ISD::ATOMIC_LOAD_MIN:
8598 case ISD::ATOMIC_LOAD_MAX:
8599 case ISD::ATOMIC_LOAD_UMIN:
8600 case ISD::ATOMIC_LOAD_UMAX:
8601 break;
8602 default:
8603 return SDValue();
8604 }
8605
8606 SDValue fence = atomic.getOperand(0);
8607 if (fence.getOpcode() != ISD::MEMBARRIER)
8608 return SDValue();
8609
8610 switch (atomic.getOpcode()) {
8611 case ISD::ATOMIC_CMP_SWAP:
8612 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8613 atomic.getOperand(1), atomic.getOperand(2),
8614 atomic.getOperand(3));
8615 case ISD::ATOMIC_SWAP:
8616 case ISD::ATOMIC_LOAD_ADD:
8617 case ISD::ATOMIC_LOAD_SUB:
8618 case ISD::ATOMIC_LOAD_AND:
8619 case ISD::ATOMIC_LOAD_OR:
8620 case ISD::ATOMIC_LOAD_XOR:
8621 case ISD::ATOMIC_LOAD_NAND:
8622 case ISD::ATOMIC_LOAD_MIN:
8623 case ISD::ATOMIC_LOAD_MAX:
8624 case ISD::ATOMIC_LOAD_UMIN:
8625 case ISD::ATOMIC_LOAD_UMAX:
8626 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8627 atomic.getOperand(1), atomic.getOperand(2));
8628 default:
8629 return SDValue();
8630 }
8631}
8632
Dan Gohman475871a2008-07-27 21:46:04 +00008633SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008634 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008635 SelectionDAG &DAG = DCI.DAG;
8636 switch (N->getOpcode()) {
8637 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008638 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008639 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008640 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008641 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008642 case ISD::SHL:
8643 case ISD::SRA:
8644 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008645 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008646 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008647 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8648 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008649 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008650 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008651 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008652 }
8653
Dan Gohman475871a2008-07-27 21:46:04 +00008654 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008655}
8656
Evan Cheng60c07e12006-07-05 22:17:51 +00008657//===----------------------------------------------------------------------===//
8658// X86 Inline Assembly Support
8659//===----------------------------------------------------------------------===//
8660
Chris Lattnerf4dff842006-07-11 02:54:03 +00008661/// getConstraintType - Given a constraint letter, return the type of
8662/// constraint it is for this target.
8663X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008664X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8665 if (Constraint.size() == 1) {
8666 switch (Constraint[0]) {
8667 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008668 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008669 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008670 case 'r':
8671 case 'R':
8672 case 'l':
8673 case 'q':
8674 case 'Q':
8675 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008676 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008677 case 'Y':
8678 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008679 case 'e':
8680 case 'Z':
8681 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008682 default:
8683 break;
8684 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008685 }
Chris Lattner4234f572007-03-25 02:14:49 +00008686 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008687}
8688
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008689/// LowerXConstraint - try to replace an X constraint, which matches anything,
8690/// with another that has more specific requirements based on the type of the
8691/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008692const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008693LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008694 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8695 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008696 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008697 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008698 return "Y";
8699 if (Subtarget->hasSSE1())
8700 return "x";
8701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008702
Chris Lattner5e764232008-04-26 23:02:14 +00008703 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008704}
8705
Chris Lattner48884cd2007-08-25 00:47:38 +00008706/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8707/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008708void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008709 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008710 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008711 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008712 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008714
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008715 switch (Constraint) {
8716 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008717 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008719 if (C->getZExtValue() <= 31) {
8720 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008721 break;
8722 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008723 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008724 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008725 case 'J':
8726 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008727 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008728 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8729 break;
8730 }
8731 }
8732 return;
8733 case 'K':
8734 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008735 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008736 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8737 break;
8738 }
8739 }
8740 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008741 case 'N':
8742 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008743 if (C->getZExtValue() <= 255) {
8744 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008745 break;
8746 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008747 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008748 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008749 case 'e': {
8750 // 32-bit signed value
8751 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8752 const ConstantInt *CI = C->getConstantIntValue();
8753 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8754 // Widen to 64 bits here to get it sign extended.
8755 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8756 break;
8757 }
8758 // FIXME gcc accepts some relocatable values here too, but only in certain
8759 // memory models; it's complicated.
8760 }
8761 return;
8762 }
8763 case 'Z': {
8764 // 32-bit unsigned value
8765 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8766 const ConstantInt *CI = C->getConstantIntValue();
8767 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8768 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8769 break;
8770 }
8771 }
8772 // FIXME gcc accepts some relocatable values here too, but only in certain
8773 // memory models; it's complicated.
8774 return;
8775 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008776 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008777 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008778 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008779 // Widen to 64 bits here to get it sign extended.
8780 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008781 break;
8782 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008783
Chris Lattnerdc43a882007-05-03 16:52:29 +00008784 // If we are in non-pic codegen mode, we allow the address of a global (with
8785 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008786 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008787 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008788
Chris Lattner49921962009-05-08 18:23:14 +00008789 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8790 while (1) {
8791 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8792 Offset += GA->getOffset();
8793 break;
8794 } else if (Op.getOpcode() == ISD::ADD) {
8795 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8796 Offset += C->getZExtValue();
8797 Op = Op.getOperand(0);
8798 continue;
8799 }
8800 } else if (Op.getOpcode() == ISD::SUB) {
8801 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8802 Offset += -C->getZExtValue();
8803 Op = Op.getOperand(0);
8804 continue;
8805 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008806 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008807
Chris Lattner49921962009-05-08 18:23:14 +00008808 // Otherwise, this isn't something we can handle, reject it.
8809 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008810 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008811
Chris Lattner36c25012009-07-10 07:34:39 +00008812 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008813 // If we require an extra load to get this address, as in PIC mode, we
8814 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008815 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8816 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008817 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008818
Chris Lattner49921962009-05-08 18:23:14 +00008819 if (hasMemory)
Chris Lattner36c25012009-07-10 07:34:39 +00008820 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Chris Lattner49921962009-05-08 18:23:14 +00008821 else
Chris Lattner36c25012009-07-10 07:34:39 +00008822 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008823 Result = Op;
8824 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008825 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008826 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008827
Gabor Greifba36cb52008-08-28 21:40:38 +00008828 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008829 Ops.push_back(Result);
8830 return;
8831 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008832 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8833 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008834}
8835
Chris Lattner259e97c2006-01-31 19:43:35 +00008836std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008837getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008838 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008839 if (Constraint.size() == 1) {
8840 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008841 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008842 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008843 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8844 if (Subtarget->is64Bit()) {
8845 if (VT == MVT::i32)
8846 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8847 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8848 X86::R10D,X86::R11D,X86::R12D,
8849 X86::R13D,X86::R14D,X86::R15D,
8850 X86::EBP, X86::ESP, 0);
8851 else if (VT == MVT::i16)
8852 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8853 X86::SI, X86::DI, X86::R8W,X86::R9W,
8854 X86::R10W,X86::R11W,X86::R12W,
8855 X86::R13W,X86::R14W,X86::R15W,
8856 X86::BP, X86::SP, 0);
8857 else if (VT == MVT::i8)
8858 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8859 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8860 X86::R10B,X86::R11B,X86::R12B,
8861 X86::R13B,X86::R14B,X86::R15B,
8862 X86::BPL, X86::SPL, 0);
8863
8864 else if (VT == MVT::i64)
8865 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
8866 X86::RSI, X86::RDI, X86::R8, X86::R9,
8867 X86::R10, X86::R11, X86::R12,
8868 X86::R13, X86::R14, X86::R15,
8869 X86::RBP, X86::RSP, 0);
8870
8871 break;
8872 }
8873 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00008874 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008875 if (VT == MVT::i32)
8876 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8877 else if (VT == MVT::i16)
8878 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8879 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008880 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008881 else if (VT == MVT::i64)
8882 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8883 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008884 }
8885 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008886
Chris Lattner1efa40f2006-02-22 00:56:39 +00008887 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008888}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008889
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008890std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008891X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008892 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008893 // First, see if this is a constraint that directly corresponds to an LLVM
8894 // register class.
8895 if (Constraint.size() == 1) {
8896 // GCC Constraint Letters
8897 switch (Constraint[0]) {
8898 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008899 case 'r': // GENERAL_REGS
8900 case 'R': // LEGACY_REGS
8901 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008902 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008903 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008904 if (VT == MVT::i16)
8905 return std::make_pair(0U, X86::GR16RegisterClass);
8906 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008907 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008908 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008909 case 'f': // FP Stack registers.
8910 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8911 // value to the correct fpstack register class.
8912 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8913 return std::make_pair(0U, X86::RFP32RegisterClass);
8914 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8915 return std::make_pair(0U, X86::RFP64RegisterClass);
8916 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008917 case 'y': // MMX_REGS if MMX allowed.
8918 if (!Subtarget->hasMMX()) break;
8919 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008920 case 'Y': // SSE_REGS if SSE2 allowed
8921 if (!Subtarget->hasSSE2()) break;
8922 // FALL THROUGH.
8923 case 'x': // SSE_REGS if SSE1 allowed
8924 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008925
8926 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008927 default: break;
8928 // Scalar SSE types.
8929 case MVT::f32:
8930 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008931 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008932 case MVT::f64:
8933 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008934 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008935 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008936 case MVT::v16i8:
8937 case MVT::v8i16:
8938 case MVT::v4i32:
8939 case MVT::v2i64:
8940 case MVT::v4f32:
8941 case MVT::v2f64:
8942 return std::make_pair(0U, X86::VR128RegisterClass);
8943 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008944 break;
8945 }
8946 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008947
Chris Lattnerf76d1802006-07-31 23:26:50 +00008948 // Use the default implementation in TargetLowering to convert the register
8949 // constraint into a member of a register class.
8950 std::pair<unsigned, const TargetRegisterClass*> Res;
8951 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008952
8953 // Not found as a standard register?
8954 if (Res.second == 0) {
8955 // GCC calls "st(0)" just plain "st".
8956 if (StringsEqualNoCase("{st}", Constraint)) {
8957 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008958 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008959 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008960 // 'A' means EAX + EDX.
8961 if (Constraint == "A") {
8962 Res.first = X86::EAX;
8963 Res.second = X86::GRADRegisterClass;
8964 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008965 return Res;
8966 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008967
Chris Lattnerf76d1802006-07-31 23:26:50 +00008968 // Otherwise, check to see if this is a register class of the wrong value
8969 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8970 // turn into {ax},{dx}.
8971 if (Res.second->hasType(VT))
8972 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008973
Chris Lattnerf76d1802006-07-31 23:26:50 +00008974 // All of the single-register GCC register classes map their values onto
8975 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8976 // really want an 8-bit or 32-bit register, map to the appropriate register
8977 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008978 if (Res.second == X86::GR16RegisterClass) {
8979 if (VT == MVT::i8) {
8980 unsigned DestReg = 0;
8981 switch (Res.first) {
8982 default: break;
8983 case X86::AX: DestReg = X86::AL; break;
8984 case X86::DX: DestReg = X86::DL; break;
8985 case X86::CX: DestReg = X86::CL; break;
8986 case X86::BX: DestReg = X86::BL; break;
8987 }
8988 if (DestReg) {
8989 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008990 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008991 }
8992 } else if (VT == MVT::i32) {
8993 unsigned DestReg = 0;
8994 switch (Res.first) {
8995 default: break;
8996 case X86::AX: DestReg = X86::EAX; break;
8997 case X86::DX: DestReg = X86::EDX; break;
8998 case X86::CX: DestReg = X86::ECX; break;
8999 case X86::BX: DestReg = X86::EBX; break;
9000 case X86::SI: DestReg = X86::ESI; break;
9001 case X86::DI: DestReg = X86::EDI; break;
9002 case X86::BP: DestReg = X86::EBP; break;
9003 case X86::SP: DestReg = X86::ESP; break;
9004 }
9005 if (DestReg) {
9006 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009007 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009008 }
9009 } else if (VT == MVT::i64) {
9010 unsigned DestReg = 0;
9011 switch (Res.first) {
9012 default: break;
9013 case X86::AX: DestReg = X86::RAX; break;
9014 case X86::DX: DestReg = X86::RDX; break;
9015 case X86::CX: DestReg = X86::RCX; break;
9016 case X86::BX: DestReg = X86::RBX; break;
9017 case X86::SI: DestReg = X86::RSI; break;
9018 case X86::DI: DestReg = X86::RDI; break;
9019 case X86::BP: DestReg = X86::RBP; break;
9020 case X86::SP: DestReg = X86::RSP; break;
9021 }
9022 if (DestReg) {
9023 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009024 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009025 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009026 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009027 } else if (Res.second == X86::FR32RegisterClass ||
9028 Res.second == X86::FR64RegisterClass ||
9029 Res.second == X86::VR128RegisterClass) {
9030 // Handle references to XMM physical registers that got mapped into the
9031 // wrong class. This can happen with constraints like {xmm0} where the
9032 // target independent register mapper will just pick the first match it can
9033 // find, ignoring the required type.
9034 if (VT == MVT::f32)
9035 Res.second = X86::FR32RegisterClass;
9036 else if (VT == MVT::f64)
9037 Res.second = X86::FR64RegisterClass;
9038 else if (X86::VR128RegisterClass->hasType(VT))
9039 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009041
Chris Lattnerf76d1802006-07-31 23:26:50 +00009042 return Res;
9043}
Mon P Wang0c397192008-10-30 08:01:45 +00009044
9045//===----------------------------------------------------------------------===//
9046// X86 Widen vector type
9047//===----------------------------------------------------------------------===//
9048
9049/// getWidenVectorType: given a vector type, returns the type to widen
9050/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9051/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009052/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009053/// scalarizing vs using the wider vector type.
9054
Dan Gohmanc13cf132009-01-15 17:34:08 +00009055MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009056 assert(VT.isVector());
9057 if (isTypeLegal(VT))
9058 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009059
Mon P Wang0c397192008-10-30 08:01:45 +00009060 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9061 // type based on element type. This would speed up our search (though
9062 // it may not be worth it since the size of the list is relatively
9063 // small).
9064 MVT EltVT = VT.getVectorElementType();
9065 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009066
Mon P Wang0c397192008-10-30 08:01:45 +00009067 // On X86, it make sense to widen any vector wider than 1
9068 if (NElts <= 1)
9069 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009070
9071 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009072 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9073 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009074
9075 if (isTypeLegal(SVT) &&
9076 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009077 SVT.getVectorNumElements() > NElts)
9078 return SVT;
9079 }
9080 return MVT::Other;
9081}