blob: de7306c9d3a8a364920f1088957e9177205f0508 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017//===----------------------------------------------------------------------===//
18// Selection DAG Type Constraint definitions.
19//
20// Note that the semantics of these constraints are hard coded into tblgen.
21//
22
23class SDTypeConstraint<int opnum> {
24 int OperandNum = opnum;
25}
26
27// SDTCisVT - The specified operand has exactly this VT.
28class SDTCisVT <int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
29 ValueType VT = vt;
30}
31
32// SDTCisInt - The specified operand is has integer type.
33class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
34
35// SDTCisFP - The specified operand is has floating point type.
36class SDTCisFP <int OpNum> : SDTypeConstraint<OpNum>;
37
38// SDTCisSameAs - The two specified operands have identical types.
39class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
40 int OtherOperandNum = OtherOp;
41}
42
43// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
44// smaller than the 'Other' operand.
45class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
46 int OtherOperandNum = OtherOp;
47}
48
49//===----------------------------------------------------------------------===//
50// Selection DAG Type Profile definitions.
51//
52// These use the constraints defined above to describe the type requirements of
53// the various nodes. These are not hard coded into tblgen, allowing targets to
54// add their own if needed.
55//
56
57// SDTypeProfile - This profile describes the type requirements of a Selection
58// DAG node.
59class SDTypeProfile<int numresults, int numoperands,
60 list<SDTypeConstraint> constraints> {
61 int NumResults = numresults;
62 int NumOperands = numoperands;
63 list<SDTypeConstraint> Constraints = constraints;
64}
65
66// Builtin profiles.
67def SDTImm : SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
68def SDTVT : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'
69def SDTBinOp : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>]>;
70def SDTIntBinOp : SDTypeProfile<1, 2, [ // and, or, xor, udiv, etc.
71 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
72]>;
73def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
74 SDTCisSameAs<0, 1>, SDTCisInt<0>
75]>;
76def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
77 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
78 SDTCisVTSmallerThanOp<2, 1>
79]>;
80
81
82//===----------------------------------------------------------------------===//
83// Selection DAG Node definitions.
84//
85class SDNode<string opcode, SDTypeProfile typeprof, string sdclass = "SDNode"> {
Chris Lattner7cd09cf2005-09-03 00:21:51 +000086 string Opcode = opcode;
87 string SDClass = sdclass;
Chris Lattner47f01f12005-09-08 19:50:41 +000088 SDTypeProfile TypeProfile = typeprof;
Chris Lattner6159fb22005-09-02 22:35:53 +000089}
90
Chris Lattner218a15d2005-09-02 21:18:00 +000091def set;
Chris Lattnere147ceb2005-09-03 01:28:40 +000092def node;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000093
Chris Lattner47f01f12005-09-08 19:50:41 +000094def imm : SDNode<"ISD::Constant" , SDTImm , "ConstantSDNode">;
95def vt : SDNode<"ISD::VALUETYPE" , SDTVT , "VTSDNode">;
96def and : SDNode<"ISD::AND" , SDTIntBinOp>;
97def or : SDNode<"ISD::OR" , SDTIntBinOp>;
98def xor : SDNode<"ISD::XOR" , SDTIntBinOp>;
99def add : SDNode<"ISD::ADD" , SDTBinOp>;
100def sub : SDNode<"ISD::SUB" , SDTBinOp>;
101def mul : SDNode<"ISD::MUL" , SDTBinOp>;
102def sdiv : SDNode<"ISD::SDIV" , SDTBinOp>;
103def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
104def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp>;
105def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp>;
106def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
107def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
108
109
110//===----------------------------------------------------------------------===//
111// Selection DAG Pattern Fragments.
112//
Chris Lattner6159fb22005-09-02 22:35:53 +0000113
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000114/// PatFrag - Represents a pattern fragment. This can match something on the
115/// DAG, frame a single node to multiply nested other fragments.
116///
Chris Lattner3e63ead2005-09-08 17:33:10 +0000117class PatFrag<dag ops, dag frag, code pred = [{}], code xform = [{}]> {
Chris Lattnere147ceb2005-09-03 01:28:40 +0000118 dag Operands = ops;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000119 dag Fragment = frag;
120 code Predicate = pred;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000121 code OperandTransform = xform;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000122}
Chris Lattner3e63ead2005-09-08 17:33:10 +0000123
124// PatLeaf's are pattern fragments that have no operands. This is just a helper
125// to define immediates and other common things concisely.
126class PatLeaf<dag frag, code pred = [{}], code xform = [{}]>
127 : PatFrag<(ops), frag, pred, xform>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000128
129// Leaf fragments.
130
Chris Lattnere147ceb2005-09-03 01:28:40 +0000131def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
132def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000133
Chris Lattnere147ceb2005-09-03 01:28:40 +0000134def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
135def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000136
137// Other helper fragments.
138
Chris Lattnere147ceb2005-09-03 01:28:40 +0000139def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
140def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
141
Chris Lattner47f01f12005-09-08 19:50:41 +0000142
143
144//===----------------------------------------------------------------------===//
145// PowerPC specific pattern fragments.
Chris Lattner3e63ead2005-09-08 17:33:10 +0000146
147def immSExt16 : PatLeaf<(imm), [{
148 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
149 // field. Used by instructions like 'addi'.
150 return (int)N->getValue() == (short)N->getValue();
151}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000152def immZExt16 : PatLeaf<(imm), [{
153 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
154 // field. Used by instructions like 'ori'.
155 return (unsigned)N->getValue() == (unsigned short)N->getValue();
156}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000157def imm16Shifted : PatLeaf<(imm), [{
158 // imm16Shifted predicate - True if only bits in the top 16-bits of the
159 // immediate are set. Used by instructions like 'addis'.
160 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
161}], [{
Chris Lattnerbfde0802005-09-08 17:40:49 +0000162 // Transformation function: shift the immediate value down into the low bits.
Chris Lattner3e63ead2005-09-08 17:33:10 +0000163 return getI32Imm((unsigned)N->getValue() >> 16);
164}]>;
165
Chris Lattnerbfde0802005-09-08 17:40:49 +0000166/*
167// Example of a legalize expander: Only for PPC64.
168def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
169 [(set f64:$tmp , (FCTIDZ f64:$src)),
170 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
171 (store f64:$tmp, i32:$tmpFI),
172 (set i64:$dst, (load i32:$tmpFI))],
173 Subtarget_PPC64>;
174*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000175
Chris Lattner47f01f12005-09-08 19:50:41 +0000176
177
178//===----------------------------------------------------------------------===//
179// PowerPC Flag Definitions.
180
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000181class isPPC64 { bit PPC64 = 1; }
182class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000183class isDOT {
184 list<Register> Defs = [CR0];
185 bit RC = 1;
186}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000187
Chris Lattner47f01f12005-09-08 19:50:41 +0000188
189
190//===----------------------------------------------------------------------===//
191// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000192
Nate Begemanc3306122004-08-21 05:56:39 +0000193def u5imm : Operand<i8> {
194 let PrintMethod = "printU5ImmOperand";
195}
Nate Begeman07aada82004-08-30 02:28:06 +0000196def u6imm : Operand<i8> {
197 let PrintMethod = "printU6ImmOperand";
198}
Nate Begemaned428532004-09-04 05:00:00 +0000199def s16imm : Operand<i16> {
200 let PrintMethod = "printS16ImmOperand";
201}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000202def u16imm : Operand<i16> {
203 let PrintMethod = "printU16ImmOperand";
204}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000205def target : Operand<i32> {
206 let PrintMethod = "printBranchOperand";
207}
208def piclabel: Operand<i32> {
209 let PrintMethod = "printPICLabel";
210}
Nate Begemaned428532004-09-04 05:00:00 +0000211def symbolHi: Operand<i32> {
212 let PrintMethod = "printSymbolHi";
213}
214def symbolLo: Operand<i32> {
215 let PrintMethod = "printSymbolLo";
216}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000217def crbitm: Operand<i8> {
218 let PrintMethod = "printcrbitm";
219}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000220
Chris Lattner47f01f12005-09-08 19:50:41 +0000221
222
223//===----------------------------------------------------------------------===//
224// PowerPC Instruction Definitions.
225
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000226// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000227def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000228
Nate Begemanb816f022004-10-07 22:30:03 +0000229let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000230def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
231def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000232}
Chris Lattner2b544002005-08-24 23:08:16 +0000233def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
234def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000235
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000236// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
237// scheduler into a branch sequence.
238let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
239 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
240 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
241 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000242 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000243}
244
245
Chris Lattner47f01f12005-09-08 19:50:41 +0000246let isTerminator = 1 in {
247 let isReturn = 1 in
248 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
249 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
250}
251
Chris Lattner7a823bd2005-02-15 20:26:49 +0000252let Defs = [LR] in
253 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000254
Misha Brukmanb2edb442004-06-28 18:23:35 +0000255let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000256 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
257 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000258 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
259//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
260 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
261//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000262
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000263 // FIXME: 4*CR# needs to be added to the BI field!
264 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000265 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000266 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000267 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000268 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000269 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000270 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000271 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000272 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000273 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000274 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000275 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000276 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000277}
278
Chris Lattnerfc879282005-05-15 20:11:44 +0000279let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000280 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000281 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
282 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000283 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000284 CR0,CR1,CR5,CR6,CR7] in {
285 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000286 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
287 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
288 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000289}
290
Nate Begeman07aada82004-08-30 02:28:06 +0000291// D-Form instructions. Most instructions that perform an operation on a
292// register and an immediate are of this type.
293//
Nate Begemanb816f022004-10-07 22:30:03 +0000294let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000295def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000296 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000297def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000298 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000299def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000300 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000301def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000302 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000303def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000304 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000305def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000306 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000307}
Chris Lattner57226fb2005-04-19 04:59:28 +0000308def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000309 "addi $rD, $rA, $imm",
310 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000311def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000312 "addic $rD, $rA, $imm",
313 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000314def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000315 "addic. $rD, $rA, $imm",
316 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000317def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000318 "addis $rD, $rA, $imm",
319 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000320def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000321 "la $rD, $sym($rA)",
322 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000324 "mulli $rD, $rA, $imm",
325 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000326def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000327 "subfic $rD, $rA, $imm",
328 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000330 "li $rD, $imm",
331 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000332def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000333 "lis $rD, $imm",
334 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000335let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000336def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000337 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000338def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000339 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000340def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000341 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000342def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000343 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000344def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000345 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000346}
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000348 "andi. $dst, $src1, $src2",
349 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000351 "andis. $dst, $src1, $src2",
352 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000354 "ori $dst, $src1, $src2",
355 [(set GPRC:$rD, (or GPRC:$rA, immZExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000357 "oris $dst, $src1, $src2",
358 [(set GPRC:$rD, (or GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000359def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000360 "xori $dst, $src1, $src2",
361 [(set GPRC:$rD, (xor GPRC:$rA, immZExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000362def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000363 "xoris $dst, $src1, $src2",
364 [(set GPRC:$rD, (xor GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def NOP : DForm_4_zero<24, (ops), "nop">;
366def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000367 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000368def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000369 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000370def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
371 "cmpdi $crD, $rA, $imm">, isPPC64;
372def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000373 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000375 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000376def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
377 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000378let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000379def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000380 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000381def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000382 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000383}
384let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000385def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000386 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000387def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000388 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000389}
Nate Begemaned428532004-09-04 05:00:00 +0000390
391// DS-Form instructions. Load/Store instructions available in PPC-64
392//
Nate Begemanb816f022004-10-07 22:30:03 +0000393let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000394def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
395 "lwa $rT, $DS($rA)">, isPPC64;
396def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
397 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000398}
399let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000400def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
401 "std $rT, $DS($rA)">, isPPC64;
402def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
403 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000404}
Nate Begemanc3306122004-08-21 05:56:39 +0000405
Nate Begeman07aada82004-08-30 02:28:06 +0000406// X-Form instructions. Most instructions that perform an operation on a
407// register and another register are of this type.
408//
Nate Begemanb816f022004-10-07 22:30:03 +0000409let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000410def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000411 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000412def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000413 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000414def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000415 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000416def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
417 "lwax $dst, $base, $index">, isPPC64;
418def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000419 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000420def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
421 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000422}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000423def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
424 "nand $rA, $rS, $rB",
425 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000426def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000427 "and $rA, $rS, $rB",
428 [(set GPRC:$rT, (and GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000429def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000430 "and. $rA, $rS, $rB",
431 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000432def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000433 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000434 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000435def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000436 "or $rA, $rS, $rB",
437 [(set GPRC:$rT, (or GPRC:$rA, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000438def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
439 "nor $rA, $rS, $rB",
440 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000441def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000442 "or. $rA, $rS, $rB",
443 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000444def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000445 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000446 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
447def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
448 "eqv $rA, $rS, $rB",
449 [(set GPRC:$rT, (not (xor GPRC:$rA, GPRC:$rB)))]>;
450def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
451 "xor $rA, $rS, $rB",
452 [(set GPRC:$rT, (xor GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000453def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000454 "sld $rA, $rS, $rB",
455 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000456def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000457 "slw $rA, $rS, $rB",
458 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000459def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000460 "srd $rA, $rS, $rB",
461 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000462def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000463 "srw $rA, $rS, $rB",
464 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000465def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000466 "srad $rA, $rS, $rB",
467 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000468def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000469 "sraw $rA, $rS, $rB",
470 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000471let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000472def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000473 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000474def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000475 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000476def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000477 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000478def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000479 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000480def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
481 "stdx $rS, $rA, $rB">, isPPC64;
482def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
483 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000484}
Chris Lattner883059f2005-04-19 05:15:18 +0000485def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000486 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000487def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000488 "cntlzw $rA, $rS",
489 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000490def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000491 "extsb $rA, $rS",
492 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000493def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000494 "extsh $rA, $rS",
495 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000496def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000497 "extsw $rA, $rS",
498 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000499def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000500 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000501def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000502 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000503def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000504 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000505def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
506 "cmpd $crD, $rA, $rB">, isPPC64;
507def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000508 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000509def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
510 "cmpld $crD, $rA, $rB">, isPPC64;
511def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000512 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000513def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000514 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000515let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000516def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000517 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000518def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000519 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000520}
Chris Lattner883059f2005-04-19 05:15:18 +0000521def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000522 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000523def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000524 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000525def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000526 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000527def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000528 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000529def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000530 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000531def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000532 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000533def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000534 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000535def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000536 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000537def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
538 "fsqrt $frD, $frB">;
539def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
540 "fsqrts $frD, $frB">;
541
Nate Begemanb816f022004-10-07 22:30:03 +0000542let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000543def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000544 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000545def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000546 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000547}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000548
Nate Begeman07aada82004-08-30 02:28:06 +0000549// XL-Form instructions. condition register logical ops.
550//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000551def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000552 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000553
554// XFX-Form instructions. Instructions that deal with SPRs
555//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000556// Note that although LR should be listed as `8' and CTR as `9' in the SPR
557// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
558// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000559def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
560def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
561def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000562def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000563 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000564def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
565 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000566def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
567def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000568
Nate Begeman07aada82004-08-30 02:28:06 +0000569// XS-Form instructions. Just 'sradi'
570//
Chris Lattner883059f2005-04-19 05:15:18 +0000571def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000572 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000573
574// XO-Form instructions. Arithmetic instructions that can set overflow bit
575//
Chris Lattner14522e32005-04-19 05:21:30 +0000576def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000577 "add $rT, $rA, $rB",
578 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000579def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000580 "addc $rT, $rA, $rB",
581 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000582def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000583 "adde $rT, $rA, $rB",
584 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000585def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000586 "divd $rT, $rA, $rB",
587 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000588def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000589 "divdu $rT, $rA, $rB",
590 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000591def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000592 "divw $rT, $rA, $rB",
593 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000594def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000595 "divwu $rT, $rA, $rB",
596 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000597def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000598 "mulhw $rT, $rA, $rB",
599 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000600def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000601 "mulhwu $rT, $rA, $rB",
602 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000603def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000604 "mulld $rT, $rA, $rB",
605 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000606def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000607 "mullw $rT, $rA, $rB",
608 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000609def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000610 "subf $rT, $rA, $rB",
611 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000612def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000613 "subfc $rT, $rA, $rB",
614 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000615def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000616 "subfe $rT, $rA, $rB",
617 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000618def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000619 "addme $rT, $rA",
620 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000621def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000622 "addze $rT, $rA",
623 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000624def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000625 "neg $rT, $rA",
626 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000627def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000628 "subfze $rT, $rA",
629 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000630
631// A-Form instructions. Most of the instructions executed in the FPU are of
632// this type.
633//
Chris Lattner14522e32005-04-19 05:21:30 +0000634def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000635 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
636 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000637def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000638 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
639 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000640def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000641 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
642 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000643def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000644 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
645 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000646def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000647 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
648 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000649def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000650 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
651 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000652def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000653 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
654 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000656 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
657 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000658def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000659 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
660 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000661def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000662 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
663 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000664def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000665 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
666 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000668 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
669 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000671 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
672 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000673def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000674 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
675 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000676def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000677 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
678 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000679def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000680 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
681 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000683 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
684 "fsubs $FRT, $FRA, $FRB">;
685
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000686// M-Form instructions. rotate and mask instructions.
687//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000688let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000689def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000690 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
691 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
692}
Chris Lattner14522e32005-04-19 05:21:30 +0000693def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000694 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
695 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000696def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000697 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000698 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
699def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000700 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
701 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000702
703// MD-Form instructions. 64 bit rotate instructions.
704//
Chris Lattner14522e32005-04-19 05:21:30 +0000705def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000706 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000707 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000708def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000709 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000710 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000711
Chris Lattnerbe686a82004-12-16 16:31:57 +0000712def PowerPCInstrInfo : InstrInfo {
713 let PHIInst = PHI;
714
715 let TSFlagsFields = [ "VMX", "PPC64" ];
716 let TSFlagsShifts = [ 0, 1 ];
717
718 let isLittleEndianEncoding = 1;
719}