blob: 8a59ff5b58460bce4a4d27504216991f62ad37c1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000178def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Cheng48575f62010-12-05 22:04:16 +0000282// An 'fmul' node with a single use.
283def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
284 return N->hasOneUse();
285}]>;
286
287// An 'fadd' node which checks for single non-hazardous use.
288def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
289 return hasNoVMLxHazardUse(N);
290}]>;
291
292// An 'fsub' node which checks for single non-hazardous use.
293def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
294 return hasNoVMLxHazardUse(N);
295}]>;
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297//===----------------------------------------------------------------------===//
298// Operand Definitions.
299//
300
301// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000302def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000303 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000304}
Evan Chenga8e29892007-01-19 07:51:42 +0000305
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000306// Call target.
307def bltarget : Operand<i32> {
308 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000309 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000313def RegListAsmOperand : AsmOperandClass {
314 let Name = "RegList";
315 let SuperClasses = [];
316}
317
Bill Wendling0f630752010-11-17 04:32:08 +0000318def DPRRegListAsmOperand : AsmOperandClass {
319 let Name = "DPRRegList";
320 let SuperClasses = [];
321}
322
323def SPRRegListAsmOperand : AsmOperandClass {
324 let Name = "SPRRegList";
325 let SuperClasses = [];
326}
327
Bill Wendling04863d02010-11-13 10:40:19 +0000328def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000329 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000330 let ParserMatchClass = RegListAsmOperand;
331 let PrintMethod = "printRegisterList";
332}
333
Bill Wendling0f630752010-11-17 04:32:08 +0000334def dpr_reglist : Operand<i32> {
335 let EncoderMethod = "getRegisterListOpValue";
336 let ParserMatchClass = DPRRegListAsmOperand;
337 let PrintMethod = "printRegisterList";
338}
339
340def spr_reglist : Operand<i32> {
341 let EncoderMethod = "getRegisterListOpValue";
342 let ParserMatchClass = SPRRegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Evan Chenga8e29892007-01-19 07:51:42 +0000346// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
347def cpinst_operand : Operand<i32> {
348 let PrintMethod = "printCPInstOperand";
349}
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// Local PC labels.
352def pclabel : Operand<i32> {
353 let PrintMethod = "printPCLabel";
354}
355
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000356// ADR instruction labels.
357def adrlabel : Operand<i32> {
358 let EncoderMethod = "getAdrLabelOpValue";
359}
360
Owen Anderson498ec202010-10-27 22:49:00 +0000361def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000362 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000363}
364
Jim Grosbachb35ad412010-10-13 19:56:10 +0000365// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
366def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000367 int32_t v = (int32_t)N->getZExtValue();
368 return v == 8 || v == 16 || v == 24; }]> {
369 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000370}
371
Bob Wilson22f5dc72010-08-16 18:27:34 +0000372// shift_imm: An integer that encodes a shift amount and the type of shift
373// (currently either asr or lsl) using the same encoding used for the
374// immediates in so_reg operands.
375def shift_imm : Operand<i32> {
376 let PrintMethod = "printShiftImmOperand";
377}
378
Evan Chenga8e29892007-01-19 07:51:42 +0000379// shifter_operand operands: so_reg and so_imm.
380def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000381 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000382 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000383 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000384 let PrintMethod = "printSORegOperand";
385 let MIOperandInfo = (ops GPR, GPR, i32imm);
386}
Evan Chengf40deed2010-10-27 23:41:30 +0000387def shift_so_reg : Operand<i32>, // reg reg imm
388 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
389 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000390 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000391 let PrintMethod = "printSORegOperand";
392 let MIOperandInfo = (ops GPR, GPR, i32imm);
393}
Evan Chenga8e29892007-01-19 07:51:42 +0000394
395// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
396// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
397// represented in the imm field in the same 12-bit form that they are encoded
398// into so_imm instructions: the 8-bit immediate is the least significant bits
399// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000400def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSOImmOperand";
403}
404
Evan Chengc70d1842007-03-20 08:11:30 +0000405// Break so_imm's up into two pieces. This handles immediates with up to 16
406// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
407// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000408def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000409 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000410}]>;
411
412/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
413///
414def arm_i32imm : PatLeaf<(imm), [{
415 if (Subtarget->hasV6T2Ops())
416 return true;
417 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
418}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000419
420def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000421 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000423}]>;
424
425def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000426 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000428}]>;
429
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000430def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
431 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
432 }]> {
433 let PrintMethod = "printSOImm2PartOperand";
434}
435
436def so_neg_imm2part_1 : SDNodeXForm<imm, [{
437 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
438 return CurDAG->getTargetConstant(V, MVT::i32);
439}]>;
440
441def so_neg_imm2part_2 : SDNodeXForm<imm, [{
442 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
443 return CurDAG->getTargetConstant(V, MVT::i32);
444}]>;
445
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000446/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
447def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
448 return (int32_t)N->getZExtValue() < 32;
449}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000451/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
452def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
453 return (int32_t)N->getZExtValue() < 32;
454}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000455 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000456}
457
Jason W Kim837caa92010-11-18 23:37:15 +0000458// For movt/movw - sets the MC Encoder method.
459// The imm is split into imm{15-12}, imm{11-0}
460//
461def movt_imm : Operand<i32> {
462 let EncoderMethod = "getMovtImmOpValue";
463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465// Define ARM specific addressing modes.
466
Jim Grosbach3e556122010-10-26 22:37:02 +0000467
468// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000469//
Jim Grosbach3e556122010-10-26 22:37:02 +0000470def addrmode_imm12 : Operand<i32>,
471 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000472 // 12-bit immediate operand. Note that instructions using this encode
473 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
474 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000475
Chris Lattner2ac19022010-11-15 05:19:05 +0000476 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000477 let PrintMethod = "printAddrModeImm12Operand";
478 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000479}
Jim Grosbach3e556122010-10-26 22:37:02 +0000480// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000481//
Jim Grosbach3e556122010-10-26 22:37:02 +0000482def ldst_so_reg : Operand<i32>,
483 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000484 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000485 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000486 let PrintMethod = "printAddrMode2Operand";
487 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
488}
489
Jim Grosbach3e556122010-10-26 22:37:02 +0000490// addrmode2 := reg +/- imm12
491// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000492//
493def addrmode2 : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000495 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000496 let PrintMethod = "printAddrMode2Operand";
497 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
498}
499
500def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000501 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
502 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000503 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000504 let PrintMethod = "printAddrMode2OffsetOperand";
505 let MIOperandInfo = (ops GPR, i32imm);
506}
507
508// addrmode3 := reg +/- reg
509// addrmode3 := reg +/- imm8
510//
511def addrmode3 : Operand<i32>,
512 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000513 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000514 let PrintMethod = "printAddrMode3Operand";
515 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
516}
517
518def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000519 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
520 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000521 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let PrintMethod = "printAddrMode3OffsetOperand";
523 let MIOperandInfo = (ops GPR, i32imm);
524}
525
Jim Grosbache6913602010-11-03 01:01:43 +0000526// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000527//
Jim Grosbache6913602010-11-03 01:01:43 +0000528def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000529 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000530 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000531}
532
Bill Wendling59914872010-11-08 00:39:58 +0000533def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000534 let Name = "MemMode5";
535 let SuperClasses = [];
536}
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538// addrmode5 := reg +/- imm8*4
539//
540def addrmode5 : Operand<i32>,
541 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
542 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000543 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000544 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000546}
547
Bob Wilson8b024a52009-07-01 23:16:05 +0000548// addrmode6 := reg with optional writeback
549//
550def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000551 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000552 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000553 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000554 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000555}
556
557def am6offset : Operand<i32> {
558 let PrintMethod = "printAddrMode6OffsetOperand";
559 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000560 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000561}
562
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000563// Special version of addrmode6 to handle alignment encoding for VLD-dup
564// instructions, specifically VLD4-dup.
565def addrmode6dup : Operand<i32>,
566 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
567 let PrintMethod = "printAddrMode6Operand";
568 let MIOperandInfo = (ops GPR:$addr, i32imm);
569 let EncoderMethod = "getAddrMode6DupAddressOpValue";
570}
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572// addrmodepc := pc + reg
573//
574def addrmodepc : Operand<i32>,
575 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
576 let PrintMethod = "printAddrModePCOperand";
577 let MIOperandInfo = (ops GPR, i32imm);
578}
579
Bob Wilson4f38b382009-08-21 21:58:55 +0000580def nohash_imm : Operand<i32> {
581 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000582}
583
Evan Chenga8e29892007-01-19 07:51:42 +0000584//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000585
Evan Cheng37f25d92008-08-28 23:39:26 +0000586include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000587
588//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000589// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000590//
591
Evan Cheng3924f782008-08-29 07:36:24 +0000592/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000593/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000594multiclass AsI1_bin_irs<bits<4> opcod, string opc,
595 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
596 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000597 // The register-immediate version is re-materializable. This is useful
598 // in particular for taking the address of a local.
599 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000600 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
601 iii, opc, "\t$Rd, $Rn, $imm",
602 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
603 bits<4> Rd;
604 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000605 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000607 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000608 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000609 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000611 }
Jim Grosbach62547262010-10-11 18:51:51 +0000612 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
613 iir, opc, "\t$Rd, $Rn, $Rm",
614 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000615 bits<4> Rd;
616 bits<4> Rn;
617 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000620 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000621 let Inst{15-12} = Rd;
622 let Inst{11-4} = 0b00000000;
623 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000625 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
626 iis, opc, "\t$Rd, $Rn, $shift",
627 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000628 bits<4> Rd;
629 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000630 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000631 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000632 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000633 let Inst{15-12} = Rd;
634 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 }
Evan Chenga8e29892007-01-19 07:51:42 +0000636}
637
Evan Cheng1e249e32009-06-25 20:59:23 +0000638/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000639/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000640let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000641multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
642 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
643 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
645 iii, opc, "\t$Rd, $Rn, $imm",
646 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
647 bits<4> Rd;
648 bits<4> Rn;
649 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000650 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000651 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000652 let Inst{19-16} = Rn;
653 let Inst{15-12} = Rd;
654 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000656 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
657 iir, opc, "\t$Rd, $Rn, $Rm",
658 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
659 bits<4> Rd;
660 bits<4> Rn;
661 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000662 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000663 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000664 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{19-16} = Rn;
666 let Inst{15-12} = Rd;
667 let Inst{11-4} = 0b00000000;
668 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
671 iis, opc, "\t$Rd, $Rn, $shift",
672 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
673 bits<4> Rd;
674 bits<4> Rn;
675 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000676 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{19-16} = Rn;
679 let Inst{15-12} = Rd;
680 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 }
Evan Cheng071a2792007-09-11 19:55:27 +0000682}
Evan Chengc85e8322007-07-05 07:13:32 +0000683}
684
685/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000686/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000687/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000688let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000689multiclass AI1_cmp_irs<bits<4> opcod, string opc,
690 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
691 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000692 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
693 opc, "\t$Rn, $imm",
694 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 bits<4> Rn;
696 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000697 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000698 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000700 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000702 }
703 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
704 opc, "\t$Rn, $Rm",
705 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 bits<4> Rn;
707 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000708 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000710 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000711 let Inst{19-16} = Rn;
712 let Inst{15-12} = 0b0000;
713 let Inst{11-4} = 0b00000000;
714 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000715 }
716 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
717 opc, "\t$Rn, $shift",
718 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 bits<4> Rn;
720 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000721 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000722 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000723 let Inst{19-16} = Rn;
724 let Inst{15-12} = 0b0000;
725 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 }
Evan Cheng071a2792007-09-11 19:55:27 +0000727}
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Evan Cheng576a3962010-09-25 00:49:35 +0000730/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000731/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000732/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000733multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000734 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
735 IIC_iEXTr, opc, "\t$Rd, $Rm",
736 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000737 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000738 bits<4> Rd;
739 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000740 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{15-12} = Rd;
742 let Inst{11-10} = 0b00;
743 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000744 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
746 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
747 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000748 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000749 bits<4> Rd;
750 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000752 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000753 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000754 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000755 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000756 }
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng576a3962010-09-25 00:49:35 +0000759multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000760 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
761 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000762 [/* For disassembly only; pattern left blank */]>,
763 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000764 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000765 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000766 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000767 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
768 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000769 [/* For disassembly only; pattern left blank */]>,
770 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000771 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000772 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000773 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000774 }
775}
776
Evan Cheng576a3962010-09-25 00:49:35 +0000777/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000778/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000779multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000780 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
781 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
782 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000783 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 bits<4> Rd;
785 bits<4> Rm;
786 bits<4> Rn;
787 let Inst{19-16} = Rn;
788 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000789 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000790 let Inst{9-4} = 0b000111;
791 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000792 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000793 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
794 rot_imm:$rot),
795 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
796 [(set GPR:$Rd, (opnode GPR:$Rn,
797 (rotr GPR:$Rm, rot_imm:$rot)))]>,
798 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000799 bits<4> Rd;
800 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 bits<4> Rn;
802 bits<2> rot;
803 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000804 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000805 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000806 let Inst{9-4} = 0b000111;
807 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 }
Evan Chenga8e29892007-01-19 07:51:42 +0000809}
810
Johnny Chen2ec5e492010-02-22 21:50:40 +0000811// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000812multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000813 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
814 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000815 [/* For disassembly only; pattern left blank */]>,
816 Requires<[IsARM, HasV6]> {
817 let Inst{11-10} = 0b00;
818 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000819 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
820 rot_imm:$rot),
821 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000822 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 Requires<[IsARM, HasV6]> {
824 bits<4> Rn;
825 bits<2> rot;
826 let Inst{19-16} = Rn;
827 let Inst{11-10} = rot;
828 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829}
830
Evan Cheng62674222009-06-25 23:34:10 +0000831/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
832let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000833multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
834 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000835 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
836 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
837 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000838 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 bits<4> Rd;
840 bits<4> Rn;
841 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000843 let Inst{15-12} = Rd;
844 let Inst{19-16} = Rn;
845 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000847 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
848 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
849 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000850 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000851 bits<4> Rd;
852 bits<4> Rn;
853 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000854 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000855 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000856 let isCommutable = Commutable;
857 let Inst{3-0} = Rm;
858 let Inst{15-12} = Rd;
859 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000860 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000861 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
862 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
863 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000864 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000865 bits<4> Rd;
866 bits<4> Rn;
867 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000868 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 let Inst{11-0} = shift;
870 let Inst{15-12} = Rd;
871 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Jim Grosbache5165492009-11-09 00:11:35 +0000873}
874// Carry setting variants
875let Defs = [CPSR] in {
876multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
877 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000878 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
879 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
880 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000881 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000882 bits<4> Rd;
883 bits<4> Rn;
884 bits<12> imm;
885 let Inst{15-12} = Rd;
886 let Inst{19-16} = Rn;
887 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000888 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000889 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000891 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
892 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
893 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000894 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000895 bits<4> Rd;
896 bits<4> Rn;
897 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000898 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000899 let isCommutable = Commutable;
900 let Inst{3-0} = Rm;
901 let Inst{15-12} = Rd;
902 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000903 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000904 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000905 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
907 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
908 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000909 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 bits<4> Rd;
911 bits<4> Rn;
912 bits<12> shift;
913 let Inst{11-0} = shift;
914 let Inst{15-12} = Rd;
915 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000916 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000917 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000918 }
Evan Cheng071a2792007-09-11 19:55:27 +0000919}
Evan Chengc85e8322007-07-05 07:13:32 +0000920}
Jim Grosbache5165492009-11-09 00:11:35 +0000921}
Evan Chengc85e8322007-07-05 07:13:32 +0000922
Jim Grosbach3e556122010-10-26 22:37:02 +0000923let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000924multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 InstrItinClass iir, PatFrag opnode> {
926 // Note: We use the complex addrmode_imm12 rather than just an input
927 // GPR and a constrained immediate so that we can use this to match
928 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000929 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000930 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
931 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000932 bits<4> Rt;
933 bits<17> addr;
934 let Inst{23} = addr{12}; // U (add = ('U' == 1))
935 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000936 let Inst{15-12} = Rt;
937 let Inst{11-0} = addr{11-0}; // imm12
938 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000939 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000940 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
941 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000942 bits<4> Rt;
943 bits<17> shift;
944 let Inst{23} = shift{12}; // U (add = ('U' == 1))
945 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000946 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000947 let Inst{11-0} = shift{11-0};
948 }
949}
950}
951
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000952multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000953 InstrItinClass iir, PatFrag opnode> {
954 // Note: We use the complex addrmode_imm12 rather than just an input
955 // GPR and a constrained immediate so that we can use this to match
956 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000957 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000958 (ins GPR:$Rt, addrmode_imm12:$addr),
959 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
960 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
961 bits<4> Rt;
962 bits<17> addr;
963 let Inst{23} = addr{12}; // U (add = ('U' == 1))
964 let Inst{19-16} = addr{16-13}; // Rn
965 let Inst{15-12} = Rt;
966 let Inst{11-0} = addr{11-0}; // imm12
967 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000968 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000969 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
970 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
971 bits<4> Rt;
972 bits<17> shift;
973 let Inst{23} = shift{12}; // U (add = ('U' == 1))
974 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000975 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000976 let Inst{11-0} = shift{11-0};
977 }
978}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000979//===----------------------------------------------------------------------===//
980// Instructions
981//===----------------------------------------------------------------------===//
982
Evan Chenga8e29892007-01-19 07:51:42 +0000983//===----------------------------------------------------------------------===//
984// Miscellaneous Instructions.
985//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000986
Evan Chenga8e29892007-01-19 07:51:42 +0000987/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
988/// the function. The first operand is the ID# for this instruction, the second
989/// is the index into the MachineConstantPool that this is, the third is the
990/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000991let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000992def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000993PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000994 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000995
Jim Grosbach4642ad32010-02-22 23:10:38 +0000996// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
997// from removing one half of the matched pairs. That breaks PEI, which assumes
998// these will always be in pairs, and asserts if it finds otherwise. Better way?
999let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001000def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001001PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001002 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001003
Jim Grosbach64171712010-02-16 21:07:46 +00001004def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001005PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001006 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001008
Johnny Chenf4d81052010-02-12 22:53:19 +00001009def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001010 [/* For disassembly only; pattern left blank */]>,
1011 Requires<[IsARM, HasV6T2]> {
1012 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001013 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001014 let Inst{7-0} = 0b00000000;
1015}
1016
Johnny Chenf4d81052010-02-12 22:53:19 +00001017def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1018 [/* For disassembly only; pattern left blank */]>,
1019 Requires<[IsARM, HasV6T2]> {
1020 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001021 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001022 let Inst{7-0} = 0b00000001;
1023}
1024
1025def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1026 [/* For disassembly only; pattern left blank */]>,
1027 Requires<[IsARM, HasV6T2]> {
1028 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001029 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001030 let Inst{7-0} = 0b00000010;
1031}
1032
1033def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1034 [/* For disassembly only; pattern left blank */]>,
1035 Requires<[IsARM, HasV6T2]> {
1036 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001037 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001038 let Inst{7-0} = 0b00000011;
1039}
1040
Johnny Chen2ec5e492010-02-22 21:50:40 +00001041def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1042 "\t$dst, $a, $b",
1043 [/* For disassembly only; pattern left blank */]>,
1044 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001045 bits<4> Rd;
1046 bits<4> Rn;
1047 bits<4> Rm;
1048 let Inst{3-0} = Rm;
1049 let Inst{15-12} = Rd;
1050 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001051 let Inst{27-20} = 0b01101000;
1052 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001053 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001054}
1055
Johnny Chenf4d81052010-02-12 22:53:19 +00001056def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1057 [/* For disassembly only; pattern left blank */]>,
1058 Requires<[IsARM, HasV6T2]> {
1059 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001060 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001061 let Inst{7-0} = 0b00000100;
1062}
1063
Johnny Chenc6f7b272010-02-11 18:12:29 +00001064// The i32imm operand $val can be used by a debugger to store more information
1065// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001066def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001067 [/* For disassembly only; pattern left blank */]>,
1068 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001069 bits<16> val;
1070 let Inst{3-0} = val{3-0};
1071 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001072 let Inst{27-20} = 0b00010010;
1073 let Inst{7-4} = 0b0111;
1074}
1075
Johnny Chenb98e1602010-02-12 18:55:33 +00001076// Change Processor State is a system instruction -- for disassembly only.
1077// The singleton $opt operand contains the following information:
1078// opt{4-0} = mode from Inst{4-0}
1079// opt{5} = changemode from Inst{17}
1080// opt{8-6} = AIF from Inst{8-6}
1081// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001082// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001083def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001084 [/* For disassembly only; pattern left blank */]>,
1085 Requires<[IsARM]> {
1086 let Inst{31-28} = 0b1111;
1087 let Inst{27-20} = 0b00010000;
1088 let Inst{16} = 0;
1089 let Inst{5} = 0;
1090}
1091
Johnny Chenb92a23f2010-02-21 04:42:01 +00001092// Preload signals the memory system of possible future data/instruction access.
1093// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001094multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095
Evan Chengdfed19f2010-11-03 06:34:55 +00001096 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001097 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001098 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001099 bits<4> Rt;
1100 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001101 let Inst{31-26} = 0b111101;
1102 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001103 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001104 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001105 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001106 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001107 let Inst{19-16} = addr{16-13}; // Rn
1108 let Inst{15-12} = Rt;
1109 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110 }
1111
Evan Chengdfed19f2010-11-03 06:34:55 +00001112 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001113 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001114 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001115 bits<4> Rt;
1116 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001117 let Inst{31-26} = 0b111101;
1118 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001119 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001120 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001121 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001122 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001123 let Inst{19-16} = shift{16-13}; // Rn
1124 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001125 }
1126}
1127
Evan Cheng416941d2010-11-04 05:19:35 +00001128defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1129defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1130defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001131
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001132def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1133 "setend\t$end",
1134 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001135 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001136 bits<1> end;
1137 let Inst{31-10} = 0b1111000100000001000000;
1138 let Inst{9} = end;
1139 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001140}
1141
Johnny Chenf4d81052010-02-12 22:53:19 +00001142def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001143 [/* For disassembly only; pattern left blank */]>,
1144 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001145 bits<4> opt;
1146 let Inst{27-4} = 0b001100100000111100001111;
1147 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001148}
1149
Johnny Chenba6e0332010-02-11 17:14:31 +00001150// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001151let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001152def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001153 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001154 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001155 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001156}
1157
Evan Cheng12c3a532008-11-06 17:48:05 +00001158// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001159let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001160def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1161 Size4Bytes, IIC_iALUr,
1162 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001163
Evan Cheng325474e2008-01-07 23:56:57 +00001164let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001165def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001166 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001167 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001168
Jim Grosbach53694262010-11-18 01:15:56 +00001169def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001171 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001172
Jim Grosbach53694262010-11-18 01:15:56 +00001173def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001174 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001175 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001176
Jim Grosbach53694262010-11-18 01:15:56 +00001177def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001178 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001179 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001180
Jim Grosbach53694262010-11-18 01:15:56 +00001181def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001182 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001183 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001184}
Chris Lattner13c63102008-01-06 05:55:01 +00001185let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001186def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001187 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001188
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001189def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001190 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001191
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001192def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001193 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001194}
Evan Cheng12c3a532008-11-06 17:48:05 +00001195} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001196
Evan Chenge07715c2009-06-23 05:25:29 +00001197
1198// LEApcrel - Load a pc-relative address into a register without offending the
1199// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001200let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001201// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001202// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1203// know until then which form of the instruction will be used.
1204def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001205 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001206 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001207 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001208 let Inst{27-25} = 0b001;
1209 let Inst{20} = 0;
1210 let Inst{19-16} = 0b1111;
1211 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001212 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001213}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001214def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1215 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001216
1217def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1218 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1219 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001220
Evan Chenga8e29892007-01-19 07:51:42 +00001221//===----------------------------------------------------------------------===//
1222// Control Flow Instructions.
1223//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001224
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1226 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001227 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001228 "bx", "\tlr", [(ARMretflag)]>,
1229 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001230 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 }
1232
1233 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001234 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001235 "mov", "\tpc, lr", [(ARMretflag)]>,
1236 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001237 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001238 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001239}
Rafael Espindola27185192006-09-29 21:20:16 +00001240
Bob Wilson04ea6e52009-10-28 00:37:03 +00001241// Indirect branches
1242let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001243 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001244 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001245 [(brind GPR:$dst)]>,
1246 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001247 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001248 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001249 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001250 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001251
1252 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001253 // FIXME: We would really like to define this as a vanilla ARMPat like:
1254 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1255 // With that, however, we can't set isBranch, isTerminator, etc..
1256 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1257 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1258 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001259}
1260
Evan Cheng1e0eab12010-11-29 22:43:27 +00001261// All calls clobber the non-callee saved registers. SP is marked as
1262// a use to prevent stack-pointer assignments that appear immediately
1263// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001264let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001265 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001266 Defs = [R0, R1, R2, R3, R12, LR,
1267 D0, D1, D2, D3, D4, D5, D6, D7,
1268 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001269 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1270 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001271 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001272 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001273 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001274 Requires<[IsARM, IsNotDarwin]> {
1275 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001276 bits<24> func;
1277 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001278 }
Evan Cheng277f0742007-06-19 21:05:09 +00001279
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001280 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001281 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001282 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001283 Requires<[IsARM, IsNotDarwin]> {
1284 bits<24> func;
1285 let Inst{23-0} = func;
1286 }
Evan Cheng277f0742007-06-19 21:05:09 +00001287
Evan Chenga8e29892007-01-19 07:51:42 +00001288 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001289 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001290 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001291 [(ARMcall GPR:$func)]>,
1292 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001293 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001294 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001295 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001296 }
1297
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001298 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001299 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001300 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1301 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1302 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001303
1304 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001305 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1306 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1307 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001308}
1309
David Goodwin1a8f36e2009-08-12 18:31:53 +00001310let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001311 // On Darwin R9 is call-clobbered.
1312 // R7 is marked as a use to prevent frame-pointer assignments from being
1313 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001314 Defs = [R0, R1, R2, R3, R9, R12, LR,
1315 D0, D1, D2, D3, D4, D5, D6, D7,
1316 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001317 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1318 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001319 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001320 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001321 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1322 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001323 bits<24> func;
1324 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001325 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001326
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001327 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001328 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001329 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001330 Requires<[IsARM, IsDarwin]> {
1331 bits<24> func;
1332 let Inst{23-0} = func;
1333 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001334
1335 // ARMv5T and above
1336 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001337 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001338 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001339 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001340 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001341 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001342 }
1343
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001344 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001345 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001346 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1347 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1348 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001349
1350 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001351 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1352 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1353 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001354}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001355
Dale Johannesen51e28e62010-06-03 21:09:53 +00001356// Tail calls.
1357
Jim Grosbach832859d2010-10-13 22:09:34 +00001358// FIXME: These should probably be xformed into the non-TC versions of the
1359// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001360// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1361// Thumb should have its own version since the instruction is actually
1362// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001363let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1364 // Darwin versions.
1365 let Defs = [R0, R1, R2, R3, R9, R12,
1366 D0, D1, D2, D3, D4, D5, D6, D7,
1367 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1368 D27, D28, D29, D30, D31, PC],
1369 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001370 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1371 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001372
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001373 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1374 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375
Evan Cheng6523d2f2010-06-19 00:11:54 +00001376 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001377 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001378 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001379
1380 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001381 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001382 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1385 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1386 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001387 bits<4> dst;
1388 let Inst{31-4} = 0b1110000100101111111111110001;
1389 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001390 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391 }
1392
1393 // Non-Darwin versions (the difference is R9).
1394 let Defs = [R0, R1, R2, R3, R12,
1395 D0, D1, D2, D3, D4, D5, D6, D7,
1396 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1397 D27, D28, D29, D30, D31, PC],
1398 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001399 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1400 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001401
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001402 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1403 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404
Evan Cheng6523d2f2010-06-19 00:11:54 +00001405 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1406 IIC_Br, "b\t$dst @ TAILCALL",
1407 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001408
Evan Cheng6523d2f2010-06-19 00:11:54 +00001409 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1410 IIC_Br, "b.w\t$dst @ TAILCALL",
1411 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001412
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001413 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001414 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1415 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001416 bits<4> dst;
1417 let Inst{31-4} = 0b1110000100101111111111110001;
1418 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001419 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420 }
1421}
1422
David Goodwin1a8f36e2009-08-12 18:31:53 +00001423let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001424 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001425 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001426 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001427 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001428 "b\t$target", [(br bb:$target)]> {
1429 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001430 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001431 let Inst{23-0} = target;
1432 }
Evan Cheng44bec522007-05-15 01:29:07 +00001433
Jim Grosbach2dc77682010-11-29 18:37:44 +00001434 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1435 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001436 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001437 SizeSpecial, IIC_Br,
1438 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001439 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1440 // into i12 and rs suffixed versions.
1441 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001442 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001443 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001444 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001445 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001446 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001447 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001448 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001449 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001450 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001451 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001452 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001453
Evan Chengc85e8322007-07-05 07:13:32 +00001454 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001455 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001456 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001457 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001458 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1459 bits<24> target;
1460 let Inst{23-0} = target;
1461 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001462}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001463
Johnny Chena1e76212010-02-13 02:51:09 +00001464// Branch and Exchange Jazelle -- for disassembly only
1465def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1466 [/* For disassembly only; pattern left blank */]> {
1467 let Inst{23-20} = 0b0010;
1468 //let Inst{19-8} = 0xfff;
1469 let Inst{7-4} = 0b0010;
1470}
1471
Johnny Chen0296f3e2010-02-16 21:59:54 +00001472// Secure Monitor Call is a system instruction -- for disassembly only
1473def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1474 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001475 bits<4> opt;
1476 let Inst{23-4} = 0b01100000000000000111;
1477 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001478}
1479
Johnny Chen64dfb782010-02-16 20:04:27 +00001480// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001481let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001482def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001483 [/* For disassembly only; pattern left blank */]> {
1484 bits<24> svc;
1485 let Inst{23-0} = svc;
1486}
Johnny Chen85d5a892010-02-10 18:02:25 +00001487}
1488
Johnny Chenfb566792010-02-17 21:39:10 +00001489// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001490let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001491def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1492 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001493 [/* For disassembly only; pattern left blank */]> {
1494 let Inst{31-28} = 0b1111;
1495 let Inst{22-20} = 0b110; // W = 1
1496}
1497
Jim Grosbache6913602010-11-03 01:01:43 +00001498def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1499 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001500 [/* For disassembly only; pattern left blank */]> {
1501 let Inst{31-28} = 0b1111;
1502 let Inst{22-20} = 0b100; // W = 0
1503}
1504
Johnny Chenfb566792010-02-17 21:39:10 +00001505// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001506def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1507 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001508 [/* For disassembly only; pattern left blank */]> {
1509 let Inst{31-28} = 0b1111;
1510 let Inst{22-20} = 0b011; // W = 1
1511}
1512
Jim Grosbache6913602010-11-03 01:01:43 +00001513def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1514 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001515 [/* For disassembly only; pattern left blank */]> {
1516 let Inst{31-28} = 0b1111;
1517 let Inst{22-20} = 0b001; // W = 0
1518}
Chris Lattner39ee0362010-10-31 19:10:56 +00001519} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001520
Evan Chenga8e29892007-01-19 07:51:42 +00001521//===----------------------------------------------------------------------===//
1522// Load / store Instructions.
1523//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001524
Evan Chenga8e29892007-01-19 07:51:42 +00001525// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001526
1527
Evan Cheng7e2fe912010-10-28 06:47:08 +00001528defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001529 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001530defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001531 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001532defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001533 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001534defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001535 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001536
Evan Chengfa775d02007-03-19 07:20:03 +00001537// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001538let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1539 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001540def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001541 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1542 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001543 bits<4> Rt;
1544 bits<17> addr;
1545 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1546 let Inst{19-16} = 0b1111;
1547 let Inst{15-12} = Rt;
1548 let Inst{11-0} = addr{11-0}; // imm12
1549}
Evan Chengfa775d02007-03-19 07:20:03 +00001550
Evan Chenga8e29892007-01-19 07:51:42 +00001551// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001552def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001553 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1554 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001555
Evan Chenga8e29892007-01-19 07:51:42 +00001556// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001557def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001558 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1559 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001560
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001561def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001562 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1563 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001564
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001565let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1566 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001567// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1568// how to represent that such that tblgen is happy and we don't
1569// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001570// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001571def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1572 (ins addrmode3:$addr), LdMiscFrm,
1573 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001574 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001575}
Rafael Espindolac391d162006-10-23 20:34:27 +00001576
Evan Chenga8e29892007-01-19 07:51:42 +00001577// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001578multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001579 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1580 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001581 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1582 // {17-14} Rn
1583 // {13} 1 == Rm, 0 == imm12
1584 // {12} isAdd
1585 // {11-0} imm12/Rm
1586 bits<18> addr;
1587 let Inst{25} = addr{13};
1588 let Inst{23} = addr{12};
1589 let Inst{19-16} = addr{17-14};
1590 let Inst{11-0} = addr{11-0};
1591 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001592 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1593 (ins GPR:$Rn, am2offset:$offset),
1594 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001595 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1596 // {13} 1 == Rm, 0 == imm12
1597 // {12} isAdd
1598 // {11-0} imm12/Rm
1599 bits<14> offset;
1600 bits<4> Rn;
1601 let Inst{25} = offset{13};
1602 let Inst{23} = offset{12};
1603 let Inst{19-16} = Rn;
1604 let Inst{11-0} = offset{11-0};
1605 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001606}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001607
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001608let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001609defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1610defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001611}
Rafael Espindola450856d2006-12-12 00:37:38 +00001612
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001613multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1614 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1615 (ins addrmode3:$addr), IndexModePre,
1616 LdMiscFrm, itin,
1617 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1618 bits<14> addr;
1619 let Inst{23} = addr{8}; // U bit
1620 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1621 let Inst{19-16} = addr{12-9}; // Rn
1622 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1623 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1624 }
1625 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1626 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1627 LdMiscFrm, itin,
1628 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001629 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001630 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001631 let Inst{23} = offset{8}; // U bit
1632 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001633 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001634 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1635 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001636 }
1637}
Rafael Espindola4e307642006-09-08 16:59:47 +00001638
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001639let mayLoad = 1, neverHasSideEffects = 1 in {
1640defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1641defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1642defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1643let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1644defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1645} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001646
Johnny Chenadb561d2010-02-18 03:27:42 +00001647// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001648let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001649def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1650 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1651 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001652 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1653 let Inst{21} = 1; // overwrite
1654}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001655def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001656 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001657 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001658 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1659 let Inst{21} = 1; // overwrite
1660}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1662 (ins GPR:$base, am3offset:$offset), IndexModePost,
1663 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001664 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1665 let Inst{21} = 1; // overwrite
1666}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001667def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1668 (ins GPR:$base, am3offset:$offset), IndexModePost,
1669 LdMiscFrm, IIC_iLoad_bh_ru,
1670 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001671 let Inst{21} = 1; // overwrite
1672}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001673def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1674 (ins GPR:$base, am3offset:$offset), IndexModePost,
1675 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001676 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001677 let Inst{21} = 1; // overwrite
1678}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001679}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001680
Evan Chenga8e29892007-01-19 07:51:42 +00001681// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001682
1683// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001684def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001685 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1686 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001687
Evan Chenga8e29892007-01-19 07:51:42 +00001688// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001689let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1690 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001691def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001692 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001693 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001694
1695// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001696def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001697 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001698 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001699 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1700 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001701 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001702
Jim Grosbach953557f42010-11-19 21:35:06 +00001703def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001704 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001705 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001706 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1707 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001708 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001709
Jim Grosbacha1b41752010-11-19 22:06:57 +00001710def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1711 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1712 IndexModePre, StFrm, IIC_iStore_bh_ru,
1713 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1714 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1715 GPR:$Rn, am2offset:$offset))]>;
1716def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1717 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1718 IndexModePost, StFrm, IIC_iStore_bh_ru,
1719 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1720 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1721 GPR:$Rn, am2offset:$offset))]>;
1722
Jim Grosbach2dc77682010-11-29 18:37:44 +00001723def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1724 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1725 IndexModePre, StMiscFrm, IIC_iStore_ru,
1726 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1727 [(set GPR:$Rn_wb,
1728 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001729
Jim Grosbach2dc77682010-11-29 18:37:44 +00001730def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1731 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1732 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1733 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1734 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1735 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001736
Johnny Chen39a4bb32010-02-18 22:31:18 +00001737// For disassembly only
1738def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1739 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001741 "strd", "\t$src1, $src2, [$base, $offset]!",
1742 "$base = $base_wb", []>;
1743
1744// For disassembly only
1745def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1746 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001748 "strd", "\t$src1, $src2, [$base], $offset",
1749 "$base = $base_wb", []>;
1750
Johnny Chenad4df4c2010-03-01 19:22:00 +00001751// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001752
Jim Grosbach953557f42010-11-19 21:35:06 +00001753def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1754 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001755 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001756 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001757 [/* For disassembly only; pattern left blank */]> {
1758 let Inst{21} = 1; // overwrite
1759}
1760
Jim Grosbach953557f42010-11-19 21:35:06 +00001761def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1762 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001763 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001764 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001765 [/* For disassembly only; pattern left blank */]> {
1766 let Inst{21} = 1; // overwrite
1767}
1768
Johnny Chenad4df4c2010-03-01 19:22:00 +00001769def STRHT: AI3sthpo<(outs GPR:$base_wb),
1770 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001771 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001772 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1773 [/* For disassembly only; pattern left blank */]> {
1774 let Inst{21} = 1; // overwrite
1775}
1776
Evan Chenga8e29892007-01-19 07:51:42 +00001777//===----------------------------------------------------------------------===//
1778// Load / store multiple Instructions.
1779//
1780
Bill Wendling6c470b82010-11-13 09:09:38 +00001781multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1782 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001783 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001784 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1785 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001786 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001787 let Inst{24-23} = 0b01; // Increment After
1788 let Inst{21} = 0; // No writeback
1789 let Inst{20} = L_bit;
1790 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001791 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001792 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1793 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001794 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001795 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 let Inst{20} = L_bit;
1798 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1801 IndexModeNone, f, itin,
1802 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1803 let Inst{24-23} = 0b00; // Decrement After
1804 let Inst{21} = 0; // No writeback
1805 let Inst{20} = L_bit;
1806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001807 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001808 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1809 IndexModeUpd, f, itin_upd,
1810 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1811 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 let Inst{20} = L_bit;
1814 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001815 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001816 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1817 IndexModeNone, f, itin,
1818 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1819 let Inst{24-23} = 0b10; // Decrement Before
1820 let Inst{21} = 0; // No writeback
1821 let Inst{20} = L_bit;
1822 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001823 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001824 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1825 IndexModeUpd, f, itin_upd,
1826 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1827 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 let Inst{20} = L_bit;
1830 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833 IndexModeNone, f, itin,
1834 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1835 let Inst{24-23} = 0b11; // Increment Before
1836 let Inst{21} = 0; // No writeback
1837 let Inst{20} = L_bit;
1838 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeUpd, f, itin_upd,
1842 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1843 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 let Inst{20} = L_bit;
1846 }
1847}
1848
Bill Wendlingc93989a2010-11-13 11:20:05 +00001849let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001850
1851let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1852defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1853
1854let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1855defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1856
1857} // neverHasSideEffects
1858
Bill Wendling73fe34a2010-11-16 01:16:36 +00001859// Load / Store Multiple Mnemnoic Aliases
1860def : MnemonicAlias<"ldm", "ldmia">;
1861def : MnemonicAlias<"stm", "stmia">;
1862
1863// FIXME: remove when we have a way to marking a MI with these properties.
1864// FIXME: Should pc be an implicit operand like PICADD, etc?
1865let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1866 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001867// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001868def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001869 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001870 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001871 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001872 "$Rn = $wb", []> {
1873 let Inst{24-23} = 0b01; // Increment After
1874 let Inst{21} = 1; // Writeback
1875 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001876}
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Evan Chenga8e29892007-01-19 07:51:42 +00001878//===----------------------------------------------------------------------===//
1879// Move Instructions.
1880//
1881
Evan Chengcd799b92009-06-12 20:46:18 +00001882let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001883def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1884 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1885 bits<4> Rd;
1886 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001887
Johnny Chen04301522009-11-07 00:54:36 +00001888 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001889 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001890 let Inst{3-0} = Rm;
1891 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001892}
1893
Dale Johannesen38d5f042010-06-15 22:24:08 +00001894// A version for the smaller set of tail call registers.
1895let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001896def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001897 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1898 bits<4> Rd;
1899 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001900
Dale Johannesen38d5f042010-06-15 22:24:08 +00001901 let Inst{11-4} = 0b00000000;
1902 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001903 let Inst{3-0} = Rm;
1904 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001905}
1906
Evan Chengf40deed2010-10-27 23:41:30 +00001907def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001908 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001909 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1910 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001911 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001912 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001913 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001914 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001915 let Inst{25} = 0;
1916}
Evan Chenga2515702007-03-19 07:09:02 +00001917
Evan Chengc4af4632010-11-17 20:13:28 +00001918let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001919def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1920 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001921 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001922 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001923 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001924 let Inst{15-12} = Rd;
1925 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001926 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001927}
1928
Evan Chengc4af4632010-11-17 20:13:28 +00001929let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001930def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001932 "movw", "\t$Rd, $imm",
1933 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001934 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001935 bits<4> Rd;
1936 bits<16> imm;
1937 let Inst{15-12} = Rd;
1938 let Inst{11-0} = imm{11-0};
1939 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001940 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001941 let Inst{25} = 1;
1942}
1943
Jim Grosbach1de588d2010-10-14 18:54:27 +00001944let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001945def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001946 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001947 "movt", "\t$Rd, $imm",
1948 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001949 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001950 lo16AllZero:$imm))]>, UnaryDP,
1951 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001952 bits<4> Rd;
1953 bits<16> imm;
1954 let Inst{15-12} = Rd;
1955 let Inst{11-0} = imm{11-0};
1956 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001957 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001958 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001959}
Evan Cheng13ab0202007-07-10 18:08:01 +00001960
Evan Cheng20956592009-10-21 08:15:52 +00001961def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1962 Requires<[IsARM, HasV6T2]>;
1963
David Goodwinca01a8d2009-09-01 18:32:09 +00001964let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001965def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001966 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1967 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001968
1969// These aren't really mov instructions, but we have to define them this way
1970// due to flag operands.
1971
Evan Cheng071a2792007-09-11 19:55:27 +00001972let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001973def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001974 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1975 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001976def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001977 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1978 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001979}
Evan Chenga8e29892007-01-19 07:51:42 +00001980
Evan Chenga8e29892007-01-19 07:51:42 +00001981//===----------------------------------------------------------------------===//
1982// Extend Instructions.
1983//
1984
1985// Sign extenders
1986
Evan Cheng576a3962010-09-25 00:49:35 +00001987defm SXTB : AI_ext_rrot<0b01101010,
1988 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1989defm SXTH : AI_ext_rrot<0b01101011,
1990 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Evan Cheng576a3962010-09-25 00:49:35 +00001992defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001993 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001994defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001995 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001996
Johnny Chen2ec5e492010-02-22 21:50:40 +00001997// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001998defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001999
2000// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002001defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002002
2003// Zero extenders
2004
2005let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002006defm UXTB : AI_ext_rrot<0b01101110,
2007 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2008defm UXTH : AI_ext_rrot<0b01101111,
2009 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2010defm UXTB16 : AI_ext_rrot<0b01101100,
2011 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002012
Jim Grosbach542f6422010-07-28 23:25:44 +00002013// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2014// The transformation should probably be done as a combiner action
2015// instead so we can include a check for masking back in the upper
2016// eight bits of the source into the lower eight bits of the result.
2017//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2018// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002019def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002020 (UXTB16r_rot GPR:$Src, 8)>;
2021
Evan Cheng576a3962010-09-25 00:49:35 +00002022defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002023 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002024defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002025 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002026}
2027
Evan Chenga8e29892007-01-19 07:51:42 +00002028// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002029// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002030defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002031
Evan Chenga8e29892007-01-19 07:51:42 +00002032
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002033def SBFX : I<(outs GPR:$Rd),
2034 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002035 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002036 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002037 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002038 bits<4> Rd;
2039 bits<4> Rn;
2040 bits<5> lsb;
2041 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002042 let Inst{27-21} = 0b0111101;
2043 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002044 let Inst{20-16} = width;
2045 let Inst{15-12} = Rd;
2046 let Inst{11-7} = lsb;
2047 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002048}
2049
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002050def UBFX : I<(outs GPR:$Rd),
2051 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002052 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002053 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002054 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002055 bits<4> Rd;
2056 bits<4> Rn;
2057 bits<5> lsb;
2058 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002059 let Inst{27-21} = 0b0111111;
2060 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002061 let Inst{20-16} = width;
2062 let Inst{15-12} = Rd;
2063 let Inst{11-7} = lsb;
2064 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002065}
2066
Evan Chenga8e29892007-01-19 07:51:42 +00002067//===----------------------------------------------------------------------===//
2068// Arithmetic Instructions.
2069//
2070
Jim Grosbach26421962008-10-14 20:36:24 +00002071defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002072 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002073 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002074defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002075 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002076 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002077
Evan Chengc85e8322007-07-05 07:13:32 +00002078// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002079defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002080 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002081 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2082defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002083 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002084 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002085
Evan Cheng62674222009-06-25 23:34:10 +00002086defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002087 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002088defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002089 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002090defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002091 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002092defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002093 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
Jim Grosbach84760882010-10-15 18:42:41 +00002095def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2096 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2097 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2098 bits<4> Rd;
2099 bits<4> Rn;
2100 bits<12> imm;
2101 let Inst{25} = 1;
2102 let Inst{15-12} = Rd;
2103 let Inst{19-16} = Rn;
2104 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002105}
Evan Cheng13ab0202007-07-10 18:08:01 +00002106
Bob Wilsoncff71782010-08-05 18:23:43 +00002107// The reg/reg form is only defined for the disassembler; for codegen it is
2108// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002109def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2110 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002111 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002112 bits<4> Rd;
2113 bits<4> Rn;
2114 bits<4> Rm;
2115 let Inst{11-4} = 0b00000000;
2116 let Inst{25} = 0;
2117 let Inst{3-0} = Rm;
2118 let Inst{15-12} = Rd;
2119 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002120}
2121
Jim Grosbach84760882010-10-15 18:42:41 +00002122def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2123 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2124 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<12> shift;
2128 let Inst{25} = 0;
2129 let Inst{11-0} = shift;
2130 let Inst{15-12} = Rd;
2131 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002132}
Evan Chengc85e8322007-07-05 07:13:32 +00002133
2134// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002135let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002136def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2137 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2138 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2139 bits<4> Rd;
2140 bits<4> Rn;
2141 bits<12> imm;
2142 let Inst{25} = 1;
2143 let Inst{20} = 1;
2144 let Inst{15-12} = Rd;
2145 let Inst{19-16} = Rn;
2146 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002147}
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2149 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2150 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<12> shift;
2154 let Inst{25} = 0;
2155 let Inst{20} = 1;
2156 let Inst{11-0} = shift;
2157 let Inst{15-12} = Rd;
2158 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002159}
Evan Cheng071a2792007-09-11 19:55:27 +00002160}
Evan Chengc85e8322007-07-05 07:13:32 +00002161
Evan Cheng62674222009-06-25 23:34:10 +00002162let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002163def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2164 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2165 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002166 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<12> imm;
2170 let Inst{25} = 1;
2171 let Inst{15-12} = Rd;
2172 let Inst{19-16} = Rn;
2173 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002174}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002175// The reg/reg form is only defined for the disassembler; for codegen it is
2176// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002177def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2178 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<4> Rm;
2183 let Inst{11-4} = 0b00000000;
2184 let Inst{25} = 0;
2185 let Inst{3-0} = Rm;
2186 let Inst{15-12} = Rd;
2187 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002188}
Jim Grosbach84760882010-10-15 18:42:41 +00002189def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2190 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2191 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002192 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<12> shift;
2196 let Inst{25} = 0;
2197 let Inst{11-0} = shift;
2198 let Inst{15-12} = Rd;
2199 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002200}
Evan Cheng62674222009-06-25 23:34:10 +00002201}
2202
2203// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002204let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002205def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2206 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2207 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002208 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<12> imm;
2212 let Inst{25} = 1;
2213 let Inst{20} = 1;
2214 let Inst{15-12} = Rd;
2215 let Inst{19-16} = Rn;
2216 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002217}
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2219 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2220 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> shift;
2225 let Inst{25} = 0;
2226 let Inst{20} = 1;
2227 let Inst{11-0} = shift;
2228 let Inst{15-12} = Rd;
2229 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002230}
Evan Cheng071a2792007-09-11 19:55:27 +00002231}
Evan Cheng2c614c52007-06-06 10:17:05 +00002232
Evan Chenga8e29892007-01-19 07:51:42 +00002233// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002234// The assume-no-carry-in form uses the negation of the input since add/sub
2235// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2236// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2237// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002238def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2239 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002240def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2241 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2242// The with-carry-in form matches bitwise not instead of the negation.
2243// Effectively, the inverse interpretation of the carry flag already accounts
2244// for part of the negation.
2245def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2246 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002247
2248// Note: These are implemented in C++ code, because they have to generate
2249// ADD/SUBrs instructions, which use a complex pattern that a xform function
2250// cannot produce.
2251// (mul X, 2^n+1) -> (add (X << n), X)
2252// (mul X, 2^n-1) -> (rsb X, (X << n))
2253
Johnny Chen667d1272010-02-22 18:50:54 +00002254// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002255// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002256class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002257 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002258 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2259 opc, "\t$Rd, $Rn, $Rm", pattern> {
2260 bits<4> Rd;
2261 bits<4> Rn;
2262 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002263 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002264 let Inst{11-4} = op11_4;
2265 let Inst{19-16} = Rn;
2266 let Inst{15-12} = Rd;
2267 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002268}
2269
Johnny Chen667d1272010-02-22 18:50:54 +00002270// Saturating add/subtract -- for disassembly only
2271
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002272def QADD : AAI<0b00010000, 0b00000101, "qadd",
2273 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2274def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2275 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2276def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2277def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2278
2279def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2280def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2281def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2282def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2283def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2284def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2285def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2286def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2287def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2288def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2289def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2290def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002291
2292// Signed/Unsigned add/subtract -- for disassembly only
2293
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002294def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2295def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2296def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2297def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2298def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2299def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2300def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2301def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2302def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2303def USAX : AAI<0b01100101, 0b11110101, "usax">;
2304def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2305def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002306
2307// Signed/Unsigned halving add/subtract -- for disassembly only
2308
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002309def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2310def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2311def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2312def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2313def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2314def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2315def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2316def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2317def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2318def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2319def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2320def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002321
Johnny Chenadc77332010-02-26 22:04:29 +00002322// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002323
Jim Grosbach70987fb2010-10-18 23:35:38 +00002324def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002325 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002326 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002327 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002328 bits<4> Rd;
2329 bits<4> Rn;
2330 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002331 let Inst{27-20} = 0b01111000;
2332 let Inst{15-12} = 0b1111;
2333 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002334 let Inst{19-16} = Rd;
2335 let Inst{11-8} = Rm;
2336 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002337}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002339 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002340 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002341 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002342 bits<4> Rd;
2343 bits<4> Rn;
2344 bits<4> Rm;
2345 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002346 let Inst{27-20} = 0b01111000;
2347 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002348 let Inst{19-16} = Rd;
2349 let Inst{15-12} = Ra;
2350 let Inst{11-8} = Rm;
2351 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002352}
2353
2354// Signed/Unsigned saturate -- for disassembly only
2355
Jim Grosbach70987fb2010-10-18 23:35:38 +00002356def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2357 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002358 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002359 bits<4> Rd;
2360 bits<5> sat_imm;
2361 bits<4> Rn;
2362 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002363 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002364 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002365 let Inst{20-16} = sat_imm;
2366 let Inst{15-12} = Rd;
2367 let Inst{11-7} = sh{7-3};
2368 let Inst{6} = sh{0};
2369 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002370}
2371
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2373 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002374 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002375 bits<4> Rd;
2376 bits<4> sat_imm;
2377 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002378 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 let Inst{11-4} = 0b11110011;
2380 let Inst{15-12} = Rd;
2381 let Inst{19-16} = sat_imm;
2382 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002383}
2384
Jim Grosbach70987fb2010-10-18 23:35:38 +00002385def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2386 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002387 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002388 bits<4> Rd;
2389 bits<5> sat_imm;
2390 bits<4> Rn;
2391 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002392 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002393 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002394 let Inst{15-12} = Rd;
2395 let Inst{11-7} = sh{7-3};
2396 let Inst{6} = sh{0};
2397 let Inst{20-16} = sat_imm;
2398 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002399}
2400
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2402 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002403 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002404 bits<4> Rd;
2405 bits<4> sat_imm;
2406 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002407 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 let Inst{11-4} = 0b11110011;
2409 let Inst{15-12} = Rd;
2410 let Inst{19-16} = sat_imm;
2411 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002412}
Evan Chenga8e29892007-01-19 07:51:42 +00002413
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002414def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2415def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002416
Evan Chenga8e29892007-01-19 07:51:42 +00002417//===----------------------------------------------------------------------===//
2418// Bitwise Instructions.
2419//
2420
Jim Grosbach26421962008-10-14 20:36:24 +00002421defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002422 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002423 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002424defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002425 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002426 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002427defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002428 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002429 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002430defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002431 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002432 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002433
Jim Grosbach3fea191052010-10-21 22:03:21 +00002434def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002435 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002436 "bfc", "\t$Rd, $imm", "$src = $Rd",
2437 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002438 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002439 bits<4> Rd;
2440 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002441 let Inst{27-21} = 0b0111110;
2442 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 let Inst{15-12} = Rd;
2444 let Inst{11-7} = imm{4-0}; // lsb
2445 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002446}
2447
Johnny Chenb2503c02010-02-17 06:31:48 +00002448// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002449def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002450 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002451 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2452 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002453 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002454 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 bits<4> Rd;
2456 bits<4> Rn;
2457 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002458 let Inst{27-21} = 0b0111110;
2459 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002460 let Inst{15-12} = Rd;
2461 let Inst{11-7} = imm{4-0}; // lsb
2462 let Inst{20-16} = imm{9-5}; // width
2463 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002464}
2465
Jim Grosbach36860462010-10-21 22:19:32 +00002466def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2467 "mvn", "\t$Rd, $Rm",
2468 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2469 bits<4> Rd;
2470 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002471 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002472 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002473 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002474 let Inst{15-12} = Rd;
2475 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002476}
Jim Grosbach36860462010-10-21 22:19:32 +00002477def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2478 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2479 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2480 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002481 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002482 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002483 let Inst{19-16} = 0b0000;
2484 let Inst{15-12} = Rd;
2485 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002486}
Evan Chengc4af4632010-11-17 20:13:28 +00002487let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002488def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2489 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2490 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2491 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002492 bits<12> imm;
2493 let Inst{25} = 1;
2494 let Inst{19-16} = 0b0000;
2495 let Inst{15-12} = Rd;
2496 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002497}
Evan Chenga8e29892007-01-19 07:51:42 +00002498
2499def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2500 (BICri GPR:$src, so_imm_not:$imm)>;
2501
2502//===----------------------------------------------------------------------===//
2503// Multiply Instructions.
2504//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002505class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2506 string opc, string asm, list<dag> pattern>
2507 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2508 bits<4> Rd;
2509 bits<4> Rm;
2510 bits<4> Rn;
2511 let Inst{19-16} = Rd;
2512 let Inst{11-8} = Rm;
2513 let Inst{3-0} = Rn;
2514}
2515class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2516 string opc, string asm, list<dag> pattern>
2517 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2518 bits<4> RdLo;
2519 bits<4> RdHi;
2520 bits<4> Rm;
2521 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002522 let Inst{19-16} = RdHi;
2523 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002524 let Inst{11-8} = Rm;
2525 let Inst{3-0} = Rn;
2526}
Evan Chenga8e29892007-01-19 07:51:42 +00002527
Evan Cheng8de898a2009-06-26 00:19:44 +00002528let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002529def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2530 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2531 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002532
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002533def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2534 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2535 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2536 bits<4> Ra;
2537 let Inst{15-12} = Ra;
2538}
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Jim Grosbach65711012010-11-19 22:22:37 +00002540def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2541 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2542 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002543 Requires<[IsARM, HasV6T2]> {
2544 bits<4> Rd;
2545 bits<4> Rm;
2546 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002547 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002548 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002549 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002550 let Inst{11-8} = Rm;
2551 let Inst{3-0} = Rn;
2552}
Evan Chengedcbada2009-07-06 22:05:45 +00002553
Evan Chenga8e29892007-01-19 07:51:42 +00002554// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555
Evan Chengcd799b92009-06-12 20:46:18 +00002556let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002557let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002558def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2559 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2560 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002561
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002562def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2563 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2564 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002565}
Evan Chenga8e29892007-01-19 07:51:42 +00002566
2567// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002568def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2569 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2570 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002571
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002572def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2573 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2574 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2577 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2578 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2579 Requires<[IsARM, HasV6]> {
2580 bits<4> RdLo;
2581 bits<4> RdHi;
2582 bits<4> Rm;
2583 bits<4> Rn;
2584 let Inst{19-16} = RdLo;
2585 let Inst{15-12} = RdHi;
2586 let Inst{11-8} = Rm;
2587 let Inst{3-0} = Rn;
2588}
Evan Chengcd799b92009-06-12 20:46:18 +00002589} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002590
2591// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002592def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2593 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2594 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002595 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002596 let Inst{15-12} = 0b1111;
2597}
Evan Cheng13ab0202007-07-10 18:08:01 +00002598
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002599def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2600 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002601 [/* For disassembly only; pattern left blank */]>,
2602 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002603 let Inst{15-12} = 0b1111;
2604}
2605
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002606def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2607 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2608 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2609 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2610 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002611
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002612def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2613 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2614 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002615 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002616 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002617
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002618def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2619 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2620 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2621 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2622 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002623
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002624def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2625 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2626 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002627 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002628 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002629
Raul Herbster37fb5b12007-08-30 23:25:47 +00002630multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002631 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2632 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2633 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2634 (sext_inreg GPR:$Rm, i16)))]>,
2635 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002636
Jim Grosbach3870b752010-10-22 18:35:16 +00002637 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2638 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2639 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2640 (sra GPR:$Rm, (i32 16))))]>,
2641 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002642
Jim Grosbach3870b752010-10-22 18:35:16 +00002643 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2644 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2645 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2646 (sext_inreg GPR:$Rm, i16)))]>,
2647 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002648
Jim Grosbach3870b752010-10-22 18:35:16 +00002649 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2650 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2651 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2652 (sra GPR:$Rm, (i32 16))))]>,
2653 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002654
Jim Grosbach3870b752010-10-22 18:35:16 +00002655 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2656 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2657 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2658 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2659 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002660
Jim Grosbach3870b752010-10-22 18:35:16 +00002661 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2662 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2663 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2664 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2665 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002666}
2667
Raul Herbster37fb5b12007-08-30 23:25:47 +00002668
2669multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002670 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002671 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2672 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2673 [(set GPR:$Rd, (add GPR:$Ra,
2674 (opnode (sext_inreg GPR:$Rn, i16),
2675 (sext_inreg GPR:$Rm, i16))))]>,
2676 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002677
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002678 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002679 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2680 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2681 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2682 (sra GPR:$Rm, (i32 16)))))]>,
2683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002684
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002685 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002686 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2687 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2688 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2689 (sext_inreg GPR:$Rm, i16))))]>,
2690 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002691
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002692 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002693 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2694 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2695 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2696 (sra GPR:$Rm, (i32 16)))))]>,
2697 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002698
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002699 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002700 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2701 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2702 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2703 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2704 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002705
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002706 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002707 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2708 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2709 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2710 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2711 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002712}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002713
Raul Herbster37fb5b12007-08-30 23:25:47 +00002714defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2715defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002716
Johnny Chen83498e52010-02-12 21:59:23 +00002717// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002718def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2719 (ins GPR:$Rn, GPR:$Rm),
2720 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002721 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002722 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002723
Jim Grosbach3870b752010-10-22 18:35:16 +00002724def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2725 (ins GPR:$Rn, GPR:$Rm),
2726 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002727 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002728 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002729
Jim Grosbach3870b752010-10-22 18:35:16 +00002730def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2731 (ins GPR:$Rn, GPR:$Rm),
2732 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002733 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002734 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002735
Jim Grosbach3870b752010-10-22 18:35:16 +00002736def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2737 (ins GPR:$Rn, GPR:$Rm),
2738 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002739 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002740 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002741
Johnny Chen667d1272010-02-22 18:50:54 +00002742// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002743class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2744 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002745 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002746 bits<4> Rn;
2747 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002748 let Inst{4} = 1;
2749 let Inst{5} = swap;
2750 let Inst{6} = sub;
2751 let Inst{7} = 0;
2752 let Inst{21-20} = 0b00;
2753 let Inst{22} = long;
2754 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002755 let Inst{11-8} = Rm;
2756 let Inst{3-0} = Rn;
2757}
2758class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2759 InstrItinClass itin, string opc, string asm>
2760 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2761 bits<4> Rd;
2762 let Inst{15-12} = 0b1111;
2763 let Inst{19-16} = Rd;
2764}
2765class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2766 InstrItinClass itin, string opc, string asm>
2767 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2768 bits<4> Ra;
2769 let Inst{15-12} = Ra;
2770}
2771class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2772 InstrItinClass itin, string opc, string asm>
2773 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2774 bits<4> RdLo;
2775 bits<4> RdHi;
2776 let Inst{19-16} = RdHi;
2777 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002778}
2779
2780multiclass AI_smld<bit sub, string opc> {
2781
Jim Grosbach385e1362010-10-22 19:15:30 +00002782 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2783 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002784
Jim Grosbach385e1362010-10-22 19:15:30 +00002785 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2786 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002787
Jim Grosbach385e1362010-10-22 19:15:30 +00002788 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2789 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2790 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002791
Jim Grosbach385e1362010-10-22 19:15:30 +00002792 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2793 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2794 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002795
2796}
2797
2798defm SMLA : AI_smld<0, "smla">;
2799defm SMLS : AI_smld<1, "smls">;
2800
Johnny Chen2ec5e492010-02-22 21:50:40 +00002801multiclass AI_sdml<bit sub, string opc> {
2802
Jim Grosbach385e1362010-10-22 19:15:30 +00002803 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2804 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2805 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2806 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002807}
2808
2809defm SMUA : AI_sdml<0, "smua">;
2810defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002811
Evan Chenga8e29892007-01-19 07:51:42 +00002812//===----------------------------------------------------------------------===//
2813// Misc. Arithmetic Instructions.
2814//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002815
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002816def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2817 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2818 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002819
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002820def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2821 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2822 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2823 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002824
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002825def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2826 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2827 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002828
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002829def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2830 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2831 [(set GPR:$Rd,
2832 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2833 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2834 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2835 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2836 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002837
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002838def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2839 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2840 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002841 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002842 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2843 (shl GPR:$Rm, (i32 8))), i16))]>,
2844 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002845
Bob Wilsonf955f292010-08-17 17:23:19 +00002846def lsl_shift_imm : SDNodeXForm<imm, [{
2847 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2848 return CurDAG->getTargetConstant(Sh, MVT::i32);
2849}]>;
2850
2851def lsl_amt : PatLeaf<(i32 imm), [{
2852 return (N->getZExtValue() < 32);
2853}], lsl_shift_imm>;
2854
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002855def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2856 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2857 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2858 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2859 (and (shl GPR:$Rm, lsl_amt:$sh),
2860 0xFFFF0000)))]>,
2861 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002862
Evan Chenga8e29892007-01-19 07:51:42 +00002863// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002864def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2865 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2866def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2867 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002868
Bob Wilsonf955f292010-08-17 17:23:19 +00002869def asr_shift_imm : SDNodeXForm<imm, [{
2870 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2871 return CurDAG->getTargetConstant(Sh, MVT::i32);
2872}]>;
2873
2874def asr_amt : PatLeaf<(i32 imm), [{
2875 return (N->getZExtValue() <= 32);
2876}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002877
Bob Wilsondc66eda2010-08-16 22:26:55 +00002878// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2879// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002880def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2881 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2882 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2883 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2884 (and (sra GPR:$Rm, asr_amt:$sh),
2885 0xFFFF)))]>,
2886 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002887
Evan Chenga8e29892007-01-19 07:51:42 +00002888// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2889// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002890def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002891 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002892def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002893 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2894 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002895
Evan Chenga8e29892007-01-19 07:51:42 +00002896//===----------------------------------------------------------------------===//
2897// Comparison Instructions...
2898//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002899
Jim Grosbach26421962008-10-14 20:36:24 +00002900defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002901 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002902 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002903
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002904// FIXME: We have to be careful when using the CMN instruction and comparison
2905// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002906// results:
2907//
2908// rsbs r1, r1, 0
2909// cmp r0, r1
2910// mov r0, #0
2911// it ls
2912// mov r0, #1
2913//
2914// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002915//
Bill Wendling6165e872010-08-26 18:33:51 +00002916// cmn r0, r1
2917// mov r0, #0
2918// it ls
2919// mov r0, #1
2920//
2921// However, the CMN gives the *opposite* result when r1 is 0. This is because
2922// the carry flag is set in the CMP case but not in the CMN case. In short, the
2923// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2924// value of r0 and the carry bit (because the "carry bit" parameter to
2925// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2926// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2927// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2928// parameter to AddWithCarry is defined as 0).
2929//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002930// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002931//
2932// x = 0
2933// ~x = 0xFFFF FFFF
2934// ~x + 1 = 0x1 0000 0000
2935// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2936//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002937// Therefore, we should disable CMN when comparing against zero, until we can
2938// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2939// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002940//
2941// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2942//
2943// This is related to <rdar://problem/7569620>.
2944//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002945//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2946// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002947
Evan Chenga8e29892007-01-19 07:51:42 +00002948// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002949defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002950 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002951 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002952defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002953 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002954 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002955
David Goodwinc0309b42009-06-29 15:33:01 +00002956defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002957 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002958 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2959defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002960 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002961 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002962
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002963//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2964// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002965
David Goodwinc0309b42009-06-29 15:33:01 +00002966def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002967 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002968
Evan Cheng218977b2010-07-13 19:27:42 +00002969// Pseudo i64 compares for some floating point compares.
2970let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2971 Defs = [CPSR] in {
2972def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002973 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002974 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002975 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2976
2977def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002978 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002979 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2980} // usesCustomInserter
2981
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002982
Evan Chenga8e29892007-01-19 07:51:42 +00002983// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002984// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002985// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002986// FIXME: These should all be pseudo-instructions that get expanded to
2987// the normal MOV instructions. That would fix the dependency on
2988// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002989let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002990def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2991 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2992 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2993 RegConstraint<"$false = $Rd">, UnaryDP {
2994 bits<4> Rd;
2995 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002996 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002997 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002998 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002999 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003000 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003001}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003002
Jim Grosbach27e90082010-10-29 19:28:17 +00003003def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3004 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3005 "mov", "\t$Rd, $shift",
3006 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3007 RegConstraint<"$false = $Rd">, UnaryDP {
3008 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003009 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003010 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003011 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003012 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003013 let Inst{15-12} = Rd;
3014 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003015}
3016
Evan Chengc4af4632010-11-17 20:13:28 +00003017let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003018def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003019 DPFrm, IIC_iMOVi,
3020 "movw", "\t$Rd, $imm",
3021 []>,
3022 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3023 UnaryDP {
3024 bits<4> Rd;
3025 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003026 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003027 let Inst{20} = 0;
3028 let Inst{19-16} = imm{15-12};
3029 let Inst{15-12} = Rd;
3030 let Inst{11-0} = imm{11-0};
3031}
3032
Evan Chengc4af4632010-11-17 20:13:28 +00003033let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003034def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3035 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3036 "mov", "\t$Rd, $imm",
3037 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3038 RegConstraint<"$false = $Rd">, UnaryDP {
3039 bits<4> Rd;
3040 bits<12> imm;
3041 let Inst{25} = 1;
3042 let Inst{20} = 0;
3043 let Inst{19-16} = 0b0000;
3044 let Inst{15-12} = Rd;
3045 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003046}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003047
Evan Cheng63f35442010-11-13 02:25:14 +00003048// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003049let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003050def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3051 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003052 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003053
Evan Chengc4af4632010-11-17 20:13:28 +00003054let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003055def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3056 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3057 "mvn", "\t$Rd, $imm",
3058 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3059 RegConstraint<"$false = $Rd">, UnaryDP {
3060 bits<4> Rd;
3061 bits<12> imm;
3062 let Inst{25} = 1;
3063 let Inst{20} = 0;
3064 let Inst{19-16} = 0b0000;
3065 let Inst{15-12} = Rd;
3066 let Inst{11-0} = imm;
3067}
Owen Andersonf523e472010-09-23 23:45:25 +00003068} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003069
Jim Grosbach3728e962009-12-10 00:11:09 +00003070//===----------------------------------------------------------------------===//
3071// Atomic operations intrinsics
3072//
3073
Bob Wilsonf74a4292010-10-30 00:54:37 +00003074def memb_opt : Operand<i32> {
3075 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003076}
Jim Grosbach3728e962009-12-10 00:11:09 +00003077
Bob Wilsonf74a4292010-10-30 00:54:37 +00003078// memory barriers protect the atomic sequences
3079let hasSideEffects = 1 in {
3080def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3081 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3082 Requires<[IsARM, HasDB]> {
3083 bits<4> opt;
3084 let Inst{31-4} = 0xf57ff05;
3085 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003086}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003087
Johnny Chen7def14f2010-08-11 23:35:12 +00003088def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003089 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003090 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003091 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003092 // FIXME: add encoding
3093}
Jim Grosbach3728e962009-12-10 00:11:09 +00003094}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003095
Bob Wilsonf74a4292010-10-30 00:54:37 +00003096def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3097 "dsb", "\t$opt",
3098 [/* For disassembly only; pattern left blank */]>,
3099 Requires<[IsARM, HasDB]> {
3100 bits<4> opt;
3101 let Inst{31-4} = 0xf57ff04;
3102 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003103}
3104
Johnny Chenfd6037d2010-02-18 00:19:08 +00003105// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003106def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3107 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003108 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003109 let Inst{3-0} = 0b1111;
3110}
3111
Jim Grosbach66869102009-12-11 18:52:41 +00003112let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003113 let Uses = [CPSR] in {
3114 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003116 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3117 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003119 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3120 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003122 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3123 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003125 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3126 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003128 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3129 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003131 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3132 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003134 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3135 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003137 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3138 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003140 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3141 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003143 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3144 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003146 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3147 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003149 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3150 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003152 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3153 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003155 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3156 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003158 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3159 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003161 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3162 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003164 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3165 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003167 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3168
3169 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3172 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3175 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003177 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3178
Jim Grosbache801dc42009-12-12 01:40:06 +00003179 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3182 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3185 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3188}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003189}
3190
3191let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003192def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3193 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003194 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003195def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3196 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003197 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003198def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3199 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003200 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003201def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003202 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003203 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003204 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003205}
3206
Jim Grosbach86875a22010-10-29 19:58:57 +00003207let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3208def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003209 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003210 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003211 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003212def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003213 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003214 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003215 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003216def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003217 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003218 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003219 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003220def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3221 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003222 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003223 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003224 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003225}
3226
Johnny Chenb9436272010-02-17 22:37:58 +00003227// Clear-Exclusive is for disassembly only.
3228def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3229 [/* For disassembly only; pattern left blank */]>,
3230 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003231 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003232}
3233
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003234// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3235let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003236def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3237 [/* For disassembly only; pattern left blank */]>;
3238def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3239 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003240}
3241
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003242//===----------------------------------------------------------------------===//
3243// TLS Instructions
3244//
3245
3246// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003247// FIXME: This needs to be a pseudo of some sort so that we can get the
3248// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003249let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003250 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003251 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003252 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003253 [(set R0, ARMthread_pointer)]>;
3254}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003255
Evan Chenga8e29892007-01-19 07:51:42 +00003256//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003257// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003258// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003259// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003260// Since by its nature we may be coming from some other function to get
3261// here, and we're using the stack frame for the containing function to
3262// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003263// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003264// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003265// except for our own input by listing the relevant registers in Defs. By
3266// doing so, we also cause the prologue/epilogue code to actively preserve
3267// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003268// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003269//
3270// These are pseudo-instructions and are lowered to individual MC-insts, so
3271// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003272let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003273 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3274 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003275 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003276 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003277 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3278 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003279 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3280 Requires<[IsARM, HasVFP2]>;
3281}
3282
3283let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003284 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3285 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003286 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3287 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003288 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3289 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003290}
3291
Jim Grosbach5eb19512010-05-22 01:06:18 +00003292// FIXME: Non-Darwin version(s)
3293let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3294 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003295def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3296 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003297 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3298 Requires<[IsARM, IsDarwin]>;
3299}
3300
Jim Grosbache4ad3872010-10-19 23:27:08 +00003301// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003302// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003303// handled when the pseudo is expanded (which happens before any passes
3304// that need the instruction size).
3305let isBarrier = 1, hasSideEffects = 1 in
3306def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003308 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3309 Requires<[IsDarwin]>;
3310
Jim Grosbach0e0da732009-05-12 23:59:14 +00003311//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003312// Non-Instruction Patterns
3313//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003314
Evan Chenga8e29892007-01-19 07:51:42 +00003315// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003316
Evan Cheng893d7fe2010-11-12 23:03:38 +00003317// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003318// This is a single pseudo instruction, the benefit is that it can be remat'd
3319// as a single unit instead of having to handle reg inputs.
3320// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003321let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003323 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003324 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003325
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003326// ConstantPool, GlobalAddress, and JumpTable
3327def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3328 Requires<[IsARM, DontUseMovt]>;
3329def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3330def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3331 Requires<[IsARM, UseMovt]>;
3332def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3333 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3334
Evan Chenga8e29892007-01-19 07:51:42 +00003335// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003336
Dale Johannesen51e28e62010-06-03 21:09:53 +00003337// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003338def : ARMPat<(ARMtcret tcGPR:$dst),
3339 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003340
3341def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3342 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3343
3344def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3345 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3346
Dale Johannesen38d5f042010-06-15 22:24:08 +00003347def : ARMPat<(ARMtcret tcGPR:$dst),
3348 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003349
3350def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3351 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3352
3353def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3354 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003355
Evan Chenga8e29892007-01-19 07:51:42 +00003356// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003357def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003358 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003359def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003360 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003361
Evan Chenga8e29892007-01-19 07:51:42 +00003362// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003363def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3364def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003365
Evan Chenga8e29892007-01-19 07:51:42 +00003366// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003367def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3368def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3369def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3370def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3371
Evan Chenga8e29892007-01-19 07:51:42 +00003372def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003373
Evan Cheng83b5cf02008-11-05 23:22:34 +00003374def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3375def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3376
Evan Cheng34b12d22007-01-19 20:27:35 +00003377// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003378def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3379 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003380 (SMULBB GPR:$a, GPR:$b)>;
3381def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3382 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003383def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3384 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003385 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003386def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003387 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003388def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3389 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003390 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003391def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003392 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003393def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3394 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003395 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003396def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003397 (SMULWB GPR:$a, GPR:$b)>;
3398
3399def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003400 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3401 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003402 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3403def : ARMV5TEPat<(add GPR:$acc,
3404 (mul sext_16_node:$a, sext_16_node:$b)),
3405 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3406def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003407 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3408 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003409 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3410def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003411 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003412 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3413def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003414 (mul (sra GPR:$a, (i32 16)),
3415 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003416 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3417def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003418 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003419 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3420def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003421 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3422 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003423 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3424def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003426 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3427
Evan Chenga8e29892007-01-19 07:51:42 +00003428//===----------------------------------------------------------------------===//
3429// Thumb Support
3430//
3431
3432include "ARMInstrThumb.td"
3433
3434//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003435// Thumb2 Support
3436//
3437
3438include "ARMInstrThumb2.td"
3439
3440//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003441// Floating Point Support
3442//
3443
3444include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003445
3446//===----------------------------------------------------------------------===//
3447// Advanced SIMD (NEON) Support
3448//
3449
3450include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003451
3452//===----------------------------------------------------------------------===//
3453// Coprocessor Instructions. For disassembly only.
3454//
3455
3456def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3457 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3458 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3459 [/* For disassembly only; pattern left blank */]> {
3460 let Inst{4} = 0;
3461}
3462
3463def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3464 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3465 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3466 [/* For disassembly only; pattern left blank */]> {
3467 let Inst{31-28} = 0b1111;
3468 let Inst{4} = 0;
3469}
3470
Johnny Chen64dfb782010-02-16 20:04:27 +00003471class ACI<dag oops, dag iops, string opc, string asm>
3472 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3473 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3474 let Inst{27-25} = 0b110;
3475}
3476
3477multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3478
3479 def _OFFSET : ACI<(outs),
3480 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3481 opc, "\tp$cop, cr$CRd, $addr"> {
3482 let Inst{31-28} = op31_28;
3483 let Inst{24} = 1; // P = 1
3484 let Inst{21} = 0; // W = 0
3485 let Inst{22} = 0; // D = 0
3486 let Inst{20} = load;
3487 }
3488
3489 def _PRE : ACI<(outs),
3490 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3491 opc, "\tp$cop, cr$CRd, $addr!"> {
3492 let Inst{31-28} = op31_28;
3493 let Inst{24} = 1; // P = 1
3494 let Inst{21} = 1; // W = 1
3495 let Inst{22} = 0; // D = 0
3496 let Inst{20} = load;
3497 }
3498
3499 def _POST : ACI<(outs),
3500 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3501 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 0; // P = 0
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 0; // D = 0
3506 let Inst{20} = load;
3507 }
3508
3509 def _OPTION : ACI<(outs),
3510 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3511 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 0; // P = 0
3514 let Inst{23} = 1; // U = 1
3515 let Inst{21} = 0; // W = 0
3516 let Inst{22} = 0; // D = 0
3517 let Inst{20} = load;
3518 }
3519
3520 def L_OFFSET : ACI<(outs),
3521 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003522 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 1; // P = 1
3525 let Inst{21} = 0; // W = 0
3526 let Inst{22} = 1; // D = 1
3527 let Inst{20} = load;
3528 }
3529
3530 def L_PRE : ACI<(outs),
3531 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003532 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003533 let Inst{31-28} = op31_28;
3534 let Inst{24} = 1; // P = 1
3535 let Inst{21} = 1; // W = 1
3536 let Inst{22} = 1; // D = 1
3537 let Inst{20} = load;
3538 }
3539
3540 def L_POST : ACI<(outs),
3541 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003542 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003543 let Inst{31-28} = op31_28;
3544 let Inst{24} = 0; // P = 0
3545 let Inst{21} = 1; // W = 1
3546 let Inst{22} = 1; // D = 1
3547 let Inst{20} = load;
3548 }
3549
3550 def L_OPTION : ACI<(outs),
3551 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003552 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003553 let Inst{31-28} = op31_28;
3554 let Inst{24} = 0; // P = 0
3555 let Inst{23} = 1; // U = 1
3556 let Inst{21} = 0; // W = 0
3557 let Inst{22} = 1; // D = 1
3558 let Inst{20} = load;
3559 }
3560}
3561
3562defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3563defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3564defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3565defm STC2 : LdStCop<0b1111, 0, "stc2">;
3566
Johnny Chen906d57f2010-02-12 01:44:23 +00003567def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3568 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3569 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3570 [/* For disassembly only; pattern left blank */]> {
3571 let Inst{20} = 0;
3572 let Inst{4} = 1;
3573}
3574
3575def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3576 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3577 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3578 [/* For disassembly only; pattern left blank */]> {
3579 let Inst{31-28} = 0b1111;
3580 let Inst{20} = 0;
3581 let Inst{4} = 1;
3582}
3583
3584def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3585 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3586 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3587 [/* For disassembly only; pattern left blank */]> {
3588 let Inst{20} = 1;
3589 let Inst{4} = 1;
3590}
3591
3592def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3593 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3594 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3595 [/* For disassembly only; pattern left blank */]> {
3596 let Inst{31-28} = 0b1111;
3597 let Inst{20} = 1;
3598 let Inst{4} = 1;
3599}
3600
3601def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3602 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3603 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3604 [/* For disassembly only; pattern left blank */]> {
3605 let Inst{23-20} = 0b0100;
3606}
3607
3608def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3609 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3610 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3611 [/* For disassembly only; pattern left blank */]> {
3612 let Inst{31-28} = 0b1111;
3613 let Inst{23-20} = 0b0100;
3614}
3615
3616def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3617 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3618 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3619 [/* For disassembly only; pattern left blank */]> {
3620 let Inst{23-20} = 0b0101;
3621}
3622
3623def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3624 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3625 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3626 [/* For disassembly only; pattern left blank */]> {
3627 let Inst{31-28} = 0b1111;
3628 let Inst{23-20} = 0b0101;
3629}
3630
Johnny Chenb98e1602010-02-12 18:55:33 +00003631//===----------------------------------------------------------------------===//
3632// Move between special register and ARM core register -- for disassembly only
3633//
3634
3635def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3636 [/* For disassembly only; pattern left blank */]> {
3637 let Inst{23-20} = 0b0000;
3638 let Inst{7-4} = 0b0000;
3639}
3640
3641def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3642 [/* For disassembly only; pattern left blank */]> {
3643 let Inst{23-20} = 0b0100;
3644 let Inst{7-4} = 0b0000;
3645}
3646
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003647def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3648 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003649 [/* For disassembly only; pattern left blank */]> {
3650 let Inst{23-20} = 0b0010;
3651 let Inst{7-4} = 0b0000;
3652}
3653
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003654def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3655 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003656 [/* For disassembly only; pattern left blank */]> {
3657 let Inst{23-20} = 0b0010;
3658 let Inst{7-4} = 0b0000;
3659}
3660
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003661def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3662 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003663 [/* For disassembly only; pattern left blank */]> {
3664 let Inst{23-20} = 0b0110;
3665 let Inst{7-4} = 0b0000;
3666}
3667
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003668def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3669 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003670 [/* For disassembly only; pattern left blank */]> {
3671 let Inst{23-20} = 0b0110;
3672 let Inst{7-4} = 0b0000;
3673}