blob: 5bc67660db3d2ad7e77897afbb6ea8e2997e4c18 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000311
Bob Wilson9d84fb32010-09-14 20:59:49 +0000312class VLDQQPseudo<InstrItinClass itin>
313 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
314class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000315 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000316 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000317 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000318class VLDQQWBfixedPseudo<InstrItinClass itin>
319 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
320 (ins addrmode6:$addr), itin,
321 "$addr.addr = $wb">;
322class VLDQQWBregisterPseudo<InstrItinClass itin>
323 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
324 (ins addrmode6:$addr, rGPR:$offset), itin,
325 "$addr.addr = $wb">;
326
327
Bob Wilson7de68142011-02-07 17:43:15 +0000328class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000329 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
330 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000332 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000333 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000334 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000335
Bob Wilson2a0e9742010-11-27 06:35:16 +0000336let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
337
Bob Wilson205a5ca2009-07-08 18:11:30 +0000338// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000339class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000340 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000341 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000342 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000343 let Rm = 0b1111;
344 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000346}
Bob Wilson621f1952010-03-23 05:25:43 +0000347class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000348 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000350 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000351 let Rm = 0b1111;
352 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000354}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000355
Owen Andersond9aa7d32010-11-02 00:05:05 +0000356def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
357def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
358def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
359def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000360
Owen Andersond9aa7d32010-11-02 00:05:05 +0000361def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
362def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
363def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
364def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000365
Evan Chengd2ca8132010-10-09 01:03:04 +0000366def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
367def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
368def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
369def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000370
Bob Wilson99493b22010-03-20 17:59:03 +0000371// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000372multiclass VLD1DWB<bits<4> op7_4, string Dt> {
373 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
374 (ins addrmode6:$Rn), IIC_VLD1u,
375 "vld1", Dt, "$Vd, $Rn!",
376 "$Rn.addr = $wb", []> {
377 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
378 let Inst{4} = Rn{4};
379 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000380 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000381 }
382 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
383 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
384 "vld1", Dt, "$Vd, $Rn, $Rm",
385 "$Rn.addr = $wb", []> {
386 let Inst{4} = Rn{4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000391multiclass VLD1QWB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
397 let Inst{5-4} = Rn{5-4};
398 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000399 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400 }
401 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
405 let Inst{5-4} = Rn{5-4};
406 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000407 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson99493b22010-03-20 17:59:03 +0000410
Jim Grosbach10b90a92011-10-24 21:45:13 +0000411defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
412defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
413defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
414defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
415defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
416defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
417defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
418defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000419
Jim Grosbach10b90a92011-10-24 21:45:13 +0000420def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
421def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
422def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
423def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
424def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
425def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
426def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
427def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000428
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000429// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000430class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000431 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000433 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 let Rm = 0b1111;
435 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000437}
Jim Grosbach59216752011-10-24 23:26:05 +0000438multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
439 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
440 (ins addrmode6:$Rn), IIC_VLD1x2u,
441 "vld1", Dt, "$Vd, $Rn!",
442 "$Rn.addr = $wb", []> {
443 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000444 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000445 let DecoderMethod = "DecodeVLDInstruction";
446 let AsmMatchConverter = "cvtVLDwbFixed";
447 }
448 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
449 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
450 "vld1", Dt, "$Vd, $Rn, $Rm",
451 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000452 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000453 let DecoderMethod = "DecodeVLDInstruction";
454 let AsmMatchConverter = "cvtVLDwbRegister";
455 }
Owen Andersone85bd772010-11-02 00:24:52 +0000456}
Bob Wilson052ba452010-03-22 18:22:06 +0000457
Owen Andersone85bd772010-11-02 00:24:52 +0000458def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
459def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
460def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
461def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000462
Jim Grosbach59216752011-10-24 23:26:05 +0000463defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
464defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
465defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
466defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000467
Jim Grosbach59216752011-10-24 23:26:05 +0000468def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000469
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000470// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000471class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000472 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000474 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000475 let Rm = 0b1111;
476 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000478}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000479multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
480 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
481 (ins addrmode6:$Rn), IIC_VLD1x2u,
482 "vld1", Dt, "$Vd, $Rn!",
483 "$Rn.addr = $wb", []> {
484 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
485 let Inst{5-4} = Rn{5-4};
486 let DecoderMethod = "DecodeVLDInstruction";
487 let AsmMatchConverter = "cvtVLDwbFixed";
488 }
489 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
490 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
491 "vld1", Dt, "$Vd, $Rn, $Rm",
492 "$Rn.addr = $wb", []> {
493 let Inst{5-4} = Rn{5-4};
494 let DecoderMethod = "DecodeVLDInstruction";
495 let AsmMatchConverter = "cvtVLDwbRegister";
496 }
Owen Andersone85bd772010-11-02 00:24:52 +0000497}
Johnny Chend7283d92010-02-23 20:51:23 +0000498
Owen Andersone85bd772010-11-02 00:24:52 +0000499def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
500def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
501def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
502def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000503
Jim Grosbach399cdca2011-10-25 00:14:01 +0000504defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
505defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
506defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
507defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000508
Jim Grosbach399cdca2011-10-25 00:14:01 +0000509def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000510
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000511// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000512class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
513 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000514 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000515 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000516 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 let Rm = 0b1111;
518 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000520}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000521
Jim Grosbach2af50d92011-12-09 19:07:20 +0000522def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
523def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
524def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000525
Jim Grosbach2af50d92011-12-09 19:07:20 +0000526def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
527def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
528def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000529
Bob Wilson9d84fb32010-09-14 20:59:49 +0000530def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
531def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
532def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Evan Chengd2ca8132010-10-09 01:03:04 +0000534def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
535def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
536def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000537
Bob Wilson92cb9322010-03-20 20:10:51 +0000538// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000539multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
540 RegisterOperand VdTy, InstrItinClass itin> {
541 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
542 (ins addrmode6:$Rn), itin,
543 "vld2", Dt, "$Vd, $Rn!",
544 "$Rn.addr = $wb", []> {
545 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
546 let Inst{5-4} = Rn{5-4};
547 let DecoderMethod = "DecodeVLDInstruction";
548 let AsmMatchConverter = "cvtVLDwbFixed";
549 }
550 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
551 (ins addrmode6:$Rn, rGPR:$Rm), itin,
552 "vld2", Dt, "$Vd, $Rn, $Rm",
553 "$Rn.addr = $wb", []> {
554 let Inst{5-4} = Rn{5-4};
555 let DecoderMethod = "DecodeVLDInstruction";
556 let AsmMatchConverter = "cvtVLDwbRegister";
557 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000558}
Bob Wilson92cb9322010-03-20 20:10:51 +0000559
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
561defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
562defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000563
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000564defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
565defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
566defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000567
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000568def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
569def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
570def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
571def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
572def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
573def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000574
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000575def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
576def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
577def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
578def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
579def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
580def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000581
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000582// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000583def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
584def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
585def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
586defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
587defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
588defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000589
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000590// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000591class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000592 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000593 (ins addrmode6:$Rn), IIC_VLD3,
594 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
595 let Rm = 0b1111;
596 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000598}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000599
Owen Andersoncf667be2010-11-02 01:24:55 +0000600def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
601def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
602def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000603
Bob Wilson9d84fb32010-09-14 20:59:49 +0000604def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
605def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
606def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000607
Bob Wilson92cb9322010-03-20 20:10:51 +0000608// ...with address register writeback:
609class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
610 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000611 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000612 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
613 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
614 "$Rn.addr = $wb", []> {
615 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000616 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000617}
Bob Wilson92cb9322010-03-20 20:10:51 +0000618
Owen Andersoncf667be2010-11-02 01:24:55 +0000619def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
620def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
621def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000622
Evan Cheng84f69e82010-10-09 01:45:34 +0000623def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
624def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
625def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000626
Bob Wilson7de68142011-02-07 17:43:15 +0000627// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000628def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
629def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
630def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
631def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
632def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
633def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000634
Evan Cheng84f69e82010-10-09 01:45:34 +0000635def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
636def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
637def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000638
Bob Wilson92cb9322010-03-20 20:10:51 +0000639// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000640def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
641def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
642def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
645def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
646def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000647
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000648// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000649class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
650 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000651 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 (ins addrmode6:$Rn), IIC_VLD4,
653 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
654 let Rm = 0b1111;
655 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000657}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000658
Owen Andersoncf667be2010-11-02 01:24:55 +0000659def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
660def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
661def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000662
Bob Wilson9d84fb32010-09-14 20:59:49 +0000663def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
664def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
665def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000666
Bob Wilson92cb9322010-03-20 20:10:51 +0000667// ...with address register writeback:
668class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
669 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000670 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000671 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
673 "$Rn.addr = $wb", []> {
674 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000676}
Bob Wilson92cb9322010-03-20 20:10:51 +0000677
Owen Andersoncf667be2010-11-02 01:24:55 +0000678def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
679def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
680def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000681
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000682def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
683def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
684def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000685
Bob Wilson7de68142011-02-07 17:43:15 +0000686// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000687def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
688def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
689def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
690def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
691def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
692def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000693
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000694def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
695def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
696def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000697
Bob Wilson92cb9322010-03-20 20:10:51 +0000698// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000699def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
700def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
701def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
702
703def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
704def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
705def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000706
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000707} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
708
Bob Wilson8466fa12010-09-13 23:01:35 +0000709// Classes for VLD*LN pseudo-instructions with multi-register operands.
710// These are expanded to real instructions after register allocation.
711class VLDQLNPseudo<InstrItinClass itin>
712 : PseudoNLdSt<(outs QPR:$dst),
713 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
714 itin, "$src = $dst">;
715class VLDQLNWBPseudo<InstrItinClass itin>
716 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
717 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
718 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
719class VLDQQLNPseudo<InstrItinClass itin>
720 : PseudoNLdSt<(outs QQPR:$dst),
721 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
722 itin, "$src = $dst">;
723class VLDQQLNWBPseudo<InstrItinClass itin>
724 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
725 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
726 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
727class VLDQQQQLNPseudo<InstrItinClass itin>
728 : PseudoNLdSt<(outs QQQQPR:$dst),
729 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
730 itin, "$src = $dst">;
731class VLDQQQQLNWBPseudo<InstrItinClass itin>
732 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
733 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
734 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
735
Bob Wilsonb07c1712009-10-07 21:53:04 +0000736// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000737class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
738 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000739 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000740 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
741 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742 "$src = $Vd",
743 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000746 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000747 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748}
Mon P Wang183c6272011-05-09 17:47:27 +0000749class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
750 PatFrag LoadOp>
751 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
752 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
753 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
754 "$src = $Vd",
755 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
756 (i32 (LoadOp addrmode6oneL32:$Rn)),
757 imm:$lane))]> {
758 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000759 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000760}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000761class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
762 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
763 (i32 (LoadOp addrmode6:$addr)),
764 imm:$lane))];
765}
766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
771 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000772 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000773}
Mon P Wang183c6272011-05-09 17:47:27 +0000774def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000775 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000776 let Inst{5} = Rn{4};
777 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000779
780def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
781def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
782def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
783
Bob Wilson746fa172010-12-10 22:13:32 +0000784def : Pat<(vector_insert (v2f32 DPR:$src),
785 (f32 (load addrmode6:$addr)), imm:$lane),
786 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
787def : Pat<(vector_insert (v4f32 QPR:$src),
788 (f32 (load addrmode6:$addr)), imm:$lane),
789 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
790
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000791let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
792
793// ...with address register writeback:
794class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000795 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000797 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000799 "$src = $Vd, $Rn.addr = $wb", []> {
800 let DecoderMethod = "DecodeVLD1LN";
801}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
804 let Inst{7-5} = lane{2-0};
805}
806def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
807 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809}
810def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
811 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000812 let Inst{5} = Rn{4};
813 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000815
816def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
817def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
818def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000819
Bob Wilson243fcc52009-09-01 04:26:28 +0000820// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000821class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000822 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000823 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
824 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Rm = 0b1111;
827 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000828 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000829}
Bob Wilson243fcc52009-09-01 04:26:28 +0000830
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000831def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
832 let Inst{7-5} = lane{2-0};
833}
834def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
835 let Inst{7-6} = lane{1-0};
836}
837def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
838 let Inst{7} = lane{0};
839}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000840
Evan Chengd2ca8132010-10-09 01:03:04 +0000841def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
842def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
843def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000844
Bob Wilson41315282010-03-20 20:39:53 +0000845// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000846def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
847 let Inst{7-6} = lane{1-0};
848}
849def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
850 let Inst{7} = lane{0};
851}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000852
Evan Chengd2ca8132010-10-09 01:03:04 +0000853def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
854def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000855
Bob Wilsona1023642010-03-20 20:47:18 +0000856// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000857class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000858 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000859 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000860 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000861 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
862 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000864 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000865}
Bob Wilsona1023642010-03-20 20:47:18 +0000866
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
868 let Inst{7-5} = lane{2-0};
869}
870def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
871 let Inst{7-6} = lane{1-0};
872}
873def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
874 let Inst{7} = lane{0};
875}
Bob Wilsona1023642010-03-20 20:47:18 +0000876
Evan Chengd2ca8132010-10-09 01:03:04 +0000877def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
878def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
879def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000880
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000881def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
882 let Inst{7-6} = lane{1-0};
883}
884def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
885 let Inst{7} = lane{0};
886}
Bob Wilsona1023642010-03-20 20:47:18 +0000887
Evan Chengd2ca8132010-10-09 01:03:04 +0000888def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
889def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000890
Bob Wilson243fcc52009-09-01 04:26:28 +0000891// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000892class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000893 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000895 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000899 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000900}
Bob Wilson243fcc52009-09-01 04:26:28 +0000901
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000902def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
903 let Inst{7-5} = lane{2-0};
904}
905def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
906 let Inst{7-6} = lane{1-0};
907}
908def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
909 let Inst{7} = lane{0};
910}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000911
Evan Cheng84f69e82010-10-09 01:45:34 +0000912def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
913def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
914def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson41315282010-03-20 20:39:53 +0000916// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
918 let Inst{7-6} = lane{1-0};
919}
920def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
921 let Inst{7} = lane{0};
922}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000923
Evan Cheng84f69e82010-10-09 01:45:34 +0000924def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
925def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000926
Bob Wilsona1023642010-03-20 20:47:18 +0000927// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000928class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000929 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000932 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000933 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000934 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
935 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000936 []> {
937 let DecoderMethod = "DecodeVLD3LN";
938}
Bob Wilsona1023642010-03-20 20:47:18 +0000939
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
941 let Inst{7-5} = lane{2-0};
942}
943def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
944 let Inst{7-6} = lane{1-0};
945}
946def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
947 let Inst{7} = lane{0};
948}
Bob Wilsona1023642010-03-20 20:47:18 +0000949
Evan Cheng84f69e82010-10-09 01:45:34 +0000950def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
951def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
952def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000953
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Cheng84f69e82010-10-09 01:45:34 +0000961def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
962def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000963
Bob Wilson243fcc52009-09-01 04:26:28 +0000964// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000965class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000966 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000967 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000969 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000972 let Rm = 0b1111;
973 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000974 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000975}
Bob Wilson243fcc52009-09-01 04:26:28 +0000976
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000977def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
978 let Inst{7-5} = lane{2-0};
979}
980def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilson62e053e2009-10-08 22:53:57 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
989def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
990def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000991
Bob Wilson41315282010-03-20 20:39:53 +0000992// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
997 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000998 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999}
Bob Wilson62e053e2009-10-08 22:53:57 +00001000
Evan Cheng10dc63f2010-10-09 04:07:58 +00001001def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1002def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001003
Bob Wilsona1023642010-03-20 20:47:18 +00001004// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001005class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001006 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001007 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001008 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001009 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001010 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001011"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1012"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001013 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001014 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001015 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016}
Bob Wilsona1023642010-03-20 20:47:18 +00001017
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001018def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1019 let Inst{7-5} = lane{2-0};
1020}
1021def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1022 let Inst{7-6} = lane{1-0};
1023}
1024def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1025 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001026 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001027}
Bob Wilsona1023642010-03-20 20:47:18 +00001028
Evan Cheng10dc63f2010-10-09 04:07:58 +00001029def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1030def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1031def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001032
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001033def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1034 let Inst{7-6} = lane{1-0};
1035}
1036def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1037 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001038 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001039}
Bob Wilsona1023642010-03-20 20:47:18 +00001040
Evan Cheng10dc63f2010-10-09 04:07:58 +00001041def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1042def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001043
Bob Wilson2a0e9742010-11-27 06:35:16 +00001044} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1045
Bob Wilsonb07c1712009-10-07 21:53:04 +00001046// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001047class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001048 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1049 (ins addrmode6dup:$Rn),
1050 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1051 [(set VecListOneDAllLanes:$Vd,
1052 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001053 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001054 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001056}
1057class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1058 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001059 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001060}
1061
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001062def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1063def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1064def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001065
1066def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1067def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1068def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1069
Bob Wilson746fa172010-12-10 22:13:32 +00001070def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1071 (VLD1DUPd32 addrmode6:$addr)>;
1072def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1073 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1074
Bob Wilson2a0e9742010-11-27 06:35:16 +00001075let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1076
Bob Wilson20d55152010-12-10 22:13:24 +00001077class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001078 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001080 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001081 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001082 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001084}
1085
Bob Wilson20d55152010-12-10 22:13:24 +00001086def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1087def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1088def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001089
1090// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001091multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1092 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1093 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1094 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1095 "vld1", Dt, "$Vd, $Rn!",
1096 "$Rn.addr = $wb", []> {
1097 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1098 let Inst{4} = Rn{4};
1099 let DecoderMethod = "DecodeVLD1DupInstruction";
1100 let AsmMatchConverter = "cvtVLDwbFixed";
1101 }
1102 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1103 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1104 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1105 "vld1", Dt, "$Vd, $Rn, $Rm",
1106 "$Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
1108 let DecoderMethod = "DecodeVLD1DupInstruction";
1109 let AsmMatchConverter = "cvtVLDwbRegister";
1110 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001111}
Jim Grosbach096334e2011-11-30 19:35:44 +00001112multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1113 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1114 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1115 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1116 "vld1", Dt, "$Vd, $Rn!",
1117 "$Rn.addr = $wb", []> {
1118 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1119 let Inst{4} = Rn{4};
1120 let DecoderMethod = "DecodeVLD1DupInstruction";
1121 let AsmMatchConverter = "cvtVLDwbFixed";
1122 }
1123 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1124 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1125 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1126 "vld1", Dt, "$Vd, $Rn, $Rm",
1127 "$Rn.addr = $wb", []> {
1128 let Inst{4} = Rn{4};
1129 let DecoderMethod = "DecodeVLD1DupInstruction";
1130 let AsmMatchConverter = "cvtVLDwbRegister";
1131 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001132}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001133
Jim Grosbach096334e2011-11-30 19:35:44 +00001134defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1135defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1136defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137
Jim Grosbach096334e2011-11-30 19:35:44 +00001138defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1139defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1140defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001141
Jim Grosbach096334e2011-11-30 19:35:44 +00001142def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1143def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1144def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1145def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1146def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1147def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001148
Bob Wilsonb07c1712009-10-07 21:53:04 +00001149// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001150class VLD2DUP<bits<4> op7_4, string Dt>
1151 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001152 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001153 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1154 let Rm = 0b1111;
1155 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001156 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001157}
1158
1159def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1160def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1161def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1162
1163def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1164def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1165def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1166
1167// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001168def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1169def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1170def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001171
1172// ...with address register writeback:
1173class VLD2DUPWB<bits<4> op7_4, string Dt>
1174 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001175 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001176 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1177 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001178 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001179}
1180
1181def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1182def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1183def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1184
Bob Wilson173fb142010-11-30 00:00:38 +00001185def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1186def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1187def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001188
1189def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1190def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1191def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1192
Bob Wilsonb07c1712009-10-07 21:53:04 +00001193// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001194class VLD3DUP<bits<4> op7_4, string Dt>
1195 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001196 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001197 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1198 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001199 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001201}
1202
1203def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1204def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1205def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1206
1207def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1208def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1209def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1210
1211// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001212def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1213def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1214def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001215
1216// ...with address register writeback:
1217class VLD3DUPWB<bits<4> op7_4, string Dt>
1218 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001219 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001220 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1221 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001222 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001224}
1225
1226def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1227def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1228def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1229
Bob Wilson173fb142010-11-30 00:00:38 +00001230def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1231def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1232def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001233
1234def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1235def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1236def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1237
Bob Wilsonb07c1712009-10-07 21:53:04 +00001238// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001239class VLD4DUP<bits<4> op7_4, string Dt>
1240 : NLdSt<1, 0b10, 0b1111, op7_4,
1241 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001242 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001243 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1244 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001246 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001247}
1248
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001249def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1250def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1251def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001252
1253def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1254def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1255def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1256
1257// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001258def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1259def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1260def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001261
1262// ...with address register writeback:
1263class VLD4DUPWB<bits<4> op7_4, string Dt>
1264 : NLdSt<1, 0b10, 0b1111, op7_4,
1265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001266 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001267 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001268 "$Rn.addr = $wb", []> {
1269 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001271}
1272
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001273def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1274def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1275def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1276
1277def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1278def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1279def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001280
1281def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1282def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1283def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1284
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001285} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001286
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001287let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001288
Bob Wilson709d5922010-08-25 23:27:42 +00001289// Classes for VST* pseudo-instructions with multi-register operands.
1290// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001291class VSTQPseudo<InstrItinClass itin>
1292 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1293class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001294 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001295 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001296 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001297class VSTQWBfixedPseudo<InstrItinClass itin>
1298 : PseudoNLdSt<(outs GPR:$wb),
1299 (ins addrmode6:$addr, QPR:$src), itin,
1300 "$addr.addr = $wb">;
1301class VSTQWBregisterPseudo<InstrItinClass itin>
1302 : PseudoNLdSt<(outs GPR:$wb),
1303 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1304 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001305class VSTQQPseudo<InstrItinClass itin>
1306 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1307class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001308 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001309 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001310 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001311class VSTQQQQPseudo<InstrItinClass itin>
1312 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001313class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001314 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001315 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001316 "$addr.addr = $wb">;
1317
Bob Wilson11d98992010-03-23 06:20:33 +00001318// VST1 : Vector Store (multiple single elements)
1319class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001320 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1321 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 let Rm = 0b1111;
1323 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001325}
Bob Wilson11d98992010-03-23 06:20:33 +00001326class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001327 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1328 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001329 let Rm = 0b1111;
1330 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001331 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001332}
Bob Wilson11d98992010-03-23 06:20:33 +00001333
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001334def VST1d8 : VST1D<{0,0,0,?}, "8">;
1335def VST1d16 : VST1D<{0,1,0,?}, "16">;
1336def VST1d32 : VST1D<{1,0,0,?}, "32">;
1337def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001338
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001339def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1340def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1341def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1342def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001343
Evan Cheng60ff8792010-10-11 22:03:18 +00001344def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1345def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1346def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1347def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001348
Bob Wilson25eb5012010-03-20 20:54:36 +00001349// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001350multiclass VST1DWB<bits<4> op7_4, string Dt> {
1351 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1352 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1353 "vst1", Dt, "$Vd, $Rn!",
1354 "$Rn.addr = $wb", []> {
1355 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1356 let Inst{4} = Rn{4};
1357 let DecoderMethod = "DecodeVSTInstruction";
1358 let AsmMatchConverter = "cvtVSTwbFixed";
1359 }
1360 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1361 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1362 IIC_VLD1u,
1363 "vst1", Dt, "$Vd, $Rn, $Rm",
1364 "$Rn.addr = $wb", []> {
1365 let Inst{4} = Rn{4};
1366 let DecoderMethod = "DecodeVSTInstruction";
1367 let AsmMatchConverter = "cvtVSTwbRegister";
1368 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001369}
Jim Grosbach4334e032011-10-31 21:50:31 +00001370multiclass VST1QWB<bits<4> op7_4, string Dt> {
1371 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1372 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1373 "vst1", Dt, "$Vd, $Rn!",
1374 "$Rn.addr = $wb", []> {
1375 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1376 let Inst{5-4} = Rn{5-4};
1377 let DecoderMethod = "DecodeVSTInstruction";
1378 let AsmMatchConverter = "cvtVSTwbFixed";
1379 }
1380 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1381 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1382 IIC_VLD1x2u,
1383 "vst1", Dt, "$Vd, $Rn, $Rm",
1384 "$Rn.addr = $wb", []> {
1385 let Inst{5-4} = Rn{5-4};
1386 let DecoderMethod = "DecodeVSTInstruction";
1387 let AsmMatchConverter = "cvtVSTwbRegister";
1388 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001389}
Bob Wilson25eb5012010-03-20 20:54:36 +00001390
Jim Grosbach4334e032011-10-31 21:50:31 +00001391defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1392defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1393defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1394defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001395
Jim Grosbach4334e032011-10-31 21:50:31 +00001396defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1397defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1398defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1399defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001400
Jim Grosbach4334e032011-10-31 21:50:31 +00001401def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1402def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1403def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1404def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1405def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1406def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1407def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1408def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001409
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001410// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001411class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001412 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001413 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1414 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 let Rm = 0b1111;
1416 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001417 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001418}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001419multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1420 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1421 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1422 "vst1", Dt, "$Vd, $Rn!",
1423 "$Rn.addr = $wb", []> {
1424 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1425 let Inst{5-4} = Rn{5-4};
1426 let DecoderMethod = "DecodeVSTInstruction";
1427 let AsmMatchConverter = "cvtVSTwbFixed";
1428 }
1429 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1430 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1431 IIC_VLD1x3u,
1432 "vst1", Dt, "$Vd, $Rn, $Rm",
1433 "$Rn.addr = $wb", []> {
1434 let Inst{5-4} = Rn{5-4};
1435 let DecoderMethod = "DecodeVSTInstruction";
1436 let AsmMatchConverter = "cvtVSTwbRegister";
1437 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001438}
Bob Wilson052ba452010-03-22 18:22:06 +00001439
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001440def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1441def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1442def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1443def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001444
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001445defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1446defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1447defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1448defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001449
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001450def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1451def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1452def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001453
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001454// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001455class VST1D4<bits<4> op7_4, string Dt>
1456 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001457 (ins addrmode6:$Rn, VecListFourD:$Vd),
1458 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001459 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001460 let Rm = 0b1111;
1461 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001463}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001464multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1465 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1466 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1467 "vst1", Dt, "$Vd, $Rn!",
1468 "$Rn.addr = $wb", []> {
1469 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1470 let Inst{5-4} = Rn{5-4};
1471 let DecoderMethod = "DecodeVSTInstruction";
1472 let AsmMatchConverter = "cvtVSTwbFixed";
1473 }
1474 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1475 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1476 IIC_VLD1x4u,
1477 "vst1", Dt, "$Vd, $Rn, $Rm",
1478 "$Rn.addr = $wb", []> {
1479 let Inst{5-4} = Rn{5-4};
1480 let DecoderMethod = "DecodeVSTInstruction";
1481 let AsmMatchConverter = "cvtVSTwbRegister";
1482 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001483}
Bob Wilson25eb5012010-03-20 20:54:36 +00001484
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001485def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1486def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1487def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1488def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001489
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001490defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1491defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1492defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1493defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001494
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001495def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1496def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1497def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001498
Bob Wilsonb36ec862009-08-06 18:47:44 +00001499// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001500class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1501 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001502 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1503 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1504 let Rm = 0b1111;
1505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001507}
Bob Wilson95808322010-03-18 20:18:39 +00001508class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001509 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001510 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1511 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001512 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001513 let Rm = 0b1111;
1514 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001515 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001516}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001517
Owen Andersond2f37942010-11-02 21:16:58 +00001518def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1519def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1520def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001521
Owen Andersond2f37942010-11-02 21:16:58 +00001522def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1523def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1524def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001525
Evan Cheng60ff8792010-10-11 22:03:18 +00001526def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1527def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1528def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001529
Evan Cheng60ff8792010-10-11 22:03:18 +00001530def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1531def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1532def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001533
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001534// ...with address register writeback:
1535class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1536 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001537 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1538 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1539 "$Rn.addr = $wb", []> {
1540 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001541 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001542}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001543class VST2QWB<bits<4> op7_4, string Dt>
1544 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001545 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001546 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001547 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1548 "$Rn.addr = $wb", []> {
1549 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001551}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001552
Owen Andersond2f37942010-11-02 21:16:58 +00001553def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1554def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1555def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001556
Owen Andersond2f37942010-11-02 21:16:58 +00001557def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1558def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1559def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001560
Evan Cheng60ff8792010-10-11 22:03:18 +00001561def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1562def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1563def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001564
Evan Cheng60ff8792010-10-11 22:03:18 +00001565def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1566def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1567def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001568
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001569// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001570def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1571def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1572def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1573def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1574def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1575def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001576
Bob Wilsonb36ec862009-08-06 18:47:44 +00001577// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001578class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1579 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001580 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1581 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1582 let Rm = 0b1111;
1583 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001584 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001585}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001586
Owen Andersona1a45fd2010-11-02 21:47:03 +00001587def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1588def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1589def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001590
Evan Cheng60ff8792010-10-11 22:03:18 +00001591def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1592def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1593def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001594
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001595// ...with address register writeback:
1596class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1597 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001598 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001599 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001600 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1601 "$Rn.addr = $wb", []> {
1602 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001603 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001604}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001605
Owen Andersona1a45fd2010-11-02 21:47:03 +00001606def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1607def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1608def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001609
Evan Cheng60ff8792010-10-11 22:03:18 +00001610def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1611def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1612def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001613
Bob Wilson7de68142011-02-07 17:43:15 +00001614// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001615def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1616def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1617def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1618def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1619def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1620def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001621
Evan Cheng60ff8792010-10-11 22:03:18 +00001622def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1623def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1624def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001625
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001626// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001627def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1628def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1629def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1630
Evan Cheng60ff8792010-10-11 22:03:18 +00001631def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1632def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1633def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001634
Bob Wilsonb36ec862009-08-06 18:47:44 +00001635// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001636class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1637 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001638 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1639 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001640 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001641 let Rm = 0b1111;
1642 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001643 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001644}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001645
Owen Andersona1a45fd2010-11-02 21:47:03 +00001646def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1647def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1648def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001649
Evan Cheng60ff8792010-10-11 22:03:18 +00001650def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1651def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1652def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001653
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001654// ...with address register writeback:
1655class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1656 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001657 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001658 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001659 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1660 "$Rn.addr = $wb", []> {
1661 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001662 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001663}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001664
Owen Andersona1a45fd2010-11-02 21:47:03 +00001665def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1666def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1667def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001668
Evan Cheng60ff8792010-10-11 22:03:18 +00001669def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1670def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1671def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001672
Bob Wilson7de68142011-02-07 17:43:15 +00001673// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001674def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1675def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1676def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1677def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1678def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1679def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001680
Evan Cheng60ff8792010-10-11 22:03:18 +00001681def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1682def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1683def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001684
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001685// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001686def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1687def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1688def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1689
Evan Cheng60ff8792010-10-11 22:03:18 +00001690def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1691def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1692def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001693
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001694} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1695
Bob Wilson8466fa12010-09-13 23:01:35 +00001696// Classes for VST*LN pseudo-instructions with multi-register operands.
1697// These are expanded to real instructions after register allocation.
1698class VSTQLNPseudo<InstrItinClass itin>
1699 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1700 itin, "">;
1701class VSTQLNWBPseudo<InstrItinClass itin>
1702 : PseudoNLdSt<(outs GPR:$wb),
1703 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1704 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1705class VSTQQLNPseudo<InstrItinClass itin>
1706 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1707 itin, "">;
1708class VSTQQLNWBPseudo<InstrItinClass itin>
1709 : PseudoNLdSt<(outs GPR:$wb),
1710 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1711 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1712class VSTQQQQLNPseudo<InstrItinClass itin>
1713 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1714 itin, "">;
1715class VSTQQQQLNWBPseudo<InstrItinClass itin>
1716 : PseudoNLdSt<(outs GPR:$wb),
1717 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1718 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1719
Bob Wilsonb07c1712009-10-07 21:53:04 +00001720// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001721class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1722 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001723 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001724 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001725 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1726 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001728 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001729}
Mon P Wang183c6272011-05-09 17:47:27 +00001730class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1731 PatFrag StoreOp, SDNode ExtractOp>
1732 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1733 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1734 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001735 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001736 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001737 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001738}
Bob Wilsond168cef2010-11-03 16:24:53 +00001739class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1740 : VSTQLNPseudo<IIC_VST1ln> {
1741 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1742 addrmode6:$addr)];
1743}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001744
Bob Wilsond168cef2010-11-03 16:24:53 +00001745def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1746 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001747 let Inst{7-5} = lane{2-0};
1748}
Bob Wilsond168cef2010-11-03 16:24:53 +00001749def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1750 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001751 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001752 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001753}
Mon P Wang183c6272011-05-09 17:47:27 +00001754
1755def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001756 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001757 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001758}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001759
Bob Wilsond168cef2010-11-03 16:24:53 +00001760def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1761def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1762def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001763
Bob Wilson746fa172010-12-10 22:13:32 +00001764def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1765 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1766def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1767 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1768
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001769// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001770class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1771 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001772 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001773 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001774 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001775 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001776 "$Rn.addr = $wb",
1777 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001778 addrmode6:$Rn, am6offset:$Rm))]> {
1779 let DecoderMethod = "DecodeVST1LN";
1780}
Bob Wilsonda525062011-02-25 06:42:42 +00001781class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1782 : VSTQLNWBPseudo<IIC_VST1lnu> {
1783 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1784 addrmode6:$addr, am6offset:$offset))];
1785}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001786
Bob Wilsonda525062011-02-25 06:42:42 +00001787def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1788 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001789 let Inst{7-5} = lane{2-0};
1790}
Bob Wilsonda525062011-02-25 06:42:42 +00001791def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1792 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001793 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001794 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001795}
Bob Wilsonda525062011-02-25 06:42:42 +00001796def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1797 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001798 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001799 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001800}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001801
Bob Wilsonda525062011-02-25 06:42:42 +00001802def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1803def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1804def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1805
1806let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001807
Bob Wilson8a3198b2009-09-01 18:51:56 +00001808// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001809class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001810 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001811 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1812 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001813 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001814 let Rm = 0b1111;
1815 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001816 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001817}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001818
Owen Andersonb20594f2010-11-02 22:18:18 +00001819def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1820 let Inst{7-5} = lane{2-0};
1821}
1822def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1823 let Inst{7-6} = lane{1-0};
1824}
1825def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1826 let Inst{7} = lane{0};
1827}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001828
Evan Cheng60ff8792010-10-11 22:03:18 +00001829def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1830def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1831def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001832
Bob Wilson41315282010-03-20 20:39:53 +00001833// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001834def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1835 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001836 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001837}
1838def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1839 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001840 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001841}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001842
Evan Cheng60ff8792010-10-11 22:03:18 +00001843def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1844def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001845
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001846// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001847class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001848 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001849 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001850 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001851 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001852 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001853 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001854 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001855}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001856
Owen Andersonb20594f2010-11-02 22:18:18 +00001857def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1858 let Inst{7-5} = lane{2-0};
1859}
1860def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1861 let Inst{7-6} = lane{1-0};
1862}
1863def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1864 let Inst{7} = lane{0};
1865}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001866
Evan Cheng60ff8792010-10-11 22:03:18 +00001867def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1868def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1869def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001870
Owen Andersonb20594f2010-11-02 22:18:18 +00001871def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1872 let Inst{7-6} = lane{1-0};
1873}
1874def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1875 let Inst{7} = lane{0};
1876}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001877
Evan Cheng60ff8792010-10-11 22:03:18 +00001878def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1879def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001880
Bob Wilson8a3198b2009-09-01 18:51:56 +00001881// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001882class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001883 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001884 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001885 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001886 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1887 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001888 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001889}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001890
Owen Andersonb20594f2010-11-02 22:18:18 +00001891def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1892 let Inst{7-5} = lane{2-0};
1893}
1894def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1895 let Inst{7-6} = lane{1-0};
1896}
1897def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1898 let Inst{7} = lane{0};
1899}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001900
Evan Cheng60ff8792010-10-11 22:03:18 +00001901def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1902def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1903def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001904
Bob Wilson41315282010-03-20 20:39:53 +00001905// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001906def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1907 let Inst{7-6} = lane{1-0};
1908}
1909def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1910 let Inst{7} = lane{0};
1911}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001912
Evan Cheng60ff8792010-10-11 22:03:18 +00001913def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1914def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001915
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001916// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001917class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001918 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001919 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001920 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001921 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001922 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001923 "$Rn.addr = $wb", []> {
1924 let DecoderMethod = "DecodeVST3LN";
1925}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001926
Owen Andersonb20594f2010-11-02 22:18:18 +00001927def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1928 let Inst{7-5} = lane{2-0};
1929}
1930def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1931 let Inst{7-6} = lane{1-0};
1932}
1933def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1934 let Inst{7} = lane{0};
1935}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001936
Evan Cheng60ff8792010-10-11 22:03:18 +00001937def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1938def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1939def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001940
Owen Andersonb20594f2010-11-02 22:18:18 +00001941def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1942 let Inst{7-6} = lane{1-0};
1943}
1944def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1945 let Inst{7} = lane{0};
1946}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001947
Evan Cheng60ff8792010-10-11 22:03:18 +00001948def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1949def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001950
Bob Wilson8a3198b2009-09-01 18:51:56 +00001951// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001952class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001953 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001954 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001955 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001956 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001957 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001958 let Rm = 0b1111;
1959 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001960 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001961}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001962
Owen Andersonb20594f2010-11-02 22:18:18 +00001963def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1964 let Inst{7-5} = lane{2-0};
1965}
1966def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1967 let Inst{7-6} = lane{1-0};
1968}
1969def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1970 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001971 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001972}
Bob Wilson56311392009-10-09 00:01:36 +00001973
Evan Cheng60ff8792010-10-11 22:03:18 +00001974def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1975def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1976def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001977
Bob Wilson41315282010-03-20 20:39:53 +00001978// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001979def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1980 let Inst{7-6} = lane{1-0};
1981}
1982def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1983 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001984 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001985}
Bob Wilson56311392009-10-09 00:01:36 +00001986
Evan Cheng60ff8792010-10-11 22:03:18 +00001987def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1988def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001989
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001990// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001991class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001992 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001993 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001994 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001995 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001996 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1997 "$Rn.addr = $wb", []> {
1998 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001999 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002000}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002001
Owen Andersonb20594f2010-11-02 22:18:18 +00002002def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2003 let Inst{7-5} = lane{2-0};
2004}
2005def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2006 let Inst{7-6} = lane{1-0};
2007}
2008def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002010 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002011}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002012
Evan Cheng60ff8792010-10-11 22:03:18 +00002013def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2014def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2015def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002016
Owen Andersonb20594f2010-11-02 22:18:18 +00002017def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2018 let Inst{7-6} = lane{1-0};
2019}
2020def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2021 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002022 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002023}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002024
Evan Cheng60ff8792010-10-11 22:03:18 +00002025def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2026def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002027
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002028} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002029
Bob Wilson205a5ca2009-07-08 18:11:30 +00002030
Bob Wilson5bafff32009-06-22 23:27:02 +00002031//===----------------------------------------------------------------------===//
2032// NEON pattern fragments
2033//===----------------------------------------------------------------------===//
2034
2035// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002036def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002037 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2038 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002039}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002040def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002041 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2042 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002043}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002044def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002045 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2046 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002047}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002048def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002049 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2050 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002051}]>;
2052
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002053// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002054def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002055 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2056 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002057}]>;
2058
Bob Wilson5bafff32009-06-22 23:27:02 +00002059// Translate lane numbers from Q registers to D subregs.
2060def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002062}]>;
2063def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002065}]>;
2066def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002068}]>;
2069
2070//===----------------------------------------------------------------------===//
2071// Instruction Classes
2072//===----------------------------------------------------------------------===//
2073
Bob Wilson4711d5c2010-12-13 23:02:37 +00002074// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002075class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002076 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2077 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002078 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2079 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2080 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002081class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002082 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2083 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002084 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2085 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2086 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002087
Bob Wilson69bfbd62010-02-17 22:42:54 +00002088// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002089class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002090 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002091 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002093 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2094 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2095 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002096class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002097 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002100 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2101 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2102 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002103
Bob Wilson973a0742010-08-30 20:02:30 +00002104// Narrow 2-register operations.
2105class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2106 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2107 InstrItinClass itin, string OpcodeStr, string Dt,
2108 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2110 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2111 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002112
Bob Wilson5bafff32009-06-22 23:27:02 +00002113// Narrow 2-register intrinsics.
2114class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2115 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002117 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002118 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2119 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2120 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002122// Long 2-register operations (currently only used for VMOVL).
2123class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2124 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2125 InstrItinClass itin, string OpcodeStr, string Dt,
2126 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2128 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2129 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002130
Bob Wilson04063562010-12-15 22:14:12 +00002131// Long 2-register intrinsics.
2132class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2133 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2134 InstrItinClass itin, string OpcodeStr, string Dt,
2135 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2136 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2137 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2138 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2139
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002140// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002141class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002142 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002143 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002144 OpcodeStr, Dt, "$Vd, $Vm",
2145 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002146class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002147 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2149 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2150 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002151
Bob Wilson4711d5c2010-12-13 23:02:37 +00002152// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002153class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002154 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002155 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002156 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002157 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2158 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2159 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002160 let isCommutable = Commutable;
2161}
2162// Same as N3VD but no data type.
2163class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2164 InstrItinClass itin, string OpcodeStr,
2165 ValueType ResTy, ValueType OpTy,
2166 SDNode OpNode, bit Commutable>
2167 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002168 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2169 OpcodeStr, "$Vd, $Vn, $Vm", "",
2170 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 let isCommutable = Commutable;
2172}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002173
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002174class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 InstrItinClass itin, string OpcodeStr, string Dt,
2176 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002177 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002178 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2179 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002180 [(set (Ty DPR:$Vd),
2181 (Ty (ShOp (Ty DPR:$Vn),
2182 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002183 let isCommutable = 0;
2184}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002185class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002187 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002188 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2189 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002190 [(set (Ty DPR:$Vd),
2191 (Ty (ShOp (Ty DPR:$Vn),
2192 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002193 let isCommutable = 0;
2194}
2195
Bob Wilson5bafff32009-06-22 23:27:02 +00002196class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002200 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2201 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2202 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002203 let isCommutable = Commutable;
2204}
2205class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2206 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002207 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002208 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002209 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2210 OpcodeStr, "$Vd, $Vn, $Vm", "",
2211 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002212 let isCommutable = Commutable;
2213}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002214class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002216 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002217 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002218 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2219 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002220 [(set (ResTy QPR:$Vd),
2221 (ResTy (ShOp (ResTy QPR:$Vn),
2222 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002223 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002224 let isCommutable = 0;
2225}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002226class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002228 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002229 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2230 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 [(set (ResTy QPR:$Vd),
2232 (ResTy (ShOp (ResTy QPR:$Vn),
2233 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002234 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002235 let isCommutable = 0;
2236}
Bob Wilson5bafff32009-06-22 23:27:02 +00002237
2238// Basic 3-register intrinsics, both double- and quad-register.
2239class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002240 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002241 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002242 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002243 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2244 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2245 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 let isCommutable = Commutable;
2247}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002248class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002250 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002251 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2252 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002253 [(set (Ty DPR:$Vd),
2254 (Ty (IntOp (Ty DPR:$Vn),
2255 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002256 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002257 let isCommutable = 0;
2258}
David Goodwin658ea602009-09-25 18:38:29 +00002259class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002261 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002262 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2263 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002264 [(set (Ty DPR:$Vd),
2265 (Ty (IntOp (Ty DPR:$Vn),
2266 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002267 let isCommutable = 0;
2268}
Owen Anderson3557d002010-10-26 20:56:57 +00002269class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2270 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002271 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002272 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2273 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2274 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2275 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002276 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002277}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002278
Bob Wilson5bafff32009-06-22 23:27:02 +00002279class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002280 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002281 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002282 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002283 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2284 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2285 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 let isCommutable = Commutable;
2287}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002288class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002289 string OpcodeStr, string Dt,
2290 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002291 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002292 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2293 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set (ResTy QPR:$Vd),
2295 (ResTy (IntOp (ResTy QPR:$Vn),
2296 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002297 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002298 let isCommutable = 0;
2299}
David Goodwin658ea602009-09-25 18:38:29 +00002300class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 string OpcodeStr, string Dt,
2302 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002303 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002304 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2305 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002306 [(set (ResTy QPR:$Vd),
2307 (ResTy (IntOp (ResTy QPR:$Vn),
2308 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002309 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002310 let isCommutable = 0;
2311}
Owen Anderson3557d002010-10-26 20:56:57 +00002312class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2313 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002314 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002315 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2316 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2317 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2318 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002319 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002320}
Bob Wilson5bafff32009-06-22 23:27:02 +00002321
Bob Wilson4711d5c2010-12-13 23:02:37 +00002322// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002323class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002324 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002325 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002327 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2328 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2329 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2330 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2331
David Goodwin658ea602009-09-25 18:38:29 +00002332class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002334 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002335 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002336 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002337 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002338 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002339 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002340 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002341 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002342 (Ty (MulOp DPR:$Vn,
2343 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002344 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002345class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 string OpcodeStr, string Dt,
2347 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002348 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002349 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002350 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002351 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002352 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002353 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002354 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002355 (Ty (MulOp DPR:$Vn,
2356 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002357 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002358
Bob Wilson5bafff32009-06-22 23:27:02 +00002359class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002361 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002362 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002363 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2364 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2365 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2366 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002367class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002369 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002370 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002372 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002373 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002374 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002376 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 (ResTy (MulOp QPR:$Vn,
2378 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002379 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002380class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002381 string OpcodeStr, string Dt,
2382 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002383 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002384 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002386 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002387 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002388 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002389 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002390 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 (ResTy (MulOp QPR:$Vn,
2392 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002393 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002395// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2396class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2397 InstrItinClass itin, string OpcodeStr, string Dt,
2398 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2399 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002400 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2401 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2402 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2403 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002404class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2405 InstrItinClass itin, string OpcodeStr, string Dt,
2406 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2407 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002408 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2409 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2410 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2411 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002412
Bob Wilson5bafff32009-06-22 23:27:02 +00002413// Neon 3-argument intrinsics, both double- and quad-register.
2414// The destination register is also used as the first source operand register.
2415class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002417 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002418 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2420 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2421 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2422 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002425 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2428 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2429 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2430 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002431
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002432// Long Multiply-Add/Sub operations.
2433class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2434 InstrItinClass itin, string OpcodeStr, string Dt,
2435 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2436 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002437 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2438 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2439 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2440 (TyQ (MulOp (TyD DPR:$Vn),
2441 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002442class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2443 InstrItinClass itin, string OpcodeStr, string Dt,
2444 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002445 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002446 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002447 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002448 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002449 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002450 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 (TyQ (MulOp (TyD DPR:$Vn),
2452 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002453 imm:$lane))))))]>;
2454class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2455 InstrItinClass itin, string OpcodeStr, string Dt,
2456 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002457 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002458 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002459 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002460 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002461 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002462 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 (TyQ (MulOp (TyD DPR:$Vn),
2464 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002465 imm:$lane))))))]>;
2466
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002467// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2468class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2469 InstrItinClass itin, string OpcodeStr, string Dt,
2470 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2471 SDNode OpNode>
2472 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002473 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2474 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2475 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2476 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2477 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002478
Bob Wilson5bafff32009-06-22 23:27:02 +00002479// Neon Long 3-argument intrinsic. The destination register is
2480// a quad-register and is also used as the first source operand register.
2481class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002483 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002485 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2486 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2487 [(set QPR:$Vd,
2488 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002489class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 string OpcodeStr, string Dt,
2491 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002492 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002494 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002495 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002496 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002497 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002498 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002499 (OpTy DPR:$Vn),
2500 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002501 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002502class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2503 InstrItinClass itin, string OpcodeStr, string Dt,
2504 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002505 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002506 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002507 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002508 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002509 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002510 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002511 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002512 (OpTy DPR:$Vn),
2513 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002514 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002515
Bob Wilson5bafff32009-06-22 23:27:02 +00002516// Narrowing 3-register intrinsics.
2517class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 Intrinsic IntOp, bit Commutable>
2520 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2522 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2523 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 let isCommutable = Commutable;
2525}
2526
Bob Wilson04d6c282010-08-29 05:57:34 +00002527// Long 3-register operations.
2528class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2529 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002530 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2531 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002532 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2533 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2534 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002535 let isCommutable = Commutable;
2536}
2537class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2538 InstrItinClass itin, string OpcodeStr, string Dt,
2539 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002540 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002541 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2542 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002543 [(set QPR:$Vd,
2544 (TyQ (OpNode (TyD DPR:$Vn),
2545 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002546class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2547 InstrItinClass itin, string OpcodeStr, string Dt,
2548 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002549 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002550 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2551 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002552 [(set QPR:$Vd,
2553 (TyQ (OpNode (TyD DPR:$Vn),
2554 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002555
2556// Long 3-register operations with explicitly extended operands.
2557class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2558 InstrItinClass itin, string OpcodeStr, string Dt,
2559 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2560 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002561 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002562 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2563 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2564 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2565 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002566 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002567}
2568
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002569// Long 3-register intrinsics with explicit extend (VABDL).
2570class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2571 InstrItinClass itin, string OpcodeStr, string Dt,
2572 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2573 bit Commutable>
2574 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2576 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2577 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2578 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002579 let isCommutable = Commutable;
2580}
2581
Bob Wilson5bafff32009-06-22 23:27:02 +00002582// Long 3-register intrinsics.
2583class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 InstrItinClass itin, string OpcodeStr, string Dt,
2585 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002586 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002587 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2588 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2589 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002590 let isCommutable = Commutable;
2591}
David Goodwin658ea602009-09-25 18:38:29 +00002592class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 string OpcodeStr, string Dt,
2594 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002595 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002596 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2597 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002598 [(set (ResTy QPR:$Vd),
2599 (ResTy (IntOp (OpTy DPR:$Vn),
2600 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002601 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2603 InstrItinClass itin, string OpcodeStr, string Dt,
2604 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002605 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002606 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2607 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002608 [(set (ResTy QPR:$Vd),
2609 (ResTy (IntOp (OpTy DPR:$Vn),
2610 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002611 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
Bob Wilson04d6c282010-08-29 05:57:34 +00002613// Wide 3-register operations.
2614class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2615 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2616 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2619 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2620 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2621 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002622 let isCommutable = Commutable;
2623}
2624
2625// Pairwise long 2-register intrinsics, both double- and quad-register.
2626class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 bits<2> op17_16, bits<5> op11_7, bit op4,
2628 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002630 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2631 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2632 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002633class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 bits<2> op17_16, bits<5> op11_7, bit op4,
2635 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002636 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002637 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2638 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2639 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641// Pairwise long 2-register accumulate intrinsics,
2642// both double- and quad-register.
2643// The destination register is also used as the first source operand register.
2644class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002645 bits<2> op17_16, bits<5> op11_7, bit op4,
2646 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002647 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2648 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002649 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2650 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2651 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 bits<2> op17_16, bits<5> op11_7, bit op4,
2654 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2656 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002657 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2658 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2659 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660
2661// Shift by immediate,
2662// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002663class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002664 Format f, InstrItinClass itin, Operand ImmTy,
2665 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002666 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002667 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002668 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2669 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002670class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002671 Format f, InstrItinClass itin, Operand ImmTy,
2672 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002673 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002674 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002675 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2676 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
Johnny Chen6c8648b2010-03-17 23:26:50 +00002678// Long shift by immediate.
2679class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2680 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002681 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002682 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002683 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002684 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2685 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002686 (i32 imm:$SIMM))))]>;
2687
Bob Wilson5bafff32009-06-22 23:27:02 +00002688// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002689class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002690 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002691 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002692 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002693 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002694 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2695 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002696 (i32 imm:$SIMM))))]>;
2697
2698// Shift right by immediate and accumulate,
2699// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002700class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002701 Operand ImmTy, string OpcodeStr, string Dt,
2702 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002703 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002704 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002705 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2706 [(set DPR:$Vd, (Ty (add DPR:$src1,
2707 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002708class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002709 Operand ImmTy, string OpcodeStr, string Dt,
2710 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002711 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002712 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002713 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2714 [(set QPR:$Vd, (Ty (add QPR:$src1,
2715 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717// Shift by immediate and insert,
2718// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002719class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002720 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2721 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002722 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002723 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002724 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2725 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002726class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002727 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2728 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002729 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002730 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002731 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2732 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733
2734// Convert, with fractional bits immediate,
2735// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002736class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002738 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002739 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002740 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2741 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2742 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002743class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002746 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002747 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2748 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2749 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002750
2751//===----------------------------------------------------------------------===//
2752// Multiclasses
2753//===----------------------------------------------------------------------===//
2754
Bob Wilson916ac5b2009-10-03 04:44:16 +00002755// Abbreviations used in multiclass suffixes:
2756// Q = quarter int (8 bit) elements
2757// H = half int (16 bit) elements
2758// S = single int (32 bit) elements
2759// D = double int (64 bit) elements
2760
Bob Wilson094dd802010-12-18 00:42:58 +00002761// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002762
Bob Wilson094dd802010-12-18 00:42:58 +00002763// Neon 2-register comparisons.
2764// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002765multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2766 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002767 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002768 // 64-bit vector types.
2769 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002770 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002771 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002772 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002773 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002774 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002775 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002776 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002777 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002778 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002779 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002780 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002781 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002782 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002783 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002784 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002785 let Inst{10} = 1; // overwrite F = 1
2786 }
2787
2788 // 128-bit vector types.
2789 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002790 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002791 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002792 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002793 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002794 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002795 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002796 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002797 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002798 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002799 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002800 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002801 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002802 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002803 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002804 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002805 let Inst{10} = 1; // overwrite F = 1
2806 }
2807}
2808
Bob Wilson094dd802010-12-18 00:42:58 +00002809
2810// Neon 2-register vector intrinsics,
2811// element sizes of 8, 16 and 32 bits:
2812multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2813 bits<5> op11_7, bit op4,
2814 InstrItinClass itinD, InstrItinClass itinQ,
2815 string OpcodeStr, string Dt, Intrinsic IntOp> {
2816 // 64-bit vector types.
2817 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2818 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2819 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2820 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2821 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2822 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2823
2824 // 128-bit vector types.
2825 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2826 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2827 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2828 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2829 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2830 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2831}
2832
2833
2834// Neon Narrowing 2-register vector operations,
2835// source operand element sizes of 16, 32 and 64 bits:
2836multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2837 bits<5> op11_7, bit op6, bit op4,
2838 InstrItinClass itin, string OpcodeStr, string Dt,
2839 SDNode OpNode> {
2840 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2841 itin, OpcodeStr, !strconcat(Dt, "16"),
2842 v8i8, v8i16, OpNode>;
2843 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2844 itin, OpcodeStr, !strconcat(Dt, "32"),
2845 v4i16, v4i32, OpNode>;
2846 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2847 itin, OpcodeStr, !strconcat(Dt, "64"),
2848 v2i32, v2i64, OpNode>;
2849}
2850
2851// Neon Narrowing 2-register vector intrinsics,
2852// source operand element sizes of 16, 32 and 64 bits:
2853multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2854 bits<5> op11_7, bit op6, bit op4,
2855 InstrItinClass itin, string OpcodeStr, string Dt,
2856 Intrinsic IntOp> {
2857 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2858 itin, OpcodeStr, !strconcat(Dt, "16"),
2859 v8i8, v8i16, IntOp>;
2860 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2861 itin, OpcodeStr, !strconcat(Dt, "32"),
2862 v4i16, v4i32, IntOp>;
2863 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2864 itin, OpcodeStr, !strconcat(Dt, "64"),
2865 v2i32, v2i64, IntOp>;
2866}
2867
2868
2869// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2870// source operand element sizes of 16, 32 and 64 bits:
2871multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2872 string OpcodeStr, string Dt, SDNode OpNode> {
2873 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2874 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2875 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2876 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2877 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2878 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2879}
2880
2881
Bob Wilson5bafff32009-06-22 23:27:02 +00002882// Neon 3-register vector operations.
2883
2884// First with only element sizes of 8, 16 and 32 bits:
2885multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002886 InstrItinClass itinD16, InstrItinClass itinD32,
2887 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 string OpcodeStr, string Dt,
2889 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002891 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "8"),
2893 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002894 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002895 OpcodeStr, !strconcat(Dt, "16"),
2896 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002897 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002898 OpcodeStr, !strconcat(Dt, "32"),
2899 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002902 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002903 OpcodeStr, !strconcat(Dt, "8"),
2904 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002905 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002906 OpcodeStr, !strconcat(Dt, "16"),
2907 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002908 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002909 OpcodeStr, !strconcat(Dt, "32"),
2910 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002911}
2912
Jim Grosbach45755a72011-12-05 20:09:44 +00002913multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002914 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2915 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002916 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002917 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002918 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002919}
2920
Bob Wilson5bafff32009-06-22 23:27:02 +00002921// ....then also with element size 64 bits:
2922multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002923 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002924 string OpcodeStr, string Dt,
2925 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002926 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002928 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 OpcodeStr, !strconcat(Dt, "64"),
2930 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002931 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002932 OpcodeStr, !strconcat(Dt, "64"),
2933 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934}
2935
2936
Bob Wilson5bafff32009-06-22 23:27:02 +00002937// Neon 3-register vector intrinsics.
2938
2939// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002940multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002941 InstrItinClass itinD16, InstrItinClass itinD32,
2942 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 string OpcodeStr, string Dt,
2944 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002946 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002948 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002949 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002950 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 v2i32, v2i32, IntOp, Commutable>;
2952
2953 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002954 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002956 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002957 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002958 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 v4i32, v4i32, IntOp, Commutable>;
2960}
Owen Anderson3557d002010-10-26 20:56:57 +00002961multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2962 InstrItinClass itinD16, InstrItinClass itinD32,
2963 InstrItinClass itinQ16, InstrItinClass itinQ32,
2964 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002965 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002966 // 64-bit vector types.
2967 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2968 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002969 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002970 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2971 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002972 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002973
2974 // 128-bit vector types.
2975 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2976 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002977 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002978 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2979 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002980 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002981}
Bob Wilson5bafff32009-06-22 23:27:02 +00002982
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002983multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002984 InstrItinClass itinD16, InstrItinClass itinD32,
2985 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002986 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002987 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002988 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002989 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002990 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002991 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002993 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002995}
2996
Bob Wilson5bafff32009-06-22 23:27:02 +00002997// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002998multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002999 InstrItinClass itinD16, InstrItinClass itinD32,
3000 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 string OpcodeStr, string Dt,
3002 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003003 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003005 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003006 OpcodeStr, !strconcat(Dt, "8"),
3007 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003008 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003009 OpcodeStr, !strconcat(Dt, "8"),
3010 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011}
Owen Anderson3557d002010-10-26 20:56:57 +00003012multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3013 InstrItinClass itinD16, InstrItinClass itinD32,
3014 InstrItinClass itinQ16, InstrItinClass itinQ32,
3015 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003016 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003017 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003018 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003019 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3020 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003021 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003022 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3023 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003024 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003025}
3026
Bob Wilson5bafff32009-06-22 23:27:02 +00003027
3028// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003029multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003030 InstrItinClass itinD16, InstrItinClass itinD32,
3031 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 string OpcodeStr, string Dt,
3033 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003034 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003036 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003037 OpcodeStr, !strconcat(Dt, "64"),
3038 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003039 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003040 OpcodeStr, !strconcat(Dt, "64"),
3041 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003042}
Owen Anderson3557d002010-10-26 20:56:57 +00003043multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3044 InstrItinClass itinD16, InstrItinClass itinD32,
3045 InstrItinClass itinQ16, InstrItinClass itinQ32,
3046 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003047 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003048 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003049 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003050 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3051 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003052 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003053 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3054 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003055 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003056}
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
Bob Wilson5bafff32009-06-22 23:27:02 +00003058// Neon Narrowing 3-register vector intrinsics,
3059// source operand element sizes of 16, 32 and 64 bits:
3060multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003061 string OpcodeStr, string Dt,
3062 Intrinsic IntOp, bit Commutable = 0> {
3063 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3064 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003065 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003066 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3067 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003068 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003069 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3070 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003071 v2i32, v2i64, IntOp, Commutable>;
3072}
3073
3074
Bob Wilson04d6c282010-08-29 05:57:34 +00003075// Neon Long 3-register vector operations.
3076
3077multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3078 InstrItinClass itin16, InstrItinClass itin32,
3079 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003080 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003081 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3082 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003083 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003084 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003085 OpcodeStr, !strconcat(Dt, "16"),
3086 v4i32, v4i16, OpNode, Commutable>;
3087 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3088 OpcodeStr, !strconcat(Dt, "32"),
3089 v2i64, v2i32, OpNode, Commutable>;
3090}
3091
3092multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3093 InstrItinClass itin, string OpcodeStr, string Dt,
3094 SDNode OpNode> {
3095 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3096 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3097 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3098 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3099}
3100
3101multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3102 InstrItinClass itin16, InstrItinClass itin32,
3103 string OpcodeStr, string Dt,
3104 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3105 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3106 OpcodeStr, !strconcat(Dt, "8"),
3107 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003108 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003109 OpcodeStr, !strconcat(Dt, "16"),
3110 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3111 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3112 OpcodeStr, !strconcat(Dt, "32"),
3113 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003114}
3115
Bob Wilson5bafff32009-06-22 23:27:02 +00003116// Neon Long 3-register vector intrinsics.
3117
3118// First with only element sizes of 16 and 32 bits:
3119multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003120 InstrItinClass itin16, InstrItinClass itin32,
3121 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003122 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003123 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 OpcodeStr, !strconcat(Dt, "16"),
3125 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003126 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "32"),
3128 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003129}
3130
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003131multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 InstrItinClass itin, string OpcodeStr, string Dt,
3133 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003134 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003136 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003138}
3139
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// ....then also with element size of 8 bits:
3141multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003142 InstrItinClass itin16, InstrItinClass itin32,
3143 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003144 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003145 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003147 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "8"),
3149 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003150}
3151
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003152// ....with explicit extend (VABDL).
3153multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3154 InstrItinClass itin, string OpcodeStr, string Dt,
3155 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3156 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3157 OpcodeStr, !strconcat(Dt, "8"),
3158 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003159 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003160 OpcodeStr, !strconcat(Dt, "16"),
3161 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3162 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3163 OpcodeStr, !strconcat(Dt, "32"),
3164 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3165}
3166
Bob Wilson5bafff32009-06-22 23:27:02 +00003167
3168// Neon Wide 3-register vector intrinsics,
3169// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003170multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3171 string OpcodeStr, string Dt,
3172 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3173 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3174 OpcodeStr, !strconcat(Dt, "8"),
3175 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3176 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3177 OpcodeStr, !strconcat(Dt, "16"),
3178 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3179 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3180 OpcodeStr, !strconcat(Dt, "32"),
3181 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182}
3183
3184
3185// Neon Multiply-Op vector operations,
3186// element sizes of 8, 16 and 32 bits:
3187multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003188 InstrItinClass itinD16, InstrItinClass itinD32,
3189 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003190 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003192 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003194 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003196 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198
3199 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003200 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003202 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003204 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003206}
3207
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003208multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003209 InstrItinClass itinD16, InstrItinClass itinD32,
3210 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003212 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003213 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003214 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003216 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3218 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003219 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003220 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3221 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003222}
Bob Wilson5bafff32009-06-22 23:27:02 +00003223
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003224// Neon Intrinsic-Op vector operations,
3225// element sizes of 8, 16 and 32 bits:
3226multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3227 InstrItinClass itinD, InstrItinClass itinQ,
3228 string OpcodeStr, string Dt, Intrinsic IntOp,
3229 SDNode OpNode> {
3230 // 64-bit vector types.
3231 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3232 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3233 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3234 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3235 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3236 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3237
3238 // 128-bit vector types.
3239 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3240 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3241 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3242 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3243 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3244 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3245}
3246
Bob Wilson5bafff32009-06-22 23:27:02 +00003247// Neon 3-argument intrinsics,
3248// element sizes of 8, 16 and 32 bits:
3249multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003250 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003252 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003253 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003254 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003255 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003257 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003258 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
3260 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003261 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003262 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003263 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003264 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003265 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003266 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267}
3268
3269
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003270// Neon Long Multiply-Op vector operations,
3271// element sizes of 8, 16 and 32 bits:
3272multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3273 InstrItinClass itin16, InstrItinClass itin32,
3274 string OpcodeStr, string Dt, SDNode MulOp,
3275 SDNode OpNode> {
3276 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3277 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3278 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3279 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3280 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3281 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3282}
3283
3284multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3285 string Dt, SDNode MulOp, SDNode OpNode> {
3286 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3287 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3288 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3289 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3290}
3291
3292
Bob Wilson5bafff32009-06-22 23:27:02 +00003293// Neon Long 3-argument intrinsics.
3294
3295// First with only element sizes of 16 and 32 bits:
3296multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003297 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003299 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003301 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303}
3304
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003305multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003306 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003307 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003309 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003311}
3312
Bob Wilson5bafff32009-06-22 23:27:02 +00003313// ....then also with element size of 8 bits:
3314multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003315 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003316 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003317 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3318 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003320}
3321
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003322// ....with explicit extend (VABAL).
3323multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3324 InstrItinClass itin, string OpcodeStr, string Dt,
3325 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3326 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3327 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3328 IntOp, ExtOp, OpNode>;
3329 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3330 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3331 IntOp, ExtOp, OpNode>;
3332 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3333 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3334 IntOp, ExtOp, OpNode>;
3335}
3336
Bob Wilson5bafff32009-06-22 23:27:02 +00003337
Bob Wilson5bafff32009-06-22 23:27:02 +00003338// Neon Pairwise long 2-register intrinsics,
3339// element sizes of 8, 16 and 32 bits:
3340multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3341 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 // 64-bit vector types.
3344 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003346 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003349 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003350
3351 // 128-bit vector types.
3352 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003353 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003355 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003356 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003357 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003358}
3359
3360
3361// Neon Pairwise long 2-register accumulate intrinsics,
3362// element sizes of 8, 16 and 32 bits:
3363multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3364 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003365 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003366 // 64-bit vector types.
3367 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003369 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373
3374 // 128-bit vector types.
3375 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003381}
3382
3383
3384// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003385// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003386// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003387multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3388 InstrItinClass itin, string OpcodeStr, string Dt,
3389 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003390 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003391 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003392 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003393 let Inst{21-19} = 0b001; // imm6 = 001xxx
3394 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003395 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003397 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3398 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003399 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003400 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003401 let Inst{21} = 0b1; // imm6 = 1xxxxx
3402 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003403 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003405 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003406
3407 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003408 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003409 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003410 let Inst{21-19} = 0b001; // imm6 = 001xxx
3411 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003412 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003413 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003414 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3415 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003416 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003417 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003418 let Inst{21} = 0b1; // imm6 = 1xxxxx
3419 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003420 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3421 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3422 // imm6 = xxxxxx
3423}
3424multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3425 InstrItinClass itin, string OpcodeStr, string Dt,
3426 SDNode OpNode> {
3427 // 64-bit vector types.
3428 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3429 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3430 let Inst{21-19} = 0b001; // imm6 = 001xxx
3431 }
3432 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3433 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3434 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3435 }
3436 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3437 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3438 let Inst{21} = 0b1; // imm6 = 1xxxxx
3439 }
3440 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3441 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3442 // imm6 = xxxxxx
3443
3444 // 128-bit vector types.
3445 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3446 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3447 let Inst{21-19} = 0b001; // imm6 = 001xxx
3448 }
3449 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3450 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3451 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3452 }
3453 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3454 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3455 let Inst{21} = 0b1; // imm6 = 1xxxxx
3456 }
3457 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003459 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003460}
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462// Neon Shift-Accumulate vector operations,
3463// element sizes of 8, 16, 32 and 64 bits:
3464multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003466 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003467 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003469 let Inst{21-19} = 0b001; // imm6 = 001xxx
3470 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003471 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003473 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3474 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003475 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003477 let Inst{21} = 0b1; // imm6 = 1xxxxx
3478 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003479 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003481 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003482
3483 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003484 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003485 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003486 let Inst{21-19} = 0b001; // imm6 = 001xxx
3487 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003488 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003489 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003490 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3491 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003492 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003493 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003494 let Inst{21} = 0b1; // imm6 = 1xxxxx
3495 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003496 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003497 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003498 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003499}
3500
Bob Wilson5bafff32009-06-22 23:27:02 +00003501// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003502// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003503// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003504multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3505 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003506 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003507 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3508 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003509 let Inst{21-19} = 0b001; // imm6 = 001xxx
3510 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003511 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3512 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003513 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3514 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003515 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3516 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003517 let Inst{21} = 0b1; // imm6 = 1xxxxx
3518 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003519 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3520 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003521 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003522
3523 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003524 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3525 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003526 let Inst{21-19} = 0b001; // imm6 = 001xxx
3527 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003528 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3529 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003530 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3531 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003532 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3533 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003534 let Inst{21} = 0b1; // imm6 = 1xxxxx
3535 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003536 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3537 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3538 // imm6 = xxxxxx
3539}
3540multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3541 string OpcodeStr> {
3542 // 64-bit vector types.
3543 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3544 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3545 let Inst{21-19} = 0b001; // imm6 = 001xxx
3546 }
3547 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3548 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3549 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3550 }
3551 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3552 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3553 let Inst{21} = 0b1; // imm6 = 1xxxxx
3554 }
3555 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3556 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3557 // imm6 = xxxxxx
3558
3559 // 128-bit vector types.
3560 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3561 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3562 let Inst{21-19} = 0b001; // imm6 = 001xxx
3563 }
3564 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3565 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3566 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3567 }
3568 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3569 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3570 let Inst{21} = 0b1; // imm6 = 1xxxxx
3571 }
3572 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3573 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003574 // imm6 = xxxxxx
3575}
3576
3577// Neon Shift Long operations,
3578// element sizes of 8, 16, 32 bits:
3579multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003580 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003581 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003582 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003583 let Inst{21-19} = 0b001; // imm6 = 001xxx
3584 }
3585 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003586 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003587 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3588 }
3589 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003590 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003591 let Inst{21} = 0b1; // imm6 = 1xxxxx
3592 }
3593}
3594
3595// Neon Shift Narrow operations,
3596// element sizes of 16, 32, 64 bits:
3597multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003599 SDNode OpNode> {
3600 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003601 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003602 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21-19} = 0b001; // imm6 = 001xxx
3604 }
3605 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003606 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003607 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003608 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3609 }
3610 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003611 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003612 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003613 let Inst{21} = 0b1; // imm6 = 1xxxxx
3614 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003615}
3616
3617//===----------------------------------------------------------------------===//
3618// Instruction Definitions.
3619//===----------------------------------------------------------------------===//
3620
3621// Vector Add Operations.
3622
3623// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003624defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003625 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003626def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003627 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003628def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003629 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003631defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3632 "vaddl", "s", add, sext, 1>;
3633defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3634 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003635// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003636defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3637defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003639defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3640 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3641 "vhadd", "s", int_arm_neon_vhadds, 1>;
3642defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3643 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3644 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003645// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003646defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3647 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3648 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3649defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3650 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3651 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003653defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3654 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3655 "vqadd", "s", int_arm_neon_vqadds, 1>;
3656defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3657 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3658 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003659// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003660defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3661 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003663defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3664 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003665
3666// Vector Multiply Operations.
3667
3668// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003669defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003670 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003671def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3672 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3673def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3674 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003675def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003676 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003677def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003678 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003679defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003680def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3681def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3682 v2f32, fmul>;
3683
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003684def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3685 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3686 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3687 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003688 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003689 (SubReg_i16_lane imm:$lane)))>;
3690def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3691 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3692 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3693 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003695 (SubReg_i32_lane imm:$lane)))>;
3696def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3697 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3698 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3699 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003700 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003701 (SubReg_i32_lane imm:$lane)))>;
3702
Bob Wilson5bafff32009-06-22 23:27:02 +00003703// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003705 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003707defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3708 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003709 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003711 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3712 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003713 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3714 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003715 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003716 (SubReg_i16_lane imm:$lane)))>;
3717def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003718 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3719 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003720 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3721 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003722 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003723 (SubReg_i32_lane imm:$lane)))>;
3724
Bob Wilson5bafff32009-06-22 23:27:02 +00003725// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003726defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3727 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003728 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003729defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3730 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003732def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003733 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3734 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003735 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3736 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003737 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003738 (SubReg_i16_lane imm:$lane)))>;
3739def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003740 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3741 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003742 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3743 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003744 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003745 (SubReg_i32_lane imm:$lane)))>;
3746
Bob Wilson5bafff32009-06-22 23:27:02 +00003747// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003748defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3749 "vmull", "s", NEONvmulls, 1>;
3750defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3751 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003752def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003753 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003754defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3755defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003756
Bob Wilson5bafff32009-06-22 23:27:02 +00003757// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003758defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3759 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3760defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3761 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3764
3765// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003766defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003767 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3768def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003769 v2f32, fmul_su, fadd_mlx>,
3770 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003771def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003772 v4f32, fmul_su, fadd_mlx>,
3773 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003774defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003775 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3776def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003777 v2f32, fmul_su, fadd_mlx>,
3778 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003779def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003780 v4f32, v2f32, fmul_su, fadd_mlx>,
3781 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003782
3783def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003784 (mul (v8i16 QPR:$src2),
3785 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3786 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003787 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003788 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003789 (SubReg_i16_lane imm:$lane)))>;
3790
3791def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003792 (mul (v4i32 QPR:$src2),
3793 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3794 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003795 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003796 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003797 (SubReg_i32_lane imm:$lane)))>;
3798
Evan Cheng48575f62010-12-05 22:04:16 +00003799def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3800 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003801 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003802 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3803 (v4f32 QPR:$src2),
3804 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003805 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003806 (SubReg_i32_lane imm:$lane)))>,
3807 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003808
Bob Wilson5bafff32009-06-22 23:27:02 +00003809// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003810defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3811 "vmlal", "s", NEONvmulls, add>;
3812defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3813 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003814
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003815defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3816defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003817
Bob Wilson5bafff32009-06-22 23:27:02 +00003818// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003819defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003820 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003821defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003822
Bob Wilson5bafff32009-06-22 23:27:02 +00003823// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003824defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003825 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3826def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003827 v2f32, fmul_su, fsub_mlx>,
3828 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003829def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003830 v4f32, fmul_su, fsub_mlx>,
3831 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003832defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003833 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3834def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003835 v2f32, fmul_su, fsub_mlx>,
3836 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003837def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003838 v4f32, v2f32, fmul_su, fsub_mlx>,
3839 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003840
3841def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003842 (mul (v8i16 QPR:$src2),
3843 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3844 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003845 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003846 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003847 (SubReg_i16_lane imm:$lane)))>;
3848
3849def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003850 (mul (v4i32 QPR:$src2),
3851 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3852 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003853 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003854 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003855 (SubReg_i32_lane imm:$lane)))>;
3856
Evan Cheng48575f62010-12-05 22:04:16 +00003857def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3858 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003859 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3860 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003861 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003862 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003863 (SubReg_i32_lane imm:$lane)))>,
3864 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865
Bob Wilson5bafff32009-06-22 23:27:02 +00003866// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003867defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3868 "vmlsl", "s", NEONvmulls, sub>;
3869defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3870 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003871
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003872defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3873defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003874
Bob Wilson5bafff32009-06-22 23:27:02 +00003875// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003876defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003877 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003878defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003879
3880// Vector Subtract Operations.
3881
3882// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003883defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003884 "vsub", "i", sub, 0>;
3885def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003886 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003887def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003888 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003889// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003890defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3891 "vsubl", "s", sub, sext, 0>;
3892defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3893 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003894// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003895defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3896defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003897// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003898defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003899 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003900 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003901defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003902 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003903 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003904// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003905defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003906 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003907 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003908defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003909 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003910 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003911// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003912defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3913 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003914// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003915defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3916 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917
3918// Vector Comparisons.
3919
3920// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003921defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3922 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003923def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003924 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003925def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003926 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003927
Johnny Chen363ac582010-02-23 01:42:58 +00003928defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003929 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003930
Bob Wilson5bafff32009-06-22 23:27:02 +00003931// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003932defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3933 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003934defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003935 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003936def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3937 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003938def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003939 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003940
Johnny Chen363ac582010-02-23 01:42:58 +00003941defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003942 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003943defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003944 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003945
Bob Wilson5bafff32009-06-22 23:27:02 +00003946// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003947defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3948 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3949defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3950 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003951def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003952 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003953def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003954 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003955
Johnny Chen363ac582010-02-23 01:42:58 +00003956defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003957 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003958defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003959 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003960
Bob Wilson5bafff32009-06-22 23:27:02 +00003961// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003962def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3963 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3964def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3965 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003967def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3968 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3969def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3970 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003972defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003973 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974
3975// Vector Bitwise Operations.
3976
Bob Wilsoncba270d2010-07-13 21:16:48 +00003977def vnotd : PatFrag<(ops node:$in),
3978 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3979def vnotq : PatFrag<(ops node:$in),
3980 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003981
3982
Bob Wilson5bafff32009-06-22 23:27:02 +00003983// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003984def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3985 v2i32, v2i32, and, 1>;
3986def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3987 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988
3989// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003990def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3991 v2i32, v2i32, xor, 1>;
3992def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3993 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003994
3995// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003996def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3997 v2i32, v2i32, or, 1>;
3998def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3999 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004000
Owen Andersond9668172010-11-03 22:44:51 +00004001def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004002 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004003 IIC_VMOVImm,
4004 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4005 [(set DPR:$Vd,
4006 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4007 let Inst{9} = SIMM{9};
4008}
4009
Owen Anderson080c0922010-11-05 19:27:46 +00004010def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004011 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004012 IIC_VMOVImm,
4013 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4014 [(set DPR:$Vd,
4015 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004016 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004017}
4018
4019def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004020 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004021 IIC_VMOVImm,
4022 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4023 [(set QPR:$Vd,
4024 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4025 let Inst{9} = SIMM{9};
4026}
4027
Owen Anderson080c0922010-11-05 19:27:46 +00004028def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004029 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004030 IIC_VMOVImm,
4031 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4032 [(set QPR:$Vd,
4033 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004034 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004035}
4036
4037
Bob Wilson5bafff32009-06-22 23:27:02 +00004038// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004039def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4040 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4041 "vbic", "$Vd, $Vn, $Vm", "",
4042 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4043 (vnotd DPR:$Vm))))]>;
4044def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4045 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4046 "vbic", "$Vd, $Vn, $Vm", "",
4047 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4048 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004049
Owen Anderson080c0922010-11-05 19:27:46 +00004050def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004051 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004052 IIC_VMOVImm,
4053 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4054 [(set DPR:$Vd,
4055 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4056 let Inst{9} = SIMM{9};
4057}
4058
4059def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004060 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004061 IIC_VMOVImm,
4062 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4063 [(set DPR:$Vd,
4064 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4065 let Inst{10-9} = SIMM{10-9};
4066}
4067
4068def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004069 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004070 IIC_VMOVImm,
4071 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4072 [(set QPR:$Vd,
4073 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4074 let Inst{9} = SIMM{9};
4075}
4076
4077def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004078 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004079 IIC_VMOVImm,
4080 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4081 [(set QPR:$Vd,
4082 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4083 let Inst{10-9} = SIMM{10-9};
4084}
4085
Bob Wilson5bafff32009-06-22 23:27:02 +00004086// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004087def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4088 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4089 "vorn", "$Vd, $Vn, $Vm", "",
4090 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4091 (vnotd DPR:$Vm))))]>;
4092def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4093 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4094 "vorn", "$Vd, $Vn, $Vm", "",
4095 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4096 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004097
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004098// VMVN : Vector Bitwise NOT (Immediate)
4099
4100let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004101
Owen Andersonca6945e2010-12-01 00:28:25 +00004102def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004103 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004104 "vmvn", "i16", "$Vd, $SIMM", "",
4105 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004106 let Inst{9} = SIMM{9};
4107}
4108
Owen Andersonca6945e2010-12-01 00:28:25 +00004109def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004110 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004111 "vmvn", "i16", "$Vd, $SIMM", "",
4112 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004113 let Inst{9} = SIMM{9};
4114}
4115
Owen Andersonca6945e2010-12-01 00:28:25 +00004116def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004117 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004118 "vmvn", "i32", "$Vd, $SIMM", "",
4119 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004120 let Inst{11-8} = SIMM{11-8};
4121}
4122
Owen Andersonca6945e2010-12-01 00:28:25 +00004123def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004124 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004125 "vmvn", "i32", "$Vd, $SIMM", "",
4126 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004127 let Inst{11-8} = SIMM{11-8};
4128}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004129}
4130
Bob Wilson5bafff32009-06-22 23:27:02 +00004131// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004132def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004133 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4134 "vmvn", "$Vd, $Vm", "",
4135 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004136def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004137 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4138 "vmvn", "$Vd, $Vm", "",
4139 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004140def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4141def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004142
4143// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004144def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4145 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004146 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004147 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004148 [(set DPR:$Vd,
4149 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004150
4151def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4152 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4153 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4154
Owen Anderson4110b432010-10-25 20:13:13 +00004155def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4156 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004157 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004158 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004159 [(set QPR:$Vd,
4160 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004161
4162def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4163 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4164 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165
4166// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004167// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004168// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004169def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004170 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004171 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004172 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004173 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004174def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004175 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004176 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004177 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004178 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004179
Bob Wilson5bafff32009-06-22 23:27:02 +00004180// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004181// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004182// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004183def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004184 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004185 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004186 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004187 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004188def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004189 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004190 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004191 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004192 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004193
4194// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004195// for equivalent operations with different register constraints; it just
4196// inserts copies.
4197
4198// Vector Absolute Differences.
4199
4200// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004201defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004202 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004203 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004205 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004206 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004208 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004209def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004210 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
4212// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004213defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4214 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4215defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4216 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004219defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4220 "vaba", "s", int_arm_neon_vabds, add>;
4221defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4222 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004225defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4226 "vabal", "s", int_arm_neon_vabds, zext, add>;
4227defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4228 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// Vector Maximum and Minimum.
4231
4232// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004233defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004234 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004235 "vmax", "s", int_arm_neon_vmaxs, 1>;
4236defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004237 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004238 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004239def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4240 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004241 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004242def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4243 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004244 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4245
4246// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004247defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4248 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4249 "vmin", "s", int_arm_neon_vmins, 1>;
4250defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4251 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4252 "vmin", "u", int_arm_neon_vminu, 1>;
4253def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4254 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004255 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004256def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4257 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004258 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
4260// Vector Pairwise Operations.
4261
4262// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004263def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4264 "vpadd", "i8",
4265 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4266def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4267 "vpadd", "i16",
4268 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4269def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4270 "vpadd", "i32",
4271 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004272def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004273 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004274 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275
4276// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004277defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004278 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004279defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004280 int_arm_neon_vpaddlu>;
4281
4282// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004283defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004284 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004285defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004286 int_arm_neon_vpadalu>;
4287
4288// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004289def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004290 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004291def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004292 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004293def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004294 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004295def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004296 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004297def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004298 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004299def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004300 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004301def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004302 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004303
4304// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004305def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004306 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004307def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004309def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004310 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004311def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004313def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004314 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004315def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004316 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004317def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004318 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004319
4320// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4321
4322// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004323def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004324 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004325 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004326def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004327 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004328 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004329def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004330 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004331 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004332def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004334 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335
4336// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004337def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004338 IIC_VRECSD, "vrecps", "f32",
4339 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004340def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004341 IIC_VRECSQ, "vrecps", "f32",
4342 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004343
4344// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004345def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004346 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004347 v2i32, v2i32, int_arm_neon_vrsqrte>;
4348def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004349 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004350 v4i32, v4i32, int_arm_neon_vrsqrte>;
4351def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004352 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004353 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004354def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004355 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004356 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
4358// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004359def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004360 IIC_VRECSD, "vrsqrts", "f32",
4361 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004362def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004363 IIC_VRECSQ, "vrsqrts", "f32",
4364 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004365
4366// Vector Shifts.
4367
4368// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004369defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004370 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004371 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004372defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004373 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004374 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004375
Bob Wilson5bafff32009-06-22 23:27:02 +00004376// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004377defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4378
Bob Wilson5bafff32009-06-22 23:27:02 +00004379// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004380defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4381defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004382
4383// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004384defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4385defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004386
4387// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004388class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004389 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004390 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004391 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004392 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004393 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004394 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004395}
Evan Chengf81bf152009-11-23 21:57:23 +00004396def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004397 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004398def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004399 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004400def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004401 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004402
4403// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004404defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004405 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004406
4407// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004408defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004409 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004410 "vrshl", "s", int_arm_neon_vrshifts>;
4411defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004412 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004413 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004414// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004415defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4416defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004417
4418// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004419defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004420 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004421
4422// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004423defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004424 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004425 "vqshl", "s", int_arm_neon_vqshifts>;
4426defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004427 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004428 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004429// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004430defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4431defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4432
Bob Wilson5bafff32009-06-22 23:27:02 +00004433// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004434defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004437defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004438 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004439defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004440 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004441
4442// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004443defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004444 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004445
4446// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004447defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004448 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004449 "vqrshl", "s", int_arm_neon_vqrshifts>;
4450defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004451 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004452 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004453
4454// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004455defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004456 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004457defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004458 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004459
4460// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004461defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004462 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004463
4464// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004465defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4466defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004468defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4469defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004470
4471// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004472defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4473
Bob Wilson5bafff32009-06-22 23:27:02 +00004474// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004475defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476
4477// Vector Absolute and Saturating Absolute.
4478
4479// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004480defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004481 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004482 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004483def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004484 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004485 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004486def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004487 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004488 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004489
4490// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004491defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004492 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004493 int_arm_neon_vqabs>;
4494
4495// Vector Negate.
4496
Bob Wilsoncba270d2010-07-13 21:16:48 +00004497def vnegd : PatFrag<(ops node:$in),
4498 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4499def vnegq : PatFrag<(ops node:$in),
4500 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004501
Evan Chengf81bf152009-11-23 21:57:23 +00004502class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004503 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4504 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4505 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004506class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004507 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4508 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4509 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004510
Chris Lattner0a00ed92010-03-28 08:39:10 +00004511// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004512def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4513def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4514def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4515def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4516def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4517def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004518
4519// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004520def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004521 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4522 "vneg", "f32", "$Vd, $Vm", "",
4523 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004524def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004525 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4526 "vneg", "f32", "$Vd, $Vm", "",
4527 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004528
Bob Wilsoncba270d2010-07-13 21:16:48 +00004529def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4530def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4531def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4532def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4533def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4534def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004535
4536// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004537defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004538 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004539 int_arm_neon_vqneg>;
4540
4541// Vector Bit Counting Operations.
4542
4543// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004544defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004545 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004546 int_arm_neon_vcls>;
4547// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004548defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004549 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004550 int_arm_neon_vclz>;
4551// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004552def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004553 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004554 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004555def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004556 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 v16i8, v16i8, int_arm_neon_vcnt>;
4558
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004559// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004560def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004561 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4562 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004563def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004564 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4565 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004566
Bob Wilson5bafff32009-06-22 23:27:02 +00004567// Vector Move Operations.
4568
4569// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004570def : InstAlias<"vmov${p} $Vd, $Vm",
4571 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4572def : InstAlias<"vmov${p} $Vd, $Vm",
4573 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574
Bob Wilson5bafff32009-06-22 23:27:02 +00004575// VMOV : Vector Move (Immediate)
4576
Evan Cheng47006be2010-05-17 21:54:50 +00004577let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004578def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004579 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004580 "vmov", "i8", "$Vd, $SIMM", "",
4581 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4582def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004583 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004584 "vmov", "i8", "$Vd, $SIMM", "",
4585 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004586
Owen Andersonca6945e2010-12-01 00:28:25 +00004587def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004588 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004589 "vmov", "i16", "$Vd, $SIMM", "",
4590 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004591 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004592}
4593
Owen Andersonca6945e2010-12-01 00:28:25 +00004594def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004595 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004596 "vmov", "i16", "$Vd, $SIMM", "",
4597 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004598 let Inst{9} = SIMM{9};
4599}
Bob Wilson5bafff32009-06-22 23:27:02 +00004600
Owen Andersonca6945e2010-12-01 00:28:25 +00004601def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004602 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004603 "vmov", "i32", "$Vd, $SIMM", "",
4604 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004605 let Inst{11-8} = SIMM{11-8};
4606}
4607
Owen Andersonca6945e2010-12-01 00:28:25 +00004608def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004609 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004610 "vmov", "i32", "$Vd, $SIMM", "",
4611 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004612 let Inst{11-8} = SIMM{11-8};
4613}
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
Owen Andersonca6945e2010-12-01 00:28:25 +00004615def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004616 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004617 "vmov", "i64", "$Vd, $SIMM", "",
4618 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4619def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004620 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004621 "vmov", "i64", "$Vd, $SIMM", "",
4622 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004623
4624def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4625 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4626 "vmov", "f32", "$Vd, $SIMM", "",
4627 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4628def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4629 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4630 "vmov", "f32", "$Vd, $SIMM", "",
4631 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004632} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004633
4634// VMOV : Vector Get Lane (move scalar to ARM core register)
4635
Johnny Chen131c4a52009-11-23 17:48:17 +00004636def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004637 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4638 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004639 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4640 imm:$lane))]> {
4641 let Inst{21} = lane{2};
4642 let Inst{6-5} = lane{1-0};
4643}
Johnny Chen131c4a52009-11-23 17:48:17 +00004644def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004645 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4646 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004647 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4648 imm:$lane))]> {
4649 let Inst{21} = lane{1};
4650 let Inst{6} = lane{0};
4651}
Johnny Chen131c4a52009-11-23 17:48:17 +00004652def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004653 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4654 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004655 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4656 imm:$lane))]> {
4657 let Inst{21} = lane{2};
4658 let Inst{6-5} = lane{1-0};
4659}
Johnny Chen131c4a52009-11-23 17:48:17 +00004660def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004661 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4662 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004663 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4664 imm:$lane))]> {
4665 let Inst{21} = lane{1};
4666 let Inst{6} = lane{0};
4667}
Johnny Chen131c4a52009-11-23 17:48:17 +00004668def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004669 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4670 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004671 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4672 imm:$lane))]> {
4673 let Inst{21} = lane{0};
4674}
Bob Wilson5bafff32009-06-22 23:27:02 +00004675// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4676def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4677 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004678 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004679 (SubReg_i8_lane imm:$lane))>;
4680def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4681 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004682 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004683 (SubReg_i16_lane imm:$lane))>;
4684def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4685 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004686 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004687 (SubReg_i8_lane imm:$lane))>;
4688def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4689 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004690 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004691 (SubReg_i16_lane imm:$lane))>;
4692def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4693 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004694 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004695 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004696def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004697 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004698 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004699def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004700 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004701 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004702//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004703// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004704def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004705 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004706
4707
4708// VMOV : Vector Set Lane (move ARM core register to scalar)
4709
Owen Andersond2fbdb72010-10-27 21:28:09 +00004710let Constraints = "$src1 = $V" in {
4711def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004712 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4713 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004714 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4715 GPR:$R, imm:$lane))]> {
4716 let Inst{21} = lane{2};
4717 let Inst{6-5} = lane{1-0};
4718}
4719def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004720 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4721 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004722 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4723 GPR:$R, imm:$lane))]> {
4724 let Inst{21} = lane{1};
4725 let Inst{6} = lane{0};
4726}
4727def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004728 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4729 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004730 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4731 GPR:$R, imm:$lane))]> {
4732 let Inst{21} = lane{0};
4733}
Bob Wilson5bafff32009-06-22 23:27:02 +00004734}
4735def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004736 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004737 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004738 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004739 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004740 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004742 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004743 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004744 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004745 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004746 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004748 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004749 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004750 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004751 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004752 (DSubReg_i32_reg imm:$lane)))>;
4753
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004754def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004755 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4756 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004757def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004758 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4759 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004760
4761//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004762// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004763def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004764 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004765
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004766def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004767 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004768def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004769 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004770def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004771 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004772
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004773def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4774 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4775def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4776 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4777def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4778 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4779
4780def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4781 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4782 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004783 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004784def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4785 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4786 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004787 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004788def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4789 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4790 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004791 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004792
Bob Wilson5bafff32009-06-22 23:27:02 +00004793// VDUP : Vector Duplicate (from ARM core register to all elements)
4794
Evan Chengf81bf152009-11-23 21:57:23 +00004795class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004796 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4797 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4798 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004799class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004800 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4801 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4802 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004803
Evan Chengf81bf152009-11-23 21:57:23 +00004804def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4805def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4806def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4807def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4808def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4809def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004810
Jim Grosbach958108a2011-03-11 20:44:08 +00004811def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4812def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004813
4814// VDUP : Vector Duplicate Lane (from scalar to all elements)
4815
Johnny Chene4614f72010-03-25 17:01:27 +00004816class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004817 ValueType Ty, Operand IdxTy>
4818 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4819 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004820 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004821
Johnny Chene4614f72010-03-25 17:01:27 +00004822class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004823 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4824 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4825 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004826 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004827 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004828
Bob Wilson507df402009-10-21 02:15:46 +00004829// Inst{19-16} is partially specified depending on the element size.
4830
Jim Grosbach460a9052011-10-07 23:56:00 +00004831def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4832 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004833 let Inst{19-17} = lane{2-0};
4834}
Jim Grosbach460a9052011-10-07 23:56:00 +00004835def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4836 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004837 let Inst{19-18} = lane{1-0};
4838}
Jim Grosbach460a9052011-10-07 23:56:00 +00004839def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4840 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004841 let Inst{19} = lane{0};
4842}
Jim Grosbach460a9052011-10-07 23:56:00 +00004843def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4844 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004845 let Inst{19-17} = lane{2-0};
4846}
Jim Grosbach460a9052011-10-07 23:56:00 +00004847def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4848 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004849 let Inst{19-18} = lane{1-0};
4850}
Jim Grosbach460a9052011-10-07 23:56:00 +00004851def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4852 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004853 let Inst{19} = lane{0};
4854}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004855
4856def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4857 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4858
4859def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4860 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004861
Bob Wilson0ce37102009-08-14 05:08:32 +00004862def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4863 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4864 (DSubReg_i8_reg imm:$lane))),
4865 (SubReg_i8_lane imm:$lane)))>;
4866def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4867 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4868 (DSubReg_i16_reg imm:$lane))),
4869 (SubReg_i16_lane imm:$lane)))>;
4870def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4871 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4872 (DSubReg_i32_reg imm:$lane))),
4873 (SubReg_i32_lane imm:$lane)))>;
4874def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004875 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004876 (DSubReg_i32_reg imm:$lane))),
4877 (SubReg_i32_lane imm:$lane)))>;
4878
Jim Grosbach65dc3032010-10-06 21:16:16 +00004879def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004880 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004881def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004882 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004883
Bob Wilson5bafff32009-06-22 23:27:02 +00004884// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004885defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004886 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004887// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004888defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4889 "vqmovn", "s", int_arm_neon_vqmovns>;
4890defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4891 "vqmovn", "u", int_arm_neon_vqmovnu>;
4892defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4893 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004894// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004895defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4896defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004897
4898// Vector Conversions.
4899
Johnny Chen9e088762010-03-17 17:52:21 +00004900// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004901def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4902 v2i32, v2f32, fp_to_sint>;
4903def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4904 v2i32, v2f32, fp_to_uint>;
4905def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4906 v2f32, v2i32, sint_to_fp>;
4907def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4908 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004909
Johnny Chen6c8648b2010-03-17 23:26:50 +00004910def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4911 v4i32, v4f32, fp_to_sint>;
4912def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4913 v4i32, v4f32, fp_to_uint>;
4914def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4915 v4f32, v4i32, sint_to_fp>;
4916def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4917 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004918
4919// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004920let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004921def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004922 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004923def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004924 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004925def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004926 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004927def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004928 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004929}
Bob Wilson5bafff32009-06-22 23:27:02 +00004930
Owen Andersonb589be92011-11-15 19:55:00 +00004931let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004932def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004933 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004934def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004935 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004936def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004937 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004938def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004939 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004940}
Bob Wilson5bafff32009-06-22 23:27:02 +00004941
Bob Wilson04063562010-12-15 22:14:12 +00004942// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4943def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4944 IIC_VUNAQ, "vcvt", "f16.f32",
4945 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4946 Requires<[HasNEON, HasFP16]>;
4947def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4948 IIC_VUNAQ, "vcvt", "f32.f16",
4949 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4950 Requires<[HasNEON, HasFP16]>;
4951
Bob Wilsond8e17572009-08-12 22:31:50 +00004952// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004953
4954// VREV64 : Vector Reverse elements within 64-bit doublewords
4955
Evan Chengf81bf152009-11-23 21:57:23 +00004956class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004957 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4958 (ins DPR:$Vm), IIC_VMOVD,
4959 OpcodeStr, Dt, "$Vd, $Vm", "",
4960 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004961class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004962 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4963 (ins QPR:$Vm), IIC_VMOVQ,
4964 OpcodeStr, Dt, "$Vd, $Vm", "",
4965 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004966
Evan Chengf81bf152009-11-23 21:57:23 +00004967def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4968def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4969def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004970def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004971
Evan Chengf81bf152009-11-23 21:57:23 +00004972def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4973def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4974def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004975def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004976
4977// VREV32 : Vector Reverse elements within 32-bit words
4978
Evan Chengf81bf152009-11-23 21:57:23 +00004979class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004980 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4981 (ins DPR:$Vm), IIC_VMOVD,
4982 OpcodeStr, Dt, "$Vd, $Vm", "",
4983 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004984class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004985 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4986 (ins QPR:$Vm), IIC_VMOVQ,
4987 OpcodeStr, Dt, "$Vd, $Vm", "",
4988 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004989
Evan Chengf81bf152009-11-23 21:57:23 +00004990def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4991def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004992
Evan Chengf81bf152009-11-23 21:57:23 +00004993def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4994def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004995
4996// VREV16 : Vector Reverse elements within 16-bit halfwords
4997
Evan Chengf81bf152009-11-23 21:57:23 +00004998class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004999 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5000 (ins DPR:$Vm), IIC_VMOVD,
5001 OpcodeStr, Dt, "$Vd, $Vm", "",
5002 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005003class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005004 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5005 (ins QPR:$Vm), IIC_VMOVQ,
5006 OpcodeStr, Dt, "$Vd, $Vm", "",
5007 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005008
Evan Chengf81bf152009-11-23 21:57:23 +00005009def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5010def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005011
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005012// Other Vector Shuffles.
5013
Bob Wilson5e8b8332011-01-07 04:59:04 +00005014// Aligned extractions: really just dropping registers
5015
5016class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5017 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5018 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5019
5020def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5021
5022def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5023
5024def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5025
5026def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5027
5028def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5029
5030
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005031// VEXT : Vector Extract
5032
Jim Grosbach587f5062011-12-02 23:34:39 +00005033class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005034 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005035 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005036 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5037 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005038 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005039 bits<4> index;
5040 let Inst{11-8} = index{3-0};
5041}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005042
Jim Grosbach587f5062011-12-02 23:34:39 +00005043class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005044 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005045 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005046 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5047 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005048 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005049 bits<4> index;
5050 let Inst{11-8} = index{3-0};
5051}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005052
Jim Grosbach587f5062011-12-02 23:34:39 +00005053def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005054 let Inst{11-8} = index{3-0};
5055}
Jim Grosbach587f5062011-12-02 23:34:39 +00005056def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005057 let Inst{11-9} = index{2-0};
5058 let Inst{8} = 0b0;
5059}
Jim Grosbach587f5062011-12-02 23:34:39 +00005060def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005061 let Inst{11-10} = index{1-0};
5062 let Inst{9-8} = 0b00;
5063}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005064def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5065 (v2f32 DPR:$Vm),
5066 (i32 imm:$index))),
5067 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005068
Jim Grosbach587f5062011-12-02 23:34:39 +00005069def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005070 let Inst{11-8} = index{3-0};
5071}
Jim Grosbach587f5062011-12-02 23:34:39 +00005072def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005073 let Inst{11-9} = index{2-0};
5074 let Inst{8} = 0b0;
5075}
Jim Grosbach587f5062011-12-02 23:34:39 +00005076def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005077 let Inst{11-10} = index{1-0};
5078 let Inst{9-8} = 0b00;
5079}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005080def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005081 let Inst{11} = index{0};
5082 let Inst{10-8} = 0b000;
5083}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005084def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5085 (v4f32 QPR:$Vm),
5086 (i32 imm:$index))),
5087 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005088
Bob Wilson64efd902009-08-08 05:53:00 +00005089// VTRN : Vector Transpose
5090
Evan Chengf81bf152009-11-23 21:57:23 +00005091def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5092def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5093def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005094
Evan Chengf81bf152009-11-23 21:57:23 +00005095def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5096def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5097def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005098
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005099// VUZP : Vector Unzip (Deinterleave)
5100
Evan Chengf81bf152009-11-23 21:57:23 +00005101def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5102def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5103def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005104
Evan Chengf81bf152009-11-23 21:57:23 +00005105def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5106def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5107def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005108
5109// VZIP : Vector Zip (Interleave)
5110
Evan Chengf81bf152009-11-23 21:57:23 +00005111def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5112def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5113def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005114
Evan Chengf81bf152009-11-23 21:57:23 +00005115def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5116def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5117def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005118
Bob Wilson114a2662009-08-12 20:51:55 +00005119// Vector Table Lookup and Table Extension.
5120
5121// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005122let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005123def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005124 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005125 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5126 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5127 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005128let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005129def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005130 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5131 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5132 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005133def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005134 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5135 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5136 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005137def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005138 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5139 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005140 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005141 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005142} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005143
Bob Wilsonbd916c52010-09-13 23:55:10 +00005144def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005145 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005146def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005147 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005148def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005149 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005150
Bob Wilson114a2662009-08-12 20:51:55 +00005151// VTBX : Vector Table Extension
5152def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005153 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005154 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5155 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005156 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005157 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005158let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005159def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005160 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5161 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5162 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005163def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005164 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5165 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005166 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005167 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5168 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005169def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005170 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5171 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5172 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5173 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005174} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005175
Bob Wilsonbd916c52010-09-13 23:55:10 +00005176def VTBX2Pseudo
5177 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005178 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005179def VTBX3Pseudo
5180 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005181 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005182def VTBX4Pseudo
5183 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005184 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005185} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005186
Bob Wilson5bafff32009-06-22 23:27:02 +00005187//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005188// NEON instructions for single-precision FP math
5189//===----------------------------------------------------------------------===//
5190
Bob Wilson0e6d5402010-12-13 23:02:31 +00005191class N2VSPat<SDNode OpNode, NeonI Inst>
5192 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005193 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005194 (v2f32 (COPY_TO_REGCLASS (Inst
5195 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005196 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5197 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005198
5199class N3VSPat<SDNode OpNode, NeonI Inst>
5200 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005201 (EXTRACT_SUBREG
5202 (v2f32 (COPY_TO_REGCLASS (Inst
5203 (INSERT_SUBREG
5204 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5205 SPR:$a, ssub_0),
5206 (INSERT_SUBREG
5207 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5208 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005209
5210class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5211 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005212 (EXTRACT_SUBREG
5213 (v2f32 (COPY_TO_REGCLASS (Inst
5214 (INSERT_SUBREG
5215 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5216 SPR:$acc, ssub_0),
5217 (INSERT_SUBREG
5218 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5219 SPR:$a, ssub_0),
5220 (INSERT_SUBREG
5221 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5222 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005223
Bob Wilson4711d5c2010-12-13 23:02:37 +00005224def : N3VSPat<fadd, VADDfd>;
5225def : N3VSPat<fsub, VSUBfd>;
5226def : N3VSPat<fmul, VMULfd>;
5227def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005228 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005229def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005230 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005231def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005232def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005233def : N3VSPat<NEONfmax, VMAXfd>;
5234def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005235def : N2VSPat<arm_ftosi, VCVTf2sd>;
5236def : N2VSPat<arm_ftoui, VCVTf2ud>;
5237def : N2VSPat<arm_sitof, VCVTs2fd>;
5238def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005239
Evan Cheng1d2426c2009-08-07 19:30:41 +00005240//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005241// Non-Instruction Patterns
5242//===----------------------------------------------------------------------===//
5243
5244// bit_convert
5245def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5246def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5247def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5248def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5249def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5250def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5251def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5252def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5253def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5254def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5255def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5256def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5257def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5258def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5259def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5260def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5261def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5262def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5263def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5264def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5265def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5266def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5267def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5268def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5269def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5270def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5271def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5272def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5273def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5274def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5275
5276def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5277def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5278def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5279def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5280def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5281def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5282def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5283def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5284def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5285def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5286def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5287def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5288def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5289def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5290def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5291def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5292def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5293def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5294def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5295def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5296def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5297def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5298def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5299def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5300def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5301def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5302def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5303def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5304def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5305def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005306
5307
5308//===----------------------------------------------------------------------===//
5309// Assembler aliases
5310//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005311
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005312def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5313 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5314def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5315 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5316
Jim Grosbachef448762011-11-14 23:11:19 +00005317
Jim Grosbachd9004412011-12-07 22:52:54 +00005318// VADD two-operand aliases.
5319def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5320 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5321def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5322 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5323def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5324 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5325def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5326 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5327
5328def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5329 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5330def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5331 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5332def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5333 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5334def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5335 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5336
5337def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5338 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5339def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5340 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5341
Jim Grosbach12031342011-12-08 20:56:26 +00005342// VSUB two-operand aliases.
5343def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5344 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5345def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5346 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5347def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5348 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5349def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5350 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5351
5352def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5353 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5354def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5355 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5356def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5357 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5358def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5359 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5360
5361def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5362 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5363def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5364 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5365
Jim Grosbach30a264e2011-12-07 23:01:10 +00005366// VADDW two-operand aliases.
5367def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5368 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5369def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5370 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5371def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5372 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5373def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5374 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5375def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5376 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5377def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5378 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5379
Jim Grosbach43329832011-12-09 21:46:04 +00005380// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005381defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5382 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5383defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5384 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005385defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5386 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5387defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5388 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005389defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5390 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5391defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5392 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5393defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5394 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5395defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5396 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005397// ... two-operand aliases
5398def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5399 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5400def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5401 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005402def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5403 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5404def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5405 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005406def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5407 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5408def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5409 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005410def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005411 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005412def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005413 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5414
5415defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5416 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5417defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5418 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5419defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5420 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5421defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5422 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5423defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5424 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5425defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5426 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005427
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005428// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005429def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5430 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5431def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5432 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5433def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5434 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5435def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5436 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5437
5438def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5439 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5440def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5441 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5442def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5443 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5444def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5445 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5446
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005447def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5448 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5449def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5450 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5451
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005452def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5453 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5454 VectorIndex16:$lane, pred:$p)>;
5455def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5456 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5457 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005458
5459def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5460 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5461 VectorIndex32:$lane, pred:$p)>;
5462def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5463 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5464 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005465
5466def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5467 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5468 VectorIndex32:$lane, pred:$p)>;
5469def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5470 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5471 VectorIndex32:$lane, pred:$p)>;
5472
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005473// VQADD (register) two-operand aliases.
5474def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5475 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5476def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5477 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5478def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5479 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5480def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5481 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5482def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5483 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5484def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5485 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5486def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5487 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5488def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5489 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5490
5491def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5492 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5493def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5494 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5495def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5496 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5497def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5498 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5499def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5500 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5501def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5502 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5503def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5504 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5505def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5506 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5507
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005508// VSHL (immediate) two-operand aliases.
5509def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5510 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5511def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5512 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5513def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5514 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5515def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5516 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5517
5518def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5519 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5520def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5521 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5522def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5523 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5524def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5525 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5526
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005527// VSHL (register) two-operand aliases.
5528def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5529 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5530def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5531 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5532def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5533 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5534def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5535 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5536def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5537 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5538def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5539 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5540def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5541 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5542def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5543 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5544
5545def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5546 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5547def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5548 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5549def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5550 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5551def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5552 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5553def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5554 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5555def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5556 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5557def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5558 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5559def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5560 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5561
Jim Grosbach6b044c22011-12-08 22:06:06 +00005562// VSHL (immediate) two-operand aliases.
5563def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5564 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5565def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5566 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5567def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5568 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5569def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5570 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5571
5572def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5573 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5574def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5575 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5576def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5577 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5578def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5579 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5580
5581def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5582 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5583def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5584 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5585def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5586 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5587def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5588 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5589
5590def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5591 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5592def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5593 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5594def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5595 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5596def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5597 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5598
Jim Grosbach872eedb2011-12-02 22:01:52 +00005599// VLD1 single-lane pseudo-instructions. These need special handling for
5600// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005601defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
5602 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5603defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
5604 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5605defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
5606 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005607
5608defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
5609 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5610defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
5611 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5612defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
5613 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5614defm VLD1LNdWB_register_Asm :
5615 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5616 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5617 rGPR:$Rm, pred:$p)>;
5618defm VLD1LNdWB_register_Asm :
5619 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5620 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5621 rGPR:$Rm, pred:$p)>;
5622defm VLD1LNdWB_register_Asm :
5623 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5624 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5625 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005626
5627
5628// VST1 single-lane pseudo-instructions. These need special handling for
5629// the lane index that an InstAlias can't handle, so we use these instead.
5630defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
5631 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5632defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
5633 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5634defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
5635 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5636
5637defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
5638 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5639defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
5640 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5641defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
5642 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5643defm VST1LNdWB_register_Asm :
5644 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5645 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5646 rGPR:$Rm, pred:$p)>;
5647defm VST1LNdWB_register_Asm :
5648 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5649 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5650 rGPR:$Rm, pred:$p)>;
5651defm VST1LNdWB_register_Asm :
5652 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5653 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5654 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005655
5656// VMOV takes an optional datatype suffix
5657defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5658 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5659defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5660 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5661
Jim Grosbach470855b2011-12-07 17:51:15 +00005662// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5663// D-register versions.
5664def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5665 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5666def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5667 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5668def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5669 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5670def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5671 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5672def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5673 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5674def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5675 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5676def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5677 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5678// Q-register versions.
5679def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5680 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5681def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5682 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5683def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5684 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5685def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5686 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5687def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5688 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5689def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5690 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5691def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5692 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005693
5694// Two-operand variants for VEXT
5695def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5696 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5697def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5698 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5699def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5700 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5701
5702def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5703 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5704def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5705 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5706def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5707 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5708def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5709 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005710
5711// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5712// these should restrict to just the Q register variants, but the register
5713// classes are enough to match correctly regardless, so we keep it simple
5714// and just use MnemonicAlias.
5715def : NEONMnemonicAlias<"vbicq", "vbic">;
5716def : NEONMnemonicAlias<"vandq", "vand">;
5717def : NEONMnemonicAlias<"veorq", "veor">;
5718def : NEONMnemonicAlias<"vorrq", "vorr">;
5719
5720def : NEONMnemonicAlias<"vmovq", "vmov">;
5721def : NEONMnemonicAlias<"vmvnq", "vmvn">;
5722
5723def : NEONMnemonicAlias<"vaddq", "vadd">;
5724def : NEONMnemonicAlias<"vsubq", "vsub">;
5725
5726def : NEONMnemonicAlias<"vminq", "vmin">;
5727def : NEONMnemonicAlias<"vmaxq", "vmax">;
5728
5729def : NEONMnemonicAlias<"vmulq", "vmul">;
5730
5731def : NEONMnemonicAlias<"vabsq", "vabs">;
5732
5733def : NEONMnemonicAlias<"vshlq", "vshl">;
5734def : NEONMnemonicAlias<"vshrq", "vshr">;
5735
5736def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5737
5738def : NEONMnemonicAlias<"vcleq", "vcle">;
5739def : NEONMnemonicAlias<"vceqq", "vceq">;