blob: d2ccba638c02a7cd8395d3bea0195ef014d6c142 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000049def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
50def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
52def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000053
Evan Chenga8e29892007-01-19 07:51:42 +000054// Node definitions.
55def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000056def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
57
Bill Wendlingc69107c2007-11-13 09:19:02 +000058def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000059 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000060def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000061 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062
63def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
64 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000065def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
66 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000067def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
68 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
69
Chris Lattner48be23c2008-01-15 22:02:54 +000070def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000071 [SDNPHasChain, SDNPOptInFlag]>;
72
73def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
74 [SDNPInFlag]>;
75def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
76 [SDNPInFlag]>;
77
78def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
79 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
80
81def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
82 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000083def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
84 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
86def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
87 [SDNPOutFlag]>;
88
David Goodwinc0309b42009-06-29 15:33:01 +000089def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
90 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000091
Evan Chenga8e29892007-01-19 07:51:42 +000092def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
93
94def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
95def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000097
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000098def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000099def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000100
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000101def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000102 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000103def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
104 [SDNPHasChain]>;
105def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
106 [SDNPHasChain]>;
107def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000108 [SDNPHasChain]>;
109
Evan Chengf609bb82010-01-19 00:44:15 +0000110def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
111
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000112//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000113// ARM Instruction Predicate Definitions.
114//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000115def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
116def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
117def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000118def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000119def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000120def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
121def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
122def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
123def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000124def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
125def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000126def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000127def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000128def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000129def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000130def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
131def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000132def CarryDefIsUnused : Predicate<"!N->hasAnyUseOfValue(1)">;
133def CarryDefIsUsed : Predicate<"N->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000134
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000135// FIXME: Eventually this will be just "hasV6T2Ops".
136def UseMovt : Predicate<"Subtarget->useMovt()">;
137def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
138
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000140// ARM Flag Definitions.
141
142class RegConstraint<string C> {
143 string Constraints = C;
144}
145
146//===----------------------------------------------------------------------===//
147// ARM specific transformation functions and pattern fragments.
148//
149
Evan Chenga8e29892007-01-19 07:51:42 +0000150// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
151// so_imm_neg def below.
152def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000154}]>;
155
156// so_imm_not_XFORM - Return a so_imm value packed into the format described for
157// so_imm_not def below.
158def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000160}]>;
161
162// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
163def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000165 return v == 8 || v == 16 || v == 24;
166}]>;
167
168/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
169def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000170 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
173/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
174def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000175 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000176}]>;
177
178def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 PatLeaf<(imm), [{
180 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
181 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chenga2515702007-03-19 07:09:02 +0000183def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 PatLeaf<(imm), [{
185 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
186 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000187
188// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
189def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000190 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000193/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
194/// e.g., 0xf000ffff
195def bf_inv_mask_imm : Operand<i32>,
196 PatLeaf<(imm), [{
197 uint32_t v = (uint32_t)N->getZExtValue();
198 if (v == 0xffffffff)
199 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000200 // there can be 1's on either or both "outsides", all the "inside"
201 // bits must be 0's
202 unsigned int lsb = 0, msb = 31;
203 while (v & (1 << msb)) --msb;
204 while (v & (1 << lsb)) ++lsb;
205 for (unsigned int i = lsb; i <= msb; ++i) {
206 if (v & (1 << i))
207 return 0;
208 }
209 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000210}] > {
211 let PrintMethod = "printBitfieldInvMaskImmOperand";
212}
213
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000214/// Split a 32-bit immediate into two 16 bit parts.
215def lo16 : SDNodeXForm<imm, [{
216 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
217 MVT::i32);
218}]>;
219
220def hi16 : SDNodeXForm<imm, [{
221 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
222}]>;
223
224def lo16AllZero : PatLeaf<(i32 imm), [{
225 // Returns true if all low 16-bits are 0.
226 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000227}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000228
229/// imm0_65535 predicate - True if the 32-bit immediate is in the range
230/// [0.65535].
231def imm0_65535 : PatLeaf<(i32 imm), [{
232 return (uint32_t)N->getZExtValue() < 65536;
233}]>;
234
Evan Cheng37f25d92008-08-28 23:39:26 +0000235class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
236class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
238//===----------------------------------------------------------------------===//
239// Operand Definitions.
240//
241
242// Branch target.
243def brtarget : Operand<OtherVT>;
244
Evan Chenga8e29892007-01-19 07:51:42 +0000245// A list of registers separated by comma. Used by load/store multiple.
246def reglist : Operand<i32> {
247 let PrintMethod = "printRegisterList";
248}
249
250// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
251def cpinst_operand : Operand<i32> {
252 let PrintMethod = "printCPInstOperand";
253}
254
255def jtblock_operand : Operand<i32> {
256 let PrintMethod = "printJTBlockOperand";
257}
Evan Cheng66ac5312009-07-25 00:33:29 +0000258def jt2block_operand : Operand<i32> {
259 let PrintMethod = "printJT2BlockOperand";
260}
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262// Local PC labels.
263def pclabel : Operand<i32> {
264 let PrintMethod = "printPCLabel";
265}
266
267// shifter_operand operands: so_reg and so_imm.
268def so_reg : Operand<i32>, // reg reg imm
269 ComplexPattern<i32, 3, "SelectShifterOperandReg",
270 [shl,srl,sra,rotr]> {
271 let PrintMethod = "printSORegOperand";
272 let MIOperandInfo = (ops GPR, GPR, i32imm);
273}
274
275// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
276// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
277// represented in the imm field in the same 12-bit form that they are encoded
278// into so_imm instructions: the 8-bit immediate is the least significant bits
279// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
280def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000281 PatLeaf<(imm), [{
282 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
283 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000284 let PrintMethod = "printSOImmOperand";
285}
286
Evan Chengc70d1842007-03-20 08:11:30 +0000287// Break so_imm's up into two pieces. This handles immediates with up to 16
288// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
289// get the first/second pieces.
290def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000291 PatLeaf<(imm), [{
292 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
293 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000294 let PrintMethod = "printSOImm2PartOperand";
295}
296
297def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000298 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000300}]>;
301
302def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000303 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000305}]>;
306
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000307def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
308 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
309 }]> {
310 let PrintMethod = "printSOImm2PartOperand";
311}
312
313def so_neg_imm2part_1 : SDNodeXForm<imm, [{
314 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
315 return CurDAG->getTargetConstant(V, MVT::i32);
316}]>;
317
318def so_neg_imm2part_2 : SDNodeXForm<imm, [{
319 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
320 return CurDAG->getTargetConstant(V, MVT::i32);
321}]>;
322
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000323/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
324def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
325 return (int32_t)N->getZExtValue() < 32;
326}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000327
328// Define ARM specific addressing modes.
329
330// addrmode2 := reg +/- reg shop imm
331// addrmode2 := reg +/- imm12
332//
333def addrmode2 : Operand<i32>,
334 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
335 let PrintMethod = "printAddrMode2Operand";
336 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
337}
338
339def am2offset : Operand<i32>,
340 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
341 let PrintMethod = "printAddrMode2OffsetOperand";
342 let MIOperandInfo = (ops GPR, i32imm);
343}
344
345// addrmode3 := reg +/- reg
346// addrmode3 := reg +/- imm8
347//
348def addrmode3 : Operand<i32>,
349 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
350 let PrintMethod = "printAddrMode3Operand";
351 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
352}
353
354def am3offset : Operand<i32>,
355 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
356 let PrintMethod = "printAddrMode3OffsetOperand";
357 let MIOperandInfo = (ops GPR, i32imm);
358}
359
360// addrmode4 := reg, <mode|W>
361//
362def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000363 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000364 let PrintMethod = "printAddrMode4Operand";
365 let MIOperandInfo = (ops GPR, i32imm);
366}
367
368// addrmode5 := reg +/- imm8*4
369//
370def addrmode5 : Operand<i32>,
371 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
372 let PrintMethod = "printAddrMode5Operand";
373 let MIOperandInfo = (ops GPR, i32imm);
374}
375
Bob Wilson8b024a52009-07-01 23:16:05 +0000376// addrmode6 := reg with optional writeback
377//
378def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000379 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000380 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000381 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000382}
383
Evan Chenga8e29892007-01-19 07:51:42 +0000384// addrmodepc := pc + reg
385//
386def addrmodepc : Operand<i32>,
387 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
388 let PrintMethod = "printAddrModePCOperand";
389 let MIOperandInfo = (ops GPR, i32imm);
390}
391
Bob Wilson4f38b382009-08-21 21:58:55 +0000392def nohash_imm : Operand<i32> {
393 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000397
Evan Cheng37f25d92008-08-28 23:39:26 +0000398include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000399
400//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000401// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000402//
403
Evan Cheng3924f782008-08-29 07:36:24 +0000404/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000405/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000406multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
407 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000408 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000409 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000410 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
411 let Inst{25} = 1;
412 }
Evan Chengedda31c2008-11-05 18:35:52 +0000413 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000414 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000415 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000416 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000417 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000418 let isCommutable = Commutable;
419 }
Evan Chengedda31c2008-11-05 18:35:52 +0000420 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000421 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000422 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
423 let Inst{25} = 0;
424 }
Evan Chenga8e29892007-01-19 07:51:42 +0000425}
426
Evan Cheng1e249e32009-06-25 20:59:23 +0000427/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000428/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000429let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000430multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
431 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000432 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000433 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000434 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000435 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 let Inst{25} = 1;
437 }
Evan Chengedda31c2008-11-05 18:35:52 +0000438 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000439 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000440 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
441 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000442 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000443 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000444 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000445 }
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 0;
451 }
Evan Cheng071a2792007-09-11 19:55:27 +0000452}
Evan Chengc85e8322007-07-05 07:13:32 +0000453}
454
455/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000456/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000457/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000458let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000459multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
460 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000462 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000464 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000465 let Inst{25} = 1;
466 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000467 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000468 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000470 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000471 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000472 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000473 let isCommutable = Commutable;
474 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 0;
480 }
Evan Cheng071a2792007-09-11 19:55:27 +0000481}
Evan Chenga8e29892007-01-19 07:51:42 +0000482}
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
485/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000486/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
487multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000488 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000489 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000490 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000491 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000492 let Inst{11-10} = 0b00;
493 let Inst{19-16} = 0b1111;
494 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000495 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000496 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000497 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000498 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000499 let Inst{19-16} = 0b1111;
500 }
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
503/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
504/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000505multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
506 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000507 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000508 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000509 Requires<[IsARM, HasV6]> {
510 let Inst{11-10} = 0b00;
511 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000513 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000514 [(set GPR:$dst, (opnode GPR:$LHS,
515 (rotr GPR:$RHS, rot_imm:$rot)))]>,
516 Requires<[IsARM, HasV6]>;
517}
518
Evan Cheng62674222009-06-25 23:34:10 +0000519/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
520let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000521multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
522 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000523 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000524 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000525 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 Requires<[IsARM, CarryDefIsUnused]> {
527 let Inst{25} = 1;
528 }
Evan Cheng62674222009-06-25 23:34:10 +0000529 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000530 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000531 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000532 Requires<[IsARM, CarryDefIsUnused]> {
533 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000534 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000536 }
Evan Cheng62674222009-06-25 23:34:10 +0000537 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000538 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000539 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000540 Requires<[IsARM, CarryDefIsUnused]> {
541 let Inst{25} = 0;
542 }
Jim Grosbache5165492009-11-09 00:11:35 +0000543}
544// Carry setting variants
545let Defs = [CPSR] in {
546multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
547 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000548 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000549 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000550 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
551 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000552 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000553 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 }
Evan Cheng62674222009-06-25 23:34:10 +0000556 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000557 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000558 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
559 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000560 let Defs = [CPSR];
Johnny Chen04301522009-11-07 00:54:36 +0000561 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000562 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000564 }
Evan Cheng62674222009-06-25 23:34:10 +0000565 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000566 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000567 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
568 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000570 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000571 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000572 }
Evan Cheng071a2792007-09-11 19:55:27 +0000573}
Evan Chengc85e8322007-07-05 07:13:32 +0000574}
Jim Grosbache5165492009-11-09 00:11:35 +0000575}
Evan Chengc85e8322007-07-05 07:13:32 +0000576
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000577//===----------------------------------------------------------------------===//
578// Instructions
579//===----------------------------------------------------------------------===//
580
Evan Chenga8e29892007-01-19 07:51:42 +0000581//===----------------------------------------------------------------------===//
582// Miscellaneous Instructions.
583//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000584
Evan Chenga8e29892007-01-19 07:51:42 +0000585/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
586/// the function. The first operand is the ID# for this instruction, the second
587/// is the index into the MachineConstantPool that this is, the third is the
588/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000589let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000590def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000591PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000592 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000593 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000594
Evan Cheng071a2792007-09-11 19:55:27 +0000595let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000596def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000597PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000598 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000599 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000600
Evan Chenga8e29892007-01-19 07:51:42 +0000601def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000602PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000603 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000604 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000605}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000606
Evan Cheng12c3a532008-11-06 17:48:05 +0000607// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000608let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000609def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000610 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000611 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000612
Evan Cheng325474e2008-01-07 23:56:57 +0000613let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000614def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000615 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000616 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000617
Evan Chengd87293c2008-11-06 08:47:38 +0000618def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000619 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000620 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
621
Evan Chengd87293c2008-11-06 08:47:38 +0000622def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000623 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000624 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
625
Evan Chengd87293c2008-11-06 08:47:38 +0000626def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000627 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000628 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
629
Evan Chengd87293c2008-11-06 08:47:38 +0000630def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000631 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000632 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
633}
Chris Lattner13c63102008-01-06 05:55:01 +0000634let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000635def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000636 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000637 [(store GPR:$src, addrmodepc:$addr)]>;
638
Evan Chengd87293c2008-11-06 08:47:38 +0000639def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000640 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000641 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
642
Evan Chengd87293c2008-11-06 08:47:38 +0000643def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000644 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000645 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
646}
Evan Cheng12c3a532008-11-06 17:48:05 +0000647} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000648
Evan Chenge07715c2009-06-23 05:25:29 +0000649
650// LEApcrel - Load a pc-relative address into a register without offending the
651// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000652def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000653 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000654 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
655 "${:private}PCRELL${:uid}+8))\n"),
656 !strconcat("${:private}PCRELL${:uid}:\n\t",
657 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000658 []>;
659
Evan Cheng023dd3f2009-06-24 23:14:45 +0000660def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000661 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000662 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000663 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000664 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000665 "${:private}PCRELL${:uid}+8))\n"),
666 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000667 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 []> {
669 let Inst{25} = 1;
670}
Evan Chenge07715c2009-06-23 05:25:29 +0000671
Evan Chenga8e29892007-01-19 07:51:42 +0000672//===----------------------------------------------------------------------===//
673// Control Flow Instructions.
674//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000675
Jim Grosbachc732adf2009-09-30 01:35:11 +0000676let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000677 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000678 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000679 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000680 let Inst{7-4} = 0b0001;
681 let Inst{19-8} = 0b111111111111;
682 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000683}
Rafael Espindola27185192006-09-29 21:20:16 +0000684
Bob Wilson04ea6e52009-10-28 00:37:03 +0000685// Indirect branches
686let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000687 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000688 [(brind GPR:$dst)]> {
689 let Inst{7-4} = 0b0001;
690 let Inst{19-8} = 0b111111111111;
691 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000692 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000693 }
694}
695
Evan Chenga8e29892007-01-19 07:51:42 +0000696// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000697// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000698let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
699 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000700 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000701 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000702 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000703 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000704
Bob Wilson54fc1242009-06-22 21:01:46 +0000705// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000706let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000707 Defs = [R0, R1, R2, R3, R12, LR,
708 D0, D1, D2, D3, D4, D5, D6, D7,
709 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000710 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000711 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000712 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000713 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000714 Requires<[IsARM, IsNotDarwin]> {
715 let Inst{31-28} = 0b1110;
716 }
Evan Cheng277f0742007-06-19 21:05:09 +0000717
Evan Cheng12c3a532008-11-06 17:48:05 +0000718 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000719 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000720 [(ARMcall_pred tglobaladdr:$func)]>,
721 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000722
Evan Chenga8e29892007-01-19 07:51:42 +0000723 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000724 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000725 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000726 [(ARMcall GPR:$func)]>,
727 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000728 let Inst{7-4} = 0b0011;
729 let Inst{19-8} = 0b111111111111;
730 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000731 }
732
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000733 // ARMv4T
734 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000735 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000736 [(ARMcall_nolink GPR:$func)]>,
737 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000738 let Inst{7-4} = 0b0001;
739 let Inst{19-8} = 0b111111111111;
740 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000741 }
742}
743
744// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000745let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000746 Defs = [R0, R1, R2, R3, R9, R12, LR,
747 D0, D1, D2, D3, D4, D5, D6, D7,
748 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000749 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000750 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000751 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000752 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
753 let Inst{31-28} = 0b1110;
754 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000755
756 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000757 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000758 [(ARMcall_pred tglobaladdr:$func)]>,
759 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000760
761 // ARMv5T and above
762 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000763 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000764 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
765 let Inst{7-4} = 0b0011;
766 let Inst{19-8} = 0b111111111111;
767 let Inst{27-20} = 0b00010010;
768 }
769
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000770 // ARMv4T
771 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000772 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000773 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
774 let Inst{7-4} = 0b0001;
775 let Inst{19-8} = 0b111111111111;
776 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000777 }
Rafael Espindola35574632006-07-18 17:00:30 +0000778}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000779
David Goodwin1a8f36e2009-08-12 18:31:53 +0000780let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000781 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000782 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000783 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000784 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000785 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000786
Owen Anderson20ab2902007-11-12 07:39:39 +0000787 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000788 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000789 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000790 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000791 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000792 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000793 let Inst{20} = 0; // S Bit
794 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000795 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000796 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000797 def BR_JTm : JTI<(outs),
798 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000799 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000800 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
801 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000802 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000803 let Inst{20} = 1; // L bit
804 let Inst{21} = 0; // W bit
805 let Inst{22} = 0; // B bit
806 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000807 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000808 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000809 def BR_JTadd : JTI<(outs),
810 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000811 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000812 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
813 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000814 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000815 let Inst{20} = 0; // S bit
816 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000817 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000818 }
819 } // isNotDuplicable = 1, isIndirectBranch = 1
820 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000821
Evan Chengc85e8322007-07-05 07:13:32 +0000822 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
823 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000824 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000825 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000826 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000827}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000828
Evan Chenga8e29892007-01-19 07:51:42 +0000829//===----------------------------------------------------------------------===//
830// Load / store Instructions.
831//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000832
Evan Chenga8e29892007-01-19 07:51:42 +0000833// Load
Evan Cheng4aedb612009-11-20 19:57:15 +0000834let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000835def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000836 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000837 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000838
Evan Chengfa775d02007-03-19 07:20:03 +0000839// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000840let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
841 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000842def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000843 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000844
Evan Chenga8e29892007-01-19 07:51:42 +0000845// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000847 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000848 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000849
David Goodwin5d598aa2009-08-19 18:00:44 +0000850def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000851 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000852 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000853
Evan Chenga8e29892007-01-19 07:51:42 +0000854// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000855def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000856 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000857 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000858
David Goodwin5d598aa2009-08-19 18:00:44 +0000859def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000860 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000861 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000862
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000863let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000864// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000865def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000866 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000867 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000868
Evan Chenga8e29892007-01-19 07:51:42 +0000869// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000870def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000871 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000872 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000873
Evan Chengd87293c2008-11-06 08:47:38 +0000874def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000875 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000876 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000877
Evan Chengd87293c2008-11-06 08:47:38 +0000878def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000879 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000880 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000881
Evan Chengd87293c2008-11-06 08:47:38 +0000882def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000883 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000884 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000885
Evan Chengd87293c2008-11-06 08:47:38 +0000886def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000887 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000888 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000889
Evan Chengd87293c2008-11-06 08:47:38 +0000890def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000891 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000892 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000893
Evan Chengd87293c2008-11-06 08:47:38 +0000894def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000895 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000896 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
Evan Chengd87293c2008-11-06 08:47:38 +0000898def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000899 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000900 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Evan Chengd87293c2008-11-06 08:47:38 +0000902def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000903 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000904 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
Evan Chengd87293c2008-11-06 08:47:38 +0000906def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000907 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000908 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000909}
Evan Chenga8e29892007-01-19 07:51:42 +0000910
911// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000912def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000913 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000914 [(store GPR:$src, addrmode2:$addr)]>;
915
916// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000917def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000918 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000919 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
920
David Goodwin5d598aa2009-08-19 18:00:44 +0000921def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000922 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000923 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
924
925// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000926let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000927def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000928 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000929 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000930
931// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000932def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000933 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000934 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000935 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000936 [(set GPR:$base_wb,
937 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
938
Evan Chengd87293c2008-11-06 08:47:38 +0000939def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000940 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000941 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000942 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000943 [(set GPR:$base_wb,
944 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
945
Evan Chengd87293c2008-11-06 08:47:38 +0000946def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000947 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000948 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000949 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000950 [(set GPR:$base_wb,
951 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
952
Evan Chengd87293c2008-11-06 08:47:38 +0000953def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000954 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000955 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000956 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000957 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
958 GPR:$base, am3offset:$offset))]>;
959
Evan Chengd87293c2008-11-06 08:47:38 +0000960def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000962 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000963 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000964 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
965 GPR:$base, am2offset:$offset))]>;
966
Evan Chengd87293c2008-11-06 08:47:38 +0000967def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000968 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000969 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000970 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000971 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
972 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
974//===----------------------------------------------------------------------===//
975// Load / store multiple Instructions.
976//
977
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000978let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000979def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000980 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000981 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000982 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000983
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000984let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000985def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000986 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000987 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000988 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000989
990//===----------------------------------------------------------------------===//
991// Move Instructions.
992//
993
Evan Chengcd799b92009-06-12 20:46:18 +0000994let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000995def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +0000996 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +0000997 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +0000998 let Inst{25} = 0;
999}
1000
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001001def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001002 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001003 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001004 let Inst{25} = 0;
1005}
Evan Chenga2515702007-03-19 07:09:02 +00001006
Evan Chengb3379fb2009-02-05 08:42:55 +00001007let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001008def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001009 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001010 let Inst{25} = 1;
1011}
1012
1013let isReMaterializable = 1, isAsCheapAsAMove = 1 in
1014def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
1015 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001016 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001017 [(set GPR:$dst, imm0_65535:$src)]>,
1018 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001019 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001020 let Inst{25} = 1;
1021}
1022
Evan Cheng5adb66a2009-09-28 09:14:39 +00001023let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001024def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1025 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001026 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001027 [(set GPR:$dst,
1028 (or (and GPR:$src, 0xffff),
1029 lo16AllZero:$imm))]>, UnaryDP,
1030 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001031 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001032 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001033}
Evan Cheng13ab0202007-07-10 18:08:01 +00001034
Evan Cheng20956592009-10-21 08:15:52 +00001035def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1036 Requires<[IsARM, HasV6T2]>;
1037
David Goodwinca01a8d2009-09-01 18:32:09 +00001038let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001039def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001040 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001041 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001042
1043// These aren't really mov instructions, but we have to define them this way
1044// due to flag operands.
1045
Evan Cheng071a2792007-09-11 19:55:27 +00001046let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001047def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001048 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001049 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001050def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001051 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001052 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001053}
Evan Chenga8e29892007-01-19 07:51:42 +00001054
Evan Chenga8e29892007-01-19 07:51:42 +00001055//===----------------------------------------------------------------------===//
1056// Extend Instructions.
1057//
1058
1059// Sign extenders
1060
Evan Cheng97f48c32008-11-06 22:15:19 +00001061defm SXTB : AI_unary_rrot<0b01101010,
1062 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1063defm SXTH : AI_unary_rrot<0b01101011,
1064 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001065
Evan Cheng97f48c32008-11-06 22:15:19 +00001066defm SXTAB : AI_bin_rrot<0b01101010,
1067 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1068defm SXTAH : AI_bin_rrot<0b01101011,
1069 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001070
1071// TODO: SXT(A){B|H}16
1072
1073// Zero extenders
1074
1075let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001076defm UXTB : AI_unary_rrot<0b01101110,
1077 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1078defm UXTH : AI_unary_rrot<0b01101111,
1079 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1080defm UXTB16 : AI_unary_rrot<0b01101100,
1081 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001083def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001084 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001085def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001086 (UXTB16r_rot GPR:$Src, 8)>;
1087
Evan Cheng97f48c32008-11-06 22:15:19 +00001088defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001089 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001090defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001091 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001092}
1093
Evan Chenga8e29892007-01-19 07:51:42 +00001094// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1095//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001096
Evan Chenga8e29892007-01-19 07:51:42 +00001097// TODO: UXT(A){B|H}16
1098
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001099def SBFX : I<(outs GPR:$dst),
1100 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1101 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001102 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001103 Requires<[IsARM, HasV6T2]> {
1104 let Inst{27-21} = 0b0111101;
1105 let Inst{6-4} = 0b101;
1106}
1107
1108def UBFX : I<(outs GPR:$dst),
1109 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1110 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001111 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001112 Requires<[IsARM, HasV6T2]> {
1113 let Inst{27-21} = 0b0111111;
1114 let Inst{6-4} = 0b101;
1115}
1116
Evan Chenga8e29892007-01-19 07:51:42 +00001117//===----------------------------------------------------------------------===//
1118// Arithmetic Instructions.
1119//
1120
Jim Grosbach26421962008-10-14 20:36:24 +00001121defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001122 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001123defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001124 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001125
Evan Chengc85e8322007-07-05 07:13:32 +00001126// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001127defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1128 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1129defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001130 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001131
Evan Cheng62674222009-06-25 23:34:10 +00001132defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001133 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001134defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1135 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001136defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
1137 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
1138defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
1139 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Evan Chengc85e8322007-07-05 07:13:32 +00001141// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001142def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001143 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001144 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1145 let Inst{25} = 1;
1146}
Evan Cheng13ab0202007-07-10 18:08:01 +00001147
Evan Chengedda31c2008-11-05 18:35:52 +00001148def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001149 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001150 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001151 let Inst{25} = 0;
1152}
Evan Chengc85e8322007-07-05 07:13:32 +00001153
1154// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001155let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001156def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001157 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001158 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001159 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001160 let Inst{25} = 1;
1161}
Evan Chengedda31c2008-11-05 18:35:52 +00001162def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001163 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001164 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001165 let Inst{20} = 1;
1166 let Inst{25} = 0;
1167}
Evan Cheng071a2792007-09-11 19:55:27 +00001168}
Evan Chengc85e8322007-07-05 07:13:32 +00001169
Evan Cheng62674222009-06-25 23:34:10 +00001170let Uses = [CPSR] in {
1171def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001172 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001173 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001174 Requires<[IsARM, CarryDefIsUnused]> {
1175 let Inst{25} = 1;
1176}
Evan Cheng62674222009-06-25 23:34:10 +00001177def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001178 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001179 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001180 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001181 let Inst{25} = 0;
1182}
Evan Cheng62674222009-06-25 23:34:10 +00001183}
1184
1185// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001186let Defs = [CPSR], Uses = [CPSR] in {
1187def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001188 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001189 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001190 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001191 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001192 let Inst{25} = 1;
1193}
Evan Cheng1e249e32009-06-25 20:59:23 +00001194def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001195 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001196 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001197 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001198 let Inst{20} = 1;
1199 let Inst{25} = 0;
1200}
Evan Cheng071a2792007-09-11 19:55:27 +00001201}
Evan Cheng2c614c52007-06-06 10:17:05 +00001202
Evan Chenga8e29892007-01-19 07:51:42 +00001203// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1204def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1205 (SUBri GPR:$src, so_imm_neg:$imm)>;
1206
1207//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1208// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1209//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1210// (SBCri GPR:$src, so_imm_neg:$imm)>;
1211
1212// Note: These are implemented in C++ code, because they have to generate
1213// ADD/SUBrs instructions, which use a complex pattern that a xform function
1214// cannot produce.
1215// (mul X, 2^n+1) -> (add (X << n), X)
1216// (mul X, 2^n-1) -> (rsb X, (X << n))
1217
1218
1219//===----------------------------------------------------------------------===//
1220// Bitwise Instructions.
1221//
1222
Jim Grosbach26421962008-10-14 20:36:24 +00001223defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001224 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001225defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001226 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001227defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001228 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001229defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001230 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001232def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001233 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001234 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001235 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1236 Requires<[IsARM, HasV6T2]> {
1237 let Inst{27-21} = 0b0111110;
1238 let Inst{6-0} = 0b0011111;
1239}
1240
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001242 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001243 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001244 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001245 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001246}
Evan Chengedda31c2008-11-05 18:35:52 +00001247def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001249 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1250 let Inst{25} = 0;
1251}
Evan Chengb3379fb2009-02-05 08:42:55 +00001252let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001253def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001255 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1256 let Inst{25} = 1;
1257}
Evan Chenga8e29892007-01-19 07:51:42 +00001258
1259def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1260 (BICri GPR:$src, so_imm_not:$imm)>;
1261
1262//===----------------------------------------------------------------------===//
1263// Multiply Instructions.
1264//
1265
Evan Cheng8de898a2009-06-26 00:19:44 +00001266let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001267def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001268 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001269 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Evan Chengfbc9d412008-11-06 01:21:28 +00001271def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001272 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001273 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001275def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001276 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001277 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1278 Requires<[IsARM, HasV6T2]>;
1279
Evan Chenga8e29892007-01-19 07:51:42 +00001280// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001281let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001282let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001283def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001284 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001285 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001286
Evan Chengfbc9d412008-11-06 01:21:28 +00001287def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001289 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001290}
Evan Chenga8e29892007-01-19 07:51:42 +00001291
1292// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001293def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001294 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001295 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001296
Evan Chengfbc9d412008-11-06 01:21:28 +00001297def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001298 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001299 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001300
Evan Chengfbc9d412008-11-06 01:21:28 +00001301def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001302 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001303 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001304 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001305} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001306
1307// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001308def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001309 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001310 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001311 Requires<[IsARM, HasV6]> {
1312 let Inst{7-4} = 0b0001;
1313 let Inst{15-12} = 0b1111;
1314}
Evan Cheng13ab0202007-07-10 18:08:01 +00001315
Evan Chengfbc9d412008-11-06 01:21:28 +00001316def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001317 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001318 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001319 Requires<[IsARM, HasV6]> {
1320 let Inst{7-4} = 0b0001;
1321}
Evan Chenga8e29892007-01-19 07:51:42 +00001322
1323
Evan Chengfbc9d412008-11-06 01:21:28 +00001324def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001325 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001326 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001327 Requires<[IsARM, HasV6]> {
1328 let Inst{7-4} = 0b1101;
1329}
Evan Chenga8e29892007-01-19 07:51:42 +00001330
Raul Herbster37fb5b12007-08-30 23:25:47 +00001331multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001332 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001333 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001334 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1335 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001336 Requires<[IsARM, HasV5TE]> {
1337 let Inst{5} = 0;
1338 let Inst{6} = 0;
1339 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001340
Evan Chengeb4f52e2008-11-06 03:35:07 +00001341 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001342 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001343 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001344 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001345 Requires<[IsARM, HasV5TE]> {
1346 let Inst{5} = 0;
1347 let Inst{6} = 1;
1348 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001349
Evan Chengeb4f52e2008-11-06 03:35:07 +00001350 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001351 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001352 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001353 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001354 Requires<[IsARM, HasV5TE]> {
1355 let Inst{5} = 1;
1356 let Inst{6} = 0;
1357 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001358
Evan Chengeb4f52e2008-11-06 03:35:07 +00001359 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001360 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001361 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1362 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001363 Requires<[IsARM, HasV5TE]> {
1364 let Inst{5} = 1;
1365 let Inst{6} = 1;
1366 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001367
Evan Chengeb4f52e2008-11-06 03:35:07 +00001368 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001369 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001370 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001371 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001372 Requires<[IsARM, HasV5TE]> {
1373 let Inst{5} = 1;
1374 let Inst{6} = 0;
1375 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001376
Evan Chengeb4f52e2008-11-06 03:35:07 +00001377 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001378 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001379 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001380 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001381 Requires<[IsARM, HasV5TE]> {
1382 let Inst{5} = 1;
1383 let Inst{6} = 1;
1384 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001385}
1386
Raul Herbster37fb5b12007-08-30 23:25:47 +00001387
1388multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001389 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001390 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001391 [(set GPR:$dst, (add GPR:$acc,
1392 (opnode (sext_inreg GPR:$a, i16),
1393 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001394 Requires<[IsARM, HasV5TE]> {
1395 let Inst{5} = 0;
1396 let Inst{6} = 0;
1397 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001398
Evan Chengeb4f52e2008-11-06 03:35:07 +00001399 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001400 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001401 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001402 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001403 Requires<[IsARM, HasV5TE]> {
1404 let Inst{5} = 0;
1405 let Inst{6} = 1;
1406 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001407
Evan Chengeb4f52e2008-11-06 03:35:07 +00001408 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001409 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001410 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001411 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001412 Requires<[IsARM, HasV5TE]> {
1413 let Inst{5} = 1;
1414 let Inst{6} = 0;
1415 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001416
Evan Chengeb4f52e2008-11-06 03:35:07 +00001417 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001418 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1419 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1420 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001421 Requires<[IsARM, HasV5TE]> {
1422 let Inst{5} = 1;
1423 let Inst{6} = 1;
1424 }
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Evan Chengeb4f52e2008-11-06 03:35:07 +00001426 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001427 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001428 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001429 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001430 Requires<[IsARM, HasV5TE]> {
1431 let Inst{5} = 0;
1432 let Inst{6} = 0;
1433 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001434
Evan Chengeb4f52e2008-11-06 03:35:07 +00001435 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001436 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001437 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001438 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001439 Requires<[IsARM, HasV5TE]> {
1440 let Inst{5} = 0;
1441 let Inst{6} = 1;
1442 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001443}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001444
Raul Herbster37fb5b12007-08-30 23:25:47 +00001445defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1446defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001447
Evan Chenga8e29892007-01-19 07:51:42 +00001448// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1449// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001450
Evan Chenga8e29892007-01-19 07:51:42 +00001451//===----------------------------------------------------------------------===//
1452// Misc. Arithmetic Instructions.
1453//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001454
David Goodwin5d598aa2009-08-19 18:00:44 +00001455def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001456 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001457 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1458 let Inst{7-4} = 0b0001;
1459 let Inst{11-8} = 0b1111;
1460 let Inst{19-16} = 0b1111;
1461}
Rafael Espindola199dd672006-10-17 13:13:23 +00001462
Jim Grosbach3482c802010-01-18 19:58:49 +00001463def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001464 "rbit", "\t$dst, $src",
1465 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1466 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001467 let Inst{7-4} = 0b0011;
1468 let Inst{11-8} = 0b1111;
1469 let Inst{19-16} = 0b1111;
1470}
1471
David Goodwin5d598aa2009-08-19 18:00:44 +00001472def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001473 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001474 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1475 let Inst{7-4} = 0b0011;
1476 let Inst{11-8} = 0b1111;
1477 let Inst{19-16} = 0b1111;
1478}
Rafael Espindola199dd672006-10-17 13:13:23 +00001479
David Goodwin5d598aa2009-08-19 18:00:44 +00001480def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001481 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001482 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001483 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1484 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1485 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1486 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001487 Requires<[IsARM, HasV6]> {
1488 let Inst{7-4} = 0b1011;
1489 let Inst{11-8} = 0b1111;
1490 let Inst{19-16} = 0b1111;
1491}
Rafael Espindola27185192006-09-29 21:20:16 +00001492
David Goodwin5d598aa2009-08-19 18:00:44 +00001493def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001494 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001495 [(set GPR:$dst,
1496 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001497 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1498 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001499 Requires<[IsARM, HasV6]> {
1500 let Inst{7-4} = 0b1011;
1501 let Inst{11-8} = 0b1111;
1502 let Inst{19-16} = 0b1111;
1503}
Rafael Espindola27185192006-09-29 21:20:16 +00001504
Evan Cheng8b59db32008-11-07 01:41:35 +00001505def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1506 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001507 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001508 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1509 (and (shl GPR:$src2, (i32 imm:$shamt)),
1510 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001511 Requires<[IsARM, HasV6]> {
1512 let Inst{6-4} = 0b001;
1513}
Rafael Espindola27185192006-09-29 21:20:16 +00001514
Evan Chenga8e29892007-01-19 07:51:42 +00001515// Alternate cases for PKHBT where identities eliminate some nodes.
1516def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1517 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1518def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1519 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001520
Rafael Espindolaa2845842006-10-05 16:48:49 +00001521
Evan Cheng8b59db32008-11-07 01:41:35 +00001522def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1523 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001524 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001525 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1526 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001527 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1528 let Inst{6-4} = 0b101;
1529}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001530
Evan Chenga8e29892007-01-19 07:51:42 +00001531// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1532// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001533def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001534 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1535def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1536 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1537 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001538
Evan Chenga8e29892007-01-19 07:51:42 +00001539//===----------------------------------------------------------------------===//
1540// Comparison Instructions...
1541//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001542
Jim Grosbach26421962008-10-14 20:36:24 +00001543defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001544 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001545//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1546// Compare-to-zero still works out, just not the relationals
1547//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1548// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001549
Evan Chenga8e29892007-01-19 07:51:42 +00001550// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001551defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001552 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001553defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001554 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001555
David Goodwinc0309b42009-06-29 15:33:01 +00001556defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1557 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1558defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1559 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001560
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001561//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1562// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001563
David Goodwinc0309b42009-06-29 15:33:01 +00001564def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001565 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001566
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001567
Evan Chenga8e29892007-01-19 07:51:42 +00001568// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001569// FIXME: should be able to write a pattern for ARMcmov, but can't use
1570// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001571def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001572 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001573 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001574 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001575 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001576 let Inst{25} = 0;
1577}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001578
Evan Chengd87293c2008-11-06 08:47:38 +00001579def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001580 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001581 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001582 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001583 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001584 let Inst{25} = 0;
1585}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001586
Evan Chengd87293c2008-11-06 08:47:38 +00001587def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001588 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001589 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001590 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001591 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001592 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001593}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001594
Jim Grosbach3728e962009-12-10 00:11:09 +00001595//===----------------------------------------------------------------------===//
1596// Atomic operations intrinsics
1597//
1598
1599// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001600let hasSideEffects = 1 in {
1601def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001602 Pseudo, NoItinerary,
1603 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001604 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001605 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001606 let Inst{31-4} = 0xf57ff05;
1607 // FIXME: add support for options other than a full system DMB
1608 let Inst{3-0} = 0b1111;
1609}
Jim Grosbach3728e962009-12-10 00:11:09 +00001610
Jim Grosbachf6b28622009-12-14 18:31:20 +00001611def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001612 Pseudo, NoItinerary,
1613 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001614 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001615 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001616 let Inst{31-4} = 0xf57ff04;
1617 // FIXME: add support for options other than a full system DSB
1618 let Inst{3-0} = 0b1111;
1619}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001620
1621def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1622 Pseudo, NoItinerary,
1623 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1624 [(ARMMemBarrierV6 GPR:$zero)]>,
1625 Requires<[IsARM, HasV6]> {
1626 // FIXME: add support for options other than a full system DMB
1627 // FIXME: add encoding
1628}
1629
1630def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1631 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001632 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001633 [(ARMSyncBarrierV6 GPR:$zero)]>,
1634 Requires<[IsARM, HasV6]> {
1635 // FIXME: add support for options other than a full system DSB
1636 // FIXME: add encoding
1637}
Jim Grosbach3728e962009-12-10 00:11:09 +00001638}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001639
Jim Grosbach66869102009-12-11 18:52:41 +00001640let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001641 let Uses = [CPSR] in {
1642 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1643 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1644 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1645 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1646 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1647 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1648 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1649 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1650 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1651 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1652 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1653 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1654 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1655 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1656 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1657 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1658 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1659 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1660 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1661 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1662 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1663 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1664 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1665 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1666 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1668 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1669 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1670 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1671 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1672 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1673 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1674 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1675 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1676 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1677 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1678 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1680 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1681 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1682 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1684 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1685 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1686 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1687 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1688 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1689 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1690 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1692 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1693 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1694 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1695 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1696 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1697 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1698 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1699 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1700 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1701 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1702 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1704 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1705 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1706 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1707 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1708 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1709 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1710 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1711 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1712 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1713 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1714
1715 def ATOMIC_SWAP_I8 : PseudoInst<
1716 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1717 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1718 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1719 def ATOMIC_SWAP_I16 : PseudoInst<
1720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1721 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1722 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1723 def ATOMIC_SWAP_I32 : PseudoInst<
1724 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1725 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1726 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1727
Jim Grosbache801dc42009-12-12 01:40:06 +00001728 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1729 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1730 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1731 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1732 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1733 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1734 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1735 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1736 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1738 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1739 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1740}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001741}
1742
1743let mayLoad = 1 in {
1744def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1745 "ldrexb", "\t$dest, [$ptr]",
1746 []>;
1747def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1748 "ldrexh", "\t$dest, [$ptr]",
1749 []>;
1750def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1751 "ldrex", "\t$dest, [$ptr]",
1752 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001753def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001754 NoItinerary,
1755 "ldrexd", "\t$dest, $dest2, [$ptr]",
1756 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001757}
1758
Jim Grosbach587b0722009-12-16 19:44:06 +00001759let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00001760def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001761 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001762 "strexb", "\t$success, $src, [$ptr]",
1763 []>;
1764def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1765 NoItinerary,
1766 "strexh", "\t$success, $src, [$ptr]",
1767 []>;
1768def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001769 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001770 "strex", "\t$success, $src, [$ptr]",
1771 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001772def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001773 (ins GPR:$src, GPR:$src2, GPR:$ptr),
1774 NoItinerary,
1775 "strexd", "\t$success, $src, $src2, [$ptr]",
1776 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001777}
1778
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779//===----------------------------------------------------------------------===//
1780// TLS Instructions
1781//
1782
1783// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001784let isCall = 1,
1785 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001786 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001787 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001788 [(set R0, ARMthread_pointer)]>;
1789}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001790
Evan Chenga8e29892007-01-19 07:51:42 +00001791//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001792// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001793// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001794// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001795// Since by its nature we may be coming from some other function to get
1796// here, and we're using the stack frame for the containing function to
1797// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001798// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001799// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001800// except for our own input by listing the relevant registers in Defs. By
1801// doing so, we also cause the prologue/epilogue code to actively preserve
1802// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001803let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001804 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1805 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001806 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001807 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001808 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001809 AddrModeNone, SizeSpecial, IndexModeNone,
1810 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00001811 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
1812 "add\tr12, pc, #8\n\t"
1813 "str\tr12, [$src, #+4]\n\t"
1814 "mov\tr0, #0\n\t"
1815 "add\tpc, pc, #0\n\t"
1816 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001817 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001818}
1819
1820//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001821// Non-Instruction Patterns
1822//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001823
Evan Chenga8e29892007-01-19 07:51:42 +00001824// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001825
Evan Chenga8e29892007-01-19 07:51:42 +00001826// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001827let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001828def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001829 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001830 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001831 [(set GPR:$dst, so_imm2part:$src)]>,
1832 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001833
Evan Chenga8e29892007-01-19 07:51:42 +00001834def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001835 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1836 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001837def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001838 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1839 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001840def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
1841 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1842 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00001843def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
1844 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
1845 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001846
Evan Cheng5adb66a2009-09-28 09:14:39 +00001847// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001848// This is a single pseudo instruction, the benefit is that it can be remat'd
1849// as a single unit instead of having to handle reg inputs.
1850// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001851let isReMaterializable = 1 in
1852def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001853 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001854 [(set GPR:$dst, (i32 imm:$src))]>,
1855 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001856
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001857// ConstantPool, GlobalAddress, and JumpTable
1858def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
1859 Requires<[IsARM, DontUseMovt]>;
1860def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1861def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
1862 Requires<[IsARM, UseMovt]>;
1863def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1864 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1865
Evan Chenga8e29892007-01-19 07:51:42 +00001866// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001867
Rafael Espindola24357862006-10-19 17:05:03 +00001868
Evan Chenga8e29892007-01-19 07:51:42 +00001869// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001870def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001871 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001872def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001873 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001874
Evan Chenga8e29892007-01-19 07:51:42 +00001875// zextload i1 -> zextload i8
1876def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001877
Evan Chenga8e29892007-01-19 07:51:42 +00001878// extload -> zextload
1879def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1880def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1881def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001882
Evan Cheng83b5cf02008-11-05 23:22:34 +00001883def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1884def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1885
Evan Cheng34b12d22007-01-19 20:27:35 +00001886// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001887def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1888 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001889 (SMULBB GPR:$a, GPR:$b)>;
1890def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1891 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001892def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1893 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001894 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001895def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001896 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001897def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1898 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001899 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001900def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001901 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001902def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1903 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001904 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001905def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001906 (SMULWB GPR:$a, GPR:$b)>;
1907
1908def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001909 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1910 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001911 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1912def : ARMV5TEPat<(add GPR:$acc,
1913 (mul sext_16_node:$a, sext_16_node:$b)),
1914 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1915def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001916 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1917 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001918 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1919def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001920 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001921 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1922def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001923 (mul (sra GPR:$a, (i32 16)),
1924 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001925 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1926def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001927 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001928 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1929def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001930 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1931 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001932 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1933def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001934 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001935 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1936
Evan Chenga8e29892007-01-19 07:51:42 +00001937//===----------------------------------------------------------------------===//
1938// Thumb Support
1939//
1940
1941include "ARMInstrThumb.td"
1942
1943//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001944// Thumb2 Support
1945//
1946
1947include "ARMInstrThumb2.td"
1948
1949//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001950// Floating Point Support
1951//
1952
1953include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001954
1955//===----------------------------------------------------------------------===//
1956// Advanced SIMD (NEON) Support
1957//
1958
1959include "ARMInstrNEON.td"