blob: 35a745aa78a23c01da9d0cd9c6d639f9f56d4078 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000128// We use separate scaled versions because the Select* functions need
129// to explicitly check for a matching constant and return false here so that
130// the reg+imm forms will match instead. This is a horrible way to do that,
131// as it forces tight coupling between the methods, but it's how selectiondag
132// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000133def t_addrmode_rrs1 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
136 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000138 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000141def t_addrmode_rrs2 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
143 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000146 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148}
149def t_addrmode_rrs4 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
151 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000157
Bill Wendlingf4caf692010-12-14 03:36:38 +0000158// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000159//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000160def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000161def t_addrmode_is4 : Operand<i32>,
162 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
163 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000165 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000166 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000167 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000168}
169
170// t_addrmode_is2 := reg + imm5 * 2
171//
172def t_addrmode_is2 : Operand<i32>,
173 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
174 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000176 let PrintMethod = "printThumbAddrModeImm5S2Operand";
177 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178}
179
180// t_addrmode_is1 := reg + imm5
181//
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000182def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000183def t_addrmode_is1 : Operand<i32>,
184 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
185 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000187 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000188 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000189 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000190}
191
192// t_addrmode_sp := sp + imm8 * 4
193//
Jim Grosbachecd85892011-08-19 18:13:48 +0000194def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000195def t_addrmode_sp : Operand<i32>,
196 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000197 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000198 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000199 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbachecd85892011-08-19 18:13:48 +0000200 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000201 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}
203
Bill Wendlingb8958b02010-12-08 01:57:09 +0000204// t_addrmode_pc := <label> => pc + imm8 * 4
205//
206def t_addrmode_pc : Operand<i32> {
207 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000209}
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211//===----------------------------------------------------------------------===//
212// Miscellaneous Instructions.
213//
214
Jim Grosbach4642ad32010-02-22 23:10:38 +0000215// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
216// from removing one half of the matched pairs. That breaks PEI, which assumes
217// these will always be in pairs, and asserts if it finds otherwise. Better way?
218let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000219def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000220 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
221 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
222 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000223
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000224def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000225 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
226 [(ARMcallseq_start imm:$amt)]>,
227 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000228}
Evan Cheng44bec522007-05-15 01:29:07 +0000229
Jim Grosbach421993f2011-08-17 23:08:57 +0000230class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000231 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000232 let Inst{9-8} = 0b11;
233 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000234}
235
Jim Grosbach421993f2011-08-17 23:08:57 +0000236def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
237 T1SystemEncoding<0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000238
Jim Grosbach421993f2011-08-17 23:08:57 +0000239def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
240 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000241
Jim Grosbach421993f2011-08-17 23:08:57 +0000242def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
243 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000244
Jim Grosbach421993f2011-08-17 23:08:57 +0000245def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
246 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000247
Jim Grosbach421993f2011-08-17 23:08:57 +0000248def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
249 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000250
Jim Grosbach421993f2011-08-17 23:08:57 +0000251// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000252// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000253def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
254 []>,
255 T1Encoding<0b101111> {
256 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000257 // A8.6.22
258 bits<8> val;
259 let Inst{7-0} = val;
260}
Johnny Chend86d2692010-02-25 17:51:03 +0000261
Jim Grosbach06322472011-07-22 17:52:23 +0000262def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
263 []>, T1Encoding<0b101101> {
264 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000265 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000266 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000267 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000268 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000269 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000270}
271
Johnny Chen93042d12010-03-02 18:14:57 +0000272// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000273def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
274 NoItinerary, "cps$imod $iflags",
275 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000276 T1Misc<0b0110011> {
277 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000278 bit imod;
279 bits<3> iflags;
280
281 let Inst{4} = imod;
282 let Inst{3} = 0;
283 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000284 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000285}
Johnny Chen93042d12010-03-02 18:14:57 +0000286
Evan Cheng35d6c412009-08-04 23:47:55 +0000287// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000288let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000289def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000290 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000291 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000292 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000293 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000294 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000295 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000296}
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Bill Wendling0ae28e42010-11-19 22:37:33 +0000298// ADD <Rd>, sp, #<imm8>
299// This is rematerializable, which is particularly useful for taking the
300// address of locals.
301let isReMaterializable = 1 in
302def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
303 "add\t$dst, $sp, $rhs", []>,
304 T1Encoding<{1,0,1,0,1,?}> {
305 // A6.2 & A8.6.8
306 bits<3> dst;
307 bits<8> rhs;
308 let Inst{10-8} = dst;
309 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000310 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000311}
312
313// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000314def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000315 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000316 T1Misc<{0,0,0,0,0,?,?}> {
317 // A6.2.5 & A8.6.8
318 bits<7> rhs;
319 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000322
Bill Wendling0ae28e42010-11-19 22:37:33 +0000323// SUB sp, sp, #<imm7>
324// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000325def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000326 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327 T1Misc<{0,0,0,0,1,?,?}> {
328 // A6.2.5 & A8.6.214
329 bits<7> rhs;
330 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332}
Evan Cheng86198642009-08-07 00:34:42 +0000333
Bill Wendling0ae28e42010-11-19 22:37:33 +0000334// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000335def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000336 "add\t$dst, $rhs", []>,
337 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338 // A8.6.9 Encoding T1
339 bits<4> dst;
340 let Inst{7} = dst{3};
341 let Inst{6-3} = 0b1101;
342 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000344}
Evan Cheng86198642009-08-07 00:34:42 +0000345
Bill Wendling0ae28e42010-11-19 22:37:33 +0000346// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000347def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000348 "add\t$dst, $rhs", []>,
349 T1Special<{0,0,?,?}> {
350 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000351 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000352 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000353 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000354 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000356}
Evan Cheng86198642009-08-07 00:34:42 +0000357
Evan Chenga8e29892007-01-19 07:51:42 +0000358//===----------------------------------------------------------------------===//
359// Control Flow Instructions.
360//
361
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000362// Indirect branches
363let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000364 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
365 T1Special<{1,1,0,?}> {
366 // A6.2.3 & A8.6.25
367 bits<4> Rm;
368 let Inst{6-3} = Rm;
369 let Inst{2-0} = 0b000;
370 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000371}
372
Jim Grosbachead77cd2011-07-08 21:04:05 +0000373let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000374 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000375 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000376
377 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000378 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000379 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000380 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000381}
382
Bill Wendling0480e282010-12-01 02:36:55 +0000383// All calls clobber the non-callee saved registers. SP is marked as a use to
384// prevent stack-pointer assignments that appear immediately before calls from
385// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000386let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000387 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000388 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000389 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000390 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000391 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000392 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
393 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000394 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000395 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000396 bits<22> func;
397 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000398 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000399 let Inst{13} = 1;
400 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000401 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000402 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000403
Evan Chengb6207242009-08-01 00:16:10 +0000404 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000405 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000406 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000407 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000408 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000409 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000410 bits<21> func;
411 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000412 let Inst{13} = 1;
413 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000414 let Inst{10-1} = func{10-1};
415 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000416 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000417
Evan Chengb6207242009-08-01 00:16:10 +0000418 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000419 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
420 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000421 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000422 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000423 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
424 bits<4> func;
425 let Inst{6-3} = func;
426 let Inst{2-0} = 0b000;
427 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000429 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000430 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000431 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000432 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000433 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000434}
435
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000437 // On Darwin R9 is call-clobbered.
438 // R7 is marked as a use to prevent frame-pointer assignments from being
439 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000440 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000441 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000442 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000443 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
444 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
445 (tBL pred:$p, t_bltarget:$func)>,
446 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000447
Evan Chengb6207242009-08-01 00:16:10 +0000448 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000449 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
450 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
451 (tBLXi pred:$p, t_blxtarget:$func)>,
452 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453
Evan Chengb6207242009-08-01 00:16:10 +0000454 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000455 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
456 2, IIC_Br, [(ARMtcall GPR:$func)],
457 (tBLXr pred:$p, GPR:$func)>,
458 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000459
460 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000461 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000462 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000464 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Bill Wendling0480e282010-12-01 02:36:55 +0000467let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
468 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000469 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000470 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000471 T1Encoding<{1,1,1,0,0,?}> {
472 bits<11> target;
473 let Inst{10-0} = target;
474 }
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Evan Cheng225dfe92007-01-30 01:13:37 +0000476 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000477 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
478 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000479 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000480 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
481 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000482
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000483 def tBR_JTr : tPseudoInst<(outs),
484 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000485 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000486 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
487 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000488 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000489}
490
Evan Chengc85e8322007-07-05 07:13:32 +0000491// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000492// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000493let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000494 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000495 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000496 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000497 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000498 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000499 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000500 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000501 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000502}
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Jim Grosbache36e21e2011-07-08 20:13:35 +0000504// Tail calls
505let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
506 // Darwin versions.
507 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
508 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000509 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
510 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000511 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000512 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000513 (tBX GPR:$dst, (ops 14, zero_reg))>,
514 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000515 }
516 // Non-Darwin versions (the difference is R9).
517 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
518 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000519 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000520 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000521 (tB t_brtarget:$dst)>,
522 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000523 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000524 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000525 (tBX GPR:$dst, (ops 14, zero_reg))>,
526 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000527 }
528}
529
530
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000531// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
532// A8.6.16 B: Encoding T1
533// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000534let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000535def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000536 "svc", "\t$imm", []>, Encoding16 {
537 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000538 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000539 let Inst{11-8} = 0b1111;
540 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000541}
542
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000543// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000544let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000545def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000546 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000547 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550//===----------------------------------------------------------------------===//
551// Load Store Instructions.
552//
553
Bill Wendlingb6faf652010-12-14 22:10:49 +0000554// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000555let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000556multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
557 Operand AddrMode_r, Operand AddrMode_i,
558 AddrMode am, InstrItinClass itin_r,
559 InstrItinClass itin_i, string asm,
560 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000561 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000562 T1pILdStEncode<reg_opc,
563 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
564 am, itin_r, asm, "\t$Rt, $addr",
565 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000566 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000567 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
568 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
569 am, itin_i, asm, "\t$Rt, $addr",
570 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
571}
572// Stores: reg/reg and reg/imm5
573multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
574 Operand AddrMode_r, Operand AddrMode_i,
575 AddrMode am, InstrItinClass itin_r,
576 InstrItinClass itin_i, string asm,
577 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000578 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000579 T1pILdStEncode<reg_opc,
580 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
581 am, itin_r, asm, "\t$Rt, $addr",
582 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000583 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000584 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
585 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
586 am, itin_i, asm, "\t$Rt, $addr",
587 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
588}
Bill Wendling6179c312010-11-20 00:53:35 +0000589
Bill Wendlingb6faf652010-12-14 22:10:49 +0000590// A8.6.57 & A8.6.60
591defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
592 t_addrmode_is4, AddrModeT1_4,
593 IIC_iLoad_r, IIC_iLoad_i, "ldr",
594 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000595
Bill Wendlingb6faf652010-12-14 22:10:49 +0000596// A8.6.64 & A8.6.61
597defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
598 t_addrmode_is1, AddrModeT1_1,
599 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
600 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000601
Bill Wendlingb6faf652010-12-14 22:10:49 +0000602// A8.6.76 & A8.6.73
603defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
604 t_addrmode_is2, AddrModeT1_2,
605 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
606 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000607
Evan Cheng2f297df2009-07-11 07:08:13 +0000608let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000609def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000610 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000611 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000612 "ldrsb", "\t$Rt, $addr",
613 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000614
Evan Cheng2f297df2009-07-11 07:08:13 +0000615let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000616def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000617 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000618 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000619 "ldrsh", "\t$Rt, $addr",
620 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000621
Dan Gohman15511cf2008-12-03 18:15:48 +0000622let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000623def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000624 "ldr", "\t$Rt, $addr",
625 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000626 T1LdStSP<{1,?,?}> {
627 bits<3> Rt;
628 bits<8> addr;
629 let Inst{10-8} = Rt;
630 let Inst{7-0} = addr;
631}
Evan Cheng012f2d92007-01-24 08:53:17 +0000632
633// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000634// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000635let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000636def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000637 "ldr", ".n\t$Rt, $addr",
638 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
639 T1Encoding<{0,1,0,0,1,?}> {
640 // A6.2 & A8.6.59
641 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000642 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000643 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000644 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000645}
Evan Chengfa775d02007-03-19 07:20:03 +0000646
Johnny Chen597fa652011-04-22 19:12:43 +0000647// FIXME: Remove this entry when the above ldr.n workaround is fixed.
648// For disassembly use only.
649def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
650 "ldr", "\t$Rt, $addr",
651 [/* disassembly only */]>,
652 T1Encoding<{0,1,0,0,1,?}> {
653 // A6.2 & A8.6.59
654 bits<3> Rt;
655 bits<8> addr;
656 let Inst{10-8} = Rt;
657 let Inst{7-0} = addr;
658}
659
Bill Wendlingb6faf652010-12-14 22:10:49 +0000660// A8.6.194 & A8.6.192
661defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
662 t_addrmode_is4, AddrModeT1_4,
663 IIC_iStore_r, IIC_iStore_i, "str",
664 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000665
Bill Wendlingb6faf652010-12-14 22:10:49 +0000666// A8.6.197 & A8.6.195
667defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
668 t_addrmode_is1, AddrModeT1_1,
669 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
670 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000671
Bill Wendlingb6faf652010-12-14 22:10:49 +0000672// A8.6.207 & A8.6.205
673defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000674 t_addrmode_is2, AddrModeT1_2,
675 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
676 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000677
Evan Chenga8e29892007-01-19 07:51:42 +0000678
Jim Grosbachd967cd02010-12-07 21:50:47 +0000679def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 "str", "\t$Rt, $addr",
681 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000682 T1LdStSP<{0,?,?}> {
683 bits<3> Rt;
684 bits<8> addr;
685 let Inst{10-8} = Rt;
686 let Inst{7-0} = addr;
687}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000688
Evan Chenga8e29892007-01-19 07:51:42 +0000689//===----------------------------------------------------------------------===//
690// Load / store multiple Instructions.
691//
692
Bill Wendling6c470b82010-11-13 09:09:38 +0000693multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
694 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000695 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000696 def IA :
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000697 T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
698 itin, !strconcat(asm, "${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000699 T1Encoding<T1Enc> {
700 bits<3> Rn;
701 bits<8> regs;
702 let Inst{10-8} = Rn;
703 let Inst{7-0} = regs;
704 }
Owen Anderson565a0362011-07-18 23:25:34 +0000705
Bill Wendling73fe34a2010-11-16 01:16:36 +0000706 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000707 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
708 "$Rn = $wb", itin_upd>,
709 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000710 tGPR:$Rn, pred:$p, reglist:$regs)> {
Owen Anderson565a0362011-07-18 23:25:34 +0000711 let Size = 2;
712 let OutOperandList = (outs GPR:$wb);
713 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
714 let Pattern = [];
715 let isCodeGenOnly = 1;
716 let isPseudo = 1;
717 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000718 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000719}
720
Bill Wendling73fe34a2010-11-16 01:16:36 +0000721// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000722let neverHasSideEffects = 1 in {
723
724let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
725defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000726 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000727
728let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
729defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000730 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000731
Bill Wendlingddc918b2010-11-13 10:57:02 +0000732} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000733
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000734def : InstAlias<"ldm${p} $Rn!, $regs",
735 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
736 Requires<[IsThumb, IsThumb1Only]>;
737
738
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000739let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000740def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000741 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000742 "pop${p}\t$regs", []>,
743 T1Misc<{1,1,0,?,?,?,?}> {
744 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000745 let Inst{8} = regs{15};
746 let Inst{7-0} = regs{7-0};
747}
Evan Cheng4b322e52009-08-11 21:11:32 +0000748
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000749let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000750def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000751 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000752 "push${p}\t$regs", []>,
753 T1Misc<{0,1,0,?,?,?,?}> {
754 bits<16> regs;
755 let Inst{8} = regs{14};
756 let Inst{7-0} = regs{7-0};
757}
Evan Chenga8e29892007-01-19 07:51:42 +0000758
759//===----------------------------------------------------------------------===//
760// Arithmetic Instructions.
761//
762
Bill Wendling1d045ee2010-12-01 02:28:08 +0000763// Helper classes for encoding T1pI patterns:
764class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
765 string opc, string asm, list<dag> pattern>
766 : T1pI<oops, iops, itin, opc, asm, pattern>,
767 T1DataProcessing<opA> {
768 bits<3> Rm;
769 bits<3> Rn;
770 let Inst{5-3} = Rm;
771 let Inst{2-0} = Rn;
772}
773class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
774 string opc, string asm, list<dag> pattern>
775 : T1pI<oops, iops, itin, opc, asm, pattern>,
776 T1Misc<opA> {
777 bits<3> Rm;
778 bits<3> Rd;
779 let Inst{5-3} = Rm;
780 let Inst{2-0} = Rd;
781}
782
Bill Wendling76f4e102010-12-01 01:20:15 +0000783// Helper classes for encoding T1sI patterns:
784class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
785 string opc, string asm, list<dag> pattern>
786 : T1sI<oops, iops, itin, opc, asm, pattern>,
787 T1DataProcessing<opA> {
788 bits<3> Rd;
789 bits<3> Rn;
790 let Inst{5-3} = Rn;
791 let Inst{2-0} = Rd;
792}
793class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
794 string opc, string asm, list<dag> pattern>
795 : T1sI<oops, iops, itin, opc, asm, pattern>,
796 T1General<opA> {
797 bits<3> Rm;
798 bits<3> Rn;
799 bits<3> Rd;
800 let Inst{8-6} = Rm;
801 let Inst{5-3} = Rn;
802 let Inst{2-0} = Rd;
803}
804class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
805 string opc, string asm, list<dag> pattern>
806 : T1sI<oops, iops, itin, opc, asm, pattern>,
807 T1General<opA> {
808 bits<3> Rd;
809 bits<3> Rm;
810 let Inst{5-3} = Rm;
811 let Inst{2-0} = Rd;
812}
813
814// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000815class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
816 string opc, string asm, list<dag> pattern>
817 : T1sIt<oops, iops, itin, opc, asm, pattern>,
818 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000819 bits<3> Rdn;
820 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000821 let Inst{5-3} = Rm;
822 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000823}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000824class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
825 string opc, string asm, list<dag> pattern>
826 : T1sIt<oops, iops, itin, opc, asm, pattern>,
827 T1General<opA> {
828 bits<3> Rdn;
829 bits<8> imm8;
830 let Inst{10-8} = Rdn;
831 let Inst{7-0} = imm8;
832}
833
834// Add with carry register
835let isCommutable = 1, Uses = [CPSR] in
836def tADC : // A8.6.2
837 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
838 "adc", "\t$Rdn, $Rm",
839 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000840
David Goodwinc9ee1182009-06-25 22:49:55 +0000841// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000842def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000843 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000844 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000845 "add", "\t$Rd, $Rm, $imm3",
846 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000847 bits<3> imm3;
848 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000849}
Evan Chenga8e29892007-01-19 07:51:42 +0000850
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000851def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000852 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
853 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000854 "add", "\t$Rdn, $imm8",
855 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000856
David Goodwinc9ee1182009-06-25 22:49:55 +0000857// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000858let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000859def tADDrr : // A8.6.6 T1
860 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
861 IIC_iALUr,
862 "add", "\t$Rd, $Rn, $Rm",
863 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Evan Chengcd799b92009-06-12 20:46:18 +0000865let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000866def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
867 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000868 T1Special<{0,0,?,?}> {
869 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000870 bits<4> Rdn;
871 bits<4> Rm;
872 let Inst{7} = Rdn{3};
873 let Inst{6-3} = Rm;
874 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000875}
Evan Chenga8e29892007-01-19 07:51:42 +0000876
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000877// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000878let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000879def tAND : // A8.6.12
880 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
881 IIC_iBITr,
882 "and", "\t$Rdn, $Rm",
883 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000884
David Goodwinc9ee1182009-06-25 22:49:55 +0000885// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000886def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000887 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000888 IIC_iMOVsi,
889 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000890 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000891 bits<5> imm5;
892 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000893}
Evan Chenga8e29892007-01-19 07:51:42 +0000894
David Goodwinc9ee1182009-06-25 22:49:55 +0000895// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000896def tASRrr : // A8.6.15
897 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
898 IIC_iMOVsr,
899 "asr", "\t$Rdn, $Rm",
900 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000901
David Goodwinc9ee1182009-06-25 22:49:55 +0000902// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000903def tBIC : // A8.6.20
904 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
905 IIC_iBITr,
906 "bic", "\t$Rdn, $Rm",
907 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000908
David Goodwinc9ee1182009-06-25 22:49:55 +0000909// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000910let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000911//FIXME: Disable CMN, as CCodes are backwards from compare expectations
912// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000913//def tCMN : // A8.6.33
914// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
915// IIC_iCMPr,
916// "cmn", "\t$lhs, $rhs",
917// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000918
919def tCMNz : // A8.6.33
920 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
921 IIC_iCMPr,
922 "cmn", "\t$Rn, $Rm",
923 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
924
925} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000926
David Goodwinc9ee1182009-06-25 22:49:55 +0000927// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000928let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000929def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000930 "cmp", "\t$Rn, $imm8",
931 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
932 T1General<{1,0,1,?,?}> {
933 // A8.6.35
934 bits<3> Rn;
935 bits<8> imm8;
936 let Inst{10-8} = Rn;
937 let Inst{7-0} = imm8;
938}
939
David Goodwinc9ee1182009-06-25 22:49:55 +0000940// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000941def tCMPr : // A8.6.36 T1
942 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
943 IIC_iCMPr,
944 "cmp", "\t$Rn, $Rm",
945 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
946
Bill Wendling849f2e32010-11-29 00:18:15 +0000947def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
948 "cmp", "\t$Rn, $Rm", []>,
949 T1Special<{0,1,?,?}> {
950 // A8.6.36 T2
951 bits<4> Rm;
952 bits<4> Rn;
953 let Inst{7} = Rn{3};
954 let Inst{6-3} = Rm;
955 let Inst{2-0} = Rn{2-0};
956}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000957} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000958
Evan Chenga8e29892007-01-19 07:51:42 +0000959
David Goodwinc9ee1182009-06-25 22:49:55 +0000960// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000961let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000962def tEOR : // A8.6.45
963 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
964 IIC_iBITr,
965 "eor", "\t$Rdn, $Rm",
966 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
David Goodwinc9ee1182009-06-25 22:49:55 +0000968// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000969def tLSLri : // A8.6.88
970 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
971 IIC_iMOVsi,
972 "lsl", "\t$Rd, $Rm, $imm5",
973 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000974 bits<5> imm5;
975 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000976}
Evan Chenga8e29892007-01-19 07:51:42 +0000977
David Goodwinc9ee1182009-06-25 22:49:55 +0000978// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000979def tLSLrr : // A8.6.89
980 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
981 IIC_iMOVsr,
982 "lsl", "\t$Rdn, $Rm",
983 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000984
David Goodwinc9ee1182009-06-25 22:49:55 +0000985// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000986def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000987 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000988 IIC_iMOVsi,
989 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000990 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000991 bits<5> imm5;
992 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000993}
Evan Chenga8e29892007-01-19 07:51:42 +0000994
David Goodwinc9ee1182009-06-25 22:49:55 +0000995// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000996def tLSRrr : // A8.6.91
997 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
998 IIC_iMOVsr,
999 "lsr", "\t$Rdn, $Rm",
1000 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001001
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001002// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001003let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001004def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001005 "mov", "\t$Rd, $imm8",
1006 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1007 T1General<{1,0,0,?,?}> {
1008 // A8.6.96
1009 bits<3> Rd;
1010 bits<8> imm8;
1011 let Inst{10-8} = Rd;
1012 let Inst{7-0} = imm8;
1013}
Evan Chenga8e29892007-01-19 07:51:42 +00001014
Jim Grosbachefeedce2011-07-01 17:14:11 +00001015// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Evan Chengcd799b92009-06-12 20:46:18 +00001017let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001018def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001019 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001020 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001021 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001022 // A8.6.97
1023 bits<4> Rd;
1024 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001025 let Inst{7} = Rd{3};
1026 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001027 let Inst{2-0} = Rd{2-0};
1028}
Evan Cheng446c4282009-07-11 06:43:01 +00001029let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001030def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1031 "movs\t$Rd, $Rm", []>, Encoding16 {
1032 // A8.6.97
1033 bits<3> Rd;
1034 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001035 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001036 let Inst{5-3} = Rm;
1037 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001038}
Evan Chengcd799b92009-06-12 20:46:18 +00001039} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Bill Wendling0480e282010-12-01 02:36:55 +00001041// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001042let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001043def tMUL : // A8.6.105 T1
1044 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1045 IIC_iMUL32,
1046 "mul", "\t$Rdn, $Rm, $Rdn",
1047 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Bill Wendling76f4e102010-12-01 01:20:15 +00001049// Move inverse register
1050def tMVN : // A8.6.107
1051 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1052 "mvn", "\t$Rd, $Rn",
1053 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001054
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001055// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001056let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001057def tORR : // A8.6.114
1058 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1059 IIC_iBITr,
1060 "orr", "\t$Rdn, $Rm",
1061 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001063// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001064def tREV : // A8.6.134
1065 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1066 IIC_iUNAr,
1067 "rev", "\t$Rd, $Rm",
1068 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1069 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001070
Bill Wendling1d045ee2010-12-01 02:28:08 +00001071def tREV16 : // A8.6.135
1072 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1073 IIC_iUNAr,
1074 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001075 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001076 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bill Wendling1d045ee2010-12-01 02:28:08 +00001078def tREVSH : // A8.6.136
1079 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1080 IIC_iUNAr,
1081 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001082 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001083 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001084
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001085// Rotate right register
1086def tROR : // A8.6.139
1087 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1088 IIC_iMOVsr,
1089 "ror", "\t$Rdn, $Rm",
1090 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001091
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001092// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001093def tRSB : // A8.6.141
1094 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1095 IIC_iALUi,
1096 "rsb", "\t$Rd, $Rn, #0",
1097 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001098
David Goodwinc9ee1182009-06-25 22:49:55 +00001099// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001100let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001101def tSBC : // A8.6.151
1102 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1103 IIC_iALUr,
1104 "sbc", "\t$Rdn, $Rm",
1105 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001106
David Goodwinc9ee1182009-06-25 22:49:55 +00001107// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001108def tSUBi3 : // A8.6.210 T1
1109 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1110 IIC_iALUi,
1111 "sub", "\t$Rd, $Rm, $imm3",
1112 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001113 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001114 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001115}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001116
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001117def tSUBi8 : // A8.6.210 T2
1118 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1119 IIC_iALUi,
1120 "sub", "\t$Rdn, $imm8",
1121 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001122
Bill Wendling76f4e102010-12-01 01:20:15 +00001123// Subtract register
1124def tSUBrr : // A8.6.212
1125 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1126 IIC_iALUr,
1127 "sub", "\t$Rd, $Rn, $Rm",
1128 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001129
1130// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001131
Bill Wendling76f4e102010-12-01 01:20:15 +00001132// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001133def tSXTB : // A8.6.222
1134 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1135 IIC_iUNAr,
1136 "sxtb", "\t$Rd, $Rm",
1137 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1138 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001139
Bill Wendling1d045ee2010-12-01 02:28:08 +00001140// Sign-extend short
1141def tSXTH : // A8.6.224
1142 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1143 IIC_iUNAr,
1144 "sxth", "\t$Rd, $Rm",
1145 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1146 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001147
Bill Wendling1d045ee2010-12-01 02:28:08 +00001148// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001149let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001150def tTST : // A8.6.230
1151 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1152 "tst", "\t$Rn, $Rm",
1153 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bill Wendling1d045ee2010-12-01 02:28:08 +00001155// Zero-extend byte
1156def tUXTB : // A8.6.262
1157 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1158 IIC_iUNAr,
1159 "uxtb", "\t$Rd, $Rm",
1160 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1161 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001162
Bill Wendling1d045ee2010-12-01 02:28:08 +00001163// Zero-extend short
1164def tUXTH : // A8.6.264
1165 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1166 IIC_iUNAr,
1167 "uxth", "\t$Rd, $Rm",
1168 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1169 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001170
Jim Grosbach80dc1162010-02-16 21:23:02 +00001171// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001172// Expanded after instruction selection into a branch sequence.
1173let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001174 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001175 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001176 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001177 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001178
1179// tLEApcrel - Load a pc-relative address into a register without offending the
1180// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001181
1182def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001183 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001184 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001185 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001186 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001187 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001188 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001190}
Evan Chenga8e29892007-01-19 07:51:42 +00001191
Jim Grosbachd40963c2010-12-14 22:28:03 +00001192let neverHasSideEffects = 1, isReMaterializable = 1 in
1193def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001194 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001195
1196def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1197 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001198 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001201// TLS Instructions
1202//
1203
1204// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001205// This is a pseudo inst so that we can get the encoding right,
1206// complete with fixup for the aeabi_read_tp function.
1207let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001208def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001209 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001210
Bill Wendling0480e282010-12-01 02:36:55 +00001211//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001212// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001213//
Bill Wendling0480e282010-12-01 02:36:55 +00001214
1215// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1216// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1217// from some other function to get here, and we're using the stack frame for the
1218// containing function to save/restore registers, we can't keep anything live in
1219// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001220// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001221// registers except for our own input by listing the relevant registers in
1222// Defs. By doing so, we also cause the prologue/epilogue code to actively
1223// preserve all of the callee-saved resgisters, which is exactly what we want.
1224// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001225let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001226 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1227def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001228 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001229 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001230
1231// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001232let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001233 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001234def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001235 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001236 Pseudo, NoItinerary, "", "",
1237 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1238 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001239
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001240//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001241// Non-Instruction Patterns
1242//
1243
Jim Grosbach97a884d2010-12-07 20:41:06 +00001244// Comparisons
1245def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1246 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1247def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1248 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1249
Evan Cheng892837a2009-07-10 02:09:04 +00001250// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001251def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1252 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1253def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001254 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001255def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1256 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001257
1258// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001259def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1260 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1261def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1262 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1263def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1264 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001265
Evan Chenga8e29892007-01-19 07:51:42 +00001266// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001267def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1268def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001269
Evan Chengd85ac4d2007-01-27 02:29:45 +00001270// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001271def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1272 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001273
Evan Chenga8e29892007-01-19 07:51:42 +00001274// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001275def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001276 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001277def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001278 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001279
1280def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001281 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001282def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001283 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
1285// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001286def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1287 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1288def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1289 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001290
1291// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001292def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1293 (tLDRBr t_addrmode_rrs1:$addr)>;
1294def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1295 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001296
Evan Chengb60c02e2007-01-26 19:13:16 +00001297// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001298def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1299def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1300def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1301def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1302def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1303def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001304
Evan Cheng0e87e232009-08-28 00:31:43 +00001305// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001306// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001307def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1308 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1309 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001310def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1311 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001312 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001313def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1314 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1315 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001316def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1317 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001318 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001319
Bill Wendlingf4caf692010-12-14 03:36:38 +00001320def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1321 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001322def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1323 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1324def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1325 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1326def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1327 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001328
Evan Chenga8e29892007-01-19 07:51:42 +00001329// Large immediate handling.
1330
1331// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001332def : T1Pat<(i32 thumb_immshifted:$src),
1333 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1334 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001335
Evan Cheng9cb9e672009-06-27 02:26:13 +00001336def : T1Pat<(i32 imm0_255_comp:$src),
1337 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001338
1339// Pseudo instruction that combines ldr from constpool and add pc. This should
1340// be expanded into two instructions late to allow if-conversion and
1341// scheduling.
1342let isReMaterializable = 1 in
1343def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001344 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001345 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1346 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001347 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001348
1349// Pseudo-instruction for merged POP and return.
1350// FIXME: remove when we have a way to marking a MI with these properties.
1351let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1352 hasExtraDefRegAllocReq = 1 in
1353def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001354 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001355 (tPOP pred:$p, reglist:$regs)>;
1356
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001357// Indirect branch using "mov pc, $Rm"
1358let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001359 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001360 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001361 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001362}