blob: aa0c77b808abf3b18321aa3e9f8c30aec215a91b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000350 setOperationAction(ISD::FFLOOR, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
353 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
354 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
356 setOperationAction(ISD::UDIVREM, VT, Expand);
357 setOperationAction(ISD::SDIVREM, VT, Expand);
358 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
359 setOperationAction(ISD::FPOW, VT, Expand);
360 setOperationAction(ISD::CTPOP, VT, Expand);
361 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000362 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000363 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000364 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
366
367 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
368 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
369 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
370 setTruncStoreAction(VT, InnerVT, Expand);
371 }
372 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
373 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
374 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000375 }
376
Adhemerval Zanellac83b5dc2012-10-30 18:29:42 +0000377 for (unsigned i = (unsigned)MVT::FIRST_FP_VECTOR_VALUETYPE;
378 i <= (unsigned)MVT::LAST_FP_VECTOR_VALUETYPE; ++i) {
379 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
380 setOperationAction(ISD::FSQRT, VT, Expand);
381 }
382
Chris Lattner7ff7e672006-04-04 17:25:31 +0000383 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
384 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000386
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::AND , MVT::v4i32, Legal);
388 setOperationAction(ISD::OR , MVT::v4i32, Legal);
389 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
390 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
391 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
392 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000393 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
394 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
395 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
396 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000397
Craig Topperc9099502012-04-20 06:31:50 +0000398 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
399 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
400 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
401 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000404 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
406 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
407 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000408
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
410 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
413 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
414 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
415 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000416
417 // Altivec does not contain unordered floating-point compare instructions
418 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
419 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
420 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
421 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
422 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
423 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000424 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000425
Hal Finkel8cc34742012-08-04 14:10:46 +0000426 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000427 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000428 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
429 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000430
Eli Friedman4db5aca2011-08-29 18:23:02 +0000431 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
432 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
433
Duncan Sands03228082008-11-23 15:47:28 +0000434 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000435 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000436
Evan Cheng769951f2012-07-02 22:39:56 +0000437 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000438 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000439 setExceptionPointerRegister(PPC::X3);
440 setExceptionSelectorRegister(PPC::X4);
441 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000442 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000443 setExceptionPointerRegister(PPC::R3);
444 setExceptionSelectorRegister(PPC::R4);
445 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000446
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000447 // We have target-specific dag combine patterns for the following nodes:
448 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000449 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000450 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000451 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000453 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000454 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000455 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000456 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
457 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000458 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
459 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000460 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
461 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
462 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
463 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
464 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 }
466
Hal Finkelc6129162011-10-17 18:53:03 +0000467 setMinFunctionAlignment(2);
468 if (PPCSubTarget.isDarwin())
469 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000470
Evan Cheng769951f2012-07-02 22:39:56 +0000471 if (isPPC64 && Subtarget->isJITCodeModel())
472 // Temporary workaround for the inability of PPC64 JIT to handle jump
473 // tables.
474 setSupportJumpTables(false);
475
Eli Friedman26689ac2011-08-03 21:06:02 +0000476 setInsertFencesForAtomic(true);
477
Hal Finkel768c65f2011-11-22 16:21:04 +0000478 setSchedulingPreference(Sched::Hybrid);
479
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000480 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000481
482 // The Freescale cores does better with aggressive inlining of memcpy and
483 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
484 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
485 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
486 maxStoresPerMemset = 32;
487 maxStoresPerMemsetOptSize = 16;
488 maxStoresPerMemcpy = 32;
489 maxStoresPerMemcpyOptSize = 8;
490 maxStoresPerMemmove = 32;
491 maxStoresPerMemmoveOptSize = 8;
492
493 setPrefFunctionAlignment(4);
494 benefitFromCodePlacementOpt = true;
495 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000496}
497
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000498/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
499/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000500unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000501 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000502 // Darwin passes everything on 4 byte boundary.
503 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
504 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000505
506 // 16byte and wider vectors are passed on 16byte boundary.
507 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
508 if (VTy->getBitWidth() >= 128)
509 return 16;
510
511 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
512 if (PPCSubTarget.isPPC64())
513 return 8;
514
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000515 return 4;
516}
517
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000518const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
519 switch (Opcode) {
520 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000521 case PPCISD::FSEL: return "PPCISD::FSEL";
522 case PPCISD::FCFID: return "PPCISD::FCFID";
523 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
524 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
525 case PPCISD::STFIWX: return "PPCISD::STFIWX";
526 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
527 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
528 case PPCISD::VPERM: return "PPCISD::VPERM";
529 case PPCISD::Hi: return "PPCISD::Hi";
530 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000531 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000532 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
533 case PPCISD::LOAD: return "PPCISD::LOAD";
534 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000535 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
536 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
537 case PPCISD::SRL: return "PPCISD::SRL";
538 case PPCISD::SRA: return "PPCISD::SRA";
539 case PPCISD::SHL: return "PPCISD::SHL";
540 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
541 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000542 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000543 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000544 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000545 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000546 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000547 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
548 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000549 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
550 case PPCISD::MFCR: return "PPCISD::MFCR";
551 case PPCISD::VCMP: return "PPCISD::VCMP";
552 case PPCISD::VCMPo: return "PPCISD::VCMPo";
553 case PPCISD::LBRX: return "PPCISD::LBRX";
554 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000555 case PPCISD::LARX: return "PPCISD::LARX";
556 case PPCISD::STCX: return "PPCISD::STCX";
557 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
558 case PPCISD::MFFS: return "PPCISD::MFFS";
559 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
560 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
561 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
562 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000563 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000564 case PPCISD::CR6SET: return "PPCISD::CR6SET";
565 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000566 }
567}
568
Duncan Sands28b77e92011-09-06 19:07:46 +0000569EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000570 if (!VT.isVector())
571 return MVT::i32;
572 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000573}
574
Chris Lattner1a635d62006-04-14 06:01:58 +0000575//===----------------------------------------------------------------------===//
576// Node matching predicates, for use by the tblgen matching code.
577//===----------------------------------------------------------------------===//
578
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000579/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000580static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000581 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000582 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000583 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000584 // Maybe this has already been legalized into the constant pool?
585 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000586 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000587 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000588 }
589 return false;
590}
591
Chris Lattnerddb739e2006-04-06 17:23:16 +0000592/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
593/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000594static bool isConstantOrUndef(int Op, int Val) {
595 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000596}
597
598/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
599/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000600bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000601 if (!isUnary) {
602 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000604 return false;
605 } else {
606 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
608 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000609 return false;
610 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000611 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000612}
613
614/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
615/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000616bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617 if (!isUnary) {
618 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
620 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 return false;
622 } else {
623 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
625 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
626 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
627 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000628 return false;
629 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000631}
632
Chris Lattnercaad1632006-04-06 22:02:42 +0000633/// isVMerge - Common function, used to match vmrg* shuffles.
634///
Nate Begeman9008ca62009-04-27 18:41:29 +0000635static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000636 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000639 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
640 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000641
Chris Lattner116cc482006-04-06 21:11:54 +0000642 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
643 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000645 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000647 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000648 return false;
649 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000651}
652
653/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
654/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000655bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000657 if (!isUnary)
658 return isVMerge(N, UnitSize, 8, 24);
659 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000660}
661
662/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
663/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000664bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000666 if (!isUnary)
667 return isVMerge(N, UnitSize, 0, 16);
668 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000669}
670
671
Chris Lattnerd0608e12006-04-06 18:26:28 +0000672/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
673/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000674int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 "PPC only supports shuffles by bytes!");
677
678 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679
Chris Lattnerd0608e12006-04-06 18:26:28 +0000680 // Find the first non-undef value in the shuffle mask.
681 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000683 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattnerd0608e12006-04-06 18:26:28 +0000685 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000688 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000690 if (ShiftAmt < i) return -1;
691 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000692
Chris Lattnerf24380e2006-04-06 22:28:36 +0000693 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000694 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000695 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000697 return -1;
698 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000700 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000702 return -1;
703 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000704 return ShiftAmt;
705}
Chris Lattneref819f82006-03-20 06:33:01 +0000706
707/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
708/// specifies a splat of a single element that is suitable for input to
709/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000710bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000712 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Chris Lattner88a99ef2006-03-20 06:37:44 +0000714 // This is a splat operation if each element of the permute is the same, and
715 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000717
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 // FIXME: Handle UNDEF elements too!
719 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000720 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 // Check that the indices are consecutive, in the case of a multi-byte element
723 // splatted with a v16i8 mask.
724 for (unsigned i = 1; i != EltSize; ++i)
725 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000726 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Chris Lattner7ff7e672006-04-04 17:25:31 +0000728 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000730 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000732 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000733 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000734 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000735}
736
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000737/// isAllNegativeZeroVector - Returns true if all elements of build_vector
738/// are -0.0.
739bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
741
742 APInt APVal, APUndef;
743 unsigned BitSize;
744 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000745
Dale Johannesen1e608812009-11-13 01:45:18 +0000746 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000748 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000749
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000750 return false;
751}
752
Chris Lattneref819f82006-03-20 06:33:01 +0000753/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
754/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000755unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
757 assert(isSplatShuffleMask(SVOp, EltSize));
758 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000759}
760
Chris Lattnere87192a2006-04-12 17:37:20 +0000761/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000762/// by using a vspltis[bhw] instruction of the specified element size, return
763/// the constant being splatted. The ByteSize field indicates the number of
764/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000765SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
766 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000767
768 // If ByteSize of the splat is bigger than the element size of the
769 // build_vector, then we have a case where we are checking for a splat where
770 // multiple elements of the buildvector are folded together into a single
771 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
772 unsigned EltSize = 16/N->getNumOperands();
773 if (EltSize < ByteSize) {
774 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000775 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000776 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Chris Lattner79d9a882006-04-08 07:14:26 +0000778 // See if all of the elements in the buildvector agree across.
779 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
780 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
781 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000782 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000783
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Gabor Greifba36cb52008-08-28 21:40:38 +0000785 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000786 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
787 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000788 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000789 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
792 // either constant or undef values that are identical for each chunk. See
793 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattner79d9a882006-04-08 07:14:26 +0000795 // Check to see if all of the leading entries are either 0 or -1. If
796 // neither, then this won't fit into the immediate field.
797 bool LeadingZero = true;
798 bool LeadingOnes = true;
799 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000800 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Chris Lattner79d9a882006-04-08 07:14:26 +0000802 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
803 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
804 }
805 // Finally, check the least significant entry.
806 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000807 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000809 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000810 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000812 }
813 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000814 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000816 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000817 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000819 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Dan Gohman475871a2008-07-27 21:46:04 +0000821 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // Check to see if this buildvec has a single non-undef value in its elements.
825 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
826 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000827 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 OpVal = N->getOperand(i);
829 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000830 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000831 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
Gabor Greifba36cb52008-08-28 21:40:38 +0000833 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Eli Friedman1a8229b2009-05-24 02:03:36 +0000835 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000836 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000837 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000838 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000839 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000841 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000842 }
843
844 // If the splat value is larger than the element value, then we can never do
845 // this splat. The only case that we could fit the replicated bits into our
846 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000847 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000848
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000849 // If the element value is larger than the splat value, cut it in half and
850 // check to see if the two halves are equal. Continue doing this until we
851 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
852 while (ValSizeInBytes > ByteSize) {
853 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000855 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000856 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
857 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000858 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000859 }
860
861 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000862 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000864 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000865 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000866
Chris Lattner140a58f2006-04-08 06:46:53 +0000867 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000868 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000870 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000871}
872
Chris Lattner1a635d62006-04-14 06:01:58 +0000873//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000874// Addressing Mode Selection
875//===----------------------------------------------------------------------===//
876
877/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
878/// or 64-bit immediate, and if the value can be accurately represented as a
879/// sign extension from a 16-bit value. If so, this returns true and the
880/// immediate.
881static bool isIntS16Immediate(SDNode *N, short &Imm) {
882 if (N->getOpcode() != ISD::Constant)
883 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000885 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000887 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000889 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000890}
Dan Gohman475871a2008-07-27 21:46:04 +0000891static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000892 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893}
894
895
896/// SelectAddressRegReg - Given the specified addressed, check to see if it
897/// can be represented as an indexed [r+r] operation. Returns false if it
898/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000899bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
900 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000901 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 short imm = 0;
903 if (N.getOpcode() == ISD::ADD) {
904 if (isIntS16Immediate(N.getOperand(1), imm))
905 return false; // r+i
906 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
907 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 Base = N.getOperand(0);
910 Index = N.getOperand(1);
911 return true;
912 } else if (N.getOpcode() == ISD::OR) {
913 if (isIntS16Immediate(N.getOperand(1), imm))
914 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // If this is an or of disjoint bitfields, we can codegen this as an add
917 // (for better address arithmetic) if the LHS and RHS of the OR are provably
918 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000919 APInt LHSKnownZero, LHSKnownOne;
920 APInt RHSKnownZero, RHSKnownOne;
921 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000922 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000923
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000924 if (LHSKnownZero.getBoolValue()) {
925 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000926 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 // If all of the bits are known zero on the LHS or RHS, the add won't
928 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000929 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930 Base = N.getOperand(0);
931 Index = N.getOperand(1);
932 return true;
933 }
934 }
935 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 return false;
938}
939
940/// Returns true if the address N can be represented by a base register plus
941/// a signed 16-bit displacement [r+imm], and if it is not better
942/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000943bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000944 SDValue &Base,
945 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000946 // FIXME dl should come from parent load or store, not from address
947 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 // If this can be more profitably realized as r+r, fail.
949 if (SelectAddressRegReg(N, Disp, Base, DAG))
950 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 if (N.getOpcode() == ISD::ADD) {
953 short imm = 0;
954 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
957 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
958 } else {
959 Base = N.getOperand(0);
960 }
961 return true; // [r+i]
962 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
963 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000964 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 && "Cannot handle constant offsets yet!");
966 Disp = N.getOperand(1).getOperand(0); // The global address.
967 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000968 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 Disp.getOpcode() == ISD::TargetConstantPool ||
970 Disp.getOpcode() == ISD::TargetJumpTable);
971 Base = N.getOperand(0);
972 return true; // [&g+r]
973 }
974 } else if (N.getOpcode() == ISD::OR) {
975 short imm = 0;
976 if (isIntS16Immediate(N.getOperand(1), imm)) {
977 // If this is an or of disjoint bitfields, we can codegen this as an add
978 // (for better address arithmetic) if the LHS and RHS of the OR are
979 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000980 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000981 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000982
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000983 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // If all of the bits are known zero on the LHS or RHS, the add won't
985 // carry.
986 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 return true;
989 }
990 }
991 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
992 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // If this address fits entirely in a 16-bit sext immediate field, codegen
995 // this as "d, 0"
996 short Imm;
997 if (isIntS16Immediate(CN, Imm)) {
998 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000999 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1000 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 return true;
1002 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001003
1004 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001006 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1007 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1013 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001014 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 return true;
1016 }
1017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Disp = DAG.getTargetConstant(0, getPointerTy());
1020 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1021 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1022 else
1023 Base = N;
1024 return true; // [r+0]
1025}
1026
1027/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1028/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001029bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1030 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001031 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 // Check to see if we can easily represent this as an [r+r] address. This
1033 // will fail if it thinks that the address is more profitably represented as
1034 // reg+imm, e.g. where imm = 0.
1035 if (SelectAddressRegReg(N, Base, Index, DAG))
1036 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001037
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001038 // If the operand is an addition, always emit this as [r+r], since this is
1039 // better (for code size, and execution, as the memop does the add for free)
1040 // than emitting an explicit add.
1041 if (N.getOpcode() == ISD::ADD) {
1042 Base = N.getOperand(0);
1043 Index = N.getOperand(1);
1044 return true;
1045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001048 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1049 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 Index = N;
1051 return true;
1052}
1053
1054/// SelectAddressRegImmShift - Returns true if the address N can be
1055/// represented by a base register plus a signed 14-bit displacement
1056/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001057bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1058 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001059 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001060 // FIXME dl should come from the parent load or store, not the address
1061 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 // If this can be more profitably realized as r+r, fail.
1063 if (SelectAddressRegReg(N, Disp, Base, DAG))
1064 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001065
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 if (N.getOpcode() == ISD::ADD) {
1067 short imm = 0;
1068 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001069 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1071 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1072 } else {
1073 Base = N.getOperand(0);
1074 }
1075 return true; // [r+i]
1076 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1077 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001078 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001079 && "Cannot handle constant offsets yet!");
1080 Disp = N.getOperand(1).getOperand(0); // The global address.
1081 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1082 Disp.getOpcode() == ISD::TargetConstantPool ||
1083 Disp.getOpcode() == ISD::TargetJumpTable);
1084 Base = N.getOperand(0);
1085 return true; // [&g+r]
1086 }
1087 } else if (N.getOpcode() == ISD::OR) {
1088 short imm = 0;
1089 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1090 // If this is an or of disjoint bitfields, we can codegen this as an add
1091 // (for better address arithmetic) if the LHS and RHS of the OR are
1092 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001093 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001094 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001095 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 // If all of the bits are known zero on the LHS or RHS, the add won't
1097 // carry.
1098 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001099 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 return true;
1101 }
1102 }
1103 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001104 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001105 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001106 // If this address fits entirely in a 14-bit sext immediate field, codegen
1107 // this as "d, 0"
1108 short Imm;
1109 if (isIntS16Immediate(CN, Imm)) {
1110 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001111 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1112 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001113 return true;
1114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001116 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001118 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1119 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001121 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1123 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1124 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001125 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001126 return true;
1127 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 }
1129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001130
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001131 Disp = DAG.getTargetConstant(0, getPointerTy());
1132 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1133 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1134 else
1135 Base = N;
1136 return true; // [r+0]
1137}
1138
1139
1140/// getPreIndexedAddressParts - returns true by value, base pointer and
1141/// offset pointer and addressing mode by reference if the node's address
1142/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001143bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1144 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001145 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001146 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001147 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
Dan Gohman475871a2008-07-27 21:46:04 +00001149 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001150 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001151 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1152 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001153 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001155 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001156 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001157 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001158 } else
1159 return false;
1160
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001161 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001162 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001163 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001164
Hal Finkelac81cc32012-06-19 02:34:32 +00001165 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001166 AM = ISD::PRE_INC;
1167 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner0851b4f2006-11-15 19:55:13 +00001170 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001172 // reg + imm
1173 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1174 return false;
1175 } else {
1176 // reg + imm * 4.
1177 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1178 return false;
1179 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001180
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001181 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001182 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1183 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001185 LD->getExtensionType() == ISD::SEXTLOAD &&
1186 isa<ConstantSDNode>(Offset))
1187 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 }
1189
Chris Lattner4eab7142006-11-10 02:08:47 +00001190 AM = ISD::PRE_INC;
1191 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001192}
1193
1194//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001195// LowerOperation implementation
1196//===----------------------------------------------------------------------===//
1197
Chris Lattner1e61e692010-11-15 02:46:57 +00001198/// GetLabelAccessInfo - Return true if we should reference labels using a
1199/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1200static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001201 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1202 HiOpFlags = PPCII::MO_HA16;
1203 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204
Chris Lattner1e61e692010-11-15 02:46:57 +00001205 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1206 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001207 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001208 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001209 if (isPIC) {
1210 HiOpFlags |= PPCII::MO_PIC_FLAG;
1211 LoOpFlags |= PPCII::MO_PIC_FLAG;
1212 }
1213
1214 // If this is a reference to a global value that requires a non-lazy-ptr, make
1215 // sure that instruction lowering adds it.
1216 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1217 HiOpFlags |= PPCII::MO_NLP_FLAG;
1218 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner6d2ff122010-11-15 03:13:19 +00001220 if (GV->hasHiddenVisibility()) {
1221 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1222 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1223 }
1224 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001225
Chris Lattner1e61e692010-11-15 02:46:57 +00001226 return isPIC;
1227}
1228
1229static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1230 SelectionDAG &DAG) {
1231 EVT PtrVT = HiPart.getValueType();
1232 SDValue Zero = DAG.getConstant(0, PtrVT);
1233 DebugLoc DL = HiPart.getDebugLoc();
1234
1235 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1236 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001237
Chris Lattner1e61e692010-11-15 02:46:57 +00001238 // With PIC, the first instruction is actually "GR+hi(&G)".
1239 if (isPIC)
1240 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1241 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001242
Chris Lattner1e61e692010-11-15 02:46:57 +00001243 // Generate non-pic code that has direct accesses to the constant pool.
1244 // The address of the global is just (hi(&g)+lo(&g)).
1245 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1246}
1247
Scott Michelfdc40a02009-02-17 22:15:04 +00001248SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001249 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001252 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001253
Roman Divacky9fb8b492012-08-24 16:26:02 +00001254 // 64-bit SVR4 ABI code is always position-independent.
1255 // The actual address of the GlobalValue is stored in the TOC.
1256 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1257 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1258 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1259 DAG.getRegister(PPC::X2, MVT::i64));
1260 }
1261
Chris Lattner1e61e692010-11-15 02:46:57 +00001262 unsigned MOHiFlag, MOLoFlag;
1263 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1264 SDValue CPIHi =
1265 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1266 SDValue CPILo =
1267 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1268 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001269}
1270
Dan Gohmand858e902010-04-17 15:26:15 +00001271SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001272 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001273 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274
Roman Divacky9fb8b492012-08-24 16:26:02 +00001275 // 64-bit SVR4 ABI code is always position-independent.
1276 // The actual address of the GlobalValue is stored in the TOC.
1277 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1278 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1279 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1280 DAG.getRegister(PPC::X2, MVT::i64));
1281 }
1282
Chris Lattner1e61e692010-11-15 02:46:57 +00001283 unsigned MOHiFlag, MOLoFlag;
1284 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1285 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1286 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1287 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001288}
1289
Dan Gohmand858e902010-04-17 15:26:15 +00001290SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1291 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001292 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001293
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295
Chris Lattner1e61e692010-11-15 02:46:57 +00001296 unsigned MOHiFlag, MOLoFlag;
1297 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001298 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1299 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001300 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1301}
1302
Roman Divackyfd42ed62012-06-04 17:36:38 +00001303SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1304 SelectionDAG &DAG) const {
1305
1306 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1307 DebugLoc dl = GA->getDebugLoc();
1308 const GlobalValue *GV = GA->getGlobal();
1309 EVT PtrVT = getPointerTy();
1310 bool is64bit = PPCSubTarget.isPPC64();
1311
1312 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1313
1314 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1315 PPCII::MO_TPREL16_HA);
1316 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1317 PPCII::MO_TPREL16_LO);
1318
1319 if (model != TLSModel::LocalExec)
1320 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001321 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1322 is64bit ? MVT::i64 : MVT::i32);
1323 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001324 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1325}
1326
Chris Lattner1e61e692010-11-15 02:46:57 +00001327SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1328 SelectionDAG &DAG) const {
1329 EVT PtrVT = Op.getValueType();
1330 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1331 DebugLoc DL = GSDN->getDebugLoc();
1332 const GlobalValue *GV = GSDN->getGlobal();
1333
Chris Lattner1e61e692010-11-15 02:46:57 +00001334 // 64-bit SVR4 ABI code is always position-independent.
1335 // The actual address of the GlobalValue is stored in the TOC.
1336 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1337 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1338 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1339 DAG.getRegister(PPC::X2, MVT::i64));
1340 }
1341
Chris Lattner6d2ff122010-11-15 03:13:19 +00001342 unsigned MOHiFlag, MOLoFlag;
1343 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001344
Chris Lattner6d2ff122010-11-15 03:13:19 +00001345 SDValue GAHi =
1346 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1347 SDValue GALo =
1348 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349
Chris Lattner6d2ff122010-11-15 03:13:19 +00001350 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001351
Chris Lattner6d2ff122010-11-15 03:13:19 +00001352 // If the global reference is actually to a non-lazy-pointer, we have to do an
1353 // extra load to get the address of the global.
1354 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1355 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001356 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001357 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001358}
1359
Dan Gohmand858e902010-04-17 15:26:15 +00001360SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001361 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001362 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Chris Lattner1a635d62006-04-14 06:01:58 +00001364 // If we're comparing for equality to zero, expose the fact that this is
1365 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1366 // fold the new nodes.
1367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1368 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001369 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001371 if (VT.bitsLT(MVT::i32)) {
1372 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001373 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001374 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001375 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001376 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1377 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 DAG.getConstant(Log2b, MVT::i32));
1379 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001381 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001382 // optimized. FIXME: revisit this when we can custom lower all setcc
1383 // optimizations.
1384 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001385 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Chris Lattner1a635d62006-04-14 06:01:58 +00001388 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001389 // by xor'ing the rhs with the lhs, which is faster than setting a
1390 // condition register, reading it back out, and masking the correct bit. The
1391 // normal approach here uses sub to do this instead of xor. Using xor exposes
1392 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001393 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001394 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001396 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001397 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001398 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001399 }
Dan Gohman475871a2008-07-27 21:46:04 +00001400 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001401}
1402
Dan Gohman475871a2008-07-27 21:46:04 +00001403SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001404 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001405 SDNode *Node = Op.getNode();
1406 EVT VT = Node->getValueType(0);
1407 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1408 SDValue InChain = Node->getOperand(0);
1409 SDValue VAListPtr = Node->getOperand(1);
1410 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1411 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Roman Divackybdb226e2011-06-28 15:30:42 +00001413 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1414
1415 // gpr_index
1416 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1417 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1418 false, false, 0);
1419 InChain = GprIndex.getValue(1);
1420
1421 if (VT == MVT::i64) {
1422 // Check if GprIndex is even
1423 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1424 DAG.getConstant(1, MVT::i32));
1425 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1426 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1427 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1428 DAG.getConstant(1, MVT::i32));
1429 // Align GprIndex to be even if it isn't
1430 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1431 GprIndex);
1432 }
1433
1434 // fpr index is 1 byte after gpr
1435 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1436 DAG.getConstant(1, MVT::i32));
1437
1438 // fpr
1439 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1440 FprPtr, MachinePointerInfo(SV), MVT::i8,
1441 false, false, 0);
1442 InChain = FprIndex.getValue(1);
1443
1444 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1445 DAG.getConstant(8, MVT::i32));
1446
1447 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1448 DAG.getConstant(4, MVT::i32));
1449
1450 // areas
1451 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001452 MachinePointerInfo(), false, false,
1453 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001454 InChain = OverflowArea.getValue(1);
1455
1456 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001457 MachinePointerInfo(), false, false,
1458 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001459 InChain = RegSaveArea.getValue(1);
1460
1461 // select overflow_area if index > 8
1462 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1463 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1464
Roman Divackybdb226e2011-06-28 15:30:42 +00001465 // adjustment constant gpr_index * 4/8
1466 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1467 VT.isInteger() ? GprIndex : FprIndex,
1468 DAG.getConstant(VT.isInteger() ? 4 : 8,
1469 MVT::i32));
1470
1471 // OurReg = RegSaveArea + RegConstant
1472 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1473 RegConstant);
1474
1475 // Floating types are 32 bytes into RegSaveArea
1476 if (VT.isFloatingPoint())
1477 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1478 DAG.getConstant(32, MVT::i32));
1479
1480 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1481 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1482 VT.isInteger() ? GprIndex : FprIndex,
1483 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1484 MVT::i32));
1485
1486 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1487 VT.isInteger() ? VAListPtr : FprPtr,
1488 MachinePointerInfo(SV),
1489 MVT::i8, false, false, 0);
1490
1491 // determine if we should load from reg_save_area or overflow_area
1492 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1493
1494 // increase overflow_area by 4/8 if gpr/fpr > 8
1495 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1496 DAG.getConstant(VT.isInteger() ? 4 : 8,
1497 MVT::i32));
1498
1499 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1500 OverflowAreaPlusN);
1501
1502 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1503 OverflowAreaPtr,
1504 MachinePointerInfo(),
1505 MVT::i32, false, false, 0);
1506
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001507 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001508 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001509}
1510
Duncan Sands4a544a72011-09-06 13:37:06 +00001511SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1512 SelectionDAG &DAG) const {
1513 return Op.getOperand(0);
1514}
1515
1516SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1517 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001518 SDValue Chain = Op.getOperand(0);
1519 SDValue Trmp = Op.getOperand(1); // trampoline
1520 SDValue FPtr = Op.getOperand(2); // nested function
1521 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001522 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001523
Owen Andersone50ed302009-08-10 22:56:29 +00001524 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001526 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001527 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001528 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001529
Scott Michelfdc40a02009-02-17 22:15:04 +00001530 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001531 TargetLowering::ArgListEntry Entry;
1532
1533 Entry.Ty = IntPtrTy;
1534 Entry.Node = Trmp; Args.push_back(Entry);
1535
1536 // TrampSize == (isPPC64 ? 48 : 40);
1537 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001539 Args.push_back(Entry);
1540
1541 Entry.Node = FPtr; Args.push_back(Entry);
1542 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Bill Wendling77959322008-09-17 00:30:57 +00001544 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001545 TargetLowering::CallLoweringInfo CLI(Chain,
1546 Type::getVoidTy(*DAG.getContext()),
1547 false, false, false, false, 0,
1548 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001549 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001550 /*doesNotRet=*/false,
1551 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001552 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001553 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001554 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001555
Duncan Sands4a544a72011-09-06 13:37:06 +00001556 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001557}
1558
Dan Gohman475871a2008-07-27 21:46:04 +00001559SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001560 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001561 MachineFunction &MF = DAG.getMachineFunction();
1562 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1563
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001564 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001565
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001566 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001567 // vastart just stores the address of the VarArgsFrameIndex slot into the
1568 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001569 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001570 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001571 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001572 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1573 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001574 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001575 }
1576
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001577 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001578 // We suppose the given va_list is already allocated.
1579 //
1580 // typedef struct {
1581 // char gpr; /* index into the array of 8 GPRs
1582 // * stored in the register save area
1583 // * gpr=0 corresponds to r3,
1584 // * gpr=1 to r4, etc.
1585 // */
1586 // char fpr; /* index into the array of 8 FPRs
1587 // * stored in the register save area
1588 // * fpr=0 corresponds to f1,
1589 // * fpr=1 to f2, etc.
1590 // */
1591 // char *overflow_arg_area;
1592 // /* location on stack that holds
1593 // * the next overflow argument
1594 // */
1595 // char *reg_save_area;
1596 // /* where r3:r10 and f1:f8 (if saved)
1597 // * are stored
1598 // */
1599 // } va_list[1];
1600
1601
Dan Gohman1e93df62010-04-17 14:41:14 +00001602 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1603 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
Nicolas Geoffray01119992007-04-03 13:59:52 +00001605
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001607
Dan Gohman1e93df62010-04-17 14:41:14 +00001608 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1609 PtrVT);
1610 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1611 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001612
Duncan Sands83ec4b62008-06-06 12:08:01 +00001613 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001614 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001615
Duncan Sands83ec4b62008-06-06 12:08:01 +00001616 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001618
1619 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Dan Gohman69de1932008-02-06 22:27:42 +00001622 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001623
Nicolas Geoffray01119992007-04-03 13:59:52 +00001624 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001626 Op.getOperand(1),
1627 MachinePointerInfo(SV),
1628 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001629 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001630 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001631 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Nicolas Geoffray01119992007-04-03 13:59:52 +00001633 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001634 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001635 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1636 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001637 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001638 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001639 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001640
Nicolas Geoffray01119992007-04-03 13:59:52 +00001641 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001642 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001643 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1644 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001645 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001646 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001647 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001648
1649 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001650 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1651 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001652 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001653
Chris Lattner1a635d62006-04-14 06:01:58 +00001654}
1655
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001656#include "PPCGenCallingConv.inc"
1657
Duncan Sands1e96bab2010-11-04 10:49:57 +00001658static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659 CCValAssign::LocInfo &LocInfo,
1660 ISD::ArgFlagsTy &ArgFlags,
1661 CCState &State) {
1662 return true;
1663}
1664
Duncan Sands1e96bab2010-11-04 10:49:57 +00001665static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001666 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 CCValAssign::LocInfo &LocInfo,
1668 ISD::ArgFlagsTy &ArgFlags,
1669 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001670 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1672 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1673 };
1674 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1677
1678 // Skip one register if the first unallocated register has an even register
1679 // number and there are still argument registers available which have not been
1680 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1681 // need to skip a register if RegNum is odd.
1682 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1683 State.AllocateReg(ArgRegs[RegNum]);
1684 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 // Always return false here, as this function only makes sure that the first
1687 // unallocated register has an odd register number and does not actually
1688 // allocate a register for the current argument.
1689 return false;
1690}
1691
Duncan Sands1e96bab2010-11-04 10:49:57 +00001692static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001693 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 CCValAssign::LocInfo &LocInfo,
1695 ISD::ArgFlagsTy &ArgFlags,
1696 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001697 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1699 PPC::F8
1700 };
1701
1702 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1705
1706 // If there is only one Floating-point register left we need to put both f64
1707 // values of a split ppc_fp128 value on the stack.
1708 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1709 State.AllocateReg(ArgRegs[RegNum]);
1710 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 // Always return false here, as this function only makes sure that the two f64
1713 // values a ppc_fp128 value is split into are both passed in registers or both
1714 // passed on the stack and does not actually allocate a register for the
1715 // current argument.
1716 return false;
1717}
1718
Chris Lattner9f0bc652007-02-25 05:34:32 +00001719/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001720/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001721static const uint16_t *GetFPR() {
1722 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001723 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001724 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001725 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001726
Chris Lattner9f0bc652007-02-25 05:34:32 +00001727 return FPR;
1728}
1729
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001730/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1731/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001732static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001733 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001734 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001735 if (Flags.isByVal())
1736 ArgSize = Flags.getByValSize();
1737 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1738
1739 return ArgSize;
1740}
1741
Dan Gohman475871a2008-07-27 21:46:04 +00001742SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001744 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 const SmallVectorImpl<ISD::InputArg>
1746 &Ins,
1747 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SmallVectorImpl<SDValue> &InVals)
1749 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001750 if (PPCSubTarget.isSVR4ABI()) {
1751 if (PPCSubTarget.isPPC64())
1752 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1753 dl, DAG, InVals);
1754 else
1755 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1756 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001757 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001758 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1759 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 }
1761}
1762
1763SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001764PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001766 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 const SmallVectorImpl<ISD::InputArg>
1768 &Ins,
1769 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001770 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001772 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 // +-----------------------------------+
1774 // +--> | Back chain |
1775 // | +-----------------------------------+
1776 // | | Floating-point register save area |
1777 // | +-----------------------------------+
1778 // | | General register save area |
1779 // | +-----------------------------------+
1780 // | | CR save word |
1781 // | +-----------------------------------+
1782 // | | VRSAVE save word |
1783 // | +-----------------------------------+
1784 // | | Alignment padding |
1785 // | +-----------------------------------+
1786 // | | Vector register save area |
1787 // | +-----------------------------------+
1788 // | | Local variable space |
1789 // | +-----------------------------------+
1790 // | | Parameter list area |
1791 // | +-----------------------------------+
1792 // | | LR save word |
1793 // | +-----------------------------------+
1794 // SP--> +--- | Back chain |
1795 // +-----------------------------------+
1796 //
1797 // Specifications:
1798 // System V Application Binary Interface PowerPC Processor Supplement
1799 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801 MachineFunction &MF = DAG.getMachineFunction();
1802 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001803 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001807 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1808 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 unsigned PtrByteSize = 4;
1810
1811 // Assign locations to all of the incoming arguments.
1812 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001813 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001814 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815
1816 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001817 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001820
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1822 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 // Arguments stored in registers.
1825 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001826 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001827 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001828
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001833 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001836 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001839 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 case MVT::v16i8:
1842 case MVT::v8i16:
1843 case MVT::v4i32:
1844 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001845 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 break;
1847 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001848
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 } else {
1855 // Argument stored in memory.
1856 assert(VA.isMemLoc());
1857
1858 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1859 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001860 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861
1862 // Create load nodes to retrieve arguments from the stack.
1863 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001864 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1865 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001866 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867 }
1868 }
1869
1870 // Assign locations to all of the incoming aggregate by value arguments.
1871 // Aggregates passed by value are stored in the local variable space of the
1872 // caller's stack frame, right above the parameter list area.
1873 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001874 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001875 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876
1877 // Reserve stack space for the allocations in CCInfo.
1878 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1879
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001881
1882 // Area that is at least reserved in the caller of this function.
1883 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001884
Tilmann Schellerffd02002009-07-03 06:45:56 +00001885 // Set the size that is at least reserved in caller of this function. Tail
1886 // call optimized function's reserved stack space needs to be aligned so that
1887 // taking the difference between two stack areas will result in an aligned
1888 // stack.
1889 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1890
1891 MinReservedArea =
1892 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001893 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001895 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896 getStackAlignment();
1897 unsigned AlignMask = TargetAlign-1;
1898 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001899
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900 FI->setMinReservedArea(MinReservedArea);
1901
1902 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001903
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 // If the function takes variable number of arguments, make a frame index for
1905 // the start of the first vararg value... for expansion of llvm.va_start.
1906 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001907 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1909 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1910 };
1911 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1912
Craig Topperc5eaae42012-03-11 07:57:25 +00001913 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001914 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1915 PPC::F8
1916 };
1917 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1918
Dan Gohman1e93df62010-04-17 14:41:14 +00001919 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1920 NumGPArgRegs));
1921 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1922 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923
1924 // Make room for NumGPArgRegs and NumFPArgRegs.
1925 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927
Dan Gohman1e93df62010-04-17 14:41:14 +00001928 FuncInfo->setVarArgsStackOffset(
1929 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001930 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931
Dan Gohman1e93df62010-04-17 14:41:14 +00001932 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1933 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001935 // The fixed integer arguments of a variadic function are stored to the
1936 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1937 // the result of va_next.
1938 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1939 // Get an existing live-in vreg, or add a new one.
1940 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1941 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001942 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001945 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1946 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001947 MemOps.push_back(Store);
1948 // Increment the address by four for the next argument to store
1949 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1950 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1951 }
1952
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001953 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1954 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 // The double arguments are stored to the VarArgsFrameIndex
1956 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001957 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1958 // Get an existing live-in vreg, or add a new one.
1959 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1960 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001961 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001962
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001964 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1965 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966 MemOps.push_back(Store);
1967 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969 PtrVT);
1970 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1971 }
1972 }
1973
1974 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001979}
1980
Bill Schmidt726c2372012-10-23 15:51:16 +00001981// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1982// value to MVT::i64 and then truncate to the correct register size.
1983SDValue
1984PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1985 SelectionDAG &DAG, SDValue ArgVal,
1986 DebugLoc dl) const {
1987 if (Flags.isSExt())
1988 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1989 DAG.getValueType(ObjectVT));
1990 else if (Flags.isZExt())
1991 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1992 DAG.getValueType(ObjectVT));
1993
1994 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1995}
1996
1997// Set the size that is at least reserved in caller of this function. Tail
1998// call optimized functions' reserved stack space needs to be aligned so that
1999// taking the difference between two stack areas will result in an aligned
2000// stack.
2001void
2002PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2003 unsigned nAltivecParamsAtEnd,
2004 unsigned MinReservedArea,
2005 bool isPPC64) const {
2006 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2007 // Add the Altivec parameters at the end, if needed.
2008 if (nAltivecParamsAtEnd) {
2009 MinReservedArea = ((MinReservedArea+15)/16)*16;
2010 MinReservedArea += 16*nAltivecParamsAtEnd;
2011 }
2012 MinReservedArea =
2013 std::max(MinReservedArea,
2014 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2015 unsigned TargetAlign
2016 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2017 getStackAlignment();
2018 unsigned AlignMask = TargetAlign-1;
2019 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2020 FI->setMinReservedArea(MinReservedArea);
2021}
2022
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002024PPCTargetLowering::LowerFormalArguments_64SVR4(
2025 SDValue Chain,
2026 CallingConv::ID CallConv, bool isVarArg,
2027 const SmallVectorImpl<ISD::InputArg>
2028 &Ins,
2029 DebugLoc dl, SelectionDAG &DAG,
2030 SmallVectorImpl<SDValue> &InVals) const {
2031 // TODO: add description of PPC stack frame format, or at least some docs.
2032 //
2033 MachineFunction &MF = DAG.getMachineFunction();
2034 MachineFrameInfo *MFI = MF.getFrameInfo();
2035 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2036
2037 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2038 // Potential tail calls could cause overwriting of argument stack slots.
2039 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2040 (CallConv == CallingConv::Fast));
2041 unsigned PtrByteSize = 8;
2042
2043 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2044 // Area that is at least reserved in caller of this function.
2045 unsigned MinReservedArea = ArgOffset;
2046
2047 static const uint16_t GPR[] = {
2048 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2049 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2050 };
2051
2052 static const uint16_t *FPR = GetFPR();
2053
2054 static const uint16_t VR[] = {
2055 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2056 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2057 };
2058
2059 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2060 const unsigned Num_FPR_Regs = 13;
2061 const unsigned Num_VR_Regs = array_lengthof(VR);
2062
2063 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2064
2065 // Add DAG nodes to load the arguments or copy them out of registers. On
2066 // entry to a function on PPC, the arguments start after the linkage area,
2067 // although the first ones are often in registers.
2068
2069 SmallVector<SDValue, 8> MemOps;
2070 unsigned nAltivecParamsAtEnd = 0;
2071 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2072 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2073 SDValue ArgVal;
2074 bool needsLoad = false;
2075 EVT ObjectVT = Ins[ArgNo].VT;
2076 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2077 unsigned ArgSize = ObjSize;
2078 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2079
2080 unsigned CurArgOffset = ArgOffset;
2081
2082 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2083 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2084 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2085 if (isVarArg) {
2086 MinReservedArea = ((MinReservedArea+15)/16)*16;
2087 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2088 Flags,
2089 PtrByteSize);
2090 } else
2091 nAltivecParamsAtEnd++;
2092 } else
2093 // Calculate min reserved area.
2094 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2095 Flags,
2096 PtrByteSize);
2097
2098 // FIXME the codegen can be much improved in some cases.
2099 // We do not have to keep everything in memory.
2100 if (Flags.isByVal()) {
2101 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2102 ObjSize = Flags.getByValSize();
2103 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002104 // Empty aggregate parameters do not take up registers. Examples:
2105 // struct { } a;
2106 // union { } b;
2107 // int c[0];
2108 // etc. However, we have to provide a place-holder in InVals, so
2109 // pretend we have an 8-byte item at the current address for that
2110 // purpose.
2111 if (!ObjSize) {
2112 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2113 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2114 InVals.push_back(FIN);
2115 continue;
2116 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002117 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002118 if (ObjSize < PtrByteSize)
2119 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002120 // The value of the object is its address.
2121 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2122 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2123 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002124
2125 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002126 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002127 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002128 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002129 SDValue Store;
2130
2131 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2132 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2133 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2134 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2135 MachinePointerInfo(FuncArg, CurArgOffset),
2136 ObjType, false, false, 0);
2137 } else {
2138 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2139 // store the whole register as-is to the parameter save area
2140 // slot. The address of the parameter was already calculated
2141 // above (InVals.push_back(FIN)) to be the right-justified
2142 // offset within the slot. For this store, we need a new
2143 // frame index that points at the beginning of the slot.
2144 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2145 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2146 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2147 MachinePointerInfo(FuncArg, ArgOffset),
2148 false, false, 0);
2149 }
2150
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002151 MemOps.push_back(Store);
2152 ++GPR_idx;
2153 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002154 // Whether we copied from a register or not, advance the offset
2155 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002156 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002157 continue;
2158 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002159
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002160 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2161 // Store whatever pieces of the object are in registers
2162 // to memory. ArgOffset will be the address of the beginning
2163 // of the object.
2164 if (GPR_idx != Num_GPR_Regs) {
2165 unsigned VReg;
2166 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2167 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2168 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2169 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002170 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002171 MachinePointerInfo(FuncArg, ArgOffset),
2172 false, false, 0);
2173 MemOps.push_back(Store);
2174 ++GPR_idx;
2175 ArgOffset += PtrByteSize;
2176 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002177 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002178 break;
2179 }
2180 }
2181 continue;
2182 }
2183
2184 switch (ObjectVT.getSimpleVT().SimpleTy) {
2185 default: llvm_unreachable("Unhandled argument type!");
2186 case MVT::i32:
2187 case MVT::i64:
2188 if (GPR_idx != Num_GPR_Regs) {
2189 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2190 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2191
Bill Schmidt726c2372012-10-23 15:51:16 +00002192 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002193 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2194 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002195 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002196
2197 ++GPR_idx;
2198 } else {
2199 needsLoad = true;
2200 ArgSize = PtrByteSize;
2201 }
2202 ArgOffset += 8;
2203 break;
2204
2205 case MVT::f32:
2206 case MVT::f64:
2207 // Every 8 bytes of argument space consumes one of the GPRs available for
2208 // argument passing.
2209 if (GPR_idx != Num_GPR_Regs) {
2210 ++GPR_idx;
2211 }
2212 if (FPR_idx != Num_FPR_Regs) {
2213 unsigned VReg;
2214
2215 if (ObjectVT == MVT::f32)
2216 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2217 else
2218 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2219
2220 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2221 ++FPR_idx;
2222 } else {
2223 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002224 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002225 }
2226
2227 ArgOffset += 8;
2228 break;
2229 case MVT::v4f32:
2230 case MVT::v4i32:
2231 case MVT::v8i16:
2232 case MVT::v16i8:
2233 // Note that vector arguments in registers don't reserve stack space,
2234 // except in varargs functions.
2235 if (VR_idx != Num_VR_Regs) {
2236 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2237 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2238 if (isVarArg) {
2239 while ((ArgOffset % 16) != 0) {
2240 ArgOffset += PtrByteSize;
2241 if (GPR_idx != Num_GPR_Regs)
2242 GPR_idx++;
2243 }
2244 ArgOffset += 16;
2245 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2246 }
2247 ++VR_idx;
2248 } else {
2249 // Vectors are aligned.
2250 ArgOffset = ((ArgOffset+15)/16)*16;
2251 CurArgOffset = ArgOffset;
2252 ArgOffset += 16;
2253 needsLoad = true;
2254 }
2255 break;
2256 }
2257
2258 // We need to load the argument to a virtual register if we determined
2259 // above that we ran out of physical registers of the appropriate type.
2260 if (needsLoad) {
2261 int FI = MFI->CreateFixedObject(ObjSize,
2262 CurArgOffset + (ArgSize - ObjSize),
2263 isImmutable);
2264 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2265 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2266 false, false, false, 0);
2267 }
2268
2269 InVals.push_back(ArgVal);
2270 }
2271
2272 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002273 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 // taking the difference between two stack areas will result in an aligned
2275 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002276 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002277
2278 // If the function takes variable number of arguments, make a frame index for
2279 // the start of the first vararg value... for expansion of llvm.va_start.
2280 if (isVarArg) {
2281 int Depth = ArgOffset;
2282
2283 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002284 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2286
2287 // If this function is vararg, store any remaining integer argument regs
2288 // to their spots on the stack so that they may be loaded by deferencing the
2289 // result of va_next.
2290 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2291 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2292 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2293 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2294 MachinePointerInfo(), false, false, 0);
2295 MemOps.push_back(Store);
2296 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002297 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002298 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2299 }
2300 }
2301
2302 if (!MemOps.empty())
2303 Chain = DAG.getNode(ISD::TokenFactor, dl,
2304 MVT::Other, &MemOps[0], MemOps.size());
2305
2306 return Chain;
2307}
2308
2309SDValue
2310PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 const SmallVectorImpl<ISD::InputArg>
2314 &Ins,
2315 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002316 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002317 // TODO: add description of PPC stack frame format, or at least some docs.
2318 //
2319 MachineFunction &MF = DAG.getMachineFunction();
2320 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002321 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002322
Owen Andersone50ed302009-08-10 22:56:29 +00002323 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002325 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002326 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2327 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002328 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002329
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002330 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 // Area that is at least reserved in caller of this function.
2332 unsigned MinReservedArea = ArgOffset;
2333
Craig Topperb78ca422012-03-11 07:16:55 +00002334 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002335 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2336 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2337 };
Craig Topperb78ca422012-03-11 07:16:55 +00002338 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002339 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2340 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2341 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Craig Topperb78ca422012-03-11 07:16:55 +00002343 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002344
Craig Topperb78ca422012-03-11 07:16:55 +00002345 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002346 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2347 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2348 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002349
Owen Anderson718cb662007-09-07 04:06:50 +00002350 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002351 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002352 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002353
2354 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002355
Craig Topperb78ca422012-03-11 07:16:55 +00002356 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002358 // In 32-bit non-varargs functions, the stack space for vectors is after the
2359 // stack space for non-vectors. We do not use this space unless we have
2360 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002361 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002362 // that out...for the pathological case, compute VecArgOffset as the
2363 // start of the vector parameter area. Computing VecArgOffset is the
2364 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002365 unsigned VecArgOffset = ArgOffset;
2366 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002368 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002373 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002374 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002375 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002376 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2377 VecArgOffset += ArgSize;
2378 continue;
2379 }
2380
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002382 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 case MVT::i32:
2384 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002385 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002386 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 case MVT::i64: // PPC64
2388 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002389 // FIXME: We are guaranteed to be !isPPC64 at this point.
2390 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002391 VecArgOffset += 8;
2392 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 case MVT::v4f32:
2394 case MVT::v4i32:
2395 case MVT::v8i16:
2396 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002397 // Nothing to do, we're only looking at Nonvector args here.
2398 break;
2399 }
2400 }
2401 }
2402 // We've found where the vector parameter area in memory is. Skip the
2403 // first 12 parameters; these don't use that memory.
2404 VecArgOffset = ((VecArgOffset+15)/16)*16;
2405 VecArgOffset += 12*16;
2406
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002407 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002408 // entry to a function on PPC, the arguments start after the linkage area,
2409 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002410
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002412 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002413 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2414 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002416 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002418 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002419 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002420 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002421
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002422 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002423
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2426 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 if (isVarArg || isPPC64) {
2428 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002430 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 PtrByteSize);
2432 } else nAltivecParamsAtEnd++;
2433 } else
2434 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002435 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002436 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437 PtrByteSize);
2438
Dale Johannesen8419dd62008-03-07 20:27:40 +00002439 // FIXME the codegen can be much improved in some cases.
2440 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002441 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002442 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002443 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002444 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002445 // Objects of size 1 and 2 are right justified, everything else is
2446 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002447 if (ObjSize==1 || ObjSize==2) {
2448 CurArgOffset = CurArgOffset + (4 - ObjSize);
2449 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002450 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002451 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002453 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002454 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002455 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002456 unsigned VReg;
2457 if (isPPC64)
2458 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2459 else
2460 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002462 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002463 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002464 MachinePointerInfo(FuncArg,
2465 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002466 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002467 MemOps.push_back(Store);
2468 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002469 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002470
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002471 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002472
Dale Johannesen7f96f392008-03-08 01:41:42 +00002473 continue;
2474 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002475 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2476 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002477 // to memory. ArgOffset will be the address of the beginning
2478 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002479 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002480 unsigned VReg;
2481 if (isPPC64)
2482 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2483 else
2484 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002485 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002486 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002488 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002489 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002490 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002491 MemOps.push_back(Store);
2492 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002493 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002494 } else {
2495 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2496 break;
2497 }
2498 }
2499 continue;
2500 }
2501
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002503 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002505 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002506 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002507 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002509 ++GPR_idx;
2510 } else {
2511 needsLoad = true;
2512 ArgSize = PtrByteSize;
2513 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002514 // All int arguments reserve stack space in the Darwin ABI.
2515 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002516 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002517 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002518 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002520 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002521 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002523
Bill Schmidt726c2372012-10-23 15:51:16 +00002524 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002525 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002527 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002528
Chris Lattnerc91a4752006-06-26 22:48:35 +00002529 ++GPR_idx;
2530 } else {
2531 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002532 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002533 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002534 // All int arguments reserve stack space in the Darwin ABI.
2535 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002536 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002537
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 case MVT::f32:
2539 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002540 // Every 4 bytes of argument space consumes one of the GPRs available for
2541 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002542 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002543 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002544 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002545 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002546 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002547 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002548 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002549
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002551 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002552 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002553 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002554
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 ++FPR_idx;
2557 } else {
2558 needsLoad = true;
2559 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002560
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002561 // All FP arguments reserve stack space in the Darwin ABI.
2562 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002563 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 case MVT::v4f32:
2565 case MVT::v4i32:
2566 case MVT::v8i16:
2567 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002568 // Note that vector arguments in registers don't reserve stack space,
2569 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002570 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002571 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002573 if (isVarArg) {
2574 while ((ArgOffset % 16) != 0) {
2575 ArgOffset += PtrByteSize;
2576 if (GPR_idx != Num_GPR_Regs)
2577 GPR_idx++;
2578 }
2579 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002580 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002581 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002582 ++VR_idx;
2583 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002584 if (!isVarArg && !isPPC64) {
2585 // Vectors go after all the nonvectors.
2586 CurArgOffset = VecArgOffset;
2587 VecArgOffset += 16;
2588 } else {
2589 // Vectors are aligned.
2590 ArgOffset = ((ArgOffset+15)/16)*16;
2591 CurArgOffset = ArgOffset;
2592 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002593 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002594 needsLoad = true;
2595 }
2596 break;
2597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002598
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002599 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002600 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002601 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002602 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002603 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002604 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002605 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002606 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002607 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002608 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002609
Dan Gohman98ca4f22009-08-05 01:29:28 +00002610 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002612
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002613 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002614 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002615 // taking the difference between two stack areas will result in an aligned
2616 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002617 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002618
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619 // If the function takes variable number of arguments, make a frame index for
2620 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002621 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002622 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002623
Dan Gohman1e93df62010-04-17 14:41:14 +00002624 FuncInfo->setVarArgsFrameIndex(
2625 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002626 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002627 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002628
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002629 // If this function is vararg, store any remaining integer argument regs
2630 // to their spots on the stack so that they may be loaded by deferencing the
2631 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002632 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002633 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002634
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002635 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002636 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002637 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002638 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002639
Dan Gohman98ca4f22009-08-05 01:29:28 +00002640 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002641 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2642 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002643 MemOps.push_back(Store);
2644 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002646 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002647 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002649
Dale Johannesen8419dd62008-03-07 20:27:40 +00002650 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002653
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002655}
2656
Bill Schmidt419f3762012-09-19 15:42:13 +00002657/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2658/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002659static unsigned
2660CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2661 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662 bool isVarArg,
2663 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002664 const SmallVectorImpl<ISD::OutputArg>
2665 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002666 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002667 unsigned &nAltivecParamsAtEnd) {
2668 // Count how many bytes are to be pushed on the stack, including the linkage
2669 // area, and parameter passing area. We start with 24/48 bytes, which is
2670 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002671 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002673 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2674
2675 // Add up all the space actually used.
2676 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2677 // they all go in registers, but we must reserve stack space for them for
2678 // possible use by the caller. In varargs or 64-bit calls, parameters are
2679 // assigned stack space in order, with padding so Altivec parameters are
2680 // 16-byte aligned.
2681 nAltivecParamsAtEnd = 0;
2682 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002684 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002685 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2687 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002688 if (!isVarArg && !isPPC64) {
2689 // Non-varargs Altivec parameters go after all the non-Altivec
2690 // parameters; handle those later so we know how much padding we need.
2691 nAltivecParamsAtEnd++;
2692 continue;
2693 }
2694 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2695 NumBytes = ((NumBytes+15)/16)*16;
2696 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002698 }
2699
2700 // Allow for Altivec parameters at the end, if needed.
2701 if (nAltivecParamsAtEnd) {
2702 NumBytes = ((NumBytes+15)/16)*16;
2703 NumBytes += 16*nAltivecParamsAtEnd;
2704 }
2705
2706 // The prolog code of the callee may store up to 8 GPR argument registers to
2707 // the stack, allowing va_start to index over them in memory if its varargs.
2708 // Because we cannot tell if this is needed on the caller side, we have to
2709 // conservatively assume that it is needed. As such, make sure we have at
2710 // least enough stack space for the caller to store the 8 GPRs.
2711 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002712 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002713
2714 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002715 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2716 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2717 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718 unsigned AlignMask = TargetAlign-1;
2719 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2720 }
2721
2722 return NumBytes;
2723}
2724
2725/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002726/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002727static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002728 unsigned ParamSize) {
2729
Dale Johannesenb60d5192009-11-24 01:09:07 +00002730 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002731
2732 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2733 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2734 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2735 // Remember only if the new adjustement is bigger.
2736 if (SPDiff < FI->getTailCallSPDelta())
2737 FI->setTailCallSPDelta(SPDiff);
2738
2739 return SPDiff;
2740}
2741
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2743/// for tail call optimization. Targets which want to do tail call
2744/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002745bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002747 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 bool isVarArg,
2749 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002751 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002752 return false;
2753
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002754 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002755 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002756 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002757
Dan Gohman98ca4f22009-08-05 01:29:28 +00002758 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002759 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2761 // Functions containing by val parameters are not supported.
2762 for (unsigned i = 0; i != Ins.size(); i++) {
2763 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2764 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766
2767 // Non PIC/GOT tail calls are supported.
2768 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2769 return true;
2770
2771 // At the moment we can only do local tail calls (in same module, hidden
2772 // or protected) if we are generating PIC.
2773 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2774 return G->getGlobal()->hasHiddenVisibility()
2775 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776 }
2777
2778 return false;
2779}
2780
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002781/// isCallCompatibleAddress - Return the immediate to use if the specified
2782/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002783static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002784 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2785 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002786
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002787 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002788 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002789 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002790 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002791
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002792 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002793 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002794}
2795
Dan Gohman844731a2008-05-13 00:00:25 +00002796namespace {
2797
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002798struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002799 SDValue Arg;
2800 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801 int FrameIdx;
2802
2803 TailCallArgumentInfo() : FrameIdx(0) {}
2804};
2805
Dan Gohman844731a2008-05-13 00:00:25 +00002806}
2807
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2809static void
2810StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002811 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002812 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002813 SmallVector<SDValue, 8> &MemOpChains,
2814 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002816 SDValue Arg = TailCallArgs[i].Arg;
2817 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002818 int FI = TailCallArgs[i].FrameIdx;
2819 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002820 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002821 MachinePointerInfo::getFixedStack(FI),
2822 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002823 }
2824}
2825
2826/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2827/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002828static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002829 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002830 SDValue Chain,
2831 SDValue OldRetAddr,
2832 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 int SPDiff,
2834 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002835 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002836 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002837 if (SPDiff) {
2838 // Calculate the new stack slot for the return address.
2839 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002840 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002841 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002842 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002843 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002845 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002846 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002847 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002848 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002849
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002850 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2851 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002852 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002853 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002854 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002855 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002856 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2858 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002859 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002860 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002862 }
2863 return Chain;
2864}
2865
2866/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2867/// the position of the argument.
2868static void
2869CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002870 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2872 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002873 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002874 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877 TailCallArgumentInfo Info;
2878 Info.Arg = Arg;
2879 Info.FrameIdxOp = FIN;
2880 Info.FrameIdx = FI;
2881 TailCallArguments.push_back(Info);
2882}
2883
2884/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2885/// stack slot. Returns the chain as result and the loaded frame pointers in
2886/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002887SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002888 int SPDiff,
2889 SDValue Chain,
2890 SDValue &LROpOut,
2891 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002892 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002893 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894 if (SPDiff) {
2895 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002896 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002897 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002898 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002899 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002900 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002901
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002902 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2903 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002904 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002905 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002906 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002907 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908 Chain = SDValue(FPOpOut.getNode(), 1);
2909 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 }
2911 return Chain;
2912}
2913
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002914/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002915/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002916/// specified by the specific parameter attribute. The copy will be passed as
2917/// a byval function parameter.
2918/// Sometimes what we are copying is the end of a larger object, the part that
2919/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002920static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002921CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002922 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002923 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002924 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002925 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002926 false, false, MachinePointerInfo(0),
2927 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002928}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002929
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002930/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2931/// tail calls.
2932static void
Dan Gohman475871a2008-07-27 21:46:04 +00002933LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2934 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002936 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002937 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002938 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002939 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002940 if (!isTailCall) {
2941 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002942 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002947 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948 DAG.getConstant(ArgOffset, PtrVT));
2949 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002950 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2951 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 // Calculate and remember argument location.
2953 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2954 TailCallArguments);
2955}
2956
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002957static
2958void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2959 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2960 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2961 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2962 MachineFunction &MF = DAG.getMachineFunction();
2963
2964 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2965 // might overwrite each other in case of tail call optimization.
2966 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002967 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002968 InFlag = SDValue();
2969 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2970 MemOpChains2, dl);
2971 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002972 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002973 &MemOpChains2[0], MemOpChains2.size());
2974
2975 // Store the return address to the appropriate stack slot.
2976 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2977 isPPC64, isDarwinABI, dl);
2978
2979 // Emit callseq_end just before tailcall node.
2980 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2981 DAG.getIntPtrConstant(0, true), InFlag);
2982 InFlag = Chain.getValue(1);
2983}
2984
2985static
2986unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2987 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2988 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002989 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002990 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002991
Chris Lattnerb9082582010-11-14 23:42:06 +00002992 bool isPPC64 = PPCSubTarget.isPPC64();
2993 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2994
Owen Andersone50ed302009-08-10 22:56:29 +00002995 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002997 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002998
2999 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3000
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003001 bool needIndirectCall = true;
3002 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003003 // If this is an absolute destination address, use the munged value.
3004 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003005 needIndirectCall = false;
3006 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003007
Chris Lattnerb9082582010-11-14 23:42:06 +00003008 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3009 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3010 // Use indirect calls for ALL functions calls in JIT mode, since the
3011 // far-call stubs may be outside relocation limits for a BL instruction.
3012 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3013 unsigned OpFlags = 0;
3014 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003015 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003016 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003017 (G->getGlobal()->isDeclaration() ||
3018 G->getGlobal()->isWeakForLinker())) {
3019 // PC-relative references to external symbols should go through $stub,
3020 // unless we're building with the leopard linker or later, which
3021 // automatically synthesizes these stubs.
3022 OpFlags = PPCII::MO_DARWIN_STUB;
3023 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Chris Lattnerb9082582010-11-14 23:42:06 +00003025 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3026 // every direct call is) turn it into a TargetGlobalAddress /
3027 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003028 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003029 Callee.getValueType(),
3030 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003031 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003032 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003033 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003035 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003036 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037
Chris Lattnerb9082582010-11-14 23:42:06 +00003038 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003039 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003040 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003041 // PC-relative references to external symbols should go through $stub,
3042 // unless we're building with the leopard linker or later, which
3043 // automatically synthesizes these stubs.
3044 OpFlags = PPCII::MO_DARWIN_STUB;
3045 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003046
Chris Lattnerb9082582010-11-14 23:42:06 +00003047 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3048 OpFlags);
3049 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003050 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003051
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003052 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003053 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3054 // to do the call, we can't use PPCISD::CALL.
3055 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003056
3057 if (isSVR4ABI && isPPC64) {
3058 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3059 // entry point, but to the function descriptor (the function entry point
3060 // address is part of the function descriptor though).
3061 // The function descriptor is a three doubleword structure with the
3062 // following fields: function entry point, TOC base address and
3063 // environment pointer.
3064 // Thus for a call through a function pointer, the following actions need
3065 // to be performed:
3066 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003067 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003068 // 2. Load the address of the function entry point from the function
3069 // descriptor.
3070 // 3. Load the TOC of the callee from the function descriptor into r2.
3071 // 4. Load the environment pointer from the function descriptor into
3072 // r11.
3073 // 5. Branch to the function entry point address.
3074 // 6. On return of the callee, the TOC of the caller needs to be
3075 // restored (this is done in FinishCall()).
3076 //
3077 // All those operations are flagged together to ensure that no other
3078 // operations can be scheduled in between. E.g. without flagging the
3079 // operations together, a TOC access in the caller could be scheduled
3080 // between the load of the callee TOC and the branch to the callee, which
3081 // results in the TOC access going through the TOC of the callee instead
3082 // of going through the TOC of the caller, which leads to incorrect code.
3083
3084 // Load the address of the function entry point from the function
3085 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003086 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003087 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3088 InFlag.getNode() ? 3 : 2);
3089 Chain = LoadFuncPtr.getValue(1);
3090 InFlag = LoadFuncPtr.getValue(2);
3091
3092 // Load environment pointer into r11.
3093 // Offset of the environment pointer within the function descriptor.
3094 SDValue PtrOff = DAG.getIntPtrConstant(16);
3095
3096 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3097 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3098 InFlag);
3099 Chain = LoadEnvPtr.getValue(1);
3100 InFlag = LoadEnvPtr.getValue(2);
3101
3102 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3103 InFlag);
3104 Chain = EnvVal.getValue(0);
3105 InFlag = EnvVal.getValue(1);
3106
3107 // Load TOC of the callee into r2. We are using a target-specific load
3108 // with r2 hard coded, because the result of a target-independent load
3109 // would never go directly into r2, since r2 is a reserved register (which
3110 // prevents the register allocator from allocating it), resulting in an
3111 // additional register being allocated and an unnecessary move instruction
3112 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003113 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003114 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3115 Callee, InFlag);
3116 Chain = LoadTOCPtr.getValue(0);
3117 InFlag = LoadTOCPtr.getValue(1);
3118
3119 MTCTROps[0] = Chain;
3120 MTCTROps[1] = LoadFuncPtr;
3121 MTCTROps[2] = InFlag;
3122 }
3123
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3125 2 + (InFlag.getNode() != 0));
3126 InFlag = Chain.getValue(1);
3127
3128 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003130 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003131 Ops.push_back(Chain);
3132 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3133 Callee.setNode(0);
3134 // Add CTR register as callee so a bctr can be emitted later.
3135 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003136 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 }
3138
3139 // If this is a direct call, pass the chain and the callee.
3140 if (Callee.getNode()) {
3141 Ops.push_back(Chain);
3142 Ops.push_back(Callee);
3143 }
3144 // If this is a tail call add stack pointer delta.
3145 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003147
3148 // Add argument registers to the end of the list so that they are known live
3149 // into the call.
3150 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3151 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3152 RegsToPass[i].second.getValueType()));
3153
3154 return CallOpc;
3155}
3156
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003157static
3158bool isLocalCall(const SDValue &Callee)
3159{
3160 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003161 return !G->getGlobal()->isDeclaration() &&
3162 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003163 return false;
3164}
3165
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166SDValue
3167PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003168 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003169 const SmallVectorImpl<ISD::InputArg> &Ins,
3170 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003171 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003172
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003173 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003174 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003175 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177
3178 // Copy all of the result registers out of their specified physreg.
3179 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3180 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003182
3183 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3184 VA.getLocReg(), VA.getLocVT(), InFlag);
3185 Chain = Val.getValue(1);
3186 InFlag = Val.getValue(2);
3187
3188 switch (VA.getLocInfo()) {
3189 default: llvm_unreachable("Unknown loc info!");
3190 case CCValAssign::Full: break;
3191 case CCValAssign::AExt:
3192 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3193 break;
3194 case CCValAssign::ZExt:
3195 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3196 DAG.getValueType(VA.getValVT()));
3197 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3198 break;
3199 case CCValAssign::SExt:
3200 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3201 DAG.getValueType(VA.getValVT()));
3202 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3203 break;
3204 }
3205
3206 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003207 }
3208
Dan Gohman98ca4f22009-08-05 01:29:28 +00003209 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003210}
3211
Dan Gohman98ca4f22009-08-05 01:29:28 +00003212SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003213PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3214 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003215 SelectionDAG &DAG,
3216 SmallVector<std::pair<unsigned, SDValue>, 8>
3217 &RegsToPass,
3218 SDValue InFlag, SDValue Chain,
3219 SDValue &Callee,
3220 int SPDiff, unsigned NumBytes,
3221 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003222 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003223 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003224 SmallVector<SDValue, 8> Ops;
3225 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3226 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003227 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228
Hal Finkel82b38212012-08-28 02:10:27 +00003229 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3230 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3231 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3232
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003233 // When performing tail call optimization the callee pops its arguments off
3234 // the stack. Account for this here so these bytes can be pushed back on in
3235 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3236 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003237 (CallConv == CallingConv::Fast &&
3238 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003239
Roman Divackye46137f2012-03-06 16:41:49 +00003240 // Add a register mask operand representing the call-preserved registers.
3241 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3242 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3243 assert(Mask && "Missing call preserved mask for calling convention");
3244 Ops.push_back(DAG.getRegisterMask(Mask));
3245
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003246 if (InFlag.getNode())
3247 Ops.push_back(InFlag);
3248
3249 // Emit tail call.
3250 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003251 // If this is the first return lowered for this function, add the regs
3252 // to the liveout set for the function.
3253 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3254 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003255 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003256 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003257 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3258 for (unsigned i = 0; i != RVLocs.size(); ++i)
3259 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3260 }
3261
3262 assert(((Callee.getOpcode() == ISD::Register &&
3263 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3264 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3265 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3266 isa<ConstantSDNode>(Callee)) &&
3267 "Expecting an global address, external symbol, absolute value or register");
3268
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270 }
3271
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003272 // Add a NOP immediately after the branch instruction when using the 64-bit
3273 // SVR4 ABI. At link time, if caller and callee are in a different module and
3274 // thus have a different TOC, the call will be replaced with a call to a stub
3275 // function which saves the current TOC, loads the TOC of the callee and
3276 // branches to the callee. The NOP will be replaced with a load instruction
3277 // which restores the TOC of the caller from the TOC save slot of the current
3278 // stack frame. If caller and callee belong to the same module (and have the
3279 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003280
3281 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003282 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003283 if (CallOpc == PPCISD::BCTRL_SVR4) {
3284 // This is a call through a function pointer.
3285 // Restore the caller TOC from the save area into R2.
3286 // See PrepareCall() for more information about calls through function
3287 // pointers in the 64-bit SVR4 ABI.
3288 // We are using a target-specific load with r2 hard coded, because the
3289 // result of a target-independent load would never go directly into r2,
3290 // since r2 is a reserved register (which prevents the register allocator
3291 // from allocating it), resulting in an additional register being
3292 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003293 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003294 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3295 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003296 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003297 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003298 }
3299
Hal Finkel5b00cea2012-03-31 14:45:15 +00003300 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3301 InFlag = Chain.getValue(1);
3302
3303 if (needsTOCRestore) {
3304 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3305 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3306 InFlag = Chain.getValue(1);
3307 }
3308
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003309 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3310 DAG.getIntPtrConstant(BytesCalleePops, true),
3311 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 InFlag = Chain.getValue(1);
3314
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3316 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317}
3318
Dan Gohman98ca4f22009-08-05 01:29:28 +00003319SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003320PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003321 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003322 SelectionDAG &DAG = CLI.DAG;
3323 DebugLoc &dl = CLI.DL;
3324 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3325 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3326 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3327 SDValue Chain = CLI.Chain;
3328 SDValue Callee = CLI.Callee;
3329 bool &isTailCall = CLI.IsTailCall;
3330 CallingConv::ID CallConv = CLI.CallConv;
3331 bool isVarArg = CLI.IsVarArg;
3332
Evan Cheng0c439eb2010-01-27 00:07:07 +00003333 if (isTailCall)
3334 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3335 Ins, DAG);
3336
Bill Schmidt726c2372012-10-23 15:51:16 +00003337 if (PPCSubTarget.isSVR4ABI()) {
3338 if (PPCSubTarget.isPPC64())
3339 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3340 isTailCall, Outs, OutVals, Ins,
3341 dl, DAG, InVals);
3342 else
3343 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3344 isTailCall, Outs, OutVals, Ins,
3345 dl, DAG, InVals);
3346 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003347
Bill Schmidt726c2372012-10-23 15:51:16 +00003348 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3349 isTailCall, Outs, OutVals, Ins,
3350 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003351}
3352
3353SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003354PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3355 CallingConv::ID CallConv, bool isVarArg,
3356 bool isTailCall,
3357 const SmallVectorImpl<ISD::OutputArg> &Outs,
3358 const SmallVectorImpl<SDValue> &OutVals,
3359 const SmallVectorImpl<ISD::InputArg> &Ins,
3360 DebugLoc dl, SelectionDAG &DAG,
3361 SmallVectorImpl<SDValue> &InVals) const {
3362 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003363 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003364
Dan Gohman98ca4f22009-08-05 01:29:28 +00003365 assert((CallConv == CallingConv::C ||
3366 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003367
Tilmann Schellerffd02002009-07-03 06:45:56 +00003368 unsigned PtrByteSize = 4;
3369
3370 MachineFunction &MF = DAG.getMachineFunction();
3371
3372 // Mark this function as potentially containing a function that contains a
3373 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3374 // and restoring the callers stack pointer in this functions epilog. This is
3375 // done because by tail calling the called function might overwrite the value
3376 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003377 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3378 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003379 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003380
Tilmann Schellerffd02002009-07-03 06:45:56 +00003381 // Count how many bytes are to be pushed on the stack, including the linkage
3382 // area, parameter list area and the part of the local variable space which
3383 // contains copies of aggregates which are passed by value.
3384
3385 // Assign locations to all of the outgoing arguments.
3386 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003387 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003388 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003389
3390 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003391 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003392
3393 if (isVarArg) {
3394 // Handle fixed and variable vector arguments differently.
3395 // Fixed vector arguments go into registers as long as registers are
3396 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003397 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003398
Tilmann Schellerffd02002009-07-03 06:45:56 +00003399 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003400 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003401 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003402 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403
Dan Gohman98ca4f22009-08-05 01:29:28 +00003404 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003405 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3406 CCInfo);
3407 } else {
3408 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3409 ArgFlags, CCInfo);
3410 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003411
Tilmann Schellerffd02002009-07-03 06:45:56 +00003412 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003413#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003414 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003415 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003416#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003417 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003418 }
3419 }
3420 } else {
3421 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003422 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003423 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003424
Tilmann Schellerffd02002009-07-03 06:45:56 +00003425 // Assign locations to all of the outgoing aggregate by value arguments.
3426 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003427 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003428 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003429
3430 // Reserve stack space for the allocations in CCInfo.
3431 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3432
Dan Gohman98ca4f22009-08-05 01:29:28 +00003433 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003434
3435 // Size of the linkage area, parameter list area and the part of the local
3436 // space variable where copies of aggregates which are passed by value are
3437 // stored.
3438 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439
Tilmann Schellerffd02002009-07-03 06:45:56 +00003440 // Calculate by how many bytes the stack has to be adjusted in case of tail
3441 // call optimization.
3442 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3443
3444 // Adjust the stack pointer for the new arguments...
3445 // These operations are automatically eliminated by the prolog/epilog pass
3446 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3447 SDValue CallSeqStart = Chain;
3448
3449 // Load the return address and frame pointer so it can be moved somewhere else
3450 // later.
3451 SDValue LROp, FPOp;
3452 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3453 dl);
3454
3455 // Set up a copy of the stack pointer for use loading and storing any
3456 // arguments that may not fit in the registers available for argument
3457 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003459
Tilmann Schellerffd02002009-07-03 06:45:56 +00003460 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3461 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3462 SmallVector<SDValue, 8> MemOpChains;
3463
Roman Divacky0aaa9192011-08-30 17:04:16 +00003464 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003465 // Walk the register/memloc assignments, inserting copies/loads.
3466 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3467 i != e;
3468 ++i) {
3469 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003470 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003471 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003472
Tilmann Schellerffd02002009-07-03 06:45:56 +00003473 if (Flags.isByVal()) {
3474 // Argument is an aggregate which is passed by value, thus we need to
3475 // create a copy of it in the local variable space of the current stack
3476 // frame (which is the stack frame of the caller) and pass the address of
3477 // this copy to the callee.
3478 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3479 CCValAssign &ByValVA = ByValArgLocs[j++];
3480 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003481
Tilmann Schellerffd02002009-07-03 06:45:56 +00003482 // Memory reserved in the local variable space of the callers stack frame.
3483 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003484
Tilmann Schellerffd02002009-07-03 06:45:56 +00003485 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3486 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003487
Tilmann Schellerffd02002009-07-03 06:45:56 +00003488 // Create a copy of the argument in the local area of the current
3489 // stack frame.
3490 SDValue MemcpyCall =
3491 CreateCopyOfByValArgument(Arg, PtrOff,
3492 CallSeqStart.getNode()->getOperand(0),
3493 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003494
Tilmann Schellerffd02002009-07-03 06:45:56 +00003495 // This must go outside the CALLSEQ_START..END.
3496 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3497 CallSeqStart.getNode()->getOperand(1));
3498 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3499 NewCallSeqStart.getNode());
3500 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003501
Tilmann Schellerffd02002009-07-03 06:45:56 +00003502 // Pass the address of the aggregate copy on the stack either in a
3503 // physical register or in the parameter list area of the current stack
3504 // frame to the callee.
3505 Arg = PtrOff;
3506 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003507
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003509 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // Put argument in a physical register.
3511 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3512 } else {
3513 // Put argument in the parameter list area of the current stack frame.
3514 assert(VA.isMemLoc());
3515 unsigned LocMemOffset = VA.getLocMemOffset();
3516
3517 if (!isTailCall) {
3518 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3519 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3520
3521 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003522 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003523 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524 } else {
3525 // Calculate and remember argument location.
3526 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3527 TailCallArguments);
3528 }
3529 }
3530 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003531
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003535
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 // Build a sequence of copy-to-reg nodes chained together with token chain
3537 // and flag operands which copy the outgoing args into the appropriate regs.
3538 SDValue InFlag;
3539 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3540 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3541 RegsToPass[i].second, InFlag);
3542 InFlag = Chain.getValue(1);
3543 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003544
Hal Finkel82b38212012-08-28 02:10:27 +00003545 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3546 // registers.
3547 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003548 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3549 SDValue Ops[] = { Chain, InFlag };
3550
Hal Finkel82b38212012-08-28 02:10:27 +00003551 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003552 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3553
Hal Finkel82b38212012-08-28 02:10:27 +00003554 InFlag = Chain.getValue(1);
3555 }
3556
Chris Lattnerb9082582010-11-14 23:42:06 +00003557 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003558 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3559 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003560
Dan Gohman98ca4f22009-08-05 01:29:28 +00003561 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3562 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3563 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564}
3565
Bill Schmidt726c2372012-10-23 15:51:16 +00003566// Copy an argument into memory, being careful to do this outside the
3567// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003568SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003569PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3570 SDValue CallSeqStart,
3571 ISD::ArgFlagsTy Flags,
3572 SelectionDAG &DAG,
3573 DebugLoc dl) const {
3574 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3575 CallSeqStart.getNode()->getOperand(0),
3576 Flags, DAG, dl);
3577 // The MEMCPY must go outside the CALLSEQ_START..END.
3578 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3579 CallSeqStart.getNode()->getOperand(1));
3580 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3581 NewCallSeqStart.getNode());
3582 return NewCallSeqStart;
3583}
3584
3585SDValue
3586PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003588 bool isTailCall,
3589 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003590 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003591 const SmallVectorImpl<ISD::InputArg> &Ins,
3592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003593 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003594
Bill Schmidt726c2372012-10-23 15:51:16 +00003595 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003596
Bill Schmidt726c2372012-10-23 15:51:16 +00003597 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3598 unsigned PtrByteSize = 8;
3599
3600 MachineFunction &MF = DAG.getMachineFunction();
3601
3602 // Mark this function as potentially containing a function that contains a
3603 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3604 // and restoring the callers stack pointer in this functions epilog. This is
3605 // done because by tail calling the called function might overwrite the value
3606 // in this function's (MF) stack pointer stack slot 0(SP).
3607 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3608 CallConv == CallingConv::Fast)
3609 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3610
3611 unsigned nAltivecParamsAtEnd = 0;
3612
3613 // Count how many bytes are to be pushed on the stack, including the linkage
3614 // area, and parameter passing area. We start with at least 48 bytes, which
3615 // is reserved space for [SP][CR][LR][3 x unused].
3616 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3617 // of this call.
3618 unsigned NumBytes =
3619 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3620 Outs, OutVals, nAltivecParamsAtEnd);
3621
3622 // Calculate by how many bytes the stack has to be adjusted in case of tail
3623 // call optimization.
3624 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3625
3626 // To protect arguments on the stack from being clobbered in a tail call,
3627 // force all the loads to happen before doing any other lowering.
3628 if (isTailCall)
3629 Chain = DAG.getStackArgumentTokenFactor(Chain);
3630
3631 // Adjust the stack pointer for the new arguments...
3632 // These operations are automatically eliminated by the prolog/epilog pass
3633 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3634 SDValue CallSeqStart = Chain;
3635
3636 // Load the return address and frame pointer so it can be move somewhere else
3637 // later.
3638 SDValue LROp, FPOp;
3639 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3640 dl);
3641
3642 // Set up a copy of the stack pointer for use loading and storing any
3643 // arguments that may not fit in the registers available for argument
3644 // passing.
3645 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3646
3647 // Figure out which arguments are going to go in registers, and which in
3648 // memory. Also, if this is a vararg function, floating point operations
3649 // must be stored to our stack, and loaded into integer regs as well, if
3650 // any integer regs are available for argument passing.
3651 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3652 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3653
3654 static const uint16_t GPR[] = {
3655 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3656 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3657 };
3658 static const uint16_t *FPR = GetFPR();
3659
3660 static const uint16_t VR[] = {
3661 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3662 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3663 };
3664 const unsigned NumGPRs = array_lengthof(GPR);
3665 const unsigned NumFPRs = 13;
3666 const unsigned NumVRs = array_lengthof(VR);
3667
3668 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3669 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3670
3671 SmallVector<SDValue, 8> MemOpChains;
3672 for (unsigned i = 0; i != NumOps; ++i) {
3673 SDValue Arg = OutVals[i];
3674 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3675
3676 // PtrOff will be used to store the current argument to the stack if a
3677 // register cannot be found for it.
3678 SDValue PtrOff;
3679
3680 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3681
3682 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3683
3684 // Promote integers to 64-bit values.
3685 if (Arg.getValueType() == MVT::i32) {
3686 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3687 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3688 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3689 }
3690
3691 // FIXME memcpy is used way more than necessary. Correctness first.
3692 // Note: "by value" is code for passing a structure by value, not
3693 // basic types.
3694 if (Flags.isByVal()) {
3695 // Note: Size includes alignment padding, so
3696 // struct x { short a; char b; }
3697 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3698 // These are the proper values we need for right-justifying the
3699 // aggregate in a parameter register.
3700 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003701
3702 // An empty aggregate parameter takes up no storage and no
3703 // registers.
3704 if (Size == 0)
3705 continue;
3706
Bill Schmidt726c2372012-10-23 15:51:16 +00003707 // All aggregates smaller than 8 bytes must be passed right-justified.
3708 if (Size==1 || Size==2 || Size==4) {
3709 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3710 if (GPR_idx != NumGPRs) {
3711 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3712 MachinePointerInfo(), VT,
3713 false, false, 0);
3714 MemOpChains.push_back(Load.getValue(1));
3715 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3716
3717 ArgOffset += PtrByteSize;
3718 continue;
3719 }
3720 }
3721
3722 if (GPR_idx == NumGPRs && Size < 8) {
3723 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3724 PtrOff.getValueType());
3725 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3726 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3727 CallSeqStart,
3728 Flags, DAG, dl);
3729 ArgOffset += PtrByteSize;
3730 continue;
3731 }
3732 // Copy entire object into memory. There are cases where gcc-generated
3733 // code assumes it is there, even if it could be put entirely into
3734 // registers. (This is not what the doc says.)
3735
3736 // FIXME: The above statement is likely due to a misunderstanding of the
3737 // documents. All arguments must be copied into the parameter area BY
3738 // THE CALLEE in the event that the callee takes the address of any
3739 // formal argument. That has not yet been implemented. However, it is
3740 // reasonable to use the stack area as a staging area for the register
3741 // load.
3742
3743 // Skip this for small aggregates, as we will use the same slot for a
3744 // right-justified copy, below.
3745 if (Size >= 8)
3746 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3747 CallSeqStart,
3748 Flags, DAG, dl);
3749
3750 // When a register is available, pass a small aggregate right-justified.
3751 if (Size < 8 && GPR_idx != NumGPRs) {
3752 // The easiest way to get this right-justified in a register
3753 // is to copy the structure into the rightmost portion of a
3754 // local variable slot, then load the whole slot into the
3755 // register.
3756 // FIXME: The memcpy seems to produce pretty awful code for
3757 // small aggregates, particularly for packed ones.
3758 // FIXME: It would be preferable to use the slot in the
3759 // parameter save area instead of a new local variable.
3760 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3761 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3762 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3763 CallSeqStart,
3764 Flags, DAG, dl);
3765
3766 // Load the slot into the register.
3767 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3768 MachinePointerInfo(),
3769 false, false, false, 0);
3770 MemOpChains.push_back(Load.getValue(1));
3771 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3772
3773 // Done with this argument.
3774 ArgOffset += PtrByteSize;
3775 continue;
3776 }
3777
3778 // For aggregates larger than PtrByteSize, copy the pieces of the
3779 // object that fit into registers from the parameter save area.
3780 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3781 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3782 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3783 if (GPR_idx != NumGPRs) {
3784 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3785 MachinePointerInfo(),
3786 false, false, false, 0);
3787 MemOpChains.push_back(Load.getValue(1));
3788 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3789 ArgOffset += PtrByteSize;
3790 } else {
3791 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3792 break;
3793 }
3794 }
3795 continue;
3796 }
3797
3798 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3799 default: llvm_unreachable("Unexpected ValueType for argument!");
3800 case MVT::i32:
3801 case MVT::i64:
3802 if (GPR_idx != NumGPRs) {
3803 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3804 } else {
3805 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3806 true, isTailCall, false, MemOpChains,
3807 TailCallArguments, dl);
3808 }
3809 ArgOffset += PtrByteSize;
3810 break;
3811 case MVT::f32:
3812 case MVT::f64:
3813 if (FPR_idx != NumFPRs) {
3814 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3815
3816 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003817 // A single float or an aggregate containing only a single float
3818 // must be passed right-justified in the stack doubleword, and
3819 // in the GPR, if one is available.
3820 SDValue StoreOff;
3821 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3822 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3823 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3824 } else
3825 StoreOff = PtrOff;
3826
3827 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003828 MachinePointerInfo(), false, false, 0);
3829 MemOpChains.push_back(Store);
3830
3831 // Float varargs are always shadowed in available integer registers
3832 if (GPR_idx != NumGPRs) {
3833 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3834 MachinePointerInfo(), false, false,
3835 false, 0);
3836 MemOpChains.push_back(Load.getValue(1));
3837 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3838 }
3839 } else if (GPR_idx != NumGPRs)
3840 // If we have any FPRs remaining, we may also have GPRs remaining.
3841 ++GPR_idx;
3842 } else {
3843 // Single-precision floating-point values are mapped to the
3844 // second (rightmost) word of the stack doubleword.
3845 if (Arg.getValueType() == MVT::f32) {
3846 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3847 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3848 }
3849
3850 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3851 true, isTailCall, false, MemOpChains,
3852 TailCallArguments, dl);
3853 }
3854 ArgOffset += 8;
3855 break;
3856 case MVT::v4f32:
3857 case MVT::v4i32:
3858 case MVT::v8i16:
3859 case MVT::v16i8:
3860 if (isVarArg) {
3861 // These go aligned on the stack, or in the corresponding R registers
3862 // when within range. The Darwin PPC ABI doc claims they also go in
3863 // V registers; in fact gcc does this only for arguments that are
3864 // prototyped, not for those that match the ... We do it for all
3865 // arguments, seems to work.
3866 while (ArgOffset % 16 !=0) {
3867 ArgOffset += PtrByteSize;
3868 if (GPR_idx != NumGPRs)
3869 GPR_idx++;
3870 }
3871 // We could elide this store in the case where the object fits
3872 // entirely in R registers. Maybe later.
3873 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3874 DAG.getConstant(ArgOffset, PtrVT));
3875 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3876 MachinePointerInfo(), false, false, 0);
3877 MemOpChains.push_back(Store);
3878 if (VR_idx != NumVRs) {
3879 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3880 MachinePointerInfo(),
3881 false, false, false, 0);
3882 MemOpChains.push_back(Load.getValue(1));
3883 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3884 }
3885 ArgOffset += 16;
3886 for (unsigned i=0; i<16; i+=PtrByteSize) {
3887 if (GPR_idx == NumGPRs)
3888 break;
3889 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3890 DAG.getConstant(i, PtrVT));
3891 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3892 false, false, false, 0);
3893 MemOpChains.push_back(Load.getValue(1));
3894 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3895 }
3896 break;
3897 }
3898
3899 // Non-varargs Altivec params generally go in registers, but have
3900 // stack space allocated at the end.
3901 if (VR_idx != NumVRs) {
3902 // Doesn't have GPR space allocated.
3903 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3904 } else {
3905 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3906 true, isTailCall, true, MemOpChains,
3907 TailCallArguments, dl);
3908 ArgOffset += 16;
3909 }
3910 break;
3911 }
3912 }
3913
3914 if (!MemOpChains.empty())
3915 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3916 &MemOpChains[0], MemOpChains.size());
3917
3918 // Check if this is an indirect call (MTCTR/BCTRL).
3919 // See PrepareCall() for more information about calls through function
3920 // pointers in the 64-bit SVR4 ABI.
3921 if (!isTailCall &&
3922 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3923 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3924 !isBLACompatibleAddress(Callee, DAG)) {
3925 // Load r2 into a virtual register and store it to the TOC save area.
3926 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3927 // TOC save area offset.
3928 SDValue PtrOff = DAG.getIntPtrConstant(40);
3929 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3930 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3931 false, false, 0);
3932 // R12 must contain the address of an indirect callee. This does not
3933 // mean the MTCTR instruction must use R12; it's easier to model this
3934 // as an extra parameter, so do that.
3935 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3936 }
3937
3938 // Build a sequence of copy-to-reg nodes chained together with token chain
3939 // and flag operands which copy the outgoing args into the appropriate regs.
3940 SDValue InFlag;
3941 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3942 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3943 RegsToPass[i].second, InFlag);
3944 InFlag = Chain.getValue(1);
3945 }
3946
3947 if (isTailCall)
3948 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3949 FPOp, true, TailCallArguments);
3950
3951 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3952 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3953 Ins, InVals);
3954}
3955
3956SDValue
3957PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3958 CallingConv::ID CallConv, bool isVarArg,
3959 bool isTailCall,
3960 const SmallVectorImpl<ISD::OutputArg> &Outs,
3961 const SmallVectorImpl<SDValue> &OutVals,
3962 const SmallVectorImpl<ISD::InputArg> &Ins,
3963 DebugLoc dl, SelectionDAG &DAG,
3964 SmallVectorImpl<SDValue> &InVals) const {
3965
3966 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003967
Owen Andersone50ed302009-08-10 22:56:29 +00003968 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003970 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003972 MachineFunction &MF = DAG.getMachineFunction();
3973
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003974 // Mark this function as potentially containing a function that contains a
3975 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3976 // and restoring the callers stack pointer in this functions epilog. This is
3977 // done because by tail calling the called function might overwrite the value
3978 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003979 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3980 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003981 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3982
3983 unsigned nAltivecParamsAtEnd = 0;
3984
Chris Lattnerabde4602006-05-16 22:56:08 +00003985 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003986 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003987 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003988 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003989 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003990 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003991 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003992
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003993 // Calculate by how many bytes the stack has to be adjusted in case of tail
3994 // call optimization.
3995 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Dan Gohman98ca4f22009-08-05 01:29:28 +00003997 // To protect arguments on the stack from being clobbered in a tail call,
3998 // force all the loads to happen before doing any other lowering.
3999 if (isTailCall)
4000 Chain = DAG.getStackArgumentTokenFactor(Chain);
4001
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004002 // Adjust the stack pointer for the new arguments...
4003 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004004 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004005 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004006
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004007 // Load the return address and frame pointer so it can be move somewhere else
4008 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004009 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004010 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4011 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004012
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004013 // Set up a copy of the stack pointer for use loading and storing any
4014 // arguments that may not fit in the registers available for argument
4015 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004016 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004017 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004019 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004021
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004022 // Figure out which arguments are going to go in registers, and which in
4023 // memory. Also, if this is a vararg function, floating point operations
4024 // must be stored to our stack, and loaded into integer regs as well, if
4025 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004026 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004027 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004028
Craig Topperb78ca422012-03-11 07:16:55 +00004029 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004030 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4031 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4032 };
Craig Topperb78ca422012-03-11 07:16:55 +00004033 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004034 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4035 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4036 };
Craig Topperb78ca422012-03-11 07:16:55 +00004037 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004038
Craig Topperb78ca422012-03-11 07:16:55 +00004039 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004040 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4041 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4042 };
Owen Anderson718cb662007-09-07 04:06:50 +00004043 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004044 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004045 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004046
Craig Topperb78ca422012-03-11 07:16:55 +00004047 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004048
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004049 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004050 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4051
Dan Gohman475871a2008-07-27 21:46:04 +00004052 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004053 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004054 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004055 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004056
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004057 // PtrOff will be used to store the current argument to the stack if a
4058 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004059 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004060
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004061 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004062
Dale Johannesen39355f92009-02-04 02:34:38 +00004063 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004064
4065 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004067 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4068 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004070 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004071
Dale Johannesen8419dd62008-03-07 20:27:40 +00004072 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004073 // Note: "by value" is code for passing a structure by value, not
4074 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004075 if (Flags.isByVal()) {
4076 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004077 // Very small objects are passed right-justified. Everything else is
4078 // passed left-justified.
4079 if (Size==1 || Size==2) {
4080 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004081 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004082 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004083 MachinePointerInfo(), VT,
4084 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004085 MemOpChains.push_back(Load.getValue(1));
4086 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004087
4088 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004089 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004090 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4091 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004092 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004093 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4094 CallSeqStart,
4095 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004096 ArgOffset += PtrByteSize;
4097 }
4098 continue;
4099 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004100 // Copy entire object into memory. There are cases where gcc-generated
4101 // code assumes it is there, even if it could be put entirely into
4102 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004103 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4104 CallSeqStart,
4105 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004106
4107 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4108 // copy the pieces of the object that fit into registers from the
4109 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004110 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004112 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004113 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004114 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4115 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004116 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004117 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004118 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004119 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004120 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004121 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004122 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004123 }
4124 }
4125 continue;
4126 }
4127
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004129 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 case MVT::i32:
4131 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004132 if (GPR_idx != NumGPRs) {
4133 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004134 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004135 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4136 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004137 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004138 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004139 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004140 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 case MVT::f32:
4142 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004143 if (FPR_idx != NumFPRs) {
4144 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4145
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004146 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004147 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4148 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004149 MemOpChains.push_back(Store);
4150
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004151 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004152 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004153 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004154 MachinePointerInfo(), false, false,
4155 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004156 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004157 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004158 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004160 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004161 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004162 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4163 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004164 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004165 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004166 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004167 }
4168 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004169 // If we have any FPRs remaining, we may also have GPRs remaining.
4170 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4171 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004172 if (GPR_idx != NumGPRs)
4173 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004175 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4176 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004177 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004178 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004179 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4180 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004181 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004182 if (isPPC64)
4183 ArgOffset += 8;
4184 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004186 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 case MVT::v4f32:
4188 case MVT::v4i32:
4189 case MVT::v8i16:
4190 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004191 if (isVarArg) {
4192 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004193 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004194 // V registers; in fact gcc does this only for arguments that are
4195 // prototyped, not for those that match the ... We do it for all
4196 // arguments, seems to work.
4197 while (ArgOffset % 16 !=0) {
4198 ArgOffset += PtrByteSize;
4199 if (GPR_idx != NumGPRs)
4200 GPR_idx++;
4201 }
4202 // We could elide this store in the case where the object fits
4203 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004204 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004205 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004206 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4207 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004208 MemOpChains.push_back(Store);
4209 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004210 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004211 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004212 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004213 MemOpChains.push_back(Load.getValue(1));
4214 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4215 }
4216 ArgOffset += 16;
4217 for (unsigned i=0; i<16; i+=PtrByteSize) {
4218 if (GPR_idx == NumGPRs)
4219 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004220 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004221 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004222 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004223 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004224 MemOpChains.push_back(Load.getValue(1));
4225 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4226 }
4227 break;
4228 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004229
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004230 // Non-varargs Altivec params generally go in registers, but have
4231 // stack space allocated at the end.
4232 if (VR_idx != NumVRs) {
4233 // Doesn't have GPR space allocated.
4234 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4235 } else if (nAltivecParamsAtEnd==0) {
4236 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004237 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4238 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004239 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004240 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004241 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004242 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004243 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004244 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004245 // If all Altivec parameters fit in registers, as they usually do,
4246 // they get stack space following the non-Altivec parameters. We
4247 // don't track this here because nobody below needs it.
4248 // If there are more Altivec parameters than fit in registers emit
4249 // the stores here.
4250 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4251 unsigned j = 0;
4252 // Offset is aligned; skip 1st 12 params which go in V registers.
4253 ArgOffset = ((ArgOffset+15)/16)*16;
4254 ArgOffset += 12*16;
4255 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004256 SDValue Arg = OutVals[i];
4257 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4259 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004260 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004261 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004262 // We are emitting Altivec params in order.
4263 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4264 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004265 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004266 ArgOffset += 16;
4267 }
4268 }
4269 }
4270 }
4271
Chris Lattner9a2a4972006-05-17 06:01:33 +00004272 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004274 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004275
Dale Johannesenf7b73042010-03-09 20:15:42 +00004276 // On Darwin, R12 must contain the address of an indirect callee. This does
4277 // not mean the MTCTR instruction must use R12; it's easier to model this as
4278 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004279 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004280 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4281 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4282 !isBLACompatibleAddress(Callee, DAG))
4283 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4284 PPC::R12), Callee));
4285
Chris Lattner9a2a4972006-05-17 06:01:33 +00004286 // Build a sequence of copy-to-reg nodes chained together with token chain
4287 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004288 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004289 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004290 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004291 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004292 InFlag = Chain.getValue(1);
4293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004294
Chris Lattnerb9082582010-11-14 23:42:06 +00004295 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004296 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4297 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004298
Dan Gohman98ca4f22009-08-05 01:29:28 +00004299 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4300 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4301 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004302}
4303
Hal Finkeld712f932011-10-14 19:51:36 +00004304bool
4305PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4306 MachineFunction &MF, bool isVarArg,
4307 const SmallVectorImpl<ISD::OutputArg> &Outs,
4308 LLVMContext &Context) const {
4309 SmallVector<CCValAssign, 16> RVLocs;
4310 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4311 RVLocs, Context);
4312 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4313}
4314
Dan Gohman98ca4f22009-08-05 01:29:28 +00004315SDValue
4316PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004317 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004318 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004319 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004320 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004321
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004322 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004323 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004324 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004325 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004327 // If this is the first return lowered for this function, add the regs to the
4328 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004329 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004330 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004331 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004332 }
4333
Dan Gohman475871a2008-07-27 21:46:04 +00004334 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004335
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004336 // Copy the result values into the output registers.
4337 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4338 CCValAssign &VA = RVLocs[i];
4339 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004340
4341 SDValue Arg = OutVals[i];
4342
4343 switch (VA.getLocInfo()) {
4344 default: llvm_unreachable("Unknown loc info!");
4345 case CCValAssign::Full: break;
4346 case CCValAssign::AExt:
4347 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4348 break;
4349 case CCValAssign::ZExt:
4350 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4351 break;
4352 case CCValAssign::SExt:
4353 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4354 break;
4355 }
4356
4357 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004358 Flag = Chain.getValue(1);
4359 }
4360
Gabor Greifba36cb52008-08-28 21:40:38 +00004361 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004363 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004365}
4366
Dan Gohman475871a2008-07-27 21:46:04 +00004367SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004368 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004369 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004370 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004371
Jim Laskeyefc7e522006-12-04 22:04:42 +00004372 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004373 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004374
4375 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004376 bool isPPC64 = Subtarget.isPPC64();
4377 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004378 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004379
4380 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004381 SDValue Chain = Op.getOperand(0);
4382 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004383
Jim Laskeyefc7e522006-12-04 22:04:42 +00004384 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004385 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4386 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004387 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Jim Laskeyefc7e522006-12-04 22:04:42 +00004389 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004390 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
Jim Laskeyefc7e522006-12-04 22:04:42 +00004392 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004393 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004394 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004395}
4396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004397
4398
Dan Gohman475871a2008-07-27 21:46:04 +00004399SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004400PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004401 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004402 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004403 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004404 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004405
4406 // Get current frame pointer save index. The users of this index will be
4407 // primarily DYNALLOC instructions.
4408 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4409 int RASI = FI->getReturnAddrSaveIndex();
4410
4411 // If the frame pointer save index hasn't been defined yet.
4412 if (!RASI) {
4413 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004414 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004415 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004416 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004417 // Save the result.
4418 FI->setReturnAddrSaveIndex(RASI);
4419 }
4420 return DAG.getFrameIndex(RASI, PtrVT);
4421}
4422
Dan Gohman475871a2008-07-27 21:46:04 +00004423SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004424PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4425 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004426 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004427 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004429
4430 // Get current frame pointer save index. The users of this index will be
4431 // primarily DYNALLOC instructions.
4432 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4433 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004434
Jim Laskey2f616bf2006-11-16 22:43:37 +00004435 // If the frame pointer save index hasn't been defined yet.
4436 if (!FPSI) {
4437 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004438 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004439 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Jim Laskey2f616bf2006-11-16 22:43:37 +00004441 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004442 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004443 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004444 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004445 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004446 return DAG.getFrameIndex(FPSI, PtrVT);
4447}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004448
Dan Gohman475871a2008-07-27 21:46:04 +00004449SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004450 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004451 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004452 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue Chain = Op.getOperand(0);
4454 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455 DebugLoc dl = Op.getDebugLoc();
4456
Jim Laskey2f616bf2006-11-16 22:43:37 +00004457 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004459 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004460 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004461 DAG.getConstant(0, PtrVT), Size);
4462 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004464 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004465 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004467 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004468}
4469
Chris Lattner1a635d62006-04-14 06:01:58 +00004470/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4471/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004472SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004473 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004474 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4475 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004476 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004477
Chris Lattner1a635d62006-04-14 06:01:58 +00004478 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Chris Lattner1a635d62006-04-14 06:01:58 +00004480 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004481 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004482
Owen Andersone50ed302009-08-10 22:56:29 +00004483 EVT ResVT = Op.getValueType();
4484 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4486 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004487 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004488
Chris Lattner1a635d62006-04-14 06:01:58 +00004489 // If the RHS of the comparison is a 0.0, we don't need to do the
4490 // subtraction at all.
4491 if (isFloatingPointZero(RHS))
4492 switch (CC) {
4493 default: break; // SETUO etc aren't handled by fsel.
4494 case ISD::SETULT:
4495 case ISD::SETLT:
4496 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004497 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004498 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4500 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004501 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004502 case ISD::SETUGT:
4503 case ISD::SETGT:
4504 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004505 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4508 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004509 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004512
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004514 switch (CC) {
4515 default: break; // SETUO etc aren't handled by fsel.
4516 case ISD::SETULT:
4517 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004518 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4520 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004521 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004522 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004523 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004524 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4526 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004527 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004528 case ISD::SETUGT:
4529 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004530 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4532 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004533 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004534 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004535 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004536 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4538 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004539 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004540 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004541 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004542}
4543
Chris Lattner1f873002007-11-28 18:44:47 +00004544// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004545SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004546 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004547 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004548 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 if (Src.getValueType() == MVT::f32)
4550 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004551
Dan Gohman475871a2008-07-27 21:46:04 +00004552 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004554 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004556 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004557 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004559 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 case MVT::i64:
4561 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004562 break;
4563 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004564
Chris Lattner1a635d62006-04-14 06:01:58 +00004565 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004567
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004568 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004569 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4570 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004571
4572 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4573 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004575 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004576 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004577 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004578 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004579}
4580
Dan Gohmand858e902010-04-17 15:26:15 +00004581SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4582 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004583 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004584 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004586 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004587
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004589 SDValue SINT = Op.getOperand(0);
4590 // When converting to single-precision, we actually need to convert
4591 // to double-precision first and then round to single-precision.
4592 // To avoid double-rounding effects during that operation, we have
4593 // to prepare the input operand. Bits that might be truncated when
4594 // converting to double-precision are replaced by a bit that won't
4595 // be lost at this stage, but is below the single-precision rounding
4596 // position.
4597 //
4598 // However, if -enable-unsafe-fp-math is in effect, accept double
4599 // rounding to avoid the extra overhead.
4600 if (Op.getValueType() == MVT::f32 &&
4601 !DAG.getTarget().Options.UnsafeFPMath) {
4602
4603 // Twiddle input to make sure the low 11 bits are zero. (If this
4604 // is the case, we are guaranteed the value will fit into the 53 bit
4605 // mantissa of an IEEE double-precision value without rounding.)
4606 // If any of those low 11 bits were not zero originally, make sure
4607 // bit 12 (value 2048) is set instead, so that the final rounding
4608 // to single-precision gets the correct result.
4609 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4610 SINT, DAG.getConstant(2047, MVT::i64));
4611 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4612 Round, DAG.getConstant(2047, MVT::i64));
4613 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4614 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4615 Round, DAG.getConstant(-2048, MVT::i64));
4616
4617 // However, we cannot use that value unconditionally: if the magnitude
4618 // of the input value is small, the bit-twiddling we did above might
4619 // end up visibly changing the output. Fortunately, in that case, we
4620 // don't need to twiddle bits since the original input will convert
4621 // exactly to double-precision floating-point already. Therefore,
4622 // construct a conditional to use the original value if the top 11
4623 // bits are all sign-bit copies, and use the rounded value computed
4624 // above otherwise.
4625 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4626 SINT, DAG.getConstant(53, MVT::i32));
4627 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4628 Cond, DAG.getConstant(1, MVT::i64));
4629 Cond = DAG.getSetCC(dl, MVT::i32,
4630 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4631
4632 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4633 }
4634 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4636 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004637 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004639 return FP;
4640 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004641
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004643 "Unhandled SINT_TO_FP type in custom expander!");
4644 // Since we only generate this in 64-bit mode, we can take advantage of
4645 // 64-bit registers. In particular, sign extend the input value into the
4646 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4647 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004648 MachineFunction &MF = DAG.getMachineFunction();
4649 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004650 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004651 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004652 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004653
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004656
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004658 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004659 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004660 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004661 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4662 SDValue Store =
4663 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4664 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004665 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004666 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004667 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004668
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4671 if (Op.getValueType() == MVT::f32)
4672 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004673 return FP;
4674}
4675
Dan Gohmand858e902010-04-17 15:26:15 +00004676SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4677 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004678 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004679 /*
4680 The rounding mode is in bits 30:31 of FPSR, and has the following
4681 settings:
4682 00 Round to nearest
4683 01 Round to 0
4684 10 Round to +inf
4685 11 Round to -inf
4686
4687 FLT_ROUNDS, on the other hand, expects the following:
4688 -1 Undefined
4689 0 Round to 0
4690 1 Round to nearest
4691 2 Round to +inf
4692 3 Round to -inf
4693
4694 To perform the conversion, we do:
4695 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4696 */
4697
4698 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004699 EVT VT = Op.getValueType();
4700 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4701 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004703
4704 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004706 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004707 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004708
4709 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004710 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004711 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004712 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004713 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004714
4715 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004716 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004717 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004718 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004719 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004720
4721 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004722 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 DAG.getNode(ISD::AND, dl, MVT::i32,
4724 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004725 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 DAG.getNode(ISD::SRL, dl, MVT::i32,
4727 DAG.getNode(ISD::AND, dl, MVT::i32,
4728 DAG.getNode(ISD::XOR, dl, MVT::i32,
4729 CWD, DAG.getConstant(3, MVT::i32)),
4730 DAG.getConstant(3, MVT::i32)),
4731 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004732
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004735
Duncan Sands83ec4b62008-06-06 12:08:01 +00004736 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004737 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004738}
4739
Dan Gohmand858e902010-04-17 15:26:15 +00004740SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004741 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004742 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004743 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004744 assert(Op.getNumOperands() == 3 &&
4745 VT == Op.getOperand(1).getValueType() &&
4746 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004747
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004748 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004749 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue Lo = Op.getOperand(0);
4751 SDValue Hi = Op.getOperand(1);
4752 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004753 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004754
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004755 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004756 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004757 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4758 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4759 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4760 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004761 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004762 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4763 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4764 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004766 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004767}
4768
Dan Gohmand858e902010-04-17 15:26:15 +00004769SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004770 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004771 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004772 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004773 assert(Op.getNumOperands() == 3 &&
4774 VT == Op.getOperand(1).getValueType() &&
4775 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004776
Dan Gohman9ed06db2008-03-07 20:36:53 +00004777 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004778 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004779 SDValue Lo = Op.getOperand(0);
4780 SDValue Hi = Op.getOperand(1);
4781 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004782 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004783
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004784 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004785 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004786 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4787 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4788 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4789 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004790 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004791 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4792 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4793 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004795 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004796}
4797
Dan Gohmand858e902010-04-17 15:26:15 +00004798SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004799 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004800 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004801 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004802 assert(Op.getNumOperands() == 3 &&
4803 VT == Op.getOperand(1).getValueType() &&
4804 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Dan Gohman9ed06db2008-03-07 20:36:53 +00004806 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue Lo = Op.getOperand(0);
4808 SDValue Hi = Op.getOperand(1);
4809 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004810 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004811
Dale Johannesenf5d97892009-02-04 01:48:28 +00004812 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004813 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004814 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4815 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4816 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4817 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004818 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004819 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4820 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4821 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004822 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004823 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004824 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004825}
4826
4827//===----------------------------------------------------------------------===//
4828// Vector related lowering.
4829//
4830
Chris Lattner4a998b92006-04-17 06:00:21 +00004831/// BuildSplatI - Build a canonical splati of Val with an element size of
4832/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004833static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004834 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004835 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004836
Owen Andersone50ed302009-08-10 22:56:29 +00004837 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004839 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004840
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004842
Chris Lattner70fa4932006-12-01 01:45:39 +00004843 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4844 if (Val == -1)
4845 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004846
Owen Andersone50ed302009-08-10 22:56:29 +00004847 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004848
Chris Lattner4a998b92006-04-17 06:00:21 +00004849 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004851 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004852 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004853 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4854 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004855 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004856}
4857
Chris Lattnere7c768e2006-04-18 03:24:30 +00004858/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004859/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004860static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004861 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 EVT DestVT = MVT::Other) {
4863 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004864 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004866}
4867
Chris Lattnere7c768e2006-04-18 03:24:30 +00004868/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4869/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004870static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004871 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 DebugLoc dl, EVT DestVT = MVT::Other) {
4873 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004874 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004876}
4877
4878
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004879/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4880/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004881static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004883 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004884 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4885 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004886
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004888 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004891 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004892}
4893
Chris Lattnerf1b47082006-04-14 05:19:18 +00004894// If this is a case we can't handle, return null and let the default
4895// expansion code take care of it. If we CAN select this case, and if it
4896// selects to a single instruction, return Op. Otherwise, if we can codegen
4897// this case more efficiently than a constant pool load, lower it to the
4898// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004899SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4900 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004901 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004902 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4903 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004904
Bob Wilson24e338e2009-03-02 23:24:16 +00004905 // Check if this is a splat of a constant value.
4906 APInt APSplatBits, APSplatUndef;
4907 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004908 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004909 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004910 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004911 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004912
Bob Wilsonf2950b02009-03-03 19:26:27 +00004913 unsigned SplatBits = APSplatBits.getZExtValue();
4914 unsigned SplatUndef = APSplatUndef.getZExtValue();
4915 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004916
Bob Wilsonf2950b02009-03-03 19:26:27 +00004917 // First, handle single instruction cases.
4918
4919 // All zeros?
4920 if (SplatBits == 0) {
4921 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4923 SDValue Z = DAG.getConstant(0, MVT::i32);
4924 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004925 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004926 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004927 return Op;
4928 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004929
Bob Wilsonf2950b02009-03-03 19:26:27 +00004930 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4931 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4932 (32-SplatBitSize));
4933 if (SextVal >= -16 && SextVal <= 15)
4934 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004935
4936
Bob Wilsonf2950b02009-03-03 19:26:27 +00004937 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004938
Bob Wilsonf2950b02009-03-03 19:26:27 +00004939 // If this value is in the range [-32,30] and is even, use:
4940 // tmp = VSPLTI[bhw], result = add tmp, tmp
4941 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004942 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004943 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004944 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004945 }
4946
4947 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4948 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4949 // for fneg/fabs.
4950 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4951 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004953
4954 // Make the VSLW intrinsic, computing 0x8000_0000.
4955 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4956 OnesV, DAG, dl);
4957
4958 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004960 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004961 }
4962
4963 // Check to see if this is a wide variety of vsplti*, binop self cases.
4964 static const signed char SplatCsts[] = {
4965 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4966 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4967 };
4968
4969 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4970 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4971 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4972 int i = SplatCsts[idx];
4973
4974 // Figure out what shift amount will be used by altivec if shifted by i in
4975 // this splat size.
4976 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4977
4978 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004979 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004981 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4982 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4983 Intrinsic::ppc_altivec_vslw
4984 };
4985 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004986 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004988
Bob Wilsonf2950b02009-03-03 19:26:27 +00004989 // vsplti + srl self.
4990 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004992 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4993 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4994 Intrinsic::ppc_altivec_vsrw
4995 };
4996 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004997 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004998 }
4999
Bob Wilsonf2950b02009-03-03 19:26:27 +00005000 // vsplti + sra self.
5001 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005003 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5004 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5005 Intrinsic::ppc_altivec_vsraw
5006 };
5007 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005008 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Bob Wilsonf2950b02009-03-03 19:26:27 +00005011 // vsplti + rol self.
5012 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5013 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5016 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5017 Intrinsic::ppc_altivec_vrlw
5018 };
5019 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005020 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005022
Bob Wilsonf2950b02009-03-03 19:26:27 +00005023 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005024 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005026 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005027 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005028 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005029 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005031 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005032 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005033 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005034 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005036 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5037 }
5038 }
5039
5040 // Three instruction sequences.
5041
5042 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5043 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5045 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005046 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005047 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005048 }
5049 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5050 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5052 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005053 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005054 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005056
Dan Gohman475871a2008-07-27 21:46:04 +00005057 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005058}
5059
Chris Lattner59138102006-04-17 05:28:54 +00005060/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5061/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005062static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005063 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005064 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005065 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005066 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005067 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Chris Lattner59138102006-04-17 05:28:54 +00005069 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005070 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005071 OP_VMRGHW,
5072 OP_VMRGLW,
5073 OP_VSPLTISW0,
5074 OP_VSPLTISW1,
5075 OP_VSPLTISW2,
5076 OP_VSPLTISW3,
5077 OP_VSLDOI4,
5078 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005079 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005080 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Chris Lattner59138102006-04-17 05:28:54 +00005082 if (OpNum == OP_COPY) {
5083 if (LHSID == (1*9+2)*9+3) return LHS;
5084 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5085 return RHS;
5086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Dan Gohman475871a2008-07-27 21:46:04 +00005088 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005089 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5090 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Nate Begeman9008ca62009-04-27 18:41:29 +00005092 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005093 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005094 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005095 case OP_VMRGHW:
5096 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5097 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5098 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5099 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5100 break;
5101 case OP_VMRGLW:
5102 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5103 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5104 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5105 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5106 break;
5107 case OP_VSPLTISW0:
5108 for (unsigned i = 0; i != 16; ++i)
5109 ShufIdxs[i] = (i&3)+0;
5110 break;
5111 case OP_VSPLTISW1:
5112 for (unsigned i = 0; i != 16; ++i)
5113 ShufIdxs[i] = (i&3)+4;
5114 break;
5115 case OP_VSPLTISW2:
5116 for (unsigned i = 0; i != 16; ++i)
5117 ShufIdxs[i] = (i&3)+8;
5118 break;
5119 case OP_VSPLTISW3:
5120 for (unsigned i = 0; i != 16; ++i)
5121 ShufIdxs[i] = (i&3)+12;
5122 break;
5123 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005124 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005125 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005126 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005127 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005128 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005129 }
Owen Andersone50ed302009-08-10 22:56:29 +00005130 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005131 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5132 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005134 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005135}
5136
Chris Lattnerf1b47082006-04-14 05:19:18 +00005137/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5138/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5139/// return the code it can be lowered into. Worst case, it can always be
5140/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005141SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005142 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005143 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue V1 = Op.getOperand(0);
5145 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005147 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005148
Chris Lattnerf1b47082006-04-14 05:19:18 +00005149 // Cases that are handled by instructions that take permute immediates
5150 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5151 // selected by the instruction selector.
5152 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005153 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5154 PPC::isSplatShuffleMask(SVOp, 2) ||
5155 PPC::isSplatShuffleMask(SVOp, 4) ||
5156 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5157 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5158 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5159 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5160 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5161 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5162 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5163 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5164 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005165 return Op;
5166 }
5167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005168
Chris Lattnerf1b47082006-04-14 05:19:18 +00005169 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5170 // and produce a fixed permutation. If any of these match, do not lower to
5171 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005172 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5173 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5174 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5175 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5176 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5177 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5178 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5179 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5180 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005181 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Chris Lattner59138102006-04-17 05:28:54 +00005183 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5184 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005185 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005186
Chris Lattner59138102006-04-17 05:28:54 +00005187 unsigned PFIndexes[4];
5188 bool isFourElementShuffle = true;
5189 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5190 unsigned EltNo = 8; // Start out undef.
5191 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005192 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005193 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Nate Begeman9008ca62009-04-27 18:41:29 +00005195 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005196 if ((ByteSource & 3) != j) {
5197 isFourElementShuffle = false;
5198 break;
5199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005200
Chris Lattner59138102006-04-17 05:28:54 +00005201 if (EltNo == 8) {
5202 EltNo = ByteSource/4;
5203 } else if (EltNo != ByteSource/4) {
5204 isFourElementShuffle = false;
5205 break;
5206 }
5207 }
5208 PFIndexes[i] = EltNo;
5209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005210
5211 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005212 // perfect shuffle vector to determine if it is cost effective to do this as
5213 // discrete instructions, or whether we should use a vperm.
5214 if (isFourElementShuffle) {
5215 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005216 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005217 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner59138102006-04-17 05:28:54 +00005219 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5220 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
Chris Lattner59138102006-04-17 05:28:54 +00005222 // Determining when to avoid vperm is tricky. Many things affect the cost
5223 // of vperm, particularly how many times the perm mask needs to be computed.
5224 // For example, if the perm mask can be hoisted out of a loop or is already
5225 // used (perhaps because there are multiple permutes with the same shuffle
5226 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5227 // the loop requires an extra register.
5228 //
5229 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005230 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005231 // available, if this block is within a loop, we should avoid using vperm
5232 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005233 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005234 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattnerf1b47082006-04-14 05:19:18 +00005237 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5238 // vector that will get spilled to the constant pool.
5239 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005240
Chris Lattnerf1b47082006-04-14 05:19:18 +00005241 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5242 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005243 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005244 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005245
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5248 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Chris Lattnerf1b47082006-04-14 05:19:18 +00005250 for (unsigned j = 0; j != BytesPerElement; ++j)
5251 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005254
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005256 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005257 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005258}
5259
Chris Lattner90564f22006-04-18 17:59:36 +00005260/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5261/// altivec comparison. If it is, return true and fill in Opc/isDot with
5262/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005263static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005264 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005265 unsigned IntrinsicID =
5266 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005267 CompareOpc = -1;
5268 isDot = false;
5269 switch (IntrinsicID) {
5270 default: return false;
5271 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005272 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5273 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5274 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5275 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5276 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5277 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5278 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5279 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5280 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5281 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5282 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5283 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5284 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner1a635d62006-04-14 06:01:58 +00005286 // Normal Comparisons.
5287 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5288 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5289 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5290 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5291 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5292 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5293 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5294 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5295 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5296 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5297 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5298 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5299 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5300 }
Chris Lattner90564f22006-04-18 17:59:36 +00005301 return true;
5302}
5303
5304/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5305/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005306SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005307 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005308 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5309 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005310 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005311 int CompareOpc;
5312 bool isDot;
5313 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005314 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005315
Chris Lattner90564f22006-04-18 17:59:36 +00005316 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005317 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005318 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005319 Op.getOperand(1), Op.getOperand(2),
5320 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005321 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Chris Lattner1a635d62006-04-14 06:01:58 +00005324 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005325 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005326 Op.getOperand(2), // LHS
5327 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005329 };
Owen Andersone50ed302009-08-10 22:56:29 +00005330 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005331 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005332 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005333 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattner1a635d62006-04-14 06:01:58 +00005335 // Now that we have the comparison, emit a copy from the CR to a GPR.
5336 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5338 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005339 CompNode.getValue(1));
5340
Chris Lattner1a635d62006-04-14 06:01:58 +00005341 // Unpack the result based on how the target uses it.
5342 unsigned BitNo; // Bit # of CR6.
5343 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005344 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005345 default: // Can't happen, don't crash on invalid number though.
5346 case 0: // Return the value of the EQ bit of CR6.
5347 BitNo = 0; InvertBit = false;
5348 break;
5349 case 1: // Return the inverted value of the EQ bit of CR6.
5350 BitNo = 0; InvertBit = true;
5351 break;
5352 case 2: // Return the value of the LT bit of CR6.
5353 BitNo = 2; InvertBit = false;
5354 break;
5355 case 3: // Return the inverted value of the LT bit of CR6.
5356 BitNo = 2; InvertBit = true;
5357 break;
5358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Chris Lattner1a635d62006-04-14 06:01:58 +00005360 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5362 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005363 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5365 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattner1a635d62006-04-14 06:01:58 +00005367 // If we are supposed to, toggle the bit.
5368 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5370 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005371 return Flags;
5372}
5373
Scott Michelfdc40a02009-02-17 22:15:04 +00005374SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005375 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005376 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005377 // Create a stack slot that is 16-byte aligned.
5378 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005379 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005380 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005381 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Chris Lattner1a635d62006-04-14 06:01:58 +00005383 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005384 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005385 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005386 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005387 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005388 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005389 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005390}
5391
Dan Gohmand858e902010-04-17 15:26:15 +00005392SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005393 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005395 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5398 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005401 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005403 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005404 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5405 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5406 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005408 // Low parts multiplied together, generating 32-bit results (we ignore the
5409 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005412
Dan Gohman475871a2008-07-27 21:46:04 +00005413 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005415 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005416 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005417 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5419 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005420 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005423
Chris Lattnercea2aa72006-04-18 04:28:57 +00005424 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005425 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattner19a81522006-04-18 03:57:35 +00005429 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005432 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattner19a81522006-04-18 03:57:35 +00005434 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005437 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattner19a81522006-04-18 03:57:35 +00005439 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005440 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005441 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005442 Ops[i*2 ] = 2*i+1;
5443 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005444 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005446 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005447 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005448 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005449}
5450
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005451/// LowerOperation - Provide custom lowering hooks for some operations.
5452///
Dan Gohmand858e902010-04-17 15:26:15 +00005453SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005454 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005455 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005456 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005457 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005458 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005459 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005460 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005461 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005462 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5463 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005464 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005465 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
5467 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005468 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005469
Jim Laskeyefc7e522006-12-04 22:04:42 +00005470 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005471 case ISD::DYNAMIC_STACKALLOC:
5472 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005473
Chris Lattner1a635d62006-04-14 06:01:58 +00005474 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005475 case ISD::FP_TO_UINT:
5476 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005477 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005478 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005479 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005480
Chris Lattner1a635d62006-04-14 06:01:58 +00005481 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005482 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5483 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5484 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005485
Chris Lattner1a635d62006-04-14 06:01:58 +00005486 // Vector-related lowering.
5487 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5488 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5489 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5490 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005491 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner3fc027d2007-12-08 06:59:59 +00005493 // Frame & Return address.
5494 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005495 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005496 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005497}
5498
Duncan Sands1607f052008-12-01 11:39:25 +00005499void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5500 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005501 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005502 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005503 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005504 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005505 default:
Craig Topperbc219812012-02-07 02:50:20 +00005506 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005507 case ISD::VAARG: {
5508 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5509 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5510 return;
5511
5512 EVT VT = N->getValueType(0);
5513
5514 if (VT == MVT::i64) {
5515 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5516
5517 Results.push_back(NewNode);
5518 Results.push_back(NewNode.getValue(1));
5519 }
5520 return;
5521 }
Duncan Sands1607f052008-12-01 11:39:25 +00005522 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 assert(N->getValueType(0) == MVT::ppcf128);
5524 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005525 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005527 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005528 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005530 DAG.getIntPtrConstant(1));
5531
5532 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5533 // of the long double, and puts FPSCR back the way it was. We do not
5534 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005535 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005536 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5537
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005539 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005540 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005541 MFFSreg = Result.getValue(0);
5542 InFlag = Result.getValue(1);
5543
5544 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005545 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005547 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005548 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005549 InFlag = Result.getValue(0);
5550
5551 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005552 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005554 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005555 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005556 InFlag = Result.getValue(0);
5557
5558 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005560 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005561 Ops[0] = Lo;
5562 Ops[1] = Hi;
5563 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005564 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005565 FPreg = Result.getValue(0);
5566 InFlag = Result.getValue(1);
5567
5568 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 NodeTys.push_back(MVT::f64);
5570 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005571 Ops[1] = MFFSreg;
5572 Ops[2] = FPreg;
5573 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005574 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005575 FPreg = Result.getValue(0);
5576
5577 // We know the low half is about to be thrown away, so just use something
5578 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005580 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005581 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005582 }
Duncan Sands1607f052008-12-01 11:39:25 +00005583 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005584 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005585 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005586 }
5587}
5588
5589
Chris Lattner1a635d62006-04-14 06:01:58 +00005590//===----------------------------------------------------------------------===//
5591// Other Lowering Code
5592//===----------------------------------------------------------------------===//
5593
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005594MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005595PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005596 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005597 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005598 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5599
5600 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5601 MachineFunction *F = BB->getParent();
5602 MachineFunction::iterator It = BB;
5603 ++It;
5604
5605 unsigned dest = MI->getOperand(0).getReg();
5606 unsigned ptrA = MI->getOperand(1).getReg();
5607 unsigned ptrB = MI->getOperand(2).getReg();
5608 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005609 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005610
5611 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5612 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5613 F->insert(It, loopMBB);
5614 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005615 exitMBB->splice(exitMBB->begin(), BB,
5616 llvm::next(MachineBasicBlock::iterator(MI)),
5617 BB->end());
5618 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005619
5620 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005621 unsigned TmpReg = (!BinOpcode) ? incr :
5622 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005623 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5624 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005625
5626 // thisMBB:
5627 // ...
5628 // fallthrough --> loopMBB
5629 BB->addSuccessor(loopMBB);
5630
5631 // loopMBB:
5632 // l[wd]arx dest, ptr
5633 // add r0, dest, incr
5634 // st[wd]cx. r0, ptr
5635 // bne- loopMBB
5636 // fallthrough --> exitMBB
5637 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005638 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005639 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005640 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005641 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5642 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005643 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005644 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005645 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005646 BB->addSuccessor(loopMBB);
5647 BB->addSuccessor(exitMBB);
5648
5649 // exitMBB:
5650 // ...
5651 BB = exitMBB;
5652 return BB;
5653}
5654
5655MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005656PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005657 MachineBasicBlock *BB,
5658 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005659 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005660 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005661 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5662 // In 64 bit mode we have to use 64 bits for addresses, even though the
5663 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5664 // registers without caring whether they're 32 or 64, but here we're
5665 // doing actual arithmetic on the addresses.
5666 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005667 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005668
5669 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5670 MachineFunction *F = BB->getParent();
5671 MachineFunction::iterator It = BB;
5672 ++It;
5673
5674 unsigned dest = MI->getOperand(0).getReg();
5675 unsigned ptrA = MI->getOperand(1).getReg();
5676 unsigned ptrB = MI->getOperand(2).getReg();
5677 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005678 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005679
5680 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5681 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5682 F->insert(It, loopMBB);
5683 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005684 exitMBB->splice(exitMBB->begin(), BB,
5685 llvm::next(MachineBasicBlock::iterator(MI)),
5686 BB->end());
5687 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005688
5689 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005690 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005691 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5692 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005693 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5694 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5695 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5696 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5697 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5698 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5699 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5700 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5701 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5702 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005703 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005704 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005705 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005706
5707 // thisMBB:
5708 // ...
5709 // fallthrough --> loopMBB
5710 BB->addSuccessor(loopMBB);
5711
5712 // The 4-byte load must be aligned, while a char or short may be
5713 // anywhere in the word. Hence all this nasty bookkeeping code.
5714 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5715 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005716 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005717 // rlwinm ptr, ptr1, 0, 0, 29
5718 // slw incr2, incr, shift
5719 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5720 // slw mask, mask2, shift
5721 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005722 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005723 // add tmp, tmpDest, incr2
5724 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005725 // and tmp3, tmp, mask
5726 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005727 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005728 // bne- loopMBB
5729 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005730 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005731 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005732 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005733 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005734 .addReg(ptrA).addReg(ptrB);
5735 } else {
5736 Ptr1Reg = ptrB;
5737 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005738 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005739 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005740 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005741 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5742 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005743 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005744 .addReg(Ptr1Reg).addImm(0).addImm(61);
5745 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005746 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005747 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005748 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005749 .addReg(incr).addReg(ShiftReg);
5750 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005751 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005752 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005753 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5754 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005755 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005756 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005757 .addReg(Mask2Reg).addReg(ShiftReg);
5758
5759 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005760 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005761 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005762 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005763 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005764 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005765 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005766 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005767 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005768 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005769 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005770 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005771 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005772 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005773 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005774 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005775 BB->addSuccessor(loopMBB);
5776 BB->addSuccessor(exitMBB);
5777
5778 // exitMBB:
5779 // ...
5780 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005781 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5782 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005783 return BB;
5784}
5785
5786MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005787PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005788 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005789 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005790
5791 // To "insert" these instructions we actually have to insert their
5792 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005793 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005794 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005795 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005796
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005797 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005798
Hal Finkel009f7af2012-06-22 23:10:08 +00005799 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5800 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5801 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5802 PPC::ISEL8 : PPC::ISEL;
5803 unsigned SelectPred = MI->getOperand(4).getImm();
5804 DebugLoc dl = MI->getDebugLoc();
5805
5806 // The SelectPred is ((BI << 5) | BO) for a BCC
5807 unsigned BO = SelectPred & 0xF;
5808 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5809
5810 unsigned TrueOpNo, FalseOpNo;
5811 if (BO == 12) {
5812 TrueOpNo = 2;
5813 FalseOpNo = 3;
5814 } else {
5815 TrueOpNo = 3;
5816 FalseOpNo = 2;
5817 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5818 }
5819
5820 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5821 .addReg(MI->getOperand(TrueOpNo).getReg())
5822 .addReg(MI->getOperand(FalseOpNo).getReg())
5823 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5824 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5825 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5826 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5827 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5828 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5829
Evan Cheng53301922008-07-12 02:23:19 +00005830
5831 // The incoming instruction knows the destination vreg to set, the
5832 // condition code register to branch on, the true/false values to
5833 // select between, and a branch opcode to use.
5834
5835 // thisMBB:
5836 // ...
5837 // TrueVal = ...
5838 // cmpTY ccX, r1, r2
5839 // bCC copy1MBB
5840 // fallthrough --> copy0MBB
5841 MachineBasicBlock *thisMBB = BB;
5842 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5843 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5844 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005845 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005846 F->insert(It, copy0MBB);
5847 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005848
5849 // Transfer the remainder of BB and its successor edges to sinkMBB.
5850 sinkMBB->splice(sinkMBB->begin(), BB,
5851 llvm::next(MachineBasicBlock::iterator(MI)),
5852 BB->end());
5853 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5854
Evan Cheng53301922008-07-12 02:23:19 +00005855 // Next, add the true and fallthrough blocks as its successors.
5856 BB->addSuccessor(copy0MBB);
5857 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005858
Dan Gohman14152b42010-07-06 20:24:04 +00005859 BuildMI(BB, dl, TII->get(PPC::BCC))
5860 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5861
Evan Cheng53301922008-07-12 02:23:19 +00005862 // copy0MBB:
5863 // %FalseValue = ...
5864 // # fallthrough to sinkMBB
5865 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Evan Cheng53301922008-07-12 02:23:19 +00005867 // Update machine-CFG edges
5868 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005869
Evan Cheng53301922008-07-12 02:23:19 +00005870 // sinkMBB:
5871 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5872 // ...
5873 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005874 BuildMI(*BB, BB->begin(), dl,
5875 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005876 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5877 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5878 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005879 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5880 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5881 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5882 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005883 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5884 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5885 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5886 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005887
5888 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5889 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5890 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5891 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005892 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5893 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5894 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5895 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005896
5897 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5898 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5899 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5900 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005901 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5902 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5903 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5904 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005905
5906 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5907 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5908 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5909 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5911 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5913 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005914
5915 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005916 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005918 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005920 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005922 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005923
5924 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5925 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5927 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5929 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5931 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005932
Dale Johannesen0e55f062008-08-29 18:29:46 +00005933 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5934 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5935 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5936 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5937 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5938 BB = EmitAtomicBinary(MI, BB, false, 0);
5939 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5940 BB = EmitAtomicBinary(MI, BB, true, 0);
5941
Evan Cheng53301922008-07-12 02:23:19 +00005942 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5943 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5944 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5945
5946 unsigned dest = MI->getOperand(0).getReg();
5947 unsigned ptrA = MI->getOperand(1).getReg();
5948 unsigned ptrB = MI->getOperand(2).getReg();
5949 unsigned oldval = MI->getOperand(3).getReg();
5950 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005951 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005952
Dale Johannesen65e39732008-08-25 18:53:26 +00005953 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5954 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5955 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005956 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005957 F->insert(It, loop1MBB);
5958 F->insert(It, loop2MBB);
5959 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005960 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005961 exitMBB->splice(exitMBB->begin(), BB,
5962 llvm::next(MachineBasicBlock::iterator(MI)),
5963 BB->end());
5964 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005965
5966 // thisMBB:
5967 // ...
5968 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005969 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005970
Dale Johannesen65e39732008-08-25 18:53:26 +00005971 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005972 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005973 // cmp[wd] dest, oldval
5974 // bne- midMBB
5975 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005976 // st[wd]cx. newval, ptr
5977 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005978 // b exitBB
5979 // midMBB:
5980 // st[wd]cx. dest, ptr
5981 // exitBB:
5982 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005984 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005986 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005988 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5989 BB->addSuccessor(loop2MBB);
5990 BB->addSuccessor(midMBB);
5991
5992 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005993 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005994 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005998 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005999 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006000
Dale Johannesen65e39732008-08-25 18:53:26 +00006001 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006002 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006003 .addReg(dest).addReg(ptrA).addReg(ptrB);
6004 BB->addSuccessor(exitMBB);
6005
Evan Cheng53301922008-07-12 02:23:19 +00006006 // exitMBB:
6007 // ...
6008 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006009 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6010 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6011 // We must use 64-bit registers for addresses when targeting 64-bit,
6012 // since we're actually doing arithmetic on them. Other registers
6013 // can be 32-bit.
6014 bool is64bit = PPCSubTarget.isPPC64();
6015 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6016
6017 unsigned dest = MI->getOperand(0).getReg();
6018 unsigned ptrA = MI->getOperand(1).getReg();
6019 unsigned ptrB = MI->getOperand(2).getReg();
6020 unsigned oldval = MI->getOperand(3).getReg();
6021 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006022 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006023
6024 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6025 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6026 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6027 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6028 F->insert(It, loop1MBB);
6029 F->insert(It, loop2MBB);
6030 F->insert(It, midMBB);
6031 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006032 exitMBB->splice(exitMBB->begin(), BB,
6033 llvm::next(MachineBasicBlock::iterator(MI)),
6034 BB->end());
6035 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006036
6037 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006038 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006039 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6040 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006041 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6042 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6043 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6044 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6045 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6046 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6047 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6048 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6049 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6050 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6051 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6052 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6053 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6054 unsigned Ptr1Reg;
6055 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006056 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006057 // thisMBB:
6058 // ...
6059 // fallthrough --> loopMBB
6060 BB->addSuccessor(loop1MBB);
6061
6062 // The 4-byte load must be aligned, while a char or short may be
6063 // anywhere in the word. Hence all this nasty bookkeeping code.
6064 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6065 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006066 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006067 // rlwinm ptr, ptr1, 0, 0, 29
6068 // slw newval2, newval, shift
6069 // slw oldval2, oldval,shift
6070 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6071 // slw mask, mask2, shift
6072 // and newval3, newval2, mask
6073 // and oldval3, oldval2, mask
6074 // loop1MBB:
6075 // lwarx tmpDest, ptr
6076 // and tmp, tmpDest, mask
6077 // cmpw tmp, oldval3
6078 // bne- midMBB
6079 // loop2MBB:
6080 // andc tmp2, tmpDest, mask
6081 // or tmp4, tmp2, newval3
6082 // stwcx. tmp4, ptr
6083 // bne- loop1MBB
6084 // b exitBB
6085 // midMBB:
6086 // stwcx. tmpDest, ptr
6087 // exitBB:
6088 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006089 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006090 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006091 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006092 .addReg(ptrA).addReg(ptrB);
6093 } else {
6094 Ptr1Reg = ptrB;
6095 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006096 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006097 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006098 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006099 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6100 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006101 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006102 .addReg(Ptr1Reg).addImm(0).addImm(61);
6103 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006104 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006105 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006106 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006107 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006108 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006109 .addReg(oldval).addReg(ShiftReg);
6110 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006111 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006112 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006113 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6114 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6115 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006116 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006117 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006118 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006119 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006120 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006121 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006122 .addReg(OldVal2Reg).addReg(MaskReg);
6123
6124 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006125 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006126 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006127 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6128 .addReg(TmpDestReg).addReg(MaskReg);
6129 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006130 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006131 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006132 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6133 BB->addSuccessor(loop2MBB);
6134 BB->addSuccessor(midMBB);
6135
6136 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006137 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6138 .addReg(TmpDestReg).addReg(MaskReg);
6139 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6140 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6141 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006142 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006143 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006144 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006145 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006146 BB->addSuccessor(loop1MBB);
6147 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006148
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006149 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006150 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006151 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006152 BB->addSuccessor(exitMBB);
6153
6154 // exitMBB:
6155 // ...
6156 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006157 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6158 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006159 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006160 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006161 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006162
Dan Gohman14152b42010-07-06 20:24:04 +00006163 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006164 return BB;
6165}
6166
Chris Lattner1a635d62006-04-14 06:01:58 +00006167//===----------------------------------------------------------------------===//
6168// Target Optimization Hooks
6169//===----------------------------------------------------------------------===//
6170
Duncan Sands25cf2272008-11-24 14:53:14 +00006171SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6172 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006173 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006174 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006175 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006176 switch (N->getOpcode()) {
6177 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006178 case PPCISD::SHL:
6179 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006180 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006181 return N->getOperand(0);
6182 }
6183 break;
6184 case PPCISD::SRL:
6185 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006186 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006187 return N->getOperand(0);
6188 }
6189 break;
6190 case PPCISD::SRA:
6191 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006192 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006193 C->isAllOnesValue()) // -1 >>s V -> -1.
6194 return N->getOperand(0);
6195 }
6196 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006197
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006198 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006199 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006200 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6201 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6202 // We allow the src/dst to be either f32/f64, but the intermediate
6203 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006204 if (N->getOperand(0).getValueType() == MVT::i64 &&
6205 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006206 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006207 if (Val.getValueType() == MVT::f32) {
6208 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006209 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006211
Owen Anderson825b72b2009-08-11 20:47:22 +00006212 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006213 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006214 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006215 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 if (N->getValueType(0) == MVT::f32) {
6217 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006218 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006219 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006220 }
6221 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006223 // If the intermediate type is i32, we can avoid the load/store here
6224 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006225 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006226 }
6227 }
6228 break;
Chris Lattner51269842006-03-01 05:50:56 +00006229 case ISD::STORE:
6230 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6231 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006232 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006233 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006234 N->getOperand(1).getValueType() == MVT::i32 &&
6235 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006236 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 if (Val.getValueType() == MVT::f32) {
6238 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006239 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006240 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006242 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006243
Owen Anderson825b72b2009-08-11 20:47:22 +00006244 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006245 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006246 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006247 return Val;
6248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006249
Chris Lattnerd9989382006-07-10 20:56:58 +00006250 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006251 if (cast<StoreSDNode>(N)->isUnindexed() &&
6252 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006253 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 (N->getOperand(1).getValueType() == MVT::i32 ||
6255 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006256 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006257 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006258 if (BSwapOp.getValueType() == MVT::i16)
6259 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006260
Dan Gohmanc76909a2009-09-25 20:36:54 +00006261 SDValue Ops[] = {
6262 N->getOperand(0), BSwapOp, N->getOperand(2),
6263 DAG.getValueType(N->getOperand(1).getValueType())
6264 };
6265 return
6266 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6267 Ops, array_lengthof(Ops),
6268 cast<StoreSDNode>(N)->getMemoryVT(),
6269 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006270 }
6271 break;
6272 case ISD::BSWAP:
6273 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006274 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006275 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006277 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006278 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006279 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006280 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006281 LD->getChain(), // Chain
6282 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006283 DAG.getValueType(N->getValueType(0)) // VT
6284 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006285 SDValue BSLoad =
6286 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6287 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6288 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006289
Scott Michelfdc40a02009-02-17 22:15:04 +00006290 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006291 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 if (N->getValueType(0) == MVT::i16)
6293 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006294
Chris Lattnerd9989382006-07-10 20:56:58 +00006295 // First, combine the bswap away. This makes the value produced by the
6296 // load dead.
6297 DCI.CombineTo(N, ResVal);
6298
6299 // Next, combine the load away, we give it a bogus result value but a real
6300 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006301 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Chris Lattnerd9989382006-07-10 20:56:58 +00006303 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006304 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006306
Chris Lattner51269842006-03-01 05:50:56 +00006307 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006308 case PPCISD::VCMP: {
6309 // If a VCMPo node already exists with exactly the same operands as this
6310 // node, use its result instead of this node (VCMPo computes both a CR6 and
6311 // a normal output).
6312 //
6313 if (!N->getOperand(0).hasOneUse() &&
6314 !N->getOperand(1).hasOneUse() &&
6315 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006316
Chris Lattner4468c222006-03-31 06:02:07 +00006317 // Scan all of the users of the LHS, looking for VCMPo's that match.
6318 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006319
Gabor Greifba36cb52008-08-28 21:40:38 +00006320 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006321 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6322 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006323 if (UI->getOpcode() == PPCISD::VCMPo &&
6324 UI->getOperand(1) == N->getOperand(1) &&
6325 UI->getOperand(2) == N->getOperand(2) &&
6326 UI->getOperand(0) == N->getOperand(0)) {
6327 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006328 break;
6329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006330
Chris Lattner00901202006-04-18 18:28:22 +00006331 // If there is no VCMPo node, or if the flag value has a single use, don't
6332 // transform this.
6333 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6334 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006335
6336 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006337 // chain, this transformation is more complex. Note that multiple things
6338 // could use the value result, which we should ignore.
6339 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006340 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006341 FlagUser == 0; ++UI) {
6342 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006343 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006344 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006345 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006346 FlagUser = User;
6347 break;
6348 }
6349 }
6350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006351
Chris Lattner00901202006-04-18 18:28:22 +00006352 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6353 // give up for right now.
6354 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006355 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006356 }
6357 break;
6358 }
Chris Lattner90564f22006-04-18 17:59:36 +00006359 case ISD::BR_CC: {
6360 // If this is a branch on an altivec predicate comparison, lower this so
6361 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6362 // lowering is done pre-legalize, because the legalizer lowers the predicate
6363 // compare down to code that is difficult to reassemble.
6364 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006366 int CompareOpc;
6367 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006368
Chris Lattner90564f22006-04-18 17:59:36 +00006369 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6370 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6371 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6372 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006373
Chris Lattner90564f22006-04-18 17:59:36 +00006374 // If this is a comparison against something other than 0/1, then we know
6375 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006376 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006377 if (Val != 0 && Val != 1) {
6378 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6379 return N->getOperand(0);
6380 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006382 N->getOperand(0), N->getOperand(4));
6383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006384
Chris Lattner90564f22006-04-18 17:59:36 +00006385 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006386
Chris Lattner90564f22006-04-18 17:59:36 +00006387 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006388 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006389 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006390 LHS.getOperand(2), // LHS of compare
6391 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006393 };
Chris Lattner90564f22006-04-18 17:59:36 +00006394 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006395 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006396 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006397
Chris Lattner90564f22006-04-18 17:59:36 +00006398 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006399 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006400 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006401 default: // Can't happen, don't crash on invalid number though.
6402 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006403 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006404 break;
6405 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006406 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006407 break;
6408 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006409 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006410 break;
6411 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006412 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006413 break;
6414 }
6415
Owen Anderson825b72b2009-08-11 20:47:22 +00006416 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6417 DAG.getConstant(CompOpc, MVT::i32),
6418 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006419 N->getOperand(4), CompNode.getValue(1));
6420 }
6421 break;
6422 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006423 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006424
Dan Gohman475871a2008-07-27 21:46:04 +00006425 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006426}
6427
Chris Lattner1a635d62006-04-14 06:01:58 +00006428//===----------------------------------------------------------------------===//
6429// Inline Assembly Support
6430//===----------------------------------------------------------------------===//
6431
Dan Gohman475871a2008-07-27 21:46:04 +00006432void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006433 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006434 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006435 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006436 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006437 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006438 switch (Op.getOpcode()) {
6439 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006440 case PPCISD::LBRX: {
6441 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006442 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006443 KnownZero = 0xFFFF0000;
6444 break;
6445 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006446 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006447 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006448 default: break;
6449 case Intrinsic::ppc_altivec_vcmpbfp_p:
6450 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6451 case Intrinsic::ppc_altivec_vcmpequb_p:
6452 case Intrinsic::ppc_altivec_vcmpequh_p:
6453 case Intrinsic::ppc_altivec_vcmpequw_p:
6454 case Intrinsic::ppc_altivec_vcmpgefp_p:
6455 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6456 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6457 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6458 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6459 case Intrinsic::ppc_altivec_vcmpgtub_p:
6460 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6461 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6462 KnownZero = ~1U; // All bits but the low one are known to be zero.
6463 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006464 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006465 }
6466 }
6467}
6468
6469
Chris Lattner4234f572007-03-25 02:14:49 +00006470/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006471/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006472PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006473PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6474 if (Constraint.size() == 1) {
6475 switch (Constraint[0]) {
6476 default: break;
6477 case 'b':
6478 case 'r':
6479 case 'f':
6480 case 'v':
6481 case 'y':
6482 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006483 case 'Z':
6484 // FIXME: While Z does indicate a memory constraint, it specifically
6485 // indicates an r+r address (used in conjunction with the 'y' modifier
6486 // in the replacement string). Currently, we're forcing the base
6487 // register to be r0 in the asm printer (which is interpreted as zero)
6488 // and forming the complete address in the second register. This is
6489 // suboptimal.
6490 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006491 }
6492 }
6493 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006494}
6495
John Thompson44ab89e2010-10-29 17:29:13 +00006496/// Examine constraint type and operand type and determine a weight value.
6497/// This object must already have been set up with the operand type
6498/// and the current alternative constraint selected.
6499TargetLowering::ConstraintWeight
6500PPCTargetLowering::getSingleConstraintMatchWeight(
6501 AsmOperandInfo &info, const char *constraint) const {
6502 ConstraintWeight weight = CW_Invalid;
6503 Value *CallOperandVal = info.CallOperandVal;
6504 // If we don't have a value, we can't do a match,
6505 // but allow it at the lowest weight.
6506 if (CallOperandVal == NULL)
6507 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006508 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006509 // Look at the constraint type.
6510 switch (*constraint) {
6511 default:
6512 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6513 break;
6514 case 'b':
6515 if (type->isIntegerTy())
6516 weight = CW_Register;
6517 break;
6518 case 'f':
6519 if (type->isFloatTy())
6520 weight = CW_Register;
6521 break;
6522 case 'd':
6523 if (type->isDoubleTy())
6524 weight = CW_Register;
6525 break;
6526 case 'v':
6527 if (type->isVectorTy())
6528 weight = CW_Register;
6529 break;
6530 case 'y':
6531 weight = CW_Register;
6532 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006533 case 'Z':
6534 weight = CW_Memory;
6535 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006536 }
6537 return weight;
6538}
6539
Scott Michelfdc40a02009-02-17 22:15:04 +00006540std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006541PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006542 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006543 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006544 // GCC RS6000 Constraint Letters
6545 switch (Constraint[0]) {
6546 case 'b': // R1-R31
6547 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006549 return std::make_pair(0U, &PPC::G8RCRegClass);
6550 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006551 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006552 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006553 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006554 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006555 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006556 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006557 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006558 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006559 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006560 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006561 }
6562 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006563
Chris Lattner331d1bc2006-11-02 01:44:04 +00006564 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006565}
Chris Lattner763317d2006-02-07 00:47:13 +00006566
Chris Lattner331d1bc2006-11-02 01:44:04 +00006567
Chris Lattner48884cd2007-08-25 00:47:38 +00006568/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006569/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006570void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006571 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006572 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006573 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006574 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006575
Eric Christopher100c8332011-06-02 23:16:42 +00006576 // Only support length 1 constraints.
6577 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006578
Eric Christopher100c8332011-06-02 23:16:42 +00006579 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006580 switch (Letter) {
6581 default: break;
6582 case 'I':
6583 case 'J':
6584 case 'K':
6585 case 'L':
6586 case 'M':
6587 case 'N':
6588 case 'O':
6589 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006590 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006591 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006592 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006593 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006594 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006595 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006596 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006597 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006598 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006599 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6600 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006601 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006602 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006603 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006604 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006605 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006606 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006607 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006608 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006609 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006610 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006611 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006612 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006613 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006614 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006615 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006616 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006617 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006619 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006620 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006621 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006622 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006623 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006624 }
6625 break;
6626 }
6627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006628
Gabor Greifba36cb52008-08-28 21:40:38 +00006629 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006630 Ops.push_back(Result);
6631 return;
6632 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006633
Chris Lattner763317d2006-02-07 00:47:13 +00006634 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006635 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006636}
Evan Chengc4c62572006-03-13 23:20:37 +00006637
Chris Lattnerc9addb72007-03-30 23:15:24 +00006638// isLegalAddressingMode - Return true if the addressing mode represented
6639// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006640bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006641 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006642 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006643
Chris Lattnerc9addb72007-03-30 23:15:24 +00006644 // PPC allows a sign-extended 16-bit immediate field.
6645 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6646 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Chris Lattnerc9addb72007-03-30 23:15:24 +00006648 // No global is ever allowed as a base.
6649 if (AM.BaseGV)
6650 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006651
6652 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006653 switch (AM.Scale) {
6654 case 0: // "r+i" or just "i", depending on HasBaseReg.
6655 break;
6656 case 1:
6657 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6658 return false;
6659 // Otherwise we have r+r or r+i.
6660 break;
6661 case 2:
6662 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6663 return false;
6664 // Allow 2*r as r+r.
6665 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006666 default:
6667 // No other scales are supported.
6668 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Chris Lattnerc9addb72007-03-30 23:15:24 +00006671 return true;
6672}
6673
Evan Chengc4c62572006-03-13 23:20:37 +00006674/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006675/// as the offset of the target addressing mode for load / store of the
6676/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006677bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006678 // PPC allows a sign-extended 16-bit immediate field.
6679 return (V > -(1 << 16) && V < (1 << 16)-1);
6680}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006681
Craig Topperc89c7442012-03-27 07:21:54 +00006682bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006684}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006685
Dan Gohmand858e902010-04-17 15:26:15 +00006686SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6687 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006688 MachineFunction &MF = DAG.getMachineFunction();
6689 MachineFrameInfo *MFI = MF.getFrameInfo();
6690 MFI->setReturnAddressIsTaken(true);
6691
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006692 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006693 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006694
Dale Johannesen08673d22010-05-03 22:59:34 +00006695 // Make sure the function does not optimize away the store of the RA to
6696 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006697 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006698 FuncInfo->setLRStoreRequired();
6699 bool isPPC64 = PPCSubTarget.isPPC64();
6700 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6701
6702 if (Depth > 0) {
6703 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6704 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006705
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006706 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006707 isPPC64? MVT::i64 : MVT::i32);
6708 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6709 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6710 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006711 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006712 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006713
Chris Lattner3fc027d2007-12-08 06:59:59 +00006714 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006716 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006717 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006718}
6719
Dan Gohmand858e902010-04-17 15:26:15 +00006720SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6721 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006722 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006723 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006724
Owen Andersone50ed302009-08-10 22:56:29 +00006725 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006727
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006728 MachineFunction &MF = DAG.getMachineFunction();
6729 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006730 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006731 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6732 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006733 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006734 !MF.getFunction()->getFnAttributes().
6735 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006736 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6737 (is31 ? PPC::R31 : PPC::R1);
6738 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6739 PtrVT);
6740 while (Depth--)
6741 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006742 FrameAddr, MachinePointerInfo(), false, false,
6743 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006744 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006745}
Dan Gohman54aeea32008-10-21 03:41:46 +00006746
6747bool
6748PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6749 // The PowerPC target isn't yet aware of offsets.
6750 return false;
6751}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006752
Evan Cheng42642d02010-04-01 20:10:42 +00006753/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006754/// and store operations as a result of memset, memcpy, and memmove
6755/// lowering. If DstAlign is zero that means it's safe to destination
6756/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6757/// means there isn't a need to check it against alignment requirement,
6758/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006759/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006760/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006761/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6762/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006763/// It returns EVT::Other if the type should be determined using generic
6764/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006765EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6766 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006767 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006768 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006769 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006770 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006772 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006774 }
6775}
Hal Finkel3f31d492012-04-01 19:23:08 +00006776
Hal Finkel070b8db2012-06-22 00:49:52 +00006777/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6778/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6779/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6780/// is expanded to mul + add.
6781bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6782 if (!VT.isSimple())
6783 return false;
6784
6785 switch (VT.getSimpleVT().SimpleTy) {
6786 case MVT::f32:
6787 case MVT::f64:
6788 case MVT::v4f32:
6789 return true;
6790 default:
6791 break;
6792 }
6793
6794 return false;
6795}
6796
Hal Finkel3f31d492012-04-01 19:23:08 +00006797Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006798 if (DisableILPPref)
6799 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006800
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006801 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006802}
6803