blob: 5977e88ee135092355f919d5745925bf2bf5dd63 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnerddae4bd2007-01-08 23:04:05 +000038#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000039#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000041#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000042using namespace llvm;
43
Chris Lattnercd3245a2006-12-19 22:41:21 +000044STATISTIC(NodesCombined , "Number of dag nodes combined");
45STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
46STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
47
Nate Begeman1d4d4142005-09-01 00:19:25 +000048namespace {
Chris Lattner938ab022007-01-16 04:55:25 +000049#ifndef NDEBUG
50 static cl::opt<bool>
51 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
52 cl::desc("Pop up a window to show dags before the first "
53 "dag combine pass"));
54 static cl::opt<bool>
55 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
56 cl::desc("Pop up a window to show dags before the second "
57 "dag combine pass"));
58#else
59 static const bool ViewDAGCombine1 = false;
60 static const bool ViewDAGCombine2 = false;
61#endif
62
Jim Laskey71382342006-10-07 23:37:56 +000063 static cl::opt<bool>
64 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000065 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000066
Jim Laskey07a27092006-10-18 19:08:31 +000067 static cl::opt<bool>
68 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
69 cl::desc("Include global information in alias analysis"));
70
Jim Laskeybc588b82006-10-05 15:07:25 +000071//------------------------------ DAGCombiner ---------------------------------//
72
Jim Laskey71382342006-10-07 23:37:56 +000073 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000074 SelectionDAG &DAG;
75 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000076 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000077
78 // Worklist of all of the nodes that need to be simplified.
79 std::vector<SDNode*> WorkList;
80
Jim Laskeyc7c3f112006-10-16 20:52:31 +000081 // AA - Used for DAG load/store alias analysis.
82 AliasAnalysis &AA;
83
Nate Begeman1d4d4142005-09-01 00:19:25 +000084 /// AddUsersToWorkList - When an instruction is simplified, add all users of
85 /// the instruction to the work lists because they might get more simplified
86 /// now.
87 ///
88 void AddUsersToWorkList(SDNode *N) {
89 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000090 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000091 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000092 }
93
94 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000095 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000096 void removeFromWorkList(SDNode *N) {
97 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
98 WorkList.end());
99 }
100
Chris Lattner24664722006-03-01 04:53:38 +0000101 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +0000102 /// AddToWorkList - Add to the work list making sure it's instance is at the
103 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +0000104 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000105 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +0000106 WorkList.push_back(N);
107 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000108
Jim Laskey274062c2006-10-13 23:32:28 +0000109 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
110 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000111 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +0000112 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000113 DOUT << "\nReplacing.1 "; DEBUG(N->dump());
114 DOUT << "\nWith: "; DEBUG(To[0].Val->dump(&DAG));
115 DOUT << " and " << NumTo-1 << " other values\n";
Chris Lattner01a22022005-10-10 22:04:48 +0000116 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000117 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000118
Jim Laskey274062c2006-10-13 23:32:28 +0000119 if (AddTo) {
120 // Push the new nodes and any users onto the worklist
121 for (unsigned i = 0, e = NumTo; i != e; ++i) {
122 AddToWorkList(To[i].Val);
123 AddUsersToWorkList(To[i].Val);
124 }
Chris Lattner01a22022005-10-10 22:04:48 +0000125 }
126
Jim Laskey6ff23e52006-10-04 16:53:27 +0000127 // Nodes can be reintroduced into the worklist. Make sure we do not
128 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000129 removeFromWorkList(N);
130 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
131 removeFromWorkList(NowDead[i]);
132
133 // Finally, since the node is now dead, remove it from the graph.
134 DAG.DeleteNode(N);
135 return SDOperand(N, 0);
136 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000137
Jim Laskey274062c2006-10-13 23:32:28 +0000138 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
139 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000140 }
141
Jim Laskey274062c2006-10-13 23:32:28 +0000142 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
143 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000144 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000145 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000146 }
147 private:
148
Chris Lattner012f2412006-02-17 21:58:01 +0000149 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000150 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000151 /// propagation. If so, return true.
152 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 TargetLowering::TargetLoweringOpt TLO(DAG);
154 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000155 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
156 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
157 return false;
158
159 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000160 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000161
162 // Replace the old value with the new one.
163 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000164 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.Val->dump());
165 DOUT << "\nWith: "; DEBUG(TLO.New.Val->dump(&DAG));
166 DOUT << '\n';
Chris Lattner012f2412006-02-17 21:58:01 +0000167
168 std::vector<SDNode*> NowDead;
169 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
170
Chris Lattner7d20d392006-02-20 06:51:04 +0000171 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000172 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000173 AddUsersToWorkList(TLO.New.Val);
174
175 // Nodes can end up on the worklist more than once. Make sure we do
176 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000177 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
178 removeFromWorkList(NowDead[i]);
179
Chris Lattner7d20d392006-02-20 06:51:04 +0000180 // Finally, if the node is now dead, remove it from the graph. The node
181 // may not be dead if the replacement process recursively simplified to
182 // something else needing this node.
183 if (TLO.Old.Val->use_empty()) {
184 removeFromWorkList(TLO.Old.Val);
Chris Lattnerec06e9a2007-04-18 03:05:22 +0000185
186 // If the operands of this node are only used by the node, they will now
187 // be dead. Make sure to visit them first to delete dead nodes early.
188 for (unsigned i = 0, e = TLO.Old.Val->getNumOperands(); i != e; ++i)
189 if (TLO.Old.Val->getOperand(i).Val->hasOneUse())
190 AddToWorkList(TLO.Old.Val->getOperand(i).Val);
191
Chris Lattner7d20d392006-02-20 06:51:04 +0000192 DAG.DeleteNode(TLO.Old.Val);
193 }
Chris Lattner012f2412006-02-17 21:58:01 +0000194 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000195 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000196
Chris Lattner448f2192006-11-11 00:39:41 +0000197 bool CombineToPreIndexedLoadStore(SDNode *N);
198 bool CombineToPostIndexedLoadStore(SDNode *N);
199
200
Nate Begeman1d4d4142005-09-01 00:19:25 +0000201 /// visit - call the node-specific routine that knows how to fold each
202 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000203 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000204
205 // Visitation implementation - Implement dag node combining for different
206 // node types. The semantics are as follows:
207 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000208 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000209 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000210 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000211 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000212 SDOperand visitTokenFactor(SDNode *N);
213 SDOperand visitADD(SDNode *N);
214 SDOperand visitSUB(SDNode *N);
Chris Lattner91153682007-03-04 20:03:15 +0000215 SDOperand visitADDC(SDNode *N);
216 SDOperand visitADDE(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000217 SDOperand visitMUL(SDNode *N);
218 SDOperand visitSDIV(SDNode *N);
219 SDOperand visitUDIV(SDNode *N);
220 SDOperand visitSREM(SDNode *N);
221 SDOperand visitUREM(SDNode *N);
222 SDOperand visitMULHU(SDNode *N);
223 SDOperand visitMULHS(SDNode *N);
224 SDOperand visitAND(SDNode *N);
225 SDOperand visitOR(SDNode *N);
226 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000227 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000228 SDOperand visitSHL(SDNode *N);
229 SDOperand visitSRA(SDNode *N);
230 SDOperand visitSRL(SDNode *N);
231 SDOperand visitCTLZ(SDNode *N);
232 SDOperand visitCTTZ(SDNode *N);
233 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000234 SDOperand visitSELECT(SDNode *N);
235 SDOperand visitSELECT_CC(SDNode *N);
236 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000237 SDOperand visitSIGN_EXTEND(SDNode *N);
238 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000239 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000240 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
241 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000242 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000243 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000244 SDOperand visitFADD(SDNode *N);
245 SDOperand visitFSUB(SDNode *N);
246 SDOperand visitFMUL(SDNode *N);
247 SDOperand visitFDIV(SDNode *N);
248 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000249 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000250 SDOperand visitSINT_TO_FP(SDNode *N);
251 SDOperand visitUINT_TO_FP(SDNode *N);
252 SDOperand visitFP_TO_SINT(SDNode *N);
253 SDOperand visitFP_TO_UINT(SDNode *N);
254 SDOperand visitFP_ROUND(SDNode *N);
255 SDOperand visitFP_ROUND_INREG(SDNode *N);
256 SDOperand visitFP_EXTEND(SDNode *N);
257 SDOperand visitFNEG(SDNode *N);
258 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000259 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000260 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000261 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000262 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000263 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
264 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000265 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000266 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000267 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000268
Evan Cheng44f1f092006-04-20 08:56:16 +0000269 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000270 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
271
Chris Lattner40c62d52005-10-18 06:04:22 +0000272 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000273 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000274 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
275 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
Chris Lattner1eba01e2007-04-11 06:50:51 +0000276 SDOperand N3, ISD::CondCode CC,
277 bool NotExtCompare = false);
Nate Begeman452d7be2005-09-16 00:54:12 +0000278 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000279 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000280 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000281 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000282 SDOperand BuildUDIV(SDNode *N);
283 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Evan Chengc88138f2007-03-22 01:54:19 +0000284 SDOperand ReduceLoadWidth(SDNode *N);
Jim Laskey279f0532006-09-25 16:29:54 +0000285
Jim Laskey6ff23e52006-10-04 16:53:27 +0000286 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
287 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000288 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000289 SmallVector<SDOperand, 8> &Aliases);
290
Jim Laskey096c22e2006-10-18 12:29:57 +0000291 /// isAlias - Return true if there is any possibility that the two addresses
292 /// overlap.
293 bool isAlias(SDOperand Ptr1, int64_t Size1,
294 const Value *SrcValue1, int SrcValueOffset1,
295 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000296 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000297
Jim Laskey7ca56af2006-10-11 13:47:09 +0000298 /// FindAliasInfo - Extracts the relevant alias information from the memory
299 /// node. Returns true if the operand was a load.
300 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000301 SDOperand &Ptr, int64_t &Size,
302 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000303
Jim Laskey279f0532006-09-25 16:29:54 +0000304 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000305 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000306 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
307
Nate Begeman1d4d4142005-09-01 00:19:25 +0000308public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000309 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
310 : DAG(D),
311 TLI(D.getTargetLoweringInfo()),
312 AfterLegalize(false),
313 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000314
315 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000316 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000317 };
318}
319
Chris Lattner24664722006-03-01 04:53:38 +0000320//===----------------------------------------------------------------------===//
321// TargetLowering::DAGCombinerInfo implementation
322//===----------------------------------------------------------------------===//
323
324void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
325 ((DAGCombiner*)DC)->AddToWorkList(N);
326}
327
328SDOperand TargetLowering::DAGCombinerInfo::
329CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000330 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000331}
332
333SDOperand TargetLowering::DAGCombinerInfo::
334CombineTo(SDNode *N, SDOperand Res) {
335 return ((DAGCombiner*)DC)->CombineTo(N, Res);
336}
337
338
339SDOperand TargetLowering::DAGCombinerInfo::
340CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
341 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
342}
343
344
345
346
347//===----------------------------------------------------------------------===//
348
349
Nate Begeman4ebd8052005-09-01 23:24:04 +0000350// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
351// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000352// Also, set the incoming LHS, RHS, and CC references to the appropriate
353// nodes based on the type of node we are checking. This simplifies life a
354// bit for the callers.
355static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
356 SDOperand &CC) {
357 if (N.getOpcode() == ISD::SETCC) {
358 LHS = N.getOperand(0);
359 RHS = N.getOperand(1);
360 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000361 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000362 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000363 if (N.getOpcode() == ISD::SELECT_CC &&
364 N.getOperand(2).getOpcode() == ISD::Constant &&
365 N.getOperand(3).getOpcode() == ISD::Constant &&
366 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000367 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
368 LHS = N.getOperand(0);
369 RHS = N.getOperand(1);
370 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000371 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000372 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000373 return false;
374}
375
Nate Begeman99801192005-09-07 23:25:52 +0000376// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
377// one use. If this is true, it allows the users to invert the operation for
378// free when it is profitable to do so.
379static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000380 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000381 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000382 return true;
383 return false;
384}
385
Nate Begemancd4d58c2006-02-03 06:46:56 +0000386SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
387 MVT::ValueType VT = N0.getValueType();
388 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
389 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
390 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
391 if (isa<ConstantSDNode>(N1)) {
392 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000393 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000394 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
395 } else if (N0.hasOneUse()) {
396 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000397 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000398 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
399 }
400 }
401 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
402 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
403 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
404 if (isa<ConstantSDNode>(N0)) {
405 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000406 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000407 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
408 } else if (N1.hasOneUse()) {
409 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000410 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000411 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
412 }
413 }
414 return SDOperand();
415}
416
Nate Begeman4ebd8052005-09-01 23:24:04 +0000417void DAGCombiner::Run(bool RunningAfterLegalize) {
418 // set the instance variable, so that the various visit routines may use it.
419 AfterLegalize = RunningAfterLegalize;
420
Nate Begeman646d7e22005-09-02 21:18:40 +0000421 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000422 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
423 E = DAG.allnodes_end(); I != E; ++I)
424 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000425
Chris Lattner95038592005-10-05 06:35:28 +0000426 // Create a dummy node (which is not added to allnodes), that adds a reference
427 // to the root node, preventing it from being deleted, and tracking any
428 // changes of the root.
429 HandleSDNode Dummy(DAG.getRoot());
430
Jim Laskey26f7fa72006-10-17 19:33:52 +0000431 // The root of the dag may dangle to deleted nodes until the dag combiner is
432 // done. Set it to null to avoid confusion.
433 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000434
435 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
436 TargetLowering::DAGCombinerInfo
Evan Chengfa1eb272007-02-08 22:13:59 +0000437 DagCombineInfo(DAG, !RunningAfterLegalize, false, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000438
Nate Begeman1d4d4142005-09-01 00:19:25 +0000439 // while the worklist isn't empty, inspect the node on the end of it and
440 // try and combine it.
441 while (!WorkList.empty()) {
442 SDNode *N = WorkList.back();
443 WorkList.pop_back();
444
445 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000446 // N is deleted from the DAG, since they too may now be dead or may have a
447 // reduced number of uses, allowing other xforms.
448 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000449 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000450 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000451
Chris Lattner95038592005-10-05 06:35:28 +0000452 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000453 continue;
454 }
455
Nate Begeman83e75ec2005-09-06 04:43:02 +0000456 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000457
458 // If nothing happened, try a target-specific DAG combine.
459 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000460 assert(N->getOpcode() != ISD::DELETED_NODE &&
461 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000462 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
463 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
464 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
465 }
466
Nate Begeman83e75ec2005-09-06 04:43:02 +0000467 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000468 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000469 // If we get back the same node we passed in, rather than a new node or
470 // zero, we know that the node must have defined multiple values and
471 // CombineTo was used. Since CombineTo takes care of the worklist
472 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000473 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000474 assert(N->getOpcode() != ISD::DELETED_NODE &&
475 RV.Val->getOpcode() != ISD::DELETED_NODE &&
476 "Node was deleted but visit returned new node!");
477
Bill Wendling832171c2006-12-07 20:04:42 +0000478 DOUT << "\nReplacing.3 "; DEBUG(N->dump());
479 DOUT << "\nWith: "; DEBUG(RV.Val->dump(&DAG));
480 DOUT << '\n';
Chris Lattner01a22022005-10-10 22:04:48 +0000481 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000482 if (N->getNumValues() == RV.Val->getNumValues())
483 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
484 else {
485 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
486 SDOperand OpV = RV;
487 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
488 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000489
490 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000491 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000492 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000493
Jim Laskey6ff23e52006-10-04 16:53:27 +0000494 // Nodes can be reintroduced into the worklist. Make sure we do not
495 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000496 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000497 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
498 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000499
500 // Finally, since the node is now dead, remove it from the graph.
501 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000502 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000503 }
504 }
Chris Lattner95038592005-10-05 06:35:28 +0000505
506 // If the root changed (e.g. it was a dead load, update the root).
507 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000508}
509
Nate Begeman83e75ec2005-09-06 04:43:02 +0000510SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000511 switch(N->getOpcode()) {
512 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000513 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000514 case ISD::ADD: return visitADD(N);
515 case ISD::SUB: return visitSUB(N);
Chris Lattner91153682007-03-04 20:03:15 +0000516 case ISD::ADDC: return visitADDC(N);
517 case ISD::ADDE: return visitADDE(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000518 case ISD::MUL: return visitMUL(N);
519 case ISD::SDIV: return visitSDIV(N);
520 case ISD::UDIV: return visitUDIV(N);
521 case ISD::SREM: return visitSREM(N);
522 case ISD::UREM: return visitUREM(N);
523 case ISD::MULHU: return visitMULHU(N);
524 case ISD::MULHS: return visitMULHS(N);
525 case ISD::AND: return visitAND(N);
526 case ISD::OR: return visitOR(N);
527 case ISD::XOR: return visitXOR(N);
528 case ISD::SHL: return visitSHL(N);
529 case ISD::SRA: return visitSRA(N);
530 case ISD::SRL: return visitSRL(N);
531 case ISD::CTLZ: return visitCTLZ(N);
532 case ISD::CTTZ: return visitCTTZ(N);
533 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000534 case ISD::SELECT: return visitSELECT(N);
535 case ISD::SELECT_CC: return visitSELECT_CC(N);
536 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000537 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
538 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000539 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000540 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
541 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000542 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000543 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000544 case ISD::FADD: return visitFADD(N);
545 case ISD::FSUB: return visitFSUB(N);
546 case ISD::FMUL: return visitFMUL(N);
547 case ISD::FDIV: return visitFDIV(N);
548 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000549 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000550 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
551 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
552 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
553 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
554 case ISD::FP_ROUND: return visitFP_ROUND(N);
555 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
556 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
557 case ISD::FNEG: return visitFNEG(N);
558 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000559 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000560 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000561 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000562 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000563 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
564 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000565 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000566 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000567 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000568 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
569 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
570 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
571 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
572 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
573 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
574 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
575 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000576 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000577 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000578}
579
Chris Lattner6270f682006-10-08 22:57:01 +0000580/// getInputChainForNode - Given a node, return its input chain if it has one,
581/// otherwise return a null sd operand.
582static SDOperand getInputChainForNode(SDNode *N) {
583 if (unsigned NumOps = N->getNumOperands()) {
584 if (N->getOperand(0).getValueType() == MVT::Other)
585 return N->getOperand(0);
586 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
587 return N->getOperand(NumOps-1);
588 for (unsigned i = 1; i < NumOps-1; ++i)
589 if (N->getOperand(i).getValueType() == MVT::Other)
590 return N->getOperand(i);
591 }
592 return SDOperand(0, 0);
593}
594
Nate Begeman83e75ec2005-09-06 04:43:02 +0000595SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000596 // If N has two operands, where one has an input chain equal to the other,
597 // the 'other' chain is redundant.
598 if (N->getNumOperands() == 2) {
599 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
600 return N->getOperand(0);
601 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
602 return N->getOperand(1);
603 }
604
605
Jim Laskey6ff23e52006-10-04 16:53:27 +0000606 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000607 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000608 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000609
610 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000611 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000612
Jim Laskey71382342006-10-07 23:37:56 +0000613 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000614 // encountered.
615 for (unsigned i = 0; i < TFs.size(); ++i) {
616 SDNode *TF = TFs[i];
617
Jim Laskey6ff23e52006-10-04 16:53:27 +0000618 // Check each of the operands.
619 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
620 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000621
Jim Laskey6ff23e52006-10-04 16:53:27 +0000622 switch (Op.getOpcode()) {
623 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000624 // Entry tokens don't need to be added to the list. They are
625 // rededundant.
626 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000627 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000628
Jim Laskey6ff23e52006-10-04 16:53:27 +0000629 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000630 if ((CombinerAA || Op.hasOneUse()) &&
631 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000632 // Queue up for processing.
633 TFs.push_back(Op.Val);
634 // Clean up in case the token factor is removed.
635 AddToWorkList(Op.Val);
636 Changed = true;
637 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000638 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000639 // Fall thru
640
641 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000642 // Only add if not there prior.
643 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
644 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000645 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000646 }
647 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000648 }
649
650 SDOperand Result;
651
652 // If we've change things around then replace token factor.
653 if (Changed) {
654 if (Ops.size() == 0) {
655 // The entry token is the only possible outcome.
656 Result = DAG.getEntryNode();
657 } else {
658 // New and improved token factor.
659 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000660 }
Jim Laskey274062c2006-10-13 23:32:28 +0000661
662 // Don't add users to work list.
663 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000664 }
Jim Laskey279f0532006-09-25 16:29:54 +0000665
Jim Laskey6ff23e52006-10-04 16:53:27 +0000666 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000667}
668
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000669static
670SDOperand combineShlAddConstant(SDOperand N0, SDOperand N1, SelectionDAG &DAG) {
671 MVT::ValueType VT = N0.getValueType();
672 SDOperand N00 = N0.getOperand(0);
673 SDOperand N01 = N0.getOperand(1);
674 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01);
675 if (N01C && N00.getOpcode() == ISD::ADD && N00.Val->hasOneUse() &&
676 isa<ConstantSDNode>(N00.getOperand(1))) {
677 N0 = DAG.getNode(ISD::ADD, VT,
678 DAG.getNode(ISD::SHL, VT, N00.getOperand(0), N01),
679 DAG.getNode(ISD::SHL, VT, N00.getOperand(1), N01));
680 return DAG.getNode(ISD::ADD, VT, N0, N1);
681 }
682 return SDOperand();
683}
684
Nate Begeman83e75ec2005-09-06 04:43:02 +0000685SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000686 SDOperand N0 = N->getOperand(0);
687 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000688 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
689 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000690 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000691
692 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000693 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000694 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000695 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000696 if (N0C && !N1C)
697 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000698 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000699 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000700 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000701 // fold ((c1-A)+c2) -> (c1+c2)-A
702 if (N1C && N0.getOpcode() == ISD::SUB)
703 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
704 return DAG.getNode(ISD::SUB, VT,
705 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
706 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000707 // reassociate add
708 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
709 if (RADD.Val != 0)
710 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000711 // fold ((0-A) + B) -> B-A
712 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
713 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000714 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000715 // fold (A + (0-B)) -> A-B
716 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
717 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000718 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000719 // fold (A+(B-A)) -> B
720 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000721 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000722
Evan Cheng860771d2006-03-01 01:09:54 +0000723 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000724 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000725
726 // fold (a+b) -> (a|b) iff a and b share no bits.
727 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
728 uint64_t LHSZero, LHSOne;
729 uint64_t RHSZero, RHSOne;
730 uint64_t Mask = MVT::getIntVTBitMask(VT);
731 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
732 if (LHSZero) {
733 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
734
735 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
736 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
737 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
738 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
739 return DAG.getNode(ISD::OR, VT, N0, N1);
740 }
741 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000742
Evan Cheng42d7ccf2007-01-19 17:51:44 +0000743 // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
744 if (N0.getOpcode() == ISD::SHL && N0.Val->hasOneUse()) {
745 SDOperand Result = combineShlAddConstant(N0, N1, DAG);
746 if (Result.Val) return Result;
747 }
748 if (N1.getOpcode() == ISD::SHL && N1.Val->hasOneUse()) {
749 SDOperand Result = combineShlAddConstant(N1, N0, DAG);
750 if (Result.Val) return Result;
751 }
752
Nate Begeman83e75ec2005-09-06 04:43:02 +0000753 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000754}
755
Chris Lattner91153682007-03-04 20:03:15 +0000756SDOperand DAGCombiner::visitADDC(SDNode *N) {
757 SDOperand N0 = N->getOperand(0);
758 SDOperand N1 = N->getOperand(1);
759 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
760 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
761 MVT::ValueType VT = N0.getValueType();
762
763 // If the flag result is dead, turn this into an ADD.
764 if (N->hasNUsesOfValue(0, 1))
765 return CombineTo(N, DAG.getNode(ISD::ADD, VT, N1, N0),
Chris Lattnerb6541762007-03-04 20:40:38 +0000766 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
Chris Lattner91153682007-03-04 20:03:15 +0000767
768 // canonicalize constant to RHS.
Chris Lattnerbcf24842007-03-04 20:08:45 +0000769 if (N0C && !N1C) {
770 SDOperand Ops[] = { N1, N0 };
771 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
772 }
Chris Lattner91153682007-03-04 20:03:15 +0000773
Chris Lattnerb6541762007-03-04 20:40:38 +0000774 // fold (addc x, 0) -> x + no carry out
775 if (N1C && N1C->isNullValue())
776 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
777
778 // fold (addc a, b) -> (or a, b), CARRY_FALSE iff a and b share no bits.
779 uint64_t LHSZero, LHSOne;
780 uint64_t RHSZero, RHSOne;
781 uint64_t Mask = MVT::getIntVTBitMask(VT);
782 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
783 if (LHSZero) {
784 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
785
786 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
787 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
788 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
789 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
790 return CombineTo(N, DAG.getNode(ISD::OR, VT, N0, N1),
791 DAG.getNode(ISD::CARRY_FALSE, MVT::Flag));
792 }
Chris Lattner91153682007-03-04 20:03:15 +0000793
794 return SDOperand();
795}
796
797SDOperand DAGCombiner::visitADDE(SDNode *N) {
798 SDOperand N0 = N->getOperand(0);
799 SDOperand N1 = N->getOperand(1);
Chris Lattnerb6541762007-03-04 20:40:38 +0000800 SDOperand CarryIn = N->getOperand(2);
Chris Lattner91153682007-03-04 20:03:15 +0000801 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
802 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Chris Lattnerbcf24842007-03-04 20:08:45 +0000803 //MVT::ValueType VT = N0.getValueType();
Chris Lattner91153682007-03-04 20:03:15 +0000804
805 // canonicalize constant to RHS
Chris Lattnerbcf24842007-03-04 20:08:45 +0000806 if (N0C && !N1C) {
Chris Lattnerb6541762007-03-04 20:40:38 +0000807 SDOperand Ops[] = { N1, N0, CarryIn };
Chris Lattnerbcf24842007-03-04 20:08:45 +0000808 return DAG.getNode(ISD::ADDE, N->getVTList(), Ops, 3);
809 }
Chris Lattner91153682007-03-04 20:03:15 +0000810
Chris Lattnerb6541762007-03-04 20:40:38 +0000811 // fold (adde x, y, false) -> (addc x, y)
812 if (CarryIn.getOpcode() == ISD::CARRY_FALSE) {
813 SDOperand Ops[] = { N1, N0 };
814 return DAG.getNode(ISD::ADDC, N->getVTList(), Ops, 2);
815 }
Chris Lattner91153682007-03-04 20:03:15 +0000816
817 return SDOperand();
818}
819
820
821
Nate Begeman83e75ec2005-09-06 04:43:02 +0000822SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000823 SDOperand N0 = N->getOperand(0);
824 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000825 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
826 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000827 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000828
Chris Lattner854077d2005-10-17 01:07:11 +0000829 // fold (sub x, x) -> 0
830 if (N0 == N1)
831 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000832 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000833 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000834 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000835 // fold (sub x, c) -> (add x, -c)
836 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000837 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000838 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000839 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000840 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000841 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000842 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000843 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000844 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000845}
846
Nate Begeman83e75ec2005-09-06 04:43:02 +0000847SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000848 SDOperand N0 = N->getOperand(0);
849 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000850 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
851 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000852 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000853
854 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000855 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000856 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000857 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000858 if (N0C && !N1C)
859 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000860 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000861 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000862 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000863 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000864 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000865 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000866 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000867 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000868 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000869 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000870 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000871 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
872 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
873 // FIXME: If the input is something that is easily negated (e.g. a
874 // single-use add), we should put the negate there.
875 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
876 DAG.getNode(ISD::SHL, VT, N0,
877 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
878 TLI.getShiftAmountTy())));
879 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000880
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000881 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
882 if (N1C && N0.getOpcode() == ISD::SHL &&
883 isa<ConstantSDNode>(N0.getOperand(1))) {
884 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000885 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000886 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
887 }
888
889 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
890 // use.
891 {
892 SDOperand Sh(0,0), Y(0,0);
893 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
894 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
895 N0.Val->hasOneUse()) {
896 Sh = N0; Y = N1;
897 } else if (N1.getOpcode() == ISD::SHL &&
898 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
899 Sh = N1; Y = N0;
900 }
901 if (Sh.Val) {
902 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
903 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
904 }
905 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000906 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
907 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
908 isa<ConstantSDNode>(N0.getOperand(1))) {
909 return DAG.getNode(ISD::ADD, VT,
910 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
911 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
912 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000913
Nate Begemancd4d58c2006-02-03 06:46:56 +0000914 // reassociate mul
915 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
916 if (RMUL.Val != 0)
917 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000918 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000919}
920
Nate Begeman83e75ec2005-09-06 04:43:02 +0000921SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000922 SDOperand N0 = N->getOperand(0);
923 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000924 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
925 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000926 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000927
928 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000929 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000930 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000931 // fold (sdiv X, 1) -> X
932 if (N1C && N1C->getSignExtended() == 1LL)
933 return N0;
934 // fold (sdiv X, -1) -> 0-X
935 if (N1C && N1C->isAllOnesValue())
936 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000937 // If we know the sign bits of both operands are zero, strength reduce to a
938 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
939 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000940 if (TLI.MaskedValueIsZero(N1, SignBit) &&
941 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000942 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000943 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000944 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000945 (isPowerOf2_64(N1C->getSignExtended()) ||
946 isPowerOf2_64(-N1C->getSignExtended()))) {
947 // If dividing by powers of two is cheap, then don't perform the following
948 // fold.
949 if (TLI.isPow2DivCheap())
950 return SDOperand();
951 int64_t pow2 = N1C->getSignExtended();
952 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000953 unsigned lg2 = Log2_64(abs2);
954 // Splat the sign bit into the register
955 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000956 DAG.getConstant(MVT::getSizeInBits(VT)-1,
957 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000958 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000959 // Add (N0 < 0) ? abs2 - 1 : 0;
960 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
961 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000962 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000963 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000964 AddToWorkList(SRL.Val);
965 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000966 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
967 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000968 // If we're dividing by a positive value, we're done. Otherwise, we must
969 // negate the result.
970 if (pow2 > 0)
971 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000972 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000973 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
974 }
Nate Begeman69575232005-10-20 02:15:44 +0000975 // if integer divide is expensive and we satisfy the requirements, emit an
976 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000977 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000978 !TLI.isIntDivCheap()) {
979 SDOperand Op = BuildSDIV(N);
980 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000981 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000982 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000983}
984
Nate Begeman83e75ec2005-09-06 04:43:02 +0000985SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 SDOperand N0 = N->getOperand(0);
987 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000988 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
989 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000990 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000991
992 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000993 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000994 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000995 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000996 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000997 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000998 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000999 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001000 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
1001 if (N1.getOpcode() == ISD::SHL) {
1002 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1003 if (isPowerOf2_64(SHC->getValue())) {
1004 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +00001005 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
1006 DAG.getConstant(Log2_64(SHC->getValue()),
1007 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +00001008 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001009 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +00001010 }
1011 }
1012 }
Nate Begeman69575232005-10-20 02:15:44 +00001013 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +00001014 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
1015 SDOperand Op = BuildUDIV(N);
1016 if (Op.Val) return Op;
1017 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001018 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001019}
1020
Nate Begeman83e75ec2005-09-06 04:43:02 +00001021SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001022 SDOperand N0 = N->getOperand(0);
1023 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001024 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1025 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001026 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001027
1028 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001029 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001030 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001031 // If we know the sign bits of both operands are zero, strength reduce to a
1032 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
1033 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001034 if (TLI.MaskedValueIsZero(N1, SignBit) &&
1035 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +00001036 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +00001037
1038 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1039 // the remainder operation.
1040 if (N1C && !N1C->isNullValue()) {
1041 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
1042 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1043 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1044 AddToWorkList(Div.Val);
1045 AddToWorkList(Mul.Val);
1046 return Sub;
1047 }
1048
Nate Begeman83e75ec2005-09-06 04:43:02 +00001049 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001050}
1051
Nate Begeman83e75ec2005-09-06 04:43:02 +00001052SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001053 SDOperand N0 = N->getOperand(0);
1054 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001055 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1056 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +00001057 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001058
1059 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001060 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +00001061 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +00001062 // fold (urem x, pow2) -> (and x, pow2-1)
1063 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +00001064 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +00001065 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1066 if (N1.getOpcode() == ISD::SHL) {
1067 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
1068 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +00001069 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001070 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +00001071 return DAG.getNode(ISD::AND, VT, N0, Add);
1072 }
1073 }
1074 }
Chris Lattner26d29902006-10-12 20:58:32 +00001075
1076 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
1077 // the remainder operation.
1078 if (N1C && !N1C->isNullValue()) {
1079 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
1080 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
1081 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
1082 AddToWorkList(Div.Val);
1083 AddToWorkList(Mul.Val);
1084 return Sub;
1085 }
1086
Nate Begeman83e75ec2005-09-06 04:43:02 +00001087 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001088}
1089
Nate Begeman83e75ec2005-09-06 04:43:02 +00001090SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001091 SDOperand N0 = N->getOperand(0);
1092 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001093 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001094
1095 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001096 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001097 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001098 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001099 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001100 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
1101 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001102 TLI.getShiftAmountTy()));
1103 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001104}
1105
Nate Begeman83e75ec2005-09-06 04:43:02 +00001106SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001107 SDOperand N0 = N->getOperand(0);
1108 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001109 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001110
1111 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001112 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001113 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001114 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001115 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001116 return DAG.getConstant(0, N0.getValueType());
1117 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001118}
1119
Chris Lattner35e5c142006-05-05 05:51:50 +00001120/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1121/// two operands of the same opcode, try to simplify it.
1122SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1123 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1124 MVT::ValueType VT = N0.getValueType();
1125 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1126
Chris Lattner540121f2006-05-05 06:31:05 +00001127 // For each of OP in AND/OR/XOR:
1128 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1129 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1130 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001131 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001132 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001133 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001134 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1135 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1136 N0.getOperand(0).getValueType(),
1137 N0.getOperand(0), N1.getOperand(0));
1138 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001139 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001140 }
1141
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001142 // For each of OP in SHL/SRL/SRA/AND...
1143 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1144 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1145 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001146 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001147 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001148 N0.getOperand(1) == N1.getOperand(1)) {
1149 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1150 N0.getOperand(0).getValueType(),
1151 N0.getOperand(0), N1.getOperand(0));
1152 AddToWorkList(ORNode.Val);
1153 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1154 }
1155
1156 return SDOperand();
1157}
1158
Nate Begeman83e75ec2005-09-06 04:43:02 +00001159SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001160 SDOperand N0 = N->getOperand(0);
1161 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001162 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001163 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1164 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001165 MVT::ValueType VT = N1.getValueType();
1166
1167 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001168 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001169 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001170 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001171 if (N0C && !N1C)
1172 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001173 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001174 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001175 return N0;
1176 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001177 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001178 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001179 // reassociate and
1180 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1181 if (RAND.Val != 0)
1182 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001183 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001184 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001185 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001186 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001187 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001188 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1189 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001190 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001191 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001192 ~N1C->getValue() & InMask)) {
1193 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1194 N0.getOperand(0));
1195
1196 // Replace uses of the AND with uses of the Zero extend node.
1197 CombineTo(N, Zext);
1198
Chris Lattner3603cd62006-02-02 07:17:31 +00001199 // We actually want to replace all uses of the any_extend with the
1200 // zero_extend, to avoid duplicating things. This will later cause this
1201 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001202 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001203 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001204 }
1205 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001206 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1207 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1208 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1209 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1210
1211 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1212 MVT::isInteger(LL.getValueType())) {
1213 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1214 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1215 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001216 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001217 return DAG.getSetCC(VT, ORNode, LR, Op1);
1218 }
1219 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1220 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1221 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001222 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001223 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1224 }
1225 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1226 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1227 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001228 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001229 return DAG.getSetCC(VT, ORNode, LR, Op1);
1230 }
1231 }
1232 // canonicalize equivalent to ll == rl
1233 if (LL == RR && LR == RL) {
1234 Op1 = ISD::getSetCCSwappedOperands(Op1);
1235 std::swap(RL, RR);
1236 }
1237 if (LL == RL && LR == RR) {
1238 bool isInteger = MVT::isInteger(LL.getValueType());
1239 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1240 if (Result != ISD::SETCC_INVALID)
1241 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1242 }
1243 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001244
1245 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1246 if (N0.getOpcode() == N1.getOpcode()) {
1247 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1248 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001249 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001250
Nate Begemande996292006-02-03 22:24:05 +00001251 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1252 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001253 if (!MVT::isVector(VT) &&
1254 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001255 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001256 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Cheng83060c52007-03-07 08:07:03 +00001257 if (ISD::isEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001258 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001259 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001260 // If we zero all the possible extended bits, then we can turn this into
1261 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001262 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001263 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001264 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1265 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00001266 LN0->getSrcValueOffset(), EVT,
1267 LN0->isVolatile(),
1268 LN0->getAlignment());
Chris Lattner5750df92006-03-01 04:03:14 +00001269 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001270 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001271 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001272 }
1273 }
1274 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00001275 if (ISD::isSEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
1276 N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001277 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001278 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001279 // If we zero all the possible extended bits, then we can turn this into
1280 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001281 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001282 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001283 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1284 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00001285 LN0->getSrcValueOffset(), EVT,
1286 LN0->isVolatile(),
1287 LN0->getAlignment());
Chris Lattner5750df92006-03-01 04:03:14 +00001288 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001289 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001290 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001291 }
1292 }
Chris Lattner15045b62006-02-28 06:35:35 +00001293
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001294 // fold (and (load x), 255) -> (zextload x, i8)
1295 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001296 if (N1C && N0.getOpcode() == ISD::LOAD) {
1297 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1298 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
Evan Cheng83060c52007-03-07 08:07:03 +00001299 LN0->getAddressingMode() == ISD::UNINDEXED &&
Evan Cheng466685d2006-10-09 20:57:25 +00001300 N0.hasOneUse()) {
1301 MVT::ValueType EVT, LoadedVT;
1302 if (N1C->getValue() == 255)
1303 EVT = MVT::i8;
1304 else if (N1C->getValue() == 65535)
1305 EVT = MVT::i16;
1306 else if (N1C->getValue() == ~0U)
1307 EVT = MVT::i32;
1308 else
1309 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001310
Evan Cheng2e49f092006-10-11 07:10:22 +00001311 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001312 if (EVT != MVT::Other && LoadedVT > EVT &&
1313 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1314 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1315 // For big endian targets, we need to add an offset to the pointer to
1316 // load the correct bytes. For little endian systems, we merely need to
1317 // read fewer bytes from the same pointer.
1318 unsigned PtrOff =
1319 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1320 SDOperand NewPtr = LN0->getBasePtr();
1321 if (!TLI.isLittleEndian())
1322 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1323 DAG.getConstant(PtrOff, PtrType));
1324 AddToWorkList(NewPtr.Val);
1325 SDOperand Load =
1326 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
Christopher Lamb95c218a2007-04-22 23:15:30 +00001327 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT,
1328 LN0->isVolatile(), LN0->getAlignment());
Evan Cheng466685d2006-10-09 20:57:25 +00001329 AddToWorkList(N);
1330 CombineTo(N0.Val, Load, Load.getValue(1));
1331 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1332 }
Chris Lattner15045b62006-02-28 06:35:35 +00001333 }
1334 }
1335
Nate Begeman83e75ec2005-09-06 04:43:02 +00001336 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001337}
1338
Nate Begeman83e75ec2005-09-06 04:43:02 +00001339SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001340 SDOperand N0 = N->getOperand(0);
1341 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001342 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001343 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1344 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001345 MVT::ValueType VT = N1.getValueType();
1346 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001347
1348 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001349 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001350 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001351 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001352 if (N0C && !N1C)
1353 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001354 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001355 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001356 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001357 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001358 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001359 return N1;
1360 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001361 if (N1C &&
1362 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001363 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001364 // reassociate or
1365 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1366 if (ROR.Val != 0)
1367 return ROR;
1368 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1369 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001370 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001371 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1372 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1373 N1),
1374 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001375 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001376 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1377 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1378 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1379 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1380
1381 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1382 MVT::isInteger(LL.getValueType())) {
1383 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1384 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1385 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1386 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1387 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001388 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001389 return DAG.getSetCC(VT, ORNode, LR, Op1);
1390 }
1391 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1392 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1393 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1394 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1395 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001396 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001397 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1398 }
1399 }
1400 // canonicalize equivalent to ll == rl
1401 if (LL == RR && LR == RL) {
1402 Op1 = ISD::getSetCCSwappedOperands(Op1);
1403 std::swap(RL, RR);
1404 }
1405 if (LL == RL && LR == RR) {
1406 bool isInteger = MVT::isInteger(LL.getValueType());
1407 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1408 if (Result != ISD::SETCC_INVALID)
1409 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1410 }
1411 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001412
1413 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1414 if (N0.getOpcode() == N1.getOpcode()) {
1415 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1416 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001417 }
Chris Lattner516b9622006-09-14 20:50:57 +00001418
Chris Lattner1ec72732006-09-14 21:11:37 +00001419 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1420 if (N0.getOpcode() == ISD::AND &&
1421 N1.getOpcode() == ISD::AND &&
1422 N0.getOperand(1).getOpcode() == ISD::Constant &&
1423 N1.getOperand(1).getOpcode() == ISD::Constant &&
1424 // Don't increase # computations.
1425 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1426 // We can only do this xform if we know that bits from X that are set in C2
1427 // but not in C1 are already zero. Likewise for Y.
1428 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1429 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1430
1431 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1432 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1433 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1434 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1435 }
1436 }
1437
1438
Chris Lattner516b9622006-09-14 20:50:57 +00001439 // See if this is some rotate idiom.
1440 if (SDNode *Rot = MatchRotate(N0, N1))
1441 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001442
Nate Begeman83e75ec2005-09-06 04:43:02 +00001443 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001444}
1445
Chris Lattner516b9622006-09-14 20:50:57 +00001446
1447/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1448static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1449 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001450 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001451 Mask = Op.getOperand(1);
1452 Op = Op.getOperand(0);
1453 } else {
1454 return false;
1455 }
1456 }
1457
1458 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1459 Shift = Op;
1460 return true;
1461 }
1462 return false;
1463}
1464
1465
1466// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1467// idioms for rotate, and if the target supports rotation instructions, generate
1468// a rot[lr].
1469SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1470 // Must be a legal type. Expanded an promoted things won't work with rotates.
1471 MVT::ValueType VT = LHS.getValueType();
1472 if (!TLI.isTypeLegal(VT)) return 0;
1473
1474 // The target must have at least one rotate flavor.
1475 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1476 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1477 if (!HasROTL && !HasROTR) return 0;
1478
1479 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1480 SDOperand LHSShift; // The shift.
1481 SDOperand LHSMask; // AND value if any.
1482 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1483 return 0; // Not part of a rotate.
1484
1485 SDOperand RHSShift; // The shift.
1486 SDOperand RHSMask; // AND value if any.
1487 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1488 return 0; // Not part of a rotate.
1489
1490 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1491 return 0; // Not shifting the same value.
1492
1493 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1494 return 0; // Shifts must disagree.
1495
1496 // Canonicalize shl to left side in a shl/srl pair.
1497 if (RHSShift.getOpcode() == ISD::SHL) {
1498 std::swap(LHS, RHS);
1499 std::swap(LHSShift, RHSShift);
1500 std::swap(LHSMask , RHSMask );
1501 }
1502
1503 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Scott Michelc9dc1142007-04-02 21:36:32 +00001504 SDOperand LHSShiftArg = LHSShift.getOperand(0);
1505 SDOperand LHSShiftAmt = LHSShift.getOperand(1);
1506 SDOperand RHSShiftAmt = RHSShift.getOperand(1);
Chris Lattner516b9622006-09-14 20:50:57 +00001507
1508 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1509 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
Scott Michelc9dc1142007-04-02 21:36:32 +00001510 if (LHSShiftAmt.getOpcode() == ISD::Constant &&
1511 RHSShiftAmt.getOpcode() == ISD::Constant) {
1512 uint64_t LShVal = cast<ConstantSDNode>(LHSShiftAmt)->getValue();
1513 uint64_t RShVal = cast<ConstantSDNode>(RHSShiftAmt)->getValue();
Chris Lattner516b9622006-09-14 20:50:57 +00001514 if ((LShVal + RShVal) != OpSizeInBits)
1515 return 0;
1516
1517 SDOperand Rot;
1518 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001519 Rot = DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt);
Chris Lattner516b9622006-09-14 20:50:57 +00001520 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001521 Rot = DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt);
Chris Lattner516b9622006-09-14 20:50:57 +00001522
1523 // If there is an AND of either shifted operand, apply it to the result.
1524 if (LHSMask.Val || RHSMask.Val) {
1525 uint64_t Mask = MVT::getIntVTBitMask(VT);
1526
1527 if (LHSMask.Val) {
1528 uint64_t RHSBits = (1ULL << LShVal)-1;
1529 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1530 }
1531 if (RHSMask.Val) {
1532 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1533 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1534 }
1535
1536 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1537 }
1538
1539 return Rot.Val;
1540 }
1541
1542 // If there is a mask here, and we have a variable shift, we can't be sure
1543 // that we're masking out the right stuff.
1544 if (LHSMask.Val || RHSMask.Val)
1545 return 0;
1546
1547 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1548 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
Scott Michelc9dc1142007-04-02 21:36:32 +00001549 if (RHSShiftAmt.getOpcode() == ISD::SUB &&
1550 LHSShiftAmt == RHSShiftAmt.getOperand(1)) {
Chris Lattner516b9622006-09-14 20:50:57 +00001551 if (ConstantSDNode *SUBC =
Scott Michelc9dc1142007-04-02 21:36:32 +00001552 dyn_cast<ConstantSDNode>(RHSShiftAmt.getOperand(0))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001553 if (SUBC->getValue() == OpSizeInBits)
1554 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001555 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001556 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001557 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001558 }
1559 }
1560
1561 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1562 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
Scott Michelc9dc1142007-04-02 21:36:32 +00001563 if (LHSShiftAmt.getOpcode() == ISD::SUB &&
1564 RHSShiftAmt == LHSShiftAmt.getOperand(1)) {
Chris Lattner516b9622006-09-14 20:50:57 +00001565 if (ConstantSDNode *SUBC =
Scott Michelc9dc1142007-04-02 21:36:32 +00001566 dyn_cast<ConstantSDNode>(LHSShiftAmt.getOperand(0))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001567 if (SUBC->getValue() == OpSizeInBits)
1568 if (HasROTL)
Scott Michelc9dc1142007-04-02 21:36:32 +00001569 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
Chris Lattner516b9622006-09-14 20:50:57 +00001570 else
Scott Michelc9dc1142007-04-02 21:36:32 +00001571 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
1572 }
1573 }
1574
1575 // Look for sign/zext/any-extended cases:
1576 if ((LHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
1577 || LHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
1578 || LHSShiftAmt.getOpcode() == ISD::ANY_EXTEND) &&
1579 (RHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
1580 || RHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
1581 || RHSShiftAmt.getOpcode() == ISD::ANY_EXTEND)) {
1582 SDOperand LExtOp0 = LHSShiftAmt.getOperand(0);
1583 SDOperand RExtOp0 = RHSShiftAmt.getOperand(0);
1584 if (RExtOp0.getOpcode() == ISD::SUB &&
1585 RExtOp0.getOperand(1) == LExtOp0) {
1586 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
1587 // (rotr x, y)
1588 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
1589 // (rotl x, (sub 32, y))
1590 if (ConstantSDNode *SUBC = cast<ConstantSDNode>(RExtOp0.getOperand(0))) {
1591 if (SUBC->getValue() == OpSizeInBits) {
1592 if (HasROTL)
1593 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
1594 else
1595 return DAG.getNode(ISD::ROTR, VT, LHSShiftArg, RHSShiftAmt).Val;
1596 }
1597 }
1598 } else if (LExtOp0.getOpcode() == ISD::SUB &&
1599 RExtOp0 == LExtOp0.getOperand(1)) {
1600 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext r))) ->
1601 // (rotl x, y)
1602 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext r))) ->
1603 // (rotr x, (sub 32, y))
1604 if (ConstantSDNode *SUBC = cast<ConstantSDNode>(LExtOp0.getOperand(0))) {
1605 if (SUBC->getValue() == OpSizeInBits) {
1606 if (HasROTL)
1607 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, RHSShiftAmt).Val;
1608 else
1609 return DAG.getNode(ISD::ROTL, VT, LHSShiftArg, LHSShiftAmt).Val;
1610 }
1611 }
Chris Lattner516b9622006-09-14 20:50:57 +00001612 }
1613 }
1614
1615 return 0;
1616}
1617
1618
Nate Begeman83e75ec2005-09-06 04:43:02 +00001619SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001620 SDOperand N0 = N->getOperand(0);
1621 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001622 SDOperand LHS, RHS, CC;
1623 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1624 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001625 MVT::ValueType VT = N0.getValueType();
1626
1627 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001628 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001629 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001630 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001631 if (N0C && !N1C)
1632 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001633 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001634 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001635 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001636 // reassociate xor
1637 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1638 if (RXOR.Val != 0)
1639 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001640 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001641 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1642 bool isInt = MVT::isInteger(LHS.getValueType());
1643 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1644 isInt);
1645 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001646 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001647 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001648 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001649 assert(0 && "Unhandled SetCC Equivalent!");
1650 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001651 }
Nate Begeman99801192005-09-07 23:25:52 +00001652 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001653 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001654 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001655 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001656 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1657 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001658 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1659 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001660 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001661 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001662 }
1663 }
Nate Begeman99801192005-09-07 23:25:52 +00001664 // fold !(x or y) -> (!x and !y) iff x or y are constants
1665 if (N1C && N1C->isAllOnesValue() &&
1666 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001667 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001668 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1669 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001670 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1671 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001672 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001673 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001674 }
1675 }
Nate Begeman223df222005-09-08 20:18:10 +00001676 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1677 if (N1C && N0.getOpcode() == ISD::XOR) {
1678 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1679 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1680 if (N00C)
1681 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1682 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1683 if (N01C)
1684 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1685 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1686 }
1687 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001688 if (N0 == N1) {
1689 if (!MVT::isVector(VT)) {
1690 return DAG.getConstant(0, VT);
1691 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1692 // Produce a vector of zeros.
1693 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1694 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001695 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001696 }
1697 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001698
1699 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1700 if (N0.getOpcode() == N1.getOpcode()) {
1701 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1702 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001703 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001704
Chris Lattner3e104b12006-04-08 04:15:24 +00001705 // Simplify the expression using non-local knowledge.
1706 if (!MVT::isVector(VT) &&
1707 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001708 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001709
Nate Begeman83e75ec2005-09-06 04:43:02 +00001710 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001711}
1712
Nate Begeman83e75ec2005-09-06 04:43:02 +00001713SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001714 SDOperand N0 = N->getOperand(0);
1715 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001716 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1717 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001718 MVT::ValueType VT = N0.getValueType();
1719 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1720
1721 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001722 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001723 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001724 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001725 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001726 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001727 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001728 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001729 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001730 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001731 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001732 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001733 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001734 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001735 return DAG.getConstant(0, VT);
Chris Lattner61a4c072007-04-18 03:06:49 +00001736 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001737 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001738 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001739 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001740 N0.getOperand(1).getOpcode() == ISD::Constant) {
1741 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001742 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001743 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001744 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001745 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001746 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001747 }
1748 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1749 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001750 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001751 N0.getOperand(1).getOpcode() == ISD::Constant) {
1752 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001753 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001754 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1755 DAG.getConstant(~0ULL << c1, VT));
1756 if (c2 > c1)
1757 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001758 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001759 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001760 return DAG.getNode(ISD::SRL, VT, Mask,
1761 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001762 }
1763 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001764 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001765 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001766 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1767 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001768}
1769
Nate Begeman83e75ec2005-09-06 04:43:02 +00001770SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001771 SDOperand N0 = N->getOperand(0);
1772 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001773 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1774 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001775 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001776
1777 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001778 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001779 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001780 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001781 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001782 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001783 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001784 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001785 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001786 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001787 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001788 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001789 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001790 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001791 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001792 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1793 // sext_inreg.
1794 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1795 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1796 MVT::ValueType EVT;
1797 switch (LowBits) {
1798 default: EVT = MVT::Other; break;
1799 case 1: EVT = MVT::i1; break;
1800 case 8: EVT = MVT::i8; break;
1801 case 16: EVT = MVT::i16; break;
1802 case 32: EVT = MVT::i32; break;
1803 }
1804 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1805 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1806 DAG.getValueType(EVT));
1807 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001808
1809 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1810 if (N1C && N0.getOpcode() == ISD::SRA) {
1811 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1812 unsigned Sum = N1C->getValue() + C1->getValue();
1813 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1814 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1815 DAG.getConstant(Sum, N1C->getValueType(0)));
1816 }
1817 }
1818
Chris Lattnera8504462006-05-08 20:51:54 +00001819 // Simplify, based on bits shifted out of the LHS.
1820 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1821 return SDOperand(N, 0);
1822
1823
Nate Begeman1d4d4142005-09-01 00:19:25 +00001824 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001825 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001826 return DAG.getNode(ISD::SRL, VT, N0, N1);
1827 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001828}
1829
Nate Begeman83e75ec2005-09-06 04:43:02 +00001830SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001831 SDOperand N0 = N->getOperand(0);
1832 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001833 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1834 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001835 MVT::ValueType VT = N0.getValueType();
1836 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1837
1838 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001839 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001840 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001841 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001842 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001843 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001844 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001845 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001846 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001847 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001848 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001849 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001850 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001851 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001852 return DAG.getConstant(0, VT);
Chris Lattnerec06e9a2007-04-18 03:05:22 +00001853
Nate Begeman1d4d4142005-09-01 00:19:25 +00001854 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001855 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001856 N0.getOperand(1).getOpcode() == ISD::Constant) {
1857 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001858 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001859 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001860 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001861 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001862 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001863 }
Chris Lattner350bec02006-04-02 06:11:11 +00001864
Chris Lattner06afe072006-05-05 22:53:17 +00001865 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1866 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1867 // Shifting in all undef bits?
1868 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1869 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1870 return DAG.getNode(ISD::UNDEF, VT);
1871
1872 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1873 AddToWorkList(SmallShift.Val);
1874 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1875 }
1876
Chris Lattner3657ffe2006-10-12 20:23:19 +00001877 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1878 // bit, which is unmodified by sra.
1879 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1880 if (N0.getOpcode() == ISD::SRA)
1881 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1882 }
1883
Chris Lattner350bec02006-04-02 06:11:11 +00001884 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1885 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1886 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1887 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1888 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1889
1890 // If any of the input bits are KnownOne, then the input couldn't be all
1891 // zeros, thus the result of the srl will always be zero.
1892 if (KnownOne) return DAG.getConstant(0, VT);
1893
1894 // If all of the bits input the to ctlz node are known to be zero, then
1895 // the result of the ctlz is "32" and the result of the shift is one.
1896 uint64_t UnknownBits = ~KnownZero & Mask;
1897 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1898
1899 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1900 if ((UnknownBits & (UnknownBits-1)) == 0) {
1901 // Okay, we know that only that the single bit specified by UnknownBits
1902 // could be set on input to the CTLZ node. If this bit is set, the SRL
1903 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1904 // to an SRL,XOR pair, which is likely to simplify more.
1905 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1906 SDOperand Op = N0.getOperand(0);
1907 if (ShAmt) {
1908 Op = DAG.getNode(ISD::SRL, VT, Op,
1909 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1910 AddToWorkList(Op.Val);
1911 }
1912 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1913 }
1914 }
Chris Lattner61a4c072007-04-18 03:06:49 +00001915
1916 // fold operands of srl based on knowledge that the low bits are not
1917 // demanded.
1918 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1919 return SDOperand(N, 0);
1920
Nate Begeman83e75ec2005-09-06 04:43:02 +00001921 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001922}
1923
Nate Begeman83e75ec2005-09-06 04:43:02 +00001924SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001925 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001926 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001927
1928 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001929 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001930 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001931 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001932}
1933
Nate Begeman83e75ec2005-09-06 04:43:02 +00001934SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001935 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001936 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001937
1938 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001939 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001940 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001941 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001942}
1943
Nate Begeman83e75ec2005-09-06 04:43:02 +00001944SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001945 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001946 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001947
1948 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001949 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001950 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001951 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001952}
1953
Nate Begeman452d7be2005-09-16 00:54:12 +00001954SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1955 SDOperand N0 = N->getOperand(0);
1956 SDOperand N1 = N->getOperand(1);
1957 SDOperand N2 = N->getOperand(2);
1958 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1959 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1960 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1961 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001962
Nate Begeman452d7be2005-09-16 00:54:12 +00001963 // fold select C, X, X -> X
1964 if (N1 == N2)
1965 return N1;
1966 // fold select true, X, Y -> X
1967 if (N0C && !N0C->isNullValue())
1968 return N1;
1969 // fold select false, X, Y -> Y
1970 if (N0C && N0C->isNullValue())
1971 return N2;
1972 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001973 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001974 return DAG.getNode(ISD::OR, VT, N0, N2);
1975 // fold select C, 0, X -> ~C & X
1976 // FIXME: this should check for C type == X type, not i1?
1977 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1978 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001979 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001980 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1981 }
1982 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001983 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001984 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001985 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001986 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1987 }
1988 // fold select C, X, 0 -> C & X
1989 // FIXME: this should check for C type == X type, not i1?
1990 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1991 return DAG.getNode(ISD::AND, VT, N0, N1);
1992 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1993 if (MVT::i1 == VT && N0 == N1)
1994 return DAG.getNode(ISD::OR, VT, N0, N2);
1995 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1996 if (MVT::i1 == VT && N0 == N2)
1997 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001998
Chris Lattner40c62d52005-10-18 06:04:22 +00001999 // If we can fold this based on the true/false value, do so.
2000 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00002001 return SDOperand(N, 0); // Don't revisit N.
2002
Nate Begeman44728a72005-09-19 22:34:01 +00002003 // fold selects based on a setcc into other things, such as min/max/abs
2004 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00002005 // FIXME:
2006 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
2007 // having to say they don't support SELECT_CC on every type the DAG knows
2008 // about, since there is no way to mark an opcode illegal at all value types
2009 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
2010 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
2011 N1, N2, N0.getOperand(2));
2012 else
2013 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00002014 return SDOperand();
2015}
2016
2017SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00002018 SDOperand N0 = N->getOperand(0);
2019 SDOperand N1 = N->getOperand(1);
2020 SDOperand N2 = N->getOperand(2);
2021 SDOperand N3 = N->getOperand(3);
2022 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00002023 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
2024
Nate Begeman44728a72005-09-19 22:34:01 +00002025 // fold select_cc lhs, rhs, x, x, cc -> x
2026 if (N2 == N3)
2027 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00002028
Chris Lattner5f42a242006-09-20 06:19:26 +00002029 // Determine if the condition we're dealing with is constant
2030 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002031 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00002032
2033 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
2034 if (SCCC->getValue())
2035 return N2; // cond always true -> true val
2036 else
2037 return N3; // cond always false -> false val
2038 }
2039
2040 // Fold to a simpler select_cc
2041 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
2042 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
2043 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
2044 SCC.getOperand(2));
2045
Chris Lattner40c62d52005-10-18 06:04:22 +00002046 // If we can fold this based on the true/false value, do so.
2047 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00002048 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00002049
Nate Begeman44728a72005-09-19 22:34:01 +00002050 // fold select_cc into other things, such as min/max/abs
2051 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00002052}
2053
2054SDOperand DAGCombiner::visitSETCC(SDNode *N) {
2055 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
2056 cast<CondCodeSDNode>(N->getOperand(2))->get());
2057}
2058
Nate Begeman83e75ec2005-09-06 04:43:02 +00002059SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002060 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002061 MVT::ValueType VT = N->getValueType(0);
2062
Nate Begeman1d4d4142005-09-01 00:19:25 +00002063 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002064 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002065 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00002066
Nate Begeman1d4d4142005-09-01 00:19:25 +00002067 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002068 // fold (sext (aext x)) -> (sext x)
2069 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002070 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00002071
Evan Chengc88138f2007-03-22 01:54:19 +00002072 // fold (sext (truncate (load x))) -> (sext (smaller load x))
2073 // fold (sext (truncate (srl (load x), c))) -> (sext (smaller load (x+c/n)))
Chris Lattner22558872007-02-26 03:13:59 +00002074 if (N0.getOpcode() == ISD::TRUNCATE) {
Evan Chengc88138f2007-03-22 01:54:19 +00002075 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002076 if (NarrowLoad.Val) {
2077 if (NarrowLoad.Val != N0.Val)
2078 CombineTo(N0.Val, NarrowLoad);
2079 return DAG.getNode(ISD::SIGN_EXTEND, VT, NarrowLoad);
2080 }
Evan Chengc88138f2007-03-22 01:54:19 +00002081 }
2082
2083 // See if the value being truncated is already sign extended. If so, just
2084 // eliminate the trunc/sext pair.
2085 if (N0.getOpcode() == ISD::TRUNCATE) {
Chris Lattner6007b842006-09-21 06:00:20 +00002086 SDOperand Op = N0.getOperand(0);
Chris Lattner22558872007-02-26 03:13:59 +00002087 unsigned OpBits = MVT::getSizeInBits(Op.getValueType());
2088 unsigned MidBits = MVT::getSizeInBits(N0.getValueType());
2089 unsigned DestBits = MVT::getSizeInBits(VT);
2090 unsigned NumSignBits = TLI.ComputeNumSignBits(Op);
2091
2092 if (OpBits == DestBits) {
2093 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
2094 // bits, it is already ready.
2095 if (NumSignBits > DestBits-MidBits)
2096 return Op;
2097 } else if (OpBits < DestBits) {
2098 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
2099 // bits, just sext from i32.
2100 if (NumSignBits > OpBits-MidBits)
2101 return DAG.getNode(ISD::SIGN_EXTEND, VT, Op);
2102 } else {
2103 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
2104 // bits, just truncate to i32.
2105 if (NumSignBits > OpBits-MidBits)
2106 return DAG.getNode(ISD::TRUNCATE, VT, Op);
Chris Lattner6007b842006-09-21 06:00:20 +00002107 }
Chris Lattner22558872007-02-26 03:13:59 +00002108
2109 // fold (sext (truncate x)) -> (sextinreg x).
2110 if (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
2111 N0.getValueType())) {
2112 if (Op.getValueType() < VT)
2113 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2114 else if (Op.getValueType() > VT)
2115 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2116 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
2117 DAG.getValueType(N0.getValueType()));
2118 }
Chris Lattner6007b842006-09-21 06:00:20 +00002119 }
Chris Lattner310b5782006-05-06 23:06:26 +00002120
Evan Cheng110dec22005-12-14 02:19:23 +00002121 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002122 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002123 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00002124 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2125 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2126 LN0->getBasePtr(), LN0->getSrcValue(),
2127 LN0->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002128 N0.getValueType(),
2129 LN0->isVolatile());
Chris Lattnerd4771842005-12-14 19:25:30 +00002130 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00002131 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2132 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002133 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002134 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002135
2136 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
2137 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002138 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2139 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002140 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002141 MVT::ValueType EVT = LN0->getLoadedVT();
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00002142 if (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT)) {
2143 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2144 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002145 LN0->getSrcValueOffset(), EVT,
2146 LN0->isVolatile(),
2147 LN0->getAlignment());
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00002148 CombineTo(N, ExtLoad);
2149 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2150 ExtLoad.getValue(1));
2151 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2152 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002153 }
2154
Chris Lattner20a35c32007-04-11 05:32:27 +00002155 // sext(setcc x,y,cc) -> select_cc x, y, -1, 0, cc
2156 if (N0.getOpcode() == ISD::SETCC) {
2157 SDOperand SCC =
Chris Lattner1eba01e2007-04-11 06:50:51 +00002158 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2159 DAG.getConstant(~0ULL, VT), DAG.getConstant(0, VT),
2160 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
2161 if (SCC.Val) return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002162 }
2163
Nate Begeman83e75ec2005-09-06 04:43:02 +00002164 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002165}
2166
Nate Begeman83e75ec2005-09-06 04:43:02 +00002167SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002168 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002169 MVT::ValueType VT = N->getValueType(0);
2170
Nate Begeman1d4d4142005-09-01 00:19:25 +00002171 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00002172 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002173 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002174 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00002175 // fold (zext (aext x)) -> (zext x)
2176 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002177 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00002178
Evan Chengc88138f2007-03-22 01:54:19 +00002179 // fold (zext (truncate (load x))) -> (zext (smaller load x))
2180 // fold (zext (truncate (srl (load x), c))) -> (zext (small load (x+c/n)))
Dale Johannesen2041a0e2007-03-30 21:38:07 +00002181 if (N0.getOpcode() == ISD::TRUNCATE) {
Evan Chengc88138f2007-03-22 01:54:19 +00002182 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002183 if (NarrowLoad.Val) {
2184 if (NarrowLoad.Val != N0.Val)
2185 CombineTo(N0.Val, NarrowLoad);
2186 return DAG.getNode(ISD::ZERO_EXTEND, VT, NarrowLoad);
2187 }
Evan Chengc88138f2007-03-22 01:54:19 +00002188 }
2189
Chris Lattner6007b842006-09-21 06:00:20 +00002190 // fold (zext (truncate x)) -> (and x, mask)
2191 if (N0.getOpcode() == ISD::TRUNCATE &&
2192 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
2193 SDOperand Op = N0.getOperand(0);
2194 if (Op.getValueType() < VT) {
2195 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
2196 } else if (Op.getValueType() > VT) {
2197 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2198 }
2199 return DAG.getZeroExtendInReg(Op, N0.getValueType());
2200 }
2201
Chris Lattner111c2282006-09-21 06:14:31 +00002202 // fold (zext (and (trunc x), cst)) -> (and x, cst).
2203 if (N0.getOpcode() == ISD::AND &&
2204 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2205 N0.getOperand(1).getOpcode() == ISD::Constant) {
2206 SDOperand X = N0.getOperand(0).getOperand(0);
2207 if (X.getValueType() < VT) {
2208 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2209 } else if (X.getValueType() > VT) {
2210 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2211 }
2212 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2213 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2214 }
2215
Evan Cheng110dec22005-12-14 02:19:23 +00002216 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002217 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002218 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002219 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2220 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2221 LN0->getBasePtr(), LN0->getSrcValue(),
2222 LN0->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002223 N0.getValueType(),
2224 LN0->isVolatile(),
2225 LN0->getAlignment());
Chris Lattnerd4771842005-12-14 19:25:30 +00002226 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002227 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2228 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002229 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002230 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002231
2232 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2233 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002234 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) &&
2235 ISD::isUNINDEXEDLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002236 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002237 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002238 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2239 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002240 LN0->getSrcValueOffset(), EVT,
2241 LN0->isVolatile(),
2242 LN0->getAlignment());
Chris Lattnerd4771842005-12-14 19:25:30 +00002243 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002244 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2245 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002246 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002247 }
Chris Lattner20a35c32007-04-11 05:32:27 +00002248
2249 // zext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
2250 if (N0.getOpcode() == ISD::SETCC) {
2251 SDOperand SCC =
2252 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2253 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
Chris Lattner1eba01e2007-04-11 06:50:51 +00002254 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
2255 if (SCC.Val) return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002256 }
2257
Nate Begeman83e75ec2005-09-06 04:43:02 +00002258 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002259}
2260
Chris Lattner5ffc0662006-05-05 05:58:59 +00002261SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2262 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002263 MVT::ValueType VT = N->getValueType(0);
2264
2265 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002266 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002267 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2268 // fold (aext (aext x)) -> (aext x)
2269 // fold (aext (zext x)) -> (zext x)
2270 // fold (aext (sext x)) -> (sext x)
2271 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2272 N0.getOpcode() == ISD::ZERO_EXTEND ||
2273 N0.getOpcode() == ISD::SIGN_EXTEND)
2274 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2275
Evan Chengc88138f2007-03-22 01:54:19 +00002276 // fold (aext (truncate (load x))) -> (aext (smaller load x))
2277 // fold (aext (truncate (srl (load x), c))) -> (aext (small load (x+c/n)))
2278 if (N0.getOpcode() == ISD::TRUNCATE) {
2279 SDOperand NarrowLoad = ReduceLoadWidth(N0.Val);
Evan Cheng0b063de2007-03-23 02:16:52 +00002280 if (NarrowLoad.Val) {
2281 if (NarrowLoad.Val != N0.Val)
2282 CombineTo(N0.Val, NarrowLoad);
2283 return DAG.getNode(ISD::ANY_EXTEND, VT, NarrowLoad);
2284 }
Evan Chengc88138f2007-03-22 01:54:19 +00002285 }
2286
Chris Lattner84750582006-09-20 06:29:17 +00002287 // fold (aext (truncate x))
2288 if (N0.getOpcode() == ISD::TRUNCATE) {
2289 SDOperand TruncOp = N0.getOperand(0);
2290 if (TruncOp.getValueType() == VT)
2291 return TruncOp; // x iff x size == zext size.
2292 if (TruncOp.getValueType() > VT)
2293 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2294 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2295 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002296
2297 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2298 if (N0.getOpcode() == ISD::AND &&
2299 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2300 N0.getOperand(1).getOpcode() == ISD::Constant) {
2301 SDOperand X = N0.getOperand(0).getOperand(0);
2302 if (X.getValueType() < VT) {
2303 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2304 } else if (X.getValueType() > VT) {
2305 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2306 }
2307 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2308 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2309 }
2310
Chris Lattner5ffc0662006-05-05 05:58:59 +00002311 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002312 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002313 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002314 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2315 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2316 LN0->getBasePtr(), LN0->getSrcValue(),
2317 LN0->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002318 N0.getValueType(),
2319 LN0->isVolatile(),
2320 LN0->getAlignment());
Chris Lattner5ffc0662006-05-05 05:58:59 +00002321 CombineTo(N, ExtLoad);
2322 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2323 ExtLoad.getValue(1));
2324 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2325 }
2326
2327 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2328 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2329 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng83060c52007-03-07 08:07:03 +00002330 if (N0.getOpcode() == ISD::LOAD &&
2331 !ISD::isNON_EXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng466685d2006-10-09 20:57:25 +00002332 N0.hasOneUse()) {
2333 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002334 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002335 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2336 LN0->getChain(), LN0->getBasePtr(),
2337 LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002338 LN0->getSrcValueOffset(), EVT,
2339 LN0->isVolatile(),
2340 LN0->getAlignment());
Chris Lattner5ffc0662006-05-05 05:58:59 +00002341 CombineTo(N, ExtLoad);
2342 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2343 ExtLoad.getValue(1));
2344 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2345 }
Chris Lattner20a35c32007-04-11 05:32:27 +00002346
2347 // aext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
2348 if (N0.getOpcode() == ISD::SETCC) {
2349 SDOperand SCC =
Chris Lattner1eba01e2007-04-11 06:50:51 +00002350 SimplifySelectCC(N0.getOperand(0), N0.getOperand(1),
2351 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
Chris Lattnerc24bbad2007-04-11 16:51:53 +00002352 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
Chris Lattner1eba01e2007-04-11 06:50:51 +00002353 if (SCC.Val)
Chris Lattnerc56a81d2007-04-11 06:43:25 +00002354 return SCC;
Chris Lattner20a35c32007-04-11 05:32:27 +00002355 }
2356
Chris Lattner5ffc0662006-05-05 05:58:59 +00002357 return SDOperand();
2358}
2359
Evan Chengc88138f2007-03-22 01:54:19 +00002360/// ReduceLoadWidth - If the result of a wider load is shifted to right of N
2361/// bits and then truncated to a narrower type and where N is a multiple
2362/// of number of bits of the narrower type, transform it to a narrower load
2363/// from address + N / num of bits of new type. If the result is to be
2364/// extended, also fold the extension to form a extending load.
2365SDOperand DAGCombiner::ReduceLoadWidth(SDNode *N) {
2366 unsigned Opc = N->getOpcode();
2367 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
2368 SDOperand N0 = N->getOperand(0);
2369 MVT::ValueType VT = N->getValueType(0);
2370 MVT::ValueType EVT = N->getValueType(0);
2371
Evan Chenge177e302007-03-23 22:13:36 +00002372 // Special case: SIGN_EXTEND_INREG is basically truncating to EVT then
2373 // extended to VT.
Evan Chengc88138f2007-03-22 01:54:19 +00002374 if (Opc == ISD::SIGN_EXTEND_INREG) {
2375 ExtType = ISD::SEXTLOAD;
2376 EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Evan Chenge177e302007-03-23 22:13:36 +00002377 if (AfterLegalize && !TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))
2378 return SDOperand();
Evan Chengc88138f2007-03-22 01:54:19 +00002379 }
2380
2381 unsigned EVTBits = MVT::getSizeInBits(EVT);
2382 unsigned ShAmt = 0;
Evan Chengb37b80c2007-03-23 20:55:21 +00002383 bool CombineSRL = false;
Evan Chengc88138f2007-03-22 01:54:19 +00002384 if (N0.getOpcode() == ISD::SRL && N0.hasOneUse()) {
2385 if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2386 ShAmt = N01->getValue();
2387 // Is the shift amount a multiple of size of VT?
2388 if ((ShAmt & (EVTBits-1)) == 0) {
2389 N0 = N0.getOperand(0);
2390 if (MVT::getSizeInBits(N0.getValueType()) <= EVTBits)
2391 return SDOperand();
Evan Chengb37b80c2007-03-23 20:55:21 +00002392 CombineSRL = true;
Evan Chengc88138f2007-03-22 01:54:19 +00002393 }
2394 }
2395 }
2396
2397 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
2398 // Do not allow folding to i1 here. i1 is implicitly stored in memory in
2399 // zero extended form: by shrinking the load, we lose track of the fact
2400 // that it is already zero extended.
2401 // FIXME: This should be reevaluated.
2402 VT != MVT::i1) {
2403 assert(MVT::getSizeInBits(N0.getValueType()) > EVTBits &&
2404 "Cannot truncate to larger type!");
2405 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2406 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Evan Chengdae54ce2007-03-24 00:02:43 +00002407 // For big endian targets, we need to adjust the offset to the pointer to
2408 // load the correct bytes.
2409 if (!TLI.isLittleEndian())
2410 ShAmt = MVT::getSizeInBits(N0.getValueType()) - ShAmt - EVTBits;
2411 uint64_t PtrOff = ShAmt / 8;
Evan Chengc88138f2007-03-22 01:54:19 +00002412 SDOperand NewPtr = DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
2413 DAG.getConstant(PtrOff, PtrType));
2414 AddToWorkList(NewPtr.Val);
2415 SDOperand Load = (ExtType == ISD::NON_EXTLOAD)
2416 ? DAG.getLoad(VT, LN0->getChain(), NewPtr,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002417 LN0->getSrcValue(), LN0->getSrcValueOffset(),
2418 LN0->isVolatile(), LN0->getAlignment())
Evan Chengc88138f2007-03-22 01:54:19 +00002419 : DAG.getExtLoad(ExtType, VT, LN0->getChain(), NewPtr,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002420 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT,
2421 LN0->isVolatile(), LN0->getAlignment());
Evan Chengc88138f2007-03-22 01:54:19 +00002422 AddToWorkList(N);
Evan Chengb37b80c2007-03-23 20:55:21 +00002423 if (CombineSRL) {
2424 std::vector<SDNode*> NowDead;
2425 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1), NowDead);
2426 CombineTo(N->getOperand(0).Val, Load);
2427 } else
2428 CombineTo(N0.Val, Load, Load.getValue(1));
Evan Cheng15213b72007-03-26 07:12:51 +00002429 if (ShAmt) {
2430 if (Opc == ISD::SIGN_EXTEND_INREG)
2431 return DAG.getNode(Opc, VT, Load, N->getOperand(1));
2432 else
2433 return DAG.getNode(Opc, VT, Load);
2434 }
Evan Chengc88138f2007-03-22 01:54:19 +00002435 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2436 }
2437
2438 return SDOperand();
2439}
2440
Chris Lattner5ffc0662006-05-05 05:58:59 +00002441
Nate Begeman83e75ec2005-09-06 04:43:02 +00002442SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002443 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002444 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002445 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002446 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002447 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002448
Nate Begeman1d4d4142005-09-01 00:19:25 +00002449 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002450 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002451 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002452
Chris Lattner541a24f2006-05-06 22:43:44 +00002453 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002454 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2455 return N0;
2456
Nate Begeman646d7e22005-09-02 21:18:40 +00002457 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2458 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2459 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002460 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002461 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002462
Chris Lattner95a5e052007-04-17 19:03:21 +00002463 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is known zero.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002464 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002465 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002466
Chris Lattner95a5e052007-04-17 19:03:21 +00002467 // fold operands of sext_in_reg based on knowledge that the top bits are not
2468 // demanded.
2469 if (SimplifyDemandedBits(SDOperand(N, 0)))
2470 return SDOperand(N, 0);
2471
Evan Chengc88138f2007-03-22 01:54:19 +00002472 // fold (sext_in_reg (load x)) -> (smaller sextload x)
2473 // fold (sext_in_reg (srl (load x), c)) -> (smaller sextload (x+c/evtbits))
2474 SDOperand NarrowLoad = ReduceLoadWidth(N);
2475 if (NarrowLoad.Val)
2476 return NarrowLoad;
2477
Chris Lattner4b37e872006-05-08 21:18:59 +00002478 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2479 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2480 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2481 if (N0.getOpcode() == ISD::SRL) {
2482 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2483 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2484 // We can turn this into an SRA iff the input to the SRL is already sign
2485 // extended enough.
2486 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2487 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2488 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2489 }
2490 }
Evan Chengc88138f2007-03-22 01:54:19 +00002491
Nate Begemanded49632005-10-13 03:11:28 +00002492 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002493 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng83060c52007-03-07 08:07:03 +00002494 ISD::isUNINDEXEDLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002495 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002496 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002497 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2498 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2499 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002500 LN0->getSrcValueOffset(), EVT,
2501 LN0->isVolatile(),
2502 LN0->getAlignment());
Chris Lattnerd4771842005-12-14 19:25:30 +00002503 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002504 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002505 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002506 }
2507 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Cheng83060c52007-03-07 08:07:03 +00002508 if (ISD::isZEXTLoad(N0.Val) && ISD::isUNINDEXEDLoad(N0.Val) &&
2509 N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002510 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002511 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002512 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2513 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2514 LN0->getBasePtr(), LN0->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002515 LN0->getSrcValueOffset(), EVT,
2516 LN0->isVolatile(),
2517 LN0->getAlignment());
Chris Lattnerd4771842005-12-14 19:25:30 +00002518 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002519 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002520 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002521 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002522 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002523}
2524
Nate Begeman83e75ec2005-09-06 04:43:02 +00002525SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002526 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002527 MVT::ValueType VT = N->getValueType(0);
2528
2529 // noop truncate
2530 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002531 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002532 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002533 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002534 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002535 // fold (truncate (truncate x)) -> (truncate x)
2536 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002537 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002538 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002539 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2540 N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002541 if (N0.getOperand(0).getValueType() < VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002542 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002543 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002544 else if (N0.getOperand(0).getValueType() > VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002545 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002546 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002547 else
2548 // if the source and dest are the same type, we can drop both the extend
2549 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002550 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002551 }
Evan Cheng007b69e2007-03-21 20:14:05 +00002552
Nate Begeman3df4d522005-10-12 20:40:40 +00002553 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng007b69e2007-03-21 20:14:05 +00002554 // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
Evan Chengc88138f2007-03-22 01:54:19 +00002555 return ReduceLoadWidth(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002556}
2557
Chris Lattner94683772005-12-23 05:30:37 +00002558SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2559 SDOperand N0 = N->getOperand(0);
2560 MVT::ValueType VT = N->getValueType(0);
2561
2562 // If the input is a constant, let getNode() fold it.
2563 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2564 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2565 if (Res.Val != N) return Res;
2566 }
2567
Chris Lattnerc8547d82005-12-23 05:37:50 +00002568 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2569 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002570
Chris Lattner57104102005-12-23 05:44:41 +00002571 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002572 // FIXME: These xforms need to know that the resultant load doesn't need a
2573 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002574 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2575 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2576 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002577 LN0->getSrcValue(), LN0->getSrcValueOffset(),
2578 LN0->isVolatile(), LN0->getAlignment());
Chris Lattner5750df92006-03-01 04:03:14 +00002579 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002580 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2581 Load.getValue(1));
2582 return Load;
2583 }
2584
Chris Lattner94683772005-12-23 05:30:37 +00002585 return SDOperand();
2586}
2587
Chris Lattner6258fb22006-04-02 02:53:43 +00002588SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2589 SDOperand N0 = N->getOperand(0);
2590 MVT::ValueType VT = N->getValueType(0);
2591
2592 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2593 // First check to see if this is all constant.
2594 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2595 VT == MVT::Vector) {
2596 bool isSimple = true;
2597 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2598 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2599 N0.getOperand(i).getOpcode() != ISD::Constant &&
2600 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2601 isSimple = false;
2602 break;
2603 }
2604
Chris Lattner97c20732006-04-03 17:29:28 +00002605 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2606 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002607 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2608 }
2609 }
2610
2611 return SDOperand();
2612}
2613
2614/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2615/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2616/// destination element value type.
2617SDOperand DAGCombiner::
2618ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2619 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2620
2621 // If this is already the right type, we're done.
2622 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2623
2624 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2625 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2626
2627 // If this is a conversion of N elements of one type to N elements of another
2628 // type, convert each element. This handles FP<->INT cases.
2629 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002630 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002631 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002632 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002633 AddToWorkList(Ops.back().Val);
2634 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002635 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2636 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002637 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002638 }
2639
2640 // Otherwise, we're growing or shrinking the elements. To avoid having to
2641 // handle annoying details of growing/shrinking FP values, we convert them to
2642 // int first.
2643 if (MVT::isFloatingPoint(SrcEltVT)) {
2644 // Convert the input float vector to a int vector where the elements are the
2645 // same sizes.
2646 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2647 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2648 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2649 SrcEltVT = IntVT;
2650 }
2651
2652 // Now we know the input is an integer vector. If the output is a FP type,
2653 // convert to integer first, then to FP of the right size.
2654 if (MVT::isFloatingPoint(DstEltVT)) {
2655 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2656 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2657 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2658
2659 // Next, convert to FP elements of the same size.
2660 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2661 }
2662
2663 // Okay, we know the src/dst types are both integers of differing types.
2664 // Handling growing first.
2665 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2666 if (SrcBitSize < DstBitSize) {
2667 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2668
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002669 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002670 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2671 i += NumInputsPerOutput) {
2672 bool isLE = TLI.isLittleEndian();
2673 uint64_t NewBits = 0;
2674 bool EltIsUndef = true;
2675 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2676 // Shift the previously computed bits over.
2677 NewBits <<= SrcBitSize;
2678 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2679 if (Op.getOpcode() == ISD::UNDEF) continue;
2680 EltIsUndef = false;
2681
2682 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2683 }
2684
2685 if (EltIsUndef)
2686 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2687 else
2688 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2689 }
2690
2691 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2692 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002693 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002694 }
2695
2696 // Finally, this must be the case where we are shrinking elements: each input
2697 // turns into multiple outputs.
2698 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002699 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002700 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2701 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2702 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2703 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2704 continue;
2705 }
2706 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2707
2708 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2709 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2710 OpVal >>= DstBitSize;
2711 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2712 }
2713
2714 // For big endian targets, swap the order of the pieces of each element.
2715 if (!TLI.isLittleEndian())
2716 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2717 }
2718 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2719 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002720 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002721}
2722
2723
2724
Chris Lattner01b3d732005-09-28 22:28:18 +00002725SDOperand DAGCombiner::visitFADD(SDNode *N) {
2726 SDOperand N0 = N->getOperand(0);
2727 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002728 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2729 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002730 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002731
2732 // fold (fadd c1, c2) -> c1+c2
2733 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002734 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002735 // canonicalize constant to RHS
2736 if (N0CFP && !N1CFP)
2737 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002738 // fold (A + (-B)) -> A-B
2739 if (N1.getOpcode() == ISD::FNEG)
2740 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002741 // fold ((-A) + B) -> B-A
2742 if (N0.getOpcode() == ISD::FNEG)
2743 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002744
2745 // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
2746 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
2747 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2748 return DAG.getNode(ISD::FADD, VT, N0.getOperand(0),
2749 DAG.getNode(ISD::FADD, VT, N0.getOperand(1), N1));
2750
Chris Lattner01b3d732005-09-28 22:28:18 +00002751 return SDOperand();
2752}
2753
2754SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2755 SDOperand N0 = N->getOperand(0);
2756 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002757 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2758 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002759 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002760
2761 // fold (fsub c1, c2) -> c1-c2
2762 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002763 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002764 // fold (A-(-B)) -> A+B
2765 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002766 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002767 return SDOperand();
2768}
2769
2770SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2771 SDOperand N0 = N->getOperand(0);
2772 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002773 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2774 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002775 MVT::ValueType VT = N->getValueType(0);
2776
Nate Begeman11af4ea2005-10-17 20:40:11 +00002777 // fold (fmul c1, c2) -> c1*c2
2778 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002779 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002780 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002781 if (N0CFP && !N1CFP)
2782 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002783 // fold (fmul X, 2.0) -> (fadd X, X)
2784 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2785 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002786
2787 // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
2788 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
2789 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2790 return DAG.getNode(ISD::FMUL, VT, N0.getOperand(0),
2791 DAG.getNode(ISD::FMUL, VT, N0.getOperand(1), N1));
2792
Chris Lattner01b3d732005-09-28 22:28:18 +00002793 return SDOperand();
2794}
2795
2796SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2797 SDOperand N0 = N->getOperand(0);
2798 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002799 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2800 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002801 MVT::ValueType VT = N->getValueType(0);
2802
Nate Begemana148d982006-01-18 22:35:16 +00002803 // fold (fdiv c1, c2) -> c1/c2
2804 if (N0CFP && N1CFP)
2805 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002806 return SDOperand();
2807}
2808
2809SDOperand DAGCombiner::visitFREM(SDNode *N) {
2810 SDOperand N0 = N->getOperand(0);
2811 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002812 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2813 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002814 MVT::ValueType VT = N->getValueType(0);
2815
Nate Begemana148d982006-01-18 22:35:16 +00002816 // fold (frem c1, c2) -> fmod(c1,c2)
2817 if (N0CFP && N1CFP)
2818 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002819 return SDOperand();
2820}
2821
Chris Lattner12d83032006-03-05 05:30:57 +00002822SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2823 SDOperand N0 = N->getOperand(0);
2824 SDOperand N1 = N->getOperand(1);
2825 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2826 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2827 MVT::ValueType VT = N->getValueType(0);
2828
2829 if (N0CFP && N1CFP) // Constant fold
2830 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2831
2832 if (N1CFP) {
2833 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2834 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2835 union {
2836 double d;
2837 int64_t i;
2838 } u;
2839 u.d = N1CFP->getValue();
2840 if (u.i >= 0)
2841 return DAG.getNode(ISD::FABS, VT, N0);
2842 else
2843 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2844 }
2845
2846 // copysign(fabs(x), y) -> copysign(x, y)
2847 // copysign(fneg(x), y) -> copysign(x, y)
2848 // copysign(copysign(x,z), y) -> copysign(x, y)
2849 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2850 N0.getOpcode() == ISD::FCOPYSIGN)
2851 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2852
2853 // copysign(x, abs(y)) -> abs(x)
2854 if (N1.getOpcode() == ISD::FABS)
2855 return DAG.getNode(ISD::FABS, VT, N0);
2856
2857 // copysign(x, copysign(y,z)) -> copysign(x, z)
2858 if (N1.getOpcode() == ISD::FCOPYSIGN)
2859 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2860
2861 // copysign(x, fp_extend(y)) -> copysign(x, y)
2862 // copysign(x, fp_round(y)) -> copysign(x, y)
2863 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2864 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2865
2866 return SDOperand();
2867}
2868
2869
Chris Lattner01b3d732005-09-28 22:28:18 +00002870
Nate Begeman83e75ec2005-09-06 04:43:02 +00002871SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002872 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002873 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002874 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002875
2876 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002877 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002878 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002879 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002880}
2881
Nate Begeman83e75ec2005-09-06 04:43:02 +00002882SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002883 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002884 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002885 MVT::ValueType VT = N->getValueType(0);
2886
Nate Begeman1d4d4142005-09-01 00:19:25 +00002887 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002888 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002889 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002890 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002891}
2892
Nate Begeman83e75ec2005-09-06 04:43:02 +00002893SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002894 SDOperand N0 = N->getOperand(0);
2895 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2896 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002897
2898 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002899 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002900 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002901 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002902}
2903
Nate Begeman83e75ec2005-09-06 04:43:02 +00002904SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002905 SDOperand N0 = N->getOperand(0);
2906 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2907 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002908
2909 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002910 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002911 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002912 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002913}
2914
Nate Begeman83e75ec2005-09-06 04:43:02 +00002915SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002916 SDOperand N0 = N->getOperand(0);
2917 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2918 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002919
2920 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002921 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002922 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002923
2924 // fold (fp_round (fp_extend x)) -> x
2925 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2926 return N0.getOperand(0);
2927
2928 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2929 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2930 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2931 AddToWorkList(Tmp.Val);
2932 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2933 }
2934
Nate Begeman83e75ec2005-09-06 04:43:02 +00002935 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002936}
2937
Nate Begeman83e75ec2005-09-06 04:43:02 +00002938SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002939 SDOperand N0 = N->getOperand(0);
2940 MVT::ValueType VT = N->getValueType(0);
2941 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002942 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002943
Nate Begeman1d4d4142005-09-01 00:19:25 +00002944 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002945 if (N0CFP) {
2946 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002947 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002948 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002949 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002950}
2951
Nate Begeman83e75ec2005-09-06 04:43:02 +00002952SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002953 SDOperand N0 = N->getOperand(0);
2954 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2955 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002956
2957 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002958 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002959 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002960
2961 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002962 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002963 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002964 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2965 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2966 LN0->getBasePtr(), LN0->getSrcValue(),
2967 LN0->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002968 N0.getValueType(),
2969 LN0->isVolatile(),
2970 LN0->getAlignment());
Chris Lattnere564dbb2006-05-05 21:34:35 +00002971 CombineTo(N, ExtLoad);
2972 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2973 ExtLoad.getValue(1));
2974 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2975 }
2976
2977
Nate Begeman83e75ec2005-09-06 04:43:02 +00002978 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002979}
2980
Nate Begeman83e75ec2005-09-06 04:43:02 +00002981SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002982 SDOperand N0 = N->getOperand(0);
2983 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2984 MVT::ValueType VT = N->getValueType(0);
2985
2986 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002987 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002988 return DAG.getNode(ISD::FNEG, VT, N0);
2989 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002990 if (N0.getOpcode() == ISD::SUB)
2991 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002992 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002993 if (N0.getOpcode() == ISD::FNEG)
2994 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002995 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002996}
2997
Nate Begeman83e75ec2005-09-06 04:43:02 +00002998SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002999 SDOperand N0 = N->getOperand(0);
3000 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
3001 MVT::ValueType VT = N->getValueType(0);
3002
Nate Begeman1d4d4142005-09-01 00:19:25 +00003003 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00003004 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00003005 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003006 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00003007 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00003008 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003009 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00003010 // fold (fabs (fcopysign x, y)) -> (fabs x)
3011 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
3012 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
3013
Nate Begeman83e75ec2005-09-06 04:43:02 +00003014 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00003015}
3016
Nate Begeman44728a72005-09-19 22:34:01 +00003017SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
3018 SDOperand Chain = N->getOperand(0);
3019 SDOperand N1 = N->getOperand(1);
3020 SDOperand N2 = N->getOperand(2);
3021 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3022
3023 // never taken branch, fold to chain
3024 if (N1C && N1C->isNullValue())
3025 return Chain;
3026 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00003027 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00003028 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00003029 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
3030 // on the target.
3031 if (N1.getOpcode() == ISD::SETCC &&
3032 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
3033 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
3034 N1.getOperand(0), N1.getOperand(1), N2);
3035 }
Nate Begeman44728a72005-09-19 22:34:01 +00003036 return SDOperand();
3037}
3038
Chris Lattner3ea0b472005-10-05 06:47:48 +00003039// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
3040//
Nate Begeman44728a72005-09-19 22:34:01 +00003041SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00003042 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
3043 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
3044
3045 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00003046 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003047 if (Simp.Val) AddToWorkList(Simp.Val);
3048
Nate Begemane17daeb2005-10-05 21:43:42 +00003049 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
3050
3051 // fold br_cc true, dest -> br dest (unconditional branch)
3052 if (SCCC && SCCC->getValue())
3053 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
3054 N->getOperand(4));
3055 // fold br_cc false, dest -> unconditional fall through
3056 if (SCCC && SCCC->isNullValue())
3057 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00003058
Nate Begemane17daeb2005-10-05 21:43:42 +00003059 // fold to a simpler setcc
3060 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
3061 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
3062 Simp.getOperand(2), Simp.getOperand(0),
3063 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00003064 return SDOperand();
3065}
3066
Chris Lattner448f2192006-11-11 00:39:41 +00003067
3068/// CombineToPreIndexedLoadStore - Try turning a load / store and a
3069/// pre-indexed load / store when the base pointer is a add or subtract
3070/// and it has other uses besides the load / store. After the
3071/// transformation, the new indexed load / store has effectively folded
3072/// the add / subtract in and all of its other uses are redirected to the
3073/// new load / store.
3074bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
3075 if (!AfterLegalize)
3076 return false;
3077
3078 bool isLoad = true;
3079 SDOperand Ptr;
3080 MVT::ValueType VT;
3081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003082 if (LD->getAddressingMode() != ISD::UNINDEXED)
3083 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003084 VT = LD->getLoadedVT();
Evan Cheng83060c52007-03-07 08:07:03 +00003085 if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
Chris Lattner448f2192006-11-11 00:39:41 +00003086 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
3087 return false;
3088 Ptr = LD->getBasePtr();
3089 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003090 if (ST->getAddressingMode() != ISD::UNINDEXED)
3091 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003092 VT = ST->getStoredVT();
3093 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
3094 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
3095 return false;
3096 Ptr = ST->getBasePtr();
3097 isLoad = false;
3098 } else
3099 return false;
3100
Chris Lattner9f1794e2006-11-11 00:56:29 +00003101 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
3102 // out. There is no reason to make this a preinc/predec.
3103 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
3104 Ptr.Val->hasOneUse())
3105 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003106
Chris Lattner9f1794e2006-11-11 00:56:29 +00003107 // Ask the target to do addressing mode selection.
3108 SDOperand BasePtr;
3109 SDOperand Offset;
3110 ISD::MemIndexedMode AM = ISD::UNINDEXED;
3111 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
3112 return false;
3113
Chris Lattner41e53fd2006-11-11 01:00:15 +00003114 // Try turning it into a pre-indexed load / store except when:
3115 // 1) The base is a frame index.
3116 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00003117 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00003118 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00003119 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00003120 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00003121
Chris Lattner41e53fd2006-11-11 01:00:15 +00003122 // Check #1. Preinc'ing a frame index would require copying the stack pointer
3123 // (plus the implicit offset) to a register to preinc anyway.
3124 if (isa<FrameIndexSDNode>(BasePtr))
3125 return false;
3126
3127 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00003128 if (!isLoad) {
3129 SDOperand Val = cast<StoreSDNode>(N)->getValue();
3130 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
3131 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003132 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003133
3134 // Now check for #2 and #3.
3135 bool RealUse = false;
3136 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
3137 E = Ptr.Val->use_end(); I != E; ++I) {
3138 SDNode *Use = *I;
3139 if (Use == N)
3140 continue;
3141 if (Use->isPredecessor(N))
3142 return false;
3143
3144 if (!((Use->getOpcode() == ISD::LOAD &&
3145 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
3146 (Use->getOpcode() == ISD::STORE) &&
3147 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
3148 RealUse = true;
3149 }
3150 if (!RealUse)
3151 return false;
3152
3153 SDOperand Result;
3154 if (isLoad)
3155 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
3156 else
3157 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
3158 ++PreIndexedNodes;
3159 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00003160 DOUT << "\nReplacing.4 "; DEBUG(N->dump());
3161 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
3162 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00003163 std::vector<SDNode*> NowDead;
3164 if (isLoad) {
3165 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
3166 NowDead);
3167 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
3168 NowDead);
3169 } else {
3170 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
3171 NowDead);
3172 }
3173
3174 // Nodes can end up on the worklist more than once. Make sure we do
3175 // not process a node that has been replaced.
3176 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3177 removeFromWorkList(NowDead[i]);
3178 // Finally, since the node is now dead, remove it from the graph.
3179 DAG.DeleteNode(N);
3180
3181 // Replace the uses of Ptr with uses of the updated base value.
3182 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
3183 NowDead);
3184 removeFromWorkList(Ptr.Val);
3185 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3186 removeFromWorkList(NowDead[i]);
3187 DAG.DeleteNode(Ptr.Val);
3188
3189 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003190}
3191
3192/// CombineToPostIndexedLoadStore - Try combine a load / store with a
3193/// add / sub of the base pointer node into a post-indexed load / store.
3194/// The transformation folded the add / subtract into the new indexed
3195/// load / store effectively and all of its uses are redirected to the
3196/// new load / store.
3197bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
3198 if (!AfterLegalize)
3199 return false;
3200
3201 bool isLoad = true;
3202 SDOperand Ptr;
3203 MVT::ValueType VT;
3204 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003205 if (LD->getAddressingMode() != ISD::UNINDEXED)
3206 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003207 VT = LD->getLoadedVT();
3208 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
3209 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
3210 return false;
3211 Ptr = LD->getBasePtr();
3212 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00003213 if (ST->getAddressingMode() != ISD::UNINDEXED)
3214 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00003215 VT = ST->getStoredVT();
3216 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
3217 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
3218 return false;
3219 Ptr = ST->getBasePtr();
3220 isLoad = false;
3221 } else
3222 return false;
3223
Evan Chengcc470212006-11-16 00:08:20 +00003224 if (Ptr.Val->hasOneUse())
Chris Lattner9f1794e2006-11-11 00:56:29 +00003225 return false;
3226
3227 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
3228 E = Ptr.Val->use_end(); I != E; ++I) {
3229 SDNode *Op = *I;
3230 if (Op == N ||
3231 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
3232 continue;
3233
3234 SDOperand BasePtr;
3235 SDOperand Offset;
3236 ISD::MemIndexedMode AM = ISD::UNINDEXED;
3237 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
3238 if (Ptr == Offset)
3239 std::swap(BasePtr, Offset);
3240 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00003241 continue;
3242
Chris Lattner9f1794e2006-11-11 00:56:29 +00003243 // Try turning it into a post-indexed load / store except when
3244 // 1) All uses are load / store ops that use it as base ptr.
3245 // 2) Op must be independent of N, i.e. Op is neither a predecessor
3246 // nor a successor of N. Otherwise, if Op is folded that would
3247 // create a cycle.
3248
3249 // Check for #1.
3250 bool TryNext = false;
3251 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
3252 EE = BasePtr.Val->use_end(); II != EE; ++II) {
3253 SDNode *Use = *II;
3254 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00003255 continue;
3256
Chris Lattner9f1794e2006-11-11 00:56:29 +00003257 // If all the uses are load / store addresses, then don't do the
3258 // transformation.
3259 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
3260 bool RealUse = false;
3261 for (SDNode::use_iterator III = Use->use_begin(),
3262 EEE = Use->use_end(); III != EEE; ++III) {
3263 SDNode *UseUse = *III;
3264 if (!((UseUse->getOpcode() == ISD::LOAD &&
3265 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
3266 (UseUse->getOpcode() == ISD::STORE) &&
3267 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
3268 RealUse = true;
3269 }
Chris Lattner448f2192006-11-11 00:39:41 +00003270
Chris Lattner9f1794e2006-11-11 00:56:29 +00003271 if (!RealUse) {
3272 TryNext = true;
3273 break;
Chris Lattner448f2192006-11-11 00:39:41 +00003274 }
3275 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003276 }
3277 if (TryNext)
3278 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00003279
Chris Lattner9f1794e2006-11-11 00:56:29 +00003280 // Check for #2
3281 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
3282 SDOperand Result = isLoad
3283 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
3284 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
3285 ++PostIndexedNodes;
3286 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00003287 DOUT << "\nReplacing.5 "; DEBUG(N->dump());
3288 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
3289 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00003290 std::vector<SDNode*> NowDead;
3291 if (isLoad) {
3292 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00003293 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00003294 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
3295 NowDead);
3296 } else {
3297 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
3298 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00003299 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00003300
3301 // Nodes can end up on the worklist more than once. Make sure we do
3302 // not process a node that has been replaced.
3303 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3304 removeFromWorkList(NowDead[i]);
3305 // Finally, since the node is now dead, remove it from the graph.
3306 DAG.DeleteNode(N);
3307
3308 // Replace the uses of Use with uses of the updated base value.
3309 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
3310 Result.getValue(isLoad ? 1 : 0),
3311 NowDead);
3312 removeFromWorkList(Op);
3313 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
3314 removeFromWorkList(NowDead[i]);
3315 DAG.DeleteNode(Op);
3316
3317 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00003318 }
3319 }
3320 }
3321 return false;
3322}
3323
3324
Chris Lattner01a22022005-10-10 22:04:48 +00003325SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00003326 LoadSDNode *LD = cast<LoadSDNode>(N);
3327 SDOperand Chain = LD->getChain();
3328 SDOperand Ptr = LD->getBasePtr();
Evan Cheng45a7ca92007-05-01 00:38:21 +00003329
3330 // If load is not volatile and there are no uses of the loaded value (and
3331 // the updated indexed value in case of indexed loads), change uses of the
3332 // chain value into uses of the chain input (i.e. delete the dead load).
3333 if (!LD->isVolatile()) {
Evan Cheng498f5592007-05-01 08:53:39 +00003334 if (N->getValueType(1) == MVT::Other) {
3335 // Unindexed loads.
3336 if (N->hasNUsesOfValue(0, 0))
3337 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
3338 } else {
3339 // Indexed loads.
3340 assert(N->getValueType(2) == MVT::Other && "Malformed indexed loads?");
3341 if (N->hasNUsesOfValue(0, 0) && N->hasNUsesOfValue(0, 1)) {
3342 SDOperand Undef0 = DAG.getNode(ISD::UNDEF, N->getValueType(0));
3343 SDOperand Undef1 = DAG.getNode(ISD::UNDEF, N->getValueType(1));
3344 SDOperand To[] = { Undef0, Undef1, Chain };
3345 return CombineTo(N, To, 3);
Evan Cheng45a7ca92007-05-01 00:38:21 +00003346 }
Evan Cheng45a7ca92007-05-01 00:38:21 +00003347 }
3348 }
Chris Lattner01a22022005-10-10 22:04:48 +00003349
3350 // If this load is directly stored, replace the load value with the stored
3351 // value.
3352 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003353 // TODO: Handle TRUNCSTORE/LOADEXT
3354 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003355 if (ISD::isNON_TRUNCStore(Chain.Val)) {
3356 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
3357 if (PrevST->getBasePtr() == Ptr &&
3358 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003359 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00003360 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003361 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00003362
Jim Laskey7ca56af2006-10-11 13:47:09 +00003363 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00003364 // Walk up chain skipping non-aliasing memory nodes.
3365 SDOperand BetterChain = FindBetterChain(N, Chain);
3366
Jim Laskey6ff23e52006-10-04 16:53:27 +00003367 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003368 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003369 SDOperand ReplLoad;
3370
Jim Laskey279f0532006-09-25 16:29:54 +00003371 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003372 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
3373 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
Christopher Lamb95c218a2007-04-22 23:15:30 +00003374 LD->getSrcValue(), LD->getSrcValueOffset(),
3375 LD->isVolatile(), LD->getAlignment());
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003376 } else {
3377 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
3378 LD->getValueType(0),
3379 BetterChain, Ptr, LD->getSrcValue(),
3380 LD->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00003381 LD->getLoadedVT(),
3382 LD->isVolatile(),
3383 LD->getAlignment());
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003384 }
Jim Laskey279f0532006-09-25 16:29:54 +00003385
Jim Laskey6ff23e52006-10-04 16:53:27 +00003386 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003387 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3388 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003389
Jim Laskey274062c2006-10-13 23:32:28 +00003390 // Replace uses with load result and token factor. Don't add users
3391 // to work list.
3392 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003393 }
3394 }
3395
Evan Cheng7fc033a2006-11-03 03:06:21 +00003396 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003397 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003398 return SDOperand(N, 0);
3399
Chris Lattner01a22022005-10-10 22:04:48 +00003400 return SDOperand();
3401}
3402
Chris Lattner87514ca2005-10-10 22:31:19 +00003403SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003404 StoreSDNode *ST = cast<StoreSDNode>(N);
3405 SDOperand Chain = ST->getChain();
3406 SDOperand Value = ST->getValue();
3407 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003408
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003409 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003410 // FIXME: This needs to know that the resultant store does not need a
3411 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003412 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003413 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3414 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003415 }
3416
Nate Begeman2cbba892006-12-11 02:23:46 +00003417 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
Nate Begeman2cbba892006-12-11 02:23:46 +00003418 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Evan Cheng25ece662006-12-11 17:25:19 +00003419 if (Value.getOpcode() != ISD::TargetConstantFP) {
3420 SDOperand Tmp;
Chris Lattner62be1a72006-12-12 04:16:14 +00003421 switch (CFP->getValueType(0)) {
3422 default: assert(0 && "Unknown FP type");
3423 case MVT::f32:
3424 if (!AfterLegalize || TLI.isTypeLegal(MVT::i32)) {
3425 Tmp = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
3426 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3427 ST->getSrcValueOffset());
3428 }
3429 break;
3430 case MVT::f64:
3431 if (!AfterLegalize || TLI.isTypeLegal(MVT::i64)) {
3432 Tmp = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
3433 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3434 ST->getSrcValueOffset());
3435 } else if (TLI.isTypeLegal(MVT::i32)) {
3436 // Many FP stores are not make apparent until after legalize, e.g. for
3437 // argument passing. Since this is so common, custom legalize the
3438 // 64-bit integer store into two 32-bit stores.
3439 uint64_t Val = DoubleToBits(CFP->getValue());
3440 SDOperand Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
3441 SDOperand Hi = DAG.getConstant(Val >> 32, MVT::i32);
3442 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
3443
3444 SDOperand St0 = DAG.getStore(Chain, Lo, Ptr, ST->getSrcValue(),
3445 ST->getSrcValueOffset());
3446 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
3447 DAG.getConstant(4, Ptr.getValueType()));
3448 SDOperand St1 = DAG.getStore(Chain, Hi, Ptr, ST->getSrcValue(),
3449 ST->getSrcValueOffset()+4);
3450 return DAG.getNode(ISD::TokenFactor, MVT::Other, St0, St1);
3451 }
3452 break;
Evan Cheng25ece662006-12-11 17:25:19 +00003453 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003454 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003455 }
3456
Jim Laskey279f0532006-09-25 16:29:54 +00003457 if (CombinerAA) {
3458 // Walk up chain skipping non-aliasing memory nodes.
3459 SDOperand BetterChain = FindBetterChain(N, Chain);
3460
Jim Laskey6ff23e52006-10-04 16:53:27 +00003461 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003462 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003463 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003464 SDOperand ReplStore;
3465 if (ST->isTruncatingStore()) {
3466 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3467 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3468 } else {
3469 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3470 ST->getSrcValue(), ST->getSrcValueOffset());
3471 }
3472
Jim Laskey279f0532006-09-25 16:29:54 +00003473 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003474 SDOperand Token =
3475 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3476
3477 // Don't add users to work list.
3478 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003479 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003480 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003481
Evan Cheng33dbedc2006-11-05 09:31:14 +00003482 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003483 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003484 return SDOperand(N, 0);
3485
Chris Lattner87514ca2005-10-10 22:31:19 +00003486 return SDOperand();
3487}
3488
Chris Lattnerca242442006-03-19 01:27:56 +00003489SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3490 SDOperand InVec = N->getOperand(0);
3491 SDOperand InVal = N->getOperand(1);
3492 SDOperand EltNo = N->getOperand(2);
3493
3494 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3495 // vector with the inserted element.
3496 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3497 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003498 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003499 if (Elt < Ops.size())
3500 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003501 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3502 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003503 }
3504
3505 return SDOperand();
3506}
3507
3508SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3509 SDOperand InVec = N->getOperand(0);
3510 SDOperand InVal = N->getOperand(1);
3511 SDOperand EltNo = N->getOperand(2);
3512 SDOperand NumElts = N->getOperand(3);
3513 SDOperand EltType = N->getOperand(4);
3514
3515 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3516 // vector with the inserted element.
3517 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3518 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003519 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003520 if (Elt < Ops.size()-2)
3521 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003522 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3523 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003524 }
3525
3526 return SDOperand();
3527}
3528
Chris Lattnerd7648c82006-03-28 20:28:38 +00003529SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3530 unsigned NumInScalars = N->getNumOperands()-2;
3531 SDOperand NumElts = N->getOperand(NumInScalars);
3532 SDOperand EltType = N->getOperand(NumInScalars+1);
3533
3534 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3535 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3536 // two distinct vectors, turn this into a shuffle node.
3537 SDOperand VecIn1, VecIn2;
3538 for (unsigned i = 0; i != NumInScalars; ++i) {
3539 // Ignore undef inputs.
3540 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3541
3542 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3543 // constant index, bail out.
3544 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3545 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3546 VecIn1 = VecIn2 = SDOperand(0, 0);
3547 break;
3548 }
3549
3550 // If the input vector type disagrees with the result of the vbuild_vector,
3551 // we can't make a shuffle.
3552 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3553 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3554 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3555 VecIn1 = VecIn2 = SDOperand(0, 0);
3556 break;
3557 }
3558
3559 // Otherwise, remember this. We allow up to two distinct input vectors.
3560 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3561 continue;
3562
3563 if (VecIn1.Val == 0) {
3564 VecIn1 = ExtractedFromVec;
3565 } else if (VecIn2.Val == 0) {
3566 VecIn2 = ExtractedFromVec;
3567 } else {
3568 // Too many inputs.
3569 VecIn1 = VecIn2 = SDOperand(0, 0);
3570 break;
3571 }
3572 }
3573
3574 // If everything is good, we can make a shuffle operation.
3575 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003576 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003577 for (unsigned i = 0; i != NumInScalars; ++i) {
3578 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
Evan Cheng597a3bd2007-01-20 10:10:26 +00003579 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003580 continue;
3581 }
3582
3583 SDOperand Extract = N->getOperand(i);
3584
3585 // If extracting from the first vector, just use the index directly.
3586 if (Extract.getOperand(0) == VecIn1) {
3587 BuildVecIndices.push_back(Extract.getOperand(1));
3588 continue;
3589 }
3590
3591 // Otherwise, use InIdx + VecSize
3592 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
Evan Cheng597a3bd2007-01-20 10:10:26 +00003593 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars,
3594 TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003595 }
3596
3597 // Add count and size info.
3598 BuildVecIndices.push_back(NumElts);
Evan Cheng597a3bd2007-01-20 10:10:26 +00003599 BuildVecIndices.push_back(DAG.getValueType(TLI.getPointerTy()));
Chris Lattnerd7648c82006-03-28 20:28:38 +00003600
3601 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003602 SDOperand Ops[5];
3603 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003604 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003605 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003606 } else {
3607 // Use an undef vbuild_vector as input for the second operand.
3608 std::vector<SDOperand> UnOps(NumInScalars,
3609 DAG.getNode(ISD::UNDEF,
3610 cast<VTSDNode>(EltType)->getVT()));
3611 UnOps.push_back(NumElts);
3612 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003613 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3614 &UnOps[0], UnOps.size());
3615 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003616 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003617 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3618 &BuildVecIndices[0], BuildVecIndices.size());
3619 Ops[3] = NumElts;
3620 Ops[4] = EltType;
3621 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003622 }
3623
3624 return SDOperand();
3625}
3626
Chris Lattner66445d32006-03-28 22:11:53 +00003627SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003628 SDOperand ShufMask = N->getOperand(2);
3629 unsigned NumElts = ShufMask.getNumOperands();
3630
3631 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3632 bool isIdentity = true;
3633 for (unsigned i = 0; i != NumElts; ++i) {
3634 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3635 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3636 isIdentity = false;
3637 break;
3638 }
3639 }
3640 if (isIdentity) return N->getOperand(0);
3641
3642 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3643 isIdentity = true;
3644 for (unsigned i = 0; i != NumElts; ++i) {
3645 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3646 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3647 isIdentity = false;
3648 break;
3649 }
3650 }
3651 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003652
3653 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3654 // needed at all.
3655 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003656 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003657 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003658 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003659 for (unsigned i = 0; i != NumElts; ++i)
3660 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3661 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3662 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003663 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003664 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003665 BaseIdx = Idx;
3666 } else {
3667 if (BaseIdx != Idx)
3668 isSplat = false;
3669 if (VecNum != V) {
3670 isUnary = false;
3671 break;
3672 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003673 }
3674 }
3675
3676 SDOperand N0 = N->getOperand(0);
3677 SDOperand N1 = N->getOperand(1);
3678 // Normalize unary shuffle so the RHS is undef.
3679 if (isUnary && VecNum == 1)
3680 std::swap(N0, N1);
3681
Evan Cheng917ec982006-07-21 08:25:53 +00003682 // If it is a splat, check if the argument vector is a build_vector with
3683 // all scalar elements the same.
3684 if (isSplat) {
3685 SDNode *V = N0.Val;
3686 if (V->getOpcode() == ISD::BIT_CONVERT)
3687 V = V->getOperand(0).Val;
3688 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3689 unsigned NumElems = V->getNumOperands()-2;
3690 if (NumElems > BaseIdx) {
3691 SDOperand Base;
3692 bool AllSame = true;
3693 for (unsigned i = 0; i != NumElems; ++i) {
3694 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3695 Base = V->getOperand(i);
3696 break;
3697 }
3698 }
3699 // Splat of <u, u, u, u>, return <u, u, u, u>
3700 if (!Base.Val)
3701 return N0;
3702 for (unsigned i = 0; i != NumElems; ++i) {
3703 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3704 V->getOperand(i) != Base) {
3705 AllSame = false;
3706 break;
3707 }
3708 }
3709 // Splat of <x, x, x, x>, return <x, x, x, x>
3710 if (AllSame)
3711 return N0;
3712 }
3713 }
3714 }
3715
Evan Chenge7bec0d2006-07-20 22:44:41 +00003716 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3717 // into an undef.
3718 if (isUnary || N0 == N1) {
3719 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003720 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003721 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3722 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003723 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003724 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003725 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3726 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3727 MappedOps.push_back(ShufMask.getOperand(i));
3728 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003729 unsigned NewIdx =
3730 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3731 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003732 }
3733 }
3734 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003735 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003736 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003737 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003738 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003739 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3740 ShufMask);
3741 }
3742
3743 return SDOperand();
3744}
3745
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003746SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3747 SDOperand ShufMask = N->getOperand(2);
3748 unsigned NumElts = ShufMask.getNumOperands()-2;
3749
3750 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3751 bool isIdentity = true;
3752 for (unsigned i = 0; i != NumElts; ++i) {
3753 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3754 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3755 isIdentity = false;
3756 break;
3757 }
3758 }
3759 if (isIdentity) return N->getOperand(0);
3760
3761 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3762 isIdentity = true;
3763 for (unsigned i = 0; i != NumElts; ++i) {
3764 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3765 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3766 isIdentity = false;
3767 break;
3768 }
3769 }
3770 if (isIdentity) return N->getOperand(1);
3771
Evan Chenge7bec0d2006-07-20 22:44:41 +00003772 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3773 // needed at all.
3774 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003775 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003776 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003777 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003778 for (unsigned i = 0; i != NumElts; ++i)
3779 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3780 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3781 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003782 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003783 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003784 BaseIdx = Idx;
3785 } else {
3786 if (BaseIdx != Idx)
3787 isSplat = false;
3788 if (VecNum != V) {
3789 isUnary = false;
3790 break;
3791 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003792 }
3793 }
3794
3795 SDOperand N0 = N->getOperand(0);
3796 SDOperand N1 = N->getOperand(1);
3797 // Normalize unary shuffle so the RHS is undef.
3798 if (isUnary && VecNum == 1)
3799 std::swap(N0, N1);
3800
Evan Cheng917ec982006-07-21 08:25:53 +00003801 // If it is a splat, check if the argument vector is a build_vector with
3802 // all scalar elements the same.
3803 if (isSplat) {
3804 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003805
3806 // If this is a vbit convert that changes the element type of the vector but
3807 // not the number of vector elements, look through it. Be careful not to
3808 // look though conversions that change things like v4f32 to v2f64.
3809 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3810 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003811 if (ConvInput.getValueType() == MVT::Vector &&
3812 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003813 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3814 V = ConvInput.Val;
3815 }
3816
Evan Cheng917ec982006-07-21 08:25:53 +00003817 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3818 unsigned NumElems = V->getNumOperands()-2;
3819 if (NumElems > BaseIdx) {
3820 SDOperand Base;
3821 bool AllSame = true;
3822 for (unsigned i = 0; i != NumElems; ++i) {
3823 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3824 Base = V->getOperand(i);
3825 break;
3826 }
3827 }
3828 // Splat of <u, u, u, u>, return <u, u, u, u>
3829 if (!Base.Val)
3830 return N0;
3831 for (unsigned i = 0; i != NumElems; ++i) {
3832 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3833 V->getOperand(i) != Base) {
3834 AllSame = false;
3835 break;
3836 }
3837 }
3838 // Splat of <x, x, x, x>, return <x, x, x, x>
3839 if (AllSame)
3840 return N0;
3841 }
3842 }
3843 }
3844
Evan Chenge7bec0d2006-07-20 22:44:41 +00003845 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3846 // into an undef.
3847 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003848 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3849 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003850 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003851 for (unsigned i = 0; i != NumElts; ++i) {
3852 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3853 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3854 MappedOps.push_back(ShufMask.getOperand(i));
3855 } else {
3856 unsigned NewIdx =
3857 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3858 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3859 }
3860 }
3861 // Add the type/#elts values.
3862 MappedOps.push_back(ShufMask.getOperand(NumElts));
3863 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3864
3865 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003866 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003867 AddToWorkList(ShufMask.Val);
3868
3869 // Build the undef vector.
3870 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3871 for (unsigned i = 0; i != NumElts; ++i)
3872 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003873 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3874 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003875 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3876 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003877
3878 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003879 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003880 MappedOps[NumElts], MappedOps[NumElts+1]);
3881 }
3882
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003883 return SDOperand();
3884}
3885
Evan Cheng44f1f092006-04-20 08:56:16 +00003886/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3887/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3888/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3889/// vector_shuffle V, Zero, <0, 4, 2, 4>
3890SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3891 SDOperand LHS = N->getOperand(0);
3892 SDOperand RHS = N->getOperand(1);
3893 if (N->getOpcode() == ISD::VAND) {
3894 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3895 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3896 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3897 RHS = RHS.getOperand(0);
3898 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3899 std::vector<SDOperand> IdxOps;
3900 unsigned NumOps = RHS.getNumOperands();
3901 unsigned NumElts = NumOps-2;
3902 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3903 for (unsigned i = 0; i != NumElts; ++i) {
3904 SDOperand Elt = RHS.getOperand(i);
3905 if (!isa<ConstantSDNode>(Elt))
3906 return SDOperand();
3907 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3908 IdxOps.push_back(DAG.getConstant(i, EVT));
3909 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3910 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3911 else
3912 return SDOperand();
3913 }
3914
3915 // Let's see if the target supports this vector_shuffle.
3916 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3917 return SDOperand();
3918
3919 // Return the new VVECTOR_SHUFFLE node.
3920 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3921 SDOperand EVTNode = DAG.getValueType(EVT);
3922 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003923 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3924 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003925 Ops.push_back(LHS);
3926 AddToWorkList(LHS.Val);
3927 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3928 ZeroOps.push_back(NumEltsNode);
3929 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003930 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3931 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003932 IdxOps.push_back(NumEltsNode);
3933 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003934 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3935 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003936 Ops.push_back(NumEltsNode);
3937 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003938 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3939 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003940 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3941 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3942 DstVecSize, DstVecEVT);
3943 }
3944 return Result;
3945 }
3946 }
3947 return SDOperand();
3948}
3949
Chris Lattneredab1b92006-04-02 03:25:57 +00003950/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3951/// the scalar operation of the vop if it is operating on an integer vector
3952/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3953SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3954 ISD::NodeType FPOp) {
3955 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3956 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3957 SDOperand LHS = N->getOperand(0);
3958 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003959 SDOperand Shuffle = XformToShuffleWithZero(N);
3960 if (Shuffle.Val) return Shuffle;
3961
Chris Lattneredab1b92006-04-02 03:25:57 +00003962 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3963 // this operation.
3964 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3965 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003966 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003967 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3968 SDOperand LHSOp = LHS.getOperand(i);
3969 SDOperand RHSOp = RHS.getOperand(i);
3970 // If these two elements can't be folded, bail out.
3971 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3972 LHSOp.getOpcode() != ISD::Constant &&
3973 LHSOp.getOpcode() != ISD::ConstantFP) ||
3974 (RHSOp.getOpcode() != ISD::UNDEF &&
3975 RHSOp.getOpcode() != ISD::Constant &&
3976 RHSOp.getOpcode() != ISD::ConstantFP))
3977 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003978 // Can't fold divide by zero.
3979 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3980 if ((RHSOp.getOpcode() == ISD::Constant &&
3981 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3982 (RHSOp.getOpcode() == ISD::ConstantFP &&
3983 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3984 break;
3985 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003986 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003987 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003988 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3989 Ops.back().getOpcode() == ISD::Constant ||
3990 Ops.back().getOpcode() == ISD::ConstantFP) &&
3991 "Scalar binop didn't fold!");
3992 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003993
3994 if (Ops.size() == LHS.getNumOperands()-2) {
3995 Ops.push_back(*(LHS.Val->op_end()-2));
3996 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003997 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003998 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003999 }
4000
4001 return SDOperand();
4002}
4003
Nate Begeman44728a72005-09-19 22:34:01 +00004004SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00004005 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
4006
4007 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
4008 cast<CondCodeSDNode>(N0.getOperand(2))->get());
4009 // If we got a simplified select_cc node back from SimplifySelectCC, then
4010 // break it down into a new SETCC node, and a new SELECT node, and then return
4011 // the SELECT node, since we were called with a SELECT node.
4012 if (SCC.Val) {
4013 // Check to see if we got a select_cc back (to turn into setcc/select).
4014 // Otherwise, just return whatever node we got back, like fabs.
4015 if (SCC.getOpcode() == ISD::SELECT_CC) {
4016 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
4017 SCC.getOperand(0), SCC.getOperand(1),
4018 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00004019 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004020 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
4021 SCC.getOperand(3), SETCC);
4022 }
4023 return SCC;
4024 }
Nate Begeman44728a72005-09-19 22:34:01 +00004025 return SDOperand();
4026}
4027
Chris Lattner40c62d52005-10-18 06:04:22 +00004028/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
4029/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00004030/// select. Callers of this should assume that TheSelect is deleted if this
4031/// returns true. As such, they should return the appropriate thing (e.g. the
4032/// node) back to the top-level of the DAG combiner loop to avoid it being
4033/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00004034///
4035bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
4036 SDOperand RHS) {
4037
4038 // If this is a select from two identical things, try to pull the operation
4039 // through the select.
4040 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00004041 // If this is a load and the token chain is identical, replace the select
4042 // of two loads with a load through a select of the address to load from.
4043 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
4044 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00004045 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00004046 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00004047 LHS.getOperand(0) == RHS.getOperand(0)) {
4048 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
4049 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
4050
4051 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00004052 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00004053 // FIXME: this conflates two src values, discarding one. This is not
4054 // the right thing to do, but nothing uses srcvalues now. When they do,
4055 // turn SrcValue into a list of locations.
4056 SDOperand Addr;
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004057 if (TheSelect->getOpcode() == ISD::SELECT) {
4058 // Check that the condition doesn't reach either load. If so, folding
4059 // this will induce a cycle into the DAG.
4060 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4061 !RLD->isPredecessor(TheSelect->getOperand(0).Val)) {
4062 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
4063 TheSelect->getOperand(0), LLD->getBasePtr(),
4064 RLD->getBasePtr());
4065 }
4066 } else {
4067 // Check that the condition doesn't reach either load. If so, folding
4068 // this will induce a cycle into the DAG.
4069 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4070 !RLD->isPredecessor(TheSelect->getOperand(0).Val) &&
4071 !LLD->isPredecessor(TheSelect->getOperand(1).Val) &&
4072 !RLD->isPredecessor(TheSelect->getOperand(1).Val)) {
4073 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
Evan Cheng466685d2006-10-09 20:57:25 +00004074 TheSelect->getOperand(0),
4075 TheSelect->getOperand(1),
4076 LLD->getBasePtr(), RLD->getBasePtr(),
4077 TheSelect->getOperand(4));
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004078 }
Evan Cheng466685d2006-10-09 20:57:25 +00004079 }
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004080
4081 if (Addr.Val) {
4082 SDOperand Load;
4083 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
4084 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
4085 Addr,LLD->getSrcValue(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00004086 LLD->getSrcValueOffset(),
4087 LLD->isVolatile(),
4088 LLD->getAlignment());
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004089 else {
4090 Load = DAG.getExtLoad(LLD->getExtensionType(),
4091 TheSelect->getValueType(0),
4092 LLD->getChain(), Addr, LLD->getSrcValue(),
4093 LLD->getSrcValueOffset(),
Christopher Lamb95c218a2007-04-22 23:15:30 +00004094 LLD->getLoadedVT(),
4095 LLD->isVolatile(),
4096 LLD->getAlignment());
Chris Lattnerc4e664b2007-01-16 05:59:59 +00004097 }
4098 // Users of the select now use the result of the load.
4099 CombineTo(TheSelect, Load);
4100
4101 // Users of the old loads now use the new load's chain. We know the
4102 // old-load value is dead now.
4103 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
4104 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
4105 return true;
4106 }
Evan Chengc5484282006-10-04 00:56:09 +00004107 }
Chris Lattner40c62d52005-10-18 06:04:22 +00004108 }
4109 }
4110
4111 return false;
4112}
4113
Nate Begeman44728a72005-09-19 22:34:01 +00004114SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
4115 SDOperand N2, SDOperand N3,
Chris Lattner1eba01e2007-04-11 06:50:51 +00004116 ISD::CondCode CC, bool NotExtCompare) {
Nate Begemanf845b452005-10-08 00:29:44 +00004117
4118 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00004119 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
4120 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
4121 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
4122
4123 // Determine if the condition we're dealing with is constant
4124 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00004125 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004126 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
4127
4128 // fold select_cc true, x, y -> x
4129 if (SCCC && SCCC->getValue())
4130 return N2;
4131 // fold select_cc false, x, y -> y
4132 if (SCCC && SCCC->getValue() == 0)
4133 return N3;
4134
4135 // Check to see if we can simplify the select into an fabs node
4136 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
4137 // Allow either -0.0 or 0.0
4138 if (CFP->getValue() == 0.0) {
4139 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
4140 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
4141 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
4142 N2 == N3.getOperand(0))
4143 return DAG.getNode(ISD::FABS, VT, N0);
4144
4145 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
4146 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
4147 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
4148 N2.getOperand(0) == N3)
4149 return DAG.getNode(ISD::FABS, VT, N3);
4150 }
4151 }
4152
4153 // Check to see if we can perform the "gzip trick", transforming
4154 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00004155 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00004156 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00004157 MVT::isInteger(N2.getValueType()) &&
4158 (N1C->isNullValue() || // (a < 0) ? b : 0
4159 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00004160 MVT::ValueType XType = N0.getValueType();
4161 MVT::ValueType AType = N2.getValueType();
4162 if (XType >= AType) {
4163 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00004164 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00004165 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
4166 unsigned ShCtV = Log2_64(N2C->getValue());
4167 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
4168 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
4169 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00004170 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004171 if (XType > AType) {
4172 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004173 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004174 }
4175 return DAG.getNode(ISD::AND, AType, Shift, N2);
4176 }
4177 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4178 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4179 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004180 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004181 if (XType > AType) {
4182 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004183 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004184 }
4185 return DAG.getNode(ISD::AND, AType, Shift, N2);
4186 }
4187 }
Nate Begeman07ed4172005-10-10 21:26:48 +00004188
4189 // fold select C, 16, 0 -> shl C, 4
4190 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
4191 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
Chris Lattner1eba01e2007-04-11 06:50:51 +00004192
4193 // If the caller doesn't want us to simplify this into a zext of a compare,
4194 // don't do it.
4195 if (NotExtCompare && N2C->getValue() == 1)
4196 return SDOperand();
4197
Nate Begeman07ed4172005-10-10 21:26:48 +00004198 // Get a SetCC of the condition
4199 // FIXME: Should probably make sure that setcc is legal if we ever have a
4200 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00004201 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00004202 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00004203 if (AfterLegalize) {
4204 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Chris Lattner555d8d62006-12-07 22:36:47 +00004205 if (N2.getValueType() < SCC.getValueType())
4206 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
4207 else
4208 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00004209 } else {
4210 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00004211 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00004212 }
Chris Lattner5750df92006-03-01 04:03:14 +00004213 AddToWorkList(SCC.Val);
4214 AddToWorkList(Temp.Val);
Chris Lattnerc56a81d2007-04-11 06:43:25 +00004215
4216 if (N2C->getValue() == 1)
4217 return Temp;
Nate Begeman07ed4172005-10-10 21:26:48 +00004218 // shl setcc result by log2 n2c
4219 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
4220 DAG.getConstant(Log2_64(N2C->getValue()),
4221 TLI.getShiftAmountTy()));
4222 }
4223
Nate Begemanf845b452005-10-08 00:29:44 +00004224 // Check to see if this is the equivalent of setcc
4225 // FIXME: Turn all of these into setcc if setcc if setcc is legal
4226 // otherwise, go ahead with the folds.
4227 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
4228 MVT::ValueType XType = N0.getValueType();
4229 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
4230 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
4231 if (Res.getValueType() != VT)
4232 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
4233 return Res;
4234 }
4235
4236 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
4237 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
4238 TLI.isOperationLegal(ISD::CTLZ, XType)) {
4239 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
4240 return DAG.getNode(ISD::SRL, XType, Ctlz,
4241 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
4242 TLI.getShiftAmountTy()));
4243 }
4244 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
4245 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
4246 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
4247 N0);
4248 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
4249 DAG.getConstant(~0ULL, XType));
4250 return DAG.getNode(ISD::SRL, XType,
4251 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
4252 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4253 TLI.getShiftAmountTy()));
4254 }
4255 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
4256 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
4257 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
4258 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4259 TLI.getShiftAmountTy()));
4260 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
4261 }
4262 }
4263
4264 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
4265 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
4266 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
Chris Lattner1982ef22007-04-11 05:11:38 +00004267 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1) &&
4268 N2.getOperand(0) == N1 && MVT::isInteger(N0.getValueType())) {
4269 MVT::ValueType XType = N0.getValueType();
4270 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4271 DAG.getConstant(MVT::getSizeInBits(XType)-1,
4272 TLI.getShiftAmountTy()));
4273 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
4274 AddToWorkList(Shift.Val);
4275 AddToWorkList(Add.Val);
4276 return DAG.getNode(ISD::XOR, XType, Add, Shift);
4277 }
4278 // Check to see if this is an integer abs. select_cc setgt X, -1, X, -X ->
4279 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
4280 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT &&
4281 N0 == N2 && N3.getOpcode() == ISD::SUB && N0 == N3.getOperand(1)) {
4282 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N3.getOperand(0))) {
Nate Begemanf845b452005-10-08 00:29:44 +00004283 MVT::ValueType XType = N0.getValueType();
4284 if (SubC->isNullValue() && MVT::isInteger(XType)) {
4285 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
4286 DAG.getConstant(MVT::getSizeInBits(XType)-1,
Chris Lattner1982ef22007-04-11 05:11:38 +00004287 TLI.getShiftAmountTy()));
Nate Begemanf845b452005-10-08 00:29:44 +00004288 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00004289 AddToWorkList(Shift.Val);
4290 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00004291 return DAG.getNode(ISD::XOR, XType, Add, Shift);
4292 }
4293 }
4294 }
Chris Lattner1982ef22007-04-11 05:11:38 +00004295
Nate Begeman44728a72005-09-19 22:34:01 +00004296 return SDOperand();
4297}
4298
Evan Chengfa1eb272007-02-08 22:13:59 +00004299/// SimplifySetCC - This is a stub for TargetLowering::SimplifySetCC.
Nate Begeman452d7be2005-09-16 00:54:12 +00004300SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00004301 SDOperand N1, ISD::CondCode Cond,
4302 bool foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00004303 TargetLowering::DAGCombinerInfo
4304 DagCombineInfo(DAG, !AfterLegalize, false, this);
4305 return TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo);
Nate Begeman452d7be2005-09-16 00:54:12 +00004306}
4307
Nate Begeman69575232005-10-20 02:15:44 +00004308/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4309/// return a DAG expression to select that will generate the same value by
4310/// multiplying by a magic number. See:
4311/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4312SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004313 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004314 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4315
Andrew Lenharth232c9102006-06-12 16:07:18 +00004316 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004317 ii != ee; ++ii)
4318 AddToWorkList(*ii);
4319 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004320}
4321
4322/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4323/// return a DAG expression to select that will generate the same value by
4324/// multiplying by a magic number. See:
4325/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4326SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004327 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004328 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004329
Andrew Lenharth232c9102006-06-12 16:07:18 +00004330 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004331 ii != ee; ++ii)
4332 AddToWorkList(*ii);
4333 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004334}
4335
Jim Laskey71382342006-10-07 23:37:56 +00004336/// FindBaseOffset - Return true if base is known not to alias with anything
4337/// but itself. Provides base object and offset as results.
4338static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4339 // Assume it is a primitive operation.
4340 Base = Ptr; Offset = 0;
4341
4342 // If it's an adding a simple constant then integrate the offset.
4343 if (Base.getOpcode() == ISD::ADD) {
4344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4345 Base = Base.getOperand(0);
4346 Offset += C->getValue();
4347 }
4348 }
4349
4350 // If it's any of the following then it can't alias with anything but itself.
4351 return isa<FrameIndexSDNode>(Base) ||
4352 isa<ConstantPoolSDNode>(Base) ||
4353 isa<GlobalAddressSDNode>(Base);
4354}
4355
4356/// isAlias - Return true if there is any possibility that the two addresses
4357/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004358bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4359 const Value *SrcValue1, int SrcValueOffset1,
4360 SDOperand Ptr2, int64_t Size2,
4361 const Value *SrcValue2, int SrcValueOffset2)
4362{
Jim Laskey71382342006-10-07 23:37:56 +00004363 // If they are the same then they must be aliases.
4364 if (Ptr1 == Ptr2) return true;
4365
4366 // Gather base node and offset information.
4367 SDOperand Base1, Base2;
4368 int64_t Offset1, Offset2;
4369 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4370 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4371
4372 // If they have a same base address then...
4373 if (Base1 == Base2) {
4374 // Check to see if the addresses overlap.
4375 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4376 }
4377
Jim Laskey096c22e2006-10-18 12:29:57 +00004378 // If we know both bases then they can't alias.
4379 if (KnownBase1 && KnownBase2) return false;
4380
Jim Laskey07a27092006-10-18 19:08:31 +00004381 if (CombinerGlobalAA) {
4382 // Use alias analysis information.
4383 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4384 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4385 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004386 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004387 if (AAResult == AliasAnalysis::NoAlias)
4388 return false;
4389 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004390
4391 // Otherwise we have to assume they alias.
4392 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004393}
4394
4395/// FindAliasInfo - Extracts the relevant alias information from the memory
4396/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004397bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004398 SDOperand &Ptr, int64_t &Size,
4399 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004400 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4401 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004402 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004403 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004404 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004405 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004406 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004407 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004408 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004409 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004410 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004411 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004412 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004413 }
4414
4415 return false;
4416}
4417
Jim Laskey6ff23e52006-10-04 16:53:27 +00004418/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4419/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004420void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004421 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004422 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004423 std::set<SDNode *> Visited; // Visited node set.
4424
Jim Laskey279f0532006-09-25 16:29:54 +00004425 // Get alias information for node.
4426 SDOperand Ptr;
4427 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004428 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004429 int SrcValueOffset;
4430 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004431
Jim Laskey6ff23e52006-10-04 16:53:27 +00004432 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004433 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004434
Jim Laskeybc588b82006-10-05 15:07:25 +00004435 // Look at each chain and determine if it is an alias. If so, add it to the
4436 // aliases list. If not, then continue up the chain looking for the next
4437 // candidate.
4438 while (!Chains.empty()) {
4439 SDOperand Chain = Chains.back();
4440 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004441
Jim Laskeybc588b82006-10-05 15:07:25 +00004442 // Don't bother if we've been before.
4443 if (Visited.find(Chain.Val) != Visited.end()) continue;
4444 Visited.insert(Chain.Val);
4445
4446 switch (Chain.getOpcode()) {
4447 case ISD::EntryToken:
4448 // Entry token is ideal chain operand, but handled in FindBetterChain.
4449 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004450
Jim Laskeybc588b82006-10-05 15:07:25 +00004451 case ISD::LOAD:
4452 case ISD::STORE: {
4453 // Get alias information for Chain.
4454 SDOperand OpPtr;
4455 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004456 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004457 int OpSrcValueOffset;
4458 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4459 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004460
4461 // If chain is alias then stop here.
4462 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004463 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4464 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004465 Aliases.push_back(Chain);
4466 } else {
4467 // Look further up the chain.
4468 Chains.push_back(Chain.getOperand(0));
4469 // Clean up old chain.
4470 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004471 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004472 break;
4473 }
4474
4475 case ISD::TokenFactor:
4476 // We have to check each of the operands of the token factor, so we queue
4477 // then up. Adding the operands to the queue (stack) in reverse order
4478 // maintains the original order and increases the likelihood that getNode
4479 // will find a matching token factor (CSE.)
4480 for (unsigned n = Chain.getNumOperands(); n;)
4481 Chains.push_back(Chain.getOperand(--n));
4482 // Eliminate the token factor if we can.
4483 AddToWorkList(Chain.Val);
4484 break;
4485
4486 default:
4487 // For all other instructions we will just have to take what we can get.
4488 Aliases.push_back(Chain);
4489 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004490 }
4491 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004492}
4493
4494/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4495/// for a better chain (aliasing node.)
4496SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4497 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004498
Jim Laskey6ff23e52006-10-04 16:53:27 +00004499 // Accumulate all the aliases to this node.
4500 GatherAllAliases(N, OldChain, Aliases);
4501
4502 if (Aliases.size() == 0) {
4503 // If no operands then chain to entry token.
4504 return DAG.getEntryNode();
4505 } else if (Aliases.size() == 1) {
4506 // If a single operand then chain to it. We don't need to revisit it.
4507 return Aliases[0];
4508 }
4509
4510 // Construct a custom tailored token factor.
4511 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4512 &Aliases[0], Aliases.size());
4513
4514 // Make sure the old chain gets cleaned up.
4515 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4516
4517 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004518}
4519
Nate Begeman1d4d4142005-09-01 00:19:25 +00004520// SelectionDAG::Combine - This is the entry point for the file.
4521//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004522void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Chris Lattner938ab022007-01-16 04:55:25 +00004523 if (!RunningAfterLegalize && ViewDAGCombine1)
4524 viewGraph();
4525 if (RunningAfterLegalize && ViewDAGCombine2)
4526 viewGraph();
Nate Begeman1d4d4142005-09-01 00:19:25 +00004527 /// run - This is the main entry point to this class.
4528 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004529 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004530}