blob: 3b3e2a1ae3fbb0fc80ede5f75fdd6f5f6b94a5ca [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
Dan Gohmanbd6a0332008-08-19 21:45:35 +000020#include "X86FastISel.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/Function.h"
26#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000027#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/ADT/StringExtras.h"
42using namespace llvm;
43
Evan Cheng2aea0b42008-04-25 19:11:04 +000044// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000045static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000046
Dan Gohmanb41dfba2008-05-14 01:58:56 +000047X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 : TargetLowering(TM) {
49 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000050 X86ScalarSSEf64 = Subtarget->hasSSE2();
51 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000053
Chris Lattnerdec9cb52008-01-24 08:07:48 +000054 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56 RegInfo = TM.getRegisterInfo();
57
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
262 if (!Subtarget->is64Bit())
263 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
264
265 // Darwin ABI issue.
266 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
267 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000270 if (Subtarget->is64Bit())
271 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
273 if (Subtarget->is64Bit()) {
274 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
275 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
276 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
277 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
278 }
279 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
280 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
282 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000283 if (Subtarget->is64Bit()) {
284 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
286 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
287 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
Evan Cheng8d51ab32008-03-10 19:38:10 +0000289 if (Subtarget->hasSSE1())
290 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000291
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000292 if (!Subtarget->hasSSE2())
293 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
294
Mon P Wang078a62d2008-05-05 19:05:59 +0000295 // Expand certain atomics
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000296 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i8, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i16, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i32, Custom);
299 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000300
Andrew Lenharthe9025fb2008-08-03 20:17:34 +0000301 setOperationAction(ISD::ATOMIC_LOAD_SUB , MVT::i8, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB , MVT::i16, Expand);
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000303 setOperationAction(ISD::ATOMIC_LOAD_SUB , MVT::i32, Expand);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000304 setOperationAction(ISD::ATOMIC_LOAD_SUB , MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000305
Dan Gohman472d12c2008-06-30 20:59:49 +0000306 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
307 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 // FIXME - use subtarget debug flags
309 if (!Subtarget->isTargetDarwin() &&
310 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000311 !Subtarget->isTargetCygMing()) {
312 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
313 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
314 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315
316 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
317 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
318 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
319 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
320 if (Subtarget->is64Bit()) {
321 // FIXME: Verify
322 setExceptionPointerRegister(X86::RAX);
323 setExceptionSelectorRegister(X86::RDX);
324 } else {
325 setExceptionPointerRegister(X86::EAX);
326 setExceptionSelectorRegister(X86::EDX);
327 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000328 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
Duncan Sands7407a9f2007-09-11 14:10:23 +0000330 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000331
Chris Lattner56b941f2008-01-15 21:58:22 +0000332 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
335 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000337 if (Subtarget->is64Bit()) {
338 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000340 } else {
341 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344
345 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
346 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
347 if (Subtarget->is64Bit())
348 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
349 if (Subtarget->isTargetCygMing())
350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
351 else
352 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
353
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000354 if (X86ScalarSSEf64) {
355 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 // Set up the FP register classes.
357 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
358 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
359
360 // Use ANDPD to simulate FABS.
361 setOperationAction(ISD::FABS , MVT::f64, Custom);
362 setOperationAction(ISD::FABS , MVT::f32, Custom);
363
364 // Use XORP to simulate FNEG.
365 setOperationAction(ISD::FNEG , MVT::f64, Custom);
366 setOperationAction(ISD::FNEG , MVT::f32, Custom);
367
368 // Use ANDPD and ORPD to simulate FCOPYSIGN.
369 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
370 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
371
372 // We don't support sin/cos/fmod
373 setOperationAction(ISD::FSIN , MVT::f64, Expand);
374 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 setOperationAction(ISD::FSIN , MVT::f32, Expand);
376 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377
378 // Expand FP immediates into loads from the stack, except for the special
379 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000380 addLegalFPImmediate(APFloat(+0.0)); // xorpd
381 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000382
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000383 // Floating truncations from f80 and extensions to f80 go through memory.
384 // If optimizing, we lie about this though and handle it in
385 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
386 if (Fast) {
387 setConvertAction(MVT::f32, MVT::f80, Expand);
388 setConvertAction(MVT::f64, MVT::f80, Expand);
389 setConvertAction(MVT::f80, MVT::f32, Expand);
390 setConvertAction(MVT::f80, MVT::f64, Expand);
391 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000392 } else if (X86ScalarSSEf32) {
393 // Use SSE for f32, x87 for f64.
394 // Set up the FP register classes.
395 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
396 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
397
398 // Use ANDPS to simulate FABS.
399 setOperationAction(ISD::FABS , MVT::f32, Custom);
400
401 // Use XORP to simulate FNEG.
402 setOperationAction(ISD::FNEG , MVT::f32, Custom);
403
404 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
405
406 // Use ANDPS and ORPS to simulate FCOPYSIGN.
407 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
408 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
409
410 // We don't support sin/cos/fmod
411 setOperationAction(ISD::FSIN , MVT::f32, Expand);
412 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000413
Nate Begemane2ba64f2008-02-14 08:57:00 +0000414 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000415 addLegalFPImmediate(APFloat(+0.0f)); // xorps
416 addLegalFPImmediate(APFloat(+0.0)); // FLD0
417 addLegalFPImmediate(APFloat(+1.0)); // FLD1
418 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
419 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
420
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000421 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
422 // this though and handle it in InstructionSelectPreprocess so that
423 // dagcombine2 can hack on these.
424 if (Fast) {
425 setConvertAction(MVT::f32, MVT::f64, Expand);
426 setConvertAction(MVT::f32, MVT::f80, Expand);
427 setConvertAction(MVT::f80, MVT::f32, Expand);
428 setConvertAction(MVT::f64, MVT::f32, Expand);
429 // And x87->x87 truncations also.
430 setConvertAction(MVT::f80, MVT::f64, Expand);
431 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000432
433 if (!UnsafeFPMath) {
434 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
435 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
436 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000438 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 // Set up the FP register classes.
440 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
441 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
442
443 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
444 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000447
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000448 // Floating truncations go through memory. If optimizing, we lie about
449 // this though and handle it in InstructionSelectPreprocess so that
450 // dagcombine2 can hack on these.
451 if (Fast) {
452 setConvertAction(MVT::f80, MVT::f32, Expand);
453 setConvertAction(MVT::f64, MVT::f32, Expand);
454 setConvertAction(MVT::f80, MVT::f64, Expand);
455 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000461 addLegalFPImmediate(APFloat(+0.0)); // FLD0
462 addLegalFPImmediate(APFloat(+1.0)); // FLD1
463 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
464 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000465 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
466 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
467 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
468 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 }
470
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000471 // Long double always uses X87.
472 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000473 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
478 addLegalFPImmediate(TmpFlt); // FLD0
479 TmpFlt.changeSign();
480 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
481 APFloat TmpFlt2(+1.0);
482 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
483 addLegalFPImmediate(TmpFlt2); // FLD1
484 TmpFlt2.changeSign();
485 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
486 }
487
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
491 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000492
Dan Gohman2f7b1982007-10-11 23:21:31 +0000493 // Always use a library call for pow.
494 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
496 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
497
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 // First set operation action for all vector types to expand. Then we
499 // will selectively turn on ones that can be effectively codegen'd.
500 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
501 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000502 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
505 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
506 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
507 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
508 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
509 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
510 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 }
541
542 if (Subtarget->hasMMX()) {
543 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
544 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
545 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000546 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
548
549 // FIXME: add MMX packed arithmetics
550
551 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
552 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
553 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
554 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
555
556 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
557 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
558 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000559 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
561 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
562 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
563
564 setOperationAction(ISD::AND, MVT::v8i8, Promote);
565 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
566 setOperationAction(ISD::AND, MVT::v4i16, Promote);
567 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
568 setOperationAction(ISD::AND, MVT::v2i32, Promote);
569 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
570 setOperationAction(ISD::AND, MVT::v1i64, Legal);
571
572 setOperationAction(ISD::OR, MVT::v8i8, Promote);
573 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
574 setOperationAction(ISD::OR, MVT::v4i16, Promote);
575 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
576 setOperationAction(ISD::OR, MVT::v2i32, Promote);
577 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
578 setOperationAction(ISD::OR, MVT::v1i64, Legal);
579
580 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
581 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
582 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
583 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
584 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
585 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
586 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
587
588 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
589 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
590 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
591 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
592 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000594 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
595 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
597
598 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
599 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
600 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000601 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
603
604 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
605 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
606 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
607 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
608
Evan Cheng759fe022008-07-22 18:39:19 +0000609 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
611 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000613
614 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 }
616
617 if (Subtarget->hasSSE1()) {
618 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
619
620 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
621 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
622 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
623 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
624 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
625 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
627 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
628 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
629 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
630 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000631 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 }
633
634 if (Subtarget->hasSSE2()) {
635 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
636 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
637 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
638 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
639 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
640
641 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
642 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
643 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
644 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
645 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
646 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
647 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
648 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
649 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
650 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
651 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
652 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
653 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
654 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
655 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656
Nate Begeman03605a02008-07-17 16:51:19 +0000657 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000661
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
663 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
664 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
665 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
667
668 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000669 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
670 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000671 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000672 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000673 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000674 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 }
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
680 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
681 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000682 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000684 if (Subtarget->is64Bit()) {
685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000686 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000687 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688
689 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
690 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000691 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
692 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
693 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
694 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
695 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
696 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
698 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
699 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
700 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 }
702
Chris Lattner3bc08502008-01-17 19:59:44 +0000703 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000704
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 // Custom lower v2i64 and v2f64 selects.
706 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
707 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
708 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
709 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000710
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000712
713 if (Subtarget->hasSSE41()) {
714 // FIXME: Do we need to handle scalar-to-vector here?
715 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000716 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000717
718 // i8 and i16 vectors are custom , because the source register and source
719 // source memory operand types are not the same width. f32 vectors are
720 // custom since the immediate controlling the insert encodes additional
721 // information.
722 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
726
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
728 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
729 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000731
732 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000733 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
734 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000735 }
736 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737
Nate Begeman03605a02008-07-17 16:51:19 +0000738 if (Subtarget->hasSSE42()) {
739 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
740 }
741
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 // We want to custom lower some of our intrinsics.
743 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
744
745 // We have target-specific dag combine patterns for the following nodes:
746 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000747 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000749 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
751 computeRegisterProperties();
752
753 // FIXME: These should be based on subtarget info. Plus, the values should
754 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000755 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
756 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
757 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000759 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760}
761
Scott Michel502151f2008-03-10 15:42:14 +0000762
Dan Gohman8181bd12008-07-27 21:46:04 +0000763MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000764 return MVT::i8;
765}
766
767
Evan Cheng5a67b812008-01-23 23:17:41 +0000768/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
769/// the desired ByVal argument alignment.
770static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
771 if (MaxAlign == 16)
772 return;
773 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
774 if (VTy->getBitWidth() == 128)
775 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000776 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
777 unsigned EltAlign = 0;
778 getMaxByValAlign(ATy->getElementType(), EltAlign);
779 if (EltAlign > MaxAlign)
780 MaxAlign = EltAlign;
781 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
782 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
783 unsigned EltAlign = 0;
784 getMaxByValAlign(STy->getElementType(i), EltAlign);
785 if (EltAlign > MaxAlign)
786 MaxAlign = EltAlign;
787 if (MaxAlign == 16)
788 break;
789 }
790 }
791 return;
792}
793
794/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
795/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000796/// that contain SSE vectors are placed at 16-byte boundaries while the rest
797/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000798unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000799 if (Subtarget->is64Bit()) {
800 // Max of 8 and alignment of type.
801 unsigned TyAlign = getTargetData()->getABITypeAlignment(Ty);
802 if (TyAlign > 8)
803 return TyAlign;
804 return 8;
805 }
806
Evan Cheng5a67b812008-01-23 23:17:41 +0000807 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000808 if (Subtarget->hasSSE1())
809 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000810 return Align;
811}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812
Evan Cheng8c590372008-05-15 08:39:06 +0000813/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000814/// and store operations as a result of memset, memcpy, and memmove
815/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000816/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000817MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000818X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
819 bool isSrcConst, bool isSrcStr) const {
820 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
821 return MVT::v4i32;
822 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
823 return MVT::v4f32;
824 if (Subtarget->is64Bit() && Size >= 8)
825 return MVT::i64;
826 return MVT::i32;
827}
828
829
Evan Cheng6fb06762007-11-09 01:32:10 +0000830/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
831/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000832SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000833 SelectionDAG &DAG) const {
834 if (usesGlobalOffsetTable())
835 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
836 if (!Subtarget->isPICStyleRIPRel())
837 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
838 return Table;
839}
840
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841//===----------------------------------------------------------------------===//
842// Return Value Calling Convention Implementation
843//===----------------------------------------------------------------------===//
844
845#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000846
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000848SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
850
851 SmallVector<CCValAssign, 16> RVLocs;
852 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
853 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
854 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
855 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000856
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 // If this is the first return lowered for this function, add the regs to the
858 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000859 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 for (unsigned i = 0; i != RVLocs.size(); ++i)
861 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000862 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000864 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000866 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000867 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000868 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000869 SDValue TailCall = Chain;
870 SDValue TargetAddress = TailCall.getOperand(1);
871 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000872 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000873 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
874 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
875 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
876 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
877 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000878 assert(StackAdjustment.getOpcode() == ISD::Constant &&
879 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000880
Dan Gohman8181bd12008-07-27 21:46:04 +0000881 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000882 Operands.push_back(Chain.getOperand(0));
883 Operands.push_back(TargetAddress);
884 Operands.push_back(StackAdjustment);
885 // Copy registers used by the call. Last operand is a flag so it is not
886 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000887 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000888 Operands.push_back(Chain.getOperand(i));
889 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000890 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
891 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000892 }
893
894 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000895 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000896
Dan Gohman8181bd12008-07-27 21:46:04 +0000897 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000898 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
899 // Operand #1 = Bytes To Pop
900 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
901
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000903 for (unsigned i = 0; i != RVLocs.size(); ++i) {
904 CCValAssign &VA = RVLocs[i];
905 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907
Chris Lattnerb56cc342008-03-11 03:23:40 +0000908 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
909 // the RET instruction and handled by the FP Stackifier.
910 if (RVLocs[i].getLocReg() == X86::ST0 ||
911 RVLocs[i].getLocReg() == X86::ST1) {
912 // If this is a copy from an xmm register to ST(0), use an FPExtend to
913 // change the value to the FP stack register class.
914 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
915 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
916 RetOps.push_back(ValToCopy);
917 // Don't emit a copytoreg.
918 continue;
919 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000920
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000921 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 Flag = Chain.getValue(1);
923 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000924
925 // The x86-64 ABI for returning structs by value requires that we copy
926 // the sret argument into %rax for the return. We saved the argument into
927 // a virtual register in the entry block, so now we copy the value out
928 // and into %rax.
929 if (Subtarget->is64Bit() &&
930 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
931 MachineFunction &MF = DAG.getMachineFunction();
932 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
933 unsigned Reg = FuncInfo->getSRetReturnReg();
934 if (!Reg) {
935 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
936 FuncInfo->setSRetReturnReg(Reg);
937 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000939
940 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
941 Flag = Chain.getValue(1);
942 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943
Chris Lattnerb56cc342008-03-11 03:23:40 +0000944 RetOps[0] = Chain; // Update chain.
945
946 // Add the flag if we have it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 if (Flag.Val)
Chris Lattnerb56cc342008-03-11 03:23:40 +0000948 RetOps.push_back(Flag);
949
950 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951}
952
953
954/// LowerCallResult - Lower the result values of an ISD::CALL into the
955/// appropriate copies out of appropriate physical registers. This assumes that
956/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
957/// being lowered. The returns a SDNode with the same number of values as the
958/// ISD::CALL.
959SDNode *X86TargetLowering::
Dan Gohman8181bd12008-07-27 21:46:04 +0000960LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 unsigned CallingConv, SelectionDAG &DAG) {
962
963 // Assign locations to each value returned by this call.
964 SmallVector<CCValAssign, 16> RVLocs;
965 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
966 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
967 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
968
Dan Gohman8181bd12008-07-27 21:46:04 +0000969 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970
971 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000972 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000973 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000974
975 // If this is a call to a function that returns an fp value on the floating
976 // point stack, but where we prefer to use the value in xmm registers, copy
977 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000978 if ((RVLocs[i].getLocReg() == X86::ST0 ||
979 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000980 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
981 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000984 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
985 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +0000986 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000987 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +0000988
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000989 if (CopyVT != RVLocs[i].getValVT()) {
990 // Round the F80 the right size, which also moves to the appropriate xmm
991 // register.
992 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
993 // This truncation won't change the value.
994 DAG.getIntPtrConstant(1));
995 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000996
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000997 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 }
Duncan Sands698842f2008-07-02 17:40:58 +0000999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 // Merge everything together with a MERGE_VALUES node.
1001 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001002 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
1003 ResultVals.size()).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004}
1005
1006
1007//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001008// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009//===----------------------------------------------------------------------===//
1010// StdCall calling convention seems to be standard for many Windows' API
1011// routines and around. It differs from C calling convention just a little:
1012// callee should clean up the stack, not caller. Symbols should be also
1013// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001014// For info on fast calling convention see Fast Calling Convention (tail call)
1015// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
1017/// AddLiveIn - This helper function adds the specified physical register to the
1018/// MachineFunction as a live in value. It also creates a corresponding virtual
1019/// register for it.
1020static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1021 const TargetRegisterClass *RC) {
1022 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001023 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1024 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 return VReg;
1026}
1027
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001028/// CallIsStructReturn - Determines whether a CALL node uses struct return
1029/// semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001030static bool CallIsStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001031 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1032 if (!NumOps)
1033 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001034
1035 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001036}
1037
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001038/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1039/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001040static bool ArgsAreStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001041 unsigned NumArgs = Op.Val->getNumValues() - 1;
1042 if (!NumArgs)
1043 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001044
1045 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001046}
1047
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001048/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1049/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001050/// calls.
Dan Gohman8181bd12008-07-27 21:46:04 +00001051bool X86TargetLowering::IsCalleePop(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001052 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1053 if (IsVarArg)
1054 return false;
1055
1056 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1057 default:
1058 return false;
1059 case CallingConv::X86_StdCall:
1060 return !Subtarget->is64Bit();
1061 case CallingConv::X86_FastCall:
1062 return !Subtarget->is64Bit();
1063 case CallingConv::Fast:
1064 return PerformTailCallOpt;
1065 }
1066}
1067
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001068/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1069/// FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00001070CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDValue Op) const {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001071 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1072
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001073 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001074 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001075 return CC_X86_Win64_C;
1076 else {
1077 if (CC == CallingConv::Fast && PerformTailCallOpt)
1078 return CC_X86_64_TailCall;
1079 else
1080 return CC_X86_64_C;
1081 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001082 }
1083
Gordon Henriksen18ace102008-01-05 16:56:59 +00001084 if (CC == CallingConv::X86_FastCall)
1085 return CC_X86_32_FastCall;
1086 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1087 return CC_X86_32_TailCall;
1088 else
1089 return CC_X86_32_C;
1090}
1091
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001092/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1093/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001094NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001095X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001096 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1097 if (CC == CallingConv::X86_FastCall)
1098 return FastCall;
1099 else if (CC == CallingConv::X86_StdCall)
1100 return StdCall;
1101 return None;
1102}
1103
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001104
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001105/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1106/// in a register before calling.
1107bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1108 return !IsTailCall && !Is64Bit &&
1109 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT();
1111}
1112
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001113/// CallRequiresFnAddressInReg - Check whether the call requires the function
1114/// address to be loaded in a register.
1115bool
1116X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1117 return !Is64Bit && IsTailCall &&
1118 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1119 Subtarget->isPICStyleGOT();
1120}
1121
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001122/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1123/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001124/// the specific parameter attribute. The copy will be passed as a byval
1125/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001126static SDValue
1127CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001128 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001129 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001130 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001131 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001132}
1133
Dan Gohman8181bd12008-07-27 21:46:04 +00001134SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001135 const CCValAssign &VA,
1136 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001137 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001138 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001139 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001140 ISD::ArgFlagsTy Flags =
1141 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001142 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001143 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001144
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001145 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1146 // changed with more analysis.
1147 // In case of tail call optimization mark all arguments mutable. Since they
1148 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001149 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001150 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001151 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001152 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001153 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001154 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001155 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001156}
1157
Dan Gohman8181bd12008-07-27 21:46:04 +00001158SDValue
1159X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001161 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1162
1163 const Function* Fn = MF.getFunction();
1164 if (Fn->hasExternalLinkage() &&
1165 Subtarget->isTargetCygMing() &&
1166 Fn->getName() == "main")
1167 FuncInfo->setForceFramePointer(true);
1168
1169 // Decorate the function name.
1170 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1171
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001173 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001175 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001176 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001177 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001178
1179 assert(!(isVarArg && CC == CallingConv::Fast) &&
1180 "Var args not supported with calling convention fastcc");
1181
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 // Assign locations to all of the incoming arguments.
1183 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001184 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001185 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001186
Dan Gohman8181bd12008-07-27 21:46:04 +00001187 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 unsigned LastVal = ~0U;
1189 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1190 CCValAssign &VA = ArgLocs[i];
1191 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1192 // places.
1193 assert(VA.getValNo() != LastVal &&
1194 "Don't support value assigned to multiple locs yet");
1195 LastVal = VA.getValNo();
1196
1197 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001198 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 TargetRegisterClass *RC;
1200 if (RegVT == MVT::i32)
1201 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001202 else if (Is64Bit && RegVT == MVT::i64)
1203 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001204 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001205 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001206 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001207 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001208 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001209 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001210 else if (RegVT.isVector()) {
1211 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001212 if (!Is64Bit)
1213 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1214 else {
1215 // Darwin calling convention passes MMX values in either GPRs or
1216 // XMMs in x86-64. Other targets pass them in memory.
1217 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1218 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1219 RegVT = MVT::v2i64;
1220 } else {
1221 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1222 RegVT = MVT::i64;
1223 }
1224 }
1225 } else {
1226 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001228
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001230 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231
1232 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1233 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1234 // right size.
1235 if (VA.getLocInfo() == CCValAssign::SExt)
1236 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1237 DAG.getValueType(VA.getValVT()));
1238 else if (VA.getLocInfo() == CCValAssign::ZExt)
1239 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1240 DAG.getValueType(VA.getValVT()));
1241
1242 if (VA.getLocInfo() != CCValAssign::Full)
1243 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1244
Gordon Henriksen18ace102008-01-05 16:56:59 +00001245 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001246 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001247 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001248 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1249 else if (RC == X86::VR128RegisterClass) {
1250 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1251 DAG.getConstant(0, MVT::i64));
1252 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1253 }
1254 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001255
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 ArgValues.push_back(ArgValue);
1257 } else {
1258 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001259 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 }
1261 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001262
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001263 // The x86-64 ABI for returning structs by value requires that we copy
1264 // the sret argument into %rax for the return. Save the argument into
1265 // a virtual register so that we can access it from the return points.
1266 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1267 MachineFunction &MF = DAG.getMachineFunction();
1268 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1269 unsigned Reg = FuncInfo->getSRetReturnReg();
1270 if (!Reg) {
1271 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1272 FuncInfo->setSRetReturnReg(Reg);
1273 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001274 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001275 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1276 }
1277
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001279 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001280 if (CC == CallingConv::Fast)
1281 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282
1283 // If the function takes variable number of arguments, make a frame index for
1284 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001285 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001286 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1287 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1288 }
1289 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001290 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1291
1292 // FIXME: We should really autogenerate these arrays
1293 static const unsigned GPR64ArgRegsWin64[] = {
1294 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001295 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001296 static const unsigned XMMArgRegsWin64[] = {
1297 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1298 };
1299 static const unsigned GPR64ArgRegs64Bit[] = {
1300 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1301 };
1302 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001303 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1304 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1305 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001306 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1307
1308 if (IsWin64) {
1309 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1310 GPR64ArgRegs = GPR64ArgRegsWin64;
1311 XMMArgRegs = XMMArgRegsWin64;
1312 } else {
1313 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1314 GPR64ArgRegs = GPR64ArgRegs64Bit;
1315 XMMArgRegs = XMMArgRegs64Bit;
1316 }
1317 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1318 TotalNumIntRegs);
1319 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1320 TotalNumXMMRegs);
1321
Gordon Henriksen18ace102008-01-05 16:56:59 +00001322 // For X86-64, if there are vararg parameters that are passed via
1323 // registers, then we must store them to their spots on the stack so they
1324 // may be loaded by deferencing the result of va_next.
1325 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001326 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1327 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1328 TotalNumXMMRegs * 16, 16);
1329
Gordon Henriksen18ace102008-01-05 16:56:59 +00001330 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001331 SmallVector<SDValue, 8> MemOps;
1332 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1333 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001334 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001335 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001336 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1337 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001338 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1339 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001340 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001341 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001342 MemOps.push_back(Store);
1343 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001344 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001346
Gordon Henriksen18ace102008-01-05 16:56:59 +00001347 // Now store the XMM (fp + vector) parameter registers.
1348 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001349 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001350 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001351 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1352 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001353 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1354 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001355 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001357 MemOps.push_back(Store);
1358 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001359 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001360 }
1361 if (!MemOps.empty())
1362 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1363 &MemOps[0], MemOps.size());
1364 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001365 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366
1367 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1368 // arguments and the arguments after the retaddr has been pushed are
1369 // aligned.
1370 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1371 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1372 (StackSize & 7) == 0)
1373 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001375 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001376
Gordon Henriksen18ace102008-01-05 16:56:59 +00001377 // Some CCs need callee pop.
1378 if (IsCalleePop(Op)) {
1379 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 BytesCallerReserves = 0;
1381 } else {
1382 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001384 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 BytesCallerReserves = StackSize;
1387 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001388
Gordon Henriksen18ace102008-01-05 16:56:59 +00001389 if (!Is64Bit) {
1390 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1391 if (CC == CallingConv::X86_FastCall)
1392 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1393 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394
Anton Korobeynikove844e472007-08-15 17:12:32 +00001395 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396
1397 // Return the new list of results.
Duncan Sandsf19591c2008-06-30 10:19:09 +00001398 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1399 ArgValues.size()).getValue(Op.ResNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400}
1401
Dan Gohman8181bd12008-07-27 21:46:04 +00001402SDValue
1403X86TargetLowering::LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
1404 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001405 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001406 SDValue Chain,
1407 SDValue Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001408 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001409 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001410 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001411 ISD::ArgFlagsTy Flags =
1412 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1413 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001414 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001415 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001416 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001417 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001418}
1419
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001420/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1421/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001422SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001423X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001424 SDValue &OutRetAddr,
1425 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001426 bool IsTailCall,
1427 bool Is64Bit,
1428 int FPDiff) {
1429 if (!IsTailCall || FPDiff==0) return Chain;
1430
1431 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001432 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001433 OutRetAddr = getReturnAddressFrameIndex(DAG);
1434 // Load the "old" Return address.
1435 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Dan Gohman8181bd12008-07-27 21:46:04 +00001436 return SDValue(OutRetAddr.Val, 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001437}
1438
1439/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1440/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001441static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001442EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001443 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001444 bool Is64Bit, int FPDiff) {
1445 // Store the return address to the appropriate stack slot.
1446 if (!FPDiff) return Chain;
1447 // Calculate the new stack slot for the return address.
1448 int SlotSize = Is64Bit ? 8 : 4;
1449 int NewReturnAddrFI =
1450 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001451 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001452 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001453 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001454 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001455 return Chain;
1456}
1457
Dan Gohman8181bd12008-07-27 21:46:04 +00001458SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001459 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00001460 SDValue Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001461 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001463 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1464 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman8181bd12008-07-27 21:46:04 +00001465 SDValue Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001466 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001467 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001468
1469 assert(!(isVarArg && CC == CallingConv::Fast) &&
1470 "Var args not supported with calling convention fastcc");
1471
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 // Analyze operands of the call, assigning locations to each operand.
1473 SmallVector<CCValAssign, 16> ArgLocs;
1474 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattnerc3838802008-03-21 06:50:21 +00001475 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476
1477 // Get a count of how many bytes are to be pushed on the stack.
1478 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001479 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001480 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481
Gordon Henriksen18ace102008-01-05 16:56:59 +00001482 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1483 // arguments and the arguments after the retaddr has been pushed are aligned.
1484 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1485 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1486 (NumBytes & 7) == 0)
1487 NumBytes += 4;
1488
1489 int FPDiff = 0;
1490 if (IsTailCall) {
1491 // Lower arguments at fp - stackoffset + fpdiff.
1492 unsigned NumBytesCallerPushed =
1493 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1494 FPDiff = NumBytesCallerPushed - NumBytes;
1495
1496 // Set the delta of movement of the returnaddr stackslot.
1497 // But only set if delta is greater than previous delta.
1498 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1499 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1500 }
1501
Chris Lattner5872a362008-01-17 07:00:52 +00001502 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503
Dan Gohman8181bd12008-07-27 21:46:04 +00001504 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001505 // Load return adress for tail calls.
1506 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1507 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001508
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1510 SmallVector<SDValue, 8> MemOpChains;
1511 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001513 // Walk the register/memloc assignments, inserting copies/loads. In the case
1514 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1516 CCValAssign &VA = ArgLocs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00001517 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001518 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1519 getArgFlags().isByVal();
1520
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 // Promote the value if needed.
1522 switch (VA.getLocInfo()) {
1523 default: assert(0 && "Unknown loc info!");
1524 case CCValAssign::Full: break;
1525 case CCValAssign::SExt:
1526 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1527 break;
1528 case CCValAssign::ZExt:
1529 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1530 break;
1531 case CCValAssign::AExt:
1532 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1533 break;
1534 }
1535
1536 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001537 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001538 MVT RegVT = VA.getLocVT();
1539 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001540 switch (VA.getLocReg()) {
1541 default:
1542 break;
1543 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1544 case X86::R8: {
1545 // Special case: passing MMX values in GPR registers.
1546 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1547 break;
1548 }
1549 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1550 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1551 // Special case: passing MMX values in XMM registers.
1552 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1553 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1554 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1555 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1556 getMOVLMask(2, DAG));
1557 break;
1558 }
1559 }
1560 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1562 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001563 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001564 assert(VA.isMemLoc());
1565 if (StackPtr.Val == 0)
1566 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1567
1568 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1569 Arg));
1570 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 }
1572 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573
1574 if (!MemOpChains.empty())
1575 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1576 &MemOpChains[0], MemOpChains.size());
1577
1578 // Build a sequence of copy-to-reg nodes chained together with token chain
1579 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001580 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001581 // Tail call byval lowering might overwrite argument registers so in case of
1582 // tail call optimization the copies to registers are lowered later.
1583 if (!IsTailCall)
1584 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1585 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1586 InFlag);
1587 InFlag = Chain.getValue(1);
1588 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001591 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001592 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1593 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1594 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1595 InFlag);
1596 InFlag = Chain.getValue(1);
1597 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001598 // If we are tail calling and generating PIC/GOT style code load the address
1599 // of the callee into ecx. The value in ecx is used as target of the tail
1600 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1601 // calls on PIC/GOT architectures. Normally we would just put the address of
1602 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1603 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001604 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001605 // Note: The actual moving to ecx is done further down.
1606 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1607 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1608 !G->getGlobal()->hasProtectedVisibility())
1609 Callee = LowerGlobalAddress(Callee, DAG);
1610 else if (isa<ExternalSymbolSDNode>(Callee))
1611 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001613
Gordon Henriksen18ace102008-01-05 16:56:59 +00001614 if (Is64Bit && isVarArg) {
1615 // From AMD64 ABI document:
1616 // For calls that may call functions that use varargs or stdargs
1617 // (prototype-less calls or calls to functions containing ellipsis (...) in
1618 // the declaration) %al is used as hidden argument to specify the number
1619 // of SSE registers used. The contents of %al do not need to match exactly
1620 // the number of registers, but must be an ubound on the number of SSE
1621 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001622
1623 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 // Count the number of XMM registers allocated.
1625 static const unsigned XMMArgRegs[] = {
1626 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1627 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1628 };
1629 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1630
1631 Chain = DAG.getCopyToReg(Chain, X86::AL,
1632 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1633 InFlag = Chain.getValue(1);
1634 }
1635
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001636
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001637 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001638 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001639 SmallVector<SDValue, 8> MemOpChains2;
1640 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001641 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001642 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001643 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001644 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1645 CCValAssign &VA = ArgLocs[i];
1646 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001647 assert(VA.isMemLoc());
Dan Gohman8181bd12008-07-27 21:46:04 +00001648 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
1649 SDValue FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001650 ISD::ArgFlagsTy Flags =
1651 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001652 // Create frame index.
1653 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001654 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001655 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001656 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001657
Duncan Sandsc93fae32008-03-21 09:14:45 +00001658 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001659 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001660 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001661 if (StackPtr.Val == 0)
1662 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1663 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1664
1665 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001666 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001667 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001668 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001669 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001670 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001671 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001672 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001673 }
1674 }
1675
1676 if (!MemOpChains2.empty())
1677 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001678 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001679
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001680 // Copy arguments to their registers.
1681 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1682 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1683 InFlag);
1684 InFlag = Chain.getValue(1);
1685 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001686 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001687
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001689 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1690 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001691 }
1692
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 // If the callee is a GlobalAddress node (quite common, every direct call is)
1694 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1695 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1696 // We should use extra load for direct calls to dllimported functions in
1697 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001698 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1699 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001701 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng1f282202008-07-16 01:34:02 +00001702 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001703 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001704 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1705
1706 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001707 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001708 Callee,InFlag);
1709 Callee = DAG.getRegister(Opc, getPointerTy());
1710 // Add register as live out.
1711 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001712 }
1713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 // Returns a chain & a flag for retval copy to use.
1715 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001716 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001717
1718 if (IsTailCall) {
1719 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001720 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1721 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001722 if (InFlag.Val)
1723 Ops.push_back(InFlag);
1724 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1725 InFlag = Chain.getValue(1);
1726
1727 // Returns a chain & a flag for retval copy to use.
1728 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1729 Ops.clear();
1730 }
1731
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 Ops.push_back(Chain);
1733 Ops.push_back(Callee);
1734
Gordon Henriksen18ace102008-01-05 16:56:59 +00001735 if (IsTailCall)
1736 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737
Gordon Henriksen18ace102008-01-05 16:56:59 +00001738 // Add argument registers to the end of the list so that they are known live
1739 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001740 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1741 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1742 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743
Evan Cheng8ba45e62008-03-18 23:36:35 +00001744 // Add an implicit use GOT pointer in EBX.
1745 if (!IsTailCall && !Is64Bit &&
1746 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1747 Subtarget->isPICStyleGOT())
1748 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1749
1750 // Add an implicit use of AL for x86 vararg functions.
1751 if (Is64Bit && isVarArg)
1752 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1753
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 if (InFlag.Val)
1755 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001756
Gordon Henriksen18ace102008-01-05 16:56:59 +00001757 if (IsTailCall) {
1758 assert(InFlag.Val &&
1759 "Flag must be set. Depend on flag being set in LowerRET");
1760 Chain = DAG.getNode(X86ISD::TAILCALL,
1761 Op.Val->getVTList(), &Ops[0], Ops.size());
1762
Dan Gohman8181bd12008-07-27 21:46:04 +00001763 return SDValue(Chain.Val, Op.ResNo);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001764 }
1765
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001766 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 InFlag = Chain.getValue(1);
1768
1769 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001770 unsigned NumBytesForCalleeToPush;
1771 if (IsCalleePop(Op))
1772 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001773 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 // If this is is a call to a struct-return function, the callee
1775 // pops the hidden struct pointer, so we have to push it back.
1776 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001777 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001779 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001781 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001782 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001783 DAG.getIntPtrConstant(NumBytes),
1784 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001785 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 InFlag = Chain.getValue(1);
1787
1788 // Handle result values, copying them out of physregs into vregs that we
1789 // return.
Dan Gohman8181bd12008-07-27 21:46:04 +00001790 return SDValue(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791}
1792
1793
1794//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001795// Fast Calling Convention (tail call) implementation
1796//===----------------------------------------------------------------------===//
1797
1798// Like std call, callee cleans arguments, convention except that ECX is
1799// reserved for storing the tail called function address. Only 2 registers are
1800// free for argument passing (inreg). Tail call optimization is performed
1801// provided:
1802// * tailcallopt is enabled
1803// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001804// On X86_64 architecture with GOT-style position independent code only local
1805// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001806// To keep the stack aligned according to platform abi the function
1807// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1808// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001809// If a tail called function callee has more arguments than the caller the
1810// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001811// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001812// original REtADDR, but before the saved framepointer or the spilled registers
1813// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1814// stack layout:
1815// arg1
1816// arg2
1817// RETADDR
1818// [ new RETADDR
1819// move area ]
1820// (possible EBP)
1821// ESI
1822// EDI
1823// local1 ..
1824
1825/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1826/// for a 16 byte align requirement.
1827unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1828 SelectionDAG& DAG) {
1829 if (PerformTailCallOpt) {
1830 MachineFunction &MF = DAG.getMachineFunction();
1831 const TargetMachine &TM = MF.getTarget();
1832 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1833 unsigned StackAlignment = TFI.getStackAlignment();
1834 uint64_t AlignMask = StackAlignment - 1;
1835 int64_t Offset = StackSize;
1836 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1837 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1838 // Number smaller than 12 so just add the difference.
1839 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1840 } else {
1841 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1842 Offset = ((~AlignMask) & Offset) + StackAlignment +
1843 (StackAlignment-SlotSize);
1844 }
1845 StackSize = Offset;
1846 }
1847 return StackSize;
1848}
1849
1850/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001851/// following the call is a return. A function is eligible if caller/callee
1852/// calling conventions match, currently only fastcc supports tail calls, and
1853/// the function CALL is immediatly followed by a RET.
Dan Gohman8181bd12008-07-27 21:46:04 +00001854bool X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1855 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001856 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001857 if (!PerformTailCallOpt)
1858 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001860 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001861 MachineFunction &MF = DAG.getMachineFunction();
1862 unsigned CallerCC = MF.getFunction()->getCallingConv();
1863 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1864 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001865 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001866 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001867 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001868 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001869 return true;
1870
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001871 // Can only do local tail calls (in same module, hidden or protected) on
1872 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001873 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1874 return G->getGlobal()->hasHiddenVisibility()
1875 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001876 }
1877 }
Evan Chenge7a87392007-11-02 01:26:22 +00001878
1879 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001880}
1881
Dan Gohman7bc5a3d2008-08-20 21:05:57 +00001882FastISel *X86TargetLowering::createFastISel(MachineFunction &mf) {
1883 return X86::createFastISel(mf);
Dan Gohman97805ee2008-08-19 21:32:53 +00001884}
1885
1886
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887//===----------------------------------------------------------------------===//
1888// Other Lowering Hooks
1889//===----------------------------------------------------------------------===//
1890
1891
Dan Gohman8181bd12008-07-27 21:46:04 +00001892SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001893 MachineFunction &MF = DAG.getMachineFunction();
1894 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1895 int ReturnAddrIndex = FuncInfo->getRAIndex();
1896
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 if (ReturnAddrIndex == 0) {
1898 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 if (Subtarget->is64Bit())
1900 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1901 else
1902 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001903
1904 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001905 }
1906
1907 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1908}
1909
1910
1911
1912/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1913/// specific condition code. It returns a false if it cannot do a direct
1914/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1915/// needed.
1916static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001917 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 SelectionDAG &DAG) {
1919 X86CC = X86::COND_INVALID;
1920 if (!isFP) {
1921 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1922 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1923 // X > -1 -> X == 0, jump !sign.
1924 RHS = DAG.getConstant(0, RHS.getValueType());
1925 X86CC = X86::COND_NS;
1926 return true;
1927 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1928 // X < 0 -> X == 0, jump on sign.
1929 X86CC = X86::COND_S;
1930 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001931 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1932 // X < 1 -> X <= 0
1933 RHS = DAG.getConstant(0, RHS.getValueType());
1934 X86CC = X86::COND_LE;
1935 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936 }
1937 }
1938
1939 switch (SetCCOpcode) {
1940 default: break;
1941 case ISD::SETEQ: X86CC = X86::COND_E; break;
1942 case ISD::SETGT: X86CC = X86::COND_G; break;
1943 case ISD::SETGE: X86CC = X86::COND_GE; break;
1944 case ISD::SETLT: X86CC = X86::COND_L; break;
1945 case ISD::SETLE: X86CC = X86::COND_LE; break;
1946 case ISD::SETNE: X86CC = X86::COND_NE; break;
1947 case ISD::SETULT: X86CC = X86::COND_B; break;
1948 case ISD::SETUGT: X86CC = X86::COND_A; break;
1949 case ISD::SETULE: X86CC = X86::COND_BE; break;
1950 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1951 }
1952 } else {
1953 // On a floating point condition, the flags are set as follows:
1954 // ZF PF CF op
1955 // 0 | 0 | 0 | X > Y
1956 // 0 | 0 | 1 | X < Y
1957 // 1 | 0 | 0 | X == Y
1958 // 1 | 1 | 1 | unordered
1959 bool Flip = false;
1960 switch (SetCCOpcode) {
1961 default: break;
1962 case ISD::SETUEQ:
1963 case ISD::SETEQ: X86CC = X86::COND_E; break;
1964 case ISD::SETOLT: Flip = true; // Fallthrough
1965 case ISD::SETOGT:
1966 case ISD::SETGT: X86CC = X86::COND_A; break;
1967 case ISD::SETOLE: Flip = true; // Fallthrough
1968 case ISD::SETOGE:
1969 case ISD::SETGE: X86CC = X86::COND_AE; break;
1970 case ISD::SETUGT: Flip = true; // Fallthrough
1971 case ISD::SETULT:
1972 case ISD::SETLT: X86CC = X86::COND_B; break;
1973 case ISD::SETUGE: Flip = true; // Fallthrough
1974 case ISD::SETULE:
1975 case ISD::SETLE: X86CC = X86::COND_BE; break;
1976 case ISD::SETONE:
1977 case ISD::SETNE: X86CC = X86::COND_NE; break;
1978 case ISD::SETUO: X86CC = X86::COND_P; break;
1979 case ISD::SETO: X86CC = X86::COND_NP; break;
1980 }
1981 if (Flip)
1982 std::swap(LHS, RHS);
1983 }
1984
1985 return X86CC != X86::COND_INVALID;
1986}
1987
1988/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1989/// code. Current x86 isa includes the following FP cmov instructions:
1990/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
1991static bool hasFPCMov(unsigned X86CC) {
1992 switch (X86CC) {
1993 default:
1994 return false;
1995 case X86::COND_B:
1996 case X86::COND_BE:
1997 case X86::COND_E:
1998 case X86::COND_P:
1999 case X86::COND_A:
2000 case X86::COND_AE:
2001 case X86::COND_NE:
2002 case X86::COND_NP:
2003 return true;
2004 }
2005}
2006
2007/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2008/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002009static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 if (Op.getOpcode() == ISD::UNDEF)
2011 return true;
2012
2013 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
2014 return (Val >= Low && Val < Hi);
2015}
2016
2017/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2018/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002019static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 if (Op.getOpcode() == ISD::UNDEF)
2021 return true;
2022 return cast<ConstantSDNode>(Op)->getValue() == Val;
2023}
2024
2025/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2026/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2027bool X86::isPSHUFDMask(SDNode *N) {
2028 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2029
Dan Gohman7dc19012007-08-02 21:17:01 +00002030 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 return false;
2032
2033 // Check if the value doesn't reference the second vector.
2034 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002035 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 if (Arg.getOpcode() == ISD::UNDEF) continue;
2037 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002038 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 return false;
2040 }
2041
2042 return true;
2043}
2044
2045/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2046/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2047bool X86::isPSHUFHWMask(SDNode *N) {
2048 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2049
2050 if (N->getNumOperands() != 8)
2051 return false;
2052
2053 // Lower quadword copied in order.
2054 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002055 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 if (Arg.getOpcode() == ISD::UNDEF) continue;
2057 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2058 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2059 return false;
2060 }
2061
2062 // Upper quadword shuffled.
2063 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002064 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 if (Arg.getOpcode() == ISD::UNDEF) continue;
2066 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2067 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2068 if (Val < 4 || Val > 7)
2069 return false;
2070 }
2071
2072 return true;
2073}
2074
2075/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2076/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2077bool X86::isPSHUFLWMask(SDNode *N) {
2078 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2079
2080 if (N->getNumOperands() != 8)
2081 return false;
2082
2083 // Upper quadword copied in order.
2084 for (unsigned i = 4; i != 8; ++i)
2085 if (!isUndefOrEqual(N->getOperand(i), i))
2086 return false;
2087
2088 // Lower quadword shuffled.
2089 for (unsigned i = 0; i != 4; ++i)
2090 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2091 return false;
2092
2093 return true;
2094}
2095
2096/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2097/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002098static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 if (NumElems != 2 && NumElems != 4) return false;
2100
2101 unsigned Half = NumElems / 2;
2102 for (unsigned i = 0; i < Half; ++i)
2103 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2104 return false;
2105 for (unsigned i = Half; i < NumElems; ++i)
2106 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2107 return false;
2108
2109 return true;
2110}
2111
2112bool X86::isSHUFPMask(SDNode *N) {
2113 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2114 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2115}
2116
2117/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2118/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2119/// half elements to come from vector 1 (which would equal the dest.) and
2120/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002121static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 if (NumOps != 2 && NumOps != 4) return false;
2123
2124 unsigned Half = NumOps / 2;
2125 for (unsigned i = 0; i < Half; ++i)
2126 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2127 return false;
2128 for (unsigned i = Half; i < NumOps; ++i)
2129 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2130 return false;
2131 return true;
2132}
2133
2134static bool isCommutedSHUFP(SDNode *N) {
2135 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2136 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2137}
2138
2139/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2140/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2141bool X86::isMOVHLPSMask(SDNode *N) {
2142 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2143
2144 if (N->getNumOperands() != 4)
2145 return false;
2146
2147 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2148 return isUndefOrEqual(N->getOperand(0), 6) &&
2149 isUndefOrEqual(N->getOperand(1), 7) &&
2150 isUndefOrEqual(N->getOperand(2), 2) &&
2151 isUndefOrEqual(N->getOperand(3), 3);
2152}
2153
2154/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2155/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2156/// <2, 3, 2, 3>
2157bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2158 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2159
2160 if (N->getNumOperands() != 4)
2161 return false;
2162
2163 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2164 return isUndefOrEqual(N->getOperand(0), 2) &&
2165 isUndefOrEqual(N->getOperand(1), 3) &&
2166 isUndefOrEqual(N->getOperand(2), 2) &&
2167 isUndefOrEqual(N->getOperand(3), 3);
2168}
2169
2170/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2171/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2172bool X86::isMOVLPMask(SDNode *N) {
2173 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2174
2175 unsigned NumElems = N->getNumOperands();
2176 if (NumElems != 2 && NumElems != 4)
2177 return false;
2178
2179 for (unsigned i = 0; i < NumElems/2; ++i)
2180 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2181 return false;
2182
2183 for (unsigned i = NumElems/2; i < NumElems; ++i)
2184 if (!isUndefOrEqual(N->getOperand(i), i))
2185 return false;
2186
2187 return true;
2188}
2189
2190/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2191/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2192/// and MOVLHPS.
2193bool X86::isMOVHPMask(SDNode *N) {
2194 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2195
2196 unsigned NumElems = N->getNumOperands();
2197 if (NumElems != 2 && NumElems != 4)
2198 return false;
2199
2200 for (unsigned i = 0; i < NumElems/2; ++i)
2201 if (!isUndefOrEqual(N->getOperand(i), i))
2202 return false;
2203
2204 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002205 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 if (!isUndefOrEqual(Arg, i + NumElems))
2207 return false;
2208 }
2209
2210 return true;
2211}
2212
2213/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2214/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002215bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 bool V2IsSplat = false) {
2217 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2218 return false;
2219
2220 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002221 SDValue BitI = Elts[i];
2222 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 if (!isUndefOrEqual(BitI, j))
2224 return false;
2225 if (V2IsSplat) {
2226 if (isUndefOrEqual(BitI1, NumElts))
2227 return false;
2228 } else {
2229 if (!isUndefOrEqual(BitI1, j + NumElts))
2230 return false;
2231 }
2232 }
2233
2234 return true;
2235}
2236
2237bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2238 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2239 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2240}
2241
2242/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2243/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002244bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 bool V2IsSplat = false) {
2246 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2247 return false;
2248
2249 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002250 SDValue BitI = Elts[i];
2251 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 if (!isUndefOrEqual(BitI, j + NumElts/2))
2253 return false;
2254 if (V2IsSplat) {
2255 if (isUndefOrEqual(BitI1, NumElts))
2256 return false;
2257 } else {
2258 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2259 return false;
2260 }
2261 }
2262
2263 return true;
2264}
2265
2266bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2267 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2268 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2269}
2270
2271/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2272/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2273/// <0, 0, 1, 1>
2274bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2275 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2276
2277 unsigned NumElems = N->getNumOperands();
2278 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2279 return false;
2280
2281 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002282 SDValue BitI = N->getOperand(i);
2283 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284
2285 if (!isUndefOrEqual(BitI, j))
2286 return false;
2287 if (!isUndefOrEqual(BitI1, j))
2288 return false;
2289 }
2290
2291 return true;
2292}
2293
2294/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2295/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2296/// <2, 2, 3, 3>
2297bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2298 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2299
2300 unsigned NumElems = N->getNumOperands();
2301 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2302 return false;
2303
2304 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002305 SDValue BitI = N->getOperand(i);
2306 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002307
2308 if (!isUndefOrEqual(BitI, j))
2309 return false;
2310 if (!isUndefOrEqual(BitI1, j))
2311 return false;
2312 }
2313
2314 return true;
2315}
2316
2317/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2318/// specifies a shuffle of elements that is suitable for input to MOVSS,
2319/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002320static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002321 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 return false;
2323
2324 if (!isUndefOrEqual(Elts[0], NumElts))
2325 return false;
2326
2327 for (unsigned i = 1; i < NumElts; ++i) {
2328 if (!isUndefOrEqual(Elts[i], i))
2329 return false;
2330 }
2331
2332 return true;
2333}
2334
2335bool X86::isMOVLMask(SDNode *N) {
2336 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2337 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2338}
2339
2340/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2341/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2342/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002343static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002344 bool V2IsSplat = false,
2345 bool V2IsUndef = false) {
2346 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2347 return false;
2348
2349 if (!isUndefOrEqual(Ops[0], 0))
2350 return false;
2351
2352 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002353 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2355 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2356 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2357 return false;
2358 }
2359
2360 return true;
2361}
2362
2363static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2364 bool V2IsUndef = false) {
2365 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2366 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2367 V2IsSplat, V2IsUndef);
2368}
2369
2370/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2371/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2372bool X86::isMOVSHDUPMask(SDNode *N) {
2373 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2374
2375 if (N->getNumOperands() != 4)
2376 return false;
2377
2378 // Expect 1, 1, 3, 3
2379 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002380 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002381 if (Arg.getOpcode() == ISD::UNDEF) continue;
2382 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2383 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2384 if (Val != 1) return false;
2385 }
2386
2387 bool HasHi = false;
2388 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002389 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002390 if (Arg.getOpcode() == ISD::UNDEF) continue;
2391 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2392 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2393 if (Val != 3) return false;
2394 HasHi = true;
2395 }
2396
2397 // Don't use movshdup if it can be done with a shufps.
2398 return HasHi;
2399}
2400
2401/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2402/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2403bool X86::isMOVSLDUPMask(SDNode *N) {
2404 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2405
2406 if (N->getNumOperands() != 4)
2407 return false;
2408
2409 // Expect 0, 0, 2, 2
2410 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002411 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002412 if (Arg.getOpcode() == ISD::UNDEF) continue;
2413 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2414 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2415 if (Val != 0) return false;
2416 }
2417
2418 bool HasHi = false;
2419 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002420 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002421 if (Arg.getOpcode() == ISD::UNDEF) continue;
2422 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2423 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2424 if (Val != 2) return false;
2425 HasHi = true;
2426 }
2427
2428 // Don't use movshdup if it can be done with a shufps.
2429 return HasHi;
2430}
2431
2432/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2433/// specifies a identity operation on the LHS or RHS.
2434static bool isIdentityMask(SDNode *N, bool RHS = false) {
2435 unsigned NumElems = N->getNumOperands();
2436 for (unsigned i = 0; i < NumElems; ++i)
2437 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2438 return false;
2439 return true;
2440}
2441
2442/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2443/// a splat of a single element.
2444static bool isSplatMask(SDNode *N) {
2445 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2446
2447 // This is a splat operation if each element of the permute is the same, and
2448 // if the value doesn't reference the second vector.
2449 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002450 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 unsigned i = 0;
2452 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002453 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 if (isa<ConstantSDNode>(Elt)) {
2455 ElementBase = Elt;
2456 break;
2457 }
2458 }
2459
2460 if (!ElementBase.Val)
2461 return false;
2462
2463 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002464 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 if (Arg.getOpcode() == ISD::UNDEF) continue;
2466 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2467 if (Arg != ElementBase) return false;
2468 }
2469
2470 // Make sure it is a splat of the first vector operand.
2471 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2472}
2473
2474/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2475/// a splat of a single element and it's a 2 or 4 element mask.
2476bool X86::isSplatMask(SDNode *N) {
2477 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2478
2479 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2480 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2481 return false;
2482 return ::isSplatMask(N);
2483}
2484
2485/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2486/// specifies a splat of zero element.
2487bool X86::isSplatLoMask(SDNode *N) {
2488 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2489
2490 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2491 if (!isUndefOrEqual(N->getOperand(i), 0))
2492 return false;
2493 return true;
2494}
2495
2496/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2497/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2498/// instructions.
2499unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2500 unsigned NumOperands = N->getNumOperands();
2501 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2502 unsigned Mask = 0;
2503 for (unsigned i = 0; i < NumOperands; ++i) {
2504 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002505 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 if (Arg.getOpcode() != ISD::UNDEF)
2507 Val = cast<ConstantSDNode>(Arg)->getValue();
2508 if (Val >= NumOperands) Val -= NumOperands;
2509 Mask |= Val;
2510 if (i != NumOperands - 1)
2511 Mask <<= Shift;
2512 }
2513
2514 return Mask;
2515}
2516
2517/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2518/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2519/// instructions.
2520unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2521 unsigned Mask = 0;
2522 // 8 nodes, but we only care about the last 4.
2523 for (unsigned i = 7; i >= 4; --i) {
2524 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002525 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 if (Arg.getOpcode() != ISD::UNDEF)
2527 Val = cast<ConstantSDNode>(Arg)->getValue();
2528 Mask |= (Val - 4);
2529 if (i != 4)
2530 Mask <<= 2;
2531 }
2532
2533 return Mask;
2534}
2535
2536/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2537/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2538/// instructions.
2539unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2540 unsigned Mask = 0;
2541 // 8 nodes, but we only care about the first 4.
2542 for (int i = 3; i >= 0; --i) {
2543 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002544 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002545 if (Arg.getOpcode() != ISD::UNDEF)
2546 Val = cast<ConstantSDNode>(Arg)->getValue();
2547 Mask |= Val;
2548 if (i != 0)
2549 Mask <<= 2;
2550 }
2551
2552 return Mask;
2553}
2554
2555/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2556/// specifies a 8 element shuffle that can be broken into a pair of
2557/// PSHUFHW and PSHUFLW.
2558static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2559 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2560
2561 if (N->getNumOperands() != 8)
2562 return false;
2563
2564 // Lower quadword shuffled.
2565 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002566 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002567 if (Arg.getOpcode() == ISD::UNDEF) continue;
2568 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2569 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002570 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571 return false;
2572 }
2573
2574 // Upper quadword shuffled.
2575 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002576 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 if (Arg.getOpcode() == ISD::UNDEF) continue;
2578 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2579 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2580 if (Val < 4 || Val > 7)
2581 return false;
2582 }
2583
2584 return true;
2585}
2586
Chris Lattnere6aa3862007-11-25 00:24:49 +00002587/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002588/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002589static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2590 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002591 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002592 MVT VT = Op.getValueType();
2593 MVT MaskVT = Mask.getValueType();
2594 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002596 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597
2598 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002599 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002600 if (Arg.getOpcode() == ISD::UNDEF) {
2601 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2602 continue;
2603 }
2604 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2605 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2606 if (Val < NumElems)
2607 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2608 else
2609 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2610 }
2611
2612 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002613 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002614 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2615}
2616
Evan Chenga6769df2007-12-07 21:30:01 +00002617/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2618/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002619static
Dan Gohman8181bd12008-07-27 21:46:04 +00002620SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002621 MVT MaskVT = Mask.getValueType();
2622 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002623 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002624 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002625 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002626 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002627 if (Arg.getOpcode() == ISD::UNDEF) {
2628 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2629 continue;
2630 }
2631 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2632 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2633 if (Val < NumElems)
2634 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2635 else
2636 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2637 }
2638 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2639}
2640
2641
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002642/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2643/// match movhlps. The lower half elements should come from upper half of
2644/// V1 (and in order), and the upper half elements should come from the upper
2645/// half of V2 (and in order).
2646static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2647 unsigned NumElems = Mask->getNumOperands();
2648 if (NumElems != 4)
2649 return false;
2650 for (unsigned i = 0, e = 2; i != e; ++i)
2651 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2652 return false;
2653 for (unsigned i = 2; i != 4; ++i)
2654 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2655 return false;
2656 return true;
2657}
2658
2659/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002660/// is promoted to a vector. It also returns the LoadSDNode by reference if
2661/// required.
2662static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2664 N = N->getOperand(0).Val;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002665 if (ISD::isNON_EXTLoad(N)) {
2666 if (LD)
2667 *LD = cast<LoadSDNode>(N);
2668 return true;
2669 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670 }
2671 return false;
2672}
2673
2674/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2675/// match movlp{s|d}. The lower half elements should come from lower half of
2676/// V1 (and in order), and the upper half elements should come from the upper
2677/// half of V2 (and in order). And since V1 will become the source of the
2678/// MOVLP, it must be either a vector load or a scalar load to vector.
2679static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2680 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2681 return false;
2682 // Is V2 is a vector load, don't do this transformation. We will try to use
2683 // load folding shufps op.
2684 if (ISD::isNON_EXTLoad(V2))
2685 return false;
2686
2687 unsigned NumElems = Mask->getNumOperands();
2688 if (NumElems != 2 && NumElems != 4)
2689 return false;
2690 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2691 if (!isUndefOrEqual(Mask->getOperand(i), i))
2692 return false;
2693 for (unsigned i = NumElems/2; i != NumElems; ++i)
2694 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2695 return false;
2696 return true;
2697}
2698
2699/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2700/// all the same.
2701static bool isSplatVector(SDNode *N) {
2702 if (N->getOpcode() != ISD::BUILD_VECTOR)
2703 return false;
2704
Dan Gohman8181bd12008-07-27 21:46:04 +00002705 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002706 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2707 if (N->getOperand(i) != SplatValue)
2708 return false;
2709 return true;
2710}
2711
2712/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2713/// to an undef.
2714static bool isUndefShuffle(SDNode *N) {
2715 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2716 return false;
2717
Dan Gohman8181bd12008-07-27 21:46:04 +00002718 SDValue V1 = N->getOperand(0);
2719 SDValue V2 = N->getOperand(1);
2720 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002721 unsigned NumElems = Mask.getNumOperands();
2722 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002723 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724 if (Arg.getOpcode() != ISD::UNDEF) {
2725 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2726 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2727 return false;
2728 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2729 return false;
2730 }
2731 }
2732 return true;
2733}
2734
2735/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2736/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002737static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738 return ((isa<ConstantSDNode>(Elt) &&
2739 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2740 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002741 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002742}
2743
2744/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2745/// to an zero vector.
2746static bool isZeroShuffle(SDNode *N) {
2747 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2748 return false;
2749
Dan Gohman8181bd12008-07-27 21:46:04 +00002750 SDValue V1 = N->getOperand(0);
2751 SDValue V2 = N->getOperand(1);
2752 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 unsigned NumElems = Mask.getNumOperands();
2754 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002755 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002756 if (Arg.getOpcode() == ISD::UNDEF)
2757 continue;
2758
2759 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2760 if (Idx < NumElems) {
2761 unsigned Opc = V1.Val->getOpcode();
2762 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2763 continue;
2764 if (Opc != ISD::BUILD_VECTOR ||
2765 !isZeroNode(V1.Val->getOperand(Idx)))
2766 return false;
2767 } else if (Idx >= NumElems) {
2768 unsigned Opc = V2.Val->getOpcode();
2769 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2770 continue;
2771 if (Opc != ISD::BUILD_VECTOR ||
2772 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2773 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774 }
2775 }
2776 return true;
2777}
2778
2779/// getZeroVector - Returns a vector of specified type with all zero elements.
2780///
Dan Gohman8181bd12008-07-27 21:46:04 +00002781static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002782 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002783
2784 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2785 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002786 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002787 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002788 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002789 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002790 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002791 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002792 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002793 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002794 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002795 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2796 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002797 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798}
2799
Chris Lattnere6aa3862007-11-25 00:24:49 +00002800/// getOnesVector - Returns a vector of specified type with all bits set.
2801///
Dan Gohman8181bd12008-07-27 21:46:04 +00002802static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002803 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002804
2805 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2806 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002807 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2808 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002809 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002810 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2811 else // SSE
2812 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2813 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2814}
2815
2816
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2818/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002819static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2821
2822 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002823 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824 unsigned NumElems = Mask.getNumOperands();
2825 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002826 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827 if (Arg.getOpcode() != ISD::UNDEF) {
2828 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2829 if (Val > NumElems) {
2830 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2831 Changed = true;
2832 }
2833 }
2834 MaskVec.push_back(Arg);
2835 }
2836
2837 if (Changed)
2838 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2839 &MaskVec[0], MaskVec.size());
2840 return Mask;
2841}
2842
2843/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2844/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002845static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002846 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2847 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848
Dan Gohman8181bd12008-07-27 21:46:04 +00002849 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2851 for (unsigned i = 1; i != NumElems; ++i)
2852 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2853 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2854}
2855
2856/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2857/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002858static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002859 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2860 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002861 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2863 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2864 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2865 }
2866 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2867}
2868
2869/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2870/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002871static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002872 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2873 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002875 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 for (unsigned i = 0; i != Half; ++i) {
2877 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2878 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2879 }
2880 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2881}
2882
Chris Lattner2d91b962008-03-09 01:05:04 +00002883/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2884/// element #0 of a vector with the specified index, leaving the rest of the
2885/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002886static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002887 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002888 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2889 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002890 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002891 // Element #0 of the result gets the elt we are replacing.
2892 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2893 for (unsigned i = 1; i != NumElems; ++i)
2894 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2895 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2896}
2897
Evan Chengbf8b2c52008-04-05 00:30:36 +00002898/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002899static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002900 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2901 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002902 if (PVT == VT)
2903 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002904 SDValue V1 = Op.getOperand(0);
2905 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002907 // Special handling of v4f32 -> v4i32.
2908 if (VT != MVT::v4f32) {
2909 Mask = getUnpacklMask(NumElems, DAG);
2910 while (NumElems > 4) {
2911 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2912 NumElems >>= 1;
2913 }
Evan Cheng8c590372008-05-15 08:39:06 +00002914 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916
Evan Chengbf8b2c52008-04-05 00:30:36 +00002917 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002919 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2921}
2922
2923/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002924/// vector of zero or undef vector. This produces a shuffle where the low
2925/// element of V2 is swizzled into the zero/undef vector, landing at element
2926/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002927static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002928 bool isZero, bool HasSSE2,
2929 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002930 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002931 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002932 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002933 unsigned NumElems = V2.getValueType().getVectorNumElements();
2934 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2935 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002936 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002937 for (unsigned i = 0; i != NumElems; ++i)
2938 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2939 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2940 else
2941 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002942 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943 &MaskVec[0], MaskVec.size());
2944 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2945}
2946
Evan Chengdea99362008-05-29 08:22:04 +00002947/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2948/// a shuffle that is zero.
2949static
Dan Gohman8181bd12008-07-27 21:46:04 +00002950unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002951 unsigned NumElems, bool Low,
2952 SelectionDAG &DAG) {
2953 unsigned NumZeros = 0;
2954 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002955 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002956 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002957 if (Idx.getOpcode() == ISD::UNDEF) {
2958 ++NumZeros;
2959 continue;
2960 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002961 SDValue Elt = DAG.getShuffleScalarElt(Op.Val, Index);
Evan Chengdea99362008-05-29 08:22:04 +00002962 if (Elt.Val && isZeroNode(Elt))
2963 ++NumZeros;
2964 else
2965 break;
2966 }
2967 return NumZeros;
2968}
2969
2970/// isVectorShift - Returns true if the shuffle can be implemented as a
2971/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00002972static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
2973 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00002974 unsigned NumElems = Mask.getNumOperands();
2975
2976 isLeft = true;
2977 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
2978 if (!NumZeros) {
2979 isLeft = false;
2980 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
2981 if (!NumZeros)
2982 return false;
2983 }
2984
2985 bool SeenV1 = false;
2986 bool SeenV2 = false;
2987 for (unsigned i = NumZeros; i < NumElems; ++i) {
2988 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00002989 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00002990 if (Idx.getOpcode() == ISD::UNDEF)
2991 continue;
2992 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
2993 if (Index < NumElems)
2994 SeenV1 = true;
2995 else {
2996 Index -= NumElems;
2997 SeenV2 = true;
2998 }
2999 if (Index != Val)
3000 return false;
3001 }
3002 if (SeenV1 && SeenV2)
3003 return false;
3004
3005 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3006 ShAmt = NumZeros;
3007 return true;
3008}
3009
3010
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003011/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3012///
Dan Gohman8181bd12008-07-27 21:46:04 +00003013static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014 unsigned NumNonZero, unsigned NumZero,
3015 SelectionDAG &DAG, TargetLowering &TLI) {
3016 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003017 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018
Dan Gohman8181bd12008-07-27 21:46:04 +00003019 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 bool First = true;
3021 for (unsigned i = 0; i < 16; ++i) {
3022 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3023 if (ThisIsNonZero && First) {
3024 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003025 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 else
3027 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3028 First = false;
3029 }
3030
3031 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003032 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003033 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3034 if (LastIsNonZero) {
3035 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3036 }
3037 if (ThisIsNonZero) {
3038 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3039 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3040 ThisElt, DAG.getConstant(8, MVT::i8));
3041 if (LastIsNonZero)
3042 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3043 } else
3044 ThisElt = LastElt;
3045
3046 if (ThisElt.Val)
3047 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003048 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003049 }
3050 }
3051
3052 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3053}
3054
3055/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3056///
Dan Gohman8181bd12008-07-27 21:46:04 +00003057static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 unsigned NumNonZero, unsigned NumZero,
3059 SelectionDAG &DAG, TargetLowering &TLI) {
3060 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003061 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062
Dan Gohman8181bd12008-07-27 21:46:04 +00003063 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064 bool First = true;
3065 for (unsigned i = 0; i < 8; ++i) {
3066 bool isNonZero = (NonZeros & (1 << i)) != 0;
3067 if (isNonZero) {
3068 if (First) {
3069 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003070 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071 else
3072 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3073 First = false;
3074 }
3075 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003076 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003077 }
3078 }
3079
3080 return V;
3081}
3082
Evan Chengdea99362008-05-29 08:22:04 +00003083/// getVShift - Return a vector logical shift node.
3084///
Dan Gohman8181bd12008-07-27 21:46:04 +00003085static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003086 unsigned NumBits, SelectionDAG &DAG,
3087 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003088 bool isMMX = VT.getSizeInBits() == 64;
3089 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003090 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3091 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3092 return DAG.getNode(ISD::BIT_CONVERT, VT,
3093 DAG.getNode(Opc, ShVT, SrcOp,
3094 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
3095}
3096
Dan Gohman8181bd12008-07-27 21:46:04 +00003097SDValue
3098X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003099 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
3100 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
3101 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3102 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3103 // eliminated on x86-32 hosts.
3104 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3105 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003106
Chris Lattnere6aa3862007-11-25 00:24:49 +00003107 if (ISD::isBuildVectorAllOnes(Op.Val))
3108 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003109 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003110 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111
Duncan Sands92c43912008-06-06 12:08:01 +00003112 MVT VT = Op.getValueType();
3113 MVT EVT = VT.getVectorElementType();
3114 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115
3116 unsigned NumElems = Op.getNumOperands();
3117 unsigned NumZero = 0;
3118 unsigned NumNonZero = 0;
3119 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003120 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003121 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003123 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003124 if (Elt.getOpcode() == ISD::UNDEF)
3125 continue;
3126 Values.insert(Elt);
3127 if (Elt.getOpcode() != ISD::Constant &&
3128 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003129 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003130 if (isZeroNode(Elt))
3131 NumZero++;
3132 else {
3133 NonZeros |= (1 << i);
3134 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135 }
3136 }
3137
3138 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003139 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3140 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141 }
3142
Chris Lattner66a4dda2008-03-09 05:42:06 +00003143 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003144 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003146 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003147
Chris Lattner2d91b962008-03-09 01:05:04 +00003148 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3149 // the value are obviously zero, truncate the value to i32 and do the
3150 // insertion that way. Only do this if the value is non-constant or if the
3151 // value is a constant being inserted into element 0. It is cheaper to do
3152 // a constant pool load than it is to do a movd + shuffle.
3153 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3154 (!IsAllConstants || Idx == 0)) {
3155 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3156 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003157 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3158 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003159
3160 // Truncate the value (which may itself be a constant) to i32, and
3161 // convert it to a vector with movd (S2V+shuffle to zero extend).
3162 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3163 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003164 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3165 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003166
3167 // Now we have our 32-bit value zero extended in the low element of
3168 // a vector. If Idx != 0, swizzle it into place.
3169 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003170 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003171 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3172 getSwapEltZeroMask(VecElts, Idx, DAG)
3173 };
3174 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3175 }
3176 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3177 }
3178 }
3179
Chris Lattnerac914892008-03-08 22:59:52 +00003180 // If we have a constant or non-constant insertion into the low element of
3181 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3182 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3183 // depending on what the source datatype is. Because we can only get here
3184 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3185 if (Idx == 0 &&
3186 // Don't do this for i64 values on x86-32.
3187 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003188 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003190 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3191 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003192 }
Evan Chengdea99362008-05-29 08:22:04 +00003193
3194 // Is it a vector logical left shift?
3195 if (NumElems == 2 && Idx == 1 &&
3196 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003197 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003198 return getVShift(true, VT,
3199 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3200 NumBits/2, DAG, *this);
3201 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003202
3203 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003204 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003205
Chris Lattnerac914892008-03-08 22:59:52 +00003206 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3207 // is a non-constant being inserted into an element other than the low one,
3208 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3209 // movd/movss) to move this into the low element, then shuffle it into
3210 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003211 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003212 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3213
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003215 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3216 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003217 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3218 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003219 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220 for (unsigned i = 0; i < NumElems; i++)
3221 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003222 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003223 &MaskVec[0], MaskVec.size());
3224 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3225 DAG.getNode(ISD::UNDEF, VT), Mask);
3226 }
3227 }
3228
Chris Lattner66a4dda2008-03-09 05:42:06 +00003229 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3230 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003231 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003232
Dan Gohman21463242007-07-24 22:55:08 +00003233 // A vector full of immediates; various special cases are already
3234 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003235 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003236 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003237
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003238 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003239 if (EVTBits == 64) {
3240 if (NumNonZero == 1) {
3241 // One half is zero or undef.
3242 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003243 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003244 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003245 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3246 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003247 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003248 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003249 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250
3251 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3252 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003253 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003254 *this);
3255 if (V.Val) return V;
3256 }
3257
3258 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003259 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003260 *this);
3261 if (V.Val) return V;
3262 }
3263
3264 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003265 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003266 V.resize(NumElems);
3267 if (NumElems == 4 && NumZero > 0) {
3268 for (unsigned i = 0; i < 4; ++i) {
3269 bool isZero = !(NonZeros & (1 << i));
3270 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003271 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 else
3273 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3274 }
3275
3276 for (unsigned i = 0; i < 2; ++i) {
3277 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3278 default: break;
3279 case 0:
3280 V[i] = V[i*2]; // Must be a zero vector.
3281 break;
3282 case 1:
3283 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3284 getMOVLMask(NumElems, DAG));
3285 break;
3286 case 2:
3287 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3288 getMOVLMask(NumElems, DAG));
3289 break;
3290 case 3:
3291 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3292 getUnpacklMask(NumElems, DAG));
3293 break;
3294 }
3295 }
3296
Duncan Sands92c43912008-06-06 12:08:01 +00003297 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3298 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003299 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300 bool Reverse = (NonZeros & 0x3) == 2;
3301 for (unsigned i = 0; i < 2; ++i)
3302 if (Reverse)
3303 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3304 else
3305 MaskVec.push_back(DAG.getConstant(i, EVT));
3306 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3307 for (unsigned i = 0; i < 2; ++i)
3308 if (Reverse)
3309 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3310 else
3311 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003312 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003313 &MaskVec[0], MaskVec.size());
3314 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3315 }
3316
3317 if (Values.size() > 2) {
3318 // Expand into a number of unpckl*.
3319 // e.g. for v4f32
3320 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3321 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3322 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003323 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003324 for (unsigned i = 0; i < NumElems; ++i)
3325 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3326 NumElems >>= 1;
3327 while (NumElems != 0) {
3328 for (unsigned i = 0; i < NumElems; ++i)
3329 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3330 UnpckMask);
3331 NumElems >>= 1;
3332 }
3333 return V[0];
3334 }
3335
Dan Gohman8181bd12008-07-27 21:46:04 +00003336 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003337}
3338
Evan Chengfca29242007-12-07 08:07:39 +00003339static
Dan Gohman8181bd12008-07-27 21:46:04 +00003340SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003341 SDValue PermMask, SelectionDAG &DAG,
3342 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003343 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003344 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3345 MVT MaskEVT = MaskVT.getVectorElementType();
3346 MVT PtrVT = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003347 SmallVector<SDValue, 8> MaskElts(PermMask.Val->op_begin(),
Bill Wendling2c7cd592008-08-21 22:35:37 +00003348 PermMask.Val->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003349
3350 // First record which half of which vector the low elements come from.
3351 SmallVector<unsigned, 4> LowQuad(4);
3352 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003353 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003354 if (Elt.getOpcode() == ISD::UNDEF)
3355 continue;
3356 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3357 int QuadIdx = EltIdx / 4;
3358 ++LowQuad[QuadIdx];
3359 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003360
Evan Cheng75184a92007-12-11 01:46:18 +00003361 int BestLowQuad = -1;
3362 unsigned MaxQuad = 1;
3363 for (unsigned i = 0; i < 4; ++i) {
3364 if (LowQuad[i] > MaxQuad) {
3365 BestLowQuad = i;
3366 MaxQuad = LowQuad[i];
3367 }
Evan Chengfca29242007-12-07 08:07:39 +00003368 }
3369
Evan Cheng75184a92007-12-11 01:46:18 +00003370 // Record which half of which vector the high elements come from.
3371 SmallVector<unsigned, 4> HighQuad(4);
3372 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003373 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003374 if (Elt.getOpcode() == ISD::UNDEF)
3375 continue;
3376 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3377 int QuadIdx = EltIdx / 4;
3378 ++HighQuad[QuadIdx];
3379 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003380
Evan Cheng75184a92007-12-11 01:46:18 +00003381 int BestHighQuad = -1;
3382 MaxQuad = 1;
3383 for (unsigned i = 0; i < 4; ++i) {
3384 if (HighQuad[i] > MaxQuad) {
3385 BestHighQuad = i;
3386 MaxQuad = HighQuad[i];
3387 }
3388 }
3389
3390 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3391 if (BestLowQuad != -1 || BestHighQuad != -1) {
3392 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003393 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003394
Evan Cheng75184a92007-12-11 01:46:18 +00003395 if (BestLowQuad != -1)
3396 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3397 else
3398 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003399
Evan Cheng75184a92007-12-11 01:46:18 +00003400 if (BestHighQuad != -1)
3401 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3402 else
3403 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003404
Dan Gohman8181bd12008-07-27 21:46:04 +00003405 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003406 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3407 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3408 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3409 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3410
3411 // Now sort high and low parts separately.
3412 BitVector InOrder(8);
3413 if (BestLowQuad != -1) {
3414 // Sort lower half in order using PSHUFLW.
3415 MaskVec.clear();
3416 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003417
Evan Cheng75184a92007-12-11 01:46:18 +00003418 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003419 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003420 if (Elt.getOpcode() == ISD::UNDEF) {
3421 MaskVec.push_back(Elt);
3422 InOrder.set(i);
3423 } else {
3424 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3425 if (EltIdx != i)
3426 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003427
Evan Cheng75184a92007-12-11 01:46:18 +00003428 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003429
Evan Cheng75184a92007-12-11 01:46:18 +00003430 // If this element is in the right place after this shuffle, then
3431 // remember it.
3432 if ((int)(EltIdx / 4) == BestLowQuad)
3433 InOrder.set(i);
3434 }
3435 }
3436 if (AnyOutOrder) {
3437 for (unsigned i = 4; i != 8; ++i)
3438 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003439 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003440 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3441 }
3442 }
3443
3444 if (BestHighQuad != -1) {
3445 // Sort high half in order using PSHUFHW if possible.
3446 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003447
Evan Cheng75184a92007-12-11 01:46:18 +00003448 for (unsigned i = 0; i != 4; ++i)
3449 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003450
Evan Cheng75184a92007-12-11 01:46:18 +00003451 bool AnyOutOrder = false;
3452 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003453 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003454 if (Elt.getOpcode() == ISD::UNDEF) {
3455 MaskVec.push_back(Elt);
3456 InOrder.set(i);
3457 } else {
3458 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3459 if (EltIdx != i)
3460 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003461
Evan Cheng75184a92007-12-11 01:46:18 +00003462 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003463
Evan Cheng75184a92007-12-11 01:46:18 +00003464 // If this element is in the right place after this shuffle, then
3465 // remember it.
3466 if ((int)(EltIdx / 4) == BestHighQuad)
3467 InOrder.set(i);
3468 }
3469 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003470
Evan Cheng75184a92007-12-11 01:46:18 +00003471 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003472 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003473 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3474 }
3475 }
3476
3477 // The other elements are put in the right place using pextrw and pinsrw.
3478 for (unsigned i = 0; i != 8; ++i) {
3479 if (InOrder[i])
3480 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003481 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003482 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003483 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003484 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3485 DAG.getConstant(EltIdx, PtrVT))
3486 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3487 DAG.getConstant(EltIdx - 8, PtrVT));
3488 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3489 DAG.getConstant(i, PtrVT));
3490 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003491
Evan Cheng75184a92007-12-11 01:46:18 +00003492 return NewV;
3493 }
3494
Bill Wendling2c7cd592008-08-21 22:35:37 +00003495 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3496 // few as possible. First, let's find out how many elements are already in the
3497 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003498 unsigned V1InOrder = 0;
3499 unsigned V1FromV1 = 0;
3500 unsigned V2InOrder = 0;
3501 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003502 SmallVector<SDValue, 8> V1Elts;
3503 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003504 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003505 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003506 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003507 V1Elts.push_back(Elt);
3508 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003509 ++V1InOrder;
3510 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003511 continue;
3512 }
3513 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3514 if (EltIdx == i) {
3515 V1Elts.push_back(Elt);
3516 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3517 ++V1InOrder;
3518 } else if (EltIdx == i+8) {
3519 V1Elts.push_back(Elt);
3520 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3521 ++V2InOrder;
3522 } else if (EltIdx < 8) {
3523 V1Elts.push_back(Elt);
3524 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003525 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003526 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3527 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003528 }
3529 }
3530
3531 if (V2InOrder > V1InOrder) {
3532 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3533 std::swap(V1, V2);
3534 std::swap(V1Elts, V2Elts);
3535 std::swap(V1FromV1, V2FromV2);
3536 }
3537
Evan Cheng75184a92007-12-11 01:46:18 +00003538 if ((V1FromV1 + V1InOrder) != 8) {
3539 // Some elements are from V2.
3540 if (V1FromV1) {
3541 // If there are elements that are from V1 but out of place,
3542 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003543 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003544 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003545 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003546 if (Elt.getOpcode() == ISD::UNDEF) {
3547 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3548 continue;
3549 }
3550 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3551 if (EltIdx >= 8)
3552 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3553 else
3554 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3555 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003556 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003557 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003558 }
Evan Cheng75184a92007-12-11 01:46:18 +00003559
3560 NewV = V1;
3561 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003562 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003563 if (Elt.getOpcode() == ISD::UNDEF)
3564 continue;
3565 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3566 if (EltIdx < 8)
3567 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003568 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003569 DAG.getConstant(EltIdx - 8, PtrVT));
3570 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3571 DAG.getConstant(i, PtrVT));
3572 }
3573 return NewV;
3574 } else {
3575 // All elements are from V1.
3576 NewV = V1;
3577 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003578 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003579 if (Elt.getOpcode() == ISD::UNDEF)
3580 continue;
3581 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003582 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003583 DAG.getConstant(EltIdx, PtrVT));
3584 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3585 DAG.getConstant(i, PtrVT));
3586 }
3587 return NewV;
3588 }
3589}
3590
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003591/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3592/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3593/// done when every pair / quad of shuffle mask elements point to elements in
3594/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003595/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3596static
Dan Gohman8181bd12008-07-27 21:46:04 +00003597SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003598 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003599 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003600 TargetLowering &TLI) {
3601 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003602 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003603 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003604 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003605 MVT NewVT = MaskVT;
3606 switch (VT.getSimpleVT()) {
3607 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003608 case MVT::v4f32: NewVT = MVT::v2f64; break;
3609 case MVT::v4i32: NewVT = MVT::v2i64; break;
3610 case MVT::v8i16: NewVT = MVT::v4i32; break;
3611 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003612 }
3613
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003614 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003615 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003616 NewVT = MVT::v2i64;
3617 else
3618 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003619 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003620 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003621 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003622 for (unsigned i = 0; i < NumElems; i += Scale) {
3623 unsigned StartIdx = ~0U;
3624 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003625 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003626 if (Elt.getOpcode() == ISD::UNDEF)
3627 continue;
3628 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3629 if (StartIdx == ~0U)
3630 StartIdx = EltIdx - (EltIdx % Scale);
3631 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003632 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003633 }
3634 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003635 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003636 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003637 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003638 }
3639
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003640 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3641 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3642 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3643 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3644 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003645}
3646
Evan Chenge9b9c672008-05-09 21:53:03 +00003647/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003648///
Dan Gohman8181bd12008-07-27 21:46:04 +00003649static SDValue getVZextMovL(MVT VT, MVT OpVT,
3650 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003651 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003652 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3653 LoadSDNode *LD = NULL;
3654 if (!isScalarLoadToVector(SrcOp.Val, &LD))
3655 LD = dyn_cast<LoadSDNode>(SrcOp);
3656 if (!LD) {
3657 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3658 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003659 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003660 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3661 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3662 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3663 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3664 // PR2108
3665 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3666 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003667 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003668 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
3669 SrcOp.getOperand(0).getOperand(0))));
3670 }
3671 }
3672 }
3673
3674 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003675 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003676 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3677}
3678
Evan Chengf50554e2008-07-22 21:13:36 +00003679/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3680/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003681static SDValue
3682LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3683 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003684 MVT MaskVT = PermMask.getValueType();
3685 MVT MaskEVT = MaskVT.getVectorElementType();
3686 SmallVector<std::pair<int, int>, 8> Locs;
3687 Locs.reserve(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003688 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003689 unsigned NumHi = 0;
3690 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003691 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003692 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003693 if (Elt.getOpcode() == ISD::UNDEF) {
3694 Locs[i] = std::make_pair(-1, -1);
3695 } else {
3696 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003697 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003698 if (Val < 4) {
3699 Locs[i] = std::make_pair(0, NumLo);
3700 Mask1[NumLo] = Elt;
3701 NumLo++;
3702 } else {
3703 Locs[i] = std::make_pair(1, NumHi);
3704 if (2+NumHi < 4)
3705 Mask1[2+NumHi] = Elt;
3706 NumHi++;
3707 }
3708 }
3709 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003710
Evan Chengf50554e2008-07-22 21:13:36 +00003711 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003712 // If no more than two elements come from either vector. This can be
3713 // implemented with two shuffles. First shuffle gather the elements.
3714 // The second shuffle, which takes the first shuffle as both of its
3715 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003716 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3717 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3718 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003719
Dan Gohman8181bd12008-07-27 21:46:04 +00003720 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003721 for (unsigned i = 0; i != 4; ++i) {
3722 if (Locs[i].first == -1)
3723 continue;
3724 else {
3725 unsigned Idx = (i < 2) ? 0 : 4;
3726 Idx += Locs[i].first * 2 + Locs[i].second;
3727 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3728 }
3729 }
3730
3731 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3732 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3733 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003734 } else if (NumLo == 3 || NumHi == 3) {
3735 // Otherwise, we must have three elements from one vector, call it X, and
3736 // one element from the other, call it Y. First, use a shufps to build an
3737 // intermediate vector with the one element from Y and the element from X
3738 // that will be in the same half in the final destination (the indexes don't
3739 // matter). Then, use a shufps to build the final vector, taking the half
3740 // containing the element from Y from the intermediate, and the other half
3741 // from X.
3742 if (NumHi == 3) {
3743 // Normalize it so the 3 elements come from V1.
3744 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3745 std::swap(V1, V2);
3746 }
3747
3748 // Find the element from V2.
3749 unsigned HiIndex;
3750 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003751 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003752 if (Elt.getOpcode() == ISD::UNDEF)
3753 continue;
3754 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3755 if (Val >= 4)
3756 break;
3757 }
3758
3759 Mask1[0] = PermMask.getOperand(HiIndex);
3760 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3761 Mask1[2] = PermMask.getOperand(HiIndex^1);
3762 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3763 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3764 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3765
3766 if (HiIndex >= 2) {
3767 Mask1[0] = PermMask.getOperand(0);
3768 Mask1[1] = PermMask.getOperand(1);
3769 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3770 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3771 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3772 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3773 } else {
3774 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3775 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3776 Mask1[2] = PermMask.getOperand(2);
3777 Mask1[3] = PermMask.getOperand(3);
3778 if (Mask1[2].getOpcode() != ISD::UNDEF)
3779 Mask1[2] = DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getValue()+4,
3780 MaskEVT);
3781 if (Mask1[3].getOpcode() != ISD::UNDEF)
3782 Mask1[3] = DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getValue()+4,
3783 MaskEVT);
3784 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3785 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3786 }
Evan Chengf50554e2008-07-22 21:13:36 +00003787 }
3788
3789 // Break it into (shuffle shuffle_hi, shuffle_lo).
3790 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003791 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3792 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3793 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003794 unsigned MaskIdx = 0;
3795 unsigned LoIdx = 0;
3796 unsigned HiIdx = 2;
3797 for (unsigned i = 0; i != 4; ++i) {
3798 if (i == 2) {
3799 MaskPtr = &HiMask;
3800 MaskIdx = 1;
3801 LoIdx = 0;
3802 HiIdx = 2;
3803 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003804 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003805 if (Elt.getOpcode() == ISD::UNDEF) {
3806 Locs[i] = std::make_pair(-1, -1);
3807 } else if (cast<ConstantSDNode>(Elt)->getValue() < 4) {
3808 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3809 (*MaskPtr)[LoIdx] = Elt;
3810 LoIdx++;
3811 } else {
3812 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3813 (*MaskPtr)[HiIdx] = Elt;
3814 HiIdx++;
3815 }
3816 }
3817
Dan Gohman8181bd12008-07-27 21:46:04 +00003818 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003819 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3820 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003821 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003822 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3823 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003824 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003825 for (unsigned i = 0; i != 4; ++i) {
3826 if (Locs[i].first == -1) {
3827 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3828 } else {
3829 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3830 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3831 }
3832 }
3833 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3834 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3835 &MaskOps[0], MaskOps.size()));
3836}
3837
Dan Gohman8181bd12008-07-27 21:46:04 +00003838SDValue
3839X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3840 SDValue V1 = Op.getOperand(0);
3841 SDValue V2 = Op.getOperand(1);
3842 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003843 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003844 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003845 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003846 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3847 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3848 bool V1IsSplat = false;
3849 bool V2IsSplat = false;
3850
3851 if (isUndefShuffle(Op.Val))
3852 return DAG.getNode(ISD::UNDEF, VT);
3853
3854 if (isZeroShuffle(Op.Val))
Evan Cheng8c590372008-05-15 08:39:06 +00003855 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003856
3857 if (isIdentityMask(PermMask.Val))
3858 return V1;
3859 else if (isIdentityMask(PermMask.Val, true))
3860 return V2;
3861
3862 if (isSplatMask(PermMask.Val)) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003863 if (isMMX || NumElems < 4) return Op;
3864 // Promote it to a v4{if}32 splat.
3865 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003866 }
3867
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003868 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3869 // do it!
3870 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003871 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003872 if (NewOp.Val)
3873 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3874 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3875 // FIXME: Figure out a cleaner way to do this.
3876 // Try to make use of movq to zero out the top part.
3877 if (ISD::isBuildVectorAllZeros(V2.Val)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003878 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003879 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003880 if (NewOp.Val) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003881 SDValue NewV1 = NewOp.getOperand(0);
3882 SDValue NewV2 = NewOp.getOperand(1);
3883 SDValue NewMask = NewOp.getOperand(2);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003884 if (isCommutedMOVL(NewMask.Val, true, false)) {
3885 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003886 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003887 }
3888 }
3889 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003890 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003891 DAG, *this);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003892 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003893 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003894 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003895 }
3896 }
3897
Evan Chengdea99362008-05-29 08:22:04 +00003898 // Check if this can be converted into a logical shift.
3899 bool isLeft = false;
3900 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003901 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003902 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3903 if (isShift && ShVal.hasOneUse()) {
3904 // If the shifted value has multiple uses, it may be cheaper to use
3905 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003906 MVT EVT = VT.getVectorElementType();
3907 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003908 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3909 }
3910
Evan Cheng40ee6e52008-05-08 00:57:18 +00003911 if (X86::isMOVLMask(PermMask.Val)) {
3912 if (V1IsUndef)
3913 return V2;
3914 if (ISD::isBuildVectorAllZeros(V1.Val))
Evan Chenge9b9c672008-05-09 21:53:03 +00003915 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003916 if (!isMMX)
3917 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003918 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003919
Nate Begeman6357f9d2008-07-25 19:05:58 +00003920 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.Val) ||
3921 X86::isMOVSLDUPMask(PermMask.Val) ||
3922 X86::isMOVHLPSMask(PermMask.Val) ||
3923 X86::isMOVHPMask(PermMask.Val) ||
3924 X86::isMOVLPMask(PermMask.Val)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003925 return Op;
3926
3927 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3928 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
3929 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3930
Evan Chengdea99362008-05-29 08:22:04 +00003931 if (isShift) {
3932 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003933 MVT EVT = VT.getVectorElementType();
3934 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003935 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3936 }
3937
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003938 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003939 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3940 // 1,1,1,1 -> v8i16 though.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003941 V1IsSplat = isSplatVector(V1.Val);
3942 V2IsSplat = isSplatVector(V2.Val);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003943
3944 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003945 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3946 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3947 std::swap(V1IsSplat, V2IsSplat);
3948 std::swap(V1IsUndef, V2IsUndef);
3949 Commuted = true;
3950 }
3951
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003952 // FIXME: Figure out a cleaner way to do this.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003953 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3954 if (V2IsUndef) return V1;
3955 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3956 if (V2IsSplat) {
3957 // V2 is a splat, so the mask may be malformed. That is, it may point
3958 // to any V2 element. The instruction selectior won't like this. Get
3959 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00003960 SDValue NewMask = getMOVLMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003961 if (NewMask.Val != PermMask.Val)
3962 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3963 }
3964 return Op;
3965 }
3966
3967 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3968 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3969 X86::isUNPCKLMask(PermMask.Val) ||
3970 X86::isUNPCKHMask(PermMask.Val))
3971 return Op;
3972
3973 if (V2IsSplat) {
3974 // Normalize mask so all entries that point to V2 points to its first
3975 // element then try to match unpck{h|l} again. If match, return a
3976 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00003977 SDValue NewMask = NormalizeMask(PermMask, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003978 if (NewMask.Val != PermMask.Val) {
3979 if (X86::isUNPCKLMask(PermMask.Val, true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003980 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003981 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3982 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003983 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003984 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3985 }
3986 }
3987 }
3988
3989 // Normalize the node to match x86 shuffle ops if needed
3990 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3991 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3992
3993 if (Commuted) {
3994 // Commute is back and try unpck* again.
3995 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3996 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3997 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3998 X86::isUNPCKLMask(PermMask.Val) ||
3999 X86::isUNPCKHMask(PermMask.Val))
4000 return Op;
4001 }
4002
Evan Chengbf8b2c52008-04-05 00:30:36 +00004003 // Try PSHUF* first, then SHUFP*.
4004 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4005 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
4006 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.Val)) {
4007 if (V2.getOpcode() != ISD::UNDEF)
4008 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4009 DAG.getNode(ISD::UNDEF, VT), PermMask);
4010 return Op;
4011 }
4012
4013 if (!isMMX) {
4014 if (Subtarget->hasSSE2() &&
4015 (X86::isPSHUFDMask(PermMask.Val) ||
4016 X86::isPSHUFHWMask(PermMask.Val) ||
4017 X86::isPSHUFLWMask(PermMask.Val))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004018 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004019 if (VT == MVT::v4f32) {
4020 RVT = MVT::v4i32;
4021 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4022 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4023 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4024 } else if (V2.getOpcode() != ISD::UNDEF)
4025 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4026 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4027 if (RVT != VT)
4028 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 return Op;
4030 }
4031
Evan Chengbf8b2c52008-04-05 00:30:36 +00004032 // Binary or unary shufps.
4033 if (X86::isSHUFPMask(PermMask.Val) ||
4034 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.Val)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004035 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004036 }
4037
Evan Cheng75184a92007-12-11 01:46:18 +00004038 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4039 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004040 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Evan Cheng75184a92007-12-11 01:46:18 +00004041 if (NewOp.Val)
4042 return NewOp;
4043 }
4044
Evan Chengf50554e2008-07-22 21:13:36 +00004045 // Handle all 4 wide cases with a number of shuffles except for MMX.
4046 if (NumElems == 4 && !isMMX)
4047 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004048
Dan Gohman8181bd12008-07-27 21:46:04 +00004049 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004050}
4051
Dan Gohman8181bd12008-07-27 21:46:04 +00004052SDValue
4053X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004054 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004055 MVT VT = Op.getValueType();
4056 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004057 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004058 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004059 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004060 DAG.getValueType(VT));
4061 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004062 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004063 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004064 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004065 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004066 DAG.getValueType(VT));
4067 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004068 } else if (VT == MVT::f32) {
4069 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4070 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004071 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004072 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004073 return SDValue();
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004074 SDNode *User = *Op.Val->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004075 if (User->getOpcode() != ISD::STORE &&
4076 (User->getOpcode() != ISD::BIT_CONVERT ||
4077 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004078 return SDValue();
4079 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004080 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4081 Op.getOperand(1));
4082 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004083 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004084 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004085}
4086
4087
Dan Gohman8181bd12008-07-27 21:46:04 +00004088SDValue
4089X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004090 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004091 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004092
Evan Cheng6c249332008-03-24 21:52:23 +00004093 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004094 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Evan Cheng6c249332008-03-24 21:52:23 +00004095 if (Res.Val)
4096 return Res;
4097 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004098
Duncan Sands92c43912008-06-06 12:08:01 +00004099 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004100 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004101 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004102 SDValue Vec = Op.getOperand(0);
Evan Cheng75184a92007-12-11 01:46:18 +00004103 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4104 if (Idx == 0)
4105 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4106 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4107 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4108 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004109 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004110 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004111 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004112 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004113 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004114 DAG.getValueType(VT));
4115 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004116 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4118 if (Idx == 0)
4119 return Op;
4120 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004121 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004122 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004123 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004124 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004125 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004126 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004127 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004128 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004129 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004130 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004131 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004132 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004133 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004134 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4135 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4136 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004137 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004138 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004139 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4140 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4141 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004142 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4143 if (Idx == 0)
4144 return Op;
4145
4146 // UNPCKHPD the element to the lowest double word, then movsd.
4147 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4148 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004149 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004150 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004151 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004152 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004153 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004154 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004155 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004156 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004157 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4158 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4159 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004160 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004161 }
4162
Dan Gohman8181bd12008-07-27 21:46:04 +00004163 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004164}
4165
Dan Gohman8181bd12008-07-27 21:46:04 +00004166SDValue
4167X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004168 MVT VT = Op.getValueType();
4169 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004170
Dan Gohman8181bd12008-07-27 21:46:04 +00004171 SDValue N0 = Op.getOperand(0);
4172 SDValue N1 = Op.getOperand(1);
4173 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004174
Dan Gohman5a7af042008-08-14 22:53:18 +00004175 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4176 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004177 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004178 : X86ISD::PINSRW;
4179 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4180 // argument.
4181 if (N1.getValueType() != MVT::i32)
4182 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4183 if (N2.getValueType() != MVT::i32)
4184 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4185 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004186 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004187 // Bits [7:6] of the constant are the source select. This will always be
4188 // zero here. The DAG Combiner may combine an extract_elt index into these
4189 // bits. For example (insert (extract, 3), 2) could be matched by putting
4190 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4191 // Bits [5:4] of the constant are the destination select. This is the
4192 // value of the incoming immediate.
4193 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4194 // combine either bitwise AND or insert of float 0.0 to set these bits.
4195 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4196 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4197 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004198 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004199}
4200
Dan Gohman8181bd12008-07-27 21:46:04 +00004201SDValue
4202X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004203 MVT VT = Op.getValueType();
4204 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004205
4206 if (Subtarget->hasSSE41())
4207 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4208
Evan Chenge12a7eb2007-12-12 07:55:34 +00004209 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004210 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004211
Dan Gohman8181bd12008-07-27 21:46:04 +00004212 SDValue N0 = Op.getOperand(0);
4213 SDValue N1 = Op.getOperand(1);
4214 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004215
Duncan Sands92c43912008-06-06 12:08:01 +00004216 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004217 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4218 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004219 if (N1.getValueType() != MVT::i32)
4220 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4221 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004222 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004223 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004224 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004225 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004226}
4227
Dan Gohman8181bd12008-07-27 21:46:04 +00004228SDValue
4229X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004230 if (Op.getValueType() == MVT::v2f32)
4231 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4232 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4233 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4234 Op.getOperand(0))));
4235
Dan Gohman8181bd12008-07-27 21:46:04 +00004236 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004237 MVT VT = MVT::v2i32;
4238 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004239 default: break;
4240 case MVT::v16i8:
4241 case MVT::v8i16:
4242 VT = MVT::v4i32;
4243 break;
4244 }
4245 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4246 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004247}
4248
4249// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4250// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4251// one of the above mentioned nodes. It has to be wrapped because otherwise
4252// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4253// be used to form addressing mode. These wrapped nodes will be selected
4254// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004255SDValue
4256X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004257 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004258 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004259 getPointerTy(),
4260 CP->getAlignment());
4261 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4262 // With PIC, the address is actually $g + Offset.
4263 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4264 !Subtarget->isPICStyleRIPRel()) {
4265 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4266 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4267 Result);
4268 }
4269
4270 return Result;
4271}
4272
Dan Gohman8181bd12008-07-27 21:46:04 +00004273SDValue
4274X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004276 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004277 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4278 // With PIC, the address is actually $g + Offset.
4279 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4280 !Subtarget->isPICStyleRIPRel()) {
4281 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4282 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4283 Result);
4284 }
4285
4286 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4287 // load the value at address GV, not the value of GV itself. This means that
4288 // the GlobalAddress must be in the base or index register of the address, not
4289 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4290 // The same applies for external symbols during PIC codegen
4291 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004292 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004293 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004294
4295 return Result;
4296}
4297
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004298// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004299static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004300LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004301 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004302 SDValue InFlag;
4303 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004304 DAG.getNode(X86ISD::GlobalBaseReg,
4305 PtrVT), InFlag);
4306 InFlag = Chain.getValue(1);
4307
4308 // emit leal symbol@TLSGD(,%ebx,1), %eax
4309 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004310 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004311 GA->getValueType(0),
4312 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004313 SDValue Ops[] = { Chain, TGA, InFlag };
4314 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004315 InFlag = Result.getValue(2);
4316 Chain = Result.getValue(1);
4317
4318 // call ___tls_get_addr. This function receives its argument in
4319 // the register EAX.
4320 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4321 InFlag = Chain.getValue(1);
4322
4323 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004324 SDValue Ops1[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004325 DAG.getTargetExternalSymbol("___tls_get_addr",
4326 PtrVT),
4327 DAG.getRegister(X86::EAX, PtrVT),
4328 DAG.getRegister(X86::EBX, PtrVT),
4329 InFlag };
4330 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4331 InFlag = Chain.getValue(1);
4332
4333 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4334}
4335
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004336// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004337static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004338LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004339 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004340 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004341
4342 // emit leaq symbol@TLSGD(%rip), %rdi
4343 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004344 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004345 GA->getValueType(0),
4346 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004347 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4348 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004349 Chain = Result.getValue(1);
4350 InFlag = Result.getValue(2);
4351
aslb204cd52008-08-16 12:58:29 +00004352 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004353 // the register RDI.
4354 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4355 InFlag = Chain.getValue(1);
4356
4357 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004358 SDValue Ops1[] = { Chain,
aslb204cd52008-08-16 12:58:29 +00004359 DAG.getTargetExternalSymbol("__tls_get_addr",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004360 PtrVT),
4361 DAG.getRegister(X86::RDI, PtrVT),
4362 InFlag };
4363 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4364 InFlag = Chain.getValue(1);
4365
4366 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4367}
4368
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004369// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4370// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004371static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004372 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004373 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004374 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004375 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4376 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004377 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004378 GA->getValueType(0),
4379 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004380 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004381
4382 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004383 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004384 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004385
4386 // The address of the thread local variable is the add of the thread
4387 // pointer with the offset of the variable.
4388 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4389}
4390
Dan Gohman8181bd12008-07-27 21:46:04 +00004391SDValue
4392X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004393 // TODO: implement the "local dynamic" model
4394 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004395 assert(Subtarget->isTargetELF() &&
4396 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004397 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4398 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4399 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004400 if (Subtarget->is64Bit()) {
4401 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4402 } else {
4403 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4404 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4405 else
4406 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4407 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004408}
4409
Dan Gohman8181bd12008-07-27 21:46:04 +00004410SDValue
4411X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004412 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Dan Gohman8181bd12008-07-27 21:46:04 +00004413 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004414 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4415 // With PIC, the address is actually $g + Offset.
4416 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4417 !Subtarget->isPICStyleRIPRel()) {
4418 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4419 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4420 Result);
4421 }
4422
4423 return Result;
4424}
4425
Dan Gohman8181bd12008-07-27 21:46:04 +00004426SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004427 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004428 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004429 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4430 // With PIC, the address is actually $g + Offset.
4431 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4432 !Subtarget->isPICStyleRIPRel()) {
4433 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4434 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4435 Result);
4436 }
4437
4438 return Result;
4439}
4440
Chris Lattner62814a32007-10-17 06:02:13 +00004441/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4442/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004443SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004444 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004445 MVT VT = Op.getValueType();
4446 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004447 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004448 SDValue ShOpLo = Op.getOperand(0);
4449 SDValue ShOpHi = Op.getOperand(1);
4450 SDValue ShAmt = Op.getOperand(2);
4451 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004452 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4453 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004454
Dan Gohman8181bd12008-07-27 21:46:04 +00004455 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004456 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004457 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4458 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004459 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004460 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4461 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004462 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004463
Dan Gohman8181bd12008-07-27 21:46:04 +00004464 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004465 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004466 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004467 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004468
Dan Gohman8181bd12008-07-27 21:46:04 +00004469 SDValue Hi, Lo;
4470 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4471 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4472 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004473
Chris Lattner62814a32007-10-17 06:02:13 +00004474 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004475 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4476 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004477 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004478 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4479 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004480 }
4481
Dan Gohman8181bd12008-07-27 21:46:04 +00004482 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004483 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004484}
4485
Dan Gohman8181bd12008-07-27 21:46:04 +00004486SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004487 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004488 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004489 "Unknown SINT_TO_FP to lower!");
4490
4491 // These are really Legal; caller falls through into that case.
4492 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004493 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004494 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4495 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004496 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004497
Duncan Sands92c43912008-06-06 12:08:01 +00004498 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004499 MachineFunction &MF = DAG.getMachineFunction();
4500 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004501 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4502 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004503 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004504 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004505
4506 // Build the FILD
4507 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004508 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004509 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004510 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4511 else
4512 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004513 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004514 Ops.push_back(Chain);
4515 Ops.push_back(StackSlot);
4516 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004517 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004518 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004519
Dale Johannesen2fc20782007-09-14 22:26:36 +00004520 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004522 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004523
4524 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4525 // shouldn't be necessary except that RFP cannot be live across
4526 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4527 MachineFunction &MF = DAG.getMachineFunction();
4528 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004529 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004530 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004531 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004532 Ops.push_back(Chain);
4533 Ops.push_back(Result);
4534 Ops.push_back(StackSlot);
4535 Ops.push_back(DAG.getValueType(Op.getValueType()));
4536 Ops.push_back(InFlag);
4537 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004538 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004539 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004540 }
4541
4542 return Result;
4543}
4544
Dan Gohman8181bd12008-07-27 21:46:04 +00004545std::pair<SDValue,SDValue> X86TargetLowering::
4546FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004547 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4548 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004549 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004550
Dale Johannesen2fc20782007-09-14 22:26:36 +00004551 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004552 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004553 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004554 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004555 if (Subtarget->is64Bit() &&
4556 Op.getValueType() == MVT::i64 &&
4557 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004558 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004559
Evan Cheng05441e62007-10-15 20:11:21 +00004560 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4561 // stack slot.
4562 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004563 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004564 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004565 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004566 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004567 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004568 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4569 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4570 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4571 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004572 }
4573
Dan Gohman8181bd12008-07-27 21:46:04 +00004574 SDValue Chain = DAG.getEntryNode();
4575 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004576 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004577 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004578 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004579 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004580 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004581 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004582 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4583 };
4584 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4585 Chain = Value.getValue(1);
4586 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4587 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4588 }
4589
4590 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004591 SDValue Ops[] = { Chain, Value, StackSlot };
4592 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004593
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004594 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004595}
4596
Dan Gohman8181bd12008-07-27 21:46:04 +00004597SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4598 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4599 SDValue FIST = Vals.first, StackSlot = Vals.second;
4600 if (FIST.Val == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004601
4602 // Load the result.
4603 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4604}
4605
4606SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004607 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4608 SDValue FIST = Vals.first, StackSlot = Vals.second;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004609 if (FIST.Val == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004610
4611 MVT VT = N->getValueType(0);
4612
4613 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004614 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004615
Duncan Sands698842f2008-07-02 17:40:58 +00004616 // Use MERGE_VALUES to drop the chain result value and get a node with one
4617 // result. This requires turning off getMergeValues simplification, since
4618 // otherwise it will give us Res back.
4619 return DAG.getMergeValues(&Res, 1, false).Val;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004620}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004621
Dan Gohman8181bd12008-07-27 21:46:04 +00004622SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004623 MVT VT = Op.getValueType();
4624 MVT EltVT = VT;
4625 if (VT.isVector())
4626 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004627 std::vector<Constant*> CV;
4628 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004629 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004630 CV.push_back(C);
4631 CV.push_back(C);
4632 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004633 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004634 CV.push_back(C);
4635 CV.push_back(C);
4636 CV.push_back(C);
4637 CV.push_back(C);
4638 }
Dan Gohman11821702007-07-27 17:16:43 +00004639 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004640 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4641 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004642 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004643 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004644 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4645}
4646
Dan Gohman8181bd12008-07-27 21:46:04 +00004647SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004648 MVT VT = Op.getValueType();
4649 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004650 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004651 if (VT.isVector()) {
4652 EltVT = VT.getVectorElementType();
4653 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004654 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004655 std::vector<Constant*> CV;
4656 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004657 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004658 CV.push_back(C);
4659 CV.push_back(C);
4660 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004661 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004662 CV.push_back(C);
4663 CV.push_back(C);
4664 CV.push_back(C);
4665 CV.push_back(C);
4666 }
Dan Gohman11821702007-07-27 17:16:43 +00004667 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004668 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4669 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004670 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004671 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004672 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004673 return DAG.getNode(ISD::BIT_CONVERT, VT,
4674 DAG.getNode(ISD::XOR, MVT::v2i64,
4675 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4676 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4677 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004678 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4679 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004680}
4681
Dan Gohman8181bd12008-07-27 21:46:04 +00004682SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4683 SDValue Op0 = Op.getOperand(0);
4684 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004685 MVT VT = Op.getValueType();
4686 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687
4688 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004689 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004690 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4691 SrcVT = VT;
4692 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004693 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004694 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004695 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004696 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004697 }
4698
4699 // At this point the operands and the result should have the same
4700 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701
4702 // First get the sign bit of second operand.
4703 std::vector<Constant*> CV;
4704 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004705 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4706 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004707 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004708 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4709 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4710 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4711 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004712 }
Dan Gohman11821702007-07-27 17:16:43 +00004713 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004714 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4715 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004716 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004717 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004718 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004719
4720 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004721 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004722 // Op0 is MVT::f32, Op1 is MVT::f64.
4723 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4724 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4725 DAG.getConstant(32, MVT::i32));
4726 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4727 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004728 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004729 }
4730
4731 // Clear first operand sign bit.
4732 CV.clear();
4733 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004734 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4735 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004736 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004737 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4738 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4739 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4740 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004741 }
Dan Gohman11821702007-07-27 17:16:43 +00004742 C = ConstantVector::get(CV);
4743 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004744 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004745 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004746 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004747 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004748
4749 // Or the value with the sign bit.
4750 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4751}
4752
Dan Gohman8181bd12008-07-27 21:46:04 +00004753SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004754 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004755 SDValue Cond;
4756 SDValue Op0 = Op.getOperand(0);
4757 SDValue Op1 = Op.getOperand(1);
4758 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004759 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004760 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004761 unsigned X86CC;
4762
Evan Cheng950aac02007-09-25 01:57:46 +00004763 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004764 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004765 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4766 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004767 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004768 }
Evan Cheng950aac02007-09-25 01:57:46 +00004769
4770 assert(isFP && "Illegal integer SetCC!");
4771
Evan Cheng621216e2007-09-29 00:00:36 +00004772 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004773 switch (SetCCOpcode) {
4774 default: assert(false && "Illegal floating point SetCC!");
4775 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004776 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004777 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004778 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004779 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4780 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4781 }
4782 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004783 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004784 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004785 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004786 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4787 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4788 }
4789 }
4790}
4791
Dan Gohman8181bd12008-07-27 21:46:04 +00004792SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4793 SDValue Cond;
4794 SDValue Op0 = Op.getOperand(0);
4795 SDValue Op1 = Op.getOperand(1);
4796 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004797 MVT VT = Op.getValueType();
4798 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4799 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4800
4801 if (isFP) {
4802 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004803 MVT VT0 = Op0.getValueType();
4804 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4805 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004806 bool Swap = false;
4807
4808 switch (SetCCOpcode) {
4809 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004810 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004811 case ISD::SETEQ: SSECC = 0; break;
4812 case ISD::SETOGT:
4813 case ISD::SETGT: Swap = true; // Fallthrough
4814 case ISD::SETLT:
4815 case ISD::SETOLT: SSECC = 1; break;
4816 case ISD::SETOGE:
4817 case ISD::SETGE: Swap = true; // Fallthrough
4818 case ISD::SETLE:
4819 case ISD::SETOLE: SSECC = 2; break;
4820 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004821 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004822 case ISD::SETNE: SSECC = 4; break;
4823 case ISD::SETULE: Swap = true;
4824 case ISD::SETUGE: SSECC = 5; break;
4825 case ISD::SETULT: Swap = true;
4826 case ISD::SETUGT: SSECC = 6; break;
4827 case ISD::SETO: SSECC = 7; break;
4828 }
4829 if (Swap)
4830 std::swap(Op0, Op1);
4831
Nate Begeman6357f9d2008-07-25 19:05:58 +00004832 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004833 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004834 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004835 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004836 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4837 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4838 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4839 }
4840 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004841 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004842 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4843 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4844 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4845 }
4846 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004847 }
4848 // Handle all other FP comparisons here.
4849 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4850 }
4851
4852 // We are handling one of the integer comparisons here. Since SSE only has
4853 // GT and EQ comparisons for integer, swapping operands and multiple
4854 // operations may be required for some comparisons.
4855 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4856 bool Swap = false, Invert = false, FlipSigns = false;
4857
4858 switch (VT.getSimpleVT()) {
4859 default: break;
4860 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4861 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4862 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4863 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4864 }
4865
4866 switch (SetCCOpcode) {
4867 default: break;
4868 case ISD::SETNE: Invert = true;
4869 case ISD::SETEQ: Opc = EQOpc; break;
4870 case ISD::SETLT: Swap = true;
4871 case ISD::SETGT: Opc = GTOpc; break;
4872 case ISD::SETGE: Swap = true;
4873 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4874 case ISD::SETULT: Swap = true;
4875 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4876 case ISD::SETUGE: Swap = true;
4877 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4878 }
4879 if (Swap)
4880 std::swap(Op0, Op1);
4881
4882 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4883 // bits of the inputs before performing those operations.
4884 if (FlipSigns) {
4885 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004886 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4887 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4888 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004889 SignBits.size());
4890 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4891 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4892 }
4893
Dan Gohman8181bd12008-07-27 21:46:04 +00004894 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004895
4896 // If the logical-not of the result is required, perform that now.
4897 if (Invert) {
4898 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004899 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4900 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4901 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004902 NegOnes.size());
4903 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4904 }
4905 return Result;
4906}
Evan Cheng950aac02007-09-25 01:57:46 +00004907
Dan Gohman8181bd12008-07-27 21:46:04 +00004908SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004909 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004910 SDValue Cond = Op.getOperand(0);
4911 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004912
4913 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004914 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004915
Evan Cheng50d37ab2007-10-08 22:16:29 +00004916 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4917 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004918 if (Cond.getOpcode() == X86ISD::SETCC) {
4919 CC = Cond.getOperand(0);
4920
Dan Gohman8181bd12008-07-27 21:46:04 +00004921 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004922 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004923 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004924
Evan Cheng50d37ab2007-10-08 22:16:29 +00004925 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004926 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004927 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004928 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004929
Evan Cheng621216e2007-09-29 00:00:36 +00004930 if ((Opc == X86ISD::CMP ||
4931 Opc == X86ISD::COMI ||
4932 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004933 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004934 addTest = false;
4935 }
4936 }
4937
4938 if (addTest) {
4939 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004940 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004941 }
4942
Duncan Sands92c43912008-06-06 12:08:01 +00004943 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004944 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004945 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004946 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4947 // condition is true.
4948 Ops.push_back(Op.getOperand(2));
4949 Ops.push_back(Op.getOperand(1));
4950 Ops.push_back(CC);
4951 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004952 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004953}
4954
Dan Gohman8181bd12008-07-27 21:46:04 +00004955SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004957 SDValue Chain = Op.getOperand(0);
4958 SDValue Cond = Op.getOperand(1);
4959 SDValue Dest = Op.getOperand(2);
4960 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004961
4962 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004963 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004964
Evan Cheng50d37ab2007-10-08 22:16:29 +00004965 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4966 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004967 if (Cond.getOpcode() == X86ISD::SETCC) {
4968 CC = Cond.getOperand(0);
4969
Dan Gohman8181bd12008-07-27 21:46:04 +00004970 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004971 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00004972 if (Opc == X86ISD::CMP ||
4973 Opc == X86ISD::COMI ||
4974 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004975 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004976 addTest = false;
4977 }
4978 }
4979
4980 if (addTest) {
4981 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00004982 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004983 }
Evan Cheng621216e2007-09-29 00:00:36 +00004984 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004985 Chain, Op.getOperand(2), CC, Cond);
4986}
4987
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004988
4989// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4990// Calls to _alloca is needed to probe the stack when allocating more than 4k
4991// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4992// that the guard pages used by the OS virtual memory manager are allocated in
4993// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00004994SDValue
4995X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004996 SelectionDAG &DAG) {
4997 assert(Subtarget->isTargetCygMing() &&
4998 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00004999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005000 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005001 SDValue Chain = Op.getOperand(0);
5002 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005003 // FIXME: Ensure alignment here
5004
Dan Gohman8181bd12008-07-27 21:46:04 +00005005 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005006
Duncan Sands92c43912008-06-06 12:08:01 +00005007 MVT IntPtr = getPointerTy();
5008 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005009
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005010 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005012 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5013 Flag = Chain.getValue(1);
5014
5015 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005016 SDValue Ops[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005017 DAG.getTargetExternalSymbol("_alloca", IntPtr),
5018 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005019 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005020 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005021 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005022 Flag = Chain.getValue(1);
5023
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005024 Chain = DAG.getCALLSEQ_END(Chain,
5025 DAG.getIntPtrConstant(0),
5026 DAG.getIntPtrConstant(0),
5027 Flag);
5028
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005029 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005030
Dan Gohman8181bd12008-07-27 21:46:04 +00005031 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005032 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005033}
5034
Dan Gohman8181bd12008-07-27 21:46:04 +00005035SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005036X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005037 SDValue Chain,
5038 SDValue Dst, SDValue Src,
5039 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005040 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005041 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005042
Dan Gohmane8b391e2008-04-12 04:36:06 +00005043 /// If not DWORD aligned or size is more than the threshold, call the library.
5044 /// The libc version is likely to be faster for these cases. It can use the
5045 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005046 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005047 !ConstantSize ||
5048 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005049 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005050
5051 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005052 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5053 if (const char *bzeroEntry =
5054 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005055 MVT IntPtr = getPointerTy();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005056 const Type *IntPtrTy = getTargetData()->getIntPtrType();
5057 TargetLowering::ArgListTy Args;
5058 TargetLowering::ArgListEntry Entry;
5059 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005060 Entry.Ty = IntPtrTy;
5061 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005062 Entry.Node = Size;
5063 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005064 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005065 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
5066 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
5067 Args, DAG);
5068 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005069 }
5070
Dan Gohmane8b391e2008-04-12 04:36:06 +00005071 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005072 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005073 }
5074
Dan Gohmane8b391e2008-04-12 04:36:06 +00005075 uint64_t SizeVal = ConstantSize->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005076 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005077 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005078 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005079 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005080 unsigned BytesLeft = 0;
5081 bool TwoRepStos = false;
5082 if (ValC) {
5083 unsigned ValReg;
5084 uint64_t Val = ValC->getValue() & 255;
5085
5086 // If the value is a constant, then we can potentially use larger sets.
5087 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005088 case 2: // WORD aligned
5089 AVT = MVT::i16;
5090 ValReg = X86::AX;
5091 Val = (Val << 8) | Val;
5092 break;
5093 case 0: // DWORD aligned
5094 AVT = MVT::i32;
5095 ValReg = X86::EAX;
5096 Val = (Val << 8) | Val;
5097 Val = (Val << 16) | Val;
5098 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5099 AVT = MVT::i64;
5100 ValReg = X86::RAX;
5101 Val = (Val << 32) | Val;
5102 }
5103 break;
5104 default: // Byte aligned
5105 AVT = MVT::i8;
5106 ValReg = X86::AL;
5107 Count = DAG.getIntPtrConstant(SizeVal);
5108 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005109 }
5110
Duncan Sandsec142ee2008-06-08 20:54:56 +00005111 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005112 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005113 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5114 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005115 }
5116
5117 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5118 InFlag);
5119 InFlag = Chain.getValue(1);
5120 } else {
5121 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005122 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005123 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124 InFlag = Chain.getValue(1);
5125 }
5126
5127 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5128 Count, InFlag);
5129 InFlag = Chain.getValue(1);
5130 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005131 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005132 InFlag = Chain.getValue(1);
5133
5134 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005135 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005136 Ops.push_back(Chain);
5137 Ops.push_back(DAG.getValueType(AVT));
5138 Ops.push_back(InFlag);
5139 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5140
5141 if (TwoRepStos) {
5142 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005143 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005144 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005145 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005146 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5147 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5148 Left, InFlag);
5149 InFlag = Chain.getValue(1);
5150 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5151 Ops.clear();
5152 Ops.push_back(Chain);
5153 Ops.push_back(DAG.getValueType(MVT::i8));
5154 Ops.push_back(InFlag);
5155 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5156 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005157 // Handle the last 1 - 7 bytes.
5158 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005159 MVT AddrVT = Dst.getValueType();
5160 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005161
5162 Chain = DAG.getMemset(Chain,
5163 DAG.getNode(ISD::ADD, AddrVT, Dst,
5164 DAG.getConstant(Offset, AddrVT)),
5165 Src,
5166 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005167 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005168 }
5169
Dan Gohmane8b391e2008-04-12 04:36:06 +00005170 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005171 return Chain;
5172}
5173
Dan Gohman8181bd12008-07-27 21:46:04 +00005174SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005175X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005176 SDValue Chain, SDValue Dst, SDValue Src,
5177 SDValue Size, unsigned Align,
5178 bool AlwaysInline,
5179 const Value *DstSV, uint64_t DstSVOff,
5180 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005181 // This requires the copy size to be a constant, preferrably
5182 // within a subtarget-specific limit.
5183 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5184 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005185 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005186 uint64_t SizeVal = ConstantSize->getValue();
5187 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005188 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005189
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005190 /// If not DWORD aligned, call the library.
5191 if ((Align & 3) != 0)
5192 return SDValue();
5193
5194 // DWORD aligned
5195 MVT AVT = MVT::i32;
5196 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005197 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005198
Duncan Sands92c43912008-06-06 12:08:01 +00005199 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005200 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005201 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005202 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005203
Dan Gohman8181bd12008-07-27 21:46:04 +00005204 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005205 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5206 Count, InFlag);
5207 InFlag = Chain.getValue(1);
5208 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005209 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005210 InFlag = Chain.getValue(1);
5211 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005212 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005213 InFlag = Chain.getValue(1);
5214
5215 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005216 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005217 Ops.push_back(Chain);
5218 Ops.push_back(DAG.getValueType(AVT));
5219 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005220 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005221
Dan Gohman8181bd12008-07-27 21:46:04 +00005222 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005223 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005224 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005225 // Handle the last 1 - 7 bytes.
5226 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005227 MVT DstVT = Dst.getValueType();
5228 MVT SrcVT = Src.getValueType();
5229 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005230 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005231 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005232 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005233 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005234 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005235 DAG.getConstant(BytesLeft, SizeVT),
5236 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005237 DstSV, DstSVOff + Offset,
5238 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005239 }
5240
Dan Gohmane8b391e2008-04-12 04:36:06 +00005241 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005242}
5243
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005244/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5245SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005246 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005247 SDValue TheChain = N->getOperand(0);
5248 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005250 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5251 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005252 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005253 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005255 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005256 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005257 };
5258
Duncan Sands698842f2008-07-02 17:40:58 +00005259 return DAG.getMergeValues(Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005260 }
5261
Dan Gohman8181bd12008-07-27 21:46:04 +00005262 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5263 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005264 MVT::i32, eax.getValue(2));
5265 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005266 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005267 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5268
5269 // Use a MERGE_VALUES to return the value and chain.
5270 Ops[1] = edx.getValue(1);
Duncan Sands698842f2008-07-02 17:40:58 +00005271 return DAG.getMergeValues(Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005272}
5273
Dan Gohman8181bd12008-07-27 21:46:04 +00005274SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005275 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276
5277 if (!Subtarget->is64Bit()) {
5278 // vastart just stores the address of the VarArgsFrameIndex slot into the
5279 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005280 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005281 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005282 }
5283
5284 // __va_list_tag:
5285 // gp_offset (0 - 6 * 8)
5286 // fp_offset (48 - 48 + 8 * 16)
5287 // overflow_arg_area (point to parameters coming in memory).
5288 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005289 SmallVector<SDValue, 8> MemOps;
5290 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005291 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005292 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005293 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005294 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005295 MemOps.push_back(Store);
5296
5297 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005298 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005299 Store = DAG.getStore(Op.getOperand(0),
5300 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005301 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005302 MemOps.push_back(Store);
5303
5304 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005305 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005306 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005307 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005308 MemOps.push_back(Store);
5309
5310 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005311 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005312 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005313 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005314 MemOps.push_back(Store);
5315 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5316}
5317
Dan Gohman8181bd12008-07-27 21:46:04 +00005318SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005319 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5320 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005321 SDValue Chain = Op.getOperand(0);
5322 SDValue SrcPtr = Op.getOperand(1);
5323 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005324
5325 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5326 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005327 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005328}
5329
Dan Gohman8181bd12008-07-27 21:46:04 +00005330SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005331 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005332 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005333 SDValue Chain = Op.getOperand(0);
5334 SDValue DstPtr = Op.getOperand(1);
5335 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005336 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5337 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005338
Dan Gohman840ff5c2008-04-18 20:55:41 +00005339 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5340 DAG.getIntPtrConstant(24), 8, false,
5341 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005342}
5343
Dan Gohman8181bd12008-07-27 21:46:04 +00005344SDValue
5345X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005346 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5347 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005348 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005349 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005350 case Intrinsic::x86_sse_comieq_ss:
5351 case Intrinsic::x86_sse_comilt_ss:
5352 case Intrinsic::x86_sse_comile_ss:
5353 case Intrinsic::x86_sse_comigt_ss:
5354 case Intrinsic::x86_sse_comige_ss:
5355 case Intrinsic::x86_sse_comineq_ss:
5356 case Intrinsic::x86_sse_ucomieq_ss:
5357 case Intrinsic::x86_sse_ucomilt_ss:
5358 case Intrinsic::x86_sse_ucomile_ss:
5359 case Intrinsic::x86_sse_ucomigt_ss:
5360 case Intrinsic::x86_sse_ucomige_ss:
5361 case Intrinsic::x86_sse_ucomineq_ss:
5362 case Intrinsic::x86_sse2_comieq_sd:
5363 case Intrinsic::x86_sse2_comilt_sd:
5364 case Intrinsic::x86_sse2_comile_sd:
5365 case Intrinsic::x86_sse2_comigt_sd:
5366 case Intrinsic::x86_sse2_comige_sd:
5367 case Intrinsic::x86_sse2_comineq_sd:
5368 case Intrinsic::x86_sse2_ucomieq_sd:
5369 case Intrinsic::x86_sse2_ucomilt_sd:
5370 case Intrinsic::x86_sse2_ucomile_sd:
5371 case Intrinsic::x86_sse2_ucomigt_sd:
5372 case Intrinsic::x86_sse2_ucomige_sd:
5373 case Intrinsic::x86_sse2_ucomineq_sd: {
5374 unsigned Opc = 0;
5375 ISD::CondCode CC = ISD::SETCC_INVALID;
5376 switch (IntNo) {
5377 default: break;
5378 case Intrinsic::x86_sse_comieq_ss:
5379 case Intrinsic::x86_sse2_comieq_sd:
5380 Opc = X86ISD::COMI;
5381 CC = ISD::SETEQ;
5382 break;
5383 case Intrinsic::x86_sse_comilt_ss:
5384 case Intrinsic::x86_sse2_comilt_sd:
5385 Opc = X86ISD::COMI;
5386 CC = ISD::SETLT;
5387 break;
5388 case Intrinsic::x86_sse_comile_ss:
5389 case Intrinsic::x86_sse2_comile_sd:
5390 Opc = X86ISD::COMI;
5391 CC = ISD::SETLE;
5392 break;
5393 case Intrinsic::x86_sse_comigt_ss:
5394 case Intrinsic::x86_sse2_comigt_sd:
5395 Opc = X86ISD::COMI;
5396 CC = ISD::SETGT;
5397 break;
5398 case Intrinsic::x86_sse_comige_ss:
5399 case Intrinsic::x86_sse2_comige_sd:
5400 Opc = X86ISD::COMI;
5401 CC = ISD::SETGE;
5402 break;
5403 case Intrinsic::x86_sse_comineq_ss:
5404 case Intrinsic::x86_sse2_comineq_sd:
5405 Opc = X86ISD::COMI;
5406 CC = ISD::SETNE;
5407 break;
5408 case Intrinsic::x86_sse_ucomieq_ss:
5409 case Intrinsic::x86_sse2_ucomieq_sd:
5410 Opc = X86ISD::UCOMI;
5411 CC = ISD::SETEQ;
5412 break;
5413 case Intrinsic::x86_sse_ucomilt_ss:
5414 case Intrinsic::x86_sse2_ucomilt_sd:
5415 Opc = X86ISD::UCOMI;
5416 CC = ISD::SETLT;
5417 break;
5418 case Intrinsic::x86_sse_ucomile_ss:
5419 case Intrinsic::x86_sse2_ucomile_sd:
5420 Opc = X86ISD::UCOMI;
5421 CC = ISD::SETLE;
5422 break;
5423 case Intrinsic::x86_sse_ucomigt_ss:
5424 case Intrinsic::x86_sse2_ucomigt_sd:
5425 Opc = X86ISD::UCOMI;
5426 CC = ISD::SETGT;
5427 break;
5428 case Intrinsic::x86_sse_ucomige_ss:
5429 case Intrinsic::x86_sse2_ucomige_sd:
5430 Opc = X86ISD::UCOMI;
5431 CC = ISD::SETGE;
5432 break;
5433 case Intrinsic::x86_sse_ucomineq_ss:
5434 case Intrinsic::x86_sse2_ucomineq_sd:
5435 Opc = X86ISD::UCOMI;
5436 CC = ISD::SETNE;
5437 break;
5438 }
5439
5440 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005441 SDValue LHS = Op.getOperand(1);
5442 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005443 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5444
Dan Gohman8181bd12008-07-27 21:46:04 +00005445 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5446 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005447 DAG.getConstant(X86CC, MVT::i8), Cond);
5448 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005449 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005450
5451 // Fix vector shift instructions where the last operand is a non-immediate
5452 // i32 value.
5453 case Intrinsic::x86_sse2_pslli_w:
5454 case Intrinsic::x86_sse2_pslli_d:
5455 case Intrinsic::x86_sse2_pslli_q:
5456 case Intrinsic::x86_sse2_psrli_w:
5457 case Intrinsic::x86_sse2_psrli_d:
5458 case Intrinsic::x86_sse2_psrli_q:
5459 case Intrinsic::x86_sse2_psrai_w:
5460 case Intrinsic::x86_sse2_psrai_d:
5461 case Intrinsic::x86_mmx_pslli_w:
5462 case Intrinsic::x86_mmx_pslli_d:
5463 case Intrinsic::x86_mmx_pslli_q:
5464 case Intrinsic::x86_mmx_psrli_w:
5465 case Intrinsic::x86_mmx_psrli_d:
5466 case Intrinsic::x86_mmx_psrli_q:
5467 case Intrinsic::x86_mmx_psrai_w:
5468 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005469 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005470 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005471 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005472
5473 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005474 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005475 switch (IntNo) {
5476 case Intrinsic::x86_sse2_pslli_w:
5477 NewIntNo = Intrinsic::x86_sse2_psll_w;
5478 break;
5479 case Intrinsic::x86_sse2_pslli_d:
5480 NewIntNo = Intrinsic::x86_sse2_psll_d;
5481 break;
5482 case Intrinsic::x86_sse2_pslli_q:
5483 NewIntNo = Intrinsic::x86_sse2_psll_q;
5484 break;
5485 case Intrinsic::x86_sse2_psrli_w:
5486 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5487 break;
5488 case Intrinsic::x86_sse2_psrli_d:
5489 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5490 break;
5491 case Intrinsic::x86_sse2_psrli_q:
5492 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5493 break;
5494 case Intrinsic::x86_sse2_psrai_w:
5495 NewIntNo = Intrinsic::x86_sse2_psra_w;
5496 break;
5497 case Intrinsic::x86_sse2_psrai_d:
5498 NewIntNo = Intrinsic::x86_sse2_psra_d;
5499 break;
5500 default: {
5501 ShAmtVT = MVT::v2i32;
5502 switch (IntNo) {
5503 case Intrinsic::x86_mmx_pslli_w:
5504 NewIntNo = Intrinsic::x86_mmx_psll_w;
5505 break;
5506 case Intrinsic::x86_mmx_pslli_d:
5507 NewIntNo = Intrinsic::x86_mmx_psll_d;
5508 break;
5509 case Intrinsic::x86_mmx_pslli_q:
5510 NewIntNo = Intrinsic::x86_mmx_psll_q;
5511 break;
5512 case Intrinsic::x86_mmx_psrli_w:
5513 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5514 break;
5515 case Intrinsic::x86_mmx_psrli_d:
5516 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5517 break;
5518 case Intrinsic::x86_mmx_psrli_q:
5519 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5520 break;
5521 case Intrinsic::x86_mmx_psrai_w:
5522 NewIntNo = Intrinsic::x86_mmx_psra_w;
5523 break;
5524 case Intrinsic::x86_mmx_psrai_d:
5525 NewIntNo = Intrinsic::x86_mmx_psra_d;
5526 break;
5527 default: abort(); // Can't reach here.
5528 }
5529 break;
5530 }
5531 }
Duncan Sands92c43912008-06-06 12:08:01 +00005532 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005533 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5534 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5535 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5536 DAG.getConstant(NewIntNo, MVT::i32),
5537 Op.getOperand(1), ShAmt);
5538 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005539 }
5540}
5541
Dan Gohman8181bd12008-07-27 21:46:04 +00005542SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005543 // Depths > 0 not supported yet!
5544 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005545 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005546
5547 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005548 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005549 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5550}
5551
Dan Gohman8181bd12008-07-27 21:46:04 +00005552SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005553 // Depths > 0 not supported yet!
5554 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005555 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005556
Dan Gohman8181bd12008-07-27 21:46:04 +00005557 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005558 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Bill Wendling8b9a8242008-07-11 07:18:52 +00005559 DAG.getIntPtrConstant(!Subtarget->is64Bit() ? 4 : 8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005560}
5561
Dan Gohman8181bd12008-07-27 21:46:04 +00005562SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005563 SelectionDAG &DAG) {
5564 // Is not yet supported on x86-64
5565 if (Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00005566 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005567
Chris Lattner5872a362008-01-17 07:00:52 +00005568 return DAG.getIntPtrConstant(8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005569}
5570
Dan Gohman8181bd12008-07-27 21:46:04 +00005571SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005572{
5573 assert(!Subtarget->is64Bit() &&
5574 "Lowering of eh_return builtin is not supported yet on x86-64");
5575
5576 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005577 SDValue Chain = Op.getOperand(0);
5578 SDValue Offset = Op.getOperand(1);
5579 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005580
Dan Gohman8181bd12008-07-27 21:46:04 +00005581 SDValue Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005582 getPointerTy());
5583
Dan Gohman8181bd12008-07-27 21:46:04 +00005584 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner5872a362008-01-17 07:00:52 +00005585 DAG.getIntPtrConstant(-4UL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005586 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5587 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5588 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00005589 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005590
5591 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5592 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5593}
5594
Dan Gohman8181bd12008-07-27 21:46:04 +00005595SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005596 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005597 SDValue Root = Op.getOperand(0);
5598 SDValue Trmp = Op.getOperand(1); // trampoline
5599 SDValue FPtr = Op.getOperand(2); // nested function
5600 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005601
Dan Gohman12a9c082008-02-06 22:27:42 +00005602 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005603
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005604 const X86InstrInfo *TII =
5605 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5606
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005607 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005608 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005609
5610 // Large code-model.
5611
5612 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5613 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5614
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005615 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5616 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005617
5618 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5619
5620 // Load the pointer to the nested function into R11.
5621 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005622 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005623 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005624 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005625
5626 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005627 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005628
5629 // Load the 'nest' parameter value into R10.
5630 // R10 is specified in X86CallingConv.td
5631 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5632 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5633 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005634 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005635
5636 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005637 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005638
5639 // Jump to the nested function.
5640 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5641 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5642 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005643 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005644
5645 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5646 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5647 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005648 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005649
Dan Gohman8181bd12008-07-27 21:46:04 +00005650 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005651 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005652 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005653 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005654 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005655 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5656 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005657 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005658
5659 switch (CC) {
5660 default:
5661 assert(0 && "Unsupported calling convention");
5662 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005663 case CallingConv::X86_StdCall: {
5664 // Pass 'nest' parameter in ECX.
5665 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005666 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005667
5668 // Check that ECX wasn't needed by an 'inreg' parameter.
5669 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005670 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005671
Chris Lattner1c8733e2008-03-12 17:45:29 +00005672 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005673 unsigned InRegCount = 0;
5674 unsigned Idx = 1;
5675
5676 for (FunctionType::param_iterator I = FTy->param_begin(),
5677 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005678 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005679 // FIXME: should only count parameters that are lowered to integers.
5680 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5681
5682 if (InRegCount > 2) {
5683 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5684 abort();
5685 }
5686 }
5687 break;
5688 }
5689 case CallingConv::X86_FastCall:
5690 // Pass 'nest' parameter in EAX.
5691 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005692 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005693 break;
5694 }
5695
Dan Gohman8181bd12008-07-27 21:46:04 +00005696 SDValue OutChains[4];
5697 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005698
5699 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5700 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5701
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005702 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005703 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005704 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005705 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005706
5707 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005708 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005709
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005710 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005711 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5712 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005713 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005714
5715 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005716 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005717
Dan Gohman8181bd12008-07-27 21:46:04 +00005718 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005719 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005720 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005721 }
5722}
5723
Dan Gohman8181bd12008-07-27 21:46:04 +00005724SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005725 /*
5726 The rounding mode is in bits 11:10 of FPSR, and has the following
5727 settings:
5728 00 Round to nearest
5729 01 Round to -inf
5730 10 Round to +inf
5731 11 Round to 0
5732
5733 FLT_ROUNDS, on the other hand, expects the following:
5734 -1 Undefined
5735 0 Round to 0
5736 1 Round to nearest
5737 2 Round to +inf
5738 3 Round to -inf
5739
5740 To perform the conversion, we do:
5741 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5742 */
5743
5744 MachineFunction &MF = DAG.getMachineFunction();
5745 const TargetMachine &TM = MF.getTarget();
5746 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5747 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005748 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005749
5750 // Save FP Control Word to stack slot
5751 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005752 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005753
Dan Gohman8181bd12008-07-27 21:46:04 +00005754 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005755 DAG.getEntryNode(), StackSlot);
5756
5757 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005758 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005759
5760 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005761 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005762 DAG.getNode(ISD::SRL, MVT::i16,
5763 DAG.getNode(ISD::AND, MVT::i16,
5764 CWD, DAG.getConstant(0x800, MVT::i16)),
5765 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005766 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005767 DAG.getNode(ISD::SRL, MVT::i16,
5768 DAG.getNode(ISD::AND, MVT::i16,
5769 CWD, DAG.getConstant(0x400, MVT::i16)),
5770 DAG.getConstant(9, MVT::i8));
5771
Dan Gohman8181bd12008-07-27 21:46:04 +00005772 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005773 DAG.getNode(ISD::AND, MVT::i16,
5774 DAG.getNode(ISD::ADD, MVT::i16,
5775 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5776 DAG.getConstant(1, MVT::i16)),
5777 DAG.getConstant(3, MVT::i16));
5778
5779
Duncan Sands92c43912008-06-06 12:08:01 +00005780 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005781 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5782}
5783
Dan Gohman8181bd12008-07-27 21:46:04 +00005784SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005785 MVT VT = Op.getValueType();
5786 MVT OpVT = VT;
5787 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005788
5789 Op = Op.getOperand(0);
5790 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005791 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005792 OpVT = MVT::i32;
5793 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5794 }
Evan Cheng48679f42007-12-14 02:13:44 +00005795
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005796 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5797 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5798 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5799
5800 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005801 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005802 Ops.push_back(Op);
5803 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5804 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5805 Ops.push_back(Op.getValue(1));
5806 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5807
5808 // Finally xor with NumBits-1.
5809 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5810
Evan Cheng48679f42007-12-14 02:13:44 +00005811 if (VT == MVT::i8)
5812 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5813 return Op;
5814}
5815
Dan Gohman8181bd12008-07-27 21:46:04 +00005816SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005817 MVT VT = Op.getValueType();
5818 MVT OpVT = VT;
5819 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005820
5821 Op = Op.getOperand(0);
5822 if (VT == MVT::i8) {
5823 OpVT = MVT::i32;
5824 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5825 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005826
5827 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5828 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5829 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5830
5831 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005832 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005833 Ops.push_back(Op);
5834 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5835 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5836 Ops.push_back(Op.getValue(1));
5837 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5838
Evan Cheng48679f42007-12-14 02:13:44 +00005839 if (VT == MVT::i8)
5840 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5841 return Op;
5842}
5843
Dan Gohman8181bd12008-07-27 21:46:04 +00005844SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005845 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005846 unsigned Reg = 0;
5847 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005848 switch(T.getSimpleVT()) {
5849 default:
5850 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005851 case MVT::i8: Reg = X86::AL; size = 1; break;
5852 case MVT::i16: Reg = X86::AX; size = 2; break;
5853 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005854 case MVT::i64:
5855 if (Subtarget->is64Bit()) {
5856 Reg = X86::RAX; size = 8;
5857 } else //Should go away when LowerType stuff lands
Dan Gohman8181bd12008-07-27 21:46:04 +00005858 return SDValue(ExpandATOMIC_CMP_SWAP(Op.Val, DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005859 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005860 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005861 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
5862 Op.getOperand(3), SDValue());
5863 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005864 Op.getOperand(1),
5865 Op.getOperand(2),
5866 DAG.getTargetConstant(size, MVT::i8),
5867 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005868 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005869 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5870 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005871 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5872 return cpOut;
5873}
5874
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005875SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005876 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005877 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005878 SDValue cpInL, cpInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005879 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5880 DAG.getConstant(0, MVT::i32));
5881 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5882 DAG.getConstant(1, MVT::i32));
5883 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005884 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005885 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5886 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005887 SDValue swapInL, swapInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005888 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5889 DAG.getConstant(0, MVT::i32));
5890 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5891 DAG.getConstant(1, MVT::i32));
5892 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5893 swapInL, cpInH.getValue(1));
5894 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5895 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005896 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005897 Op->getOperand(1),
5898 swapInH.getValue(1)};
5899 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005900 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5901 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005902 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005903 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005904 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005905 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5906 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5907 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Duncan Sands698842f2008-07-02 17:40:58 +00005908 return DAG.getMergeValues(Vals, 2).Val;
Andrew Lenharth81580822008-03-05 01:15:49 +00005909}
5910
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005911SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005912 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005913 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005914 DAG.getConstant(0, T), Op->getOperand(2));
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005915 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, Op->getOperand(0),
Dan Gohmanc70fa752008-06-25 16:07:49 +00005916 Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005917 cast<AtomicSDNode>(Op)->getSrcValue(),
5918 cast<AtomicSDNode>(Op)->getAlignment()).Val;
Mon P Wang078a62d2008-05-05 19:05:59 +00005919}
5920
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005921/// LowerOperation - Provide custom lowering hooks for some operations.
5922///
Dan Gohman8181bd12008-07-27 21:46:04 +00005923SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005924 switch (Op.getOpcode()) {
5925 default: assert(0 && "Should not custom lower this!");
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005926 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005927 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5928 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5929 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5930 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5931 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5932 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5933 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5934 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5935 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5936 case ISD::SHL_PARTS:
5937 case ISD::SRA_PARTS:
5938 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5939 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5940 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5941 case ISD::FABS: return LowerFABS(Op, DAG);
5942 case ISD::FNEG: return LowerFNEG(Op, DAG);
5943 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005944 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005945 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005946 case ISD::SELECT: return LowerSELECT(Op, DAG);
5947 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005948 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5949 case ISD::CALL: return LowerCALL(Op, DAG);
5950 case ISD::RET: return LowerRET(Op, DAG);
5951 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005952 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005953 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005954 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5955 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5956 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5957 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5958 case ISD::FRAME_TO_ARGS_OFFSET:
5959 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
5960 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
5961 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005962 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00005963 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00005964 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5965 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005966
5967 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5968 case ISD::READCYCLECOUNTER:
Dan Gohman8181bd12008-07-27 21:46:04 +00005969 return SDValue(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005970 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005971}
5972
Duncan Sandsac496a12008-07-04 11:47:58 +00005973/// ReplaceNodeResults - Replace a node with an illegal result type
5974/// with a new node built out of custom code.
5975SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005976 switch (N->getOpcode()) {
5977 default: assert(0 && "Should not custom lower this!");
5978 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5979 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005980 case ISD::ATOMIC_CMP_SWAP: return ExpandATOMIC_CMP_SWAP(N, DAG);
5981 case ISD::ATOMIC_LOAD_SUB: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005982 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005983}
5984
5985const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5986 switch (Opcode) {
5987 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00005988 case X86ISD::BSF: return "X86ISD::BSF";
5989 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005990 case X86ISD::SHLD: return "X86ISD::SHLD";
5991 case X86ISD::SHRD: return "X86ISD::SHRD";
5992 case X86ISD::FAND: return "X86ISD::FAND";
5993 case X86ISD::FOR: return "X86ISD::FOR";
5994 case X86ISD::FXOR: return "X86ISD::FXOR";
5995 case X86ISD::FSRL: return "X86ISD::FSRL";
5996 case X86ISD::FILD: return "X86ISD::FILD";
5997 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
5998 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5999 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6000 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6001 case X86ISD::FLD: return "X86ISD::FLD";
6002 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006003 case X86ISD::CALL: return "X86ISD::CALL";
6004 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6005 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6006 case X86ISD::CMP: return "X86ISD::CMP";
6007 case X86ISD::COMI: return "X86ISD::COMI";
6008 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6009 case X86ISD::SETCC: return "X86ISD::SETCC";
6010 case X86ISD::CMOV: return "X86ISD::CMOV";
6011 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6012 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6013 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6014 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006015 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6016 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006017 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006018 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006019 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6020 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006021 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6022 case X86ISD::FMAX: return "X86ISD::FMAX";
6023 case X86ISD::FMIN: return "X86ISD::FMIN";
6024 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6025 case X86ISD::FRCP: return "X86ISD::FRCP";
6026 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6027 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6028 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006029 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006030 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006031 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6032 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006033 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6034 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006035 case X86ISD::VSHL: return "X86ISD::VSHL";
6036 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006037 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6038 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6039 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6040 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6041 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6042 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6043 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6044 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6045 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6046 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006047 }
6048}
6049
6050// isLegalAddressingMode - Return true if the addressing mode represented
6051// by AM is legal for this target, for a load/store of the specified type.
6052bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6053 const Type *Ty) const {
6054 // X86 supports extremely general addressing modes.
6055
6056 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6057 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6058 return false;
6059
6060 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006061 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006062 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6063 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006064
6065 // X86-64 only supports addr of globals in small code model.
6066 if (Subtarget->is64Bit()) {
6067 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6068 return false;
6069 // If lower 4G is not available, then we must use rip-relative addressing.
6070 if (AM.BaseOffs || AM.Scale > 1)
6071 return false;
6072 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006073 }
6074
6075 switch (AM.Scale) {
6076 case 0:
6077 case 1:
6078 case 2:
6079 case 4:
6080 case 8:
6081 // These scales always work.
6082 break;
6083 case 3:
6084 case 5:
6085 case 9:
6086 // These scales are formed with basereg+scalereg. Only accept if there is
6087 // no basereg yet.
6088 if (AM.HasBaseReg)
6089 return false;
6090 break;
6091 default: // Other stuff never works.
6092 return false;
6093 }
6094
6095 return true;
6096}
6097
6098
Evan Cheng27a820a2007-10-26 01:56:11 +00006099bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6100 if (!Ty1->isInteger() || !Ty2->isInteger())
6101 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006102 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6103 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006104 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006105 return false;
6106 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006107}
6108
Duncan Sands92c43912008-06-06 12:08:01 +00006109bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6110 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006111 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006112 unsigned NumBits1 = VT1.getSizeInBits();
6113 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006114 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006115 return false;
6116 return Subtarget->is64Bit() || NumBits1 < 64;
6117}
Evan Cheng27a820a2007-10-26 01:56:11 +00006118
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006119/// isShuffleMaskLegal - Targets can use this to indicate that they only
6120/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6121/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6122/// are assumed to be legal.
6123bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006124X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006125 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006126 if (VT.getSizeInBits() == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006127 return (Mask.Val->getNumOperands() <= 4 ||
6128 isIdentityMask(Mask.Val) ||
6129 isIdentityMask(Mask.Val, true) ||
6130 isSplatMask(Mask.Val) ||
6131 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
6132 X86::isUNPCKLMask(Mask.Val) ||
6133 X86::isUNPCKHMask(Mask.Val) ||
6134 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
6135 X86::isUNPCKH_v_undef_Mask(Mask.Val));
6136}
6137
Dan Gohman48d5f062008-04-09 20:09:42 +00006138bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006139X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006140 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006141 unsigned NumElts = BVOps.size();
6142 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006143 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006144 if (NumElts == 2) return true;
6145 if (NumElts == 4) {
6146 return (isMOVLMask(&BVOps[0], 4) ||
6147 isCommutedMOVL(&BVOps[0], 4, true) ||
6148 isSHUFPMask(&BVOps[0], 4) ||
6149 isCommutedSHUFP(&BVOps[0], 4));
6150 }
6151 return false;
6152}
6153
6154//===----------------------------------------------------------------------===//
6155// X86 Scheduler Hooks
6156//===----------------------------------------------------------------------===//
6157
Mon P Wang078a62d2008-05-05 19:05:59 +00006158// private utility function
6159MachineBasicBlock *
6160X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6161 MachineBasicBlock *MBB,
6162 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006163 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006164 unsigned LoadOpc,
6165 unsigned CXchgOpc,
6166 unsigned copyOpc,
6167 unsigned notOpc,
6168 unsigned EAXreg,
6169 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006170 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006171 // For the atomic bitwise operator, we generate
6172 // thisMBB:
6173 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006174 // ld t1 = [bitinstr.addr]
6175 // op t2 = t1, [bitinstr.val]
6176 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006177 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6178 // bz newMBB
6179 // fallthrough -->nextMBB
6180 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6181 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006182 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006183 ++MBBIter;
6184
6185 /// First build the CFG
6186 MachineFunction *F = MBB->getParent();
6187 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006188 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6189 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6190 F->insert(MBBIter, newMBB);
6191 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006192
6193 // Move all successors to thisMBB to nextMBB
6194 nextMBB->transferSuccessors(thisMBB);
6195
6196 // Update thisMBB to fall through to newMBB
6197 thisMBB->addSuccessor(newMBB);
6198
6199 // newMBB jumps to itself and fall through to nextMBB
6200 newMBB->addSuccessor(nextMBB);
6201 newMBB->addSuccessor(newMBB);
6202
6203 // Insert instructions into newMBB based on incoming instruction
6204 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6205 MachineOperand& destOper = bInstr->getOperand(0);
6206 MachineOperand* argOpers[6];
6207 int numArgs = bInstr->getNumOperands() - 1;
6208 for (int i=0; i < numArgs; ++i)
6209 argOpers[i] = &bInstr->getOperand(i+1);
6210
6211 // x86 address has 4 operands: base, index, scale, and displacement
6212 int lastAddrIndx = 3; // [0,3]
6213 int valArgIndx = 4;
6214
Dale Johannesend20e4452008-08-19 18:47:28 +00006215 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6216 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006217 for (int i=0; i <= lastAddrIndx; ++i)
6218 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006219
Dale Johannesend20e4452008-08-19 18:47:28 +00006220 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006221 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006222 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006223 }
6224 else
6225 tt = t1;
6226
Dale Johannesend20e4452008-08-19 18:47:28 +00006227 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Mon P Wang078a62d2008-05-05 19:05:59 +00006228 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6229 && "invalid operand");
6230 if (argOpers[valArgIndx]->isReg())
6231 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6232 else
6233 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006234 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006235 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006236
Dale Johannesend20e4452008-08-19 18:47:28 +00006237 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006238 MIB.addReg(t1);
6239
Dale Johannesend20e4452008-08-19 18:47:28 +00006240 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006241 for (int i=0; i <= lastAddrIndx; ++i)
6242 (*MIB).addOperand(*argOpers[i]);
6243 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006244 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6245 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6246
Dale Johannesend20e4452008-08-19 18:47:28 +00006247 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6248 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006249
6250 // insert branch
6251 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6252
Dan Gohman221a4372008-07-07 23:14:23 +00006253 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006254 return nextMBB;
6255}
6256
6257// private utility function
6258MachineBasicBlock *
6259X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6260 MachineBasicBlock *MBB,
6261 unsigned cmovOpc) {
6262 // For the atomic min/max operator, we generate
6263 // thisMBB:
6264 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006265 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006266 // mov t2 = [min/max.val]
6267 // cmp t1, t2
6268 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006269 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006270 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6271 // bz newMBB
6272 // fallthrough -->nextMBB
6273 //
6274 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6275 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006276 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006277 ++MBBIter;
6278
6279 /// First build the CFG
6280 MachineFunction *F = MBB->getParent();
6281 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006282 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6283 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6284 F->insert(MBBIter, newMBB);
6285 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006286
6287 // Move all successors to thisMBB to nextMBB
6288 nextMBB->transferSuccessors(thisMBB);
6289
6290 // Update thisMBB to fall through to newMBB
6291 thisMBB->addSuccessor(newMBB);
6292
6293 // newMBB jumps to newMBB and fall through to nextMBB
6294 newMBB->addSuccessor(nextMBB);
6295 newMBB->addSuccessor(newMBB);
6296
6297 // Insert instructions into newMBB based on incoming instruction
6298 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6299 MachineOperand& destOper = mInstr->getOperand(0);
6300 MachineOperand* argOpers[6];
6301 int numArgs = mInstr->getNumOperands() - 1;
6302 for (int i=0; i < numArgs; ++i)
6303 argOpers[i] = &mInstr->getOperand(i+1);
6304
6305 // x86 address has 4 operands: base, index, scale, and displacement
6306 int lastAddrIndx = 3; // [0,3]
6307 int valArgIndx = 4;
6308
Mon P Wang318b0372008-05-05 22:56:23 +00006309 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6310 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006311 for (int i=0; i <= lastAddrIndx; ++i)
6312 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006313
Mon P Wang078a62d2008-05-05 19:05:59 +00006314 // We only support register and immediate values
6315 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6316 && "invalid operand");
6317
6318 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6319 if (argOpers[valArgIndx]->isReg())
6320 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6321 else
6322 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6323 (*MIB).addOperand(*argOpers[valArgIndx]);
6324
Mon P Wang318b0372008-05-05 22:56:23 +00006325 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6326 MIB.addReg(t1);
6327
Mon P Wang078a62d2008-05-05 19:05:59 +00006328 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6329 MIB.addReg(t1);
6330 MIB.addReg(t2);
6331
6332 // Generate movc
6333 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6334 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6335 MIB.addReg(t2);
6336 MIB.addReg(t1);
6337
6338 // Cmp and exchange if none has modified the memory location
6339 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6340 for (int i=0; i <= lastAddrIndx; ++i)
6341 (*MIB).addOperand(*argOpers[i]);
6342 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006343 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6344 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006345
6346 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6347 MIB.addReg(X86::EAX);
6348
6349 // insert branch
6350 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6351
Dan Gohman221a4372008-07-07 23:14:23 +00006352 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006353 return nextMBB;
6354}
6355
6356
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006357MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006358X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6359 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006360 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6361 switch (MI->getOpcode()) {
6362 default: assert(false && "Unexpected instr type to insert");
6363 case X86::CMOV_FR32:
6364 case X86::CMOV_FR64:
6365 case X86::CMOV_V4F32:
6366 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006367 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006368 // To "insert" a SELECT_CC instruction, we actually have to insert the
6369 // diamond control-flow pattern. The incoming instruction knows the
6370 // destination vreg to set, the condition code register to branch on, the
6371 // true/false values to select between, and a branch opcode to use.
6372 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006373 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006374 ++It;
6375
6376 // thisMBB:
6377 // ...
6378 // TrueVal = ...
6379 // cmpTY ccX, r1, r2
6380 // bCC copy1MBB
6381 // fallthrough --> copy0MBB
6382 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006383 MachineFunction *F = BB->getParent();
6384 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6385 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006386 unsigned Opc =
6387 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6388 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006389 F->insert(It, copy0MBB);
6390 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006391 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006392 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006393 sinkMBB->transferSuccessors(BB);
6394
6395 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006396 BB->addSuccessor(copy0MBB);
6397 BB->addSuccessor(sinkMBB);
6398
6399 // copy0MBB:
6400 // %FalseValue = ...
6401 // # fallthrough to sinkMBB
6402 BB = copy0MBB;
6403
6404 // Update machine-CFG edges
6405 BB->addSuccessor(sinkMBB);
6406
6407 // sinkMBB:
6408 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6409 // ...
6410 BB = sinkMBB;
6411 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6412 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6413 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6414
Dan Gohman221a4372008-07-07 23:14:23 +00006415 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006416 return BB;
6417 }
6418
6419 case X86::FP32_TO_INT16_IN_MEM:
6420 case X86::FP32_TO_INT32_IN_MEM:
6421 case X86::FP32_TO_INT64_IN_MEM:
6422 case X86::FP64_TO_INT16_IN_MEM:
6423 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006424 case X86::FP64_TO_INT64_IN_MEM:
6425 case X86::FP80_TO_INT16_IN_MEM:
6426 case X86::FP80_TO_INT32_IN_MEM:
6427 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006428 // Change the floating point control register to use "round towards zero"
6429 // mode when truncating to an integer value.
6430 MachineFunction *F = BB->getParent();
6431 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6432 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6433
6434 // Load the old value of the high byte of the control word...
6435 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006436 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006437 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6438
6439 // Set the high part to be round to zero...
6440 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6441 .addImm(0xC7F);
6442
6443 // Reload the modified control word now...
6444 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6445
6446 // Restore the memory image of control word to original value
6447 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6448 .addReg(OldCW);
6449
6450 // Get the X86 opcode to use.
6451 unsigned Opc;
6452 switch (MI->getOpcode()) {
6453 default: assert(0 && "illegal opcode!");
6454 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6455 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6456 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6457 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6458 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6459 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006460 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6461 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6462 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006463 }
6464
6465 X86AddressMode AM;
6466 MachineOperand &Op = MI->getOperand(0);
6467 if (Op.isRegister()) {
6468 AM.BaseType = X86AddressMode::RegBase;
6469 AM.Base.Reg = Op.getReg();
6470 } else {
6471 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006472 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006473 }
6474 Op = MI->getOperand(1);
6475 if (Op.isImmediate())
6476 AM.Scale = Op.getImm();
6477 Op = MI->getOperand(2);
6478 if (Op.isImmediate())
6479 AM.IndexReg = Op.getImm();
6480 Op = MI->getOperand(3);
6481 if (Op.isGlobalAddress()) {
6482 AM.GV = Op.getGlobal();
6483 } else {
6484 AM.Disp = Op.getImm();
6485 }
6486 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6487 .addReg(MI->getOperand(4).getReg());
6488
6489 // Reload the original control word now.
6490 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6491
Dan Gohman221a4372008-07-07 23:14:23 +00006492 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006493 return BB;
6494 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006495 case X86::ATOMAND32:
6496 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006497 X86::AND32ri, X86::MOV32rm,
6498 X86::LCMPXCHG32, X86::MOV32rr,
6499 X86::NOT32r, X86::EAX,
6500 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006501 case X86::ATOMOR32:
6502 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006503 X86::OR32ri, X86::MOV32rm,
6504 X86::LCMPXCHG32, X86::MOV32rr,
6505 X86::NOT32r, X86::EAX,
6506 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006507 case X86::ATOMXOR32:
6508 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006509 X86::XOR32ri, X86::MOV32rm,
6510 X86::LCMPXCHG32, X86::MOV32rr,
6511 X86::NOT32r, X86::EAX,
6512 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006513 case X86::ATOMNAND32:
6514 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006515 X86::AND32ri, X86::MOV32rm,
6516 X86::LCMPXCHG32, X86::MOV32rr,
6517 X86::NOT32r, X86::EAX,
6518 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006519 case X86::ATOMMIN32:
6520 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6521 case X86::ATOMMAX32:
6522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6523 case X86::ATOMUMIN32:
6524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6525 case X86::ATOMUMAX32:
6526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006527
6528 case X86::ATOMAND16:
6529 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6530 X86::AND16ri, X86::MOV16rm,
6531 X86::LCMPXCHG16, X86::MOV16rr,
6532 X86::NOT16r, X86::AX,
6533 X86::GR16RegisterClass);
6534 case X86::ATOMOR16:
6535 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6536 X86::OR16ri, X86::MOV16rm,
6537 X86::LCMPXCHG16, X86::MOV16rr,
6538 X86::NOT16r, X86::AX,
6539 X86::GR16RegisterClass);
6540 case X86::ATOMXOR16:
6541 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6542 X86::XOR16ri, X86::MOV16rm,
6543 X86::LCMPXCHG16, X86::MOV16rr,
6544 X86::NOT16r, X86::AX,
6545 X86::GR16RegisterClass);
6546 case X86::ATOMNAND16:
6547 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6548 X86::AND16ri, X86::MOV16rm,
6549 X86::LCMPXCHG16, X86::MOV16rr,
6550 X86::NOT16r, X86::AX,
6551 X86::GR16RegisterClass, true);
6552 case X86::ATOMMIN16:
6553 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6554 case X86::ATOMMAX16:
6555 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6556 case X86::ATOMUMIN16:
6557 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6558 case X86::ATOMUMAX16:
6559 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6560
6561 case X86::ATOMAND8:
6562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6563 X86::AND8ri, X86::MOV8rm,
6564 X86::LCMPXCHG8, X86::MOV8rr,
6565 X86::NOT8r, X86::AL,
6566 X86::GR8RegisterClass);
6567 case X86::ATOMOR8:
6568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6569 X86::OR8ri, X86::MOV8rm,
6570 X86::LCMPXCHG8, X86::MOV8rr,
6571 X86::NOT8r, X86::AL,
6572 X86::GR8RegisterClass);
6573 case X86::ATOMXOR8:
6574 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6575 X86::XOR8ri, X86::MOV8rm,
6576 X86::LCMPXCHG8, X86::MOV8rr,
6577 X86::NOT8r, X86::AL,
6578 X86::GR8RegisterClass);
6579 case X86::ATOMNAND8:
6580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6581 X86::AND8ri, X86::MOV8rm,
6582 X86::LCMPXCHG8, X86::MOV8rr,
6583 X86::NOT8r, X86::AL,
6584 X86::GR8RegisterClass, true);
6585 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006586 case X86::ATOMAND64:
6587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6588 X86::AND64ri32, X86::MOV64rm,
6589 X86::LCMPXCHG64, X86::MOV64rr,
6590 X86::NOT64r, X86::RAX,
6591 X86::GR64RegisterClass);
6592 case X86::ATOMOR64:
6593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6594 X86::OR64ri32, X86::MOV64rm,
6595 X86::LCMPXCHG64, X86::MOV64rr,
6596 X86::NOT64r, X86::RAX,
6597 X86::GR64RegisterClass);
6598 case X86::ATOMXOR64:
6599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6600 X86::XOR64ri32, X86::MOV64rm,
6601 X86::LCMPXCHG64, X86::MOV64rr,
6602 X86::NOT64r, X86::RAX,
6603 X86::GR64RegisterClass);
6604 case X86::ATOMNAND64:
6605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6606 X86::AND64ri32, X86::MOV64rm,
6607 X86::LCMPXCHG64, X86::MOV64rr,
6608 X86::NOT64r, X86::RAX,
6609 X86::GR64RegisterClass, true);
6610 case X86::ATOMMIN64:
6611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6612 case X86::ATOMMAX64:
6613 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6614 case X86::ATOMUMIN64:
6615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6616 case X86::ATOMUMAX64:
6617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006618 }
6619}
6620
6621//===----------------------------------------------------------------------===//
6622// X86 Optimization Hooks
6623//===----------------------------------------------------------------------===//
6624
Dan Gohman8181bd12008-07-27 21:46:04 +00006625void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006626 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006627 APInt &KnownZero,
6628 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006629 const SelectionDAG &DAG,
6630 unsigned Depth) const {
6631 unsigned Opc = Op.getOpcode();
6632 assert((Opc >= ISD::BUILTIN_OP_END ||
6633 Opc == ISD::INTRINSIC_WO_CHAIN ||
6634 Opc == ISD::INTRINSIC_W_CHAIN ||
6635 Opc == ISD::INTRINSIC_VOID) &&
6636 "Should use MaskedValueIsZero if you don't know whether Op"
6637 " is a target node!");
6638
Dan Gohman1d79e432008-02-13 23:07:24 +00006639 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006640 switch (Opc) {
6641 default: break;
6642 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006643 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6644 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006645 break;
6646 }
6647}
6648
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006649/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006650/// node is a GlobalAddress + offset.
6651bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6652 GlobalValue* &GA, int64_t &Offset) const{
6653 if (N->getOpcode() == X86ISD::Wrapper) {
6654 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006655 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6656 return true;
6657 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006658 }
Evan Chengef7be082008-05-12 19:56:52 +00006659 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006660}
6661
Evan Chengef7be082008-05-12 19:56:52 +00006662static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6663 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006664 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006665 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006666 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006667 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006668 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006669 return false;
6670}
6671
Dan Gohman8181bd12008-07-27 21:46:04 +00006672static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006673 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006674 SDNode *&Base,
6675 SelectionDAG &DAG, MachineFrameInfo *MFI,
6676 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006677 Base = NULL;
6678 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006679 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006680 if (Idx.getOpcode() == ISD::UNDEF) {
6681 if (!Base)
6682 return false;
6683 continue;
6684 }
6685
Dan Gohman8181bd12008-07-27 21:46:04 +00006686 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006687 if (!Elt.Val ||
6688 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.Val)))
6689 return false;
6690 if (!Base) {
6691 Base = Elt.Val;
Evan Cheng92ee6822008-05-10 06:46:49 +00006692 if (Base->getOpcode() == ISD::UNDEF)
6693 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006694 continue;
6695 }
6696 if (Elt.getOpcode() == ISD::UNDEF)
6697 continue;
6698
Evan Chengef7be082008-05-12 19:56:52 +00006699 if (!TLI.isConsecutiveLoad(Elt.Val, Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006700 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006701 return false;
6702 }
6703 return true;
6704}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006705
6706/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6707/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6708/// if the load addresses are consecutive, non-overlapping, and in the right
6709/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006710static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006711 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006712 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006713 MVT VT = N->getValueType(0);
6714 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006715 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006716 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006717 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006718 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6719 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006720 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006721
Dan Gohman11821702007-07-27 17:16:43 +00006722 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chengef7be082008-05-12 19:56:52 +00006723 if (isBaseAlignmentOfN(16, Base->getOperand(1).Val, TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006724 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006725 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006726 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6727 LD->getSrcValueOffset(), LD->isVolatile(),
6728 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006729}
6730
Evan Chengb6290462008-05-12 23:04:07 +00006731/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006732static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006733 const X86Subtarget *Subtarget,
6734 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006735 unsigned NumOps = N->getNumOperands();
6736
Evan Chenge9b9c672008-05-09 21:53:03 +00006737 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006738 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006739 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006740
Duncan Sands92c43912008-06-06 12:08:01 +00006741 MVT VT = N->getValueType(0);
6742 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006743 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6744 // We are looking for load i64 and zero extend. We want to transform
6745 // it before legalizer has a chance to expand it. Also look for i64
6746 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006747 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006748 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006749 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006750 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006751 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006752
6753 // Value must be a load.
Evan Chenge9b9c672008-05-09 21:53:03 +00006754 SDNode *Base = N->getOperand(0).Val;
6755 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006756 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006757 return SDValue();
Evan Chengb6290462008-05-12 23:04:07 +00006758 Base = Base->getOperand(0).Val;
6759 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006760 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006761 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006762
6763 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006764 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006765
6766 // Load must not be an extload.
6767 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006768 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006769
Evan Chenge9b9c672008-05-09 21:53:03 +00006770 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6771}
6772
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006773/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006774static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006775 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006776 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006777
6778 // If we have SSE[12] support, try to form min/max nodes.
6779 if (Subtarget->hasSSE2() &&
6780 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6781 if (Cond.getOpcode() == ISD::SETCC) {
6782 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006783 SDValue LHS = N->getOperand(1);
6784 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006785 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6786
6787 unsigned Opcode = 0;
6788 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6789 switch (CC) {
6790 default: break;
6791 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6792 case ISD::SETULE:
6793 case ISD::SETLE:
6794 if (!UnsafeFPMath) break;
6795 // FALL THROUGH.
6796 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6797 case ISD::SETLT:
6798 Opcode = X86ISD::FMIN;
6799 break;
6800
6801 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6802 case ISD::SETUGT:
6803 case ISD::SETGT:
6804 if (!UnsafeFPMath) break;
6805 // FALL THROUGH.
6806 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6807 case ISD::SETGE:
6808 Opcode = X86ISD::FMAX;
6809 break;
6810 }
6811 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6812 switch (CC) {
6813 default: break;
6814 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6815 case ISD::SETUGT:
6816 case ISD::SETGT:
6817 if (!UnsafeFPMath) break;
6818 // FALL THROUGH.
6819 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6820 case ISD::SETGE:
6821 Opcode = X86ISD::FMIN;
6822 break;
6823
6824 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6825 case ISD::SETULE:
6826 case ISD::SETLE:
6827 if (!UnsafeFPMath) break;
6828 // FALL THROUGH.
6829 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6830 case ISD::SETLT:
6831 Opcode = X86ISD::FMAX;
6832 break;
6833 }
6834 }
6835
6836 if (Opcode)
6837 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6838 }
6839
6840 }
6841
Dan Gohman8181bd12008-07-27 21:46:04 +00006842 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006843}
6844
Chris Lattnerce84ae42008-02-22 02:09:43 +00006845/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006846static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006847 const X86Subtarget *Subtarget) {
6848 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6849 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006850 // A preferable solution to the general problem is to figure out the right
6851 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006852 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006853 if (St->getValue().getValueType().isVector() &&
6854 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006855 isa<LoadSDNode>(St->getValue()) &&
6856 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6857 St->getChain().hasOneUse() && !St->isVolatile()) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006858 SDNode* LdVal = St->getValue().Val;
Dale Johannesend112b802008-02-25 19:20:14 +00006859 LoadSDNode *Ld = 0;
6860 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006861 SmallVector<SDValue, 8> Ops;
Dale Johannesend112b802008-02-25 19:20:14 +00006862 SDNode* ChainVal = St->getChain().Val;
6863 // Must be a store of a load. We currently handle two cases: the load
6864 // is a direct child, and it's under an intervening TokenFactor. It is
6865 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006866 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006867 Ld = cast<LoadSDNode>(St->getChain());
6868 else if (St->getValue().hasOneUse() &&
6869 ChainVal->getOpcode() == ISD::TokenFactor) {
6870 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Dale Johannesen49151bc2008-02-25 22:29:22 +00006871 if (ChainVal->getOperand(i).Val == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006872 TokenFactorIndex = i;
6873 Ld = cast<LoadSDNode>(St->getValue());
6874 } else
6875 Ops.push_back(ChainVal->getOperand(i));
6876 }
6877 }
6878 if (Ld) {
6879 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6880 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006881 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006882 Ld->getBasePtr(), Ld->getSrcValue(),
6883 Ld->getSrcValueOffset(), Ld->isVolatile(),
6884 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006885 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006886 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006887 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006888 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6889 Ops.size());
6890 }
6891 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6892 St->getSrcValue(), St->getSrcValueOffset(),
6893 St->isVolatile(), St->getAlignment());
6894 }
6895
6896 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006897 SDValue LoAddr = Ld->getBasePtr();
6898 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006899 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006900
Dan Gohman8181bd12008-07-27 21:46:04 +00006901 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006902 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6903 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006904 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006905 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6906 Ld->isVolatile(),
6907 MinAlign(Ld->getAlignment(), 4));
6908
Dan Gohman8181bd12008-07-27 21:46:04 +00006909 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006910 if (TokenFactorIndex != -1) {
6911 Ops.push_back(LoLd);
6912 Ops.push_back(HiLd);
6913 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6914 Ops.size());
6915 }
6916
6917 LoAddr = St->getBasePtr();
6918 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006919 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006920
Dan Gohman8181bd12008-07-27 21:46:04 +00006921 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006922 St->getSrcValue(), St->getSrcValueOffset(),
6923 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006924 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006925 St->getSrcValue(), St->getSrcValueOffset()+4,
6926 St->isVolatile(),
6927 MinAlign(St->getAlignment(), 4));
6928 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006929 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006930 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006931 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006932}
6933
Chris Lattner470d5dc2008-01-25 06:14:17 +00006934/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6935/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006936static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006937 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6938 // F[X]OR(0.0, x) -> x
6939 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006940 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6941 if (C->getValueAPF().isPosZero())
6942 return N->getOperand(1);
6943 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6944 if (C->getValueAPF().isPosZero())
6945 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006946 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006947}
6948
6949/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006950static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00006951 // FAND(0.0, x) -> 0.0
6952 // FAND(x, 0.0) -> 0.0
6953 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6954 if (C->getValueAPF().isPosZero())
6955 return N->getOperand(0);
6956 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6957 if (C->getValueAPF().isPosZero())
6958 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00006959 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006960}
6961
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006962
Dan Gohman8181bd12008-07-27 21:46:04 +00006963SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006964 DAGCombinerInfo &DCI) const {
6965 SelectionDAG &DAG = DCI.DAG;
6966 switch (N->getOpcode()) {
6967 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00006968 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
6969 case ISD::BUILD_VECTOR:
6970 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00006971 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006972 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00006973 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00006974 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6975 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006976 }
6977
Dan Gohman8181bd12008-07-27 21:46:04 +00006978 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006979}
6980
6981//===----------------------------------------------------------------------===//
6982// X86 Inline Assembly Support
6983//===----------------------------------------------------------------------===//
6984
6985/// getConstraintType - Given a constraint letter, return the type of
6986/// constraint it is for this target.
6987X86TargetLowering::ConstraintType
6988X86TargetLowering::getConstraintType(const std::string &Constraint) const {
6989 if (Constraint.size() == 1) {
6990 switch (Constraint[0]) {
6991 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00006992 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006993 case 'r':
6994 case 'R':
6995 case 'l':
6996 case 'q':
6997 case 'Q':
6998 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00006999 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007000 case 'Y':
7001 return C_RegisterClass;
7002 default:
7003 break;
7004 }
7005 }
7006 return TargetLowering::getConstraintType(Constraint);
7007}
7008
Dale Johannesene99fc902008-01-29 02:21:21 +00007009/// LowerXConstraint - try to replace an X constraint, which matches anything,
7010/// with another that has more specific requirements based on the type of the
7011/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007012const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007013LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007014 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7015 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007016 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007017 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007018 return "Y";
7019 if (Subtarget->hasSSE1())
7020 return "x";
7021 }
7022
7023 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007024}
7025
Chris Lattnera531abc2007-08-25 00:47:38 +00007026/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7027/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007028void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007029 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007030 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007031 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007032 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007033
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007034 switch (Constraint) {
7035 default: break;
7036 case 'I':
7037 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007038 if (C->getValue() <= 31) {
7039 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7040 break;
7041 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007042 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007043 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007044 case 'N':
7045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007046 if (C->getValue() <= 255) {
7047 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7048 break;
7049 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007050 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007051 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007052 case 'i': {
7053 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007054 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
7055 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
7056 break;
7057 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007058
7059 // If we are in non-pic codegen mode, we allow the address of a global (with
7060 // an optional displacement) to be used with 'i'.
7061 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7062 int64_t Offset = 0;
7063
7064 // Match either (GA) or (GA+C)
7065 if (GA) {
7066 Offset = GA->getOffset();
7067 } else if (Op.getOpcode() == ISD::ADD) {
7068 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7069 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7070 if (C && GA) {
7071 Offset = GA->getOffset()+C->getValue();
7072 } else {
7073 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7074 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7075 if (C && GA)
7076 Offset = GA->getOffset()+C->getValue();
7077 else
7078 C = 0, GA = 0;
7079 }
7080 }
7081
7082 if (GA) {
7083 // If addressing this global requires a load (e.g. in PIC mode), we can't
7084 // match.
7085 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7086 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007087 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007088
7089 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7090 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007091 Result = Op;
7092 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007093 }
7094
7095 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007096 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007097 }
7098 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007099
7100 if (Result.Val) {
7101 Ops.push_back(Result);
7102 return;
7103 }
7104 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007105}
7106
7107std::vector<unsigned> X86TargetLowering::
7108getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007109 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007110 if (Constraint.size() == 1) {
7111 // FIXME: not handling fp-stack yet!
7112 switch (Constraint[0]) { // GCC X86 Constraint Letters
7113 default: break; // Unknown constraint letter
7114 case 'A': // EAX/EDX
7115 if (VT == MVT::i32 || VT == MVT::i64)
7116 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7117 break;
7118 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7119 case 'Q': // Q_REGS
7120 if (VT == MVT::i32)
7121 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7122 else if (VT == MVT::i16)
7123 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7124 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007125 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007126 else if (VT == MVT::i64)
7127 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7128 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007129 }
7130 }
7131
7132 return std::vector<unsigned>();
7133}
7134
7135std::pair<unsigned, const TargetRegisterClass*>
7136X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007137 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007138 // First, see if this is a constraint that directly corresponds to an LLVM
7139 // register class.
7140 if (Constraint.size() == 1) {
7141 // GCC Constraint Letters
7142 switch (Constraint[0]) {
7143 default: break;
7144 case 'r': // GENERAL_REGS
7145 case 'R': // LEGACY_REGS
7146 case 'l': // INDEX_REGS
7147 if (VT == MVT::i64 && Subtarget->is64Bit())
7148 return std::make_pair(0U, X86::GR64RegisterClass);
7149 if (VT == MVT::i32)
7150 return std::make_pair(0U, X86::GR32RegisterClass);
7151 else if (VT == MVT::i16)
7152 return std::make_pair(0U, X86::GR16RegisterClass);
7153 else if (VT == MVT::i8)
7154 return std::make_pair(0U, X86::GR8RegisterClass);
7155 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007156 case 'f': // FP Stack registers.
7157 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7158 // value to the correct fpstack register class.
7159 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7160 return std::make_pair(0U, X86::RFP32RegisterClass);
7161 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7162 return std::make_pair(0U, X86::RFP64RegisterClass);
7163 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007164 case 'y': // MMX_REGS if MMX allowed.
7165 if (!Subtarget->hasMMX()) break;
7166 return std::make_pair(0U, X86::VR64RegisterClass);
7167 break;
7168 case 'Y': // SSE_REGS if SSE2 allowed
7169 if (!Subtarget->hasSSE2()) break;
7170 // FALL THROUGH.
7171 case 'x': // SSE_REGS if SSE1 allowed
7172 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007173
7174 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007175 default: break;
7176 // Scalar SSE types.
7177 case MVT::f32:
7178 case MVT::i32:
7179 return std::make_pair(0U, X86::FR32RegisterClass);
7180 case MVT::f64:
7181 case MVT::i64:
7182 return std::make_pair(0U, X86::FR64RegisterClass);
7183 // Vector types.
7184 case MVT::v16i8:
7185 case MVT::v8i16:
7186 case MVT::v4i32:
7187 case MVT::v2i64:
7188 case MVT::v4f32:
7189 case MVT::v2f64:
7190 return std::make_pair(0U, X86::VR128RegisterClass);
7191 }
7192 break;
7193 }
7194 }
7195
7196 // Use the default implementation in TargetLowering to convert the register
7197 // constraint into a member of a register class.
7198 std::pair<unsigned, const TargetRegisterClass*> Res;
7199 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7200
7201 // Not found as a standard register?
7202 if (Res.second == 0) {
7203 // GCC calls "st(0)" just plain "st".
7204 if (StringsEqualNoCase("{st}", Constraint)) {
7205 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007206 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007207 }
7208
7209 return Res;
7210 }
7211
7212 // Otherwise, check to see if this is a register class of the wrong value
7213 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7214 // turn into {ax},{dx}.
7215 if (Res.second->hasType(VT))
7216 return Res; // Correct type already, nothing to do.
7217
7218 // All of the single-register GCC register classes map their values onto
7219 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7220 // really want an 8-bit or 32-bit register, map to the appropriate register
7221 // class and return the appropriate register.
7222 if (Res.second != X86::GR16RegisterClass)
7223 return Res;
7224
7225 if (VT == MVT::i8) {
7226 unsigned DestReg = 0;
7227 switch (Res.first) {
7228 default: break;
7229 case X86::AX: DestReg = X86::AL; break;
7230 case X86::DX: DestReg = X86::DL; break;
7231 case X86::CX: DestReg = X86::CL; break;
7232 case X86::BX: DestReg = X86::BL; break;
7233 }
7234 if (DestReg) {
7235 Res.first = DestReg;
7236 Res.second = Res.second = X86::GR8RegisterClass;
7237 }
7238 } else if (VT == MVT::i32) {
7239 unsigned DestReg = 0;
7240 switch (Res.first) {
7241 default: break;
7242 case X86::AX: DestReg = X86::EAX; break;
7243 case X86::DX: DestReg = X86::EDX; break;
7244 case X86::CX: DestReg = X86::ECX; break;
7245 case X86::BX: DestReg = X86::EBX; break;
7246 case X86::SI: DestReg = X86::ESI; break;
7247 case X86::DI: DestReg = X86::EDI; break;
7248 case X86::BP: DestReg = X86::EBP; break;
7249 case X86::SP: DestReg = X86::ESP; break;
7250 }
7251 if (DestReg) {
7252 Res.first = DestReg;
7253 Res.second = Res.second = X86::GR32RegisterClass;
7254 }
7255 } else if (VT == MVT::i64) {
7256 unsigned DestReg = 0;
7257 switch (Res.first) {
7258 default: break;
7259 case X86::AX: DestReg = X86::RAX; break;
7260 case X86::DX: DestReg = X86::RDX; break;
7261 case X86::CX: DestReg = X86::RCX; break;
7262 case X86::BX: DestReg = X86::RBX; break;
7263 case X86::SI: DestReg = X86::RSI; break;
7264 case X86::DI: DestReg = X86::RDI; break;
7265 case X86::BP: DestReg = X86::RBP; break;
7266 case X86::SP: DestReg = X86::RSP; break;
7267 }
7268 if (DestReg) {
7269 Res.first = DestReg;
7270 Res.second = Res.second = X86::GR64RegisterClass;
7271 }
7272 }
7273
7274 return Res;
7275}