Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 1 | //===-- X86/Printer.cpp - Convert X86 code to human readable rep. ---------===// |
| 2 | // |
| 3 | // This file contains a printer that converts from our internal representation |
| 4 | // of LLVM code to a nice human readable form that is suitable for debuggging. |
| 5 | // |
| 6 | //===----------------------------------------------------------------------===// |
| 7 | |
| 8 | #include "X86.h" |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 9 | #include "X86InstrInfo.h" |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 10 | #include "llvm/Function.h" |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 11 | #include "llvm/Constant.h" |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 12 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 13 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | dbb61c6 | 2002-11-17 22:53:13 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 233ad71 | 2002-11-21 01:33:44 +0000 | [diff] [blame] | 16 | #include "Support/Statistic.h" |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 17 | |
Chris Lattner | b4f68ed | 2002-10-29 22:37:54 +0000 | [diff] [blame] | 18 | namespace { |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 19 | struct Printer : public MachineFunctionPass { |
Chris Lattner | b4f68ed | 2002-10-29 22:37:54 +0000 | [diff] [blame] | 20 | std::ostream &O; |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 21 | unsigned ConstIdx; |
| 22 | Printer(std::ostream &o) : O(o), ConstIdx(0) {} |
Chris Lattner | b4f68ed | 2002-10-29 22:37:54 +0000 | [diff] [blame] | 23 | |
Chris Lattner | f0eb7be | 2002-12-15 21:13:40 +0000 | [diff] [blame] | 24 | virtual const char *getPassName() const { |
| 25 | return "X86 Assembly Printer"; |
| 26 | } |
| 27 | |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 28 | void printConstantPool(MachineConstantPool *MCP, const TargetData &TD); |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 29 | bool runOnMachineFunction(MachineFunction &F); |
Chris Lattner | b4f68ed | 2002-10-29 22:37:54 +0000 | [diff] [blame] | 30 | }; |
| 31 | } |
| 32 | |
Chris Lattner | dbb61c6 | 2002-11-17 22:53:13 +0000 | [diff] [blame] | 33 | /// createX86CodePrinterPass - Print out the specified machine code function to |
| 34 | /// the specified stream. This function should work regardless of whether or |
| 35 | /// not the function is in SSA form or not. |
| 36 | /// |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 37 | Pass *createX86CodePrinterPass(std::ostream &O) { |
| 38 | return new Printer(O); |
Chris Lattner | dbb61c6 | 2002-11-17 22:53:13 +0000 | [diff] [blame] | 39 | } |
| 40 | |
| 41 | |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 42 | // printConstantPool - Print out any constants which have been spilled to |
| 43 | // memory... |
| 44 | void Printer::printConstantPool(MachineConstantPool *MCP, const TargetData &TD){ |
| 45 | const std::vector<Constant*> &CP = MCP->getConstants(); |
| 46 | if (CP.empty()) return; |
| 47 | |
| 48 | for (unsigned i = 0, e = CP.size(); i != e; ++i) { |
| 49 | O << "\t.section .rodata\n"; |
| 50 | O << "\t.align " << (unsigned)TD.getTypeAlignment(CP[i]->getType()) << "\n"; |
| 51 | O << ".CPI" << i+ConstIdx << ":\t\t\t\t\t;" << *CP[i] << "\n"; |
| 52 | O << "\t*Constant output not implemented yet!*\n\n"; |
| 53 | } |
| 54 | ConstIdx += CP.size(); // Don't recycle constant pool index numbers |
| 55 | } |
| 56 | |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 57 | /// runOnFunction - This uses the X86InstructionInfo::print method |
| 58 | /// to print assembly for each instruction. |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 59 | bool Printer::runOnMachineFunction(MachineFunction &MF) { |
| 60 | static unsigned BBNumber = 0; |
| 61 | const TargetMachine &TM = MF.getTarget(); |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 62 | const TargetInstrInfo &TII = TM.getInstrInfo(); |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 63 | |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 64 | // Print out constants referenced by the function |
| 65 | printConstantPool(MF.getConstantPool(), TM.getTargetData()); |
| 66 | |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 67 | // Print out labels for the function. |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 68 | O << "\t.text\n"; |
| 69 | O << "\t.align 16\n"; |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 70 | O << "\t.globl\t" << MF.getFunction()->getName() << "\n"; |
| 71 | O << "\t.type\t" << MF.getFunction()->getName() << ", @function\n"; |
| 72 | O << MF.getFunction()->getName() << ":\n"; |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 73 | |
| 74 | // Print out code for the function. |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 75 | for (MachineFunction::const_iterator I = MF.begin(), E = MF.end(); |
| 76 | I != E; ++I) { |
| 77 | // Print a label for the basic block. |
| 78 | O << ".BB" << BBNumber++ << ":\n"; |
| 79 | for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end(); |
| 80 | II != E; ++II) { |
| 81 | // Print the assembly for the instruction. |
| 82 | O << "\t"; |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 83 | TII.print(*II, O, TM); |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 84 | } |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 85 | } |
Brian Gaeke | 6559bb9 | 2002-11-14 22:32:30 +0000 | [diff] [blame] | 86 | |
| 87 | // We didn't modify anything. |
Chris Lattner | b4f68ed | 2002-10-29 22:37:54 +0000 | [diff] [blame] | 88 | return false; |
| 89 | } |
| 90 | |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 91 | static bool isScale(const MachineOperand &MO) { |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 92 | return MO.isImmediate() && |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 93 | (MO.getImmedValue() == 1 || MO.getImmedValue() == 2 || |
| 94 | MO.getImmedValue() == 4 || MO.getImmedValue() == 8); |
| 95 | } |
| 96 | |
| 97 | static bool isMem(const MachineInstr *MI, unsigned Op) { |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 98 | if (MI->getOperand(Op).isFrameIndex()) return true; |
| 99 | if (MI->getOperand(Op).isConstantPoolIndex()) return true; |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 100 | return Op+4 <= MI->getNumOperands() && |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 101 | MI->getOperand(Op ).isRegister() &&isScale(MI->getOperand(Op+1)) && |
| 102 | MI->getOperand(Op+2).isRegister() &&MI->getOperand(Op+3).isImmediate(); |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 103 | } |
| 104 | |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 105 | static void printOp(std::ostream &O, const MachineOperand &MO, |
| 106 | const MRegisterInfo &RI) { |
| 107 | switch (MO.getType()) { |
| 108 | case MachineOperand::MO_VirtualRegister: |
Chris Lattner | ac573f6 | 2002-12-04 17:32:52 +0000 | [diff] [blame] | 109 | if (Value *V = MO.getVRegValueOrNull()) { |
Chris Lattner | dbf30f7 | 2002-12-04 06:45:19 +0000 | [diff] [blame] | 110 | O << "<" << V->getName() << ">"; |
| 111 | return; |
| 112 | } |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 113 | // FALLTHROUGH |
Misha Brukman | e1f0d81 | 2002-11-20 18:56:41 +0000 | [diff] [blame] | 114 | case MachineOperand::MO_MachineRegister: |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 115 | if (MO.getReg() < MRegisterInfo::FirstVirtualRegister) |
| 116 | O << RI.get(MO.getReg()).Name; |
| 117 | else |
| 118 | O << "%reg" << MO.getReg(); |
| 119 | return; |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 120 | |
| 121 | case MachineOperand::MO_SignExtendedImmed: |
| 122 | case MachineOperand::MO_UnextendedImmed: |
| 123 | O << (int)MO.getImmedValue(); |
| 124 | return; |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 125 | case MachineOperand::MO_PCRelativeDisp: |
Chris Lattner | ea1ddab | 2002-12-03 06:34:06 +0000 | [diff] [blame] | 126 | O << "<" << MO.getVRegValue()->getName() << ">"; |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 127 | return; |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 128 | case MachineOperand::MO_GlobalAddress: |
| 129 | O << "<" << MO.getGlobal()->getName() << ">"; |
| 130 | return; |
| 131 | case MachineOperand::MO_ExternalSymbol: |
| 132 | O << "<" << MO.getSymbolName() << ">"; |
| 133 | return; |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 134 | default: |
| 135 | O << "<unknown op ty>"; return; |
| 136 | } |
| 137 | } |
| 138 | |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 139 | static const std::string sizePtr(const TargetInstrDescriptor &Desc) { |
Chris Lattner | a0f38c8 | 2002-12-13 03:51:55 +0000 | [diff] [blame] | 140 | switch (Desc.TSFlags & X86II::ArgMask) { |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 141 | default: assert(0 && "Unknown arg size!"); |
Chris Lattner | a0f38c8 | 2002-12-13 03:51:55 +0000 | [diff] [blame] | 142 | case X86II::Arg8: return "BYTE PTR"; |
| 143 | case X86II::Arg16: return "WORD PTR"; |
| 144 | case X86II::Arg32: return "DWORD PTR"; |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 145 | case X86II::Arg64: return "QWORD PTR"; |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 146 | case X86II::ArgF32: return "DWORD PTR"; |
| 147 | case X86II::ArgF64: return "QWORD PTR"; |
| 148 | case X86II::ArgF80: return "XWORD PTR"; |
Brian Gaeke | 86764d7 | 2002-12-05 08:30:40 +0000 | [diff] [blame] | 149 | } |
| 150 | } |
| 151 | |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 152 | static void printMemReference(std::ostream &O, const MachineInstr *MI, |
| 153 | unsigned Op, const MRegisterInfo &RI) { |
| 154 | assert(isMem(MI, Op) && "Invalid memory reference!"); |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 155 | |
| 156 | if (MI->getOperand(Op).isFrameIndex()) { |
| 157 | O << "[frame slot #" << MI->getOperand(Op).getFrameIndex(); |
| 158 | if (MI->getOperand(Op+3).getImmedValue()) |
| 159 | O << " + " << MI->getOperand(Op+3).getImmedValue(); |
| 160 | O << "]"; |
| 161 | return; |
| 162 | } else if (MI->getOperand(Op).isConstantPoolIndex()) { |
| 163 | O << "[.CPI" << MI->getOperand(Op).getConstantPoolIndex(); |
| 164 | if (MI->getOperand(Op+3).getImmedValue()) |
| 165 | O << " + " << MI->getOperand(Op+3).getImmedValue(); |
| 166 | O << "]"; |
| 167 | return; |
| 168 | } |
| 169 | |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 170 | const MachineOperand &BaseReg = MI->getOperand(Op); |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 171 | int ScaleVal = MI->getOperand(Op+1).getImmedValue(); |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 172 | const MachineOperand &IndexReg = MI->getOperand(Op+2); |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 173 | int DispVal = MI->getOperand(Op+3).getImmedValue(); |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 174 | |
| 175 | O << "["; |
| 176 | bool NeedPlus = false; |
| 177 | if (BaseReg.getReg()) { |
| 178 | printOp(O, BaseReg, RI); |
| 179 | NeedPlus = true; |
| 180 | } |
| 181 | |
| 182 | if (IndexReg.getReg()) { |
| 183 | if (NeedPlus) O << " + "; |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 184 | if (ScaleVal != 1) |
| 185 | O << ScaleVal << "*"; |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 186 | printOp(O, IndexReg, RI); |
| 187 | NeedPlus = true; |
| 188 | } |
| 189 | |
Chris Lattner | 0285a33 | 2002-12-28 20:25:38 +0000 | [diff] [blame] | 190 | if (DispVal) { |
| 191 | if (NeedPlus) |
| 192 | if (DispVal > 0) |
| 193 | O << " + "; |
| 194 | else { |
| 195 | O << " - "; |
| 196 | DispVal = -DispVal; |
| 197 | } |
| 198 | O << DispVal; |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 199 | } |
| 200 | O << "]"; |
| 201 | } |
| 202 | |
Chris Lattner | dbb61c6 | 2002-11-17 22:53:13 +0000 | [diff] [blame] | 203 | // print - Print out an x86 instruction in intel syntax |
Chris Lattner | 927dd09 | 2002-11-17 23:20:37 +0000 | [diff] [blame] | 204 | void X86InstrInfo::print(const MachineInstr *MI, std::ostream &O, |
| 205 | const TargetMachine &TM) const { |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 206 | unsigned Opcode = MI->getOpcode(); |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 207 | const TargetInstrDescriptor &Desc = get(Opcode); |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 208 | |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 209 | switch (Desc.TSFlags & X86II::FormMask) { |
| 210 | case X86II::Pseudo: |
| 211 | if (Opcode == X86::PHI) { |
| 212 | printOp(O, MI->getOperand(0), RI); |
| 213 | O << " = phi "; |
| 214 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) { |
| 215 | if (i != 1) O << ", "; |
| 216 | O << "["; |
| 217 | printOp(O, MI->getOperand(i), RI); |
| 218 | O << ", "; |
| 219 | printOp(O, MI->getOperand(i+1), RI); |
| 220 | O << "]"; |
| 221 | } |
| 222 | } else { |
| 223 | unsigned i = 0; |
Vikram S. Adve | 49cab03 | 2003-05-27 00:03:17 +0000 | [diff] [blame^] | 224 | if (MI->getNumOperands() && (MI->getOperand(0).opIsDefOnly() || |
| 225 | MI->getOperand(0).opIsDefAndUse())) { |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 226 | printOp(O, MI->getOperand(0), RI); |
| 227 | O << " = "; |
| 228 | ++i; |
| 229 | } |
| 230 | O << getName(MI->getOpcode()); |
| 231 | |
| 232 | for (unsigned e = MI->getNumOperands(); i != e; ++i) { |
| 233 | O << " "; |
Vikram S. Adve | 49cab03 | 2003-05-27 00:03:17 +0000 | [diff] [blame^] | 234 | if (MI->getOperand(i).opIsDefOnly() || |
| 235 | MI->getOperand(i).opIsDefAndUse()) O << "*"; |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 236 | printOp(O, MI->getOperand(i), RI); |
Vikram S. Adve | 49cab03 | 2003-05-27 00:03:17 +0000 | [diff] [blame^] | 237 | if (MI->getOperand(i).opIsDefOnly() || |
| 238 | MI->getOperand(i).opIsDefAndUse()) O << "*"; |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 239 | } |
Chris Lattner | 3faae2d | 2002-12-13 09:59:26 +0000 | [diff] [blame] | 240 | } |
| 241 | O << "\n"; |
| 242 | return; |
Chris Lattner | 3faae2d | 2002-12-13 09:59:26 +0000 | [diff] [blame] | 243 | |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 244 | case X86II::RawFrm: |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 245 | // The accepted forms of Raw instructions are: |
| 246 | // 1. nop - No operand required |
| 247 | // 2. jmp foo - PC relative displacement operand |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 248 | // 3. call bar - GlobalAddress Operand or External Symbol Operand |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 249 | // |
| 250 | assert(MI->getNumOperands() == 0 || |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 251 | (MI->getNumOperands() == 1 && |
| 252 | (MI->getOperand(0).isPCRelativeDisp() || |
| 253 | MI->getOperand(0).isGlobalAddress() || |
| 254 | MI->getOperand(0).isExternalSymbol())) && |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 255 | "Illegal raw instruction!"); |
Chris Lattner | eca1f63 | 2002-12-25 05:09:01 +0000 | [diff] [blame] | 256 | O << getName(MI->getOpcode()) << " "; |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 257 | |
Chris Lattner | f8bafe8 | 2002-12-01 23:25:59 +0000 | [diff] [blame] | 258 | if (MI->getNumOperands() == 1) { |
| 259 | printOp(O, MI->getOperand(0), RI); |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 260 | } |
| 261 | O << "\n"; |
| 262 | return; |
| 263 | |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 264 | case X86II::AddRegFrm: { |
| 265 | // There are currently two forms of acceptable AddRegFrm instructions. |
| 266 | // Either the instruction JUST takes a single register (like inc, dec, etc), |
| 267 | // or it takes a register and an immediate of the same size as the register |
Chris Lattner | dbf30f7 | 2002-12-04 06:45:19 +0000 | [diff] [blame] | 268 | // (move immediate f.e.). Note that this immediate value might be stored as |
| 269 | // an LLVM value, to represent, for example, loading the address of a global |
Chris Lattner | facc9fb | 2002-12-23 23:46:00 +0000 | [diff] [blame] | 270 | // into a register. The initial register might be duplicated if this is a |
| 271 | // M_2_ADDR_REG instruction |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 272 | // |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 273 | assert(MI->getOperand(0).isRegister() && |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 274 | (MI->getNumOperands() == 1 || |
Chris Lattner | dbf30f7 | 2002-12-04 06:45:19 +0000 | [diff] [blame] | 275 | (MI->getNumOperands() == 2 && |
Chris Lattner | 6d66944 | 2002-12-04 17:28:40 +0000 | [diff] [blame] | 276 | (MI->getOperand(1).getVRegValueOrNull() || |
Chris Lattner | facc9fb | 2002-12-23 23:46:00 +0000 | [diff] [blame] | 277 | MI->getOperand(1).isImmediate() || |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 278 | MI->getOperand(1).isRegister() || |
| 279 | MI->getOperand(1).isGlobalAddress() || |
| 280 | MI->getOperand(1).isExternalSymbol()))) && |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 281 | "Illegal form for AddRegFrm instruction!"); |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 282 | |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 283 | unsigned Reg = MI->getOperand(0).getReg(); |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 284 | |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 285 | O << getName(MI->getOpCode()) << " "; |
| 286 | printOp(O, MI->getOperand(0), RI); |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 287 | if (MI->getNumOperands() == 2 && |
| 288 | (!MI->getOperand(1).isRegister() || |
| 289 | MI->getOperand(1).getVRegValueOrNull() || |
| 290 | MI->getOperand(1).isGlobalAddress() || |
| 291 | MI->getOperand(1).isExternalSymbol())) { |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 292 | O << ", "; |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 293 | printOp(O, MI->getOperand(1), RI); |
Chris Lattner | 77875d8 | 2002-11-21 02:00:20 +0000 | [diff] [blame] | 294 | } |
| 295 | O << "\n"; |
| 296 | return; |
| 297 | } |
Chris Lattner | 233ad71 | 2002-11-21 01:33:44 +0000 | [diff] [blame] | 298 | case X86II::MRMDestReg: { |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 299 | // There are two acceptable forms of MRMDestReg instructions, those with 2, |
| 300 | // 3 and 4 operands: |
| 301 | // |
| 302 | // 2 Operands: this is for things like mov that do not read a second input |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 303 | // |
| 304 | // 3 Operands: in this form, the first two registers (the destination, and |
| 305 | // the first operand) should be the same, post register allocation. The 3rd |
| 306 | // operand is an additional input. This should be for things like add |
| 307 | // instructions. |
| 308 | // |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 309 | // 4 Operands: This form is for instructions which are 3 operands forms, but |
| 310 | // have a constant argument as well. |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 311 | // |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 312 | bool isTwoAddr = isTwoAddrInstr(Opcode); |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 313 | assert(MI->getOperand(0).isRegister() && |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 314 | (MI->getNumOperands() == 2 || |
| 315 | (isTwoAddr && MI->getOperand(1).isRegister() && |
| 316 | MI->getOperand(0).getReg() == MI->getOperand(1).getReg() && |
| 317 | (MI->getNumOperands() == 3 || |
| 318 | (MI->getNumOperands() == 4 && MI->getOperand(3).isImmediate())))) |
Misha Brukman | e1f0d81 | 2002-11-20 18:56:41 +0000 | [diff] [blame] | 319 | && "Bad format for MRMDestReg!"); |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 320 | |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 321 | O << getName(MI->getOpCode()) << " "; |
| 322 | printOp(O, MI->getOperand(0), RI); |
| 323 | O << ", "; |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 324 | printOp(O, MI->getOperand(1+isTwoAddr), RI); |
| 325 | if (MI->getNumOperands() == 4) { |
| 326 | O << ", "; |
| 327 | printOp(O, MI->getOperand(3), RI); |
| 328 | } |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 329 | O << "\n"; |
| 330 | return; |
Chris Lattner | 233ad71 | 2002-11-21 01:33:44 +0000 | [diff] [blame] | 331 | } |
Chris Lattner | 1804233 | 2002-11-21 21:03:39 +0000 | [diff] [blame] | 332 | |
| 333 | case X86II::MRMDestMem: { |
| 334 | // These instructions are the same as MRMDestReg, but instead of having a |
| 335 | // register reference for the mod/rm field, it's a memory reference. |
| 336 | // |
| 337 | assert(isMem(MI, 0) && MI->getNumOperands() == 4+1 && |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 338 | MI->getOperand(4).isRegister() && "Bad format for MRMDestMem!"); |
Chris Lattner | 1804233 | 2002-11-21 21:03:39 +0000 | [diff] [blame] | 339 | |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 340 | O << getName(MI->getOpCode()) << " " << sizePtr(Desc) << " "; |
Chris Lattner | 1804233 | 2002-11-21 21:03:39 +0000 | [diff] [blame] | 341 | printMemReference(O, MI, 0, RI); |
| 342 | O << ", "; |
| 343 | printOp(O, MI->getOperand(4), RI); |
| 344 | O << "\n"; |
| 345 | return; |
| 346 | } |
| 347 | |
Chris Lattner | 233ad71 | 2002-11-21 01:33:44 +0000 | [diff] [blame] | 348 | case X86II::MRMSrcReg: { |
Chris Lattner | 644e1ab | 2002-11-21 00:30:01 +0000 | [diff] [blame] | 349 | // There is a two forms that are acceptable for MRMSrcReg instructions, |
| 350 | // those with 3 and 2 operands: |
| 351 | // |
| 352 | // 3 Operands: in this form, the last register (the second input) is the |
| 353 | // ModR/M input. The first two operands should be the same, post register |
| 354 | // allocation. This is for things like: add r32, r/m32 |
| 355 | // |
| 356 | // 2 Operands: this is for things like mov that do not read a second input |
| 357 | // |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 358 | assert(MI->getOperand(0).isRegister() && |
| 359 | MI->getOperand(1).isRegister() && |
Chris Lattner | 644e1ab | 2002-11-21 00:30:01 +0000 | [diff] [blame] | 360 | (MI->getNumOperands() == 2 || |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 361 | (MI->getNumOperands() == 3 && MI->getOperand(2).isRegister())) |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 362 | && "Bad format for MRMSrcReg!"); |
Chris Lattner | 644e1ab | 2002-11-21 00:30:01 +0000 | [diff] [blame] | 363 | if (MI->getNumOperands() == 3 && |
| 364 | MI->getOperand(0).getReg() != MI->getOperand(1).getReg()) |
| 365 | O << "**"; |
| 366 | |
Chris Lattner | 644e1ab | 2002-11-21 00:30:01 +0000 | [diff] [blame] | 367 | O << getName(MI->getOpCode()) << " "; |
| 368 | printOp(O, MI->getOperand(0), RI); |
| 369 | O << ", "; |
| 370 | printOp(O, MI->getOperand(MI->getNumOperands()-1), RI); |
| 371 | O << "\n"; |
| 372 | return; |
Chris Lattner | 233ad71 | 2002-11-21 01:33:44 +0000 | [diff] [blame] | 373 | } |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 374 | |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 375 | case X86II::MRMSrcMem: { |
| 376 | // These instructions are the same as MRMSrcReg, but instead of having a |
| 377 | // register reference for the mod/rm field, it's a memory reference. |
Chris Lattner | 1804233 | 2002-11-21 21:03:39 +0000 | [diff] [blame] | 378 | // |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 379 | assert(MI->getOperand(0).isRegister() && |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 380 | (MI->getNumOperands() == 1+4 && isMem(MI, 1)) || |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 381 | (MI->getNumOperands() == 2+4 && MI->getOperand(1).isRegister() && |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 382 | isMem(MI, 2)) |
| 383 | && "Bad format for MRMDestReg!"); |
| 384 | if (MI->getNumOperands() == 2+4 && |
| 385 | MI->getOperand(0).getReg() != MI->getOperand(1).getReg()) |
| 386 | O << "**"; |
| 387 | |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 388 | O << getName(MI->getOpCode()) << " "; |
| 389 | printOp(O, MI->getOperand(0), RI); |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 390 | O << ", " << sizePtr(Desc) << " "; |
Chris Lattner | 3d3067b | 2002-11-21 20:44:15 +0000 | [diff] [blame] | 391 | printMemReference(O, MI, MI->getNumOperands()-4, RI); |
| 392 | O << "\n"; |
| 393 | return; |
| 394 | } |
| 395 | |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 396 | case X86II::MRMS0r: case X86II::MRMS1r: |
| 397 | case X86II::MRMS2r: case X86II::MRMS3r: |
| 398 | case X86II::MRMS4r: case X86II::MRMS5r: |
| 399 | case X86II::MRMS6r: case X86II::MRMS7r: { |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 400 | // In this form, the following are valid formats: |
| 401 | // 1. sete r |
Chris Lattner | 1d53ce4 | 2002-11-21 23:30:00 +0000 | [diff] [blame] | 402 | // 2. cmp reg, immediate |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 403 | // 2. shl rdest, rinput <implicit CL or 1> |
| 404 | // 3. sbb rdest, rinput, immediate [rdest = rinput] |
| 405 | // |
| 406 | assert(MI->getNumOperands() > 0 && MI->getNumOperands() < 4 && |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 407 | MI->getOperand(0).isRegister() && "Bad MRMSxR format!"); |
Chris Lattner | 1d53ce4 | 2002-11-21 23:30:00 +0000 | [diff] [blame] | 408 | assert((MI->getNumOperands() != 2 || |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 409 | MI->getOperand(1).isRegister() || MI->getOperand(1).isImmediate())&& |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 410 | "Bad MRMSxR format!"); |
Chris Lattner | 1d53ce4 | 2002-11-21 23:30:00 +0000 | [diff] [blame] | 411 | assert((MI->getNumOperands() < 3 || |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 412 | (MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate())) && |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 413 | "Bad MRMSxR format!"); |
| 414 | |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 415 | if (MI->getNumOperands() > 1 && MI->getOperand(1).isRegister() && |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 416 | MI->getOperand(0).getReg() != MI->getOperand(1).getReg()) |
| 417 | O << "**"; |
| 418 | |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 419 | O << getName(MI->getOpCode()) << " "; |
| 420 | printOp(O, MI->getOperand(0), RI); |
Chris Lattner | d909683 | 2002-12-15 08:01:39 +0000 | [diff] [blame] | 421 | if (MI->getOperand(MI->getNumOperands()-1).isImmediate()) { |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 422 | O << ", "; |
Chris Lattner | 1d53ce4 | 2002-11-21 23:30:00 +0000 | [diff] [blame] | 423 | printOp(O, MI->getOperand(MI->getNumOperands()-1), RI); |
Chris Lattner | 675dd2c | 2002-11-21 17:09:01 +0000 | [diff] [blame] | 424 | } |
| 425 | O << "\n"; |
| 426 | |
| 427 | return; |
| 428 | } |
| 429 | |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 430 | case X86II::MRMS0m: case X86II::MRMS1m: |
| 431 | case X86II::MRMS2m: case X86II::MRMS3m: |
| 432 | case X86II::MRMS4m: case X86II::MRMS5m: |
| 433 | case X86II::MRMS6m: case X86II::MRMS7m: { |
| 434 | // In this form, the following are valid formats: |
| 435 | // 1. sete [m] |
| 436 | // 2. cmp [m], immediate |
| 437 | // 2. shl [m], rinput <implicit CL or 1> |
| 438 | // 3. sbb [m], immediate |
| 439 | // |
| 440 | assert(MI->getNumOperands() >= 4 && MI->getNumOperands() <= 5 && |
| 441 | isMem(MI, 0) && "Bad MRMSxM format!"); |
| 442 | assert((MI->getNumOperands() != 5 || MI->getOperand(4).isImmediate()) && |
| 443 | "Bad MRMSxM format!"); |
| 444 | |
| 445 | O << getName(MI->getOpCode()) << " "; |
| 446 | O << sizePtr(Desc) << " "; |
| 447 | printMemReference(O, MI, 0, RI); |
| 448 | if (MI->getNumOperands() == 5) { |
| 449 | O << ", "; |
| 450 | printOp(O, MI->getOperand(4), RI); |
| 451 | } |
| 452 | O << "\n"; |
| 453 | return; |
| 454 | } |
| 455 | |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 456 | default: |
Chris Lattner | b708944 | 2003-01-13 00:35:03 +0000 | [diff] [blame] | 457 | O << "\tUNKNOWN FORM:\t\t-"; MI->print(O, TM); break; |
Chris Lattner | f9f6088 | 2002-11-18 06:56:51 +0000 | [diff] [blame] | 458 | } |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 459 | } |