blob: 421e221d205cb7d26f0458cf803d935701811e72 [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Evan Cheng25ab6902006-09-08 06:48:29 +000016#include "X86InstrInfo.h"
Evan Cheng2a3e08b2008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000018#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000019#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000020#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000021#include "X86.h"
Chris Lattner19950512009-10-27 17:01:03 +000022#include "llvm/LLVMContext.h"
Chris Lattner40ead952002-12-02 21:24:12 +000023#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000026#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner655239c2003-12-20 10:20:19 +000028#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000029#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000032#include "llvm/MC/MCExpr.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000033#include "llvm/MC/MCInst.h"
Evan Cheng17ed8fa2008-03-14 07:13:42 +000034#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000035#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000036#include "llvm/Support/raw_ostream.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner95b2c7d2006-12-19 22:59:26 +000040STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000041
Chris Lattner04b0b302003-06-01 23:23:50 +000042namespace {
Chris Lattnerf5af5562009-08-16 02:45:18 +000043 template<class CodeEmitter>
Nick Lewycky6726b6d2009-10-25 06:33:48 +000044 class Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000045 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000046 const TargetData *TD;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000047 X86TargetMachine &TM;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000048 CodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000049 MachineModuleInfo *MMI;
Evan Cheng2a3e08b2008-01-05 02:26:58 +000050 intptr_t PICBaseOffset;
Evan Cheng25ab6902006-09-08 06:48:29 +000051 bool Is64BitMode;
Evan Chengaabe38b2007-12-22 09:40:20 +000052 bool IsPIC;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000053 public:
Devang Patel19974732007-05-03 01:11:54 +000054 static char ID;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000055 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000056 : MachineFunctionPass(ID), II(0), TD(0), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000057 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Chengbe8c03f2008-01-04 10:46:51 +000058 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000059 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000060 const X86InstrInfo &ii, const TargetData &td, bool is64)
Owen Anderson90c579d2010-08-06 18:33:48 +000061 : MachineFunctionPass(ID), II(&ii), TD(&td), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000062 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Chengbe8c03f2008-01-04 10:46:51 +000063 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Chris Lattner40ead952002-12-02 21:24:12 +000064
Chris Lattner5ae99fe2002-12-28 20:24:48 +000065 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000066
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000067 virtual const char *getPassName() const {
68 return "X86 Machine Code Emitter";
69 }
70
Chris Lattner8dae7872010-10-08 23:54:01 +000071 void emitInstruction(MachineInstr &MI, const TargetInstrDesc *Desc);
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000072
73 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman675fb652009-07-31 23:44:16 +000074 AU.setPreservesAll();
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000075 AU.addRequired<MachineModuleInfo>();
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000078
Chris Lattnerea1ddab2002-12-03 06:34:06 +000079 private:
Nate Begeman37efe672006-04-22 18:53:45 +000080 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Dan Gohman46510a72010-04-15 01:51:59 +000081 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000082 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +000083 bool Indirect = false);
Evan Cheng02aabbf2008-01-03 02:56:28 +000084 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000085 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Cheng02aabbf2008-01-03 02:56:28 +000086 intptr_t PCAdj = 0);
Evan Chengaabe38b2007-12-22 09:40:20 +000087 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000089
Evan Cheng25ab6902006-09-08 06:48:29 +000090 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +000091 intptr_t Adj = 0, bool IsPCRel = true);
Chris Lattner0e576292006-05-04 00:42:08 +000092
Chris Lattnerea1ddab2002-12-03 06:34:06 +000093 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng4b299d42008-10-17 17:14:20 +000094 void emitRegModRMByte(unsigned RegOpcodeField);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000095 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000097
98 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000099 unsigned Op, unsigned RegOpcodeField,
Evan Chengaabe38b2007-12-22 09:40:20 +0000100 intptr_t PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000101
Dan Gohman60783302008-02-08 03:29:40 +0000102 unsigned getX86RegNum(unsigned RegNo) const;
Chris Lattner40ead952002-12-02 21:24:12 +0000103 };
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000104
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000105template<class CodeEmitter>
106 char Emitter<CodeEmitter>::ID = 0;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000107} // end anonymous namespace.
Chris Lattner40ead952002-12-02 21:24:12 +0000108
Chris Lattner81b6ed72005-07-11 05:17:48 +0000109/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000110/// to the specified templated MachineCodeEmitter object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000111FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
112 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000113 return new Emitter<JITCodeEmitter>(TM, JCE);
Chris Lattner40ead952002-12-02 21:24:12 +0000114}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000115
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000116template<class CodeEmitter>
117bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner16112732010-03-14 01:41:15 +0000118 MMI = &getAnalysis<MachineModuleInfo>();
119 MCE.setModuleInfo(MMI);
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000120
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000121 II = TM.getInstrInfo();
122 TD = TM.getTargetData();
Evan Chengbe8c03f2008-01-04 10:46:51 +0000123 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chenga125e622008-05-20 01:56:59 +0000124 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000125
Chris Lattner43b429b2006-05-02 18:27:26 +0000126 do {
David Greenec719d5f2010-01-05 01:28:53 +0000127 DEBUG(dbgs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000128 << MF.getFunction()->getName() << "'\n");
Chris Lattner43b429b2006-05-02 18:27:26 +0000129 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000130 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
131 MBB != E; ++MBB) {
132 MCE.StartMachineBasicBlock(MBB);
Chris Lattner8dae7872010-10-08 23:54:01 +0000133 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0475ab52008-01-05 00:41:47 +0000134 I != E; ++I) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000135 const TargetInstrDesc &Desc = I->getDesc();
136 emitInstruction(*I, &Desc);
Evan Cheng0475ab52008-01-05 00:41:47 +0000137 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner749c6f62008-01-07 07:27:27 +0000138 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0475ab52008-01-05 00:41:47 +0000139 emitInstruction(*I, &II->get(X86::POP32r));
Dan Gohmanfe601042010-06-22 15:08:57 +0000140 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Cheng0475ab52008-01-05 00:41:47 +0000141 }
Chris Lattner93e5c282006-05-03 17:21:32 +0000142 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000143 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000144
Chris Lattner76041ce2002-12-02 21:44:34 +0000145 return false;
146}
147
Chris Lattner456fdaf2010-07-22 21:05:13 +0000148/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
149/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
150/// size, and 3) use of X86-64 extended registers.
151static unsigned determineREX(const MachineInstr &MI) {
152 unsigned REX = 0;
153 const TargetInstrDesc &Desc = MI.getDesc();
154
155 // Pseudo instructions do not need REX prefix byte.
156 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
157 return 0;
158 if (Desc.TSFlags & X86II::REX_W)
159 REX |= 1 << 3;
160
161 unsigned NumOps = Desc.getNumOperands();
162 if (NumOps) {
163 bool isTwoAddr = NumOps > 1 &&
164 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
165
166 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
167 unsigned i = isTwoAddr ? 1 : 0;
168 for (unsigned e = NumOps; i != e; ++i) {
169 const MachineOperand& MO = MI.getOperand(i);
170 if (MO.isReg()) {
171 unsigned Reg = MO.getReg();
172 if (X86InstrInfo::isX86_64NonExtLowByteReg(Reg))
173 REX |= 0x40;
174 }
175 }
176
177 switch (Desc.TSFlags & X86II::FormMask) {
178 case X86II::MRMInitReg:
179 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
180 REX |= (1 << 0) | (1 << 2);
181 break;
182 case X86II::MRMSrcReg: {
183 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
184 REX |= 1 << 2;
185 i = isTwoAddr ? 2 : 1;
186 for (unsigned e = NumOps; i != e; ++i) {
187 const MachineOperand& MO = MI.getOperand(i);
188 if (X86InstrInfo::isX86_64ExtendedReg(MO))
189 REX |= 1 << 0;
190 }
191 break;
192 }
193 case X86II::MRMSrcMem: {
194 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
195 REX |= 1 << 2;
196 unsigned Bit = 0;
197 i = isTwoAddr ? 2 : 1;
198 for (; i != NumOps; ++i) {
199 const MachineOperand& MO = MI.getOperand(i);
200 if (MO.isReg()) {
201 if (X86InstrInfo::isX86_64ExtendedReg(MO))
202 REX |= 1 << Bit;
203 Bit++;
204 }
205 }
206 break;
207 }
208 case X86II::MRM0m: case X86II::MRM1m:
209 case X86II::MRM2m: case X86II::MRM3m:
210 case X86II::MRM4m: case X86II::MRM5m:
211 case X86II::MRM6m: case X86II::MRM7m:
212 case X86II::MRMDestMem: {
213 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
214 i = isTwoAddr ? 1 : 0;
215 if (NumOps > e && X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e)))
216 REX |= 1 << 2;
217 unsigned Bit = 0;
218 for (; i != e; ++i) {
219 const MachineOperand& MO = MI.getOperand(i);
220 if (MO.isReg()) {
221 if (X86InstrInfo::isX86_64ExtendedReg(MO))
222 REX |= 1 << Bit;
223 Bit++;
224 }
225 }
226 break;
227 }
228 default: {
229 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
230 REX |= 1 << 0;
231 i = isTwoAddr ? 2 : 1;
232 for (unsigned e = NumOps; i != e; ++i) {
233 const MachineOperand& MO = MI.getOperand(i);
234 if (X86InstrInfo::isX86_64ExtendedReg(MO))
235 REX |= 1 << 2;
236 }
237 break;
238 }
239 }
240 }
241 return REX;
242}
243
244
Chris Lattnerb4432f32006-05-03 17:10:41 +0000245/// emitPCRelativeBlockAddress - This method keeps track of the information
246/// necessary to resolve the address of this block later and emits a dummy
247/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000248///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000249template<class CodeEmitter>
250void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000251 // Remember where this reference was and where it is to so we can
252 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000253 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
254 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000255 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000256}
257
Chris Lattner04b0b302003-06-01 23:23:50 +0000258/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000259/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000260///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000261template<class CodeEmitter>
Dan Gohman46510a72010-04-15 01:51:59 +0000262void Emitter<CodeEmitter>::emitGlobalAddress(const GlobalValue *GV,
263 unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000264 intptr_t Disp /* = 0 */,
265 intptr_t PCAdj /* = 0 */,
Evan Cheng9ed2f802008-11-10 01:08:07 +0000266 bool Indirect /* = false */) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000267 intptr_t RelocCST = Disp;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000268 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000269 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000270 else if (Reloc == X86::reloc_pcrel_word)
271 RelocCST = PCAdj;
Evan Cheng9ed2f802008-11-10 01:08:07 +0000272 MachineRelocation MR = Indirect
273 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000274 const_cast<GlobalValue *>(GV),
275 RelocCST, false)
Evan Chengbe8c03f2008-01-04 10:46:51 +0000276 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000277 const_cast<GlobalValue *>(GV), RelocCST, false);
Evan Chengbe8c03f2008-01-04 10:46:51 +0000278 MCE.addRelocation(MR);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000279 // The relocated value will be added to the displacement
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000280 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000281 MCE.emitDWordLE(Disp);
282 else
283 MCE.emitWordLE((int32_t)Disp);
Chris Lattner04b0b302003-06-01 23:23:50 +0000284}
285
Chris Lattnere72e4452004-11-20 23:55:15 +0000286/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
287/// be emitted to the current location in the function, and allow it to be PC
288/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000289template<class CodeEmitter>
290void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
291 unsigned Reloc) {
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000292 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Evan Phoenix85bb54f2010-02-04 19:56:59 +0000293
294 // X86 never needs stubs because instruction selection will always pick
295 // an instruction sequence that is large enough to hold any address
296 // to a symbol.
297 // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall)
298 bool NeedStub = false;
Chris Lattner5a032de2006-05-03 20:30:20 +0000299 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Phoenix85bb54f2010-02-04 19:56:59 +0000300 Reloc, ES, RelocCST,
301 0, NeedStub));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000302 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000303 MCE.emitDWordLE(0);
304 else
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000305 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000306}
Chris Lattner04b0b302003-06-01 23:23:50 +0000307
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000308/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000309/// to be emitted to the current location in the function, and allow it to be PC
310/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000311template<class CodeEmitter>
312void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000313 intptr_t Disp /* = 0 */,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000314 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000315 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000316 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000317 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000318 else if (Reloc == X86::reloc_pcrel_word)
319 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000321 Reloc, CPI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000322 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000323 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000324 MCE.emitDWordLE(Disp);
325 else
326 MCE.emitWordLE((int32_t)Disp);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327}
328
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000329/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000330/// be emitted to the current location in the function, and allow it to be PC
331/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000332template<class CodeEmitter>
333void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000334 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000335 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000336 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000337 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000338 else if (Reloc == X86::reloc_pcrel_word)
339 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000341 Reloc, JTI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000342 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000343 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000344 MCE.emitDWordLE(0);
345 else
Evan Chengfd00deb2006-12-05 07:29:55 +0000346 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347}
348
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000349template<class CodeEmitter>
350unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Chris Lattner28249d92010-02-05 01:53:19 +0000351 return X86RegisterInfo::getX86RegNum(RegNo);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000352}
353
354inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
355 unsigned RM) {
356 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
357 return RM | (RegOpcode << 3) | (Mod << 6);
358}
359
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000360template<class CodeEmitter>
361void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
362 unsigned RegOpcodeFld){
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000363 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
364}
365
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000366template<class CodeEmitter>
367void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng4b299d42008-10-17 17:14:20 +0000368 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
369}
370
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000371template<class CodeEmitter>
372void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
373 unsigned Index,
374 unsigned Base) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000375 // SIB byte is in the same format as the ModRMByte...
376 MCE.emitByte(ModRMByte(SS, Index, Base));
377}
378
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000379template<class CodeEmitter>
380void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000381 // Output the constant in little endian byte order...
382 for (unsigned i = 0; i != Size; ++i) {
383 MCE.emitByte(Val & 255);
384 Val >>= 8;
385 }
386}
387
Chris Lattner0e576292006-05-04 00:42:08 +0000388/// isDisp8 - Return true if this signed displacement fits in a 8-bit
389/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000390static bool isDisp8(int Value) {
391 return Value == (signed char)Value;
392}
393
Chris Lattner8a537122009-07-10 05:27:43 +0000394static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
395 const TargetMachine &TM) {
Chris Lattner8a537122009-07-10 05:27:43 +0000396 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesenec867a22008-08-12 18:23:48 +0000397 // mechanism as 32-bit mode.
Chris Lattner8a537122009-07-10 05:27:43 +0000398 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
399 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
400 return false;
401
Chris Lattner07406342009-07-10 06:07:08 +0000402 // Return true if this is a reference to a stub containing the address of the
403 // global, not the global itself.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000404 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Chengbe8c03f2008-01-04 10:46:51 +0000405}
406
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000407template<class CodeEmitter>
408void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000409 int DispVal,
410 intptr_t Adj /* = 0 */,
411 bool IsPCRel /* = true */) {
Chris Lattner0e576292006-05-04 00:42:08 +0000412 // If this is a simple integer displacement that doesn't require a relocation,
413 // emit it now.
414 if (!RelocOp) {
415 emitConstant(DispVal, 4);
416 return;
417 }
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000418
Chris Lattner0e576292006-05-04 00:42:08 +0000419 // Otherwise, this is something that requires a relocation. Emit it as such
420 // now.
Daniel Dunbar0378b722009-09-01 22:07:06 +0000421 unsigned RelocType = Is64BitMode ?
422 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
423 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmand735b802008-10-03 15:45:36 +0000424 if (RelocOp->isGlobal()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000426 // But it's probably not beneficial. If the MCE supports using RIP directly
427 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendling85db3a92008-02-26 10:57:23 +0000428 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
429 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattner8a537122009-07-10 05:27:43 +0000430 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar0378b722009-09-01 22:07:06 +0000431 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000432 Adj, Indirect);
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000433 } else if (RelocOp->isSymbol()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000434 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmand735b802008-10-03 15:45:36 +0000435 } else if (RelocOp->isCPI()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000436 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000437 RelocOp->getOffset(), Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000438 } else {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000439 assert(RelocOp->isJTI() && "Unexpected machine operand!");
440 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000441 }
442}
443
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000444template<class CodeEmitter>
445void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattnerf5af5562009-08-16 02:45:18 +0000446 unsigned Op,unsigned RegOpcodeField,
447 intptr_t PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000448 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000449 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000450 const MachineOperand *DispForReloc = 0;
451
452 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +0000453 if (Op3.isGlobal()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000454 DispForReloc = &Op3;
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000455 } else if (Op3.isSymbol()) {
456 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +0000457 } else if (Op3.isCPI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000458 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000459 DispForReloc = &Op3;
460 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000461 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 DispVal += Op3.getOffset();
463 }
Dan Gohmand735b802008-10-03 15:45:36 +0000464 } else if (Op3.isJTI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000465 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 DispForReloc = &Op3;
467 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000468 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000469 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000470 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000471 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000472 }
473
Chris Lattner07306de2004-10-17 07:49:45 +0000474 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000475 const MachineOperand &Scale = MI.getOperand(Op+1);
476 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000477
Evan Cheng140a4c42006-02-26 09:12:34 +0000478 unsigned BaseReg = Base.getReg();
Bill Wendlinga040fff2010-04-21 00:34:04 +0000479
480 // Handle %rip relative addressing.
481 if (BaseReg == X86::RIP ||
482 (Is64BitMode && DispForReloc)) { // [disp32+RIP] in X86-64 mode
483 assert(IndexReg.getReg() == 0 && Is64BitMode &&
484 "Invalid rip-relative address");
485 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
486 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
487 return;
488 }
Chris Lattner07306de2004-10-17 07:49:45 +0000489
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000490 // Indicate that the displacement will use an pcrel or absolute reference
491 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
492 // while others, unless explicit asked to use RIP, use absolute references.
493 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
494
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000495 // Is a SIB byte needed?
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000496 // If no BaseReg, issue a RIP relative instruction only if the MCE can
497 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
498 // 2-7) and absolute references.
Chris Lattnerecfb3c32010-02-11 08:45:56 +0000499 unsigned BaseRegNo = -1U;
500 if (BaseReg != 0 && BaseReg != X86::RIP)
501 BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5526b692010-02-11 08:41:21 +0000502
Chris Lattner9e8528f2010-02-09 21:47:19 +0000503 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000504 IndexReg.getReg() == 0 &&
Chris Lattner5526b692010-02-11 08:41:21 +0000505 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
506 // encode to an R/M value of 4, which indicates that a SIB byte is
507 // present.
508 BaseRegNo != N86::ESP &&
Chris Lattner9e8528f2010-02-09 21:47:19 +0000509 // If there is no base register and we're in 64-bit mode, we need a SIB
510 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
511 (!Is64BitMode || BaseReg != 0)) {
512 if (BaseReg == 0 || // [disp32] in X86-32 mode
513 BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000514 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000515 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Chris Lattner9e8528f2010-02-09 21:47:19 +0000516 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000517 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000518
Chris Lattner9e8528f2010-02-09 21:47:19 +0000519 // If the base is not EBP/ESP and there is no displacement, use simple
520 // indirect register encoding, this handles addresses like [EAX]. The
521 // encoding for [EBP] with no displacement means [disp32] so we handle it
522 // by emitting a displacement of 0 below.
523 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
524 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
525 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000526 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000527
528 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
529 if (!DispForReloc && isDisp8(DispVal)) {
530 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000531 emitConstant(DispVal, 1);
Chris Lattner9e8528f2010-02-09 21:47:19 +0000532 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000533 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000534
535 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
536 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
537 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
538 return;
539 }
540
541 // Otherwise we need a SIB byte, so start by outputting the ModR/M byte first.
542 assert(IndexReg.getReg() != X86::ESP &&
543 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
544
545 bool ForceDisp32 = false;
546 bool ForceDisp8 = false;
547 if (BaseReg == 0) {
548 // If there is no base register, we emit the special case SIB byte with
549 // MOD=0, BASE=4, to JUST get the index, scale, and displacement.
550 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
551 ForceDisp32 = true;
552 } else if (DispForReloc) {
553 // Emit the normal disp32 encoding.
554 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
555 ForceDisp32 = true;
Bill Wendlinga040fff2010-04-21 00:34:04 +0000556 } else if (DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattner9e8528f2010-02-09 21:47:19 +0000557 // Emit no displacement ModR/M byte
558 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
559 } else if (isDisp8(DispVal)) {
560 // Emit the disp8 encoding...
561 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
562 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
563 } else {
564 // Emit the normal disp32 encoding...
565 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
566 }
567
568 // Calculate what the SS field value should be...
569 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
570 unsigned SS = SSTable[Scale.getImm()];
571
572 if (BaseReg == 0) {
573 // Handle the SIB byte for the case where there is no base, see Intel
574 // Manual 2A, table 2-7. The displacement has already been output.
575 unsigned IndexRegNo;
576 if (IndexReg.getReg())
577 IndexRegNo = getX86RegNum(IndexReg.getReg());
578 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
579 IndexRegNo = 4;
580 emitSIBByte(SS, IndexRegNo, 5);
581 } else {
582 unsigned BaseRegNo = getX86RegNum(BaseReg);
583 unsigned IndexRegNo;
584 if (IndexReg.getReg())
585 IndexRegNo = getX86RegNum(IndexReg.getReg());
586 else
587 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
588 emitSIBByte(SS, IndexRegNo, BaseRegNo);
589 }
590
591 // Do we need to output a displacement?
592 if (ForceDisp8) {
593 emitConstant(DispVal, 1);
594 } else if (DispVal != 0 || ForceDisp32) {
595 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000596 }
597}
598
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000599template<class CodeEmitter>
Chris Lattner8dae7872010-10-08 23:54:01 +0000600void Emitter<CodeEmitter>::emitInstruction(MachineInstr &MI,
Chris Lattnerf5af5562009-08-16 02:45:18 +0000601 const TargetInstrDesc *Desc) {
David Greenec719d5f2010-01-05 01:28:53 +0000602 DEBUG(dbgs() << MI);
Chris Lattner0d9a0862010-10-08 23:59:27 +0000603
604 // If this is a pseudo instruction, lower it.
605 switch (Desc->getOpcode()) {
606 case X86::ADD16rr_DB: Desc = &II->get(X86::OR16rr); MI.setDesc(*Desc);break;
607 case X86::ADD32rr_DB: Desc = &II->get(X86::OR32rr); MI.setDesc(*Desc);break;
608 case X86::ADD64rr_DB: Desc = &II->get(X86::OR64rr); MI.setDesc(*Desc);break;
609 case X86::ADD16ri_DB: Desc = &II->get(X86::OR16ri); MI.setDesc(*Desc);break;
610 case X86::ADD32ri_DB: Desc = &II->get(X86::OR32ri); MI.setDesc(*Desc);break;
611 case X86::ADD64ri32_DB:Desc = &II->get(X86::OR64ri32);MI.setDesc(*Desc);break;
612 case X86::ADD16ri8_DB: Desc = &II->get(X86::OR16ri8);MI.setDesc(*Desc);break;
613 case X86::ADD32ri8_DB: Desc = &II->get(X86::OR32ri8);MI.setDesc(*Desc);break;
614 case X86::ADD64ri8_DB: Desc = &II->get(X86::OR64ri8);MI.setDesc(*Desc);break;
615 }
616
Evan Cheng17ed8fa2008-03-14 07:13:42 +0000617
Devang Patelaf0e2722009-10-06 02:19:11 +0000618 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +0000619
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000620 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000621
Andrew Lenharthea7da502008-03-01 13:37:02 +0000622 // Emit the lock opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000623 if (Desc->TSFlags & X86II::LOCK)
624 MCE.emitByte(0xF0);
Andrew Lenharthea7da502008-03-01 13:37:02 +0000625
Duncan Sandsa4bb48a2008-10-11 19:34:24 +0000626 // Emit segment override opcode prefix as needed.
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000627 switch (Desc->TSFlags & X86II::SegOvrMask) {
628 case X86II::FS:
629 MCE.emitByte(0x64);
630 break;
631 case X86II::GS:
632 MCE.emitByte(0x65);
633 break;
Torok Edwinc23197a2009-07-14 16:55:14 +0000634 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +0000635 case 0: break; // No segment override!
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000636 }
637
Chris Lattner915e5e52004-02-12 17:53:22 +0000638 // Emit the repeat opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000639 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
640 MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000641
Nate Begemanf63be7d2005-07-06 18:59:04 +0000642 // Emit the operand size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000643 if (Desc->TSFlags & X86II::OpSize)
644 MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000645
Evan Cheng25ab6902006-09-08 06:48:29 +0000646 // Emit the address size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000647 if (Desc->TSFlags & X86II::AdSize)
648 MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000649
650 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000651 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Chengab394bd2008-04-03 08:53:17 +0000652 case X86II::TB: // Two-byte opcode prefix
653 case X86II::T8: // 0F 38
654 case X86II::TA: // 0F 3A
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000655 case X86II::A6: // 0F A6
656 case X86II::A7: // 0F A7
Evan Chengab394bd2008-04-03 08:53:17 +0000657 Need0FPrefix = true;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000658 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +0000659 case X86II::TF: // F2 0F 38
660 MCE.emitByte(0xF2);
661 Need0FPrefix = true;
662 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000663 case X86II::REP: break; // already handled.
664 case X86II::XS: // F3 0F
665 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000666 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000667 break;
668 case X86II::XD: // F2 0F
669 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000670 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000671 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000672 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
673 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000674 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000675 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000676 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000677 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +0000678 default: llvm_unreachable("Invalid prefix!");
Chris Lattnere831b6b2003-01-13 00:33:59 +0000679 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000680 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000681
Chris Lattnerf5af5562009-08-16 02:45:18 +0000682 // Handle REX prefix.
Evan Cheng25ab6902006-09-08 06:48:29 +0000683 if (Is64BitMode) {
Chris Lattner456fdaf2010-07-22 21:05:13 +0000684 if (unsigned REX = determineREX(MI))
Evan Cheng25ab6902006-09-08 06:48:29 +0000685 MCE.emitByte(0x40 | REX);
686 }
687
688 // 0x0F escape code must be emitted just before the opcode.
689 if (Need0FPrefix)
690 MCE.emitByte(0x0F);
691
Evan Chengab394bd2008-04-03 08:53:17 +0000692 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000693 case X86II::TF: // F2 0F 38
694 case X86II::T8: // 0F 38
Evan Chengab394bd2008-04-03 08:53:17 +0000695 MCE.emitByte(0x38);
696 break;
697 case X86II::TA: // 0F 3A
698 MCE.emitByte(0x3A);
699 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000700 case X86II::A6: // 0F A6
701 MCE.emitByte(0xA6);
702 break;
703 case X86II::A7: // 0F A7
704 MCE.emitByte(0xA7);
705 break;
Evan Chengab394bd2008-04-03 08:53:17 +0000706 }
707
Chris Lattner0e42d812006-09-05 02:52:35 +0000708 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner349c4952008-01-07 03:13:06 +0000709 unsigned NumOps = Desc->getNumOperands();
Chris Lattner0e42d812006-09-05 02:52:35 +0000710 unsigned CurOp = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000711 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Cheng7e032802008-04-18 20:55:36 +0000712 ++CurOp;
713 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
714 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
715 --NumOps;
Evan Chengfd00deb2006-12-05 07:29:55 +0000716
Chris Lattner74a21512010-02-05 19:24:13 +0000717 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000718 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000719 default:
720 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000721 case X86II::Pseudo:
Evan Cheng0475ab52008-01-05 00:41:47 +0000722 // Remember the current PC offset, this is the PIC relocation
723 // base address.
Chris Lattnerdabbc982006-01-28 18:19:37 +0000724 switch (Opcode) {
725 default:
Gabor Greif11bc1652010-08-23 20:30:51 +0000726 llvm_unreachable("pseudo instructions should be removed before code"
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000727 " emission");
Evan Chengb7664c62008-03-05 02:34:36 +0000728 break;
Eric Christopher505656c2010-08-05 20:04:36 +0000729 // Do nothing for Int_MemBarrier - it's just a comment. Add a debug
730 // to make it slightly easier to see.
731 case X86::Int_MemBarrier:
732 DEBUG(dbgs() << "#MEMBARRIER\n");
733 break;
734
Chris Lattner518bb532010-02-09 19:54:29 +0000735 case TargetOpcode::INLINEASM:
Evan Chengeda60a82008-11-19 23:21:11 +0000736 // We allow inline assembler nodes with empty bodies - they can
737 // implicitly define registers, which is ok for JIT.
Chris Lattnerf5e16132009-10-12 04:22:44 +0000738 if (MI.getOperand(0).getSymbolName()[0])
Chris Lattner75361b62010-04-07 22:58:41 +0000739 report_fatal_error("JIT does not support inline asm!");
Evan Chengb7664c62008-03-05 02:34:36 +0000740 break;
Bill Wendling7431bea2010-07-16 22:20:36 +0000741 case TargetOpcode::PROLOG_LABEL:
Chris Lattneraba9bcb2010-03-14 07:27:07 +0000742 case TargetOpcode::GC_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000743 case TargetOpcode::EH_LABEL:
744 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
745 break;
Eric Christopher505656c2010-08-05 20:04:36 +0000746
Chris Lattner518bb532010-02-09 19:54:29 +0000747 case TargetOpcode::IMPLICIT_DEF:
748 case TargetOpcode::KILL:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000749 break;
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000750 case X86::MOVPC32r: {
Evan Cheng0475ab52008-01-05 00:41:47 +0000751 // This emits the "call" portion of this pseudo instruction.
752 MCE.emitByte(BaseOpcode);
Chris Lattner74a21512010-02-05 19:24:13 +0000753 emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags));
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000754 // Remember PIC base.
Evan Cheng5788d1a2008-12-10 02:32:19 +0000755 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000756 X86JITInfo *JTI = TM.getJITInfo();
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000757 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0475ab52008-01-05 00:41:47 +0000758 break;
759 }
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000760 }
Evan Cheng171d09e2006-11-10 01:28:43 +0000761 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000762 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000763 case X86II::RawFrm: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000764 MCE.emitByte(BaseOpcode);
Evan Cheng0475ab52008-01-05 00:41:47 +0000765
Chris Lattnerf5af5562009-08-16 02:45:18 +0000766 if (CurOp == NumOps)
767 break;
768
769 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling3b32a232008-08-21 08:38:54 +0000770
David Greenec719d5f2010-01-05 01:28:53 +0000771 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
772 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
773 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
774 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
775 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling3b32a232008-08-21 08:38:54 +0000776
Chris Lattnerf5af5562009-08-16 02:45:18 +0000777 if (MO.isMBB()) {
778 emitPCRelativeBlockAddress(MO.getMBB());
779 break;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000780 }
Chris Lattnerf5af5562009-08-16 02:45:18 +0000781
782 if (MO.isGlobal()) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000783 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000784 MO.getOffset(), 0);
Chris Lattnerf5af5562009-08-16 02:45:18 +0000785 break;
786 }
787
788 if (MO.isSymbol()) {
789 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
790 break;
791 }
Daniel Dunbar869fe122010-02-09 23:00:03 +0000792
793 // FIXME: Only used by hackish MCCodeEmitter, remove when dead.
794 if (MO.isJTI()) {
795 emitJumpTableAddress(MO.getIndex(), X86::reloc_pcrel_word);
796 break;
797 }
Chris Lattnerf5af5562009-08-16 02:45:18 +0000798
799 assert(MO.isImm() && "Unknown RawFrm operand!");
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +0000800 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32 ||
801 Opcode == X86::WINCALL64pcrel32) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000802 // Fix up immediate operand for pc relative calls.
803 intptr_t Imm = (intptr_t)MO.getImm();
804 Imm = Imm - MCE.getCurrentPCValue() - 4;
Chris Lattner74a21512010-02-05 19:24:13 +0000805 emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerf5af5562009-08-16 02:45:18 +0000806 } else
Chris Lattner74a21512010-02-05 19:24:13 +0000807 emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000808 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000809 }
810
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000811 case X86II::AddRegFrm: {
Chris Lattner0e42d812006-09-05 02:52:35 +0000812 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
813
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000814 if (CurOp == NumOps)
815 break;
816
817 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000818 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000819 if (MO1.isImm()) {
820 emitConstant(MO1.getImm(), Size);
821 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000822 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000823
824 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
825 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
826 if (Opcode == X86::MOV64ri64i32)
827 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
828 // This should not occur on Darwin for relocatable objects.
829 if (Opcode == X86::MOV64ri)
830 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
831 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000832 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
833 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000834 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000835 } else if (MO1.isSymbol())
836 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
837 else if (MO1.isCPI())
838 emitConstPoolAddress(MO1.getIndex(), rt);
839 else if (MO1.isJTI())
840 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000841 break;
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000842 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000843
844 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000845 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000846 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
847 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
848 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000849 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000850 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000851 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000852 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000853 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000854 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000855 MCE.emitByte(BaseOpcode);
Rafael Espindolab449a682009-03-28 17:03:24 +0000856 emitMemModRMByte(MI, CurOp,
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000857 getX86RegNum(MI.getOperand(CurOp + X86::AddrNumOperands)
Rafael Espindolab449a682009-03-28 17:03:24 +0000858 .getReg()));
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000859 CurOp += X86::AddrNumOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000860 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000861 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000862 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000863 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000864 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000865
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000866 case X86II::MRMSrcReg:
867 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000868 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
869 getX86RegNum(MI.getOperand(CurOp).getReg()));
870 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000871 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000872 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000873 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000874 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000875
Evan Cheng25ab6902006-09-08 06:48:29 +0000876 case X86II::MRMSrcMem: {
Chris Lattner599b5312010-07-08 23:46:44 +0000877 int AddrOperands = X86::AddrNumOperands;
Rafael Espindola094fad32009-04-08 21:14:34 +0000878
879 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Chris Lattner74a21512010-02-05 19:24:13 +0000880 X86II::getSizeOfImm(Desc->TSFlags) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000881
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000882 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000883 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
884 PCAdj);
Rafael Espindola094fad32009-04-08 21:14:34 +0000885 CurOp += AddrOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000886 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000887 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000888 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000889 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000890 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000891
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000892 case X86II::MRM0r: case X86II::MRM1r:
893 case X86II::MRM2r: case X86II::MRM3r:
894 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng4b299d42008-10-17 17:14:20 +0000895 case X86II::MRM6r: case X86II::MRM7r: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000896 MCE.emitByte(BaseOpcode);
Chris Lattnereaca5fa2010-02-12 23:54:57 +0000897 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
898 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000899
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000900 if (CurOp == NumOps)
901 break;
902
903 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000904 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000905 if (MO1.isImm()) {
906 emitConstant(MO1.getImm(), Size);
907 break;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000908 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000909
910 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
911 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
912 if (Opcode == X86::MOV64ri32)
913 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
914 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000915 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
916 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000917 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000918 } else if (MO1.isSymbol())
919 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
920 else if (MO1.isCPI())
921 emitConstPoolAddress(MO1.getIndex(), rt);
922 else if (MO1.isJTI())
923 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000924 break;
Evan Cheng4b299d42008-10-17 17:14:20 +0000925 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000926
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000927 case X86II::MRM0m: case X86II::MRM1m:
928 case X86II::MRM2m: case X86II::MRM3m:
929 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000930 case X86II::MRM6m: case X86II::MRM7m: {
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000931 intptr_t PCAdj = (CurOp + X86::AddrNumOperands != NumOps) ?
932 (MI.getOperand(CurOp+X86::AddrNumOperands).isImm() ?
Chris Lattner74a21512010-02-05 19:24:13 +0000933 X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000934
Chris Lattnere831b6b2003-01-13 00:33:59 +0000935 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000936 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000937 PCAdj);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000938 CurOp += X86::AddrNumOperands;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000939
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000940 if (CurOp == NumOps)
941 break;
942
943 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000944 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000945 if (MO.isImm()) {
946 emitConstant(MO.getImm(), Size);
947 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000948 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000949
950 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
951 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
952 if (Opcode == X86::MOV64mi32)
953 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
954 if (MO.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000955 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
956 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000957 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000958 } else if (MO.isSymbol())
959 emitExternalSymbolAddress(MO.getSymbolName(), rt);
960 else if (MO.isCPI())
961 emitConstPoolAddress(MO.getIndex(), rt);
962 else if (MO.isJTI())
963 emitJumpTableAddress(MO.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000964 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000965 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000966
967 case X86II::MRMInitReg:
968 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000969 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
970 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
971 getX86RegNum(MI.getOperand(CurOp).getReg()));
972 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000973 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000974
975 case X86II::MRM_C1:
976 MCE.emitByte(BaseOpcode);
977 MCE.emitByte(0xC1);
978 break;
979 case X86II::MRM_C8:
980 MCE.emitByte(BaseOpcode);
981 MCE.emitByte(0xC8);
982 break;
983 case X86II::MRM_C9:
984 MCE.emitByte(BaseOpcode);
985 MCE.emitByte(0xC9);
986 break;
987 case X86II::MRM_E8:
988 MCE.emitByte(BaseOpcode);
989 MCE.emitByte(0xE8);
990 break;
991 case X86II::MRM_F0:
992 MCE.emitByte(BaseOpcode);
993 MCE.emitByte(0xF0);
994 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000995 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000996
Evan Cheng0b213902008-03-05 02:08:03 +0000997 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwindac237e2009-07-08 20:53:28 +0000998#ifndef NDEBUG
David Greenec719d5f2010-01-05 01:28:53 +0000999 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00001000#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00001001 llvm_unreachable(0);
Evan Cheng0b213902008-03-05 02:08:03 +00001002 }
Devang Patelaf0e2722009-10-06 02:19:11 +00001003
1004 MCE.processDebugLoc(MI.getDebugLoc(), false);
Chris Lattner76041ce2002-12-02 21:44:34 +00001005}