blob: 2d5529b5c91803dfe0f57a4783cf75844a569c82 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicumb4b54152011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liu31d157a2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicumb4b54152011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicumb4b54152011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin3e590402012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Vermaf931f692013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000019#include "llvm/CodeGen/Passes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000020#include "llvm/IR/Module.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000021#include "llvm/PassManager.h"
Benjamin Kramerf3fd7ee2012-02-06 10:19:29 +000022#include "llvm/Support/CommandLine.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000023#include "llvm/Support/TargetRegistry.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/Transforms/IPO/PassManagerBuilder.h"
25#include "llvm/Transforms/Scalar.h"
Tony Linthicumb4b54152011-12-12 21:14:40 +000026
Tony Linthicumb4b54152011-12-12 21:14:40 +000027using namespace llvm;
28
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000029static cl:: opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
30 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicumb4b54152011-12-12 21:14:40 +000031
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000032static cl::opt<bool> DisableHexagonMISched("disable-hexagon-misched",
33 cl::Hidden, cl::ZeroOrMore, cl::init(false),
34 cl::desc("Disable Hexagon MI Scheduling"));
Sergei Larin3e590402012-09-04 14:49:56 +000035
Jyotsna Verma0f680702013-03-27 11:14:24 +000036static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +000037 cl::Hidden, cl::ZeroOrMore, cl::init(false),
38 cl::desc("Disable Hexagon CFG Optimization"));
39
Jyotsna Verma0f680702013-03-27 11:14:24 +000040
Tony Linthicumb4b54152011-12-12 21:14:40 +000041/// HexagonTargetMachineModule - Note that this is used on hosts that
42/// cannot link in a library unless there are references into the
43/// library. In particular, it seems that it is not possible to get
44/// things to work on Win32 without this. Though it is unused, do not
45/// remove it.
46extern "C" int HexagonTargetMachineModule;
47int HexagonTargetMachineModule = 0;
48
49extern "C" void LLVMInitializeHexagonTarget() {
50 // Register the target.
51 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicumb4b54152011-12-12 21:14:40 +000052}
53
Sergei Larin3e590402012-09-04 14:49:56 +000054static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
55 return new VLIWMachineScheduler(C, new ConvergingVLIWScheduler());
56}
57
58static MachineSchedRegistry
59SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
60 createVLIWMachineSched);
Tony Linthicumb4b54152011-12-12 21:14:40 +000061
62/// HexagonTargetMachine ctor - Create an ILP32 architecture model.
63///
64
65/// Hexagon_TODO: Do I need an aggregate alignment?
66///
67HexagonTargetMachine::HexagonTargetMachine(const Target &T, StringRef TT,
68 StringRef CPU, StringRef FS,
Craig Topper1e0c9ab2012-03-17 09:24:09 +000069 const TargetOptions &Options,
Tony Linthicumb4b54152011-12-12 21:14:40 +000070 Reloc::Model RM,
71 CodeModel::Model CM,
72 CodeGenOpt::Level OL)
73 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Micah Villmow3574eca2012-10-08 16:38:25 +000074 DL("e-p:32:32:32-"
Sirish Pande7517bbc2012-05-10 20:20:25 +000075 "i64:64:64-i32:32:32-i16:16:16-i1:32:32-"
76 "f64:64:64-f32:32:32-a0:0-n32") ,
Benjamin Kramer90345622011-12-16 19:08:59 +000077 Subtarget(TT, CPU, FS), InstrInfo(Subtarget), TLInfo(*this),
Tony Linthicumb4b54152011-12-12 21:14:40 +000078 TSInfo(*this),
79 FrameLowering(Subtarget),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000080 InstrItins(&Subtarget.getInstrItineraryData()) {
Jyotsna Verma0f680702013-03-27 11:14:24 +000081 setMCUseCFI(false);
Rafael Espindola4a971702013-05-13 01:16:13 +000082 initAsmInfo();
Tony Linthicumb4b54152011-12-12 21:14:40 +000083}
84
85// addPassesForOptimizations - Allow the backend (target) to add Target
86// Independent Optimization passes to the Pass Manager.
87bool HexagonTargetMachine::addPassesForOptimizations(PassManagerBase &PM) {
Jyotsna Verma0f680702013-03-27 11:14:24 +000088 if (getOptLevel() != CodeGenOpt::None) {
89 PM.add(createConstantPropagationPass());
90 PM.add(createLoopSimplifyPass());
91 PM.add(createDeadCodeEliminationPass());
92 PM.add(createConstantPropagationPass());
93 PM.add(createLoopUnrollPass());
94 PM.add(createLoopStrengthReducePass());
95 }
Tony Linthicumb4b54152011-12-12 21:14:40 +000096 return true;
97}
98
Andrew Trick843ee2e2012-02-03 05:12:41 +000099namespace {
100/// Hexagon Code Generator Pass Configuration Options.
101class HexagonPassConfig : public TargetPassConfig {
102public:
Andrew Trick061efcf2012-02-04 02:56:59 +0000103 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Sergei Larin3e590402012-09-04 14:49:56 +0000104 : TargetPassConfig(TM, PM) {
105 // Enable MI scheduler.
106 if (!DisableHexagonMISched) {
107 enablePass(&MachineSchedulerID);
108 MachineSchedRegistry::setDefault(createVLIWMachineSched);
109 }
110 }
Andrew Trick843ee2e2012-02-03 05:12:41 +0000111
112 HexagonTargetMachine &getHexagonTargetMachine() const {
113 return getTM<HexagonTargetMachine>();
114 }
115
116 virtual bool addInstSelector();
117 virtual bool addPreRegAlloc();
118 virtual bool addPostRegAlloc();
119 virtual bool addPreSched2();
120 virtual bool addPreEmitPass();
121};
122} // namespace
123
Andrew Trick061efcf2012-02-04 02:56:59 +0000124TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
125 return new HexagonPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +0000126}
127
128bool HexagonPassConfig::addInstSelector() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000129 const HexagonTargetMachine &TM = getHexagonTargetMachine();
130 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma0f680702013-03-27 11:14:24 +0000131
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000132 if (!NoOpt)
133 addPass(createHexagonRemoveExtendArgs(TM));
Jyotsna Verma0f680702013-03-27 11:14:24 +0000134
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000135 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma0f680702013-03-27 11:14:24 +0000136
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000137 if (!NoOpt) {
Jyotsna Verma0f680702013-03-27 11:14:24 +0000138 addPass(createHexagonPeephole());
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000139 printAndVerify("After hexagon peephole pass");
140 }
Jyotsna Verma0f680702013-03-27 11:14:24 +0000141
Tony Linthicumb4b54152011-12-12 21:14:40 +0000142 return false;
143}
144
Andrew Trick843ee2e2012-02-03 05:12:41 +0000145bool HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000146 if (getOptLevel() != CodeGenOpt::None)
147 if (!DisableHardwareLoops)
148 addPass(createHexagonHardwareLoops());
Tony Linthicumb4b54152011-12-12 21:14:40 +0000149 return false;
150}
151
Andrew Trick843ee2e2012-02-03 05:12:41 +0000152bool HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000153 const HexagonTargetMachine &TM = getHexagonTargetMachine();
154 if (getOptLevel() != CodeGenOpt::None)
155 if (!DisableHexagonCFGOpt)
156 addPass(createHexagonCFGOptimizer(TM));
157 return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000158}
159
Andrew Trick843ee2e2012-02-03 05:12:41 +0000160bool HexagonPassConfig::addPreSched2() {
Jyotsna Vermaf931f692013-05-07 19:53:00 +0000161 const HexagonTargetMachine &TM = getHexagonTargetMachine();
162 HexagonTargetObjectFile &TLOF =
163 (HexagonTargetObjectFile&)(getTargetLowering()->getObjFileLowering());
164
165 if (getOptLevel() != CodeGenOpt::None)
166 addPass(&IfConverterID);
167 if (!TLOF.IsSmallDataEnabled()) {
168 addPass(createHexagonSplitConst32AndConst64(TM));
169 printAndVerify("After hexagon split const32/64 pass");
170 }
171 return true;
Jyotsna Verma0f680702013-03-27 11:14:24 +0000172 if (getOptLevel() != CodeGenOpt::None)
173 addPass(&IfConverterID);
Jyotsna Vermaddcf3ee2013-05-07 17:12:35 +0000174 return false;
Tony Linthicumb4b54152011-12-12 21:14:40 +0000175}
176
Andrew Trick843ee2e2012-02-03 05:12:41 +0000177bool HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000178 const HexagonTargetMachine &TM = getHexagonTargetMachine();
179 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicumb4b54152011-12-12 21:14:40 +0000180
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000181 if (!NoOpt)
Jyotsna Verma0f680702013-03-27 11:14:24 +0000182 addPass(createHexagonNewValueJump());
Sirish Pandeb3385702012-05-12 05:10:30 +0000183
Tony Linthicumb4b54152011-12-12 21:14:40 +0000184 // Expand Spill code for predicate registers.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000185 addPass(createHexagonExpandPredSpillCode(TM));
Tony Linthicumb4b54152011-12-12 21:14:40 +0000186
187 // Split up TFRcondsets into conditional transfers.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000188 addPass(createHexagonSplitTFRCondSets(TM));
Tony Linthicumb4b54152011-12-12 21:14:40 +0000189
Sirish Pande26f61a12012-05-03 21:52:53 +0000190 // Create Packets.
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000191 if (!NoOpt) {
192 if (!DisableHardwareLoops)
193 addPass(createHexagonFixupHwLoops());
Jyotsna Verma0f680702013-03-27 11:14:24 +0000194 addPass(createHexagonPacketizer());
Krzysztof Parzyszekb0720902013-05-06 21:25:45 +0000195 }
Sirish Pande26f61a12012-05-03 21:52:53 +0000196
Tony Linthicumb4b54152011-12-12 21:14:40 +0000197 return false;
198}