blob: 0422a61fb831602502d74f19cefb963e6f2aab4e [file] [log] [blame]
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00001//===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00009//
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000010// This file defines the X86 specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86TargetMachine.h"
Chris Lattner5bcd95c2002-12-24 00:04:01 +000015#include "X86.h"
Chris Lattner3dffa792002-10-30 00:47:49 +000016#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerd91d86f2003-01-13 00:51:23 +000017#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/PassManager.h"
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +000019#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattner1e60a912003-12-20 01:22:19 +000023using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000024
NAKAMURA Takumie310b3a2011-02-17 12:23:50 +000025extern "C" void LLVMInitializeX86Target() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000026 // Register the target.
27 RegisterTargetMachine<X86_32TargetMachine> X(TheX86_32Target);
28 RegisterTargetMachine<X86_64TargetMachine> Y(TheX86_64Target);
Daniel Dunbar51b198a2009-07-15 20:24:03 +000029}
Douglas Gregor1555a232009-06-16 20:12:29 +000030
David Blaikie2d24e2a2011-12-20 02:50:00 +000031void X86_32TargetMachine::anchor() { }
Jim Laskeyfde1b3b2006-09-07 23:39:26 +000032
Evan Cheng43966132011-07-19 06:37:02 +000033X86_32TargetMachine::X86_32TargetMachine(const Target &T, StringRef TT,
34 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000035 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000036 Reloc::Model RM, CodeModel::Model CM,
37 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000038 : X86TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false),
Micah Villmow3574eca2012-10-08 16:38:25 +000039 DL(getSubtargetImpl()->isTargetDarwin() ?
Evan Chengb10946a2011-10-14 20:36:23 +000040 "e-p:32:32-f64:32:64-i64:32:64-f80:128:128-f128:128:128-"
41 "n8:16:32-S128" :
Rafael Espindola0febc462010-10-03 18:59:45 +000042 (getSubtargetImpl()->isTargetCygMing() ||
43 getSubtargetImpl()->isTargetWindows()) ?
Evan Chengb10946a2011-10-14 20:36:23 +000044 "e-p:32:32-f64:64:64-i64:64:64-f80:32:32-f128:128:128-"
45 "n8:16:32-S32" :
46 "e-p:32:32-f64:32:64-i64:32:64-f80:32:32-f128:128:128-"
47 "n8:16:32-S128"),
Rafael Espindola0febc462010-10-03 18:59:45 +000048 InstrInfo(*this),
Rafael Espindola0febc462010-10-03 18:59:45 +000049 TLInfo(*this),
Richard Smithba836a22012-12-20 04:04:17 +000050 TSInfo(*this),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000051 JITInfo(*this) {
Rafael Espindola4a971702013-05-13 01:16:13 +000052 initAsmInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +000053}
54
David Blaikie2d24e2a2011-12-20 02:50:00 +000055void X86_64TargetMachine::anchor() { }
Evan Cheng25ab6902006-09-08 06:48:29 +000056
Evan Cheng43966132011-07-19 06:37:02 +000057X86_64TargetMachine::X86_64TargetMachine(const Target &T, StringRef TT,
58 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000059 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000060 Reloc::Model RM, CodeModel::Model CM,
61 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000062 : X86TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true),
Eli Benderskya5597f02013-01-25 22:07:43 +000063 // The x32 ABI dictates the ILP32 programming model for x64.
64 DL(getSubtargetImpl()->isTarget64BitILP32() ?
65 "e-p:32:32-s:64-f64:64:64-i64:64:64-f80:128:128-f128:128:128-"
66 "n8:16:32:64-S128" :
67 "e-p:64:64-s:64-f64:64:64-i64:64:64-f80:128:128-f128:128:128-"
68 "n8:16:32:64-S128"),
Rafael Espindola0febc462010-10-03 18:59:45 +000069 InstrInfo(*this),
Rafael Espindola0febc462010-10-03 18:59:45 +000070 TLInfo(*this),
Richard Smithba836a22012-12-20 04:04:17 +000071 TSInfo(*this),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000072 JITInfo(*this) {
Rafael Espindola4a971702013-05-13 01:16:13 +000073 initAsmInfo();
Evan Cheng25ab6902006-09-08 06:48:29 +000074}
75
Chris Lattner11348ee2009-07-09 03:32:31 +000076/// X86TargetMachine ctor - Create an X86 target.
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000077///
Evan Cheng43966132011-07-19 06:37:02 +000078X86TargetMachine::X86TargetMachine(const Target &T, StringRef TT,
79 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000080 const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000081 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000082 CodeGenOpt::Level OL,
Evan Cheng34ad6db2011-07-20 07:51:56 +000083 bool is64Bit)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000084 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
85 Subtarget(TT, CPU, FS, Options.StackAlignmentOverride, is64Bit),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000086 FrameLowering(*this, Subtarget),
Andrew Trick922d3142012-02-01 23:20:51 +000087 InstrItins(Subtarget.getInstrItineraryData()){
Chris Lattner11348ee2009-07-09 03:32:31 +000088 // Determine the PICStyle based on the target selected.
89 if (getRelocationModel() == Reloc::Static) {
90 // Unless we're in PIC or DynamicNoPIC mode, set the PIC style to None.
91 Subtarget.setPICStyle(PICStyles::None);
Anton Korobeynikov699647c2010-08-21 17:21:11 +000092 } else if (Subtarget.is64Bit()) {
93 // PIC in 64 bit mode is always rip-rel.
94 Subtarget.setPICStyle(PICStyles::RIPRel);
Chris Lattner11348ee2009-07-09 03:32:31 +000095 } else if (Subtarget.isTargetCygMing()) {
Chris Lattnere4df7562009-07-09 03:15:51 +000096 Subtarget.setPICStyle(PICStyles::None);
97 } else if (Subtarget.isTargetDarwin()) {
Anton Korobeynikov699647c2010-08-21 17:21:11 +000098 if (getRelocationModel() == Reloc::PIC_)
Chris Lattner8097b652009-07-10 20:58:47 +000099 Subtarget.setPICStyle(PICStyles::StubPIC);
100 else {
101 assert(getRelocationModel() == Reloc::DynamicNoPIC);
102 Subtarget.setPICStyle(PICStyles::StubDynamicNoPIC);
103 }
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +0000104 } else if (Subtarget.isTargetELF()) {
Anton Korobeynikov699647c2010-08-21 17:21:11 +0000105 Subtarget.setPICStyle(PICStyles::GOT);
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +0000106 }
Anton Korobeynikov699647c2010-08-21 17:21:11 +0000107
Evan Chengef41ff62011-06-23 17:54:54 +0000108 // default to hard float ABI
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000109 if (Options.FloatABIType == FloatABI::Default)
Andrew Trick8247e0d2012-02-03 05:12:30 +0000110 this->Options.FloatABIType = FloatABI::Hard;
Chris Lattner4efab052006-02-03 18:59:39 +0000111}
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000112
Chris Lattner1911fd42006-09-04 04:14:57 +0000113//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000114// Command line options for x86
115//===----------------------------------------------------------------------===//
Benjamin Kramerc53479d2011-09-03 03:45:06 +0000116static cl::opt<bool>
117UseVZeroUpper("x86-use-vzeroupper",
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000118 cl::desc("Minimize AVX to SSE transition penalty"),
Eli Friedmand224c782011-11-17 00:21:52 +0000119 cl::init(true));
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000120
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +0000121// Temporary option to control early if-conversion for x86 while adding machine
122// models.
123static cl::opt<bool>
124X86EarlyIfConv("x86-early-ifcvt",
125 cl::desc("Enable early if-conversion on X86"));
126
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000127//===----------------------------------------------------------------------===//
Chandler Carruthaeef83c2013-01-07 01:37:14 +0000128// X86 Analysis Pass Setup
129//===----------------------------------------------------------------------===//
130
131void X86TargetMachine::addAnalysisPasses(PassManagerBase &PM) {
132 // Add first the target-independent BasicTTI pass, then our X86 pass. This
133 // allows the X86 pass to delegate to the target independent layer when
134 // appropriate.
135 PM.add(createBasicTargetTransformInfoPass(getTargetLowering()));
136 PM.add(createX86TargetTransformInfoPass(this));
137}
138
139
140//===----------------------------------------------------------------------===//
Chris Lattner1911fd42006-09-04 04:14:57 +0000141// Pass Pipeline Configuration
142//===----------------------------------------------------------------------===//
Chris Lattnerc9bbfbc2003-08-05 16:34:44 +0000143
Andrew Trick843ee2e2012-02-03 05:12:41 +0000144namespace {
145/// X86 Code Generator Pass Configuration Options.
146class X86PassConfig : public TargetPassConfig {
147public:
Andrew Trick061efcf2012-02-04 02:56:59 +0000148 X86PassConfig(X86TargetMachine *TM, PassManagerBase &PM)
149 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +0000150
151 X86TargetMachine &getX86TargetMachine() const {
152 return getTM<X86TargetMachine>();
153 }
154
155 const X86Subtarget &getX86Subtarget() const {
156 return *getX86TargetMachine().getSubtargetImpl();
157 }
158
159 virtual bool addInstSelector();
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000160 virtual bool addILPOpts();
Andrew Trick843ee2e2012-02-03 05:12:41 +0000161 virtual bool addPreRegAlloc();
162 virtual bool addPostRegAlloc();
163 virtual bool addPreEmitPass();
164};
165} // namespace
166
Andrew Trick061efcf2012-02-04 02:56:59 +0000167TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) {
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000168 return new X86PassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +0000169}
170
171bool X86PassConfig::addInstSelector() {
Nate Begeman73bfa712005-08-18 23:53:15 +0000172 // Install an instruction selector.
Bob Wilson564fbf62012-07-02 19:48:31 +0000173 addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
Dan Gohman71b7f642008-10-25 17:46:52 +0000174
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000175 // For ELF, cleanup any local-dynamic TLS accesses.
176 if (getX86Subtarget().isTargetELF() && getOptLevel() != CodeGenOpt::None)
Bob Wilson564fbf62012-07-02 19:48:31 +0000177 addPass(createCleanupLocalDynamicTLSPass());
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000178
Dan Gohman84023e02010-07-10 09:00:22 +0000179 // For 32-bit, prepend instructions to set the "global base reg" for PIC.
Andrew Trick843ee2e2012-02-03 05:12:41 +0000180 if (!getX86Subtarget().is64Bit())
Bob Wilson564fbf62012-07-02 19:48:31 +0000181 addPass(createGlobalBaseRegPass());
Dan Gohman84023e02010-07-10 09:00:22 +0000182
Chris Lattner1911fd42006-09-04 04:14:57 +0000183 return false;
Brian Gaekede3aa4f2003-06-18 21:43:21 +0000184}
185
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000186bool X86PassConfig::addILPOpts() {
187 if (X86EarlyIfConv && getX86Subtarget().hasCMov()) {
188 addPass(&EarlyIfConverterID);
189 return true;
190 }
191 return false;
192}
193
Andrew Trick843ee2e2012-02-03 05:12:41 +0000194bool X86PassConfig::addPreRegAlloc() {
Anton Korobeynikov856914f2008-04-23 18:23:05 +0000195 return false; // -print-machineinstr shouldn't print after this.
196}
197
Andrew Trick843ee2e2012-02-03 05:12:41 +0000198bool X86PassConfig::addPostRegAlloc() {
Bob Wilson564fbf62012-07-02 19:48:31 +0000199 addPass(createX86FloatingPointStackifierPass());
Chris Lattner1911fd42006-09-04 04:14:57 +0000200 return true; // -print-machineinstr should print after this.
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000201}
202
Andrew Trick843ee2e2012-02-03 05:12:41 +0000203bool X86PassConfig::addPreEmitPass() {
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000204 bool ShouldPrint = false;
Andrew Trick843ee2e2012-02-03 05:12:41 +0000205 if (getOptLevel() != CodeGenOpt::None && getX86Subtarget().hasSSE2()) {
Bob Wilson564fbf62012-07-02 19:48:31 +0000206 addPass(createExecutionDependencyFixPass(&X86::VR128RegClass));
Craig Topper2713d042011-11-16 05:02:04 +0000207 ShouldPrint = true;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000208 }
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000209
Andrew Trick843ee2e2012-02-03 05:12:41 +0000210 if (getX86Subtarget().hasAVX() && UseVZeroUpper) {
Bob Wilson564fbf62012-07-02 19:48:31 +0000211 addPass(createX86IssueVZeroUpperPass());
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000212 ShouldPrint = true;
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000213 }
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000214
Preston Gurdc7b902e2013-01-08 18:27:24 +0000215 if (getOptLevel() != CodeGenOpt::None &&
216 getX86Subtarget().padShortFunctions()) {
217 addPass(createX86PadShortFunctions());
218 ShouldPrint = true;
219 }
Preston Gurdd6ac8e92013-04-25 20:29:37 +0000220 if (getOptLevel() != CodeGenOpt::None &&
221 getX86Subtarget().LEAusesAG()){
222 addPass(createX86FixupLEAs());
223 ShouldPrint = true;
224 }
Preston Gurdc7b902e2013-01-08 18:27:24 +0000225
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000226 return ShouldPrint;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000227}
228
Bill Wendling98a366d2009-04-29 23:29:43 +0000229bool X86TargetMachine::addCodeEmitter(PassManagerBase &PM,
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000230 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000231 PM.add(createX86JITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000232
233 return false;
234}