blob: 69a60361314aea849df7abfa98d65b040f6e2982 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001588 if (Copy->getOpcode() == ISD::CopyToReg) {
1589 // If the copy has a glue operand, we conservatively assume it isn't safe to
1590 // perform a tail call.
1591 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1592 return false;
1593 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001594 return false;
1595
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001845 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001930 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001933 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002126 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002329 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002519 // Add a register mask operand representing the call-preserved registers.
2520 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2521 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2522 assert(Mask && "Missing call preserved mask for calling convention");
2523 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002524
Gabor Greifba36cb52008-08-28 21:40:38 +00002525 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002526 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002527
Dan Gohman98ca4f22009-08-05 01:29:28 +00002528 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002529 // We used to do:
2530 //// If this is the first return lowered for this function, add the regs
2531 //// to the liveout set for the function.
2532 // This isn't right, although it's probably harmless on x86; liveouts
2533 // should be computed from returns not tail calls. Consider a void
2534 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 return DAG.getNode(X86ISD::TC_RETURN, dl,
2536 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002537 }
2538
Dale Johannesenace16102009-02-03 19:33:06 +00002539 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002540 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002541
Chris Lattner2d297092006-05-23 18:50:38 +00002542 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002544 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2545 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002547 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2548 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002549 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002550 // pops the hidden struct pointer, so we have to push it back.
2551 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002552 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002554 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002556
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002558 if (!IsSibcall) {
2559 Chain = DAG.getCALLSEQ_END(Chain,
2560 DAG.getIntPtrConstant(NumBytes, true),
2561 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2562 true),
2563 InFlag);
2564 InFlag = Chain.getValue(1);
2565 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002566
Chris Lattner3085e152007-02-25 08:59:22 +00002567 // Handle result values, copying them out of physregs into vregs that we
2568 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2570 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002571}
2572
Evan Cheng25ab6902006-09-08 06:48:29 +00002573
2574//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002575// Fast Calling Convention (tail call) implementation
2576//===----------------------------------------------------------------------===//
2577
2578// Like std call, callee cleans arguments, convention except that ECX is
2579// reserved for storing the tail called function address. Only 2 registers are
2580// free for argument passing (inreg). Tail call optimization is performed
2581// provided:
2582// * tailcallopt is enabled
2583// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002584// On X86_64 architecture with GOT-style position independent code only local
2585// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002586// To keep the stack aligned according to platform abi the function
2587// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2588// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// If a tail called function callee has more arguments than the caller the
2590// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002591// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// original REtADDR, but before the saved framepointer or the spilled registers
2593// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2594// stack layout:
2595// arg1
2596// arg2
2597// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002598// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// move area ]
2600// (possible EBP)
2601// ESI
2602// EDI
2603// local1 ..
2604
2605/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2606/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002607unsigned
2608X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2609 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 MachineFunction &MF = DAG.getMachineFunction();
2611 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002612 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002616 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2618 // Number smaller than 12 so just add the difference.
2619 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2620 } else {
2621 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002622 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002624 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626}
2627
Evan Cheng5f941932010-02-05 02:21:12 +00002628/// MatchingStackOffset - Return true if the given stack call argument is
2629/// already available in the same position (relatively) of the caller's
2630/// incoming argument stack.
2631static
2632bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2633 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2634 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002635 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2636 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002637 if (Arg.getOpcode() == ISD::CopyFromReg) {
2638 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002639 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002640 return false;
2641 MachineInstr *Def = MRI->getVRegDef(VR);
2642 if (!Def)
2643 return false;
2644 if (!Flags.isByVal()) {
2645 if (!TII->isLoadFromStackSlot(Def, FI))
2646 return false;
2647 } else {
2648 unsigned Opcode = Def->getOpcode();
2649 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2650 Def->getOperand(1).isFI()) {
2651 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002653 } else
2654 return false;
2655 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2657 if (Flags.isByVal())
2658 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002659 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 // define @foo(%struct.X* %A) {
2661 // tail call @bar(%struct.X* byval %A)
2662 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002663 return false;
2664 SDValue Ptr = Ld->getBasePtr();
2665 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2666 if (!FINode)
2667 return false;
2668 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002669 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002670 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 FI = FINode->getIndex();
2672 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 } else
2674 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002675
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002677 if (!MFI->isFixedObjectIndex(FI))
2678 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002680}
2681
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2683/// for tail call optimization. Targets which want to do tail call
2684/// optimization should implement this function.
2685bool
2686X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002687 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002689 bool isCalleeStructRet,
2690 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002691 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002692 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002695 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002696 CalleeCC != CallingConv::C)
2697 return false;
2698
Evan Cheng7096ae42010-01-29 06:45:59 +00002699 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002700 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002702 CallingConv::ID CallerCC = CallerF->getCallingConv();
2703 bool CCMatch = CallerCC == CalleeCC;
2704
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002706 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002707 return true;
2708 return false;
2709 }
2710
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002711 // Look for obvious safe cases to perform tail call optimization that do not
2712 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002713
Evan Cheng2c12cb42010-03-26 16:26:03 +00002714 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2715 // emit a special epilogue.
2716 if (RegInfo->needsStackRealignment(MF))
2717 return false;
2718
Evan Chenga375d472010-03-15 18:54:48 +00002719 // Also avoid sibcall optimization if either caller or callee uses struct
2720 // return semantics.
2721 if (isCalleeStructRet || isCallerStructRet)
2722 return false;
2723
Chad Rosier2416da32011-06-24 21:15:36 +00002724 // An stdcall caller is expected to clean up its arguments; the callee
2725 // isn't going to do that.
2726 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2727 return false;
2728
Chad Rosier871f6642011-05-18 19:59:50 +00002729 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002730 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002731 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002732
2733 // Optimizing for varargs on Win64 is unlikely to be safe without
2734 // additional testing.
2735 if (Subtarget->isTargetWin64())
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002739 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2740 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002741
Chad Rosier871f6642011-05-18 19:59:50 +00002742 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2743 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2744 if (!ArgLocs[i].isRegLoc())
2745 return false;
2746 }
2747
Chad Rosier30450e82011-12-22 22:35:21 +00002748 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2749 // stack. Therefore, if it's not used by the call it is not safe to optimize
2750 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002751 bool Unused = false;
2752 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2753 if (!Ins[i].Used) {
2754 Unused = true;
2755 break;
2756 }
2757 }
2758 if (Unused) {
2759 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002760 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2761 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002762 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002763 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCValAssign &VA = RVLocs[i];
2765 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2766 return false;
2767 }
2768 }
2769
Evan Cheng13617962010-04-30 01:12:32 +00002770 // If the calling conventions do not match, then we'd better make sure the
2771 // results are returned in the same way as what the caller expects.
2772 if (!CCMatch) {
2773 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2775 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002776 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2777
2778 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2780 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002781 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2782
2783 if (RVLocs1.size() != RVLocs2.size())
2784 return false;
2785 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2786 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2787 return false;
2788 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2789 return false;
2790 if (RVLocs1[i].isRegLoc()) {
2791 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2792 return false;
2793 } else {
2794 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2795 return false;
2796 }
2797 }
2798 }
2799
Evan Chenga6bff982010-01-30 01:22:00 +00002800 // If the callee takes no arguments then go on to check the results of the
2801 // call.
2802 if (!Outs.empty()) {
2803 // Check if stack adjustment is needed. For now, do not do this if any
2804 // argument is passed on the stack.
2805 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002806 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2807 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002808
2809 // Allocate shadow area for Win64
2810 if (Subtarget->isTargetWin64()) {
2811 CCInfo.AllocateStack(32, 8);
2812 }
2813
Duncan Sands45907662010-10-31 13:21:44 +00002814 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002815 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2818 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002819
2820 // Check if the arguments are already laid out in the right way as
2821 // the caller's fixed stack objects.
2822 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002823 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2824 const X86InstrInfo *TII =
2825 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002826 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2827 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002829 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002830 if (VA.getLocInfo() == CCValAssign::Indirect)
2831 return false;
2832 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002833 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2834 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002835 return false;
2836 }
2837 }
2838 }
Evan Cheng9c044672010-05-29 01:35:22 +00002839
2840 // If the tailcall address may be in a register, then make sure it's
2841 // possible to register allocate for it. In 32-bit, the call address can
2842 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002843 // callee-saved registers are restored. These happen to be the same
2844 // registers used to pass 'inreg' arguments so watch out for those.
2845 if (!Subtarget->is64Bit() &&
2846 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002847 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002848 unsigned NumInRegs = 0;
2849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2850 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002851 if (!VA.isRegLoc())
2852 continue;
2853 unsigned Reg = VA.getLocReg();
2854 switch (Reg) {
2855 default: break;
2856 case X86::EAX: case X86::EDX: case X86::ECX:
2857 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002858 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002859 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002860 }
2861 }
2862 }
Evan Chenga6bff982010-01-30 01:22:00 +00002863 }
Evan Chengb1712452010-01-27 06:25:16 +00002864
Evan Cheng86809cc2010-02-03 03:28:02 +00002865 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002866}
2867
Dan Gohman3df24e62008-09-03 23:12:08 +00002868FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002869X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2870 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002871}
2872
2873
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002874//===----------------------------------------------------------------------===//
2875// Other Lowering Hooks
2876//===----------------------------------------------------------------------===//
2877
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002878static bool MayFoldLoad(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2880}
2881
2882static bool MayFoldIntoStore(SDValue Op) {
2883 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2884}
2885
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002886static bool isTargetShuffle(unsigned Opcode) {
2887 switch(Opcode) {
2888 default: return false;
2889 case X86ISD::PSHUFD:
2890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002892 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002893 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002895 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002896 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLPS:
2898 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902 case X86ISD::MOVSS:
2903 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002904 case X86ISD::UNPCKL:
2905 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002906 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002907 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 return true;
2909 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910}
2911
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002913 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002914 switch(Opc) {
2915 default: llvm_unreachable("Unknown x86 shuffle node");
2916 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002917 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002918 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 return DAG.getNode(Opc, dl, VT, V1);
2920 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921}
2922
2923static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002924 SDValue V1, unsigned TargetMask,
2925 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002926 switch(Opc) {
2927 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002928 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929 case X86ISD::PSHUFHW:
2930 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002931 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2933 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002935
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002936static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002937 SDValue V1, SDValue V2, unsigned TargetMask,
2938 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002941 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002942 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002943 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 return DAG.getNode(Opc, dl, VT, V1, V2,
2945 DAG.getConstant(TargetMask, MVT::i8));
2946 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947}
2948
2949static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2950 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2951 switch(Opc) {
2952 default: llvm_unreachable("Unknown x86 shuffle node");
2953 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002954 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002955 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002956 case X86ISD::MOVLPS:
2957 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002958 case X86ISD::MOVSS:
2959 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002960 case X86ISD::UNPCKL:
2961 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962 return DAG.getNode(Opc, dl, VT, V1, V2);
2963 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002964}
2965
Dan Gohmand858e902010-04-17 15:26:15 +00002966SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002967 MachineFunction &MF = DAG.getMachineFunction();
2968 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2969 int ReturnAddrIndex = FuncInfo->getRAIndex();
2970
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 if (ReturnAddrIndex == 0) {
2972 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002973 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002974 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002975 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002976 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002977 }
2978
Evan Cheng25ab6902006-09-08 06:48:29 +00002979 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002980}
2981
2982
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002983bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2984 bool hasSymbolicDisplacement) {
2985 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002986 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002987 return false;
2988
2989 // If we don't have a symbolic displacement - we don't have any extra
2990 // restrictions.
2991 if (!hasSymbolicDisplacement)
2992 return true;
2993
2994 // FIXME: Some tweaks might be needed for medium code model.
2995 if (M != CodeModel::Small && M != CodeModel::Kernel)
2996 return false;
2997
2998 // For small code model we assume that latest object is 16MB before end of 31
2999 // bits boundary. We may also accept pretty large negative constants knowing
3000 // that all objects are in the positive half of address space.
3001 if (M == CodeModel::Small && Offset < 16*1024*1024)
3002 return true;
3003
3004 // For kernel code model we know that all object resist in the negative half
3005 // of 32bits address space. We may not accept negative offsets, since they may
3006 // be just off and we may accept pretty large positive ones.
3007 if (M == CodeModel::Kernel && Offset > 0)
3008 return true;
3009
3010 return false;
3011}
3012
Evan Chengef41ff62011-06-23 17:54:54 +00003013/// isCalleePop - Determines whether the callee is required to pop its
3014/// own arguments. Callee pop is necessary to support tail calls.
3015bool X86::isCalleePop(CallingConv::ID CallingConv,
3016 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3017 if (IsVarArg)
3018 return false;
3019
3020 switch (CallingConv) {
3021 default:
3022 return false;
3023 case CallingConv::X86_StdCall:
3024 return !is64Bit;
3025 case CallingConv::X86_FastCall:
3026 return !is64Bit;
3027 case CallingConv::X86_ThisCall:
3028 return !is64Bit;
3029 case CallingConv::Fast:
3030 return TailCallOpt;
3031 case CallingConv::GHC:
3032 return TailCallOpt;
3033 }
3034}
3035
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3037/// specific condition code, returning the condition code and the LHS/RHS of the
3038/// comparison to make.
3039static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3040 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003041 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3043 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3044 // X > -1 -> X == 0, jump !sign.
3045 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3048 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003049 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003050 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003051 // X < 1 -> X <= 0
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003055 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003056
Evan Chengd9558e02006-01-06 00:43:03 +00003057 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 case ISD::SETEQ: return X86::COND_E;
3060 case ISD::SETGT: return X86::COND_G;
3061 case ISD::SETGE: return X86::COND_GE;
3062 case ISD::SETLT: return X86::COND_L;
3063 case ISD::SETLE: return X86::COND_LE;
3064 case ISD::SETNE: return X86::COND_NE;
3065 case ISD::SETULT: return X86::COND_B;
3066 case ISD::SETUGT: return X86::COND_A;
3067 case ISD::SETULE: return X86::COND_BE;
3068 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003069 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003073
Chris Lattner4c78e022008-12-23 23:42:27 +00003074 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003075 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3076 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3078 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003079 }
3080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 switch (SetCCOpcode) {
3082 default: break;
3083 case ISD::SETOLT:
3084 case ISD::SETOLE:
3085 case ISD::SETUGT:
3086 case ISD::SETUGE:
3087 std::swap(LHS, RHS);
3088 break;
3089 }
3090
3091 // On a floating point condition, the flags are set as follows:
3092 // ZF PF CF op
3093 // 0 | 0 | 0 | X > Y
3094 // 0 | 0 | 1 | X < Y
3095 // 1 | 0 | 0 | X == Y
3096 // 1 | 1 | 1 | unordered
3097 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003098 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETOLT: // flipped
3102 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETOLE: // flipped
3105 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUGT: // flipped
3108 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETUGE: // flipped
3111 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETNE: return X86::COND_NE;
3115 case ISD::SETUO: return X86::COND_P;
3116 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003117 case ISD::SETOEQ:
3118 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 }
Evan Chengd9558e02006-01-06 00:43:03 +00003120}
3121
Evan Cheng4a460802006-01-11 00:33:36 +00003122/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3123/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003125static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003126 switch (X86CC) {
3127 default:
3128 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003129 case X86::COND_B:
3130 case X86::COND_BE:
3131 case X86::COND_E:
3132 case X86::COND_P:
3133 case X86::COND_A:
3134 case X86::COND_AE:
3135 case X86::COND_NE:
3136 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003137 return true;
3138 }
3139}
3140
Evan Chengeb2f9692009-10-27 19:56:55 +00003141/// isFPImmLegal - Returns true if the target can instruction select the
3142/// specified FP immediate natively. If false, the legalizer will
3143/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003144bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003145 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3146 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3147 return true;
3148 }
3149 return false;
3150}
3151
Nate Begeman9008ca62009-04-27 18:41:29 +00003152/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3153/// the specified range (L, H].
3154static bool isUndefOrInRange(int Val, int Low, int Hi) {
3155 return (Val < 0) || (Val >= Low && Val < Hi);
3156}
3157
3158/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3159/// specified value.
3160static bool isUndefOrEqual(int Val, int CmpVal) {
3161 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003162 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003164}
3165
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003166/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3167/// from position Pos and ending in Pos+Size, falls within the specified
3168/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003169static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003170 int Pos, int Size, int Low) {
3171 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3172 if (!isUndefOrEqual(Mask[i], Low))
3173 return false;
3174 return true;
3175}
3176
Nate Begeman9008ca62009-04-27 18:41:29 +00003177/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3178/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3179/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003180static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003181 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 return (Mask[0] < 2 && Mask[1] < 2);
3185 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186}
3187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3189/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003190static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003192 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003195 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003199 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3207/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003208static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Rafael Espindola15684b22009-04-24 12:40:33 +00003212 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003213 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Rafael Espindola15684b22009-04-24 12:40:33 +00003216 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003217 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003222}
3223
Nate Begemana09008b2009-10-19 02:17:23 +00003224/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3225/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003226static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3227 const X86Subtarget *Subtarget) {
3228 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3229 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003230 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003231
Craig Topper0e2037b2012-01-20 05:53:00 +00003232 unsigned NumElts = VT.getVectorNumElements();
3233 unsigned NumLanes = VT.getSizeInBits()/128;
3234 unsigned NumLaneElts = NumElts/NumLanes;
3235
3236 // Do not handle 64-bit element shuffles with palignr.
3237 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003238 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003239
Craig Topper0e2037b2012-01-20 05:53:00 +00003240 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3241 unsigned i;
3242 for (i = 0; i != NumLaneElts; ++i) {
3243 if (Mask[i+l] >= 0)
3244 break;
3245 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 // Lane is all undef, go to next lane
3248 if (i == NumLaneElts)
3249 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003250
Craig Topper0e2037b2012-01-20 05:53:00 +00003251 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Make sure its in this lane in one of the sources
3254 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3255 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003256 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003257
3258 // If not lane 0, then we must match lane 0
3259 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3260 return false;
3261
3262 // Correct second source to be contiguous with first source
3263 if (Start >= (int)NumElts)
3264 Start -= NumElts - NumLaneElts;
3265
3266 // Make sure we're shifting in the right direction.
3267 if (Start <= (int)(i+l))
3268 return false;
3269
3270 Start -= i;
3271
3272 // Check the rest of the elements to see if they are consecutive.
3273 for (++i; i != NumLaneElts; ++i) {
3274 int Idx = Mask[i+l];
3275
3276 // Make sure its in this lane
3277 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3278 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3279 return false;
3280
3281 // If not lane 0, then we must match lane 0
3282 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3283 return false;
3284
3285 if (Idx >= (int)NumElts)
3286 Idx -= NumElts - NumLaneElts;
3287
3288 if (!isUndefOrEqual(Idx, Start+i))
3289 return false;
3290
3291 }
Nate Begemana09008b2009-10-19 02:17:23 +00003292 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003293
Nate Begemana09008b2009-10-19 02:17:23 +00003294 return true;
3295}
3296
Craig Topper1a7700a2012-01-19 08:19:12 +00003297/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3298/// the two vector operands have swapped position.
3299static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3300 unsigned NumElems) {
3301 for (unsigned i = 0; i != NumElems; ++i) {
3302 int idx = Mask[i];
3303 if (idx < 0)
3304 continue;
3305 else if (idx < (int)NumElems)
3306 Mask[i] = idx + NumElems;
3307 else
3308 Mask[i] = idx - NumElems;
3309 }
3310}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003311
Craig Topper1a7700a2012-01-19 08:19:12 +00003312/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3313/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3314/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3315/// reverse of what x86 shuffles want.
3316static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3317 bool Commuted = false) {
3318 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319 return false;
3320
Craig Topper1a7700a2012-01-19 08:19:12 +00003321 unsigned NumElems = VT.getVectorNumElements();
3322 unsigned NumLanes = VT.getSizeInBits()/128;
3323 unsigned NumLaneElems = NumElems/NumLanes;
3324
3325 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 return false;
3327
3328 // VSHUFPSY divides the resulting vector into 4 chunks.
3329 // The sources are also splitted into 4 chunks, and each destination
3330 // chunk must come from a different source chunk.
3331 //
3332 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3333 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3334 //
3335 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3336 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3337 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003338 // VSHUFPDY divides the resulting vector into 4 chunks.
3339 // The sources are also splitted into 4 chunks, and each destination
3340 // chunk must come from a different source chunk.
3341 //
3342 // SRC1 => X3 X2 X1 X0
3343 // SRC2 => Y3 Y2 Y1 Y0
3344 //
3345 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3346 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003347 unsigned HalfLaneElems = NumLaneElems/2;
3348 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3349 for (unsigned i = 0; i != NumLaneElems; ++i) {
3350 int Idx = Mask[i+l];
3351 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3352 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3353 return false;
3354 // For VSHUFPSY, the mask of the second half must be the same as the
3355 // first but with the appropriate offsets. This works in the same way as
3356 // VPERMILPS works with masks.
3357 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3358 continue;
3359 if (!isUndefOrEqual(Idx, Mask[i]+l))
3360 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003361 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003362 }
3363
3364 return true;
3365}
3366
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003367/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3368/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003369static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003370 unsigned NumElems = VT.getVectorNumElements();
3371
3372 if (VT.getSizeInBits() != 128)
3373 return false;
3374
3375 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003376 return false;
3377
Evan Cheng2064a2b2006-03-28 06:50:32 +00003378 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003379 return isUndefOrEqual(Mask[0], 6) &&
3380 isUndefOrEqual(Mask[1], 7) &&
3381 isUndefOrEqual(Mask[2], 2) &&
3382 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003383}
3384
Nate Begeman0b10b912009-11-07 23:17:15 +00003385/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3386/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3387/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003388static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003389 unsigned NumElems = VT.getVectorNumElements();
3390
3391 if (VT.getSizeInBits() != 128)
3392 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003393
Nate Begeman0b10b912009-11-07 23:17:15 +00003394 if (NumElems != 4)
3395 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003396
Craig Topperdd637ae2012-02-19 05:41:45 +00003397 return isUndefOrEqual(Mask[0], 2) &&
3398 isUndefOrEqual(Mask[1], 3) &&
3399 isUndefOrEqual(Mask[2], 2) &&
3400 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003401}
3402
Evan Cheng5ced1d82006-04-06 23:23:56 +00003403/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3404/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003405static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003406 if (VT.getSizeInBits() != 128)
3407 return false;
3408
Craig Topperdd637ae2012-02-19 05:41:45 +00003409 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411 if (NumElems != 2 && NumElems != 4)
3412 return false;
3413
Craig Topperdd637ae2012-02-19 05:41:45 +00003414 for (unsigned i = 0; i != NumElems/2; ++i)
3415 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003416 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417
Craig Topperdd637ae2012-02-19 05:41:45 +00003418 for (unsigned i = NumElems/2; i != NumElems; ++i)
3419 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003420 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421
3422 return true;
3423}
3424
Nate Begeman0b10b912009-11-07 23:17:15 +00003425/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3426/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003427static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3428 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
David Greenea20244d2011-03-02 17:23:43 +00003430 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003431 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432 return false;
3433
Craig Topperdd637ae2012-02-19 05:41:45 +00003434 for (unsigned i = 0; i != NumElems/2; ++i)
3435 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003436 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
Craig Topperdd637ae2012-02-19 05:41:45 +00003438 for (unsigned i = 0; i != NumElems/2; ++i)
3439 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003440 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441
3442 return true;
3443}
3444
Evan Cheng0038e592006-03-28 00:39:58 +00003445/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3446/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003447static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003448 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003449 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003450
3451 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3452 "Unsupported vector type for unpckh");
3453
Craig Topper6347e862011-11-21 06:57:39 +00003454 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003455 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003456 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003457
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003458 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3459 // independently on 128-bit lanes.
3460 unsigned NumLanes = VT.getSizeInBits()/128;
3461 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003462
Craig Topper94438ba2011-12-16 08:06:31 +00003463 for (unsigned l = 0; l != NumLanes; ++l) {
3464 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3465 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003466 i += 2, ++j) {
3467 int BitI = Mask[i];
3468 int BitI1 = Mask[i+1];
3469 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003470 return false;
David Greenea20244d2011-03-02 17:23:43 +00003471 if (V2IsSplat) {
3472 if (!isUndefOrEqual(BitI1, NumElts))
3473 return false;
3474 } else {
3475 if (!isUndefOrEqual(BitI1, j + NumElts))
3476 return false;
3477 }
Evan Cheng39623da2006-04-20 08:58:49 +00003478 }
Evan Cheng0038e592006-03-28 00:39:58 +00003479 }
David Greenea20244d2011-03-02 17:23:43 +00003480
Evan Cheng0038e592006-03-28 00:39:58 +00003481 return true;
3482}
3483
Evan Cheng4fcb9222006-03-28 02:43:26 +00003484/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3485/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003486static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003487 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003488 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003489
3490 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3491 "Unsupported vector type for unpckh");
3492
Craig Topper6347e862011-11-21 06:57:39 +00003493 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003494 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003495 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003496
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3498 // independently on 128-bit lanes.
3499 unsigned NumLanes = VT.getSizeInBits()/128;
3500 unsigned NumLaneElts = NumElts/NumLanes;
3501
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003502 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003503 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3504 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 int BitI = Mask[i];
3506 int BitI1 = Mask[i+1];
3507 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003508 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003509 if (V2IsSplat) {
3510 if (isUndefOrEqual(BitI1, NumElts))
3511 return false;
3512 } else {
3513 if (!isUndefOrEqual(BitI1, j+NumElts))
3514 return false;
3515 }
Evan Cheng39623da2006-04-20 08:58:49 +00003516 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003517 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003518 return true;
3519}
3520
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003521/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3522/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3523/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003524static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003525 bool HasAVX2) {
3526 unsigned NumElts = VT.getVectorNumElements();
3527
3528 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3529 "Unsupported vector type for unpckh");
3530
3531 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3532 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003533 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003534
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003535 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3536 // FIXME: Need a better way to get rid of this, there's no latency difference
3537 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3538 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003539 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003540 return false;
3541
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3543 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003544 unsigned NumLanes = VT.getSizeInBits()/128;
3545 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003546
Craig Topper94438ba2011-12-16 08:06:31 +00003547 for (unsigned l = 0; l != NumLanes; ++l) {
3548 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3549 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003550 i += 2, ++j) {
3551 int BitI = Mask[i];
3552 int BitI1 = Mask[i+1];
3553
3554 if (!isUndefOrEqual(BitI, j))
3555 return false;
3556 if (!isUndefOrEqual(BitI1, j))
3557 return false;
3558 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003559 }
David Greenea20244d2011-03-02 17:23:43 +00003560
Rafael Espindola15684b22009-04-24 12:40:33 +00003561 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003562}
3563
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003564/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3565/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3566/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003567static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003568 unsigned NumElts = VT.getVectorNumElements();
3569
3570 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3571 "Unsupported vector type for unpckh");
3572
3573 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3574 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Craig Topper94438ba2011-12-16 08:06:31 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
3579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
3581
3582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3584 i != (l+1)*NumLaneElts; i += 2, ++j) {
3585 int BitI = Mask[i];
3586 int BitI1 = Mask[i+1];
3587 if (!isUndefOrEqual(BitI, j))
3588 return false;
3589 if (!isUndefOrEqual(BitI1, j))
3590 return false;
3591 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003592 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003593 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003594}
3595
Evan Cheng017dcc62006-04-21 01:05:10 +00003596/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3597/// specifies a shuffle of elements that is suitable for input to MOVSS,
3598/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003599static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003600 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003601 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003602 if (VT.getSizeInBits() == 256)
3603 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003604
Craig Topperc612d792012-01-02 09:17:37 +00003605 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003606
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003608 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003609
Craig Topperc612d792012-01-02 09:17:37 +00003610 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003612 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003613
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003614 return true;
3615}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616
Craig Topper70b883b2011-11-28 10:14:51 +00003617/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003618/// as permutations between 128-bit chunks or halves. As an example: this
3619/// shuffle bellow:
3620/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3621/// The first half comes from the second half of V1 and the second half from the
3622/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003623static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003624 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003625 return false;
3626
3627 // The shuffle result is divided into half A and half B. In total the two
3628 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3629 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003630 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003631 bool MatchA = false, MatchB = false;
3632
3633 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003634 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003635 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3636 MatchA = true;
3637 break;
3638 }
3639 }
3640
3641 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003642 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3644 MatchB = true;
3645 break;
3646 }
3647 }
3648
3649 return MatchA && MatchB;
3650}
3651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3653/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003654static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003655 EVT VT = SVOp->getValueType(0);
3656
Craig Topperc612d792012-01-02 09:17:37 +00003657 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003658
Craig Topperc612d792012-01-02 09:17:37 +00003659 unsigned FstHalf = 0, SndHalf = 0;
3660 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 if (SVOp->getMaskElt(i) > 0) {
3662 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3663 break;
3664 }
3665 }
Craig Topperc612d792012-01-02 09:17:37 +00003666 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667 if (SVOp->getMaskElt(i) > 0) {
3668 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3669 break;
3670 }
3671 }
3672
3673 return (FstHalf | (SndHalf << 4));
3674}
3675
Craig Topper70b883b2011-11-28 10:14:51 +00003676/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003677/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3678/// Note that VPERMIL mask matching is different depending whether theunderlying
3679/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3680/// to the same elements of the low, but to the higher half of the source.
3681/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003682/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003683static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003684 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003685 return false;
3686
Craig Topperc612d792012-01-02 09:17:37 +00003687 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003688 // Only match 256-bit with 32/64-bit types
3689 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003690 return false;
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned NumLanes = VT.getSizeInBits()/128;
3693 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003695 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003696 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003697 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003698 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003699 continue;
3700 // VPERMILPS handling
3701 if (Mask[i] < 0)
3702 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003704 return false;
3705 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003706 }
3707
3708 return true;
3709}
3710
Craig Topper5aaffa82012-02-19 02:53:47 +00003711/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003712/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003713/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003714static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003716 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003717 if (VT.getSizeInBits() == 256)
3718 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003719 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003721
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003723 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003724
Craig Topperc612d792012-01-02 09:17:37 +00003725 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3727 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3728 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Evan Cheng39623da2006-04-20 08:58:49 +00003731 return true;
3732}
3733
Evan Chengd9539472006-04-14 21:59:03 +00003734/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3735/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003736/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003737static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003738 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003739 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003740 return false;
3741
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003742 unsigned NumElems = VT.getVectorNumElements();
3743
3744 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3745 (VT.getSizeInBits() == 256 && NumElems != 8))
3746 return false;
3747
3748 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003749 for (unsigned i = 0; i != NumElems; i += 2)
3750 if (!isUndefOrEqual(Mask[i], i+1) ||
3751 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003753
3754 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003755}
3756
3757/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3758/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003759/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003760static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003761 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003762 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003763 return false;
3764
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003765 unsigned NumElems = VT.getVectorNumElements();
3766
3767 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3768 (VT.getSizeInBits() == 256 && NumElems != 8))
3769 return false;
3770
3771 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003772 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003773 if (!isUndefOrEqual(Mask[i], i) ||
3774 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003776
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003777 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003778}
3779
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003780/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to 256-bit
3782/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003783static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003784 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003785
Craig Topperbeabc6c2011-12-05 06:56:46 +00003786 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003787 return false;
3788
Craig Topperc612d792012-01-02 09:17:37 +00003789 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003790 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003792 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003793 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794 return false;
3795 return true;
3796}
3797
Evan Cheng0b457f02008-09-25 20:50:48 +00003798/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003799/// specifies a shuffle of elements that is suitable for input to 128-bit
3800/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003801static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003802 if (VT.getSizeInBits() != 128)
3803 return false;
3804
Craig Topperc612d792012-01-02 09:17:37 +00003805 unsigned e = VT.getVectorNumElements() / 2;
3806 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003807 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003808 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003809 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003810 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003811 return false;
3812 return true;
3813}
3814
David Greenec38a03e2011-02-03 15:50:00 +00003815/// isVEXTRACTF128Index - Return true if the specified
3816/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3817/// suitable for input to VEXTRACTF128.
3818bool X86::isVEXTRACTF128Index(SDNode *N) {
3819 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3820 return false;
3821
3822 // The index should be aligned on a 128-bit boundary.
3823 uint64_t Index =
3824 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3825
3826 unsigned VL = N->getValueType(0).getVectorNumElements();
3827 unsigned VBits = N->getValueType(0).getSizeInBits();
3828 unsigned ElSize = VBits / VL;
3829 bool Result = (Index * ElSize) % 128 == 0;
3830
3831 return Result;
3832}
3833
David Greeneccacdc12011-02-04 16:08:29 +00003834/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3835/// operand specifies a subvector insert that is suitable for input to
3836/// VINSERTF128.
3837bool X86::isVINSERTF128Index(SDNode *N) {
3838 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3839 return false;
3840
3841 // The index should be aligned on a 128-bit boundary.
3842 uint64_t Index =
3843 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3844
3845 unsigned VL = N->getValueType(0).getVectorNumElements();
3846 unsigned VBits = N->getValueType(0).getSizeInBits();
3847 unsigned ElSize = VBits / VL;
3848 bool Result = (Index * ElSize) % 128 == 0;
3849
3850 return Result;
3851}
3852
Evan Cheng63d33002006-03-22 08:01:21 +00003853/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003854/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003855/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003856static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003857 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003858
Craig Topper1a7700a2012-01-19 08:19:12 +00003859 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3860 "Unsupported vector type for PSHUF/SHUFP");
3861
3862 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3863 // independently on 128-bit lanes.
3864 unsigned NumElts = VT.getVectorNumElements();
3865 unsigned NumLanes = VT.getSizeInBits()/128;
3866 unsigned NumLaneElts = NumElts/NumLanes;
3867
3868 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3869 "Only supports 2 or 4 elements per lane");
3870
3871 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003872 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003873 for (unsigned i = 0; i != NumElts; ++i) {
3874 int Elt = N->getMaskElt(i);
3875 if (Elt < 0) continue;
3876 Elt %= NumLaneElts;
3877 unsigned ShAmt = i << Shift;
3878 if (ShAmt >= 8) ShAmt -= 8;
3879 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003880 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003881
Evan Cheng63d33002006-03-22 08:01:21 +00003882 return Mask;
3883}
3884
Evan Cheng506d3df2006-03-29 23:07:14 +00003885/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003886/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003887static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003888 unsigned Mask = 0;
3889 // 8 nodes, but we only care about the last 4.
3890 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003891 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003893 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003894 if (i != 4)
3895 Mask <<= 2;
3896 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003897 return Mask;
3898}
3899
3900/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003901/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003902static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 unsigned Mask = 0;
3904 // 8 nodes, but we only care about the first 4.
3905 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003906 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 if (Val >= 0)
3908 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003909 if (i != 0)
3910 Mask <<= 2;
3911 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003912 return Mask;
3913}
3914
Nate Begemana09008b2009-10-19 02:17:23 +00003915/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3916/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003917static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3918 EVT VT = SVOp->getValueType(0);
3919 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003920
Craig Topper0e2037b2012-01-20 05:53:00 +00003921 unsigned NumElts = VT.getVectorNumElements();
3922 unsigned NumLanes = VT.getSizeInBits()/128;
3923 unsigned NumLaneElts = NumElts/NumLanes;
3924
3925 int Val = 0;
3926 unsigned i;
3927 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003928 Val = SVOp->getMaskElt(i);
3929 if (Val >= 0)
3930 break;
3931 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003932 if (Val >= (int)NumElts)
3933 Val -= NumElts - NumLaneElts;
3934
Eli Friedman63f8dde2011-07-25 21:36:45 +00003935 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003936 return (Val - i) * EltSize;
3937}
3938
David Greenec38a03e2011-02-03 15:50:00 +00003939/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3940/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3941/// instructions.
3942unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3943 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3944 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3945
3946 uint64_t Index =
3947 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3948
3949 EVT VecVT = N->getOperand(0).getValueType();
3950 EVT ElVT = VecVT.getVectorElementType();
3951
3952 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003953 return Index / NumElemsPerChunk;
3954}
3955
David Greeneccacdc12011-02-04 16:08:29 +00003956/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3957/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3958/// instructions.
3959unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3960 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3961 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3962
3963 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003964 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003965
3966 EVT VecVT = N->getValueType(0);
3967 EVT ElVT = VecVT.getVectorElementType();
3968
3969 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003970 return Index / NumElemsPerChunk;
3971}
3972
Evan Cheng37b73872009-07-30 08:33:02 +00003973/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3974/// constant +0.0.
3975bool X86::isZeroNode(SDValue Elt) {
3976 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003977 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003978 (isa<ConstantFPSDNode>(Elt) &&
3979 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3980}
3981
Nate Begeman9008ca62009-04-27 18:41:29 +00003982/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3983/// their permute mask.
3984static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3985 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003986 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003987 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003989
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 int idx = SVOp->getMaskElt(i);
3992 if (idx < 0)
3993 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003994 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003996 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003998 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4000 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004001}
4002
Evan Cheng533a0aa2006-04-19 20:35:22 +00004003/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4004/// match movhlps. The lower half elements should come from upper half of
4005/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004006/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004007static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004008 if (VT.getSizeInBits() != 128)
4009 return false;
4010 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004011 return false;
4012 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004013 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004014 return false;
4015 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004016 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004017 return false;
4018 return true;
4019}
4020
Evan Cheng5ced1d82006-04-06 23:23:56 +00004021/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004022/// is promoted to a vector. It also returns the LoadSDNode by reference if
4023/// required.
4024static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004025 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4026 return false;
4027 N = N->getOperand(0).getNode();
4028 if (!ISD::isNON_EXTLoad(N))
4029 return false;
4030 if (LD)
4031 *LD = cast<LoadSDNode>(N);
4032 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004033}
4034
Dan Gohman65fd6562011-11-03 21:49:52 +00004035// Test whether the given value is a vector value which will be legalized
4036// into a load.
4037static bool WillBeConstantPoolLoad(SDNode *N) {
4038 if (N->getOpcode() != ISD::BUILD_VECTOR)
4039 return false;
4040
4041 // Check for any non-constant elements.
4042 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4043 switch (N->getOperand(i).getNode()->getOpcode()) {
4044 case ISD::UNDEF:
4045 case ISD::ConstantFP:
4046 case ISD::Constant:
4047 break;
4048 default:
4049 return false;
4050 }
4051
4052 // Vectors of all-zeros and all-ones are materialized with special
4053 // instructions rather than being loaded.
4054 return !ISD::isBuildVectorAllZeros(N) &&
4055 !ISD::isBuildVectorAllOnes(N);
4056}
4057
Evan Cheng533a0aa2006-04-19 20:35:22 +00004058/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4059/// match movlp{s|d}. The lower half elements should come from lower half of
4060/// V1 (and in order), and the upper half elements should come from the upper
4061/// half of V2 (and in order). And since V1 will become the source of the
4062/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004063static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004064 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004065 if (VT.getSizeInBits() != 128)
4066 return false;
4067
Evan Cheng466685d2006-10-09 20:57:25 +00004068 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004069 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004070 // Is V2 is a vector load, don't do this transformation. We will try to use
4071 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004072 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004073 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004075 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004076
Evan Cheng533a0aa2006-04-19 20:35:22 +00004077 if (NumElems != 2 && NumElems != 4)
4078 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004079 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004080 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004081 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004082 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004083 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084 return false;
4085 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004086}
4087
Evan Cheng39623da2006-04-20 08:58:49 +00004088/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4089/// all the same.
4090static bool isSplatVector(SDNode *N) {
4091 if (N->getOpcode() != ISD::BUILD_VECTOR)
4092 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004095 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4096 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004097 return false;
4098 return true;
4099}
4100
Evan Cheng213d2cf2007-05-17 18:45:50 +00004101/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004102/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004103/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004104static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004105 SDValue V1 = N->getOperand(0);
4106 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004107 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4108 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004110 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004112 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4113 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004114 if (Opc != ISD::BUILD_VECTOR ||
4115 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 return false;
4117 } else if (Idx >= 0) {
4118 unsigned Opc = V1.getOpcode();
4119 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4120 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004121 if (Opc != ISD::BUILD_VECTOR ||
4122 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004123 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004124 }
4125 }
4126 return true;
4127}
4128
4129/// getZeroVector - Returns a vector of specified type with all zero elements.
4130///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004131static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004132 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004133 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Dale Johannesen0488fb62010-09-30 23:57:10 +00004135 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004136 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004138 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004139 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004140 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4141 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4142 } else { // SSE1
4143 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4144 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4145 }
4146 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004147 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004148 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4149 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4150 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4151 } else {
4152 // 256-bit logic and arithmetic instructions in AVX are all
4153 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4154 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4155 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4157 }
Evan Chengf0df0312008-05-15 08:39:06 +00004158 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004160}
4161
Chris Lattner8a594482007-11-25 00:24:49 +00004162/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004163/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4164/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4165/// Then bitcast to their original type, ensuring they get CSE'd.
4166static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4167 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004168 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004169 assert((VT.is128BitVector() || VT.is256BitVector())
4170 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004173 SDValue Vec;
4174 if (VT.getSizeInBits() == 256) {
4175 if (HasAVX2) { // AVX2
4176 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4177 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4178 } else { // AVX
4179 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4180 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4181 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4182 Vec = Insert128BitVector(InsV, Vec,
4183 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4184 }
4185 } else {
4186 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004187 }
4188
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004190}
4191
Evan Cheng39623da2006-04-20 08:58:49 +00004192/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4193/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004194static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004195 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004196 if (Mask[i] > (int)NumElems) {
4197 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004198 }
Evan Cheng39623da2006-04-20 08:58:49 +00004199 }
Evan Cheng39623da2006-04-20 08:58:49 +00004200}
4201
Evan Cheng017dcc62006-04-21 01:05:10 +00004202/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4203/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004204static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 SDValue V2) {
4206 unsigned NumElems = VT.getVectorNumElements();
4207 SmallVector<int, 8> Mask;
4208 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004209 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 Mask.push_back(i);
4211 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004212}
4213
Nate Begeman9008ca62009-04-27 18:41:29 +00004214/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004215static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SDValue V2) {
4217 unsigned NumElems = VT.getVectorNumElements();
4218 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004219 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 Mask.push_back(i);
4221 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004222 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004224}
4225
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004226/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004227static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue V2) {
4229 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004230 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004232 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 Mask.push_back(i + Half);
4234 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004235 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004237}
4238
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004239// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004240// a generic shuffle instruction because the target has no such instructions.
4241// Generate shuffles which repeat i16 and i8 several times until they can be
4242// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004243static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004244 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004247
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 while (NumElems > 4) {
4249 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 EltNo -= NumElems/2;
4254 }
4255 NumElems >>= 1;
4256 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004257 return V;
4258}
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004260/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4261static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4262 EVT VT = V.getValueType();
4263 DebugLoc dl = V.getDebugLoc();
4264 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4265 && "Vector size not supported");
4266
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004267 if (VT.getSizeInBits() == 128) {
4268 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004270 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4271 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004272 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004273 // To use VPERMILPS to splat scalars, the second half of indicies must
4274 // refer to the higher part, which is a duplication of the lower one,
4275 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004276 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4277 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004278
4279 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4280 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4281 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 }
4283
4284 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4285}
4286
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004287/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004288static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4289 EVT SrcVT = SV->getValueType(0);
4290 SDValue V1 = SV->getOperand(0);
4291 DebugLoc dl = SV->getDebugLoc();
4292
4293 int EltNo = SV->getSplatIndex();
4294 int NumElems = SrcVT.getVectorNumElements();
4295 unsigned Size = SrcVT.getSizeInBits();
4296
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4298 "Unknown how to promote splat for type");
4299
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 // Extract the 128-bit part containing the splat element and update
4301 // the splat element index when it refers to the higher register.
4302 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004303 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004304 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4305 if (Idx > 0)
4306 EltNo -= NumElems/2;
4307 }
4308
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004309 // All i16 and i8 vector types can't be used directly by a generic shuffle
4310 // instruction because the target has no such instruction. Generate shuffles
4311 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004312 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004313 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004314 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004315 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316
4317 // Recreate the 256-bit vector and place the same 128-bit vector
4318 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004319 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004320 if (Size == 256) {
4321 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4322 DAG.getConstant(0, MVT::i32), DAG, dl);
4323 V1 = Insert128BitVector(InsV, V1,
4324 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4325 }
4326
4327 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004328}
4329
Evan Chengba05f722006-04-21 23:03:30 +00004330/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004331/// vector of zero or undef vector. This produces a shuffle where the low
4332/// element of V2 is swizzled into the zero/undef vector, landing at element
4333/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004334static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004335 bool IsZero,
4336 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004337 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004338 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004339 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004340 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 unsigned NumElems = VT.getVectorNumElements();
4342 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004343 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 // If this is the insertion idx, put the low elt of V2 here.
4345 MaskVec.push_back(i == Idx ? NumElems : i);
4346 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004347}
4348
Craig Toppera1ffc682012-03-20 06:42:26 +00004349/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4350/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004351/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004352static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004353 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004354 unsigned NumElems = VT.getVectorNumElements();
4355 SDValue ImmN;
4356
Craig Topper89f4e662012-03-20 07:17:59 +00004357 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004358 switch(N->getOpcode()) {
4359 case X86ISD::SHUFP:
4360 ImmN = N->getOperand(N->getNumOperands()-1);
4361 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4362 break;
4363 case X86ISD::UNPCKH:
4364 DecodeUNPCKHMask(VT, Mask);
4365 break;
4366 case X86ISD::UNPCKL:
4367 DecodeUNPCKLMask(VT, Mask);
4368 break;
4369 case X86ISD::MOVHLPS:
4370 DecodeMOVHLPSMask(NumElems, Mask);
4371 break;
4372 case X86ISD::MOVLHPS:
4373 DecodeMOVLHPSMask(NumElems, Mask);
4374 break;
4375 case X86ISD::PSHUFD:
4376 case X86ISD::VPERMILP:
4377 ImmN = N->getOperand(N->getNumOperands()-1);
4378 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004379 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004380 break;
4381 case X86ISD::PSHUFHW:
4382 ImmN = N->getOperand(N->getNumOperands()-1);
4383 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004384 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004385 break;
4386 case X86ISD::PSHUFLW:
4387 ImmN = N->getOperand(N->getNumOperands()-1);
4388 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004389 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004390 break;
4391 case X86ISD::MOVSS:
4392 case X86ISD::MOVSD: {
4393 // The index 0 always comes from the first element of the second source,
4394 // this is why MOVSS and MOVSD are used in the first place. The other
4395 // elements come from the other positions of the first source vector
4396 Mask.push_back(NumElems);
4397 for (unsigned i = 1; i != NumElems; ++i) {
4398 Mask.push_back(i);
4399 }
4400 break;
4401 }
4402 case X86ISD::VPERM2X128:
4403 ImmN = N->getOperand(N->getNumOperands()-1);
4404 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4405 break;
4406 case X86ISD::MOVDDUP:
4407 case X86ISD::MOVLHPD:
4408 case X86ISD::MOVLPD:
4409 case X86ISD::MOVLPS:
4410 case X86ISD::MOVSHDUP:
4411 case X86ISD::MOVSLDUP:
4412 case X86ISD::PALIGN:
4413 // Not yet implemented
4414 return false;
4415 default: llvm_unreachable("unknown target shuffle node");
4416 }
4417
4418 return true;
4419}
4420
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004421/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4422/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004423static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004424 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004425 if (Depth == 6)
4426 return SDValue(); // Limit search depth.
4427
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004428 SDValue V = SDValue(N, 0);
4429 EVT VT = V.getValueType();
4430 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004431
4432 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4433 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004434 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004435
Craig Topper3d092db2012-03-21 02:14:01 +00004436 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004437 return DAG.getUNDEF(VT.getVectorElementType());
4438
Craig Topperd156dc12012-02-06 07:17:51 +00004439 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004440 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4441 : SV->getOperand(1);
4442 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004443 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444
4445 // Recurse into target specific vector shuffles to find scalars.
4446 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004447 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004448 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004449 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004450 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004451
Craig Topper89f4e662012-03-20 07:17:59 +00004452 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004453 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004454
Craig Topper3d092db2012-03-21 02:14:01 +00004455 int Elt = ShuffleMask[Index];
4456 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004457 return DAG.getUNDEF(VT.getVectorElementType());
4458
Craig Topper3d092db2012-03-21 02:14:01 +00004459 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004460 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004461 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004462 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463 }
4464
4465 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467 V = V.getOperand(0);
4468 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004469 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004470
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004471 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472 return SDValue();
4473 }
4474
4475 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4476 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004477 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478
4479 if (V.getOpcode() == ISD::BUILD_VECTOR)
4480 return V.getOperand(Index);
4481
4482 return SDValue();
4483}
4484
4485/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4486/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004487/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004488static
Craig Topper3d092db2012-03-21 02:14:01 +00004489unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004491 unsigned i;
4492 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004493 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004494 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495 if (!(Elt.getNode() &&
4496 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4497 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004498 }
4499
4500 return i;
4501}
4502
Craig Topper3d092db2012-03-21 02:14:01 +00004503/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4504/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4506static
Craig Topper3d092db2012-03-21 02:14:01 +00004507bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4508 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4509 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004510 bool SeenV1 = false;
4511 bool SeenV2 = false;
4512
Craig Topper3d092db2012-03-21 02:14:01 +00004513 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004514 int Idx = SVOp->getMaskElt(i);
4515 // Ignore undef indicies
4516 if (Idx < 0)
4517 continue;
4518
Craig Topper3d092db2012-03-21 02:14:01 +00004519 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 SeenV1 = true;
4521 else
4522 SeenV2 = true;
4523
4524 // Only accept consecutive elements from the same vector
4525 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4526 return false;
4527 }
4528
4529 OpNum = SeenV1 ? 0 : 1;
4530 return true;
4531}
4532
4533/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4534/// logical left shift of a vector.
4535static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4536 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4537 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4538 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4539 false /* check zeros from right */, DAG);
4540 unsigned OpSrc;
4541
4542 if (!NumZeros)
4543 return false;
4544
4545 // Considering the elements in the mask that are not consecutive zeros,
4546 // check if they consecutively come from only one of the source vectors.
4547 //
4548 // V1 = {X, A, B, C} 0
4549 // \ \ \ /
4550 // vector_shuffle V1, V2 <1, 2, 3, X>
4551 //
4552 if (!isShuffleMaskConsecutive(SVOp,
4553 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004554 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004555 NumZeros, // Where to start looking in the src vector
4556 NumElems, // Number of elements in vector
4557 OpSrc)) // Which source operand ?
4558 return false;
4559
4560 isLeft = false;
4561 ShAmt = NumZeros;
4562 ShVal = SVOp->getOperand(OpSrc);
4563 return true;
4564}
4565
4566/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4567/// logical left shift of a vector.
4568static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4569 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4570 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4571 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4572 true /* check zeros from left */, DAG);
4573 unsigned OpSrc;
4574
4575 if (!NumZeros)
4576 return false;
4577
4578 // Considering the elements in the mask that are not consecutive zeros,
4579 // check if they consecutively come from only one of the source vectors.
4580 //
4581 // 0 { A, B, X, X } = V2
4582 // / \ / /
4583 // vector_shuffle V1, V2 <X, X, 4, 5>
4584 //
4585 if (!isShuffleMaskConsecutive(SVOp,
4586 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004587 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 0, // Where to start looking in the src vector
4589 NumElems, // Number of elements in vector
4590 OpSrc)) // Which source operand ?
4591 return false;
4592
4593 isLeft = true;
4594 ShAmt = NumZeros;
4595 ShVal = SVOp->getOperand(OpSrc);
4596 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004597}
4598
4599/// isVectorShift - Returns true if the shuffle can be implemented as a
4600/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004601static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004602 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004603 // Although the logic below support any bitwidth size, there are no
4604 // shift instructions which handle more than 128-bit vectors.
4605 if (SVOp->getValueType(0).getSizeInBits() > 128)
4606 return false;
4607
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4609 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4610 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004611
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004612 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004613}
4614
Evan Chengc78d3b42006-04-24 18:01:45 +00004615/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4616///
Dan Gohman475871a2008-07-27 21:46:04 +00004617static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004618 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004619 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004620 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004621 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004622 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004623 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004624
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004625 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004626 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004627 bool First = true;
4628 for (unsigned i = 0; i < 16; ++i) {
4629 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4630 if (ThisIsNonZero && First) {
4631 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004632 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004633 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004635 First = false;
4636 }
4637
4638 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004639 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004640 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4641 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004642 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004644 }
4645 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4647 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4648 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 } else
4652 ThisElt = LastElt;
4653
Gabor Greifba36cb52008-08-28 21:40:38 +00004654 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004656 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004657 }
4658 }
4659
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004660 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004661}
4662
Bill Wendlinga348c562007-03-22 18:42:45 +00004663/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004664///
Dan Gohman475871a2008-07-27 21:46:04 +00004665static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004666 unsigned NumNonZero, unsigned NumZero,
4667 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004668 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004669 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004670 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004671 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004672
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004673 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004674 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004675 bool First = true;
4676 for (unsigned i = 0; i < 8; ++i) {
4677 bool isNonZero = (NonZeros & (1 << i)) != 0;
4678 if (isNonZero) {
4679 if (First) {
4680 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004681 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004684 First = false;
4685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004686 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004688 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004689 }
4690 }
4691
4692 return V;
4693}
4694
Evan Chengf26ffe92008-05-29 08:22:04 +00004695/// getVShift - Return a vector logical shift node.
4696///
Owen Andersone50ed302009-08-10 22:56:29 +00004697static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 unsigned NumBits, SelectionDAG &DAG,
4699 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004700 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004701 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004702 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004703 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4704 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004705 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004706 DAG.getConstant(NumBits,
4707 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004708}
4709
Dan Gohman475871a2008-07-27 21:46:04 +00004710SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004711X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004712 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004713
Evan Chengc3630942009-12-09 21:00:30 +00004714 // Check if the scalar load can be widened into a vector load. And if
4715 // the address is "base + cst" see if the cst can be "absorbed" into
4716 // the shuffle mask.
4717 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4718 SDValue Ptr = LD->getBasePtr();
4719 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4720 return SDValue();
4721 EVT PVT = LD->getValueType(0);
4722 if (PVT != MVT::i32 && PVT != MVT::f32)
4723 return SDValue();
4724
4725 int FI = -1;
4726 int64_t Offset = 0;
4727 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4728 FI = FINode->getIndex();
4729 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004730 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004731 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4732 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4733 Offset = Ptr.getConstantOperandVal(1);
4734 Ptr = Ptr.getOperand(0);
4735 } else {
4736 return SDValue();
4737 }
4738
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004739 // FIXME: 256-bit vector instructions don't require a strict alignment,
4740 // improve this code to support it better.
4741 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004742 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004743 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004744 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004745 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004746 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004747 // Can't change the alignment. FIXME: It's possible to compute
4748 // the exact stack offset and reference FI + adjust offset instead.
4749 // If someone *really* cares about this. That's the way to implement it.
4750 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004751 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004752 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004753 }
4754 }
4755
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004756 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004757 // Ptr + (Offset & ~15).
4758 if (Offset < 0)
4759 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004760 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004761 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004762 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004763 if (StartOffset)
4764 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4765 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4766
4767 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004768 int NumElems = VT.getVectorNumElements();
4769
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004770 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4771 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004772 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004773 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004775 SmallVector<int, 8> Mask;
4776 for (int i = 0; i < NumElems; ++i)
4777 Mask.push_back(EltNo);
4778
Craig Toppercc3000632012-01-30 07:50:31 +00004779 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004780 }
4781
4782 return SDValue();
4783}
4784
Michael J. Spencerec38de22010-10-10 22:04:20 +00004785/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4786/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004787/// load which has the same value as a build_vector whose operands are 'elts'.
4788///
4789/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004790///
Nate Begeman1449f292010-03-24 22:19:06 +00004791/// FIXME: we'd also like to handle the case where the last elements are zero
4792/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4793/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004794static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004795 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004796 EVT EltVT = VT.getVectorElementType();
4797 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004798
Nate Begemanfdea31a2010-03-24 20:49:50 +00004799 LoadSDNode *LDBase = NULL;
4800 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004801
Nate Begeman1449f292010-03-24 22:19:06 +00004802 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004803 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004804 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004805 for (unsigned i = 0; i < NumElems; ++i) {
4806 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004807
Nate Begemanfdea31a2010-03-24 20:49:50 +00004808 if (!Elt.getNode() ||
4809 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4810 return SDValue();
4811 if (!LDBase) {
4812 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4813 return SDValue();
4814 LDBase = cast<LoadSDNode>(Elt.getNode());
4815 LastLoadedElt = i;
4816 continue;
4817 }
4818 if (Elt.getOpcode() == ISD::UNDEF)
4819 continue;
4820
4821 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4822 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4823 return SDValue();
4824 LastLoadedElt = i;
4825 }
Nate Begeman1449f292010-03-24 22:19:06 +00004826
4827 // If we have found an entire vector of loads and undefs, then return a large
4828 // load of the entire vector width starting at the base pointer. If we found
4829 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004830 if (LastLoadedElt == NumElems - 1) {
4831 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004832 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004833 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004834 LDBase->isVolatile(), LDBase->isNonTemporal(),
4835 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004836 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004837 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004838 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004839 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004840 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4841 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004842 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4843 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004844 SDValue ResNode =
4845 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4846 LDBase->getPointerInfo(),
4847 LDBase->getAlignment(),
4848 false/*isVolatile*/, true/*ReadMem*/,
4849 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004850 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004851 }
4852 return SDValue();
4853}
4854
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004855/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4856/// a vbroadcast node. We support two patterns:
4857/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4858/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4859/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004860/// The scalar load node is returned when a pattern is found,
4861/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004862static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4863 if (!Subtarget->hasAVX())
4864 return SDValue();
4865
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004866 EVT VT = Op.getValueType();
4867 SDValue V = Op;
4868
4869 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4870 V = V.getOperand(0);
4871
4872 //A suspected load to be broadcasted.
4873 SDValue Ld;
4874
4875 switch (V.getOpcode()) {
4876 default:
4877 // Unknown pattern found.
4878 return SDValue();
4879
4880 case ISD::BUILD_VECTOR: {
4881 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004882 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004883 return SDValue();
4884
4885 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004886
4887 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004888 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004889 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004890 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004891 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004892 }
4893
4894 case ISD::VECTOR_SHUFFLE: {
4895 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4896
4897 // Shuffles must have a splat mask where the first element is
4898 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004899 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900 return SDValue();
4901
4902 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004903 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 return SDValue();
4905
4906 Ld = Sc.getOperand(0);
4907
4908 // The scalar_to_vector node and the suspected
4909 // load node must have exactly one user.
4910 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4911 return SDValue();
4912 break;
4913 }
4914 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004915
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004916 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004917 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004918 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004919
Craig Toppera1902a12012-02-01 06:51:58 +00004920 // Reject loads that have uses of the chain result
4921 if (Ld->hasAnyUseOfValue(1))
4922 return SDValue();
4923
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004924 bool Is256 = VT.getSizeInBits() == 256;
4925 bool Is128 = VT.getSizeInBits() == 128;
4926 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4927
4928 // VBroadcast to YMM
4929 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4930 return Ld;
4931
4932 // VBroadcast to XMM
4933 if (Is128 && (ScalarSize == 32))
4934 return Ld;
4935
Craig Toppera9376332012-01-10 08:23:59 +00004936 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4937 // double since there is vbroadcastsd xmm
4938 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4939 // VBroadcast to YMM
4940 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4941 return Ld;
4942
4943 // VBroadcast to XMM
4944 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4945 return Ld;
4946 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004947
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004948 // Unsupported broadcast.
4949 return SDValue();
4950}
4951
Evan Chengc3630942009-12-09 21:00:30 +00004952SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004953X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004954 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004955
David Greenef125a292011-02-08 19:04:41 +00004956 EVT VT = Op.getValueType();
4957 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004958 unsigned NumElems = Op.getNumOperands();
4959
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004960 // Vectors containing all zeros can be matched by pxor and xorps later
4961 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4962 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4963 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004964 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004965 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004967 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004968 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004970 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004971 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4972 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004973 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004974 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004975 return Op;
4976
Craig Topper07a27622012-01-22 03:07:48 +00004977 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004978 }
4979
Craig Toppera9376332012-01-10 08:23:59 +00004980 SDValue LD = isVectorBroadcast(Op, Subtarget);
4981 if (LD.getNode())
4982 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983
Owen Andersone50ed302009-08-10 22:56:29 +00004984 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985
Evan Cheng0db9fe62006-04-25 20:13:52 +00004986 unsigned NumZero = 0;
4987 unsigned NumNonZero = 0;
4988 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004989 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004991 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004993 if (Elt.getOpcode() == ISD::UNDEF)
4994 continue;
4995 Values.insert(Elt);
4996 if (Elt.getOpcode() != ISD::Constant &&
4997 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004998 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004999 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005000 NumZero++;
5001 else {
5002 NonZeros |= (1 << i);
5003 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005004 }
5005 }
5006
Chris Lattner97a2a562010-08-26 05:24:29 +00005007 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5008 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005009 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005010
Chris Lattner67f453a2008-03-09 05:42:06 +00005011 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005012 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005014 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005015
Chris Lattner62098042008-03-09 01:05:04 +00005016 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5017 // the value are obviously zero, truncate the value to i32 and do the
5018 // insertion that way. Only do this if the value is non-constant or if the
5019 // value is a constant being inserted into element 0. It is cheaper to do
5020 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005022 (!IsAllConstants || Idx == 0)) {
5023 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005024 // Handle SSE only.
5025 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5026 EVT VecVT = MVT::v4i32;
5027 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005028
Chris Lattner62098042008-03-09 01:05:04 +00005029 // Truncate the value (which may itself be a constant) to i32, and
5030 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005032 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005033 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Chris Lattner62098042008-03-09 01:05:04 +00005035 // Now we have our 32-bit value zero extended in the low element of
5036 // a vector. If Idx != 0, swizzle it into place.
5037 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005038 SmallVector<int, 4> Mask;
5039 Mask.push_back(Idx);
5040 for (unsigned i = 1; i != VecElts; ++i)
5041 Mask.push_back(i);
5042 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005043 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005044 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005045 }
Craig Topper07a27622012-01-22 03:07:48 +00005046 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005047 }
5048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Chris Lattner19f79692008-03-08 22:59:52 +00005050 // If we have a constant or non-constant insertion into the low element of
5051 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5052 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005053 // depending on what the source datatype is.
5054 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005055 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005056 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005057
5058 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005060 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005061 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005062 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5063 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005064 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005065 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005066 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5067 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005068 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005069 }
5070
5071 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005073 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005074 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005075 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005076 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5077 DAG, dl);
5078 } else {
5079 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005080 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005081 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005082 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005083 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005084 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005085
5086 // Is it a vector logical left shift?
5087 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005088 X86::isZeroNode(Op.getOperand(0)) &&
5089 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005090 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005091 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005092 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005093 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005094 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005097 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005098 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099
Chris Lattner19f79692008-03-08 22:59:52 +00005100 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5101 // is a non-constant being inserted into an element other than the low one,
5102 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5103 // movd/movss) to move this into the low element, then shuffle it into
5104 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005106 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005109 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005110 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 MaskVec.push_back(i == Idx ? 0 : 1);
5113 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 }
5115 }
5116
Chris Lattner67f453a2008-03-09 05:42:06 +00005117 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005118 if (Values.size() == 1) {
5119 if (EVTBits == 32) {
5120 // Instead of a shuffle like this:
5121 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5122 // Check if it's possible to issue this instead.
5123 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5124 unsigned Idx = CountTrailingZeros_32(NonZeros);
5125 SDValue Item = Op.getOperand(Idx);
5126 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5127 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5128 }
Dan Gohman475871a2008-07-27 21:46:04 +00005129 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Dan Gohmana3941172007-07-24 22:55:08 +00005132 // A vector full of immediates; various special cases are already
5133 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005134 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005135 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005136
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005137 // For AVX-length vectors, build the individual 128-bit pieces and use
5138 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005139 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005140 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005141 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005142 V.push_back(Op.getOperand(i));
5143
5144 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5145
5146 // Build both the lower and upper subvector.
5147 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5148 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5149 NumElems/2);
5150
5151 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005152 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5153 DAG.getConstant(0, MVT::i32), DAG, dl);
5154 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005155 DAG, dl);
5156 }
5157
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005158 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005159 if (EVTBits == 64) {
5160 if (NumNonZero == 1) {
5161 // One half is zero or undef.
5162 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005163 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005164 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005165 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005166 }
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005168 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169
5170 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005171 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005172 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005173 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005174 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 }
5176
Bill Wendling826f36f2007-03-28 00:57:11 +00005177 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005178 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005179 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005180 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 }
5182
5183 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005184 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 if (NumElems == 4 && NumZero > 0) {
5186 for (unsigned i = 0; i < 4; ++i) {
5187 bool isZero = !(NonZeros & (1 << i));
5188 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005189 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190 else
Dale Johannesenace16102009-02-03 19:33:06 +00005191 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 }
5193
5194 for (unsigned i = 0; i < 2; ++i) {
5195 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5196 default: break;
5197 case 0:
5198 V[i] = V[i*2]; // Must be a zero vector.
5199 break;
5200 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 break;
5203 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005204 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205 break;
5206 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005208 break;
5209 }
5210 }
5211
Benjamin Kramer9c683542012-01-30 15:16:21 +00005212 bool Reverse1 = (NonZeros & 0x3) == 2;
5213 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5214 int MaskVec[] = {
5215 Reverse1 ? 1 : 0,
5216 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005217 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5218 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005219 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005220 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
5222
Nate Begemanfdea31a2010-03-24 20:49:50 +00005223 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5224 // Check for a build vector of consecutive loads.
5225 for (unsigned i = 0; i < NumElems; ++i)
5226 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005227
Nate Begemanfdea31a2010-03-24 20:49:50 +00005228 // Check for elements which are consecutive loads.
5229 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5230 if (LD.getNode())
5231 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005232
5233 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005234 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005235 SDValue Result;
5236 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5237 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5238 else
5239 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005240
Chris Lattner24faf612010-08-28 17:59:08 +00005241 for (unsigned i = 1; i < NumElems; ++i) {
5242 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5243 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005245 }
5246 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005248
Chris Lattner6e80e442010-08-28 17:15:43 +00005249 // Otherwise, expand into a number of unpckl*, start by extending each of
5250 // our (non-undef) elements to the full vector width with the element in the
5251 // bottom slot of the vector (which generates no code for SSE).
5252 for (unsigned i = 0; i < NumElems; ++i) {
5253 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5254 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5255 else
5256 V[i] = DAG.getUNDEF(VT);
5257 }
5258
5259 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5261 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5262 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005263 unsigned EltStride = NumElems >> 1;
5264 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005265 for (unsigned i = 0; i < EltStride; ++i) {
5266 // If V[i+EltStride] is undef and this is the first round of mixing,
5267 // then it is safe to just drop this shuffle: V[i] is already in the
5268 // right place, the one element (since it's the first round) being
5269 // inserted as undef can be dropped. This isn't safe for successive
5270 // rounds because they will permute elements within both vectors.
5271 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5272 EltStride == NumElems/2)
5273 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005274
Chris Lattner6e80e442010-08-28 17:15:43 +00005275 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005276 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005277 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 }
5279 return V[0];
5280 }
Dan Gohman475871a2008-07-27 21:46:04 +00005281 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282}
5283
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005284// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5285// them in a MMX register. This is better than doing a stack convert.
5286static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005287 DebugLoc dl = Op.getDebugLoc();
5288 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005289
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005290 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5291 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5292 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005293 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005294 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5295 InVec = Op.getOperand(1);
5296 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5297 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005298 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005299 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5300 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5301 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005302 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005303 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5304 Mask[0] = 0; Mask[1] = 2;
5305 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5306 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005307 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005308}
5309
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005310// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5311// to create 256-bit vectors from two other 128-bit ones.
5312static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5313 DebugLoc dl = Op.getDebugLoc();
5314 EVT ResVT = Op.getValueType();
5315
5316 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5317
5318 SDValue V1 = Op.getOperand(0);
5319 SDValue V2 = Op.getOperand(1);
5320 unsigned NumElems = ResVT.getVectorNumElements();
5321
5322 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5323 DAG.getConstant(0, MVT::i32), DAG, dl);
5324 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5325 DAG, dl);
5326}
5327
5328SDValue
5329X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005330 EVT ResVT = Op.getValueType();
5331
5332 assert(Op.getNumOperands() == 2);
5333 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5334 "Unsupported CONCAT_VECTORS for value type");
5335
5336 // We support concatenate two MMX registers and place them in a MMX register.
5337 // This is better than doing a stack convert.
5338 if (ResVT.is128BitVector())
5339 return LowerMMXCONCAT_VECTORS(Op, DAG);
5340
5341 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5342 // from two other 128-bit ones.
5343 return LowerAVXCONCAT_VECTORS(Op, DAG);
5344}
5345
Nate Begemanb9a47b82009-02-23 08:49:38 +00005346// v8i16 shuffles - Prefer shuffles in the following order:
5347// 1. [all] pshuflw, pshufhw, optional move
5348// 2. [ssse3] 1 x pshufb
5349// 3. [ssse3] 2 x pshufb + 1 x por
5350// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005351SDValue
5352X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5353 SelectionDAG &DAG) const {
5354 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005355 SDValue V1 = SVOp->getOperand(0);
5356 SDValue V2 = SVOp->getOperand(1);
5357 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005358 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005359
Nate Begemanb9a47b82009-02-23 08:49:38 +00005360 // Determine if more than 1 of the words in each of the low and high quadwords
5361 // of the result come from the same quadword of one of the two inputs. Undef
5362 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005363 unsigned LoQuad[] = { 0, 0, 0, 0 };
5364 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005365 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005367 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 MaskVals.push_back(EltIdx);
5370 if (EltIdx < 0) {
5371 ++Quad[0];
5372 ++Quad[1];
5373 ++Quad[2];
5374 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005375 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005376 }
5377 ++Quad[EltIdx / 4];
5378 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005379 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005380
Nate Begemanb9a47b82009-02-23 08:49:38 +00005381 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005382 unsigned MaxQuad = 1;
5383 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005384 if (LoQuad[i] > MaxQuad) {
5385 BestLoQuad = i;
5386 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005387 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005388 }
5389
Nate Begemanb9a47b82009-02-23 08:49:38 +00005390 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005391 MaxQuad = 1;
5392 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005393 if (HiQuad[i] > MaxQuad) {
5394 BestHiQuad = i;
5395 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005396 }
5397 }
5398
Nate Begemanb9a47b82009-02-23 08:49:38 +00005399 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005400 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005401 // single pshufb instruction is necessary. If There are more than 2 input
5402 // quads, disable the next transformation since it does not help SSSE3.
5403 bool V1Used = InputQuads[0] || InputQuads[1];
5404 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005405 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005407 BestLoQuad = InputQuads[0] ? 0 : 1;
5408 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005409 }
5410 if (InputQuads.count() > 2) {
5411 BestLoQuad = -1;
5412 BestHiQuad = -1;
5413 }
5414 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005415
Nate Begemanb9a47b82009-02-23 08:49:38 +00005416 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5417 // the shuffle mask. If a quad is scored as -1, that means that it contains
5418 // words from all 4 input quadwords.
5419 SDValue NewV;
5420 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005421 int MaskV[] = {
5422 BestLoQuad < 0 ? 0 : BestLoQuad,
5423 BestHiQuad < 0 ? 1 : BestHiQuad
5424 };
Eric Christopherfd179292009-08-27 18:07:15 +00005425 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005426 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5427 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5428 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005429
Nate Begemanb9a47b82009-02-23 08:49:38 +00005430 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5431 // source words for the shuffle, to aid later transformations.
5432 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005433 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005434 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005435 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005436 if (idx != (int)i)
5437 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005439 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005440 AllWordsInNewV = false;
5441 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005442 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005443
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5445 if (AllWordsInNewV) {
5446 for (int i = 0; i != 8; ++i) {
5447 int idx = MaskVals[i];
5448 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005449 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005450 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005451 if ((idx != i) && idx < 4)
5452 pshufhw = false;
5453 if ((idx != i) && idx > 3)
5454 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005455 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005456 V1 = NewV;
5457 V2Used = false;
5458 BestLoQuad = 0;
5459 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005460 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005461
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5463 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005464 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005465 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5466 unsigned TargetMask = 0;
5467 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005469 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5470 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5471 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005472 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005473 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005474 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005475 }
Eric Christopherfd179292009-08-27 18:07:15 +00005476
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 // If we have SSSE3, and all words of the result are from 1 input vector,
5478 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5479 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005480 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005482
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005484 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 // mask, and elements that come from V1 in the V2 mask, so that the two
5486 // results can be OR'd together.
5487 bool TwoInputs = V1Used && V2Used;
5488 for (unsigned i = 0; i != 8; ++i) {
5489 int EltIdx = MaskVals[i] * 2;
5490 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5492 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 continue;
5494 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5496 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005498 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005499 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005500 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005503 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005504
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 // Calculate the shuffle mask for the second input, shuffle it, and
5506 // OR it with the first shuffled input.
5507 pshufbMask.clear();
5508 for (unsigned i = 0; i != 8; ++i) {
5509 int EltIdx = MaskVals[i] * 2;
5510 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5512 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 continue;
5514 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5516 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005518 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005519 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005520 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 MVT::v16i8, &pshufbMask[0], 16));
5522 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005523 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 }
5525
5526 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5527 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005528 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005530 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 for (int i = 0; i != 4; ++i) {
5532 int idx = MaskVals[i];
5533 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 InOrder.set(i);
5535 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005536 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 }
5539 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005541 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005542
Craig Topperdd637ae2012-02-19 05:41:45 +00005543 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5544 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005545 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005546 NewV.getOperand(0),
5547 getShufflePSHUFLWImmediate(SVOp), DAG);
5548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 }
Eric Christopherfd179292009-08-27 18:07:15 +00005550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5552 // and update MaskVals with the new element order.
5553 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005554 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 for (unsigned i = 4; i != 8; ++i) {
5556 int idx = MaskVals[i];
5557 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 InOrder.set(i);
5559 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005560 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 }
5563 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005565 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005566
Craig Topperdd637ae2012-02-19 05:41:45 +00005567 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5568 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005569 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005570 NewV.getOperand(0),
5571 getShufflePSHUFHWImmediate(SVOp), DAG);
5572 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 }
Eric Christopherfd179292009-08-27 18:07:15 +00005574
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 // In case BestHi & BestLo were both -1, which means each quadword has a word
5576 // from each of the four input quadwords, calculate the InOrder bitvector now
5577 // before falling through to the insert/extract cleanup.
5578 if (BestLoQuad == -1 && BestHiQuad == -1) {
5579 NewV = V1;
5580 for (int i = 0; i != 8; ++i)
5581 if (MaskVals[i] < 0 || MaskVals[i] == i)
5582 InOrder.set(i);
5583 }
Eric Christopherfd179292009-08-27 18:07:15 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // The other elements are put in the right place using pextrw and pinsrw.
5586 for (unsigned i = 0; i != 8; ++i) {
5587 if (InOrder[i])
5588 continue;
5589 int EltIdx = MaskVals[i];
5590 if (EltIdx < 0)
5591 continue;
5592 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 DAG.getIntPtrConstant(i));
5599 }
5600 return NewV;
5601}
5602
5603// v16i8 shuffles - Prefer shuffles in the following order:
5604// 1. [ssse3] 1 x pshufb
5605// 2. [ssse3] 2 x pshufb + 1 x por
5606// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5607static
Nate Begeman9008ca62009-04-27 18:41:29 +00005608SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005609 SelectionDAG &DAG,
5610 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 SDValue V1 = SVOp->getOperand(0);
5612 SDValue V2 = SVOp->getOperand(1);
5613 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005614 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005615
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005617 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 // present, fall back to case 3.
5619 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5620 bool V1Only = true;
5621 bool V2Only = true;
5622 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005623 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 if (EltIdx < 0)
5625 continue;
5626 if (EltIdx < 16)
5627 V2Only = false;
5628 else
5629 V1Only = false;
5630 }
Eric Christopherfd179292009-08-27 18:07:15 +00005631
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005633 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005635
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005637 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 //
5639 // Otherwise, we have elements from both input vectors, and must zero out
5640 // elements that come from V2 in the first mask, and V1 in the second mask
5641 // so that we can OR them together.
5642 bool TwoInputs = !(V1Only || V2Only);
5643 for (unsigned i = 0; i != 16; ++i) {
5644 int EltIdx = MaskVals[i];
5645 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 continue;
5648 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
5651 // If all the elements are from V2, assign it to V1 and return after
5652 // building the first pshufb.
5653 if (V2Only)
5654 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005656 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 if (!TwoInputs)
5659 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // Calculate the shuffle mask for the second input, shuffle it, and
5662 // OR it with the first shuffled input.
5663 pshufbMask.clear();
5664 for (unsigned i = 0; i != 16; ++i) {
5665 int EltIdx = MaskVals[i];
5666 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 continue;
5669 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005673 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 MVT::v16i8, &pshufbMask[0], 16));
5675 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
Eric Christopherfd179292009-08-27 18:07:15 +00005677
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 // No SSSE3 - Calculate in place words and then fix all out of place words
5679 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5680 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005681 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5682 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 SDValue NewV = V2Only ? V2 : V1;
5684 for (int i = 0; i != 8; ++i) {
5685 int Elt0 = MaskVals[i*2];
5686 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // This word of the result is all undef, skip it.
5689 if (Elt0 < 0 && Elt1 < 0)
5690 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 // This word of the result is already in the correct place, skip it.
5693 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5694 continue;
5695 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5696 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5699 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5700 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005701
5702 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5703 // using a single extract together, load it and store it.
5704 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005706 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005708 DAG.getIntPtrConstant(i));
5709 continue;
5710 }
5711
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005713 // source byte is not also odd, shift the extracted word left 8 bits
5714 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 DAG.getIntPtrConstant(Elt1 / 2));
5718 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005720 DAG.getConstant(8,
5721 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005722 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5724 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 }
5726 // If Elt0 is defined, extract it from the appropriate source. If the
5727 // source byte is not also even, shift the extracted word right 8 bits. If
5728 // Elt1 was also defined, OR the extracted values together before
5729 // inserting them in the result.
5730 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5733 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005735 DAG.getConstant(8,
5736 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005737 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5739 DAG.getConstant(0x00FF, MVT::i16));
5740 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 : InsElt0;
5742 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 DAG.getIntPtrConstant(i));
5745 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005746 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005747}
5748
Evan Cheng7a831ce2007-12-15 03:00:47 +00005749/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005750/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005751/// done when every pair / quad of shuffle mask elements point to elements in
5752/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005753/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005754static
Nate Begeman9008ca62009-04-27 18:41:29 +00005755SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005756 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005757 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005758 SDValue V1 = SVOp->getOperand(0);
5759 SDValue V2 = SVOp->getOperand(1);
5760 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005761 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005762 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005764 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 case MVT::v4f32: NewVT = MVT::v2f64; break;
5766 case MVT::v4i32: NewVT = MVT::v2i64; break;
5767 case MVT::v8i16: NewVT = MVT::v4i32; break;
5768 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005769 }
5770
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 int Scale = NumElems / NewWidth;
5772 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005773 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 int StartIdx = -1;
5775 for (int j = 0; j < Scale; ++j) {
5776 int EltIdx = SVOp->getMaskElt(i+j);
5777 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005778 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005779 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005780 StartIdx = EltIdx - (EltIdx % Scale);
5781 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005782 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005783 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005784 if (StartIdx == -1)
5785 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005786 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005787 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005788 }
5789
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5791 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005792 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005793}
5794
Evan Chengd880b972008-05-09 21:53:03 +00005795/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005796///
Owen Andersone50ed302009-08-10 22:56:29 +00005797static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 SDValue SrcOp, SelectionDAG &DAG,
5799 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005801 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005802 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005803 LD = dyn_cast<LoadSDNode>(SrcOp);
5804 if (!LD) {
5805 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5806 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005807 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005808 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005809 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005810 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005811 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005812 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005814 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005815 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5816 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5817 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005818 SrcOp.getOperand(0)
5819 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005820 }
5821 }
5822 }
5823
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005824 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005825 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005826 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005827 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005828}
5829
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005830/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5831/// which could not be matched by any known target speficic shuffle
5832static SDValue
5833LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005834 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005835
Craig Topper8f35c132012-01-20 09:29:03 +00005836 unsigned NumElems = VT.getVectorNumElements();
5837 unsigned NumLaneElems = NumElems / 2;
5838
5839 int MinRange[2][2] = { { static_cast<int>(NumElems),
5840 static_cast<int>(NumElems) },
5841 { static_cast<int>(NumElems),
5842 static_cast<int>(NumElems) } };
5843 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5844
5845 // Collect used ranges for each source in each lane
5846 for (unsigned l = 0; l < 2; ++l) {
5847 unsigned LaneStart = l*NumLaneElems;
5848 for (unsigned i = 0; i != NumLaneElems; ++i) {
5849 int Idx = SVOp->getMaskElt(i+LaneStart);
5850 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005851 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005852
Craig Topper8f35c132012-01-20 09:29:03 +00005853 int Input = 0;
5854 if (Idx >= (int)NumElems) {
5855 Idx -= NumElems;
5856 Input = 1;
5857 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005858
Craig Topper8f35c132012-01-20 09:29:03 +00005859 if (Idx > MaxRange[l][Input])
5860 MaxRange[l][Input] = Idx;
5861 if (Idx < MinRange[l][Input])
5862 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005863 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005864 }
5865
Craig Topper8f35c132012-01-20 09:29:03 +00005866 // Make sure each range is 128-bits
5867 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5868 for (unsigned l = 0; l < 2; ++l) {
5869 for (unsigned Input = 0; Input < 2; ++Input) {
5870 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5871 continue;
5872
Craig Topperd9ec7252012-01-21 08:49:33 +00005873 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005874 ExtractIdx[l][Input] = 0;
5875 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005876 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005877 ExtractIdx[l][Input] = NumLaneElems;
5878 else
5879 return SDValue();
5880 }
5881 }
5882
5883 DebugLoc dl = SVOp->getDebugLoc();
5884 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5885 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5886
5887 SDValue Ops[2][2];
5888 for (unsigned l = 0; l < 2; ++l) {
5889 for (unsigned Input = 0; Input < 2; ++Input) {
5890 if (ExtractIdx[l][Input] >= 0)
5891 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5892 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5893 DAG, dl);
5894 else
5895 Ops[l][Input] = DAG.getUNDEF(NVT);
5896 }
5897 }
5898
5899 // Generate 128-bit shuffles
5900 SmallVector<int, 16> Mask1, Mask2;
5901 for (unsigned i = 0; i != NumLaneElems; ++i) {
5902 int Elt = SVOp->getMaskElt(i);
5903 if (Elt >= (int)NumElems) {
5904 Elt %= NumLaneElems;
5905 Elt += NumLaneElems;
5906 } else if (Elt >= 0) {
5907 Elt %= NumLaneElems;
5908 }
5909 Mask1.push_back(Elt);
5910 }
5911 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5912 int Elt = SVOp->getMaskElt(i);
5913 if (Elt >= (int)NumElems) {
5914 Elt %= NumLaneElems;
5915 Elt += NumLaneElems;
5916 } else if (Elt >= 0) {
5917 Elt %= NumLaneElems;
5918 }
5919 Mask2.push_back(Elt);
5920 }
5921
5922 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5923 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5924
5925 // Concatenate the result back
5926 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5927 DAG.getConstant(0, MVT::i32), DAG, dl);
5928 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5929 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005930}
5931
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005932/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5933/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005934static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005935LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005936 SDValue V1 = SVOp->getOperand(0);
5937 SDValue V2 = SVOp->getOperand(1);
5938 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005939 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005940
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005941 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5942
Benjamin Kramer9c683542012-01-30 15:16:21 +00005943 std::pair<int, int> Locs[4];
5944 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005945 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005946
Evan Chengace3c172008-07-22 21:13:36 +00005947 unsigned NumHi = 0;
5948 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005949 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005950 int Idx = PermMask[i];
5951 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005952 Locs[i] = std::make_pair(-1, -1);
5953 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005954 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5955 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005956 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005957 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005958 NumLo++;
5959 } else {
5960 Locs[i] = std::make_pair(1, NumHi);
5961 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005962 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005963 NumHi++;
5964 }
5965 }
5966 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005967
Evan Chengace3c172008-07-22 21:13:36 +00005968 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005969 // If no more than two elements come from either vector. This can be
5970 // implemented with two shuffles. First shuffle gather the elements.
5971 // The second shuffle, which takes the first shuffle as both of its
5972 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005973 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005974
Benjamin Kramer9c683542012-01-30 15:16:21 +00005975 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005976
Benjamin Kramer9c683542012-01-30 15:16:21 +00005977 for (unsigned i = 0; i != 4; ++i)
5978 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005979 unsigned Idx = (i < 2) ? 0 : 4;
5980 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005981 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005982 }
Evan Chengace3c172008-07-22 21:13:36 +00005983
Nate Begeman9008ca62009-04-27 18:41:29 +00005984 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005985 } else if (NumLo == 3 || NumHi == 3) {
5986 // Otherwise, we must have three elements from one vector, call it X, and
5987 // one element from the other, call it Y. First, use a shufps to build an
5988 // intermediate vector with the one element from Y and the element from X
5989 // that will be in the same half in the final destination (the indexes don't
5990 // matter). Then, use a shufps to build the final vector, taking the half
5991 // containing the element from Y from the intermediate, and the other half
5992 // from X.
5993 if (NumHi == 3) {
5994 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005995 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005996 std::swap(V1, V2);
5997 }
5998
5999 // Find the element from V2.
6000 unsigned HiIndex;
6001 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006002 int Val = PermMask[HiIndex];
6003 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006004 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006005 if (Val >= 4)
6006 break;
6007 }
6008
Nate Begeman9008ca62009-04-27 18:41:29 +00006009 Mask1[0] = PermMask[HiIndex];
6010 Mask1[1] = -1;
6011 Mask1[2] = PermMask[HiIndex^1];
6012 Mask1[3] = -1;
6013 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006014
6015 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 Mask1[0] = PermMask[0];
6017 Mask1[1] = PermMask[1];
6018 Mask1[2] = HiIndex & 1 ? 6 : 4;
6019 Mask1[3] = HiIndex & 1 ? 4 : 6;
6020 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 Mask1[0] = HiIndex & 1 ? 2 : 0;
6023 Mask1[1] = HiIndex & 1 ? 0 : 2;
6024 Mask1[2] = PermMask[2];
6025 Mask1[3] = PermMask[3];
6026 if (Mask1[2] >= 0)
6027 Mask1[2] += 4;
6028 if (Mask1[3] >= 0)
6029 Mask1[3] += 4;
6030 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006031 }
Evan Chengace3c172008-07-22 21:13:36 +00006032 }
6033
6034 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006035 int LoMask[] = { -1, -1, -1, -1 };
6036 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006037
Benjamin Kramer9c683542012-01-30 15:16:21 +00006038 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006039 unsigned MaskIdx = 0;
6040 unsigned LoIdx = 0;
6041 unsigned HiIdx = 2;
6042 for (unsigned i = 0; i != 4; ++i) {
6043 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006044 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006045 MaskIdx = 1;
6046 LoIdx = 0;
6047 HiIdx = 2;
6048 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006049 int Idx = PermMask[i];
6050 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006051 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006053 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006054 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006055 LoIdx++;
6056 } else {
6057 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006058 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006059 HiIdx++;
6060 }
6061 }
6062
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6064 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006065 int MaskOps[] = { -1, -1, -1, -1 };
6066 for (unsigned i = 0; i != 4; ++i)
6067 if (Locs[i].first != -1)
6068 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006070}
6071
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006072static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006073 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006074 V = V.getOperand(0);
6075 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6076 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006077 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6078 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6079 // BUILD_VECTOR (load), undef
6080 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006081 if (MayFoldLoad(V))
6082 return true;
6083 return false;
6084}
6085
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006086// FIXME: the version above should always be used. Since there's
6087// a bug where several vector shuffles can't be folded because the
6088// DAG is not updated during lowering and a node claims to have two
6089// uses while it only has one, use this version, and let isel match
6090// another instruction if the load really happens to have more than
6091// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006092// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006093static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006094 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006095 V = V.getOperand(0);
6096 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6097 V = V.getOperand(0);
6098 if (ISD::isNormalLoad(V.getNode()))
6099 return true;
6100 return false;
6101}
6102
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006103static
Evan Cheng835580f2010-10-07 20:50:20 +00006104SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6105 EVT VT = Op.getValueType();
6106
6107 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006108 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6109 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006110 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6111 V1, DAG));
6112}
6113
6114static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006115SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006116 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006117 SDValue V1 = Op.getOperand(0);
6118 SDValue V2 = Op.getOperand(1);
6119 EVT VT = Op.getValueType();
6120
6121 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6122
Craig Topper1accb7e2012-01-10 06:54:16 +00006123 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006124 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6125
Evan Cheng0899f5c2011-08-31 02:05:24 +00006126 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6127 return DAG.getNode(ISD::BITCAST, dl, VT,
6128 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6129 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6130 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006131}
6132
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006133static
6134SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6135 SDValue V1 = Op.getOperand(0);
6136 SDValue V2 = Op.getOperand(1);
6137 EVT VT = Op.getValueType();
6138
6139 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6140 "unsupported shuffle type");
6141
6142 if (V2.getOpcode() == ISD::UNDEF)
6143 V2 = V1;
6144
6145 // v4i32 or v4f32
6146 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6147}
6148
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006149static
Craig Topper1accb7e2012-01-10 06:54:16 +00006150SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006151 SDValue V1 = Op.getOperand(0);
6152 SDValue V2 = Op.getOperand(1);
6153 EVT VT = Op.getValueType();
6154 unsigned NumElems = VT.getVectorNumElements();
6155
6156 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6157 // operand of these instructions is only memory, so check if there's a
6158 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6159 // same masks.
6160 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006161
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006162 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006163 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006164 CanFoldLoad = true;
6165
6166 // When V1 is a load, it can be folded later into a store in isel, example:
6167 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6168 // turns into:
6169 // (MOVLPSmr addr:$src1, VR128:$src2)
6170 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006171 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006172 CanFoldLoad = true;
6173
Dan Gohman65fd6562011-11-03 21:49:52 +00006174 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006175 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006176 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006177 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6178
6179 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006180 // If we don't care about the second element, procede to use movss.
6181 if (SVOp->getMaskElt(1) != -1)
6182 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006183 }
6184
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006185 // movl and movlp will both match v2i64, but v2i64 is never matched by
6186 // movl earlier because we make it strict to avoid messing with the movlp load
6187 // folding logic (see the code above getMOVLP call). Match it here then,
6188 // this is horrible, but will stay like this until we move all shuffle
6189 // matching to x86 specific nodes. Note that for the 1st condition all
6190 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006191 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006192 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6193 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006194 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006195 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006196 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006197 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006198
6199 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6200
6201 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006202 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006203 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006204}
6205
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006206static
6207SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006208 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006209 const X86Subtarget *Subtarget) {
6210 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6211 EVT VT = Op.getValueType();
6212 DebugLoc dl = Op.getDebugLoc();
6213 SDValue V1 = Op.getOperand(0);
6214 SDValue V2 = Op.getOperand(1);
6215
6216 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006217 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006218
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219 // Handle splat operations
6220 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006221 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006222 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006223
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006224 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006225 SDValue LD = isVectorBroadcast(Op, Subtarget);
6226 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006227 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006228
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006229 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006230 if ((Size == 128 && NumElem <= 4) ||
6231 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006232 return SDValue();
6233
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006234 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006235 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006236 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006237
6238 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6239 // do it!
6240 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6241 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6242 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006243 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006244 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006245 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006246 // FIXME: Figure out a cleaner way to do this.
6247 // Try to make use of movq to zero out the top part.
6248 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6249 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6250 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006251 EVT NewVT = NewOp.getValueType();
6252 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6253 NewVT, true, false))
6254 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006255 DAG, Subtarget, dl);
6256 }
6257 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6258 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006259 if (NewOp.getNode()) {
6260 EVT NewVT = NewOp.getValueType();
6261 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6262 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6263 DAG, Subtarget, dl);
6264 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006265 }
6266 }
6267 return SDValue();
6268}
6269
Dan Gohman475871a2008-07-27 21:46:04 +00006270SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006271X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006272 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006273 SDValue V1 = Op.getOperand(0);
6274 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006275 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006277 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006278 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006279 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006280 bool V1IsSplat = false;
6281 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006282 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006283 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006284 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006285 MachineFunction &MF = DAG.getMachineFunction();
6286 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006287
Craig Topper3426a3e2011-11-14 06:46:21 +00006288 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006289
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006290 if (V1IsUndef && V2IsUndef)
6291 return DAG.getUNDEF(VT);
6292
6293 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006294
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006295 // Vector shuffle lowering takes 3 steps:
6296 //
6297 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6298 // narrowing and commutation of operands should be handled.
6299 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6300 // shuffle nodes.
6301 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6302 // so the shuffle can be broken into other shuffles and the legalizer can
6303 // try the lowering again.
6304 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006305 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006306 // be matched during isel, all of them must be converted to a target specific
6307 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006308
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006309 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6310 // narrowing and commutation of operands should be handled. The actual code
6311 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006312 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006313 if (NewOp.getNode())
6314 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006315
Craig Topper5aaffa82012-02-19 02:53:47 +00006316 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6317
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006318 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6319 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006320 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006321 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006322 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006323 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006324
Craig Topperdd637ae2012-02-19 05:41:45 +00006325 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006326 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006327 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006328
Craig Topperdd637ae2012-02-19 05:41:45 +00006329 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006330 return getMOVHighToLow(Op, dl, DAG);
6331
6332 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006333 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006334 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006335 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006336
Craig Topper5aaffa82012-02-19 02:53:47 +00006337 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006338 // The actual implementation will match the mask in the if above and then
6339 // during isel it can match several different instructions, not only pshufd
6340 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006341 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6342 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006343
Craig Topper5aaffa82012-02-19 02:53:47 +00006344 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006345
Craig Topperdbd98a42012-02-07 06:28:42 +00006346 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6347 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6348
Craig Topper1accb7e2012-01-10 06:54:16 +00006349 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006350 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6351
Craig Topperb3982da2011-12-31 23:50:21 +00006352 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006353 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006354 }
Eric Christopherfd179292009-08-27 18:07:15 +00006355
Evan Chengf26ffe92008-05-29 08:22:04 +00006356 // Check if this can be converted into a logical shift.
6357 bool isLeft = false;
6358 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006360 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006361 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006362 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006363 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006364 EVT EltVT = VT.getVectorElementType();
6365 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006366 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006367 }
Eric Christopherfd179292009-08-27 18:07:15 +00006368
Craig Topper5aaffa82012-02-19 02:53:47 +00006369 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006370 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006371 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006372 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006373 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006374 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6375
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006376 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006377 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6378 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006379 }
Eric Christopherfd179292009-08-27 18:07:15 +00006380
Nate Begeman9008ca62009-04-27 18:41:29 +00006381 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006382 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006383 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006384
Craig Topperdd637ae2012-02-19 05:41:45 +00006385 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006386 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006387
Craig Topperdd637ae2012-02-19 05:41:45 +00006388 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006389 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006390
Craig Topperdd637ae2012-02-19 05:41:45 +00006391 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006392 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006393
Craig Topperdd637ae2012-02-19 05:41:45 +00006394 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006395 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006396
Craig Topperdd637ae2012-02-19 05:41:45 +00006397 if (ShouldXformToMOVHLPS(M, VT) ||
6398 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006399 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006400
Evan Chengf26ffe92008-05-29 08:22:04 +00006401 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006402 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006403 EVT EltVT = VT.getVectorElementType();
6404 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006405 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006406 }
Eric Christopherfd179292009-08-27 18:07:15 +00006407
Evan Cheng9eca5e82006-10-25 21:49:50 +00006408 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006409 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6410 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006411 V1IsSplat = isSplatVector(V1.getNode());
6412 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006413
Chris Lattner8a594482007-11-25 00:24:49 +00006414 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006415 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6416 CommuteVectorShuffleMask(M, NumElems);
6417 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006418 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006419 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006420 }
6421
Craig Topperbeabc6c2011-12-05 06:56:46 +00006422 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006423 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006424 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006425 return V1;
6426 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6427 // the instruction selector will not match, so get a canonical MOVL with
6428 // swapped operands to undo the commute.
6429 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006430 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006431
Craig Topperbeabc6c2011-12-05 06:56:46 +00006432 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006433 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006434
Craig Topperbeabc6c2011-12-05 06:56:46 +00006435 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006436 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006437
Evan Cheng9bbbb982006-10-25 20:48:19 +00006438 if (V2IsSplat) {
6439 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006440 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006441 // new vector_shuffle with the corrected mask.p
6442 SmallVector<int, 8> NewMask(M.begin(), M.end());
6443 NormalizeMask(NewMask, NumElems);
6444 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6445 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6446 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6447 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006448 }
6449 }
6450
Evan Cheng9eca5e82006-10-25 21:49:50 +00006451 if (Commuted) {
6452 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006453 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006454 CommuteVectorShuffleMask(M, NumElems);
6455 std::swap(V1, V2);
6456 std::swap(V1IsSplat, V2IsSplat);
6457 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006458
Craig Topper39a9e482012-02-11 06:24:48 +00006459 if (isUNPCKLMask(M, VT, HasAVX2))
6460 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006461
Craig Topper39a9e482012-02-11 06:24:48 +00006462 if (isUNPCKHMask(M, VT, HasAVX2))
6463 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006464 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465
Nate Begeman9008ca62009-04-27 18:41:29 +00006466 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006467 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006468 return CommuteVectorShuffle(SVOp, DAG);
6469
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006470 // The checks below are all present in isShuffleMaskLegal, but they are
6471 // inlined here right now to enable us to directly emit target specific
6472 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006473
Craig Topper0e2037b2012-01-20 05:53:00 +00006474 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006475 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006476 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006477 DAG);
6478
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006479 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6480 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006481 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006482 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006483 }
6484
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006485 if (isPSHUFHWMask(M, VT))
6486 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006487 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006488 DAG);
6489
6490 if (isPSHUFLWMask(M, VT))
6491 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006492 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006493 DAG);
6494
Craig Topper1a7700a2012-01-19 08:19:12 +00006495 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006496 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006497 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006498
Craig Topper94438ba2011-12-16 08:06:31 +00006499 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006500 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006501 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006502 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006503
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006504 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006505 // Generate target specific nodes for 128 or 256-bit shuffles only
6506 // supported in the AVX instruction set.
6507 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006508
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006509 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006510 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006511 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6512
Craig Topper70b883b2011-11-28 10:14:51 +00006513 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006514 if (isVPERMILPMask(M, VT, HasAVX)) {
6515 if (HasAVX2 && VT == MVT::v8i32)
6516 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006517 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006518 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006519 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006520 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006521
Craig Topper70b883b2011-11-28 10:14:51 +00006522 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006523 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006524 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006525 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006526
6527 //===--------------------------------------------------------------------===//
6528 // Since no target specific shuffle was selected for this generic one,
6529 // lower it into other known shuffles. FIXME: this isn't true yet, but
6530 // this is the plan.
6531 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006532
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006533 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6534 if (VT == MVT::v8i16) {
6535 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6536 if (NewOp.getNode())
6537 return NewOp;
6538 }
6539
6540 if (VT == MVT::v16i8) {
6541 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6542 if (NewOp.getNode())
6543 return NewOp;
6544 }
6545
6546 // Handle all 128-bit wide vectors with 4 elements, and match them with
6547 // several different shuffle types.
6548 if (NumElems == 4 && VT.getSizeInBits() == 128)
6549 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6550
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006551 // Handle general 256-bit shuffles
6552 if (VT.is256BitVector())
6553 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6554
Dan Gohman475871a2008-07-27 21:46:04 +00006555 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556}
6557
Dan Gohman475871a2008-07-27 21:46:04 +00006558SDValue
6559X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006560 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006561 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006562 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006563
6564 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6565 return SDValue();
6566
Duncan Sands83ec4b62008-06-06 12:08:01 +00006567 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006569 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006570 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006571 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006572 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006573 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006574 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6575 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6576 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6578 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006579 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006581 Op.getOperand(0)),
6582 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006584 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006586 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006587 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006589 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6590 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006591 // result has a single use which is a store or a bitcast to i32. And in
6592 // the case of a store, it's not worth it if the index is a constant 0,
6593 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006594 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006595 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006596 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006597 if ((User->getOpcode() != ISD::STORE ||
6598 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6599 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006600 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006602 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006604 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006605 Op.getOperand(0)),
6606 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006607 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006608 } else if (VT == MVT::i32 || VT == MVT::i64) {
6609 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006610 if (isa<ConstantSDNode>(Op.getOperand(1)))
6611 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006612 }
Dan Gohman475871a2008-07-27 21:46:04 +00006613 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006614}
6615
6616
Dan Gohman475871a2008-07-27 21:46:04 +00006617SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006618X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6619 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006621 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622
David Greene74a579d2011-02-10 16:57:36 +00006623 SDValue Vec = Op.getOperand(0);
6624 EVT VecVT = Vec.getValueType();
6625
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006626 // If this is a 256-bit vector result, first extract the 128-bit vector and
6627 // then extract the element from the 128-bit vector.
6628 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006629 DebugLoc dl = Op.getNode()->getDebugLoc();
6630 unsigned NumElems = VecVT.getVectorNumElements();
6631 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006632 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6633
6634 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006635 bool Upper = IdxVal >= NumElems/2;
6636 Vec = Extract128BitVector(Vec,
6637 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006638
David Greene74a579d2011-02-10 16:57:36 +00006639 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006640 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006641 }
6642
6643 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6644
Craig Topperd0a31172012-01-10 06:37:29 +00006645 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006647 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006648 return Res;
6649 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006650
Owen Andersone50ed302009-08-10 22:56:29 +00006651 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006652 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006654 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006655 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006656 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006657 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6659 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006660 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006662 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006663 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006664 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006665 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006667 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006669 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006670 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006671 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672 if (Idx == 0)
6673 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006674
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006676 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006677 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006678 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006679 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006680 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006681 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006682 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006683 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6684 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6685 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006686 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687 if (Idx == 0)
6688 return Op;
6689
6690 // UNPCKHPD the element to the lowest double word, then movsd.
6691 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6692 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006693 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006694 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006695 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006696 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006697 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006698 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699 }
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702}
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006705X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6706 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006707 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006708 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006709 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006710
Dan Gohman475871a2008-07-27 21:46:04 +00006711 SDValue N0 = Op.getOperand(0);
6712 SDValue N1 = Op.getOperand(1);
6713 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006714
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006715 if (VT.getSizeInBits() == 256)
6716 return SDValue();
6717
Dan Gohman8a55ce42009-09-23 21:02:20 +00006718 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006719 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006720 unsigned Opc;
6721 if (VT == MVT::v8i16)
6722 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006723 else if (VT == MVT::v16i8)
6724 Opc = X86ISD::PINSRB;
6725 else
6726 Opc = X86ISD::PINSRB;
6727
Nate Begeman14d12ca2008-02-11 04:19:36 +00006728 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6729 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 if (N1.getValueType() != MVT::i32)
6731 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6732 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006733 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006734 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006735 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006736 // Bits [7:6] of the constant are the source select. This will always be
6737 // zero here. The DAG Combiner may combine an extract_elt index into these
6738 // bits. For example (insert (extract, 3), 2) could be matched by putting
6739 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006740 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006741 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006742 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006743 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006744 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006745 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006747 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006748 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6749 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006750 // PINSR* works with constant index.
6751 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006752 }
Dan Gohman475871a2008-07-27 21:46:04 +00006753 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006754}
6755
Dan Gohman475871a2008-07-27 21:46:04 +00006756SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006757X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006758 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006759 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006760
David Greene6b381262011-02-09 15:32:06 +00006761 DebugLoc dl = Op.getDebugLoc();
6762 SDValue N0 = Op.getOperand(0);
6763 SDValue N1 = Op.getOperand(1);
6764 SDValue N2 = Op.getOperand(2);
6765
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006766 // If this is a 256-bit vector result, first extract the 128-bit vector,
6767 // insert the element into the extracted half and then place it back.
6768 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006769 if (!isa<ConstantSDNode>(N2))
6770 return SDValue();
6771
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006772 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006773 unsigned NumElems = VT.getVectorNumElements();
6774 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006775 bool Upper = IdxVal >= NumElems/2;
6776 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6777 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006778
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006779 // Insert the element into the desired half.
6780 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6781 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006782
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006783 // Insert the changed part back to the 256-bit vector
6784 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006785 }
6786
Craig Topperd0a31172012-01-10 06:37:29 +00006787 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006788 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6789
Dan Gohman8a55ce42009-09-23 21:02:20 +00006790 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006791 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006792
Dan Gohman8a55ce42009-09-23 21:02:20 +00006793 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006794 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6795 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 if (N1.getValueType() != MVT::i32)
6797 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6798 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006799 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006800 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 }
Dan Gohman475871a2008-07-27 21:46:04 +00006802 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803}
6804
Dan Gohman475871a2008-07-27 21:46:04 +00006805SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006806X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006807 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006808 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006809 EVT OpVT = Op.getValueType();
6810
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006811 // If this is a 256-bit vector result, first insert into a 128-bit
6812 // vector and then insert into the 256-bit vector.
6813 if (OpVT.getSizeInBits() > 128) {
6814 // Insert into a 128-bit vector.
6815 EVT VT128 = EVT::getVectorVT(*Context,
6816 OpVT.getVectorElementType(),
6817 OpVT.getVectorNumElements() / 2);
6818
6819 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6820
6821 // Insert the 128-bit vector.
6822 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6823 DAG.getConstant(0, MVT::i32),
6824 DAG, dl);
6825 }
6826
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006827 if (Op.getValueType() == MVT::v1i64 &&
6828 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006830
Owen Anderson825b72b2009-08-11 20:47:22 +00006831 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006832 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6833 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006834 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006835 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836}
6837
David Greene91585092011-01-26 15:38:49 +00006838// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6839// a simple subregister reference or explicit instructions to grab
6840// upper bits of a vector.
6841SDValue
6842X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6843 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006844 DebugLoc dl = Op.getNode()->getDebugLoc();
6845 SDValue Vec = Op.getNode()->getOperand(0);
6846 SDValue Idx = Op.getNode()->getOperand(1);
6847
6848 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6849 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6850 return Extract128BitVector(Vec, Idx, DAG, dl);
6851 }
David Greene91585092011-01-26 15:38:49 +00006852 }
6853 return SDValue();
6854}
6855
David Greenecfe33c42011-01-26 19:13:22 +00006856// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6857// simple superregister reference or explicit instructions to insert
6858// the upper bits of a vector.
6859SDValue
6860X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6861 if (Subtarget->hasAVX()) {
6862 DebugLoc dl = Op.getNode()->getDebugLoc();
6863 SDValue Vec = Op.getNode()->getOperand(0);
6864 SDValue SubVec = Op.getNode()->getOperand(1);
6865 SDValue Idx = Op.getNode()->getOperand(2);
6866
6867 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6868 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006869 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006870 }
6871 }
6872 return SDValue();
6873}
6874
Bill Wendling056292f2008-09-16 21:48:12 +00006875// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6876// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6877// one of the above mentioned nodes. It has to be wrapped because otherwise
6878// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6879// be used to form addressing mode. These wrapped nodes will be selected
6880// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006881SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006882X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006884
Chris Lattner41621a22009-06-26 19:22:52 +00006885 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6886 // global base reg.
6887 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006888 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006889 CodeModel::Model M = getTargetMachine().getCodeModel();
6890
Chris Lattner4f066492009-07-11 20:29:19 +00006891 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006892 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006893 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006894 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006895 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006896 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006897 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006898
Evan Cheng1606e8e2009-03-13 07:51:59 +00006899 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006900 CP->getAlignment(),
6901 CP->getOffset(), OpFlag);
6902 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006903 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006904 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006905 if (OpFlag) {
6906 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006907 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006908 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006909 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 }
6911
6912 return Result;
6913}
6914
Dan Gohmand858e902010-04-17 15:26:15 +00006915SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006916 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006917
Chris Lattner18c59872009-06-27 04:16:01 +00006918 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6919 // global base reg.
6920 unsigned char OpFlag = 0;
6921 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006922 CodeModel::Model M = getTargetMachine().getCodeModel();
6923
Chris Lattner4f066492009-07-11 20:29:19 +00006924 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006925 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006926 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006927 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006928 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006929 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006930 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006931
Chris Lattner18c59872009-06-27 04:16:01 +00006932 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6933 OpFlag);
6934 DebugLoc DL = JT->getDebugLoc();
6935 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006936
Chris Lattner18c59872009-06-27 04:16:01 +00006937 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006938 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006939 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6940 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006941 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006942 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006943
Chris Lattner18c59872009-06-27 04:16:01 +00006944 return Result;
6945}
6946
6947SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006948X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006949 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006950
Chris Lattner18c59872009-06-27 04:16:01 +00006951 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6952 // global base reg.
6953 unsigned char OpFlag = 0;
6954 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006955 CodeModel::Model M = getTargetMachine().getCodeModel();
6956
Chris Lattner4f066492009-07-11 20:29:19 +00006957 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00006958 (M == CodeModel::Small || M == CodeModel::Kernel)) {
6959 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
6960 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00006961 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00006962 } else if (Subtarget->isPICStyleGOT()) {
6963 OpFlag = X86II::MO_GOT;
6964 } else if (Subtarget->isPICStyleStubPIC()) {
6965 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
6966 } else if (Subtarget->isPICStyleStubNoDynamic()) {
6967 OpFlag = X86II::MO_DARWIN_NONLAZY;
6968 }
Eric Christopherfd179292009-08-27 18:07:15 +00006969
Chris Lattner18c59872009-06-27 04:16:01 +00006970 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006971
Chris Lattner18c59872009-06-27 04:16:01 +00006972 DebugLoc DL = Op.getDebugLoc();
6973 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006974
6975
Chris Lattner18c59872009-06-27 04:16:01 +00006976 // With PIC, the address is actually $g + Offset.
6977 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006978 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006979 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6980 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006981 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006982 Result);
6983 }
Eric Christopherfd179292009-08-27 18:07:15 +00006984
Eli Friedman586272d2011-08-11 01:48:05 +00006985 // For symbols that require a load from a stub to get the address, emit the
6986 // load.
6987 if (isGlobalStubReference(OpFlag))
6988 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00006989 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00006990
Chris Lattner18c59872009-06-27 04:16:01 +00006991 return Result;
6992}
6993
Dan Gohman475871a2008-07-27 21:46:04 +00006994SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006995X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006996 // Create the TargetBlockAddressAddress node.
6997 unsigned char OpFlags =
6998 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006999 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007000 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007001 DebugLoc dl = Op.getDebugLoc();
7002 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7003 /*isTarget=*/true, OpFlags);
7004
Dan Gohmanf705adb2009-10-30 01:28:02 +00007005 if (Subtarget->isPICStyleRIPRel() &&
7006 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007007 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7008 else
7009 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007010
Dan Gohman29cbade2009-11-20 23:18:13 +00007011 // With PIC, the address is actually $g + Offset.
7012 if (isGlobalRelativeToPICBase(OpFlags)) {
7013 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7014 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7015 Result);
7016 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007017
7018 return Result;
7019}
7020
7021SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007022X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007023 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007024 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007025 // Create the TargetGlobalAddress node, folding in the constant
7026 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007027 unsigned char OpFlags =
7028 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007029 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007030 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007031 if (OpFlags == X86II::MO_NO_FLAG &&
7032 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007033 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007034 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007035 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007036 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007037 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007038 }
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Chris Lattner4f066492009-07-11 20:29:19 +00007040 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007041 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007042 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7043 else
7044 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007045
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007046 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007047 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007048 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7049 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007050 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007052
Chris Lattner36c25012009-07-10 07:34:39 +00007053 // For globals that require a load from a stub to get the address, emit the
7054 // load.
7055 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007056 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007057 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058
Dan Gohman6520e202008-10-18 02:06:02 +00007059 // If there was a non-zero offset that we didn't fold, create an explicit
7060 // addition for it.
7061 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007062 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007063 DAG.getConstant(Offset, getPointerTy()));
7064
Evan Cheng0db9fe62006-04-25 20:13:52 +00007065 return Result;
7066}
7067
Evan Chengda43bcf2008-09-24 00:05:32 +00007068SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007069X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007070 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007071 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007072 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007073}
7074
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007075static SDValue
7076GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007077 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007078 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007079 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007080 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007081 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007082 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007083 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007084 GA->getOffset(),
7085 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007086 if (InFlag) {
7087 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007088 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007089 } else {
7090 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007091 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007092 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007093
7094 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007095 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007096
Rafael Espindola15f1b662009-04-24 12:59:40 +00007097 SDValue Flag = Chain.getValue(1);
7098 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007099}
7100
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007101// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007102static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007103LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007104 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007106 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7107 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007108 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007109 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007110 InFlag = Chain.getValue(1);
7111
Chris Lattnerb903bed2009-06-26 21:20:29 +00007112 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007113}
7114
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007115// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007116static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007117LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007118 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007119 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7120 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007121}
7122
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007123// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7124// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007125static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007126 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007127 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007128 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007129
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007130 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7131 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7132 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007133
Michael J. Spencerec38de22010-10-10 22:04:20 +00007134 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007135 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007136 MachinePointerInfo(Ptr),
7137 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007138
Chris Lattnerb903bed2009-06-26 21:20:29 +00007139 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007140 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7141 // initialexec.
7142 unsigned WrapperKind = X86ISD::Wrapper;
7143 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007144 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007145 } else if (is64Bit) {
7146 assert(model == TLSModel::InitialExec);
7147 OperandFlags = X86II::MO_GOTTPOFF;
7148 WrapperKind = X86ISD::WrapperRIP;
7149 } else {
7150 assert(model == TLSModel::InitialExec);
7151 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007152 }
Eric Christopherfd179292009-08-27 18:07:15 +00007153
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007154 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7155 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007156 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007157 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007158 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007159 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007160
Rafael Espindola9a580232009-02-27 13:37:18 +00007161 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007162 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007163 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007164
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007165 // The address of the thread local variable is the add of the thread
7166 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007167 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007168}
7169
Dan Gohman475871a2008-07-27 21:46:04 +00007170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007171X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007172
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007173 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007174 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Eric Christopher30ef0e52010-06-03 04:07:48 +00007176 if (Subtarget->isTargetELF()) {
7177 // TODO: implement the "local dynamic" model
7178 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007179
Eric Christopher30ef0e52010-06-03 04:07:48 +00007180 // If GV is an alias then use the aliasee for determining
7181 // thread-localness.
7182 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7183 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007184
7185 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007186 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007187
Eric Christopher30ef0e52010-06-03 04:07:48 +00007188 switch (model) {
7189 case TLSModel::GeneralDynamic:
7190 case TLSModel::LocalDynamic: // not implemented
7191 if (Subtarget->is64Bit())
7192 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7193 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007194
Eric Christopher30ef0e52010-06-03 04:07:48 +00007195 case TLSModel::InitialExec:
7196 case TLSModel::LocalExec:
7197 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7198 Subtarget->is64Bit());
7199 }
7200 } else if (Subtarget->isTargetDarwin()) {
7201 // Darwin only has one model of TLS. Lower to that.
7202 unsigned char OpFlag = 0;
7203 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7204 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007205
Eric Christopher30ef0e52010-06-03 04:07:48 +00007206 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7207 // global base reg.
7208 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7209 !Subtarget->is64Bit();
7210 if (PIC32)
7211 OpFlag = X86II::MO_TLVP_PIC_BASE;
7212 else
7213 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007214 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007215 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007216 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007217 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007218 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007219
Eric Christopher30ef0e52010-06-03 04:07:48 +00007220 // With PIC32, the address is actually $g + Offset.
7221 if (PIC32)
7222 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7223 DAG.getNode(X86ISD::GlobalBaseReg,
7224 DebugLoc(), getPointerTy()),
7225 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007226
Eric Christopher30ef0e52010-06-03 04:07:48 +00007227 // Lowering the machine isd will make sure everything is in the right
7228 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007229 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007230 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007231 SDValue Args[] = { Chain, Offset };
7232 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007233
Eric Christopher30ef0e52010-06-03 04:07:48 +00007234 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7235 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7236 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007237
Eric Christopher30ef0e52010-06-03 04:07:48 +00007238 // And our return value (tls address) is in the standard call return value
7239 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007240 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007241 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7242 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007243 } else if (Subtarget->isTargetWindows()) {
7244 // Just use the implicit TLS architecture
7245 // Need to generate someting similar to:
7246 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7247 // ; from TEB
7248 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7249 // mov rcx, qword [rdx+rcx*8]
7250 // mov eax, .tls$:tlsvar
7251 // [rax+rcx] contains the address
7252 // Windows 64bit: gs:0x58
7253 // Windows 32bit: fs:__tls_array
7254
7255 // If GV is an alias then use the aliasee for determining
7256 // thread-localness.
7257 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7258 GV = GA->resolveAliasedGlobal(false);
7259 DebugLoc dl = GA->getDebugLoc();
7260 SDValue Chain = DAG.getEntryNode();
7261
7262 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7263 // %gs:0x58 (64-bit).
7264 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7265 ? Type::getInt8PtrTy(*DAG.getContext(),
7266 256)
7267 : Type::getInt32PtrTy(*DAG.getContext(),
7268 257));
7269
7270 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7271 Subtarget->is64Bit()
7272 ? DAG.getIntPtrConstant(0x58)
7273 : DAG.getExternalSymbol("_tls_array",
7274 getPointerTy()),
7275 MachinePointerInfo(Ptr),
7276 false, false, false, 0);
7277
7278 // Load the _tls_index variable
7279 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7280 if (Subtarget->is64Bit())
7281 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7282 IDX, MachinePointerInfo(), MVT::i32,
7283 false, false, 0);
7284 else
7285 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7286 false, false, false, 0);
7287
7288 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7289 getPointerTy());
7290 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7291
7292 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7293 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7294 false, false, false, 0);
7295
7296 // Get the offset of start of .tls section
7297 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7298 GA->getValueType(0),
7299 GA->getOffset(), X86II::MO_SECREL);
7300 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7301
7302 // The address of the thread local variable is the add of the thread
7303 // pointer with the offset of the variable.
7304 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007305 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007306
David Blaikie4d6ccb52012-01-20 21:51:11 +00007307 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007308}
7309
Evan Cheng0db9fe62006-04-25 20:13:52 +00007310
Chad Rosierb90d2a92012-01-03 23:19:12 +00007311/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7312/// and take a 2 x i32 value to shift plus a shift amount.
7313SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007314 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007315 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007316 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007317 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007318 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007319 SDValue ShOpLo = Op.getOperand(0);
7320 SDValue ShOpHi = Op.getOperand(1);
7321 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007322 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007324 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007325
Dan Gohman475871a2008-07-27 21:46:04 +00007326 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007327 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007328 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7329 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007330 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007331 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7332 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007333 }
Evan Chenge3413162006-01-09 18:33:28 +00007334
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7336 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007337 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007339
Dan Gohman475871a2008-07-27 21:46:04 +00007340 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007341 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007342 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7343 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007344
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007345 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007346 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7347 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007348 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007349 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7350 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007351 }
7352
Dan Gohman475871a2008-07-27 21:46:04 +00007353 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007354 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007355}
Evan Chenga3195e82006-01-12 22:54:21 +00007356
Dan Gohmand858e902010-04-17 15:26:15 +00007357SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7358 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007359 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007360
Dale Johannesen0488fb62010-09-30 23:57:10 +00007361 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007362 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007363
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007365 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007366
Eli Friedman36df4992009-05-27 00:47:34 +00007367 // These are really Legal; return the operand so the caller accepts it as
7368 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007370 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007371 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007372 Subtarget->is64Bit()) {
7373 return Op;
7374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007375
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007376 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007377 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007378 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007379 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007380 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007381 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007382 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007383 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007384 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007385 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7386}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007387
Owen Andersone50ed302009-08-10 22:56:29 +00007388SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007389 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007390 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007391 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007392 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007393 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007394 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007395 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007396 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007397 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007398 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399
Chris Lattner492a43e2010-09-22 01:28:21 +00007400 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007401
Stuart Hastings84be9582011-06-02 15:57:11 +00007402 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7403 MachineMemOperand *MMO;
7404 if (FI) {
7405 int SSFI = FI->getIndex();
7406 MMO =
7407 DAG.getMachineFunction()
7408 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7409 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7410 } else {
7411 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7412 StackSlot = StackSlot.getOperand(1);
7413 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007414 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007415 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7416 X86ISD::FILD, DL,
7417 Tys, Ops, array_lengthof(Ops),
7418 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007420 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007421 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007422 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423
7424 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7425 // shouldn't be necessary except that RFP cannot be live across
7426 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007427 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007428 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7429 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007430 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007432 SDValue Ops[] = {
7433 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7434 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007435 MachineMemOperand *MMO =
7436 DAG.getMachineFunction()
7437 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007438 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007439
Chris Lattner492a43e2010-09-22 01:28:21 +00007440 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7441 Ops, array_lengthof(Ops),
7442 Op.getValueType(), MMO);
7443 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007444 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007445 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007446 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007447
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448 return Result;
7449}
7450
Bill Wendling8b8a6362009-01-17 03:56:04 +00007451// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007452SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7453 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007454 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007455 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007456 movq %rax, %xmm0
7457 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7458 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7459 #ifdef __SSE3__
7460 haddpd %xmm0, %xmm0
7461 #else
7462 pshufd $0x4e, %xmm0, %xmm1
7463 addpd %xmm1, %xmm0
7464 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007465 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007466
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007467 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007468 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007469
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007470 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007471 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7472 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007473 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007474
Chris Lattner97484792012-01-25 09:56:22 +00007475 SmallVector<Constant*,2> CV1;
7476 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007477 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007478 CV1.push_back(
7479 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7480 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007481 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007482
Bill Wendling397ae212012-01-05 02:13:20 +00007483 // Load the 64-bit value into an XMM register.
7484 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7485 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007487 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007488 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007489 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7490 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7491 CLod0);
7492
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007494 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007495 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007496 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007498 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007499
Craig Topperd0a31172012-01-10 06:37:29 +00007500 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007501 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7502 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7503 } else {
7504 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7505 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7506 S2F, 0x4E, DAG);
7507 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7508 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7509 Sub);
7510 }
7511
7512 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007513 DAG.getIntPtrConstant(0));
7514}
7515
Bill Wendling8b8a6362009-01-17 03:56:04 +00007516// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007517SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7518 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007519 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007520 // FP constant to bias correct the final result.
7521 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007523
7524 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007526 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007527
Eli Friedmanf3704762011-08-29 21:15:46 +00007528 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007529 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007530
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007532 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007533 DAG.getIntPtrConstant(0));
7534
7535 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007537 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007538 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007540 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007541 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 MVT::v2f64, Bias)));
7543 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007544 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007545 DAG.getIntPtrConstant(0));
7546
7547 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007549
7550 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007551 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007552
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007554 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007555 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007557 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007558 }
7559
7560 // Handle final rounding.
7561 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007562}
7563
Dan Gohmand858e902010-04-17 15:26:15 +00007564SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7565 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007566 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007567 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007568
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007569 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007570 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7571 // the optimization here.
7572 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007573 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007574
Owen Andersone50ed302009-08-10 22:56:29 +00007575 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007576 EVT DstVT = Op.getValueType();
7577 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007578 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007579 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007581 else if (Subtarget->is64Bit() &&
7582 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007583 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007584
7585 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007587 if (SrcVT == MVT::i32) {
7588 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7589 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7590 getPointerTy(), StackSlot, WordOff);
7591 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007592 StackSlot, MachinePointerInfo(),
7593 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007594 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007595 OffsetSlot, MachinePointerInfo(),
7596 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007597 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7598 return Fild;
7599 }
7600
7601 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7602 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007603 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007604 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007605 // For i64 source, we need to add the appropriate power of 2 if the input
7606 // was negative. This is the same as the optimization in
7607 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7608 // we must be careful to do the computation in x87 extended precision, not
7609 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007610 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7611 MachineMemOperand *MMO =
7612 DAG.getMachineFunction()
7613 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7614 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007615
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007616 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7617 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007618 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7619 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007620
7621 APInt FF(32, 0x5F800000ULL);
7622
7623 // Check whether the sign bit is set.
7624 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7625 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7626 ISD::SETLT);
7627
7628 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7629 SDValue FudgePtr = DAG.getConstantPool(
7630 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7631 getPointerTy());
7632
7633 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7634 SDValue Zero = DAG.getIntPtrConstant(0);
7635 SDValue Four = DAG.getIntPtrConstant(4);
7636 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7637 Zero, Four);
7638 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7639
7640 // Load the value out, extending it from f32 to f80.
7641 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007642 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007643 FudgePtr, MachinePointerInfo::getConstantPool(),
7644 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007645 // Extend everything to 80 bits to force it to be done on x87.
7646 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7647 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648}
7649
Dan Gohman475871a2008-07-27 21:46:04 +00007650std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007651FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007652 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007653
Owen Andersone50ed302009-08-10 22:56:29 +00007654 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007655
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007656 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7658 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007659 }
7660
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7662 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007663 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007665 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007667 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007668 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007669 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007671 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007672 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007673
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007674 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7675 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007676 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007677 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007678 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007679 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007680
Evan Cheng0db9fe62006-04-25 20:13:52 +00007681 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007682 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7683 Opc = X86ISD::WIN_FTOL;
7684 else
7685 switch (DstTy.getSimpleVT().SimpleTy) {
7686 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7687 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7688 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7689 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7690 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007691
Dan Gohman475871a2008-07-27 21:46:04 +00007692 SDValue Chain = DAG.getEntryNode();
7693 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007694 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007695 // FIXME This causes a redundant load/store if the SSE-class value is already
7696 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007697 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007699 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007700 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007701 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007703 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007704 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007705 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007706
Chris Lattner492a43e2010-09-22 01:28:21 +00007707 MachineMemOperand *MMO =
7708 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7709 MachineMemOperand::MOLoad, MemSize, MemSize);
7710 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7711 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007712 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007713 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007714 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7715 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007716
Chris Lattner07290932010-09-22 01:05:16 +00007717 MachineMemOperand *MMO =
7718 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7719 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007720
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007721 if (Opc != X86ISD::WIN_FTOL) {
7722 // Build the FP_TO_INT*_IN_MEM
7723 SDValue Ops[] = { Chain, Value, StackSlot };
7724 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7725 Ops, 3, DstTy, MMO);
7726 return std::make_pair(FIST, StackSlot);
7727 } else {
7728 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7729 DAG.getVTList(MVT::Other, MVT::Glue),
7730 Chain, Value);
7731 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7732 MVT::i32, ftol.getValue(1));
7733 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7734 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007735 SDValue Ops[] = { eax, edx };
7736 SDValue pair = IsReplace
7737 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7738 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007739 return std::make_pair(pair, SDValue());
7740 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007741}
7742
Dan Gohmand858e902010-04-17 15:26:15 +00007743SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7744 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007745 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007746 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007747
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007748 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7749 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007750 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007751 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7752 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007753
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007754 if (StackSlot.getNode())
7755 // Load the result.
7756 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7757 FIST, StackSlot, MachinePointerInfo(),
7758 false, false, false, 0);
7759 else
7760 // The node is the result.
7761 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007762}
7763
Dan Gohmand858e902010-04-17 15:26:15 +00007764SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7765 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007766 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7767 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007768 SDValue FIST = Vals.first, StackSlot = Vals.second;
7769 assert(FIST.getNode() && "Unexpected failure");
7770
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007771 if (StackSlot.getNode())
7772 // Load the result.
7773 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7774 FIST, StackSlot, MachinePointerInfo(),
7775 false, false, false, 0);
7776 else
7777 // The node is the result.
7778 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007779}
7780
Dan Gohmand858e902010-04-17 15:26:15 +00007781SDValue X86TargetLowering::LowerFABS(SDValue Op,
7782 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007783 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007784 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007785 EVT VT = Op.getValueType();
7786 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007787 if (VT.isVector())
7788 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007789 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007791 C = ConstantVector::getSplat(2,
7792 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007793 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007794 C = ConstantVector::getSplat(4,
7795 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007796 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007797 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007798 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007799 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007800 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007801 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007802}
7803
Dan Gohmand858e902010-04-17 15:26:15 +00007804SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007805 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007806 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007807 EVT VT = Op.getValueType();
7808 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007809 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7810 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007811 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007812 NumElts = VT.getVectorNumElements();
7813 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007814 Constant *C;
7815 if (EltVT == MVT::f64)
7816 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7817 else
7818 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7819 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007820 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007821 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007822 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007823 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007824 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007825 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007826 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007827 DAG.getNode(ISD::XOR, dl, XORVT,
7828 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007829 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007830 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007831 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007832 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007833 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007834}
7835
Dan Gohmand858e902010-04-17 15:26:15 +00007836SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007837 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007838 SDValue Op0 = Op.getOperand(0);
7839 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007840 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007841 EVT VT = Op.getValueType();
7842 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007843
7844 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007845 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007846 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007847 SrcVT = VT;
7848 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007849 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007850 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007851 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007852 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007853 }
7854
7855 // At this point the operands and the result should have the same
7856 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007857
Evan Cheng68c47cb2007-01-05 07:55:56 +00007858 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007859 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007861 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7862 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007863 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007864 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7865 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7866 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7867 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007868 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007869 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007870 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007871 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007872 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007873 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007874 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007875
7876 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007877 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007878 // Op0 is MVT::f32, Op1 is MVT::f64.
7879 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7880 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7881 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007882 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007883 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007884 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007885 }
7886
Evan Cheng73d6cf12007-01-05 21:37:56 +00007887 // Clear first operand sign bit.
7888 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007890 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7891 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007892 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007893 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7894 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7895 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7896 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007897 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007898 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007899 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007900 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007901 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007902 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007903 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007904
7905 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007906 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007907}
7908
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007909SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7910 SDValue N0 = Op.getOperand(0);
7911 DebugLoc dl = Op.getDebugLoc();
7912 EVT VT = Op.getValueType();
7913
7914 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7915 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7916 DAG.getConstant(1, VT));
7917 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7918}
7919
Dan Gohman076aee32009-03-04 19:44:21 +00007920/// Emit nodes that will be selected as "test Op0,Op0", or something
7921/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007922SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007923 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007924 DebugLoc dl = Op.getDebugLoc();
7925
Dan Gohman31125812009-03-07 01:58:32 +00007926 // CF and OF aren't always set the way we want. Determine which
7927 // of these we need.
7928 bool NeedCF = false;
7929 bool NeedOF = false;
7930 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007931 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007932 case X86::COND_A: case X86::COND_AE:
7933 case X86::COND_B: case X86::COND_BE:
7934 NeedCF = true;
7935 break;
7936 case X86::COND_G: case X86::COND_GE:
7937 case X86::COND_L: case X86::COND_LE:
7938 case X86::COND_O: case X86::COND_NO:
7939 NeedOF = true;
7940 break;
Dan Gohman31125812009-03-07 01:58:32 +00007941 }
7942
Dan Gohman076aee32009-03-04 19:44:21 +00007943 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007944 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7945 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007946 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7947 // Emit a CMP with 0, which is the TEST pattern.
7948 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7949 DAG.getConstant(0, Op.getValueType()));
7950
7951 unsigned Opcode = 0;
7952 unsigned NumOperands = 0;
7953 switch (Op.getNode()->getOpcode()) {
7954 case ISD::ADD:
7955 // Due to an isel shortcoming, be conservative if this add is likely to be
7956 // selected as part of a load-modify-store instruction. When the root node
7957 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7958 // uses of other nodes in the match, such as the ADD in this case. This
7959 // leads to the ADD being left around and reselected, with the result being
7960 // two adds in the output. Alas, even if none our users are stores, that
7961 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7962 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7963 // climbing the DAG back to the root, and it doesn't seem to be worth the
7964 // effort.
7965 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00007966 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7967 if (UI->getOpcode() != ISD::CopyToReg &&
7968 UI->getOpcode() != ISD::SETCC &&
7969 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007970 goto default_case;
7971
7972 if (ConstantSDNode *C =
7973 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7974 // An add of one will be selected as an INC.
7975 if (C->getAPIntValue() == 1) {
7976 Opcode = X86ISD::INC;
7977 NumOperands = 1;
7978 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007979 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007980
7981 // An add of negative one (subtract of one) will be selected as a DEC.
7982 if (C->getAPIntValue().isAllOnesValue()) {
7983 Opcode = X86ISD::DEC;
7984 NumOperands = 1;
7985 break;
7986 }
Dan Gohman076aee32009-03-04 19:44:21 +00007987 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007988
7989 // Otherwise use a regular EFLAGS-setting add.
7990 Opcode = X86ISD::ADD;
7991 NumOperands = 2;
7992 break;
7993 case ISD::AND: {
7994 // If the primary and result isn't used, don't bother using X86ISD::AND,
7995 // because a TEST instruction will be better.
7996 bool NonFlagUse = false;
7997 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7998 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7999 SDNode *User = *UI;
8000 unsigned UOpNo = UI.getOperandNo();
8001 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8002 // Look pass truncate.
8003 UOpNo = User->use_begin().getOperandNo();
8004 User = *User->use_begin();
8005 }
8006
8007 if (User->getOpcode() != ISD::BRCOND &&
8008 User->getOpcode() != ISD::SETCC &&
8009 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8010 NonFlagUse = true;
8011 break;
8012 }
Dan Gohman076aee32009-03-04 19:44:21 +00008013 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008014
8015 if (!NonFlagUse)
8016 break;
8017 }
8018 // FALL THROUGH
8019 case ISD::SUB:
8020 case ISD::OR:
8021 case ISD::XOR:
8022 // Due to the ISEL shortcoming noted above, be conservative if this op is
8023 // likely to be selected as part of a load-modify-store instruction.
8024 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8025 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8026 if (UI->getOpcode() == ISD::STORE)
8027 goto default_case;
8028
8029 // Otherwise use a regular EFLAGS-setting instruction.
8030 switch (Op.getNode()->getOpcode()) {
8031 default: llvm_unreachable("unexpected operator!");
8032 case ISD::SUB: Opcode = X86ISD::SUB; break;
8033 case ISD::OR: Opcode = X86ISD::OR; break;
8034 case ISD::XOR: Opcode = X86ISD::XOR; break;
8035 case ISD::AND: Opcode = X86ISD::AND; break;
8036 }
8037
8038 NumOperands = 2;
8039 break;
8040 case X86ISD::ADD:
8041 case X86ISD::SUB:
8042 case X86ISD::INC:
8043 case X86ISD::DEC:
8044 case X86ISD::OR:
8045 case X86ISD::XOR:
8046 case X86ISD::AND:
8047 return SDValue(Op.getNode(), 1);
8048 default:
8049 default_case:
8050 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008051 }
8052
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008053 if (Opcode == 0)
8054 // Emit a CMP with 0, which is the TEST pattern.
8055 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8056 DAG.getConstant(0, Op.getValueType()));
8057
8058 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8059 SmallVector<SDValue, 4> Ops;
8060 for (unsigned i = 0; i != NumOperands; ++i)
8061 Ops.push_back(Op.getOperand(i));
8062
8063 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8064 DAG.ReplaceAllUsesWith(Op, New);
8065 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008066}
8067
8068/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8069/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008070SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008071 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8073 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008074 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008075
8076 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008077 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008078}
8079
Evan Chengd40d03e2010-01-06 19:38:29 +00008080/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8081/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008082SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8083 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008084 SDValue Op0 = And.getOperand(0);
8085 SDValue Op1 = And.getOperand(1);
8086 if (Op0.getOpcode() == ISD::TRUNCATE)
8087 Op0 = Op0.getOperand(0);
8088 if (Op1.getOpcode() == ISD::TRUNCATE)
8089 Op1 = Op1.getOperand(0);
8090
Evan Chengd40d03e2010-01-06 19:38:29 +00008091 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008092 if (Op1.getOpcode() == ISD::SHL)
8093 std::swap(Op0, Op1);
8094 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008095 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8096 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008097 // If we looked past a truncate, check that it's only truncating away
8098 // known zeros.
8099 unsigned BitWidth = Op0.getValueSizeInBits();
8100 unsigned AndBitWidth = And.getValueSizeInBits();
8101 if (BitWidth > AndBitWidth) {
8102 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8103 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8104 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8105 return SDValue();
8106 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008107 LHS = Op1;
8108 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008109 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008110 } else if (Op1.getOpcode() == ISD::Constant) {
8111 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008112 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008113 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008114
8115 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008116 LHS = AndLHS.getOperand(0);
8117 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008118 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008119
8120 // Use BT if the immediate can't be encoded in a TEST instruction.
8121 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8122 LHS = AndLHS;
8123 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8124 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008125 }
Evan Cheng0488db92007-09-25 01:57:46 +00008126
Evan Chengd40d03e2010-01-06 19:38:29 +00008127 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008128 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008129 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008130 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008131 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008132 // Also promote i16 to i32 for performance / code size reason.
8133 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008134 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008135 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008136
Evan Chengd40d03e2010-01-06 19:38:29 +00008137 // If the operand types disagree, extend the shift amount to match. Since
8138 // BT ignores high bits (like shifts) we can use anyextend.
8139 if (LHS.getValueType() != RHS.getValueType())
8140 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008141
Evan Chengd40d03e2010-01-06 19:38:29 +00008142 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8143 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8144 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8145 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008146 }
8147
Evan Cheng54de3ea2010-01-05 06:52:31 +00008148 return SDValue();
8149}
8150
Dan Gohmand858e902010-04-17 15:26:15 +00008151SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008152
8153 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8154
Evan Cheng54de3ea2010-01-05 06:52:31 +00008155 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8156 SDValue Op0 = Op.getOperand(0);
8157 SDValue Op1 = Op.getOperand(1);
8158 DebugLoc dl = Op.getDebugLoc();
8159 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8160
8161 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008162 // Lower (X & (1 << N)) == 0 to BT(X, N).
8163 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8164 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008165 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008166 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008167 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008168 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8169 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8170 if (NewSetCC.getNode())
8171 return NewSetCC;
8172 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008173
Chris Lattner481eebc2010-12-19 21:23:48 +00008174 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8175 // these.
8176 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008177 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008178 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8179 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008180
Chris Lattner481eebc2010-12-19 21:23:48 +00008181 // If the input is a setcc, then reuse the input setcc or use a new one with
8182 // the inverted condition.
8183 if (Op0.getOpcode() == X86ISD::SETCC) {
8184 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8185 bool Invert = (CC == ISD::SETNE) ^
8186 cast<ConstantSDNode>(Op1)->isNullValue();
8187 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008188
Evan Cheng2c755ba2010-02-27 07:36:59 +00008189 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008190 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8191 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8192 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008193 }
8194
Evan Chenge5b51ac2010-04-17 06:13:15 +00008195 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008196 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008197 if (X86CC == X86::COND_INVALID)
8198 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008199
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008200 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008201 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008202 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008203}
8204
Craig Topper89af15e2011-09-18 08:03:58 +00008205// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008206// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008207static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008208 EVT VT = Op.getValueType();
8209
Duncan Sands28b77e92011-09-06 19:07:46 +00008210 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008211 "Unsupported value type for operation");
8212
8213 int NumElems = VT.getVectorNumElements();
8214 DebugLoc dl = Op.getDebugLoc();
8215 SDValue CC = Op.getOperand(2);
8216 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8217 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8218
8219 // Extract the LHS vectors
8220 SDValue LHS = Op.getOperand(0);
8221 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8222 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8223
8224 // Extract the RHS vectors
8225 SDValue RHS = Op.getOperand(1);
8226 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8227 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8228
8229 // Issue the operation on the smaller types and concatenate the result back
8230 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8231 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8232 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8233 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8234 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8235}
8236
8237
Dan Gohmand858e902010-04-17 15:26:15 +00008238SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008239 SDValue Cond;
8240 SDValue Op0 = Op.getOperand(0);
8241 SDValue Op1 = Op.getOperand(1);
8242 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008243 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008244 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8245 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008246 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008247
8248 if (isFP) {
8249 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008250 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008251 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008252
Nate Begeman30a0de92008-07-17 16:51:19 +00008253 bool Swap = false;
8254
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008255 // SSE Condition code mapping:
8256 // 0 - EQ
8257 // 1 - LT
8258 // 2 - LE
8259 // 3 - UNORD
8260 // 4 - NEQ
8261 // 5 - NLT
8262 // 6 - NLE
8263 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008264 switch (SetCCOpcode) {
8265 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008266 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008267 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008268 case ISD::SETOGT:
8269 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008270 case ISD::SETLT:
8271 case ISD::SETOLT: SSECC = 1; break;
8272 case ISD::SETOGE:
8273 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008274 case ISD::SETLE:
8275 case ISD::SETOLE: SSECC = 2; break;
8276 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008277 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008278 case ISD::SETNE: SSECC = 4; break;
8279 case ISD::SETULE: Swap = true;
8280 case ISD::SETUGE: SSECC = 5; break;
8281 case ISD::SETULT: Swap = true;
8282 case ISD::SETUGT: SSECC = 6; break;
8283 case ISD::SETO: SSECC = 7; break;
8284 }
8285 if (Swap)
8286 std::swap(Op0, Op1);
8287
Nate Begemanfb8ead02008-07-25 19:05:58 +00008288 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008289 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008290 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008291 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008292 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8293 DAG.getConstant(3, MVT::i8));
8294 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8295 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008296 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008297 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008298 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008299 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8300 DAG.getConstant(7, MVT::i8));
8301 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8302 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008303 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008304 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008305 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008306 }
8307 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008308 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8309 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008311
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008312 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008313 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008314 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008315
Nate Begeman30a0de92008-07-17 16:51:19 +00008316 // We are handling one of the integer comparisons here. Since SSE only has
8317 // GT and EQ comparisons for integer, swapping operands and multiple
8318 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008319 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008320 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008321
Nate Begeman30a0de92008-07-17 16:51:19 +00008322 switch (SetCCOpcode) {
8323 default: break;
8324 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008325 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008326 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008327 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008328 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008329 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008330 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008331 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008332 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008333 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008334 }
8335 if (Swap)
8336 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008337
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008338 // Check that the operation in question is available (most are plain SSE2,
8339 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008340 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008341 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008342 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008343 return SDValue();
8344
Nate Begeman30a0de92008-07-17 16:51:19 +00008345 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8346 // bits of the inputs before performing those operations.
8347 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008348 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008349 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8350 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008351 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008352 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8353 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008354 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8355 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008357
Dale Johannesenace16102009-02-03 19:33:06 +00008358 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008359
8360 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008361 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008362 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008363
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 return Result;
8365}
Evan Cheng0488db92007-09-25 01:57:46 +00008366
Evan Cheng370e5342008-12-03 08:38:43 +00008367// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008368static bool isX86LogicalCmp(SDValue Op) {
8369 unsigned Opc = Op.getNode()->getOpcode();
8370 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8371 return true;
8372 if (Op.getResNo() == 1 &&
8373 (Opc == X86ISD::ADD ||
8374 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008375 Opc == X86ISD::ADC ||
8376 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008377 Opc == X86ISD::SMUL ||
8378 Opc == X86ISD::UMUL ||
8379 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008380 Opc == X86ISD::DEC ||
8381 Opc == X86ISD::OR ||
8382 Opc == X86ISD::XOR ||
8383 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008384 return true;
8385
Chris Lattner9637d5b2010-12-05 07:49:54 +00008386 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8387 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008388
Dan Gohman076aee32009-03-04 19:44:21 +00008389 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008390}
8391
Chris Lattnera2b56002010-12-05 01:23:24 +00008392static bool isZero(SDValue V) {
8393 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8394 return C && C->isNullValue();
8395}
8396
Chris Lattner96908b12010-12-05 02:00:51 +00008397static bool isAllOnes(SDValue V) {
8398 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8399 return C && C->isAllOnesValue();
8400}
8401
Dan Gohmand858e902010-04-17 15:26:15 +00008402SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008403 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008404 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008405 SDValue Op1 = Op.getOperand(1);
8406 SDValue Op2 = Op.getOperand(2);
8407 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008408 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008409
Dan Gohman1a492952009-10-20 16:22:37 +00008410 if (Cond.getOpcode() == ISD::SETCC) {
8411 SDValue NewCond = LowerSETCC(Cond, DAG);
8412 if (NewCond.getNode())
8413 Cond = NewCond;
8414 }
Evan Cheng734503b2006-09-11 02:19:56 +00008415
Chris Lattnera2b56002010-12-05 01:23:24 +00008416 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008417 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008418 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008419 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008420 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008421 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8422 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008423 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008424
Chris Lattnera2b56002010-12-05 01:23:24 +00008425 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008426
8427 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008428 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8429 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008430
8431 SDValue CmpOp0 = Cmp.getOperand(0);
8432 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8433 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008434
Chris Lattner96908b12010-12-05 02:00:51 +00008435 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008436 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8437 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008438
Chris Lattner96908b12010-12-05 02:00:51 +00008439 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8440 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008441
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008442 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008443 if (N2C == 0 || !N2C->isNullValue())
8444 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8445 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008446 }
8447 }
8448
Chris Lattnera2b56002010-12-05 01:23:24 +00008449 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008450 if (Cond.getOpcode() == ISD::AND &&
8451 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8452 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008453 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008454 Cond = Cond.getOperand(0);
8455 }
8456
Evan Cheng3f41d662007-10-08 22:16:29 +00008457 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8458 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008459 unsigned CondOpcode = Cond.getOpcode();
8460 if (CondOpcode == X86ISD::SETCC ||
8461 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008462 CC = Cond.getOperand(0);
8463
Dan Gohman475871a2008-07-27 21:46:04 +00008464 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008465 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008466 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008467
Evan Cheng3f41d662007-10-08 22:16:29 +00008468 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008469 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008470 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008471 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008472
Chris Lattnerd1980a52009-03-12 06:52:53 +00008473 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8474 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008475 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008476 addTest = false;
8477 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008478 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8479 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8480 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8481 Cond.getOperand(0).getValueType() != MVT::i8)) {
8482 SDValue LHS = Cond.getOperand(0);
8483 SDValue RHS = Cond.getOperand(1);
8484 unsigned X86Opcode;
8485 unsigned X86Cond;
8486 SDVTList VTs;
8487 switch (CondOpcode) {
8488 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8489 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8490 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8491 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8492 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8493 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8494 default: llvm_unreachable("unexpected overflowing operator");
8495 }
8496 if (CondOpcode == ISD::UMULO)
8497 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8498 MVT::i32);
8499 else
8500 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8501
8502 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8503
8504 if (CondOpcode == ISD::UMULO)
8505 Cond = X86Op.getValue(2);
8506 else
8507 Cond = X86Op.getValue(1);
8508
8509 CC = DAG.getConstant(X86Cond, MVT::i8);
8510 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008511 }
8512
8513 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008514 // Look pass the truncate.
8515 if (Cond.getOpcode() == ISD::TRUNCATE)
8516 Cond = Cond.getOperand(0);
8517
8518 // We know the result of AND is compared against zero. Try to match
8519 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008520 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008521 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008522 if (NewSetCC.getNode()) {
8523 CC = NewSetCC.getOperand(0);
8524 Cond = NewSetCC.getOperand(1);
8525 addTest = false;
8526 }
8527 }
8528 }
8529
8530 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008531 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008532 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008533 }
8534
Benjamin Kramere915ff32010-12-22 23:09:28 +00008535 // a < b ? -1 : 0 -> RES = ~setcc_carry
8536 // a < b ? 0 : -1 -> RES = setcc_carry
8537 // a >= b ? -1 : 0 -> RES = setcc_carry
8538 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8539 if (Cond.getOpcode() == X86ISD::CMP) {
8540 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8541
8542 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8543 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8544 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8545 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8546 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8547 return DAG.getNOT(DL, Res, Res.getValueType());
8548 return Res;
8549 }
8550 }
8551
Evan Cheng0488db92007-09-25 01:57:46 +00008552 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8553 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008554 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008555 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008556 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008557}
8558
Evan Cheng370e5342008-12-03 08:38:43 +00008559// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8560// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8561// from the AND / OR.
8562static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8563 Opc = Op.getOpcode();
8564 if (Opc != ISD::OR && Opc != ISD::AND)
8565 return false;
8566 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8567 Op.getOperand(0).hasOneUse() &&
8568 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8569 Op.getOperand(1).hasOneUse());
8570}
8571
Evan Cheng961d6d42009-02-02 08:19:07 +00008572// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8573// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008574static bool isXor1OfSetCC(SDValue Op) {
8575 if (Op.getOpcode() != ISD::XOR)
8576 return false;
8577 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8578 if (N1C && N1C->getAPIntValue() == 1) {
8579 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8580 Op.getOperand(0).hasOneUse();
8581 }
8582 return false;
8583}
8584
Dan Gohmand858e902010-04-17 15:26:15 +00008585SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008586 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008587 SDValue Chain = Op.getOperand(0);
8588 SDValue Cond = Op.getOperand(1);
8589 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008590 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008591 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008592 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008593
Dan Gohman1a492952009-10-20 16:22:37 +00008594 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008595 // Check for setcc([su]{add,sub,mul}o == 0).
8596 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8597 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8598 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8599 Cond.getOperand(0).getResNo() == 1 &&
8600 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8601 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8602 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8603 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8604 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8605 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8606 Inverted = true;
8607 Cond = Cond.getOperand(0);
8608 } else {
8609 SDValue NewCond = LowerSETCC(Cond, DAG);
8610 if (NewCond.getNode())
8611 Cond = NewCond;
8612 }
Dan Gohman1a492952009-10-20 16:22:37 +00008613 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008614#if 0
8615 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008616 else if (Cond.getOpcode() == X86ISD::ADD ||
8617 Cond.getOpcode() == X86ISD::SUB ||
8618 Cond.getOpcode() == X86ISD::SMUL ||
8619 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008620 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008621#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008622
Evan Chengad9c0a32009-12-15 00:53:42 +00008623 // Look pass (and (setcc_carry (cmp ...)), 1).
8624 if (Cond.getOpcode() == ISD::AND &&
8625 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8626 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008627 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008628 Cond = Cond.getOperand(0);
8629 }
8630
Evan Cheng3f41d662007-10-08 22:16:29 +00008631 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8632 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008633 unsigned CondOpcode = Cond.getOpcode();
8634 if (CondOpcode == X86ISD::SETCC ||
8635 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008636 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008637
Dan Gohman475871a2008-07-27 21:46:04 +00008638 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008639 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008640 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008641 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008642 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008643 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008644 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008645 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008646 default: break;
8647 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008648 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008649 // These can only come from an arithmetic instruction with overflow,
8650 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008651 Cond = Cond.getNode()->getOperand(1);
8652 addTest = false;
8653 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008654 }
Evan Cheng0488db92007-09-25 01:57:46 +00008655 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008656 }
8657 CondOpcode = Cond.getOpcode();
8658 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8659 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8660 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8661 Cond.getOperand(0).getValueType() != MVT::i8)) {
8662 SDValue LHS = Cond.getOperand(0);
8663 SDValue RHS = Cond.getOperand(1);
8664 unsigned X86Opcode;
8665 unsigned X86Cond;
8666 SDVTList VTs;
8667 switch (CondOpcode) {
8668 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8669 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8670 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8671 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8672 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8673 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8674 default: llvm_unreachable("unexpected overflowing operator");
8675 }
8676 if (Inverted)
8677 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8678 if (CondOpcode == ISD::UMULO)
8679 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8680 MVT::i32);
8681 else
8682 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8683
8684 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8685
8686 if (CondOpcode == ISD::UMULO)
8687 Cond = X86Op.getValue(2);
8688 else
8689 Cond = X86Op.getValue(1);
8690
8691 CC = DAG.getConstant(X86Cond, MVT::i8);
8692 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008693 } else {
8694 unsigned CondOpc;
8695 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8696 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008697 if (CondOpc == ISD::OR) {
8698 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8699 // two branches instead of an explicit OR instruction with a
8700 // separate test.
8701 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008702 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008703 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008704 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008705 Chain, Dest, CC, Cmp);
8706 CC = Cond.getOperand(1).getOperand(0);
8707 Cond = Cmp;
8708 addTest = false;
8709 }
8710 } else { // ISD::AND
8711 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8712 // two branches instead of an explicit AND instruction with a
8713 // separate test. However, we only do this if this block doesn't
8714 // have a fall-through edge, because this requires an explicit
8715 // jmp when the condition is false.
8716 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008717 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008718 Op.getNode()->hasOneUse()) {
8719 X86::CondCode CCode =
8720 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8721 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008723 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008724 // Look for an unconditional branch following this conditional branch.
8725 // We need this because we need to reverse the successors in order
8726 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008727 if (User->getOpcode() == ISD::BR) {
8728 SDValue FalseBB = User->getOperand(1);
8729 SDNode *NewBR =
8730 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008731 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008732 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008733 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008734
Dale Johannesene4d209d2009-02-03 20:21:25 +00008735 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008736 Chain, Dest, CC, Cmp);
8737 X86::CondCode CCode =
8738 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8739 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008740 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008741 Cond = Cmp;
8742 addTest = false;
8743 }
8744 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008745 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008746 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8747 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8748 // It should be transformed during dag combiner except when the condition
8749 // is set by a arithmetics with overflow node.
8750 X86::CondCode CCode =
8751 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8752 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008754 Cond = Cond.getOperand(0).getOperand(1);
8755 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008756 } else if (Cond.getOpcode() == ISD::SETCC &&
8757 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8758 // For FCMP_OEQ, we can emit
8759 // two branches instead of an explicit AND instruction with a
8760 // separate test. However, we only do this if this block doesn't
8761 // have a fall-through edge, because this requires an explicit
8762 // jmp when the condition is false.
8763 if (Op.getNode()->hasOneUse()) {
8764 SDNode *User = *Op.getNode()->use_begin();
8765 // Look for an unconditional branch following this conditional branch.
8766 // We need this because we need to reverse the successors in order
8767 // to implement FCMP_OEQ.
8768 if (User->getOpcode() == ISD::BR) {
8769 SDValue FalseBB = User->getOperand(1);
8770 SDNode *NewBR =
8771 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8772 assert(NewBR == User);
8773 (void)NewBR;
8774 Dest = FalseBB;
8775
8776 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8777 Cond.getOperand(0), Cond.getOperand(1));
8778 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8779 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8780 Chain, Dest, CC, Cmp);
8781 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8782 Cond = Cmp;
8783 addTest = false;
8784 }
8785 }
8786 } else if (Cond.getOpcode() == ISD::SETCC &&
8787 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8788 // For FCMP_UNE, we can emit
8789 // two branches instead of an explicit AND instruction with a
8790 // separate test. However, we only do this if this block doesn't
8791 // have a fall-through edge, because this requires an explicit
8792 // jmp when the condition is false.
8793 if (Op.getNode()->hasOneUse()) {
8794 SDNode *User = *Op.getNode()->use_begin();
8795 // Look for an unconditional branch following this conditional branch.
8796 // We need this because we need to reverse the successors in order
8797 // to implement FCMP_UNE.
8798 if (User->getOpcode() == ISD::BR) {
8799 SDValue FalseBB = User->getOperand(1);
8800 SDNode *NewBR =
8801 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8802 assert(NewBR == User);
8803 (void)NewBR;
8804
8805 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8806 Cond.getOperand(0), Cond.getOperand(1));
8807 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8808 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8809 Chain, Dest, CC, Cmp);
8810 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8811 Cond = Cmp;
8812 addTest = false;
8813 Dest = FalseBB;
8814 }
8815 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008816 }
Evan Cheng0488db92007-09-25 01:57:46 +00008817 }
8818
8819 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008820 // Look pass the truncate.
8821 if (Cond.getOpcode() == ISD::TRUNCATE)
8822 Cond = Cond.getOperand(0);
8823
8824 // We know the result of AND is compared against zero. Try to match
8825 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008826 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008827 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8828 if (NewSetCC.getNode()) {
8829 CC = NewSetCC.getOperand(0);
8830 Cond = NewSetCC.getOperand(1);
8831 addTest = false;
8832 }
8833 }
8834 }
8835
8836 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008837 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008838 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008839 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008840 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008841 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008842}
8843
Anton Korobeynikove060b532007-04-17 19:34:00 +00008844
8845// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8846// Calls to _alloca is needed to probe the stack when allocating more than 4k
8847// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8848// that the guard pages used by the OS virtual memory manager are allocated in
8849// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008850SDValue
8851X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008852 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008853 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008854 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008855 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008856 "are being used");
8857 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008858 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008859
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008860 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008861 SDValue Chain = Op.getOperand(0);
8862 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008863 // FIXME: Ensure alignment here
8864
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008865 bool Is64Bit = Subtarget->is64Bit();
8866 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008867
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008868 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008869 MachineFunction &MF = DAG.getMachineFunction();
8870 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008871
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008872 if (Is64Bit) {
8873 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008874 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008875 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008876
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008877 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8878 I != E; I++)
8879 if (I->hasNestAttr())
8880 report_fatal_error("Cannot use segmented stacks with functions that "
8881 "have nested arguments.");
8882 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008883
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008884 const TargetRegisterClass *AddrRegClass =
8885 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8886 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8887 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8888 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8889 DAG.getRegister(Vreg, SPTy));
8890 SDValue Ops1[2] = { Value, Chain };
8891 return DAG.getMergeValues(Ops1, 2, dl);
8892 } else {
8893 SDValue Flag;
8894 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008895
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008896 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8897 Flag = Chain.getValue(1);
8898 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008899
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008900 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8901 Flag = Chain.getValue(1);
8902
8903 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8904
8905 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8906 return DAG.getMergeValues(Ops1, 2, dl);
8907 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008908}
8909
Dan Gohmand858e902010-04-17 15:26:15 +00008910SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008911 MachineFunction &MF = DAG.getMachineFunction();
8912 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8913
Dan Gohman69de1932008-02-06 22:27:42 +00008914 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008915 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008916
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008917 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008918 // vastart just stores the address of the VarArgsFrameIndex slot into the
8919 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008920 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8921 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008922 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8923 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008924 }
8925
8926 // __va_list_tag:
8927 // gp_offset (0 - 6 * 8)
8928 // fp_offset (48 - 48 + 8 * 16)
8929 // overflow_arg_area (point to parameters coming in memory).
8930 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008931 SmallVector<SDValue, 8> MemOps;
8932 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008933 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008934 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008935 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8936 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008937 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008938 MemOps.push_back(Store);
8939
8940 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008941 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008942 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008943 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008944 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8945 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008946 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008947 MemOps.push_back(Store);
8948
8949 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008950 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008951 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008952 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8953 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008954 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8955 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008956 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008957 MemOps.push_back(Store);
8958
8959 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008960 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008961 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008962 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8963 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008964 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8965 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008966 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008967 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008968 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008969}
8970
Dan Gohmand858e902010-04-17 15:26:15 +00008971SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008972 assert(Subtarget->is64Bit() &&
8973 "LowerVAARG only handles 64-bit va_arg!");
8974 assert((Subtarget->isTargetLinux() ||
8975 Subtarget->isTargetDarwin()) &&
8976 "Unhandled target in LowerVAARG");
8977 assert(Op.getNode()->getNumOperands() == 4);
8978 SDValue Chain = Op.getOperand(0);
8979 SDValue SrcPtr = Op.getOperand(1);
8980 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8981 unsigned Align = Op.getConstantOperandVal(3);
8982 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008983
Dan Gohman320afb82010-10-12 18:00:49 +00008984 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008985 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008986 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8987 uint8_t ArgMode;
8988
8989 // Decide which area this value should be read from.
8990 // TODO: Implement the AMD64 ABI in its entirety. This simple
8991 // selection mechanism works only for the basic types.
8992 if (ArgVT == MVT::f80) {
8993 llvm_unreachable("va_arg for f80 not yet implemented");
8994 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8995 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8996 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8997 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8998 } else {
8999 llvm_unreachable("Unhandled argument type in LowerVAARG");
9000 }
9001
9002 if (ArgMode == 2) {
9003 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009004 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009005 !(DAG.getMachineFunction()
9006 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009007 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009008 }
9009
9010 // Insert VAARG_64 node into the DAG
9011 // VAARG_64 returns two values: Variable Argument Address, Chain
9012 SmallVector<SDValue, 11> InstOps;
9013 InstOps.push_back(Chain);
9014 InstOps.push_back(SrcPtr);
9015 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9016 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9017 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9018 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9019 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9020 VTs, &InstOps[0], InstOps.size(),
9021 MVT::i64,
9022 MachinePointerInfo(SV),
9023 /*Align=*/0,
9024 /*Volatile=*/false,
9025 /*ReadMem=*/true,
9026 /*WriteMem=*/true);
9027 Chain = VAARG.getValue(1);
9028
9029 // Load the next argument and return it
9030 return DAG.getLoad(ArgVT, dl,
9031 Chain,
9032 VAARG,
9033 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009034 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009035}
9036
Dan Gohmand858e902010-04-17 15:26:15 +00009037SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009038 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009039 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009040 SDValue Chain = Op.getOperand(0);
9041 SDValue DstPtr = Op.getOperand(1);
9042 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009043 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9044 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009045 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009046
Chris Lattnere72f2022010-09-21 05:40:29 +00009047 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009048 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009049 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009050 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009051}
9052
Craig Topper80e46362012-01-23 06:16:53 +00009053// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9054// may or may not be a constant. Takes immediate version of shift as input.
9055static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9056 SDValue SrcOp, SDValue ShAmt,
9057 SelectionDAG &DAG) {
9058 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9059
9060 if (isa<ConstantSDNode>(ShAmt)) {
9061 switch (Opc) {
9062 default: llvm_unreachable("Unknown target vector shift node");
9063 case X86ISD::VSHLI:
9064 case X86ISD::VSRLI:
9065 case X86ISD::VSRAI:
9066 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9067 }
9068 }
9069
9070 // Change opcode to non-immediate version
9071 switch (Opc) {
9072 default: llvm_unreachable("Unknown target vector shift node");
9073 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9074 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9075 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9076 }
9077
9078 // Need to build a vector containing shift amount
9079 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9080 SDValue ShOps[4];
9081 ShOps[0] = ShAmt;
9082 ShOps[1] = DAG.getConstant(0, MVT::i32);
9083 ShOps[2] = DAG.getUNDEF(MVT::i32);
9084 ShOps[3] = DAG.getUNDEF(MVT::i32);
9085 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9086 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9087 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9088}
9089
Dan Gohman475871a2008-07-27 21:46:04 +00009090SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009091X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009092 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009093 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009094 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009095 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009096 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009097 case Intrinsic::x86_sse_comieq_ss:
9098 case Intrinsic::x86_sse_comilt_ss:
9099 case Intrinsic::x86_sse_comile_ss:
9100 case Intrinsic::x86_sse_comigt_ss:
9101 case Intrinsic::x86_sse_comige_ss:
9102 case Intrinsic::x86_sse_comineq_ss:
9103 case Intrinsic::x86_sse_ucomieq_ss:
9104 case Intrinsic::x86_sse_ucomilt_ss:
9105 case Intrinsic::x86_sse_ucomile_ss:
9106 case Intrinsic::x86_sse_ucomigt_ss:
9107 case Intrinsic::x86_sse_ucomige_ss:
9108 case Intrinsic::x86_sse_ucomineq_ss:
9109 case Intrinsic::x86_sse2_comieq_sd:
9110 case Intrinsic::x86_sse2_comilt_sd:
9111 case Intrinsic::x86_sse2_comile_sd:
9112 case Intrinsic::x86_sse2_comigt_sd:
9113 case Intrinsic::x86_sse2_comige_sd:
9114 case Intrinsic::x86_sse2_comineq_sd:
9115 case Intrinsic::x86_sse2_ucomieq_sd:
9116 case Intrinsic::x86_sse2_ucomilt_sd:
9117 case Intrinsic::x86_sse2_ucomile_sd:
9118 case Intrinsic::x86_sse2_ucomigt_sd:
9119 case Intrinsic::x86_sse2_ucomige_sd:
9120 case Intrinsic::x86_sse2_ucomineq_sd: {
9121 unsigned Opc = 0;
9122 ISD::CondCode CC = ISD::SETCC_INVALID;
9123 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009124 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009125 case Intrinsic::x86_sse_comieq_ss:
9126 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009127 Opc = X86ISD::COMI;
9128 CC = ISD::SETEQ;
9129 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009130 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009131 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009132 Opc = X86ISD::COMI;
9133 CC = ISD::SETLT;
9134 break;
9135 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009136 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009137 Opc = X86ISD::COMI;
9138 CC = ISD::SETLE;
9139 break;
9140 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009141 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009142 Opc = X86ISD::COMI;
9143 CC = ISD::SETGT;
9144 break;
9145 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009146 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009147 Opc = X86ISD::COMI;
9148 CC = ISD::SETGE;
9149 break;
9150 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009151 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009152 Opc = X86ISD::COMI;
9153 CC = ISD::SETNE;
9154 break;
9155 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009156 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009157 Opc = X86ISD::UCOMI;
9158 CC = ISD::SETEQ;
9159 break;
9160 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009161 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009162 Opc = X86ISD::UCOMI;
9163 CC = ISD::SETLT;
9164 break;
9165 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009166 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 Opc = X86ISD::UCOMI;
9168 CC = ISD::SETLE;
9169 break;
9170 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009171 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009172 Opc = X86ISD::UCOMI;
9173 CC = ISD::SETGT;
9174 break;
9175 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009176 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009177 Opc = X86ISD::UCOMI;
9178 CC = ISD::SETGE;
9179 break;
9180 case Intrinsic::x86_sse_ucomineq_ss:
9181 case Intrinsic::x86_sse2_ucomineq_sd:
9182 Opc = X86ISD::UCOMI;
9183 CC = ISD::SETNE;
9184 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009185 }
Evan Cheng734503b2006-09-11 02:19:56 +00009186
Dan Gohman475871a2008-07-27 21:46:04 +00009187 SDValue LHS = Op.getOperand(1);
9188 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009189 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009190 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009191 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9192 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9193 DAG.getConstant(X86CC, MVT::i8), Cond);
9194 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009195 }
Craig Topper86c7c582012-01-30 01:10:15 +00009196 // XOP comparison intrinsics
9197 case Intrinsic::x86_xop_vpcomltb:
9198 case Intrinsic::x86_xop_vpcomltw:
9199 case Intrinsic::x86_xop_vpcomltd:
9200 case Intrinsic::x86_xop_vpcomltq:
9201 case Intrinsic::x86_xop_vpcomltub:
9202 case Intrinsic::x86_xop_vpcomltuw:
9203 case Intrinsic::x86_xop_vpcomltud:
9204 case Intrinsic::x86_xop_vpcomltuq:
9205 case Intrinsic::x86_xop_vpcomleb:
9206 case Intrinsic::x86_xop_vpcomlew:
9207 case Intrinsic::x86_xop_vpcomled:
9208 case Intrinsic::x86_xop_vpcomleq:
9209 case Intrinsic::x86_xop_vpcomleub:
9210 case Intrinsic::x86_xop_vpcomleuw:
9211 case Intrinsic::x86_xop_vpcomleud:
9212 case Intrinsic::x86_xop_vpcomleuq:
9213 case Intrinsic::x86_xop_vpcomgtb:
9214 case Intrinsic::x86_xop_vpcomgtw:
9215 case Intrinsic::x86_xop_vpcomgtd:
9216 case Intrinsic::x86_xop_vpcomgtq:
9217 case Intrinsic::x86_xop_vpcomgtub:
9218 case Intrinsic::x86_xop_vpcomgtuw:
9219 case Intrinsic::x86_xop_vpcomgtud:
9220 case Intrinsic::x86_xop_vpcomgtuq:
9221 case Intrinsic::x86_xop_vpcomgeb:
9222 case Intrinsic::x86_xop_vpcomgew:
9223 case Intrinsic::x86_xop_vpcomged:
9224 case Intrinsic::x86_xop_vpcomgeq:
9225 case Intrinsic::x86_xop_vpcomgeub:
9226 case Intrinsic::x86_xop_vpcomgeuw:
9227 case Intrinsic::x86_xop_vpcomgeud:
9228 case Intrinsic::x86_xop_vpcomgeuq:
9229 case Intrinsic::x86_xop_vpcomeqb:
9230 case Intrinsic::x86_xop_vpcomeqw:
9231 case Intrinsic::x86_xop_vpcomeqd:
9232 case Intrinsic::x86_xop_vpcomeqq:
9233 case Intrinsic::x86_xop_vpcomequb:
9234 case Intrinsic::x86_xop_vpcomequw:
9235 case Intrinsic::x86_xop_vpcomequd:
9236 case Intrinsic::x86_xop_vpcomequq:
9237 case Intrinsic::x86_xop_vpcomneb:
9238 case Intrinsic::x86_xop_vpcomnew:
9239 case Intrinsic::x86_xop_vpcomned:
9240 case Intrinsic::x86_xop_vpcomneq:
9241 case Intrinsic::x86_xop_vpcomneub:
9242 case Intrinsic::x86_xop_vpcomneuw:
9243 case Intrinsic::x86_xop_vpcomneud:
9244 case Intrinsic::x86_xop_vpcomneuq:
9245 case Intrinsic::x86_xop_vpcomfalseb:
9246 case Intrinsic::x86_xop_vpcomfalsew:
9247 case Intrinsic::x86_xop_vpcomfalsed:
9248 case Intrinsic::x86_xop_vpcomfalseq:
9249 case Intrinsic::x86_xop_vpcomfalseub:
9250 case Intrinsic::x86_xop_vpcomfalseuw:
9251 case Intrinsic::x86_xop_vpcomfalseud:
9252 case Intrinsic::x86_xop_vpcomfalseuq:
9253 case Intrinsic::x86_xop_vpcomtrueb:
9254 case Intrinsic::x86_xop_vpcomtruew:
9255 case Intrinsic::x86_xop_vpcomtrued:
9256 case Intrinsic::x86_xop_vpcomtrueq:
9257 case Intrinsic::x86_xop_vpcomtrueub:
9258 case Intrinsic::x86_xop_vpcomtrueuw:
9259 case Intrinsic::x86_xop_vpcomtrueud:
9260 case Intrinsic::x86_xop_vpcomtrueuq: {
9261 unsigned CC = 0;
9262 unsigned Opc = 0;
9263
9264 switch (IntNo) {
9265 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9266 case Intrinsic::x86_xop_vpcomltb:
9267 case Intrinsic::x86_xop_vpcomltw:
9268 case Intrinsic::x86_xop_vpcomltd:
9269 case Intrinsic::x86_xop_vpcomltq:
9270 CC = 0;
9271 Opc = X86ISD::VPCOM;
9272 break;
9273 case Intrinsic::x86_xop_vpcomltub:
9274 case Intrinsic::x86_xop_vpcomltuw:
9275 case Intrinsic::x86_xop_vpcomltud:
9276 case Intrinsic::x86_xop_vpcomltuq:
9277 CC = 0;
9278 Opc = X86ISD::VPCOMU;
9279 break;
9280 case Intrinsic::x86_xop_vpcomleb:
9281 case Intrinsic::x86_xop_vpcomlew:
9282 case Intrinsic::x86_xop_vpcomled:
9283 case Intrinsic::x86_xop_vpcomleq:
9284 CC = 1;
9285 Opc = X86ISD::VPCOM;
9286 break;
9287 case Intrinsic::x86_xop_vpcomleub:
9288 case Intrinsic::x86_xop_vpcomleuw:
9289 case Intrinsic::x86_xop_vpcomleud:
9290 case Intrinsic::x86_xop_vpcomleuq:
9291 CC = 1;
9292 Opc = X86ISD::VPCOMU;
9293 break;
9294 case Intrinsic::x86_xop_vpcomgtb:
9295 case Intrinsic::x86_xop_vpcomgtw:
9296 case Intrinsic::x86_xop_vpcomgtd:
9297 case Intrinsic::x86_xop_vpcomgtq:
9298 CC = 2;
9299 Opc = X86ISD::VPCOM;
9300 break;
9301 case Intrinsic::x86_xop_vpcomgtub:
9302 case Intrinsic::x86_xop_vpcomgtuw:
9303 case Intrinsic::x86_xop_vpcomgtud:
9304 case Intrinsic::x86_xop_vpcomgtuq:
9305 CC = 2;
9306 Opc = X86ISD::VPCOMU;
9307 break;
9308 case Intrinsic::x86_xop_vpcomgeb:
9309 case Intrinsic::x86_xop_vpcomgew:
9310 case Intrinsic::x86_xop_vpcomged:
9311 case Intrinsic::x86_xop_vpcomgeq:
9312 CC = 3;
9313 Opc = X86ISD::VPCOM;
9314 break;
9315 case Intrinsic::x86_xop_vpcomgeub:
9316 case Intrinsic::x86_xop_vpcomgeuw:
9317 case Intrinsic::x86_xop_vpcomgeud:
9318 case Intrinsic::x86_xop_vpcomgeuq:
9319 CC = 3;
9320 Opc = X86ISD::VPCOMU;
9321 break;
9322 case Intrinsic::x86_xop_vpcomeqb:
9323 case Intrinsic::x86_xop_vpcomeqw:
9324 case Intrinsic::x86_xop_vpcomeqd:
9325 case Intrinsic::x86_xop_vpcomeqq:
9326 CC = 4;
9327 Opc = X86ISD::VPCOM;
9328 break;
9329 case Intrinsic::x86_xop_vpcomequb:
9330 case Intrinsic::x86_xop_vpcomequw:
9331 case Intrinsic::x86_xop_vpcomequd:
9332 case Intrinsic::x86_xop_vpcomequq:
9333 CC = 4;
9334 Opc = X86ISD::VPCOMU;
9335 break;
9336 case Intrinsic::x86_xop_vpcomneb:
9337 case Intrinsic::x86_xop_vpcomnew:
9338 case Intrinsic::x86_xop_vpcomned:
9339 case Intrinsic::x86_xop_vpcomneq:
9340 CC = 5;
9341 Opc = X86ISD::VPCOM;
9342 break;
9343 case Intrinsic::x86_xop_vpcomneub:
9344 case Intrinsic::x86_xop_vpcomneuw:
9345 case Intrinsic::x86_xop_vpcomneud:
9346 case Intrinsic::x86_xop_vpcomneuq:
9347 CC = 5;
9348 Opc = X86ISD::VPCOMU;
9349 break;
9350 case Intrinsic::x86_xop_vpcomfalseb:
9351 case Intrinsic::x86_xop_vpcomfalsew:
9352 case Intrinsic::x86_xop_vpcomfalsed:
9353 case Intrinsic::x86_xop_vpcomfalseq:
9354 CC = 6;
9355 Opc = X86ISD::VPCOM;
9356 break;
9357 case Intrinsic::x86_xop_vpcomfalseub:
9358 case Intrinsic::x86_xop_vpcomfalseuw:
9359 case Intrinsic::x86_xop_vpcomfalseud:
9360 case Intrinsic::x86_xop_vpcomfalseuq:
9361 CC = 6;
9362 Opc = X86ISD::VPCOMU;
9363 break;
9364 case Intrinsic::x86_xop_vpcomtrueb:
9365 case Intrinsic::x86_xop_vpcomtruew:
9366 case Intrinsic::x86_xop_vpcomtrued:
9367 case Intrinsic::x86_xop_vpcomtrueq:
9368 CC = 7;
9369 Opc = X86ISD::VPCOM;
9370 break;
9371 case Intrinsic::x86_xop_vpcomtrueub:
9372 case Intrinsic::x86_xop_vpcomtrueuw:
9373 case Intrinsic::x86_xop_vpcomtrueud:
9374 case Intrinsic::x86_xop_vpcomtrueuq:
9375 CC = 7;
9376 Opc = X86ISD::VPCOMU;
9377 break;
9378 }
9379
9380 SDValue LHS = Op.getOperand(1);
9381 SDValue RHS = Op.getOperand(2);
9382 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9383 DAG.getConstant(CC, MVT::i8));
9384 }
9385
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009386 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009387 case Intrinsic::x86_sse2_pmulu_dq:
9388 case Intrinsic::x86_avx2_pmulu_dq:
9389 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9390 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009391 case Intrinsic::x86_sse3_hadd_ps:
9392 case Intrinsic::x86_sse3_hadd_pd:
9393 case Intrinsic::x86_avx_hadd_ps_256:
9394 case Intrinsic::x86_avx_hadd_pd_256:
9395 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9396 Op.getOperand(1), Op.getOperand(2));
9397 case Intrinsic::x86_sse3_hsub_ps:
9398 case Intrinsic::x86_sse3_hsub_pd:
9399 case Intrinsic::x86_avx_hsub_ps_256:
9400 case Intrinsic::x86_avx_hsub_pd_256:
9401 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9402 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009403 case Intrinsic::x86_ssse3_phadd_w_128:
9404 case Intrinsic::x86_ssse3_phadd_d_128:
9405 case Intrinsic::x86_avx2_phadd_w:
9406 case Intrinsic::x86_avx2_phadd_d:
9407 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9408 Op.getOperand(1), Op.getOperand(2));
9409 case Intrinsic::x86_ssse3_phsub_w_128:
9410 case Intrinsic::x86_ssse3_phsub_d_128:
9411 case Intrinsic::x86_avx2_phsub_w:
9412 case Intrinsic::x86_avx2_phsub_d:
9413 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9414 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009415 case Intrinsic::x86_avx2_psllv_d:
9416 case Intrinsic::x86_avx2_psllv_q:
9417 case Intrinsic::x86_avx2_psllv_d_256:
9418 case Intrinsic::x86_avx2_psllv_q_256:
9419 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9420 Op.getOperand(1), Op.getOperand(2));
9421 case Intrinsic::x86_avx2_psrlv_d:
9422 case Intrinsic::x86_avx2_psrlv_q:
9423 case Intrinsic::x86_avx2_psrlv_d_256:
9424 case Intrinsic::x86_avx2_psrlv_q_256:
9425 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9426 Op.getOperand(1), Op.getOperand(2));
9427 case Intrinsic::x86_avx2_psrav_d:
9428 case Intrinsic::x86_avx2_psrav_d_256:
9429 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9430 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009431 case Intrinsic::x86_ssse3_pshuf_b_128:
9432 case Intrinsic::x86_avx2_pshuf_b:
9433 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9434 Op.getOperand(1), Op.getOperand(2));
9435 case Intrinsic::x86_ssse3_psign_b_128:
9436 case Intrinsic::x86_ssse3_psign_w_128:
9437 case Intrinsic::x86_ssse3_psign_d_128:
9438 case Intrinsic::x86_avx2_psign_b:
9439 case Intrinsic::x86_avx2_psign_w:
9440 case Intrinsic::x86_avx2_psign_d:
9441 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9442 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009443 case Intrinsic::x86_sse41_insertps:
9444 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9445 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9446 case Intrinsic::x86_avx_vperm2f128_ps_256:
9447 case Intrinsic::x86_avx_vperm2f128_pd_256:
9448 case Intrinsic::x86_avx_vperm2f128_si_256:
9449 case Intrinsic::x86_avx2_vperm2i128:
9450 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9451 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009452 case Intrinsic::x86_avx_vpermil_ps:
9453 case Intrinsic::x86_avx_vpermil_pd:
9454 case Intrinsic::x86_avx_vpermil_ps_256:
9455 case Intrinsic::x86_avx_vpermil_pd_256:
9456 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9457 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009458
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009459 // ptest and testp intrinsics. The intrinsic these come from are designed to
9460 // return an integer value, not just an instruction so lower it to the ptest
9461 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009462 case Intrinsic::x86_sse41_ptestz:
9463 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009464 case Intrinsic::x86_sse41_ptestnzc:
9465 case Intrinsic::x86_avx_ptestz_256:
9466 case Intrinsic::x86_avx_ptestc_256:
9467 case Intrinsic::x86_avx_ptestnzc_256:
9468 case Intrinsic::x86_avx_vtestz_ps:
9469 case Intrinsic::x86_avx_vtestc_ps:
9470 case Intrinsic::x86_avx_vtestnzc_ps:
9471 case Intrinsic::x86_avx_vtestz_pd:
9472 case Intrinsic::x86_avx_vtestc_pd:
9473 case Intrinsic::x86_avx_vtestnzc_pd:
9474 case Intrinsic::x86_avx_vtestz_ps_256:
9475 case Intrinsic::x86_avx_vtestc_ps_256:
9476 case Intrinsic::x86_avx_vtestnzc_ps_256:
9477 case Intrinsic::x86_avx_vtestz_pd_256:
9478 case Intrinsic::x86_avx_vtestc_pd_256:
9479 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9480 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009481 unsigned X86CC = 0;
9482 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009483 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009484 case Intrinsic::x86_avx_vtestz_ps:
9485 case Intrinsic::x86_avx_vtestz_pd:
9486 case Intrinsic::x86_avx_vtestz_ps_256:
9487 case Intrinsic::x86_avx_vtestz_pd_256:
9488 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009489 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009490 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009491 // ZF = 1
9492 X86CC = X86::COND_E;
9493 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009494 case Intrinsic::x86_avx_vtestc_ps:
9495 case Intrinsic::x86_avx_vtestc_pd:
9496 case Intrinsic::x86_avx_vtestc_ps_256:
9497 case Intrinsic::x86_avx_vtestc_pd_256:
9498 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009499 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009500 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009501 // CF = 1
9502 X86CC = X86::COND_B;
9503 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009504 case Intrinsic::x86_avx_vtestnzc_ps:
9505 case Intrinsic::x86_avx_vtestnzc_pd:
9506 case Intrinsic::x86_avx_vtestnzc_ps_256:
9507 case Intrinsic::x86_avx_vtestnzc_pd_256:
9508 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009509 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009510 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009511 // ZF and CF = 0
9512 X86CC = X86::COND_A;
9513 break;
9514 }
Eric Christopherfd179292009-08-27 18:07:15 +00009515
Eric Christopher71c67532009-07-29 00:28:05 +00009516 SDValue LHS = Op.getOperand(1);
9517 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009518 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9519 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009520 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9521 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9522 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009523 }
Evan Cheng5759f972008-05-04 09:15:50 +00009524
Craig Topper80e46362012-01-23 06:16:53 +00009525 // SSE/AVX shift intrinsics
9526 case Intrinsic::x86_sse2_psll_w:
9527 case Intrinsic::x86_sse2_psll_d:
9528 case Intrinsic::x86_sse2_psll_q:
9529 case Intrinsic::x86_avx2_psll_w:
9530 case Intrinsic::x86_avx2_psll_d:
9531 case Intrinsic::x86_avx2_psll_q:
9532 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9533 Op.getOperand(1), Op.getOperand(2));
9534 case Intrinsic::x86_sse2_psrl_w:
9535 case Intrinsic::x86_sse2_psrl_d:
9536 case Intrinsic::x86_sse2_psrl_q:
9537 case Intrinsic::x86_avx2_psrl_w:
9538 case Intrinsic::x86_avx2_psrl_d:
9539 case Intrinsic::x86_avx2_psrl_q:
9540 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9541 Op.getOperand(1), Op.getOperand(2));
9542 case Intrinsic::x86_sse2_psra_w:
9543 case Intrinsic::x86_sse2_psra_d:
9544 case Intrinsic::x86_avx2_psra_w:
9545 case Intrinsic::x86_avx2_psra_d:
9546 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9547 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009548 case Intrinsic::x86_sse2_pslli_w:
9549 case Intrinsic::x86_sse2_pslli_d:
9550 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009551 case Intrinsic::x86_avx2_pslli_w:
9552 case Intrinsic::x86_avx2_pslli_d:
9553 case Intrinsic::x86_avx2_pslli_q:
9554 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9555 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009556 case Intrinsic::x86_sse2_psrli_w:
9557 case Intrinsic::x86_sse2_psrli_d:
9558 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009559 case Intrinsic::x86_avx2_psrli_w:
9560 case Intrinsic::x86_avx2_psrli_d:
9561 case Intrinsic::x86_avx2_psrli_q:
9562 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9563 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009564 case Intrinsic::x86_sse2_psrai_w:
9565 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009566 case Intrinsic::x86_avx2_psrai_w:
9567 case Intrinsic::x86_avx2_psrai_d:
9568 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9569 Op.getOperand(1), Op.getOperand(2), DAG);
9570 // Fix vector shift instructions where the last operand is a non-immediate
9571 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009572 case Intrinsic::x86_mmx_pslli_w:
9573 case Intrinsic::x86_mmx_pslli_d:
9574 case Intrinsic::x86_mmx_pslli_q:
9575 case Intrinsic::x86_mmx_psrli_w:
9576 case Intrinsic::x86_mmx_psrli_d:
9577 case Intrinsic::x86_mmx_psrli_q:
9578 case Intrinsic::x86_mmx_psrai_w:
9579 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009580 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009581 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009582 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009583
9584 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009585 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009586 case Intrinsic::x86_mmx_pslli_w:
9587 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009588 break;
Craig Topper80e46362012-01-23 06:16:53 +00009589 case Intrinsic::x86_mmx_pslli_d:
9590 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009591 break;
Craig Topper80e46362012-01-23 06:16:53 +00009592 case Intrinsic::x86_mmx_pslli_q:
9593 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009594 break;
Craig Topper80e46362012-01-23 06:16:53 +00009595 case Intrinsic::x86_mmx_psrli_w:
9596 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009597 break;
Craig Topper80e46362012-01-23 06:16:53 +00009598 case Intrinsic::x86_mmx_psrli_d:
9599 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009600 break;
Craig Topper80e46362012-01-23 06:16:53 +00009601 case Intrinsic::x86_mmx_psrli_q:
9602 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009603 break;
Craig Topper80e46362012-01-23 06:16:53 +00009604 case Intrinsic::x86_mmx_psrai_w:
9605 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009606 break;
Craig Topper80e46362012-01-23 06:16:53 +00009607 case Intrinsic::x86_mmx_psrai_d:
9608 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009609 break;
Craig Topper80e46362012-01-23 06:16:53 +00009610 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009611 }
Mon P Wangefa42202009-09-03 19:56:25 +00009612
9613 // The vector shift intrinsics with scalars uses 32b shift amounts but
9614 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9615 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009616 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9617 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009618// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009619
Owen Andersone50ed302009-08-10 22:56:29 +00009620 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009621 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009624 Op.getOperand(1), ShAmt);
9625 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009626 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009627}
Evan Cheng72261582005-12-20 06:22:03 +00009628
Dan Gohmand858e902010-04-17 15:26:15 +00009629SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9630 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009631 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9632 MFI->setReturnAddressIsTaken(true);
9633
Bill Wendling64e87322009-01-16 19:25:27 +00009634 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009635 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009636
9637 if (Depth > 0) {
9638 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9639 SDValue Offset =
9640 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009641 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009642 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009643 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009644 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009645 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009646 }
9647
9648 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009649 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009650 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009651 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009652}
9653
Dan Gohmand858e902010-04-17 15:26:15 +00009654SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009655 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9656 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009657
Owen Andersone50ed302009-08-10 22:56:29 +00009658 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009659 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009660 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9661 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009662 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009663 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009664 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9665 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009666 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009667 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009668}
9669
Dan Gohman475871a2008-07-27 21:46:04 +00009670SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009671 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009672 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009673}
9674
Dan Gohmand858e902010-04-17 15:26:15 +00009675SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009676 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009677 SDValue Chain = Op.getOperand(0);
9678 SDValue Offset = Op.getOperand(1);
9679 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009680 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009681
Dan Gohmand8816272010-08-11 18:14:00 +00009682 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9683 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9684 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009685 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009686
Dan Gohmand8816272010-08-11 18:14:00 +00009687 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9688 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009689 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009690 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9691 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009692 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009693 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009694
Dale Johannesene4d209d2009-02-03 20:21:25 +00009695 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009696 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009697 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009698}
9699
Duncan Sands4a544a72011-09-06 13:37:06 +00009700SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9701 SelectionDAG &DAG) const {
9702 return Op.getOperand(0);
9703}
9704
9705SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9706 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009707 SDValue Root = Op.getOperand(0);
9708 SDValue Trmp = Op.getOperand(1); // trampoline
9709 SDValue FPtr = Op.getOperand(2); // nested function
9710 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009711 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009712
Dan Gohman69de1932008-02-06 22:27:42 +00009713 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009714
9715 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009716 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009717
9718 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009719 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9720 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009721
Evan Cheng0e6a0522011-07-18 20:57:22 +00009722 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9723 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009724
9725 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9726
9727 // Load the pointer to the nested function into R11.
9728 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009729 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009731 Addr, MachinePointerInfo(TrmpAddr),
9732 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009733
Owen Anderson825b72b2009-08-11 20:47:22 +00009734 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9735 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009736 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9737 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009738 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009739
9740 // Load the 'nest' parameter value into R10.
9741 // R10 is specified in X86CallingConv.td
9742 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9744 DAG.getConstant(10, MVT::i64));
9745 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009746 Addr, MachinePointerInfo(TrmpAddr, 10),
9747 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009748
Owen Anderson825b72b2009-08-11 20:47:22 +00009749 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9750 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009751 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9752 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009753 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009754
9755 // Jump to the nested function.
9756 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009757 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9758 DAG.getConstant(20, MVT::i64));
9759 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009760 Addr, MachinePointerInfo(TrmpAddr, 20),
9761 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009762
9763 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9765 DAG.getConstant(22, MVT::i64));
9766 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009767 MachinePointerInfo(TrmpAddr, 22),
9768 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009769
Duncan Sands4a544a72011-09-06 13:37:06 +00009770 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009771 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009772 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009773 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009774 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009775 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009776
9777 switch (CC) {
9778 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009779 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009780 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009781 case CallingConv::X86_StdCall: {
9782 // Pass 'nest' parameter in ECX.
9783 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009784 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009785
9786 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009787 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009788 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009789
Chris Lattner58d74912008-03-12 17:45:29 +00009790 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009791 unsigned InRegCount = 0;
9792 unsigned Idx = 1;
9793
9794 for (FunctionType::param_iterator I = FTy->param_begin(),
9795 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009796 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009797 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009798 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009799
9800 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009801 report_fatal_error("Nest register in use - reduce number of inreg"
9802 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009803 }
9804 }
9805 break;
9806 }
9807 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009808 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009809 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009810 // Pass 'nest' parameter in EAX.
9811 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009812 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009813 break;
9814 }
9815
Dan Gohman475871a2008-07-27 21:46:04 +00009816 SDValue OutChains[4];
9817 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009818
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9820 DAG.getConstant(10, MVT::i32));
9821 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009822
Chris Lattnera62fe662010-02-05 19:20:30 +00009823 // This is storing the opcode for MOV32ri.
9824 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009825 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009826 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009828 Trmp, MachinePointerInfo(TrmpAddr),
9829 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009830
Owen Anderson825b72b2009-08-11 20:47:22 +00009831 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9832 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9834 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009835 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009836
Chris Lattnera62fe662010-02-05 19:20:30 +00009837 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9839 DAG.getConstant(5, MVT::i32));
9840 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009841 MachinePointerInfo(TrmpAddr, 5),
9842 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009843
Owen Anderson825b72b2009-08-11 20:47:22 +00009844 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9845 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009846 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9847 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009848 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849
Duncan Sands4a544a72011-09-06 13:37:06 +00009850 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851 }
9852}
9853
Dan Gohmand858e902010-04-17 15:26:15 +00009854SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9855 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009856 /*
9857 The rounding mode is in bits 11:10 of FPSR, and has the following
9858 settings:
9859 00 Round to nearest
9860 01 Round to -inf
9861 10 Round to +inf
9862 11 Round to 0
9863
9864 FLT_ROUNDS, on the other hand, expects the following:
9865 -1 Undefined
9866 0 Round to 0
9867 1 Round to nearest
9868 2 Round to +inf
9869 3 Round to -inf
9870
9871 To perform the conversion, we do:
9872 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9873 */
9874
9875 MachineFunction &MF = DAG.getMachineFunction();
9876 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009877 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009878 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009879 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009880 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009881
9882 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009883 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009884 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009885
Michael J. Spencerec38de22010-10-10 22:04:20 +00009886
Chris Lattner2156b792010-09-22 01:11:26 +00009887 MachineMemOperand *MMO =
9888 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9889 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009890
Chris Lattner2156b792010-09-22 01:11:26 +00009891 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9892 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9893 DAG.getVTList(MVT::Other),
9894 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009895
9896 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009897 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009898 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009899
9900 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009901 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009902 DAG.getNode(ISD::SRL, DL, MVT::i16,
9903 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 CWD, DAG.getConstant(0x800, MVT::i16)),
9905 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009906 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009907 DAG.getNode(ISD::SRL, DL, MVT::i16,
9908 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 CWD, DAG.getConstant(0x400, MVT::i16)),
9910 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009911
Dan Gohman475871a2008-07-27 21:46:04 +00009912 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009913 DAG.getNode(ISD::AND, DL, MVT::i16,
9914 DAG.getNode(ISD::ADD, DL, MVT::i16,
9915 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009916 DAG.getConstant(1, MVT::i16)),
9917 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009918
9919
Duncan Sands83ec4b62008-06-06 12:08:01 +00009920 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009921 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009922}
9923
Dan Gohmand858e902010-04-17 15:26:15 +00009924SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009925 EVT VT = Op.getValueType();
9926 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009927 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009928 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009929
9930 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009932 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009933 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009934 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009935 }
Evan Cheng18efe262007-12-14 02:13:44 +00009936
Evan Cheng152804e2007-12-14 08:30:15 +00009937 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009939 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009940
9941 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009942 SDValue Ops[] = {
9943 Op,
9944 DAG.getConstant(NumBits+NumBits-1, OpVT),
9945 DAG.getConstant(X86::COND_E, MVT::i8),
9946 Op.getValue(1)
9947 };
9948 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009949
9950 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009951 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009952
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 if (VT == MVT::i8)
9954 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009955 return Op;
9956}
9957
Chandler Carruthacc068e2011-12-24 10:55:54 +00009958SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9959 SelectionDAG &DAG) const {
9960 EVT VT = Op.getValueType();
9961 EVT OpVT = VT;
9962 unsigned NumBits = VT.getSizeInBits();
9963 DebugLoc dl = Op.getDebugLoc();
9964
9965 Op = Op.getOperand(0);
9966 if (VT == MVT::i8) {
9967 // Zero extend to i32 since there is not an i8 bsr.
9968 OpVT = MVT::i32;
9969 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9970 }
9971
9972 // Issue a bsr (scan bits in reverse).
9973 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9974 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9975
9976 // And xor with NumBits-1.
9977 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9978
9979 if (VT == MVT::i8)
9980 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9981 return Op;
9982}
9983
Dan Gohmand858e902010-04-17 15:26:15 +00009984SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009985 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009986 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009987 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009988 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009989
9990 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009991 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009992 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009993
9994 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009995 SDValue Ops[] = {
9996 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009997 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009998 DAG.getConstant(X86::COND_E, MVT::i8),
9999 Op.getValue(1)
10000 };
Chandler Carruth77821022011-12-24 12:12:34 +000010001 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010002}
10003
Craig Topper13894fa2011-08-24 06:14:18 +000010004// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10005// ones, and then concatenate the result back.
10006static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010007 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010008
10009 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10010 "Unsupported value type for operation");
10011
10012 int NumElems = VT.getVectorNumElements();
10013 DebugLoc dl = Op.getDebugLoc();
10014 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10015 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10016
10017 // Extract the LHS vectors
10018 SDValue LHS = Op.getOperand(0);
10019 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10020 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10021
10022 // Extract the RHS vectors
10023 SDValue RHS = Op.getOperand(1);
10024 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10025 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10026
10027 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10028 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10029
10030 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10031 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10032 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10033}
10034
10035SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10036 assert(Op.getValueType().getSizeInBits() == 256 &&
10037 Op.getValueType().isInteger() &&
10038 "Only handle AVX 256-bit vector integer operation");
10039 return Lower256IntArith(Op, DAG);
10040}
10041
10042SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10043 assert(Op.getValueType().getSizeInBits() == 256 &&
10044 Op.getValueType().isInteger() &&
10045 "Only handle AVX 256-bit vector integer operation");
10046 return Lower256IntArith(Op, DAG);
10047}
10048
10049SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10050 EVT VT = Op.getValueType();
10051
10052 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010053 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010054 return Lower256IntArith(Op, DAG);
10055
Craig Topper5b209e82012-02-05 03:14:49 +000010056 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10057 "Only know how to lower V2I64/V4I64 multiply");
10058
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010059 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010060
Craig Topper5b209e82012-02-05 03:14:49 +000010061 // Ahi = psrlqi(a, 32);
10062 // Bhi = psrlqi(b, 32);
10063 //
10064 // AloBlo = pmuludq(a, b);
10065 // AloBhi = pmuludq(a, Bhi);
10066 // AhiBlo = pmuludq(Ahi, b);
10067
10068 // AloBhi = psllqi(AloBhi, 32);
10069 // AhiBlo = psllqi(AhiBlo, 32);
10070 // return AloBlo + AloBhi + AhiBlo;
10071
Craig Topperaaa643c2011-11-09 07:28:55 +000010072 SDValue A = Op.getOperand(0);
10073 SDValue B = Op.getOperand(1);
10074
Craig Topper5b209e82012-02-05 03:14:49 +000010075 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010076
Craig Topper5b209e82012-02-05 03:14:49 +000010077 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10078 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010079
Craig Topper5b209e82012-02-05 03:14:49 +000010080 // Bit cast to 32-bit vectors for MULUDQ
10081 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10082 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10083 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10084 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10085 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010086
Craig Topper5b209e82012-02-05 03:14:49 +000010087 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10088 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10089 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010090
Craig Topper5b209e82012-02-05 03:14:49 +000010091 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10092 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010093
Dale Johannesene4d209d2009-02-03 20:21:25 +000010094 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010095 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010096}
10097
Nadav Rotem43012222011-05-11 08:12:09 +000010098SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10099
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010100 EVT VT = Op.getValueType();
10101 DebugLoc dl = Op.getDebugLoc();
10102 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010103 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010104 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010105
Craig Topper1accb7e2012-01-10 06:54:16 +000010106 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010107 return SDValue();
10108
Nadav Rotem43012222011-05-11 08:12:09 +000010109 // Optimize shl/srl/sra with constant shift amount.
10110 if (isSplatVector(Amt.getNode())) {
10111 SDValue SclrAmt = Amt->getOperand(0);
10112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10113 uint64_t ShiftAmt = C->getZExtValue();
10114
Craig Toppered2e13d2012-01-22 19:15:14 +000010115 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10116 (Subtarget->hasAVX2() &&
10117 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10118 if (Op.getOpcode() == ISD::SHL)
10119 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10120 DAG.getConstant(ShiftAmt, MVT::i32));
10121 if (Op.getOpcode() == ISD::SRL)
10122 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10123 DAG.getConstant(ShiftAmt, MVT::i32));
10124 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10125 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10126 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010127 }
10128
Craig Toppered2e13d2012-01-22 19:15:14 +000010129 if (VT == MVT::v16i8) {
10130 if (Op.getOpcode() == ISD::SHL) {
10131 // Make a large shift.
10132 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10133 DAG.getConstant(ShiftAmt, MVT::i32));
10134 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10135 // Zero out the rightmost bits.
10136 SmallVector<SDValue, 16> V(16,
10137 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10138 MVT::i8));
10139 return DAG.getNode(ISD::AND, dl, VT, SHL,
10140 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010141 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010142 if (Op.getOpcode() == ISD::SRL) {
10143 // Make a large shift.
10144 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10145 DAG.getConstant(ShiftAmt, MVT::i32));
10146 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10147 // Zero out the leftmost bits.
10148 SmallVector<SDValue, 16> V(16,
10149 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10150 MVT::i8));
10151 return DAG.getNode(ISD::AND, dl, VT, SRL,
10152 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10153 }
10154 if (Op.getOpcode() == ISD::SRA) {
10155 if (ShiftAmt == 7) {
10156 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010157 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010158 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010159 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010160
Craig Toppered2e13d2012-01-22 19:15:14 +000010161 // R s>> a === ((R u>> a) ^ m) - m
10162 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10163 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10164 MVT::i8));
10165 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10166 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10167 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10168 return Res;
10169 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010170 }
Craig Topper46154eb2011-11-11 07:39:23 +000010171
Craig Topper0d86d462011-11-20 00:12:05 +000010172 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10173 if (Op.getOpcode() == ISD::SHL) {
10174 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010175 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10176 DAG.getConstant(ShiftAmt, MVT::i32));
10177 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010178 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010179 SmallVector<SDValue, 32> V(32,
10180 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10181 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010182 return DAG.getNode(ISD::AND, dl, VT, SHL,
10183 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010184 }
Craig Topper0d86d462011-11-20 00:12:05 +000010185 if (Op.getOpcode() == ISD::SRL) {
10186 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010187 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10188 DAG.getConstant(ShiftAmt, MVT::i32));
10189 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010190 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010191 SmallVector<SDValue, 32> V(32,
10192 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10193 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010194 return DAG.getNode(ISD::AND, dl, VT, SRL,
10195 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10196 }
10197 if (Op.getOpcode() == ISD::SRA) {
10198 if (ShiftAmt == 7) {
10199 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010200 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010201 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010202 }
10203
10204 // R s>> a === ((R u>> a) ^ m) - m
10205 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10206 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10207 MVT::i8));
10208 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10209 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10210 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10211 return Res;
10212 }
10213 }
Nadav Rotem43012222011-05-11 08:12:09 +000010214 }
10215 }
10216
10217 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010218 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010219 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10220 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010221
Chris Lattner7302d802012-02-06 21:56:39 +000010222 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10223 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010224 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10225 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010226 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010227 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010228
10229 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010230 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010231 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10232 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10233 }
Nadav Rotem43012222011-05-11 08:12:09 +000010234 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010235 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010236
Nate Begeman51409212010-07-28 00:21:48 +000010237 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010238 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10239 DAG.getConstant(5, MVT::i32));
10240 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010241
Lang Hames8b99c1e2011-12-17 01:08:46 +000010242 // Turn 'a' into a mask suitable for VSELECT
10243 SDValue VSelM = DAG.getConstant(0x80, VT);
10244 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010245 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010246
Lang Hames8b99c1e2011-12-17 01:08:46 +000010247 SDValue CM1 = DAG.getConstant(0x0f, VT);
10248 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010249
Lang Hames8b99c1e2011-12-17 01:08:46 +000010250 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10251 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010252 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10253 DAG.getConstant(4, MVT::i32), DAG);
10254 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010255 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10256
Nate Begeman51409212010-07-28 00:21:48 +000010257 // a += a
10258 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010259 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010260 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010261
Lang Hames8b99c1e2011-12-17 01:08:46 +000010262 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10263 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010264 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10265 DAG.getConstant(2, MVT::i32), DAG);
10266 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010267 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10268
Nate Begeman51409212010-07-28 00:21:48 +000010269 // a += a
10270 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010271 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010272 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010273
Lang Hames8b99c1e2011-12-17 01:08:46 +000010274 // return VSELECT(r, r+r, a);
10275 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010276 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010277 return R;
10278 }
Craig Topper46154eb2011-11-11 07:39:23 +000010279
10280 // Decompose 256-bit shifts into smaller 128-bit shifts.
10281 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010282 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010283 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10284 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10285
10286 // Extract the two vectors
10287 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10288 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10289 DAG, dl);
10290
10291 // Recreate the shift amount vectors
10292 SDValue Amt1, Amt2;
10293 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10294 // Constant shift amount
10295 SmallVector<SDValue, 4> Amt1Csts;
10296 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010297 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010298 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010299 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010300 Amt2Csts.push_back(Amt->getOperand(i));
10301
10302 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10303 &Amt1Csts[0], NumElems/2);
10304 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10305 &Amt2Csts[0], NumElems/2);
10306 } else {
10307 // Variable shift amount
10308 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10309 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10310 DAG, dl);
10311 }
10312
10313 // Issue new vector shifts for the smaller types
10314 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10315 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10316
10317 // Concatenate the result back
10318 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10319 }
10320
Nate Begeman51409212010-07-28 00:21:48 +000010321 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010322}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010323
Dan Gohmand858e902010-04-17 15:26:15 +000010324SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010325 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10326 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010327 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10328 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010329 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010330 SDValue LHS = N->getOperand(0);
10331 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010332 unsigned BaseOp = 0;
10333 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010334 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010335 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010336 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010337 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010338 // A subtract of one will be selected as a INC. Note that INC doesn't
10339 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10341 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010342 BaseOp = X86ISD::INC;
10343 Cond = X86::COND_O;
10344 break;
10345 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010346 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010347 Cond = X86::COND_O;
10348 break;
10349 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010350 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010351 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010352 break;
10353 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010354 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10355 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10357 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010358 BaseOp = X86ISD::DEC;
10359 Cond = X86::COND_O;
10360 break;
10361 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010362 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010363 Cond = X86::COND_O;
10364 break;
10365 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010366 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010367 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010368 break;
10369 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010370 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010371 Cond = X86::COND_O;
10372 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010373 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10374 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10375 MVT::i32);
10376 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010377
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010378 SDValue SetCC =
10379 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10380 DAG.getConstant(X86::COND_O, MVT::i32),
10381 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010382
Dan Gohman6e5fda22011-07-22 18:45:15 +000010383 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010384 }
Bill Wendling74c37652008-12-09 22:08:41 +000010385 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010386
Bill Wendling61edeb52008-12-02 01:06:39 +000010387 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010389 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010390
Bill Wendling61edeb52008-12-02 01:06:39 +000010391 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010392 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10393 DAG.getConstant(Cond, MVT::i32),
10394 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010395
Dan Gohman6e5fda22011-07-22 18:45:15 +000010396 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010397}
10398
Chad Rosier30450e82011-12-22 22:35:21 +000010399SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10400 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010401 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010402 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10403 EVT VT = Op.getValueType();
10404
Craig Toppered2e13d2012-01-22 19:15:14 +000010405 if (!Subtarget->hasSSE2() || !VT.isVector())
10406 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010407
Craig Toppered2e13d2012-01-22 19:15:14 +000010408 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10409 ExtraVT.getScalarType().getSizeInBits();
10410 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10411
10412 switch (VT.getSimpleVT().SimpleTy) {
10413 default: return SDValue();
10414 case MVT::v8i32:
10415 case MVT::v16i16:
10416 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010417 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010418 if (!Subtarget->hasAVX2()) {
10419 // needs to be split
10420 int NumElems = VT.getVectorNumElements();
10421 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10422 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010423
Craig Toppered2e13d2012-01-22 19:15:14 +000010424 // Extract the LHS vectors
10425 SDValue LHS = Op.getOperand(0);
10426 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10427 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010428
Craig Toppered2e13d2012-01-22 19:15:14 +000010429 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10430 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010431
Craig Toppered2e13d2012-01-22 19:15:14 +000010432 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10433 int ExtraNumElems = ExtraVT.getVectorNumElements();
10434 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10435 ExtraNumElems/2);
10436 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010437
Craig Toppered2e13d2012-01-22 19:15:14 +000010438 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10439 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010440
Craig Toppered2e13d2012-01-22 19:15:14 +000010441 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10442 }
10443 // fall through
10444 case MVT::v4i32:
10445 case MVT::v8i16: {
10446 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10447 Op.getOperand(0), ShAmt, DAG);
10448 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010449 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010450 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010451}
10452
10453
Eric Christopher9a9d2752010-07-22 02:48:34 +000010454SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10455 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010456
Eric Christopher77ed1352011-07-08 00:04:56 +000010457 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10458 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010459 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010460 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010461 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010462 SDValue Ops[] = {
10463 DAG.getRegister(X86::ESP, MVT::i32), // Base
10464 DAG.getTargetConstant(1, MVT::i8), // Scale
10465 DAG.getRegister(0, MVT::i32), // Index
10466 DAG.getTargetConstant(0, MVT::i32), // Disp
10467 DAG.getRegister(0, MVT::i32), // Segment.
10468 Zero,
10469 Chain
10470 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010471 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010472 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10473 array_lengthof(Ops));
10474 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010475 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010476
Eric Christopher9a9d2752010-07-22 02:48:34 +000010477 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010478 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010479 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010480
Chris Lattner132929a2010-08-14 17:26:09 +000010481 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10482 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10483 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10484 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010485
Chris Lattner132929a2010-08-14 17:26:09 +000010486 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10487 if (!Op1 && !Op2 && !Op3 && Op4)
10488 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010489
Chris Lattner132929a2010-08-14 17:26:09 +000010490 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10491 if (Op1 && !Op2 && !Op3 && !Op4)
10492 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010493
10494 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010495 // (MFENCE)>;
10496 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010497}
10498
Eli Friedman14648462011-07-27 22:21:52 +000010499SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10500 SelectionDAG &DAG) const {
10501 DebugLoc dl = Op.getDebugLoc();
10502 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10503 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10504 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10505 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10506
10507 // The only fence that needs an instruction is a sequentially-consistent
10508 // cross-thread fence.
10509 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10510 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10511 // no-sse2). There isn't any reason to disable it if the target processor
10512 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010513 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010514 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10515
10516 SDValue Chain = Op.getOperand(0);
10517 SDValue Zero = DAG.getConstant(0, MVT::i32);
10518 SDValue Ops[] = {
10519 DAG.getRegister(X86::ESP, MVT::i32), // Base
10520 DAG.getTargetConstant(1, MVT::i8), // Scale
10521 DAG.getRegister(0, MVT::i32), // Index
10522 DAG.getTargetConstant(0, MVT::i32), // Disp
10523 DAG.getRegister(0, MVT::i32), // Segment.
10524 Zero,
10525 Chain
10526 };
10527 SDNode *Res =
10528 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10529 array_lengthof(Ops));
10530 return SDValue(Res, 0);
10531 }
10532
10533 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10534 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10535}
10536
10537
Dan Gohmand858e902010-04-17 15:26:15 +000010538SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010539 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010540 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010541 unsigned Reg = 0;
10542 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010543 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010544 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010545 case MVT::i8: Reg = X86::AL; size = 1; break;
10546 case MVT::i16: Reg = X86::AX; size = 2; break;
10547 case MVT::i32: Reg = X86::EAX; size = 4; break;
10548 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010549 assert(Subtarget->is64Bit() && "Node not type legal!");
10550 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010551 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010552 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010553 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010554 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010555 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010556 Op.getOperand(1),
10557 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010558 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010559 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010560 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010561 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10562 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10563 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010564 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010565 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010566 return cpOut;
10567}
10568
Duncan Sands1607f052008-12-01 11:39:25 +000010569SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010570 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010571 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010572 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010573 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010574 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010575 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010576 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10577 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010578 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010579 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10580 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010581 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010582 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010583 rdx.getValue(1)
10584 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010585 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010586}
10587
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010588SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010589 SelectionDAG &DAG) const {
10590 EVT SrcVT = Op.getOperand(0).getValueType();
10591 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010592 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010593 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010594 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010595 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010596 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010597 // i64 <=> MMX conversions are Legal.
10598 if (SrcVT==MVT::i64 && DstVT.isVector())
10599 return Op;
10600 if (DstVT==MVT::i64 && SrcVT.isVector())
10601 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010602 // MMX <=> MMX conversions are Legal.
10603 if (SrcVT.isVector() && DstVT.isVector())
10604 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010605 // All other conversions need to be expanded.
10606 return SDValue();
10607}
Chris Lattner5b856542010-12-20 00:59:46 +000010608
Dan Gohmand858e902010-04-17 15:26:15 +000010609SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010610 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010611 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010612 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010613 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010614 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010615 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010616 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010617 Node->getOperand(0),
10618 Node->getOperand(1), negOp,
10619 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010620 cast<AtomicSDNode>(Node)->getAlignment(),
10621 cast<AtomicSDNode>(Node)->getOrdering(),
10622 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010623}
10624
Eli Friedman327236c2011-08-24 20:50:09 +000010625static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10626 SDNode *Node = Op.getNode();
10627 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010628 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010629
10630 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010631 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10632 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10633 // (The only way to get a 16-byte store is cmpxchg16b)
10634 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10635 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10636 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010637 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10638 cast<AtomicSDNode>(Node)->getMemoryVT(),
10639 Node->getOperand(0),
10640 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010641 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010642 cast<AtomicSDNode>(Node)->getOrdering(),
10643 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010644 return Swap.getValue(1);
10645 }
10646 // Other atomic stores have a simple pattern.
10647 return Op;
10648}
10649
Chris Lattner5b856542010-12-20 00:59:46 +000010650static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10651 EVT VT = Op.getNode()->getValueType(0);
10652
10653 // Let legalize expand this if it isn't a legal type yet.
10654 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10655 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010656
Chris Lattner5b856542010-12-20 00:59:46 +000010657 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010658
Chris Lattner5b856542010-12-20 00:59:46 +000010659 unsigned Opc;
10660 bool ExtraOp = false;
10661 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010662 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010663 case ISD::ADDC: Opc = X86ISD::ADD; break;
10664 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10665 case ISD::SUBC: Opc = X86ISD::SUB; break;
10666 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10667 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010668
Chris Lattner5b856542010-12-20 00:59:46 +000010669 if (!ExtraOp)
10670 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10671 Op.getOperand(1));
10672 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10673 Op.getOperand(1), Op.getOperand(2));
10674}
10675
Evan Cheng0db9fe62006-04-25 20:13:52 +000010676/// LowerOperation - Provide custom lowering hooks for some operations.
10677///
Dan Gohmand858e902010-04-17 15:26:15 +000010678SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010679 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010680 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010681 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010682 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010683 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010684 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10685 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010686 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010687 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010688 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10690 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10691 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010692 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010693 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010694 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10695 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10696 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010697 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010698 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010699 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010700 case ISD::SHL_PARTS:
10701 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010702 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010703 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010704 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010705 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010706 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010707 case ISD::FABS: return LowerFABS(Op, DAG);
10708 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010709 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010710 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010711 case ISD::SETCC: return LowerSETCC(Op, DAG);
10712 case ISD::SELECT: return LowerSELECT(Op, DAG);
10713 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010714 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010715 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010716 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010717 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010718 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010719 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10720 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010721 case ISD::FRAME_TO_ARGS_OFFSET:
10722 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010723 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010724 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010725 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10726 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010727 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010728 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010729 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010730 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010731 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010732 case ISD::SRA:
10733 case ISD::SRL:
10734 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010735 case ISD::SADDO:
10736 case ISD::UADDO:
10737 case ISD::SSUBO:
10738 case ISD::USUBO:
10739 case ISD::SMULO:
10740 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010741 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010742 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010743 case ISD::ADDC:
10744 case ISD::ADDE:
10745 case ISD::SUBC:
10746 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010747 case ISD::ADD: return LowerADD(Op, DAG);
10748 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010749 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010750}
10751
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010752static void ReplaceATOMIC_LOAD(SDNode *Node,
10753 SmallVectorImpl<SDValue> &Results,
10754 SelectionDAG &DAG) {
10755 DebugLoc dl = Node->getDebugLoc();
10756 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10757
10758 // Convert wide load -> cmpxchg8b/cmpxchg16b
10759 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10760 // (The only way to get a 16-byte load is cmpxchg16b)
10761 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010762 SDValue Zero = DAG.getConstant(0, VT);
10763 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010764 Node->getOperand(0),
10765 Node->getOperand(1), Zero, Zero,
10766 cast<AtomicSDNode>(Node)->getMemOperand(),
10767 cast<AtomicSDNode>(Node)->getOrdering(),
10768 cast<AtomicSDNode>(Node)->getSynchScope());
10769 Results.push_back(Swap.getValue(0));
10770 Results.push_back(Swap.getValue(1));
10771}
10772
Duncan Sands1607f052008-12-01 11:39:25 +000010773void X86TargetLowering::
10774ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010775 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010776 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010777 assert (Node->getValueType(0) == MVT::i64 &&
10778 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010779
10780 SDValue Chain = Node->getOperand(0);
10781 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010783 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010784 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010785 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010786 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010787 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010788 SDValue Result =
10789 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10790 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010791 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010793 Results.push_back(Result.getValue(2));
10794}
10795
Duncan Sands126d9072008-07-04 11:47:58 +000010796/// ReplaceNodeResults - Replace a node with an illegal result type
10797/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010798void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10799 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010800 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010801 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010802 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010803 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010804 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010805 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010806 case ISD::ADDC:
10807 case ISD::ADDE:
10808 case ISD::SUBC:
10809 case ISD::SUBE:
10810 // We don't want to expand or promote these.
10811 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010812 case ISD::FP_TO_SINT:
10813 case ISD::FP_TO_UINT: {
10814 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10815
10816 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10817 return;
10818
Eli Friedman948e95a2009-05-23 09:59:16 +000010819 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010820 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010821 SDValue FIST = Vals.first, StackSlot = Vals.second;
10822 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010823 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010824 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010825 if (StackSlot.getNode() != 0)
10826 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10827 MachinePointerInfo(),
10828 false, false, false, 0));
10829 else
10830 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010831 }
10832 return;
10833 }
10834 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010835 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010836 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010837 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010838 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010839 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010840 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010841 eax.getValue(2));
10842 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10843 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010844 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010845 Results.push_back(edx.getValue(1));
10846 return;
10847 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010848 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010849 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010850 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010851 bool Regs64bit = T == MVT::i128;
10852 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010853 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010854 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10855 DAG.getConstant(0, HalfT));
10856 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10857 DAG.getConstant(1, HalfT));
10858 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10859 Regs64bit ? X86::RAX : X86::EAX,
10860 cpInL, SDValue());
10861 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10862 Regs64bit ? X86::RDX : X86::EDX,
10863 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010864 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010865 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10866 DAG.getConstant(0, HalfT));
10867 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10868 DAG.getConstant(1, HalfT));
10869 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10870 Regs64bit ? X86::RBX : X86::EBX,
10871 swapInL, cpInH.getValue(1));
10872 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10873 Regs64bit ? X86::RCX : X86::ECX,
10874 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue Ops[] = { swapInH.getValue(0),
10876 N->getOperand(1),
10877 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010878 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010879 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010880 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10881 X86ISD::LCMPXCHG8_DAG;
10882 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010883 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010884 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10885 Regs64bit ? X86::RAX : X86::EAX,
10886 HalfT, Result.getValue(1));
10887 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10888 Regs64bit ? X86::RDX : X86::EDX,
10889 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010890 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010891 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010892 Results.push_back(cpOutH.getValue(1));
10893 return;
10894 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010895 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010896 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10897 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010898 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010899 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10900 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010901 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010902 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10903 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010904 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010905 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10906 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010907 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010908 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10909 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010910 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010911 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10912 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010913 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010914 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10915 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010916 case ISD::ATOMIC_LOAD:
10917 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010918 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010919}
10920
Evan Cheng72261582005-12-20 06:22:03 +000010921const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10922 switch (Opcode) {
10923 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010924 case X86ISD::BSF: return "X86ISD::BSF";
10925 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010926 case X86ISD::SHLD: return "X86ISD::SHLD";
10927 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010928 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010929 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010930 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010931 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010932 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010933 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010934 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10935 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10936 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010937 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010938 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010939 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010940 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010941 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010942 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010943 case X86ISD::COMI: return "X86ISD::COMI";
10944 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010945 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010946 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010947 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10948 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010949 case X86ISD::CMOV: return "X86ISD::CMOV";
10950 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010951 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010952 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10953 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010954 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010955 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010956 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010957 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010958 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010959 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10960 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010961 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010962 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010963 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010964 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010965 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010966 case X86ISD::HADD: return "X86ISD::HADD";
10967 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010968 case X86ISD::FHADD: return "X86ISD::FHADD";
10969 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010970 case X86ISD::FMAX: return "X86ISD::FMAX";
10971 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010972 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10973 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010974 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010975 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010976 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010977 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010978 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010979 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10980 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010981 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10982 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10983 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10984 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10985 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10986 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010987 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10988 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000010989 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
10990 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000010991 case X86ISD::VSHL: return "X86ISD::VSHL";
10992 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000010993 case X86ISD::VSRA: return "X86ISD::VSRA";
10994 case X86ISD::VSHLI: return "X86ISD::VSHLI";
10995 case X86ISD::VSRLI: return "X86ISD::VSRLI";
10996 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000010997 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000010998 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
10999 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011000 case X86ISD::ADD: return "X86ISD::ADD";
11001 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011002 case X86ISD::ADC: return "X86ISD::ADC";
11003 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011004 case X86ISD::SMUL: return "X86ISD::SMUL";
11005 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011006 case X86ISD::INC: return "X86ISD::INC";
11007 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011008 case X86ISD::OR: return "X86ISD::OR";
11009 case X86ISD::XOR: return "X86ISD::XOR";
11010 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011011 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011012 case X86ISD::BLSI: return "X86ISD::BLSI";
11013 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11014 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011015 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011016 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011017 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011018 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11019 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11020 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011021 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011022 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011023 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011024 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011025 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011026 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11027 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011028 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11029 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11030 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011031 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11032 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011033 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11034 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011035 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011036 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011037 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011038 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011039 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011040 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011041 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011042 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011043 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011044 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011045 }
11046}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011047
Chris Lattnerc9addb72007-03-30 23:15:24 +000011048// isLegalAddressingMode - Return true if the addressing mode represented
11049// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011050bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011051 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011052 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011053 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011054 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011055
Chris Lattnerc9addb72007-03-30 23:15:24 +000011056 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011057 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011058 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011059
Chris Lattnerc9addb72007-03-30 23:15:24 +000011060 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011061 unsigned GVFlags =
11062 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011063
Chris Lattnerdfed4132009-07-10 07:38:24 +000011064 // If a reference to this global requires an extra load, we can't fold it.
11065 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011066 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011067
Chris Lattnerdfed4132009-07-10 07:38:24 +000011068 // If BaseGV requires a register for the PIC base, we cannot also have a
11069 // BaseReg specified.
11070 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011071 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011072
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011073 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011074 if ((M != CodeModel::Small || R != Reloc::Static) &&
11075 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011076 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011077 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011078
Chris Lattnerc9addb72007-03-30 23:15:24 +000011079 switch (AM.Scale) {
11080 case 0:
11081 case 1:
11082 case 2:
11083 case 4:
11084 case 8:
11085 // These scales always work.
11086 break;
11087 case 3:
11088 case 5:
11089 case 9:
11090 // These scales are formed with basereg+scalereg. Only accept if there is
11091 // no basereg yet.
11092 if (AM.HasBaseReg)
11093 return false;
11094 break;
11095 default: // Other stuff never works.
11096 return false;
11097 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011098
Chris Lattnerc9addb72007-03-30 23:15:24 +000011099 return true;
11100}
11101
11102
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011103bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011104 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011105 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011106 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11107 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011108 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011109 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011110 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011111}
11112
Owen Andersone50ed302009-08-10 22:56:29 +000011113bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011114 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011115 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011116 unsigned NumBits1 = VT1.getSizeInBits();
11117 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011118 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011119 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011120 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011121}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011122
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011123bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011124 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011125 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011126}
11127
Owen Andersone50ed302009-08-10 22:56:29 +000011128bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011129 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011130 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011131}
11132
Owen Andersone50ed302009-08-10 22:56:29 +000011133bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011134 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011135 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011136}
11137
Evan Cheng60c07e12006-07-05 22:17:51 +000011138/// isShuffleMaskLegal - Targets can use this to indicate that they only
11139/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11140/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11141/// are assumed to be legal.
11142bool
Eric Christopherfd179292009-08-27 18:07:15 +000011143X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011144 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011145 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011146 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011147 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011148
Nate Begemana09008b2009-10-19 02:17:23 +000011149 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011150 return (VT.getVectorNumElements() == 2 ||
11151 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11152 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011153 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011154 isPSHUFDMask(M, VT) ||
11155 isPSHUFHWMask(M, VT) ||
11156 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011157 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011158 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11159 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011160 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11161 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011162}
11163
Dan Gohman7d8143f2008-04-09 20:09:42 +000011164bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011165X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011166 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011167 unsigned NumElts = VT.getVectorNumElements();
11168 // FIXME: This collection of masks seems suspect.
11169 if (NumElts == 2)
11170 return true;
11171 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11172 return (isMOVLMask(Mask, VT) ||
11173 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011174 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11175 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011176 }
11177 return false;
11178}
11179
11180//===----------------------------------------------------------------------===//
11181// X86 Scheduler Hooks
11182//===----------------------------------------------------------------------===//
11183
Mon P Wang63307c32008-05-05 19:05:59 +000011184// private utility function
11185MachineBasicBlock *
11186X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11187 MachineBasicBlock *MBB,
11188 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011189 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011190 unsigned LoadOpc,
11191 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011192 unsigned notOpc,
11193 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011194 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011195 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011196 // For the atomic bitwise operator, we generate
11197 // thisMBB:
11198 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011199 // ld t1 = [bitinstr.addr]
11200 // op t2 = t1, [bitinstr.val]
11201 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011202 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11203 // bz newMBB
11204 // fallthrough -->nextMBB
11205 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11206 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011207 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011208 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011209
Mon P Wang63307c32008-05-05 19:05:59 +000011210 /// First build the CFG
11211 MachineFunction *F = MBB->getParent();
11212 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011213 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11214 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11215 F->insert(MBBIter, newMBB);
11216 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011217
Dan Gohman14152b42010-07-06 20:24:04 +000011218 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11219 nextMBB->splice(nextMBB->begin(), thisMBB,
11220 llvm::next(MachineBasicBlock::iterator(bInstr)),
11221 thisMBB->end());
11222 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011223
Mon P Wang63307c32008-05-05 19:05:59 +000011224 // Update thisMBB to fall through to newMBB
11225 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011226
Mon P Wang63307c32008-05-05 19:05:59 +000011227 // newMBB jumps to itself and fall through to nextMBB
11228 newMBB->addSuccessor(nextMBB);
11229 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011230
Mon P Wang63307c32008-05-05 19:05:59 +000011231 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011232 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011233 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011234 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011235 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011236 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011237 int numArgs = bInstr->getNumOperands() - 1;
11238 for (int i=0; i < numArgs; ++i)
11239 argOpers[i] = &bInstr->getOperand(i+1);
11240
11241 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011242 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011243 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Dale Johannesen140be2d2008-08-19 18:47:28 +000011245 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011246 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011247 for (int i=0; i <= lastAddrIndx; ++i)
11248 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011249
Dale Johannesen140be2d2008-08-19 18:47:28 +000011250 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011251 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011252 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011253 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011254 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011255 tt = t1;
11256
Dale Johannesen140be2d2008-08-19 18:47:28 +000011257 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011258 assert((argOpers[valArgIndx]->isReg() ||
11259 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011260 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011261 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011262 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011263 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011264 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011265 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011266 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011267
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011268 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011269 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011270
Dale Johannesene4d209d2009-02-03 20:21:25 +000011271 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011272 for (int i=0; i <= lastAddrIndx; ++i)
11273 (*MIB).addOperand(*argOpers[i]);
11274 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011275 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011276 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11277 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011278
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011279 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011280 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011281
Mon P Wang63307c32008-05-05 19:05:59 +000011282 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011283 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011284
Dan Gohman14152b42010-07-06 20:24:04 +000011285 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011286 return nextMBB;
11287}
11288
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011289// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011290MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011291X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11292 MachineBasicBlock *MBB,
11293 unsigned regOpcL,
11294 unsigned regOpcH,
11295 unsigned immOpcL,
11296 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011297 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011298 // For the atomic bitwise operator, we generate
11299 // thisMBB (instructions are in pairs, except cmpxchg8b)
11300 // ld t1,t2 = [bitinstr.addr]
11301 // newMBB:
11302 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11303 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011304 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011305 // mov ECX, EBX <- t5, t6
11306 // mov EAX, EDX <- t1, t2
11307 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11308 // mov t3, t4 <- EAX, EDX
11309 // bz newMBB
11310 // result in out1, out2
11311 // fallthrough -->nextMBB
11312
11313 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11314 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011315 const unsigned NotOpc = X86::NOT32r;
11316 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11317 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11318 MachineFunction::iterator MBBIter = MBB;
11319 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011321 /// First build the CFG
11322 MachineFunction *F = MBB->getParent();
11323 MachineBasicBlock *thisMBB = MBB;
11324 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11325 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11326 F->insert(MBBIter, newMBB);
11327 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011328
Dan Gohman14152b42010-07-06 20:24:04 +000011329 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11330 nextMBB->splice(nextMBB->begin(), thisMBB,
11331 llvm::next(MachineBasicBlock::iterator(bInstr)),
11332 thisMBB->end());
11333 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011335 // Update thisMBB to fall through to newMBB
11336 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011337
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011338 // newMBB jumps to itself and fall through to nextMBB
11339 newMBB->addSuccessor(nextMBB);
11340 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011341
Dale Johannesene4d209d2009-02-03 20:21:25 +000011342 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 // Insert instructions into newMBB based on incoming instruction
11344 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011345 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011346 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011347 MachineOperand& dest1Oper = bInstr->getOperand(0);
11348 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011349 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11350 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011351 argOpers[i] = &bInstr->getOperand(i+2);
11352
Dan Gohman71ea4e52010-05-14 21:01:44 +000011353 // We use some of the operands multiple times, so conservatively just
11354 // clear any kill flags that might be present.
11355 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11356 argOpers[i]->setIsKill(false);
11357 }
11358
Evan Chengad5b52f2010-01-08 19:14:57 +000011359 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011360 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011361
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 for (int i=0; i <= lastAddrIndx; ++i)
11365 (*MIB).addOperand(*argOpers[i]);
11366 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011367 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011368 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011369 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011370 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011371 MachineOperand newOp3 = *(argOpers[3]);
11372 if (newOp3.isImm())
11373 newOp3.setImm(newOp3.getImm()+4);
11374 else
11375 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011377 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378
11379 // t3/4 are defined later, at the bottom of the loop
11380 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11381 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011382 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011384 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11386
Evan Cheng306b4ca2010-01-08 23:41:50 +000011387 // The subsequent operations should be using the destination registers of
11388 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011389 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011390 t1 = F->getRegInfo().createVirtualRegister(RC);
11391 t2 = F->getRegInfo().createVirtualRegister(RC);
11392 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11393 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011395 t1 = dest1Oper.getReg();
11396 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 }
11398
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011399 int valArgIndx = lastAddrIndx + 1;
11400 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011401 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 "invalid operand");
11403 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11404 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011405 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011408 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011409 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011410 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011411 (*MIB).addOperand(*argOpers[valArgIndx]);
11412 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011413 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011414 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011415 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011416 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011417 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011419 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011420 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011421 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011422 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011424 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011426 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011427 MIB.addReg(t2);
11428
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011429 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011431 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011433
Dale Johannesene4d209d2009-02-03 20:21:25 +000011434 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 for (int i=0; i <= lastAddrIndx; ++i)
11436 (*MIB).addOperand(*argOpers[i]);
11437
11438 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011439 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11440 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011442 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011444 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011446
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011448 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449
Dan Gohman14152b42010-07-06 20:24:04 +000011450 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 return nextMBB;
11452}
11453
11454// private utility function
11455MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011456X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11457 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011458 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011459 // For the atomic min/max operator, we generate
11460 // thisMBB:
11461 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011462 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011463 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011464 // cmp t1, t2
11465 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011466 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011467 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11468 // bz newMBB
11469 // fallthrough -->nextMBB
11470 //
11471 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11472 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011473 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011474 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Mon P Wang63307c32008-05-05 19:05:59 +000011476 /// First build the CFG
11477 MachineFunction *F = MBB->getParent();
11478 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011479 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11480 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11481 F->insert(MBBIter, newMBB);
11482 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dan Gohman14152b42010-07-06 20:24:04 +000011484 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11485 nextMBB->splice(nextMBB->begin(), thisMBB,
11486 llvm::next(MachineBasicBlock::iterator(mInstr)),
11487 thisMBB->end());
11488 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Mon P Wang63307c32008-05-05 19:05:59 +000011490 // Update thisMBB to fall through to newMBB
11491 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Mon P Wang63307c32008-05-05 19:05:59 +000011493 // newMBB jumps to newMBB and fall through to nextMBB
11494 newMBB->addSuccessor(nextMBB);
11495 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Dale Johannesene4d209d2009-02-03 20:21:25 +000011497 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011498 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011499 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011500 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011501 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011502 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011503 int numArgs = mInstr->getNumOperands() - 1;
11504 for (int i=0; i < numArgs; ++i)
11505 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011506
Mon P Wang63307c32008-05-05 19:05:59 +000011507 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011508 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011509 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Mon P Wangab3e7472008-05-05 22:56:23 +000011511 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011513 for (int i=0; i <= lastAddrIndx; ++i)
11514 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011515
Mon P Wang63307c32008-05-05 19:05:59 +000011516 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011517 assert((argOpers[valArgIndx]->isReg() ||
11518 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011519 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011520
11521 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011522 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011523 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011524 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011526 (*MIB).addOperand(*argOpers[valArgIndx]);
11527
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011528 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011529 MIB.addReg(t1);
11530
Dale Johannesene4d209d2009-02-03 20:21:25 +000011531 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011532 MIB.addReg(t1);
11533 MIB.addReg(t2);
11534
11535 // Generate movc
11536 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011538 MIB.addReg(t2);
11539 MIB.addReg(t1);
11540
11541 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011542 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011543 for (int i=0; i <= lastAddrIndx; ++i)
11544 (*MIB).addOperand(*argOpers[i]);
11545 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011546 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011547 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11548 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011549
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011550 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011551 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011552
Mon P Wang63307c32008-05-05 19:05:59 +000011553 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011554 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011555
Dan Gohman14152b42010-07-06 20:24:04 +000011556 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011557 return nextMBB;
11558}
11559
Eric Christopherf83a5de2009-08-27 18:08:16 +000011560// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011561// or XMM0_V32I8 in AVX all of this code can be replaced with that
11562// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011563MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011564X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011565 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011566 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011567 "Target must have SSE4.2 or AVX features enabled");
11568
Eric Christopherb120ab42009-08-18 22:50:32 +000011569 DebugLoc dl = MI->getDebugLoc();
11570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011571 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011572 if (!Subtarget->hasAVX()) {
11573 if (memArg)
11574 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11575 else
11576 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11577 } else {
11578 if (memArg)
11579 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11580 else
11581 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11582 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011583
Eric Christopher41c902f2010-11-30 08:20:21 +000011584 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011585 for (unsigned i = 0; i < numArgs; ++i) {
11586 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011587 if (!(Op.isReg() && Op.isImplicit()))
11588 MIB.addOperand(Op);
11589 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011590 BuildMI(*BB, MI, dl,
11591 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11592 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011593 .addReg(X86::XMM0);
11594
Dan Gohman14152b42010-07-06 20:24:04 +000011595 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011596 return BB;
11597}
11598
11599MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011600X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011601 DebugLoc dl = MI->getDebugLoc();
11602 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011603
Eric Christopher228232b2010-11-30 07:20:12 +000011604 // Address into RAX/EAX, other two args into ECX, EDX.
11605 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11606 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11607 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11608 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011609 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011610
Eric Christopher228232b2010-11-30 07:20:12 +000011611 unsigned ValOps = X86::AddrNumOperands;
11612 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11613 .addReg(MI->getOperand(ValOps).getReg());
11614 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11615 .addReg(MI->getOperand(ValOps+1).getReg());
11616
11617 // The instruction doesn't actually take any operands though.
11618 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011619
Eric Christopher228232b2010-11-30 07:20:12 +000011620 MI->eraseFromParent(); // The pseudo is gone now.
11621 return BB;
11622}
11623
11624MachineBasicBlock *
11625X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011626 DebugLoc dl = MI->getDebugLoc();
11627 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011628
Eric Christopher228232b2010-11-30 07:20:12 +000011629 // First arg in ECX, the second in EAX.
11630 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11631 .addReg(MI->getOperand(0).getReg());
11632 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11633 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011634
Eric Christopher228232b2010-11-30 07:20:12 +000011635 // The instruction doesn't actually take any operands though.
11636 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011637
Eric Christopher228232b2010-11-30 07:20:12 +000011638 MI->eraseFromParent(); // The pseudo is gone now.
11639 return BB;
11640}
11641
11642MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011643X86TargetLowering::EmitVAARG64WithCustomInserter(
11644 MachineInstr *MI,
11645 MachineBasicBlock *MBB) const {
11646 // Emit va_arg instruction on X86-64.
11647
11648 // Operands to this pseudo-instruction:
11649 // 0 ) Output : destination address (reg)
11650 // 1-5) Input : va_list address (addr, i64mem)
11651 // 6 ) ArgSize : Size (in bytes) of vararg type
11652 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11653 // 8 ) Align : Alignment of type
11654 // 9 ) EFLAGS (implicit-def)
11655
11656 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11657 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11658
11659 unsigned DestReg = MI->getOperand(0).getReg();
11660 MachineOperand &Base = MI->getOperand(1);
11661 MachineOperand &Scale = MI->getOperand(2);
11662 MachineOperand &Index = MI->getOperand(3);
11663 MachineOperand &Disp = MI->getOperand(4);
11664 MachineOperand &Segment = MI->getOperand(5);
11665 unsigned ArgSize = MI->getOperand(6).getImm();
11666 unsigned ArgMode = MI->getOperand(7).getImm();
11667 unsigned Align = MI->getOperand(8).getImm();
11668
11669 // Memory Reference
11670 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11671 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11672 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11673
11674 // Machine Information
11675 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11676 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11677 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11678 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11679 DebugLoc DL = MI->getDebugLoc();
11680
11681 // struct va_list {
11682 // i32 gp_offset
11683 // i32 fp_offset
11684 // i64 overflow_area (address)
11685 // i64 reg_save_area (address)
11686 // }
11687 // sizeof(va_list) = 24
11688 // alignment(va_list) = 8
11689
11690 unsigned TotalNumIntRegs = 6;
11691 unsigned TotalNumXMMRegs = 8;
11692 bool UseGPOffset = (ArgMode == 1);
11693 bool UseFPOffset = (ArgMode == 2);
11694 unsigned MaxOffset = TotalNumIntRegs * 8 +
11695 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11696
11697 /* Align ArgSize to a multiple of 8 */
11698 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11699 bool NeedsAlign = (Align > 8);
11700
11701 MachineBasicBlock *thisMBB = MBB;
11702 MachineBasicBlock *overflowMBB;
11703 MachineBasicBlock *offsetMBB;
11704 MachineBasicBlock *endMBB;
11705
11706 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11707 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11708 unsigned OffsetReg = 0;
11709
11710 if (!UseGPOffset && !UseFPOffset) {
11711 // If we only pull from the overflow region, we don't create a branch.
11712 // We don't need to alter control flow.
11713 OffsetDestReg = 0; // unused
11714 OverflowDestReg = DestReg;
11715
11716 offsetMBB = NULL;
11717 overflowMBB = thisMBB;
11718 endMBB = thisMBB;
11719 } else {
11720 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11721 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11722 // If not, pull from overflow_area. (branch to overflowMBB)
11723 //
11724 // thisMBB
11725 // | .
11726 // | .
11727 // offsetMBB overflowMBB
11728 // | .
11729 // | .
11730 // endMBB
11731
11732 // Registers for the PHI in endMBB
11733 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11734 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11735
11736 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11737 MachineFunction *MF = MBB->getParent();
11738 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11739 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11740 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11741
11742 MachineFunction::iterator MBBIter = MBB;
11743 ++MBBIter;
11744
11745 // Insert the new basic blocks
11746 MF->insert(MBBIter, offsetMBB);
11747 MF->insert(MBBIter, overflowMBB);
11748 MF->insert(MBBIter, endMBB);
11749
11750 // Transfer the remainder of MBB and its successor edges to endMBB.
11751 endMBB->splice(endMBB->begin(), thisMBB,
11752 llvm::next(MachineBasicBlock::iterator(MI)),
11753 thisMBB->end());
11754 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11755
11756 // Make offsetMBB and overflowMBB successors of thisMBB
11757 thisMBB->addSuccessor(offsetMBB);
11758 thisMBB->addSuccessor(overflowMBB);
11759
11760 // endMBB is a successor of both offsetMBB and overflowMBB
11761 offsetMBB->addSuccessor(endMBB);
11762 overflowMBB->addSuccessor(endMBB);
11763
11764 // Load the offset value into a register
11765 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11766 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11767 .addOperand(Base)
11768 .addOperand(Scale)
11769 .addOperand(Index)
11770 .addDisp(Disp, UseFPOffset ? 4 : 0)
11771 .addOperand(Segment)
11772 .setMemRefs(MMOBegin, MMOEnd);
11773
11774 // Check if there is enough room left to pull this argument.
11775 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11776 .addReg(OffsetReg)
11777 .addImm(MaxOffset + 8 - ArgSizeA8);
11778
11779 // Branch to "overflowMBB" if offset >= max
11780 // Fall through to "offsetMBB" otherwise
11781 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11782 .addMBB(overflowMBB);
11783 }
11784
11785 // In offsetMBB, emit code to use the reg_save_area.
11786 if (offsetMBB) {
11787 assert(OffsetReg != 0);
11788
11789 // Read the reg_save_area address.
11790 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11791 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11792 .addOperand(Base)
11793 .addOperand(Scale)
11794 .addOperand(Index)
11795 .addDisp(Disp, 16)
11796 .addOperand(Segment)
11797 .setMemRefs(MMOBegin, MMOEnd);
11798
11799 // Zero-extend the offset
11800 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11801 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11802 .addImm(0)
11803 .addReg(OffsetReg)
11804 .addImm(X86::sub_32bit);
11805
11806 // Add the offset to the reg_save_area to get the final address.
11807 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11808 .addReg(OffsetReg64)
11809 .addReg(RegSaveReg);
11810
11811 // Compute the offset for the next argument
11812 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11813 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11814 .addReg(OffsetReg)
11815 .addImm(UseFPOffset ? 16 : 8);
11816
11817 // Store it back into the va_list.
11818 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11819 .addOperand(Base)
11820 .addOperand(Scale)
11821 .addOperand(Index)
11822 .addDisp(Disp, UseFPOffset ? 4 : 0)
11823 .addOperand(Segment)
11824 .addReg(NextOffsetReg)
11825 .setMemRefs(MMOBegin, MMOEnd);
11826
11827 // Jump to endMBB
11828 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11829 .addMBB(endMBB);
11830 }
11831
11832 //
11833 // Emit code to use overflow area
11834 //
11835
11836 // Load the overflow_area address into a register.
11837 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11838 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11839 .addOperand(Base)
11840 .addOperand(Scale)
11841 .addOperand(Index)
11842 .addDisp(Disp, 8)
11843 .addOperand(Segment)
11844 .setMemRefs(MMOBegin, MMOEnd);
11845
11846 // If we need to align it, do so. Otherwise, just copy the address
11847 // to OverflowDestReg.
11848 if (NeedsAlign) {
11849 // Align the overflow address
11850 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11851 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11852
11853 // aligned_addr = (addr + (align-1)) & ~(align-1)
11854 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11855 .addReg(OverflowAddrReg)
11856 .addImm(Align-1);
11857
11858 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11859 .addReg(TmpReg)
11860 .addImm(~(uint64_t)(Align-1));
11861 } else {
11862 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11863 .addReg(OverflowAddrReg);
11864 }
11865
11866 // Compute the next overflow address after this argument.
11867 // (the overflow address should be kept 8-byte aligned)
11868 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11869 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11870 .addReg(OverflowDestReg)
11871 .addImm(ArgSizeA8);
11872
11873 // Store the new overflow address.
11874 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11875 .addOperand(Base)
11876 .addOperand(Scale)
11877 .addOperand(Index)
11878 .addDisp(Disp, 8)
11879 .addOperand(Segment)
11880 .addReg(NextAddrReg)
11881 .setMemRefs(MMOBegin, MMOEnd);
11882
11883 // If we branched, emit the PHI to the front of endMBB.
11884 if (offsetMBB) {
11885 BuildMI(*endMBB, endMBB->begin(), DL,
11886 TII->get(X86::PHI), DestReg)
11887 .addReg(OffsetDestReg).addMBB(offsetMBB)
11888 .addReg(OverflowDestReg).addMBB(overflowMBB);
11889 }
11890
11891 // Erase the pseudo instruction
11892 MI->eraseFromParent();
11893
11894 return endMBB;
11895}
11896
11897MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011898X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11899 MachineInstr *MI,
11900 MachineBasicBlock *MBB) const {
11901 // Emit code to save XMM registers to the stack. The ABI says that the
11902 // number of registers to save is given in %al, so it's theoretically
11903 // possible to do an indirect jump trick to avoid saving all of them,
11904 // however this code takes a simpler approach and just executes all
11905 // of the stores if %al is non-zero. It's less code, and it's probably
11906 // easier on the hardware branch predictor, and stores aren't all that
11907 // expensive anyway.
11908
11909 // Create the new basic blocks. One block contains all the XMM stores,
11910 // and one block is the final destination regardless of whether any
11911 // stores were performed.
11912 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11913 MachineFunction *F = MBB->getParent();
11914 MachineFunction::iterator MBBIter = MBB;
11915 ++MBBIter;
11916 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11917 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11918 F->insert(MBBIter, XMMSaveMBB);
11919 F->insert(MBBIter, EndMBB);
11920
Dan Gohman14152b42010-07-06 20:24:04 +000011921 // Transfer the remainder of MBB and its successor edges to EndMBB.
11922 EndMBB->splice(EndMBB->begin(), MBB,
11923 llvm::next(MachineBasicBlock::iterator(MI)),
11924 MBB->end());
11925 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11926
Dan Gohmand6708ea2009-08-15 01:38:56 +000011927 // The original block will now fall through to the XMM save block.
11928 MBB->addSuccessor(XMMSaveMBB);
11929 // The XMMSaveMBB will fall through to the end block.
11930 XMMSaveMBB->addSuccessor(EndMBB);
11931
11932 // Now add the instructions.
11933 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11934 DebugLoc DL = MI->getDebugLoc();
11935
11936 unsigned CountReg = MI->getOperand(0).getReg();
11937 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11938 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11939
11940 if (!Subtarget->isTargetWin64()) {
11941 // If %al is 0, branch around the XMM save block.
11942 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011943 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011944 MBB->addSuccessor(EndMBB);
11945 }
11946
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011947 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011948 // In the XMM save block, save all the XMM argument registers.
11949 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11950 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011951 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011952 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011953 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011954 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011955 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011956 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011957 .addFrameIndex(RegSaveFrameIndex)
11958 .addImm(/*Scale=*/1)
11959 .addReg(/*IndexReg=*/0)
11960 .addImm(/*Disp=*/Offset)
11961 .addReg(/*Segment=*/0)
11962 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011963 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011964 }
11965
Dan Gohman14152b42010-07-06 20:24:04 +000011966 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011967
11968 return EndMBB;
11969}
Mon P Wang63307c32008-05-05 19:05:59 +000011970
Lang Hames6e3f7e42012-02-03 01:13:49 +000011971// The EFLAGS operand of SelectItr might be missing a kill marker
11972// because there were multiple uses of EFLAGS, and ISel didn't know
11973// which to mark. Figure out whether SelectItr should have had a
11974// kill marker, and set it if it should. Returns the correct kill
11975// marker value.
11976static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
11977 MachineBasicBlock* BB,
11978 const TargetRegisterInfo* TRI) {
11979 // Scan forward through BB for a use/def of EFLAGS.
11980 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
11981 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000011982 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000011983 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000011984 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000011985 if (mi.definesRegister(X86::EFLAGS))
11986 break; // Should have kill-flag - update below.
11987 }
11988
11989 // If we hit the end of the block, check whether EFLAGS is live into a
11990 // successor.
11991 if (miI == BB->end()) {
11992 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
11993 sEnd = BB->succ_end();
11994 sItr != sEnd; ++sItr) {
11995 MachineBasicBlock* succ = *sItr;
11996 if (succ->isLiveIn(X86::EFLAGS))
11997 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000011998 }
11999 }
12000
Lang Hames6e3f7e42012-02-03 01:13:49 +000012001 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12002 // out. SelectMI should have a kill flag on EFLAGS.
12003 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012004 return true;
12005}
12006
Evan Cheng60c07e12006-07-05 22:17:51 +000012007MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012008X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012009 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012010 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12011 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012012
Chris Lattner52600972009-09-02 05:57:00 +000012013 // To "insert" a SELECT_CC instruction, we actually have to insert the
12014 // diamond control-flow pattern. The incoming instruction knows the
12015 // destination vreg to set, the condition code register to branch on, the
12016 // true/false values to select between, and a branch opcode to use.
12017 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12018 MachineFunction::iterator It = BB;
12019 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012020
Chris Lattner52600972009-09-02 05:57:00 +000012021 // thisMBB:
12022 // ...
12023 // TrueVal = ...
12024 // cmpTY ccX, r1, r2
12025 // bCC copy1MBB
12026 // fallthrough --> copy0MBB
12027 MachineBasicBlock *thisMBB = BB;
12028 MachineFunction *F = BB->getParent();
12029 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12030 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012031 F->insert(It, copy0MBB);
12032 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012033
Bill Wendling730c07e2010-06-25 20:48:10 +000012034 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12035 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012036 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12037 if (!MI->killsRegister(X86::EFLAGS) &&
12038 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12039 copy0MBB->addLiveIn(X86::EFLAGS);
12040 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012041 }
12042
Dan Gohman14152b42010-07-06 20:24:04 +000012043 // Transfer the remainder of BB and its successor edges to sinkMBB.
12044 sinkMBB->splice(sinkMBB->begin(), BB,
12045 llvm::next(MachineBasicBlock::iterator(MI)),
12046 BB->end());
12047 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12048
12049 // Add the true and fallthrough blocks as its successors.
12050 BB->addSuccessor(copy0MBB);
12051 BB->addSuccessor(sinkMBB);
12052
12053 // Create the conditional branch instruction.
12054 unsigned Opc =
12055 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12056 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12057
Chris Lattner52600972009-09-02 05:57:00 +000012058 // copy0MBB:
12059 // %FalseValue = ...
12060 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012061 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012062
Chris Lattner52600972009-09-02 05:57:00 +000012063 // sinkMBB:
12064 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12065 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012066 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12067 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012068 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12069 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12070
Dan Gohman14152b42010-07-06 20:24:04 +000012071 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012072 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012073}
12074
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012075MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012076X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12077 bool Is64Bit) const {
12078 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12079 DebugLoc DL = MI->getDebugLoc();
12080 MachineFunction *MF = BB->getParent();
12081 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12082
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012083 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012084
12085 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12086 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12087
12088 // BB:
12089 // ... [Till the alloca]
12090 // If stacklet is not large enough, jump to mallocMBB
12091 //
12092 // bumpMBB:
12093 // Allocate by subtracting from RSP
12094 // Jump to continueMBB
12095 //
12096 // mallocMBB:
12097 // Allocate by call to runtime
12098 //
12099 // continueMBB:
12100 // ...
12101 // [rest of original BB]
12102 //
12103
12104 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12105 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12106 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12107
12108 MachineRegisterInfo &MRI = MF->getRegInfo();
12109 const TargetRegisterClass *AddrRegClass =
12110 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12111
12112 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12113 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12114 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012115 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012116 sizeVReg = MI->getOperand(1).getReg(),
12117 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12118
12119 MachineFunction::iterator MBBIter = BB;
12120 ++MBBIter;
12121
12122 MF->insert(MBBIter, bumpMBB);
12123 MF->insert(MBBIter, mallocMBB);
12124 MF->insert(MBBIter, continueMBB);
12125
12126 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12127 (MachineBasicBlock::iterator(MI)), BB->end());
12128 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12129
12130 // Add code to the main basic block to check if the stack limit has been hit,
12131 // and if so, jump to mallocMBB otherwise to bumpMBB.
12132 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012133 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012134 .addReg(tmpSPVReg).addReg(sizeVReg);
12135 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012136 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012137 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012138 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12139
12140 // bumpMBB simply decreases the stack pointer, since we know the current
12141 // stacklet has enough space.
12142 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012143 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012144 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012145 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012146 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12147
12148 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012149 const uint32_t *RegMask =
12150 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012151 if (Is64Bit) {
12152 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12153 .addReg(sizeVReg);
12154 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012155 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12156 .addRegMask(RegMask)
12157 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012158 } else {
12159 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12160 .addImm(12);
12161 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12162 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012163 .addExternalSymbol("__morestack_allocate_stack_space")
12164 .addRegMask(RegMask)
12165 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012166 }
12167
12168 if (!Is64Bit)
12169 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12170 .addImm(16);
12171
12172 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12173 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12174 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12175
12176 // Set up the CFG correctly.
12177 BB->addSuccessor(bumpMBB);
12178 BB->addSuccessor(mallocMBB);
12179 mallocMBB->addSuccessor(continueMBB);
12180 bumpMBB->addSuccessor(continueMBB);
12181
12182 // Take care of the PHI nodes.
12183 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12184 MI->getOperand(0).getReg())
12185 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12186 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12187
12188 // Delete the original pseudo instruction.
12189 MI->eraseFromParent();
12190
12191 // And we're done.
12192 return continueMBB;
12193}
12194
12195MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012196X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012197 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012198 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12199 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012200
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012201 assert(!Subtarget->isTargetEnvMacho());
12202
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012203 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12204 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012205
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012206 if (Subtarget->isTargetWin64()) {
12207 if (Subtarget->isTargetCygMing()) {
12208 // ___chkstk(Mingw64):
12209 // Clobbers R10, R11, RAX and EFLAGS.
12210 // Updates RSP.
12211 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12212 .addExternalSymbol("___chkstk")
12213 .addReg(X86::RAX, RegState::Implicit)
12214 .addReg(X86::RSP, RegState::Implicit)
12215 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12216 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12217 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12218 } else {
12219 // __chkstk(MSVCRT): does not update stack pointer.
12220 // Clobbers R10, R11 and EFLAGS.
12221 // FIXME: RAX(allocated size) might be reused and not killed.
12222 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12223 .addExternalSymbol("__chkstk")
12224 .addReg(X86::RAX, RegState::Implicit)
12225 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12226 // RAX has the offset to subtracted from RSP.
12227 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12228 .addReg(X86::RSP)
12229 .addReg(X86::RAX);
12230 }
12231 } else {
12232 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012233 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12234
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012235 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12236 .addExternalSymbol(StackProbeSymbol)
12237 .addReg(X86::EAX, RegState::Implicit)
12238 .addReg(X86::ESP, RegState::Implicit)
12239 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12240 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12241 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12242 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012243
Dan Gohman14152b42010-07-06 20:24:04 +000012244 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012245 return BB;
12246}
Chris Lattner52600972009-09-02 05:57:00 +000012247
12248MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012249X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12250 MachineBasicBlock *BB) const {
12251 // This is pretty easy. We're taking the value that we received from
12252 // our load from the relocation, sticking it in either RDI (x86-64)
12253 // or EAX and doing an indirect call. The return value will then
12254 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012255 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012256 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012257 DebugLoc DL = MI->getDebugLoc();
12258 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012259
12260 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012261 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012262
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012263 // Get a register mask for the lowered call.
12264 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12265 // proper register mask.
12266 const uint32_t *RegMask =
12267 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012268 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012269 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12270 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012271 .addReg(X86::RIP)
12272 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012273 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012274 MI->getOperand(3).getTargetFlags())
12275 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012276 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012277 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012278 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012279 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012280 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12281 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012282 .addReg(0)
12283 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012284 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012285 MI->getOperand(3).getTargetFlags())
12286 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012287 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012288 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012289 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012290 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012291 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12292 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012293 .addReg(TII->getGlobalBaseReg(F))
12294 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012295 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012296 MI->getOperand(3).getTargetFlags())
12297 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012298 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012299 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012300 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012301 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012302
Dan Gohman14152b42010-07-06 20:24:04 +000012303 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012304 return BB;
12305}
12306
12307MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012308X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012309 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012310 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012311 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012312 case X86::TAILJMPd64:
12313 case X86::TAILJMPr64:
12314 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012315 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012316 case X86::TCRETURNdi64:
12317 case X86::TCRETURNri64:
12318 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012319 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012320 case X86::WIN_ALLOCA:
12321 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012322 case X86::SEG_ALLOCA_32:
12323 return EmitLoweredSegAlloca(MI, BB, false);
12324 case X86::SEG_ALLOCA_64:
12325 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012326 case X86::TLSCall_32:
12327 case X86::TLSCall_64:
12328 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012329 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012330 case X86::CMOV_FR32:
12331 case X86::CMOV_FR64:
12332 case X86::CMOV_V4F32:
12333 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012334 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012335 case X86::CMOV_V8F32:
12336 case X86::CMOV_V4F64:
12337 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012338 case X86::CMOV_GR16:
12339 case X86::CMOV_GR32:
12340 case X86::CMOV_RFP32:
12341 case X86::CMOV_RFP64:
12342 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012343 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012344
Dale Johannesen849f2142007-07-03 00:53:03 +000012345 case X86::FP32_TO_INT16_IN_MEM:
12346 case X86::FP32_TO_INT32_IN_MEM:
12347 case X86::FP32_TO_INT64_IN_MEM:
12348 case X86::FP64_TO_INT16_IN_MEM:
12349 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012350 case X86::FP64_TO_INT64_IN_MEM:
12351 case X86::FP80_TO_INT16_IN_MEM:
12352 case X86::FP80_TO_INT32_IN_MEM:
12353 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12355 DebugLoc DL = MI->getDebugLoc();
12356
Evan Cheng60c07e12006-07-05 22:17:51 +000012357 // Change the floating point control register to use "round towards zero"
12358 // mode when truncating to an integer value.
12359 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012360 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012361 addFrameReference(BuildMI(*BB, MI, DL,
12362 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012363
12364 // Load the old value of the high byte of the control word...
12365 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012366 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012367 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012368 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012369
12370 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012371 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012372 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012373
12374 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012375 addFrameReference(BuildMI(*BB, MI, DL,
12376 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012377
12378 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012379 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012380 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012381
12382 // Get the X86 opcode to use.
12383 unsigned Opc;
12384 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012385 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012386 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12387 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12388 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12389 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12390 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12391 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012392 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12393 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12394 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012395 }
12396
12397 X86AddressMode AM;
12398 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012399 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012400 AM.BaseType = X86AddressMode::RegBase;
12401 AM.Base.Reg = Op.getReg();
12402 } else {
12403 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012404 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012405 }
12406 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012407 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012408 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012409 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012410 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012411 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012412 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012413 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012414 AM.GV = Op.getGlobal();
12415 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012416 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012417 }
Dan Gohman14152b42010-07-06 20:24:04 +000012418 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012419 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012420
12421 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012422 addFrameReference(BuildMI(*BB, MI, DL,
12423 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012424
Dan Gohman14152b42010-07-06 20:24:04 +000012425 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012426 return BB;
12427 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012428 // String/text processing lowering.
12429 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012430 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012431 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12432 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012433 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012434 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12435 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012436 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012437 return EmitPCMP(MI, BB, 5, false /* in mem */);
12438 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012439 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012440 return EmitPCMP(MI, BB, 5, true /* in mem */);
12441
Eric Christopher228232b2010-11-30 07:20:12 +000012442 // Thread synchronization.
12443 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012444 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012445 case X86::MWAIT:
12446 return EmitMwait(MI, BB);
12447
Eric Christopherb120ab42009-08-18 22:50:32 +000012448 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012449 case X86::ATOMAND32:
12450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012451 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT32r, X86::EAX,
12454 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012455 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12457 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012458 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012459 X86::NOT32r, X86::EAX,
12460 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012461 case X86::ATOMXOR32:
12462 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012463 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012464 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012465 X86::NOT32r, X86::EAX,
12466 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012467 case X86::ATOMNAND32:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012469 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT32r, X86::EAX,
12472 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012473 case X86::ATOMMIN32:
12474 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12475 case X86::ATOMMAX32:
12476 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12477 case X86::ATOMUMIN32:
12478 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12479 case X86::ATOMUMAX32:
12480 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012481
12482 case X86::ATOMAND16:
12483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12484 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012485 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012486 X86::NOT16r, X86::AX,
12487 X86::GR16RegisterClass);
12488 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012489 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012490 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012491 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012492 X86::NOT16r, X86::AX,
12493 X86::GR16RegisterClass);
12494 case X86::ATOMXOR16:
12495 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12496 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012497 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012498 X86::NOT16r, X86::AX,
12499 X86::GR16RegisterClass);
12500 case X86::ATOMNAND16:
12501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12502 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012503 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012504 X86::NOT16r, X86::AX,
12505 X86::GR16RegisterClass, true);
12506 case X86::ATOMMIN16:
12507 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12508 case X86::ATOMMAX16:
12509 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12510 case X86::ATOMUMIN16:
12511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12512 case X86::ATOMUMAX16:
12513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12514
12515 case X86::ATOMAND8:
12516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12517 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012518 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012519 X86::NOT8r, X86::AL,
12520 X86::GR8RegisterClass);
12521 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012523 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012524 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012525 X86::NOT8r, X86::AL,
12526 X86::GR8RegisterClass);
12527 case X86::ATOMXOR8:
12528 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12529 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012530 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012531 X86::NOT8r, X86::AL,
12532 X86::GR8RegisterClass);
12533 case X86::ATOMNAND8:
12534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12535 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012536 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012537 X86::NOT8r, X86::AL,
12538 X86::GR8RegisterClass, true);
12539 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012540 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012541 case X86::ATOMAND64:
12542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012544 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012545 X86::NOT64r, X86::RAX,
12546 X86::GR64RegisterClass);
12547 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12549 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012550 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012551 X86::NOT64r, X86::RAX,
12552 X86::GR64RegisterClass);
12553 case X86::ATOMXOR64:
12554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012555 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012556 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012557 X86::NOT64r, X86::RAX,
12558 X86::GR64RegisterClass);
12559 case X86::ATOMNAND64:
12560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12561 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012563 X86::NOT64r, X86::RAX,
12564 X86::GR64RegisterClass, true);
12565 case X86::ATOMMIN64:
12566 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12567 case X86::ATOMMAX64:
12568 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12569 case X86::ATOMUMIN64:
12570 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12571 case X86::ATOMUMAX64:
12572 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012573
12574 // This group does 64-bit operations on a 32-bit host.
12575 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012576 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012577 X86::AND32rr, X86::AND32rr,
12578 X86::AND32ri, X86::AND32ri,
12579 false);
12580 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012581 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012582 X86::OR32rr, X86::OR32rr,
12583 X86::OR32ri, X86::OR32ri,
12584 false);
12585 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012586 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012587 X86::XOR32rr, X86::XOR32rr,
12588 X86::XOR32ri, X86::XOR32ri,
12589 false);
12590 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012591 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012592 X86::AND32rr, X86::AND32rr,
12593 X86::AND32ri, X86::AND32ri,
12594 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012595 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012596 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012597 X86::ADD32rr, X86::ADC32rr,
12598 X86::ADD32ri, X86::ADC32ri,
12599 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012600 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012601 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012602 X86::SUB32rr, X86::SBB32rr,
12603 X86::SUB32ri, X86::SBB32ri,
12604 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012605 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012606 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012607 X86::MOV32rr, X86::MOV32rr,
12608 X86::MOV32ri, X86::MOV32ri,
12609 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012610 case X86::VASTART_SAVE_XMM_REGS:
12611 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012612
12613 case X86::VAARG_64:
12614 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012615 }
12616}
12617
12618//===----------------------------------------------------------------------===//
12619// X86 Optimization Hooks
12620//===----------------------------------------------------------------------===//
12621
Dan Gohman475871a2008-07-27 21:46:04 +000012622void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012623 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012624 APInt &KnownZero,
12625 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012626 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012627 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012628 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012629 assert((Opc >= ISD::BUILTIN_OP_END ||
12630 Opc == ISD::INTRINSIC_WO_CHAIN ||
12631 Opc == ISD::INTRINSIC_W_CHAIN ||
12632 Opc == ISD::INTRINSIC_VOID) &&
12633 "Should use MaskedValueIsZero if you don't know whether Op"
12634 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012635
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012636 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012637 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012638 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012639 case X86ISD::ADD:
12640 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012641 case X86ISD::ADC:
12642 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012643 case X86ISD::SMUL:
12644 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012645 case X86ISD::INC:
12646 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012647 case X86ISD::OR:
12648 case X86ISD::XOR:
12649 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012650 // These nodes' second result is a boolean.
12651 if (Op.getResNo() == 0)
12652 break;
12653 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012654 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012655 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12656 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012657 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012658 case ISD::INTRINSIC_WO_CHAIN: {
12659 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12660 unsigned NumLoBits = 0;
12661 switch (IntId) {
12662 default: break;
12663 case Intrinsic::x86_sse_movmsk_ps:
12664 case Intrinsic::x86_avx_movmsk_ps_256:
12665 case Intrinsic::x86_sse2_movmsk_pd:
12666 case Intrinsic::x86_avx_movmsk_pd_256:
12667 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012668 case Intrinsic::x86_sse2_pmovmskb_128:
12669 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012670 // High bits of movmskp{s|d}, pmovmskb are known zero.
12671 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012672 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012673 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12674 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12675 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12676 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12677 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12678 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012679 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012680 }
12681 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12682 Mask.getBitWidth() - NumLoBits);
12683 break;
12684 }
12685 }
12686 break;
12687 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012688 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012689}
Chris Lattner259e97c2006-01-31 19:43:35 +000012690
Owen Andersonbc146b02010-09-21 20:42:50 +000012691unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12692 unsigned Depth) const {
12693 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12694 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12695 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012696
Owen Andersonbc146b02010-09-21 20:42:50 +000012697 // Fallback case.
12698 return 1;
12699}
12700
Evan Cheng206ee9d2006-07-07 08:33:52 +000012701/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012702/// node is a GlobalAddress + offset.
12703bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012704 const GlobalValue* &GA,
12705 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012706 if (N->getOpcode() == X86ISD::Wrapper) {
12707 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012708 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012709 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012710 return true;
12711 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012712 }
Evan Chengad4196b2008-05-12 19:56:52 +000012713 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012714}
12715
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012716/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12717/// same as extracting the high 128-bit part of 256-bit vector and then
12718/// inserting the result into the low part of a new 256-bit vector
12719static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12720 EVT VT = SVOp->getValueType(0);
12721 int NumElems = VT.getVectorNumElements();
12722
12723 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12724 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12725 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12726 SVOp->getMaskElt(j) >= 0)
12727 return false;
12728
12729 return true;
12730}
12731
12732/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12733/// same as extracting the low 128-bit part of 256-bit vector and then
12734/// inserting the result into the high part of a new 256-bit vector
12735static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12736 EVT VT = SVOp->getValueType(0);
12737 int NumElems = VT.getVectorNumElements();
12738
12739 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12740 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12741 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12742 SVOp->getMaskElt(j) >= 0)
12743 return false;
12744
12745 return true;
12746}
12747
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012748/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12749static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012750 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012751 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012752 DebugLoc dl = N->getDebugLoc();
12753 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12754 SDValue V1 = SVOp->getOperand(0);
12755 SDValue V2 = SVOp->getOperand(1);
12756 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012757 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012758
12759 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12760 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12761 //
12762 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012763 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012764 // V UNDEF BUILD_VECTOR UNDEF
12765 // \ / \ /
12766 // CONCAT_VECTOR CONCAT_VECTOR
12767 // \ /
12768 // \ /
12769 // RESULT: V + zero extended
12770 //
12771 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12772 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12773 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12774 return SDValue();
12775
12776 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12777 return SDValue();
12778
12779 // To match the shuffle mask, the first half of the mask should
12780 // be exactly the first vector, and all the rest a splat with the
12781 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012782 for (int i = 0; i < NumElems/2; ++i)
12783 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12784 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12785 return SDValue();
12786
Chad Rosier3d1161e2012-01-03 21:05:52 +000012787 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12788 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12789 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12790 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12791 SDValue ResNode =
12792 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12793 Ld->getMemoryVT(),
12794 Ld->getPointerInfo(),
12795 Ld->getAlignment(),
12796 false/*isVolatile*/, true/*ReadMem*/,
12797 false/*WriteMem*/);
12798 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12799 }
12800
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012801 // Emit a zeroed vector and insert the desired subvector on its
12802 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012803 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012804 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12805 DAG.getConstant(0, MVT::i32), DAG, dl);
12806 return DCI.CombineTo(N, InsV);
12807 }
12808
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012809 //===--------------------------------------------------------------------===//
12810 // Combine some shuffles into subvector extracts and inserts:
12811 //
12812
12813 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12814 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12815 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12816 DAG, dl);
12817 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12818 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12819 return DCI.CombineTo(N, InsV);
12820 }
12821
12822 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12823 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12824 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12825 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12826 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12827 return DCI.CombineTo(N, InsV);
12828 }
12829
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012830 return SDValue();
12831}
12832
12833/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012834static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012835 TargetLowering::DAGCombinerInfo &DCI,
12836 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012837 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012838 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012839
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012840 // Don't create instructions with illegal types after legalize types has run.
12841 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12842 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12843 return SDValue();
12844
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012845 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12846 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12847 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012848 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012849
12850 // Only handle 128 wide vector from here on.
12851 if (VT.getSizeInBits() != 128)
12852 return SDValue();
12853
12854 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12855 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12856 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012857 SmallVector<SDValue, 16> Elts;
12858 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012859 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012860
Nate Begemanfdea31a2010-03-24 20:49:50 +000012861 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012862}
Evan Chengd880b972008-05-09 21:53:03 +000012863
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012864
12865/// PerformTruncateCombine - Converts truncate operation to
12866/// a sequence of vector shuffle operations.
12867/// It is possible when we truncate 256-bit vector to 128-bit vector
12868
12869SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12870 DAGCombinerInfo &DCI) const {
12871 if (!DCI.isBeforeLegalizeOps())
12872 return SDValue();
12873
12874 if (!Subtarget->hasAVX()) return SDValue();
12875
12876 EVT VT = N->getValueType(0);
12877 SDValue Op = N->getOperand(0);
12878 EVT OpVT = Op.getValueType();
12879 DebugLoc dl = N->getDebugLoc();
12880
12881 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12882
12883 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12884 DAG.getIntPtrConstant(0));
12885
12886 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12887 DAG.getIntPtrConstant(2));
12888
12889 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12890 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12891
12892 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012893 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012894
12895 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012896 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012897 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012898 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012899
12900 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012901 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012902
Elena Demikhovsky73252572012-02-01 10:33:05 +000012903 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012904 }
12905 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12906
12907 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12908 DAG.getIntPtrConstant(0));
12909
12910 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12911 DAG.getIntPtrConstant(4));
12912
12913 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12914 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12915
12916 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012917 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12918 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012919
12920 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12921 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012922 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012923 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12924 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012925 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012926
12927 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12928 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12929
12930 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012931 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012932
Elena Demikhovsky73252572012-02-01 10:33:05 +000012933 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012934 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012935 }
12936
12937 return SDValue();
12938}
12939
Craig Topper89f4e662012-03-20 07:17:59 +000012940/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
12941/// specific shuffle of a load can be folded into a single element load.
12942/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
12943/// shuffles have been customed lowered so we need to handle those here.
12944static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
12945 TargetLowering::DAGCombinerInfo &DCI) {
12946 if (DCI.isBeforeLegalizeOps())
12947 return SDValue();
12948
12949 SDValue InVec = N->getOperand(0);
12950 SDValue EltNo = N->getOperand(1);
12951
12952 if (!isa<ConstantSDNode>(EltNo))
12953 return SDValue();
12954
12955 EVT VT = InVec.getValueType();
12956
12957 bool HasShuffleIntoBitcast = false;
12958 if (InVec.getOpcode() == ISD::BITCAST) {
12959 // Don't duplicate a load with other uses.
12960 if (!InVec.hasOneUse())
12961 return SDValue();
12962 EVT BCVT = InVec.getOperand(0).getValueType();
12963 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
12964 return SDValue();
12965 InVec = InVec.getOperand(0);
12966 HasShuffleIntoBitcast = true;
12967 }
12968
12969 if (!isTargetShuffle(InVec.getOpcode()))
12970 return SDValue();
12971
12972 // Don't duplicate a load with other uses.
12973 if (!InVec.hasOneUse())
12974 return SDValue();
12975
12976 SmallVector<int, 16> ShuffleMask;
12977 bool UnaryShuffle;
12978 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
12979 return SDValue();
12980
12981 // Select the input vector, guarding against out of range extract vector.
12982 unsigned NumElems = VT.getVectorNumElements();
12983 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
12984 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
12985 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
12986 : InVec.getOperand(1);
12987
12988 // If inputs to shuffle are the same for both ops, then allow 2 uses
12989 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
12990
12991 if (LdNode.getOpcode() == ISD::BITCAST) {
12992 // Don't duplicate a load with other uses.
12993 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
12994 return SDValue();
12995
12996 AllowedUses = 1; // only allow 1 load use if we have a bitcast
12997 LdNode = LdNode.getOperand(0);
12998 }
12999
13000 if (!ISD::isNormalLoad(LdNode.getNode()))
13001 return SDValue();
13002
13003 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13004
13005 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13006 return SDValue();
13007
13008 if (HasShuffleIntoBitcast) {
13009 // If there's a bitcast before the shuffle, check if the load type and
13010 // alignment is valid.
13011 unsigned Align = LN0->getAlignment();
13012 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13013 unsigned NewAlign = TLI.getTargetData()->
13014 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13015
13016 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13017 return SDValue();
13018 }
13019
13020 // All checks match so transform back to vector_shuffle so that DAG combiner
13021 // can finish the job
13022 DebugLoc dl = N->getDebugLoc();
13023
13024 // Create shuffle node taking into account the case that its a unary shuffle
13025 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13026 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13027 InVec.getOperand(0), Shuffle,
13028 &ShuffleMask[0]);
13029 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13030 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13031 EltNo);
13032}
13033
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013034/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13035/// generation and convert it from being a bunch of shuffles and extracts
13036/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013037static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013038 TargetLowering::DAGCombinerInfo &DCI) {
13039 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13040 if (NewOp.getNode())
13041 return NewOp;
13042
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013043 SDValue InputVector = N->getOperand(0);
13044
13045 // Only operate on vectors of 4 elements, where the alternative shuffling
13046 // gets to be more expensive.
13047 if (InputVector.getValueType() != MVT::v4i32)
13048 return SDValue();
13049
13050 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13051 // single use which is a sign-extend or zero-extend, and all elements are
13052 // used.
13053 SmallVector<SDNode *, 4> Uses;
13054 unsigned ExtractedElements = 0;
13055 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13056 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13057 if (UI.getUse().getResNo() != InputVector.getResNo())
13058 return SDValue();
13059
13060 SDNode *Extract = *UI;
13061 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13062 return SDValue();
13063
13064 if (Extract->getValueType(0) != MVT::i32)
13065 return SDValue();
13066 if (!Extract->hasOneUse())
13067 return SDValue();
13068 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13069 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13070 return SDValue();
13071 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13072 return SDValue();
13073
13074 // Record which element was extracted.
13075 ExtractedElements |=
13076 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13077
13078 Uses.push_back(Extract);
13079 }
13080
13081 // If not all the elements were used, this may not be worthwhile.
13082 if (ExtractedElements != 15)
13083 return SDValue();
13084
13085 // Ok, we've now decided to do the transformation.
13086 DebugLoc dl = InputVector.getDebugLoc();
13087
13088 // Store the value to a temporary stack slot.
13089 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013090 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13091 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013092
13093 // Replace each use (extract) with a load of the appropriate element.
13094 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13095 UE = Uses.end(); UI != UE; ++UI) {
13096 SDNode *Extract = *UI;
13097
Nadav Rotem86694292011-05-17 08:31:57 +000013098 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013099 SDValue Idx = Extract->getOperand(1);
13100 unsigned EltSize =
13101 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13102 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013103 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013104 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13105
Nadav Rotem86694292011-05-17 08:31:57 +000013106 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013107 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013108
13109 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013110 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013111 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013112 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013113
13114 // Replace the exact with the load.
13115 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13116 }
13117
13118 // The replacement was made in place; don't return anything.
13119 return SDValue();
13120}
13121
Duncan Sands6bcd2192011-09-17 16:49:39 +000013122/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13123/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013124static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013125 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013126 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013127
13128
Chris Lattner47b4ce82009-03-11 05:48:52 +000013129 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013130 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013131 // Get the LHS/RHS of the select.
13132 SDValue LHS = N->getOperand(1);
13133 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013134 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013135
Dan Gohman670e5392009-09-21 18:03:22 +000013136 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013137 // instructions match the semantics of the common C idiom x<y?x:y but not
13138 // x<=y?x:y, because of how they handle negative zero (which can be
13139 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013140 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13141 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013142 (Subtarget->hasSSE2() ||
13143 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013144 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013145
Chris Lattner47b4ce82009-03-11 05:48:52 +000013146 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013147 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013148 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13149 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013150 switch (CC) {
13151 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013152 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013153 // Converting this to a min would handle NaNs incorrectly, and swapping
13154 // the operands would cause it to handle comparisons between positive
13155 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013156 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013157 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013158 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13159 break;
13160 std::swap(LHS, RHS);
13161 }
Dan Gohman670e5392009-09-21 18:03:22 +000013162 Opcode = X86ISD::FMIN;
13163 break;
13164 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013165 // Converting this to a min would handle comparisons between positive
13166 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013167 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013168 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13169 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013170 Opcode = X86ISD::FMIN;
13171 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013172 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013173 // Converting this to a min would handle both negative zeros and NaNs
13174 // incorrectly, but we can swap the operands to fix both.
13175 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013176 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013177 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013178 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013179 Opcode = X86ISD::FMIN;
13180 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013181
Dan Gohman670e5392009-09-21 18:03:22 +000013182 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013183 // Converting this to a max would handle comparisons between positive
13184 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013185 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013186 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013187 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013188 Opcode = X86ISD::FMAX;
13189 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013190 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013191 // Converting this to a max would handle NaNs incorrectly, and swapping
13192 // the operands would cause it to handle comparisons between positive
13193 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013194 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013195 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013196 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13197 break;
13198 std::swap(LHS, RHS);
13199 }
Dan Gohman670e5392009-09-21 18:03:22 +000013200 Opcode = X86ISD::FMAX;
13201 break;
13202 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013203 // Converting this to a max would handle both negative zeros and NaNs
13204 // incorrectly, but we can swap the operands to fix both.
13205 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013206 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013207 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013208 case ISD::SETGE:
13209 Opcode = X86ISD::FMAX;
13210 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013211 }
Dan Gohman670e5392009-09-21 18:03:22 +000013212 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013213 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13214 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013215 switch (CC) {
13216 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013217 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013218 // Converting this to a min would handle comparisons between positive
13219 // and negative zero incorrectly, and swapping the operands would
13220 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013221 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013222 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013223 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013224 break;
13225 std::swap(LHS, RHS);
13226 }
Dan Gohman670e5392009-09-21 18:03:22 +000013227 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013228 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013229 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013230 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013231 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013232 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13233 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013234 Opcode = X86ISD::FMIN;
13235 break;
13236 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013237 // Converting this to a min would handle both negative zeros and NaNs
13238 // incorrectly, but we can swap the operands to fix both.
13239 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013240 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013241 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013242 case ISD::SETGE:
13243 Opcode = X86ISD::FMIN;
13244 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013245
Dan Gohman670e5392009-09-21 18:03:22 +000013246 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013247 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013248 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013249 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013250 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013251 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013252 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013253 // Converting this to a max would handle comparisons between positive
13254 // and negative zero incorrectly, and swapping the operands would
13255 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013256 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013257 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013258 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013259 break;
13260 std::swap(LHS, RHS);
13261 }
Dan Gohman670e5392009-09-21 18:03:22 +000013262 Opcode = X86ISD::FMAX;
13263 break;
13264 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013265 // Converting this to a max would handle both negative zeros and NaNs
13266 // incorrectly, but we can swap the operands to fix both.
13267 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013268 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013269 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013270 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013271 Opcode = X86ISD::FMAX;
13272 break;
13273 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013274 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013275
Chris Lattner47b4ce82009-03-11 05:48:52 +000013276 if (Opcode)
13277 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013278 }
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnerd1980a52009-03-12 06:52:53 +000013280 // If this is a select between two integer constants, try to do some
13281 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013282 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13283 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013284 // Don't do this for crazy integer types.
13285 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13286 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013287 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013288 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Chris Lattnercee56e72009-03-13 05:53:31 +000013290 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013291 // Efficiently invertible.
13292 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13293 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13294 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13295 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013296 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013297 }
Eric Christopherfd179292009-08-27 18:07:15 +000013298
Chris Lattnerd1980a52009-03-12 06:52:53 +000013299 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013300 if (FalseC->getAPIntValue() == 0 &&
13301 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013302 if (NeedsCondInvert) // Invert the condition if needed.
13303 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13304 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013305
Chris Lattnerd1980a52009-03-12 06:52:53 +000013306 // Zero extend the condition if needed.
13307 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013308
Chris Lattnercee56e72009-03-13 05:53:31 +000013309 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013310 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013311 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013312 }
Eric Christopherfd179292009-08-27 18:07:15 +000013313
Chris Lattner97a29a52009-03-13 05:22:11 +000013314 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013315 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013316 if (NeedsCondInvert) // Invert the condition if needed.
13317 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13318 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013319
Chris Lattner97a29a52009-03-13 05:22:11 +000013320 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013321 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13322 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013323 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013324 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013325 }
Eric Christopherfd179292009-08-27 18:07:15 +000013326
Chris Lattnercee56e72009-03-13 05:53:31 +000013327 // Optimize cases that will turn into an LEA instruction. This requires
13328 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013329 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013330 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013331 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013332
Chris Lattnercee56e72009-03-13 05:53:31 +000013333 bool isFastMultiplier = false;
13334 if (Diff < 10) {
13335 switch ((unsigned char)Diff) {
13336 default: break;
13337 case 1: // result = add base, cond
13338 case 2: // result = lea base( , cond*2)
13339 case 3: // result = lea base(cond, cond*2)
13340 case 4: // result = lea base( , cond*4)
13341 case 5: // result = lea base(cond, cond*4)
13342 case 8: // result = lea base( , cond*8)
13343 case 9: // result = lea base(cond, cond*8)
13344 isFastMultiplier = true;
13345 break;
13346 }
13347 }
Eric Christopherfd179292009-08-27 18:07:15 +000013348
Chris Lattnercee56e72009-03-13 05:53:31 +000013349 if (isFastMultiplier) {
13350 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13351 if (NeedsCondInvert) // Invert the condition if needed.
13352 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13353 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013354
Chris Lattnercee56e72009-03-13 05:53:31 +000013355 // Zero extend the condition if needed.
13356 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13357 Cond);
13358 // Scale the condition by the difference.
13359 if (Diff != 1)
13360 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13361 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013362
Chris Lattnercee56e72009-03-13 05:53:31 +000013363 // Add the base if non-zero.
13364 if (FalseC->getAPIntValue() != 0)
13365 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13366 SDValue(FalseC, 0));
13367 return Cond;
13368 }
Eric Christopherfd179292009-08-27 18:07:15 +000013369 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013370 }
13371 }
Eric Christopherfd179292009-08-27 18:07:15 +000013372
Evan Cheng56f582d2012-01-04 01:41:39 +000013373 // Canonicalize max and min:
13374 // (x > y) ? x : y -> (x >= y) ? x : y
13375 // (x < y) ? x : y -> (x <= y) ? x : y
13376 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13377 // the need for an extra compare
13378 // against zero. e.g.
13379 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13380 // subl %esi, %edi
13381 // testl %edi, %edi
13382 // movl $0, %eax
13383 // cmovgl %edi, %eax
13384 // =>
13385 // xorl %eax, %eax
13386 // subl %esi, $edi
13387 // cmovsl %eax, %edi
13388 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13389 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13390 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13391 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13392 switch (CC) {
13393 default: break;
13394 case ISD::SETLT:
13395 case ISD::SETGT: {
13396 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13397 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13398 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13399 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13400 }
13401 }
13402 }
13403
Nadav Rotemcc616562012-01-15 19:27:55 +000013404 // If we know that this node is legal then we know that it is going to be
13405 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13406 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13407 // to simplify previous instructions.
13408 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13409 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13410 !DCI.isBeforeLegalize() &&
13411 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13412 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13413 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13414 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13415
13416 APInt KnownZero, KnownOne;
13417 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13418 DCI.isBeforeLegalizeOps());
13419 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13420 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13421 DCI.CommitTargetLoweringOpt(TLO);
13422 }
13423
Dan Gohman475871a2008-07-27 21:46:04 +000013424 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013425}
13426
Chris Lattnerd1980a52009-03-12 06:52:53 +000013427/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13428static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13429 TargetLowering::DAGCombinerInfo &DCI) {
13430 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013431
Chris Lattnerd1980a52009-03-12 06:52:53 +000013432 // If the flag operand isn't dead, don't touch this CMOV.
13433 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13434 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013435
Evan Chengb5a55d92011-05-24 01:48:22 +000013436 SDValue FalseOp = N->getOperand(0);
13437 SDValue TrueOp = N->getOperand(1);
13438 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13439 SDValue Cond = N->getOperand(3);
13440 if (CC == X86::COND_E || CC == X86::COND_NE) {
13441 switch (Cond.getOpcode()) {
13442 default: break;
13443 case X86ISD::BSR:
13444 case X86ISD::BSF:
13445 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13446 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13447 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13448 }
13449 }
13450
Chris Lattnerd1980a52009-03-12 06:52:53 +000013451 // If this is a select between two integer constants, try to do some
13452 // optimizations. Note that the operands are ordered the opposite of SELECT
13453 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013454 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13455 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013456 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13457 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013458 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13459 CC = X86::GetOppositeBranchCondition(CC);
13460 std::swap(TrueC, FalseC);
13461 }
Eric Christopherfd179292009-08-27 18:07:15 +000013462
Chris Lattnerd1980a52009-03-12 06:52:53 +000013463 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013464 // This is efficient for any integer data type (including i8/i16) and
13465 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013466 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013467 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13468 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013469
Chris Lattnerd1980a52009-03-12 06:52:53 +000013470 // Zero extend the condition if needed.
13471 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013472
Chris Lattnerd1980a52009-03-12 06:52:53 +000013473 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13474 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013476 if (N->getNumValues() == 2) // Dead flag value?
13477 return DCI.CombineTo(N, Cond, SDValue());
13478 return Cond;
13479 }
Eric Christopherfd179292009-08-27 18:07:15 +000013480
Chris Lattnercee56e72009-03-13 05:53:31 +000013481 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13482 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013483 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013484 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13485 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013486
Chris Lattner97a29a52009-03-13 05:22:11 +000013487 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013488 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13489 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013490 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13491 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013492
Chris Lattner97a29a52009-03-13 05:22:11 +000013493 if (N->getNumValues() == 2) // Dead flag value?
13494 return DCI.CombineTo(N, Cond, SDValue());
13495 return Cond;
13496 }
Eric Christopherfd179292009-08-27 18:07:15 +000013497
Chris Lattnercee56e72009-03-13 05:53:31 +000013498 // Optimize cases that will turn into an LEA instruction. This requires
13499 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013501 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013502 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013503
Chris Lattnercee56e72009-03-13 05:53:31 +000013504 bool isFastMultiplier = false;
13505 if (Diff < 10) {
13506 switch ((unsigned char)Diff) {
13507 default: break;
13508 case 1: // result = add base, cond
13509 case 2: // result = lea base( , cond*2)
13510 case 3: // result = lea base(cond, cond*2)
13511 case 4: // result = lea base( , cond*4)
13512 case 5: // result = lea base(cond, cond*4)
13513 case 8: // result = lea base( , cond*8)
13514 case 9: // result = lea base(cond, cond*8)
13515 isFastMultiplier = true;
13516 break;
13517 }
13518 }
Eric Christopherfd179292009-08-27 18:07:15 +000013519
Chris Lattnercee56e72009-03-13 05:53:31 +000013520 if (isFastMultiplier) {
13521 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013522 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13523 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013524 // Zero extend the condition if needed.
13525 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13526 Cond);
13527 // Scale the condition by the difference.
13528 if (Diff != 1)
13529 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13530 DAG.getConstant(Diff, Cond.getValueType()));
13531
13532 // Add the base if non-zero.
13533 if (FalseC->getAPIntValue() != 0)
13534 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13535 SDValue(FalseC, 0));
13536 if (N->getNumValues() == 2) // Dead flag value?
13537 return DCI.CombineTo(N, Cond, SDValue());
13538 return Cond;
13539 }
Eric Christopherfd179292009-08-27 18:07:15 +000013540 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013541 }
13542 }
13543 return SDValue();
13544}
13545
13546
Evan Cheng0b0cd912009-03-28 05:57:29 +000013547/// PerformMulCombine - Optimize a single multiply with constant into two
13548/// in order to implement it with two cheaper instructions, e.g.
13549/// LEA + SHL, LEA + LEA.
13550static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13551 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013552 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13553 return SDValue();
13554
Owen Andersone50ed302009-08-10 22:56:29 +000013555 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013556 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013557 return SDValue();
13558
13559 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13560 if (!C)
13561 return SDValue();
13562 uint64_t MulAmt = C->getZExtValue();
13563 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13564 return SDValue();
13565
13566 uint64_t MulAmt1 = 0;
13567 uint64_t MulAmt2 = 0;
13568 if ((MulAmt % 9) == 0) {
13569 MulAmt1 = 9;
13570 MulAmt2 = MulAmt / 9;
13571 } else if ((MulAmt % 5) == 0) {
13572 MulAmt1 = 5;
13573 MulAmt2 = MulAmt / 5;
13574 } else if ((MulAmt % 3) == 0) {
13575 MulAmt1 = 3;
13576 MulAmt2 = MulAmt / 3;
13577 }
13578 if (MulAmt2 &&
13579 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13580 DebugLoc DL = N->getDebugLoc();
13581
13582 if (isPowerOf2_64(MulAmt2) &&
13583 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13584 // If second multiplifer is pow2, issue it first. We want the multiply by
13585 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13586 // is an add.
13587 std::swap(MulAmt1, MulAmt2);
13588
13589 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013590 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013591 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013592 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013593 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013594 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013595 DAG.getConstant(MulAmt1, VT));
13596
Eric Christopherfd179292009-08-27 18:07:15 +000013597 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013598 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013600 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013601 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013602 DAG.getConstant(MulAmt2, VT));
13603
13604 // Do not add new nodes to DAG combiner worklist.
13605 DCI.CombineTo(N, NewMul, false);
13606 }
13607 return SDValue();
13608}
13609
Evan Chengad9c0a32009-12-15 00:53:42 +000013610static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13611 SDValue N0 = N->getOperand(0);
13612 SDValue N1 = N->getOperand(1);
13613 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13614 EVT VT = N0.getValueType();
13615
13616 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13617 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013618 if (VT.isInteger() && !VT.isVector() &&
13619 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013620 N0.getOperand(1).getOpcode() == ISD::Constant) {
13621 SDValue N00 = N0.getOperand(0);
13622 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13623 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13624 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13625 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13626 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13627 APInt ShAmt = N1C->getAPIntValue();
13628 Mask = Mask.shl(ShAmt);
13629 if (Mask != 0)
13630 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13631 N00, DAG.getConstant(Mask, VT));
13632 }
13633 }
13634
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013635
13636 // Hardware support for vector shifts is sparse which makes us scalarize the
13637 // vector operations in many cases. Also, on sandybridge ADD is faster than
13638 // shl.
13639 // (shl V, 1) -> add V,V
13640 if (isSplatVector(N1.getNode())) {
13641 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13642 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13643 // We shift all of the values by one. In many cases we do not have
13644 // hardware support for this operation. This is better expressed as an ADD
13645 // of two values.
13646 if (N1C && (1 == N1C->getZExtValue())) {
13647 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13648 }
13649 }
13650
Evan Chengad9c0a32009-12-15 00:53:42 +000013651 return SDValue();
13652}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013653
Nate Begeman740ab032009-01-26 00:52:55 +000013654/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13655/// when possible.
13656static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013657 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013658 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013659 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013660 if (N->getOpcode() == ISD::SHL) {
13661 SDValue V = PerformSHLCombine(N, DAG);
13662 if (V.getNode()) return V;
13663 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013664
Nate Begeman740ab032009-01-26 00:52:55 +000013665 // On X86 with SSE2 support, we can transform this to a vector shift if
13666 // all elements are shifted by the same amount. We can't do this in legalize
13667 // because the a constant vector is typically transformed to a constant pool
13668 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013669 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013670 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013671
Craig Topper7be5dfd2011-11-12 09:58:49 +000013672 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13673 (!Subtarget->hasAVX2() ||
13674 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013675 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013676
Mon P Wang3becd092009-01-28 08:12:05 +000013677 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013678 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013679 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013680 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013681 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13682 unsigned NumElts = VT.getVectorNumElements();
13683 unsigned i = 0;
13684 for (; i != NumElts; ++i) {
13685 SDValue Arg = ShAmtOp.getOperand(i);
13686 if (Arg.getOpcode() == ISD::UNDEF) continue;
13687 BaseShAmt = Arg;
13688 break;
13689 }
Craig Topper37c26772012-01-17 04:44:50 +000013690 // Handle the case where the build_vector is all undef
13691 // FIXME: Should DAG allow this?
13692 if (i == NumElts)
13693 return SDValue();
13694
Mon P Wang3becd092009-01-28 08:12:05 +000013695 for (; i != NumElts; ++i) {
13696 SDValue Arg = ShAmtOp.getOperand(i);
13697 if (Arg.getOpcode() == ISD::UNDEF) continue;
13698 if (Arg != BaseShAmt) {
13699 return SDValue();
13700 }
13701 }
13702 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013703 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013704 SDValue InVec = ShAmtOp.getOperand(0);
13705 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13706 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13707 unsigned i = 0;
13708 for (; i != NumElts; ++i) {
13709 SDValue Arg = InVec.getOperand(i);
13710 if (Arg.getOpcode() == ISD::UNDEF) continue;
13711 BaseShAmt = Arg;
13712 break;
13713 }
13714 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013716 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013717 if (C->getZExtValue() == SplatIdx)
13718 BaseShAmt = InVec.getOperand(1);
13719 }
13720 }
Mon P Wang845b1892012-02-01 22:15:20 +000013721 if (BaseShAmt.getNode() == 0) {
13722 // Don't create instructions with illegal types after legalize
13723 // types has run.
13724 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13725 !DCI.isBeforeLegalize())
13726 return SDValue();
13727
Mon P Wangefa42202009-09-03 19:56:25 +000013728 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13729 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013730 }
Mon P Wang3becd092009-01-28 08:12:05 +000013731 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013732 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013733
Mon P Wangefa42202009-09-03 19:56:25 +000013734 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013735 if (EltVT.bitsGT(MVT::i32))
13736 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13737 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013738 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013739
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013740 // The shift amount is identical so we can do a vector shift.
13741 SDValue ValOp = N->getOperand(0);
13742 switch (N->getOpcode()) {
13743 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013744 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013745 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013746 switch (VT.getSimpleVT().SimpleTy) {
13747 default: return SDValue();
13748 case MVT::v2i64:
13749 case MVT::v4i32:
13750 case MVT::v8i16:
13751 case MVT::v4i64:
13752 case MVT::v8i32:
13753 case MVT::v16i16:
13754 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13755 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013756 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013757 switch (VT.getSimpleVT().SimpleTy) {
13758 default: return SDValue();
13759 case MVT::v4i32:
13760 case MVT::v8i16:
13761 case MVT::v8i32:
13762 case MVT::v16i16:
13763 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13764 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013765 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013766 switch (VT.getSimpleVT().SimpleTy) {
13767 default: return SDValue();
13768 case MVT::v2i64:
13769 case MVT::v4i32:
13770 case MVT::v8i16:
13771 case MVT::v4i64:
13772 case MVT::v8i32:
13773 case MVT::v16i16:
13774 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13775 }
Nate Begeman740ab032009-01-26 00:52:55 +000013776 }
Nate Begeman740ab032009-01-26 00:52:55 +000013777}
13778
Nate Begemanb65c1752010-12-17 22:55:37 +000013779
Stuart Hastings865f0932011-06-03 23:53:54 +000013780// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13781// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13782// and friends. Likewise for OR -> CMPNEQSS.
13783static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13784 TargetLowering::DAGCombinerInfo &DCI,
13785 const X86Subtarget *Subtarget) {
13786 unsigned opcode;
13787
13788 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13789 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013790 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013791 SDValue N0 = N->getOperand(0);
13792 SDValue N1 = N->getOperand(1);
13793 SDValue CMP0 = N0->getOperand(1);
13794 SDValue CMP1 = N1->getOperand(1);
13795 DebugLoc DL = N->getDebugLoc();
13796
13797 // The SETCCs should both refer to the same CMP.
13798 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13799 return SDValue();
13800
13801 SDValue CMP00 = CMP0->getOperand(0);
13802 SDValue CMP01 = CMP0->getOperand(1);
13803 EVT VT = CMP00.getValueType();
13804
13805 if (VT == MVT::f32 || VT == MVT::f64) {
13806 bool ExpectingFlags = false;
13807 // Check for any users that want flags:
13808 for (SDNode::use_iterator UI = N->use_begin(),
13809 UE = N->use_end();
13810 !ExpectingFlags && UI != UE; ++UI)
13811 switch (UI->getOpcode()) {
13812 default:
13813 case ISD::BR_CC:
13814 case ISD::BRCOND:
13815 case ISD::SELECT:
13816 ExpectingFlags = true;
13817 break;
13818 case ISD::CopyToReg:
13819 case ISD::SIGN_EXTEND:
13820 case ISD::ZERO_EXTEND:
13821 case ISD::ANY_EXTEND:
13822 break;
13823 }
13824
13825 if (!ExpectingFlags) {
13826 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13827 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13828
13829 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13830 X86::CondCode tmp = cc0;
13831 cc0 = cc1;
13832 cc1 = tmp;
13833 }
13834
13835 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13836 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13837 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13838 X86ISD::NodeType NTOperator = is64BitFP ?
13839 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13840 // FIXME: need symbolic constants for these magic numbers.
13841 // See X86ATTInstPrinter.cpp:printSSECC().
13842 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13843 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13844 DAG.getConstant(x86cc, MVT::i8));
13845 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13846 OnesOrZeroesF);
13847 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13848 DAG.getConstant(1, MVT::i32));
13849 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13850 return OneBitOfTruth;
13851 }
13852 }
13853 }
13854 }
13855 return SDValue();
13856}
13857
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013858/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13859/// so it can be folded inside ANDNP.
13860static bool CanFoldXORWithAllOnes(const SDNode *N) {
13861 EVT VT = N->getValueType(0);
13862
13863 // Match direct AllOnes for 128 and 256-bit vectors
13864 if (ISD::isBuildVectorAllOnes(N))
13865 return true;
13866
13867 // Look through a bit convert.
13868 if (N->getOpcode() == ISD::BITCAST)
13869 N = N->getOperand(0).getNode();
13870
13871 // Sometimes the operand may come from a insert_subvector building a 256-bit
13872 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013873 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013874 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13875 SDValue V1 = N->getOperand(0);
13876 SDValue V2 = N->getOperand(1);
13877
13878 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13879 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13880 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13881 ISD::isBuildVectorAllOnes(V2.getNode()))
13882 return true;
13883 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013884
13885 return false;
13886}
13887
Nate Begemanb65c1752010-12-17 22:55:37 +000013888static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13889 TargetLowering::DAGCombinerInfo &DCI,
13890 const X86Subtarget *Subtarget) {
13891 if (DCI.isBeforeLegalizeOps())
13892 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013893
Stuart Hastings865f0932011-06-03 23:53:54 +000013894 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13895 if (R.getNode())
13896 return R;
13897
Craig Topper54a11172011-10-14 07:06:56 +000013898 EVT VT = N->getValueType(0);
13899
Craig Topperb4c94572011-10-21 06:55:01 +000013900 // Create ANDN, BLSI, and BLSR instructions
13901 // BLSI is X & (-X)
13902 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013903 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13904 SDValue N0 = N->getOperand(0);
13905 SDValue N1 = N->getOperand(1);
13906 DebugLoc DL = N->getDebugLoc();
13907
13908 // Check LHS for not
13909 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13910 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13911 // Check RHS for not
13912 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13913 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13914
Craig Topperb4c94572011-10-21 06:55:01 +000013915 // Check LHS for neg
13916 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13917 isZero(N0.getOperand(0)))
13918 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13919
13920 // Check RHS for neg
13921 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13922 isZero(N1.getOperand(0)))
13923 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13924
13925 // Check LHS for X-1
13926 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13927 isAllOnes(N0.getOperand(1)))
13928 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13929
13930 // Check RHS for X-1
13931 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13932 isAllOnes(N1.getOperand(1)))
13933 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13934
Craig Topper54a11172011-10-14 07:06:56 +000013935 return SDValue();
13936 }
13937
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013938 // Want to form ANDNP nodes:
13939 // 1) In the hopes of then easily combining them with OR and AND nodes
13940 // to form PBLEND/PSIGN.
13941 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013942 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013943 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013944
Nate Begemanb65c1752010-12-17 22:55:37 +000013945 SDValue N0 = N->getOperand(0);
13946 SDValue N1 = N->getOperand(1);
13947 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013948
Nate Begemanb65c1752010-12-17 22:55:37 +000013949 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013950 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013951 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13952 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013953 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013954
13955 // Check RHS for vnot
13956 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013957 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13958 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013959 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013960
Nate Begemanb65c1752010-12-17 22:55:37 +000013961 return SDValue();
13962}
13963
Evan Cheng760d1942010-01-04 21:22:48 +000013964static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013965 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013966 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013967 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013968 return SDValue();
13969
Stuart Hastings865f0932011-06-03 23:53:54 +000013970 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13971 if (R.getNode())
13972 return R;
13973
Evan Cheng760d1942010-01-04 21:22:48 +000013974 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013975
Evan Cheng760d1942010-01-04 21:22:48 +000013976 SDValue N0 = N->getOperand(0);
13977 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013978
Nate Begemanb65c1752010-12-17 22:55:37 +000013979 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013980 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013981 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013982 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13983 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013984
Craig Topper1666cb62011-11-19 07:07:26 +000013985 // Canonicalize pandn to RHS
13986 if (N0.getOpcode() == X86ISD::ANDNP)
13987 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013988 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013989 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13990 SDValue Mask = N1.getOperand(0);
13991 SDValue X = N1.getOperand(1);
13992 SDValue Y;
13993 if (N0.getOperand(0) == Mask)
13994 Y = N0.getOperand(1);
13995 if (N0.getOperand(1) == Mask)
13996 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013997
Craig Topper1666cb62011-11-19 07:07:26 +000013998 // Check to see if the mask appeared in both the AND and ANDNP and
13999 if (!Y.getNode())
14000 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014001
Craig Topper1666cb62011-11-19 07:07:26 +000014002 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014003 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014004 if (Mask.getOpcode() == ISD::BITCAST)
14005 Mask = Mask.getOperand(0);
14006 if (X.getOpcode() == ISD::BITCAST)
14007 X = X.getOperand(0);
14008 if (Y.getOpcode() == ISD::BITCAST)
14009 Y = Y.getOperand(0);
14010
Craig Topper1666cb62011-11-19 07:07:26 +000014011 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014012
Craig Toppered2e13d2012-01-22 19:15:14 +000014013 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014014 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14015 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014016 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014017 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014018
14019 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014020 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014021 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14022 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14023 if ((SraAmt + 1) != EltBits)
14024 return SDValue();
14025
14026 DebugLoc DL = N->getDebugLoc();
14027
14028 // Now we know we at least have a plendvb with the mask val. See if
14029 // we can form a psignb/w/d.
14030 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014031 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14032 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014033 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14034 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14035 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014036 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014037 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014038 }
14039 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014040 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014041 return SDValue();
14042
14043 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14044
14045 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14046 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14047 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014048 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014049 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014050 }
14051 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014052
Craig Topper1666cb62011-11-19 07:07:26 +000014053 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14054 return SDValue();
14055
Nate Begemanb65c1752010-12-17 22:55:37 +000014056 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014057 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14058 std::swap(N0, N1);
14059 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14060 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014061 if (!N0.hasOneUse() || !N1.hasOneUse())
14062 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014063
14064 SDValue ShAmt0 = N0.getOperand(1);
14065 if (ShAmt0.getValueType() != MVT::i8)
14066 return SDValue();
14067 SDValue ShAmt1 = N1.getOperand(1);
14068 if (ShAmt1.getValueType() != MVT::i8)
14069 return SDValue();
14070 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14071 ShAmt0 = ShAmt0.getOperand(0);
14072 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14073 ShAmt1 = ShAmt1.getOperand(0);
14074
14075 DebugLoc DL = N->getDebugLoc();
14076 unsigned Opc = X86ISD::SHLD;
14077 SDValue Op0 = N0.getOperand(0);
14078 SDValue Op1 = N1.getOperand(0);
14079 if (ShAmt0.getOpcode() == ISD::SUB) {
14080 Opc = X86ISD::SHRD;
14081 std::swap(Op0, Op1);
14082 std::swap(ShAmt0, ShAmt1);
14083 }
14084
Evan Cheng8b1190a2010-04-28 01:18:01 +000014085 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014086 if (ShAmt1.getOpcode() == ISD::SUB) {
14087 SDValue Sum = ShAmt1.getOperand(0);
14088 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014089 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14090 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14091 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14092 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014093 return DAG.getNode(Opc, DL, VT,
14094 Op0, Op1,
14095 DAG.getNode(ISD::TRUNCATE, DL,
14096 MVT::i8, ShAmt0));
14097 }
14098 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14099 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14100 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014101 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014102 return DAG.getNode(Opc, DL, VT,
14103 N0.getOperand(0), N1.getOperand(0),
14104 DAG.getNode(ISD::TRUNCATE, DL,
14105 MVT::i8, ShAmt0));
14106 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014107
Evan Cheng760d1942010-01-04 21:22:48 +000014108 return SDValue();
14109}
14110
Craig Topper3738ccd2011-12-27 06:27:23 +000014111// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014112static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14113 TargetLowering::DAGCombinerInfo &DCI,
14114 const X86Subtarget *Subtarget) {
14115 if (DCI.isBeforeLegalizeOps())
14116 return SDValue();
14117
14118 EVT VT = N->getValueType(0);
14119
14120 if (VT != MVT::i32 && VT != MVT::i64)
14121 return SDValue();
14122
Craig Topper3738ccd2011-12-27 06:27:23 +000014123 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14124
Craig Topperb4c94572011-10-21 06:55:01 +000014125 // Create BLSMSK instructions by finding X ^ (X-1)
14126 SDValue N0 = N->getOperand(0);
14127 SDValue N1 = N->getOperand(1);
14128 DebugLoc DL = N->getDebugLoc();
14129
14130 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14131 isAllOnes(N0.getOperand(1)))
14132 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14133
14134 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14135 isAllOnes(N1.getOperand(1)))
14136 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14137
14138 return SDValue();
14139}
14140
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014141/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14142static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14143 const X86Subtarget *Subtarget) {
14144 LoadSDNode *Ld = cast<LoadSDNode>(N);
14145 EVT RegVT = Ld->getValueType(0);
14146 EVT MemVT = Ld->getMemoryVT();
14147 DebugLoc dl = Ld->getDebugLoc();
14148 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14149
14150 ISD::LoadExtType Ext = Ld->getExtensionType();
14151
Nadav Rotemca6f2962011-09-18 19:00:23 +000014152 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014153 // shuffle. We need SSE4 for the shuffles.
14154 // TODO: It is possible to support ZExt by zeroing the undef values
14155 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014156 if (RegVT.isVector() && RegVT.isInteger() &&
14157 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014158 assert(MemVT != RegVT && "Cannot extend to the same type");
14159 assert(MemVT.isVector() && "Must load a vector from memory");
14160
14161 unsigned NumElems = RegVT.getVectorNumElements();
14162 unsigned RegSz = RegVT.getSizeInBits();
14163 unsigned MemSz = MemVT.getSizeInBits();
14164 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014165 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014166 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14167
14168 // Attempt to load the original value using a single load op.
14169 // Find a scalar type which is equal to the loaded word size.
14170 MVT SclrLoadTy = MVT::i8;
14171 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14172 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14173 MVT Tp = (MVT::SimpleValueType)tp;
14174 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14175 SclrLoadTy = Tp;
14176 break;
14177 }
14178 }
14179
14180 // Proceed if a load word is found.
14181 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14182
14183 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14184 RegSz/SclrLoadTy.getSizeInBits());
14185
14186 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14187 RegSz/MemVT.getScalarType().getSizeInBits());
14188 // Can't shuffle using an illegal type.
14189 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14190
14191 // Perform a single load.
14192 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14193 Ld->getBasePtr(),
14194 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014195 Ld->isNonTemporal(), Ld->isInvariant(),
14196 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014197
14198 // Insert the word loaded into a vector.
14199 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14200 LoadUnitVecVT, ScalarLoad);
14201
14202 // Bitcast the loaded value to a vector of the original element type, in
14203 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014204 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14205 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014206 unsigned SizeRatio = RegSz/MemSz;
14207
14208 // Redistribute the loaded elements into the different locations.
14209 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14210 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14211
14212 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14213 DAG.getUNDEF(SlicedVec.getValueType()),
14214 ShuffleVec.data());
14215
14216 // Bitcast to the requested type.
14217 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14218 // Replace the original load with the new sequence
14219 // and return the new chain.
14220 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14221 return SDValue(ScalarLoad.getNode(), 1);
14222 }
14223
14224 return SDValue();
14225}
14226
Chris Lattner149a4e52008-02-22 02:09:43 +000014227/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014228static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014229 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014230 StoreSDNode *St = cast<StoreSDNode>(N);
14231 EVT VT = St->getValue().getValueType();
14232 EVT StVT = St->getMemoryVT();
14233 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014234 SDValue StoredVal = St->getOperand(1);
14235 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14236
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014237 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014238 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14239 // 128-bit ones. If in the future the cost becomes only one memory access the
14240 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014241 if (VT.getSizeInBits() == 256 &&
14242 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14243 StoredVal.getNumOperands() == 2) {
14244
14245 SDValue Value0 = StoredVal.getOperand(0);
14246 SDValue Value1 = StoredVal.getOperand(1);
14247
14248 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14249 SDValue Ptr0 = St->getBasePtr();
14250 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14251
14252 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14253 St->getPointerInfo(), St->isVolatile(),
14254 St->isNonTemporal(), St->getAlignment());
14255 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14256 St->getPointerInfo(), St->isVolatile(),
14257 St->isNonTemporal(), St->getAlignment());
14258 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14259 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014260
14261 // Optimize trunc store (of multiple scalars) to shuffle and store.
14262 // First, pack all of the elements in one place. Next, store to memory
14263 // in fewer chunks.
14264 if (St->isTruncatingStore() && VT.isVector()) {
14265 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14266 unsigned NumElems = VT.getVectorNumElements();
14267 assert(StVT != VT && "Cannot truncate to the same type");
14268 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14269 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14270
14271 // From, To sizes and ElemCount must be pow of two
14272 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014273 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014274 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014275 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014276
Nadav Rotem614061b2011-08-10 19:30:14 +000014277 unsigned SizeRatio = FromSz / ToSz;
14278
14279 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14280
14281 // Create a type on which we perform the shuffle
14282 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14283 StVT.getScalarType(), NumElems*SizeRatio);
14284
14285 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14286
14287 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14288 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14289 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14290
14291 // Can't shuffle using an illegal type
14292 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14293
14294 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14295 DAG.getUNDEF(WideVec.getValueType()),
14296 ShuffleVec.data());
14297 // At this point all of the data is stored at the bottom of the
14298 // register. We now need to save it to mem.
14299
14300 // Find the largest store unit
14301 MVT StoreType = MVT::i8;
14302 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14303 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14304 MVT Tp = (MVT::SimpleValueType)tp;
14305 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14306 StoreType = Tp;
14307 }
14308
14309 // Bitcast the original vector into a vector of store-size units
14310 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14311 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14312 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14313 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14314 SmallVector<SDValue, 8> Chains;
14315 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14316 TLI.getPointerTy());
14317 SDValue Ptr = St->getBasePtr();
14318
14319 // Perform one or more big stores into memory.
14320 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14321 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14322 StoreType, ShuffWide,
14323 DAG.getIntPtrConstant(i));
14324 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14325 St->getPointerInfo(), St->isVolatile(),
14326 St->isNonTemporal(), St->getAlignment());
14327 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14328 Chains.push_back(Ch);
14329 }
14330
14331 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14332 Chains.size());
14333 }
14334
14335
Chris Lattner149a4e52008-02-22 02:09:43 +000014336 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14337 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014338 // A preferable solution to the general problem is to figure out the right
14339 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014340
14341 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014342 if (VT.getSizeInBits() != 64)
14343 return SDValue();
14344
Devang Patel578efa92009-06-05 21:57:13 +000014345 const Function *F = DAG.getMachineFunction().getFunction();
14346 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014347 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014348 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014349 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014350 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014351 isa<LoadSDNode>(St->getValue()) &&
14352 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14353 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014354 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014355 LoadSDNode *Ld = 0;
14356 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014357 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014358 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014359 // Must be a store of a load. We currently handle two cases: the load
14360 // is a direct child, and it's under an intervening TokenFactor. It is
14361 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014362 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014363 Ld = cast<LoadSDNode>(St->getChain());
14364 else if (St->getValue().hasOneUse() &&
14365 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014366 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014367 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014368 TokenFactorIndex = i;
14369 Ld = cast<LoadSDNode>(St->getValue());
14370 } else
14371 Ops.push_back(ChainVal->getOperand(i));
14372 }
14373 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014374
Evan Cheng536e6672009-03-12 05:59:15 +000014375 if (!Ld || !ISD::isNormalLoad(Ld))
14376 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014377
Evan Cheng536e6672009-03-12 05:59:15 +000014378 // If this is not the MMX case, i.e. we are just turning i64 load/store
14379 // into f64 load/store, avoid the transformation if there are multiple
14380 // uses of the loaded value.
14381 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14382 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014383
Evan Cheng536e6672009-03-12 05:59:15 +000014384 DebugLoc LdDL = Ld->getDebugLoc();
14385 DebugLoc StDL = N->getDebugLoc();
14386 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14387 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14388 // pair instead.
14389 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014390 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014391 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14392 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014393 Ld->isNonTemporal(), Ld->isInvariant(),
14394 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014395 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014396 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014397 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014398 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014399 Ops.size());
14400 }
Evan Cheng536e6672009-03-12 05:59:15 +000014401 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014402 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014403 St->isVolatile(), St->isNonTemporal(),
14404 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014405 }
Evan Cheng536e6672009-03-12 05:59:15 +000014406
14407 // Otherwise, lower to two pairs of 32-bit loads / stores.
14408 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014409 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14410 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014411
Owen Anderson825b72b2009-08-11 20:47:22 +000014412 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014413 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014414 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014415 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014416 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014417 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014418 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014419 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014420 MinAlign(Ld->getAlignment(), 4));
14421
14422 SDValue NewChain = LoLd.getValue(1);
14423 if (TokenFactorIndex != -1) {
14424 Ops.push_back(LoLd);
14425 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014426 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014427 Ops.size());
14428 }
14429
14430 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014431 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14432 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014433
14434 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014435 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014436 St->isVolatile(), St->isNonTemporal(),
14437 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014438 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014439 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014440 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014441 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014442 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014443 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014444 }
Dan Gohman475871a2008-07-27 21:46:04 +000014445 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014446}
14447
Duncan Sands17470be2011-09-22 20:15:48 +000014448/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14449/// and return the operands for the horizontal operation in LHS and RHS. A
14450/// horizontal operation performs the binary operation on successive elements
14451/// of its first operand, then on successive elements of its second operand,
14452/// returning the resulting values in a vector. For example, if
14453/// A = < float a0, float a1, float a2, float a3 >
14454/// and
14455/// B = < float b0, float b1, float b2, float b3 >
14456/// then the result of doing a horizontal operation on A and B is
14457/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14458/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14459/// A horizontal-op B, for some already available A and B, and if so then LHS is
14460/// set to A, RHS to B, and the routine returns 'true'.
14461/// Note that the binary operation should have the property that if one of the
14462/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014463static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014464 // Look for the following pattern: if
14465 // A = < float a0, float a1, float a2, float a3 >
14466 // B = < float b0, float b1, float b2, float b3 >
14467 // and
14468 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14469 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14470 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14471 // which is A horizontal-op B.
14472
14473 // At least one of the operands should be a vector shuffle.
14474 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14475 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14476 return false;
14477
14478 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014479
14480 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14481 "Unsupported vector type for horizontal add/sub");
14482
14483 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14484 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014485 unsigned NumElts = VT.getVectorNumElements();
14486 unsigned NumLanes = VT.getSizeInBits()/128;
14487 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014488 assert((NumLaneElts % 2 == 0) &&
14489 "Vector type should have an even number of elements in each lane");
14490 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014491
14492 // View LHS in the form
14493 // LHS = VECTOR_SHUFFLE A, B, LMask
14494 // If LHS is not a shuffle then pretend it is the shuffle
14495 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14496 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14497 // type VT.
14498 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014499 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014500 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14501 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14502 A = LHS.getOperand(0);
14503 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14504 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014505 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14506 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014507 } else {
14508 if (LHS.getOpcode() != ISD::UNDEF)
14509 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014510 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014511 LMask[i] = i;
14512 }
14513
14514 // Likewise, view RHS in the form
14515 // RHS = VECTOR_SHUFFLE C, D, RMask
14516 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014517 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014518 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14519 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14520 C = RHS.getOperand(0);
14521 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14522 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014523 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14524 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014525 } else {
14526 if (RHS.getOpcode() != ISD::UNDEF)
14527 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014528 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014529 RMask[i] = i;
14530 }
14531
14532 // Check that the shuffles are both shuffling the same vectors.
14533 if (!(A == C && B == D) && !(A == D && B == C))
14534 return false;
14535
14536 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14537 if (!A.getNode() && !B.getNode())
14538 return false;
14539
14540 // If A and B occur in reverse order in RHS, then "swap" them (which means
14541 // rewriting the mask).
14542 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014543 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014544
14545 // At this point LHS and RHS are equivalent to
14546 // LHS = VECTOR_SHUFFLE A, B, LMask
14547 // RHS = VECTOR_SHUFFLE A, B, RMask
14548 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014549 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014550 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014551
Craig Topperf8363302011-12-02 08:18:41 +000014552 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014553 if (LIdx < 0 || RIdx < 0 ||
14554 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14555 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014556 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014557
Craig Topperf8363302011-12-02 08:18:41 +000014558 // Check that successive elements are being operated on. If not, this is
14559 // not a horizontal operation.
14560 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14561 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014562 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014563 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014564 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014565 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014566 }
14567
14568 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14569 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14570 return true;
14571}
14572
14573/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14574static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14575 const X86Subtarget *Subtarget) {
14576 EVT VT = N->getValueType(0);
14577 SDValue LHS = N->getOperand(0);
14578 SDValue RHS = N->getOperand(1);
14579
14580 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014581 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014582 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014583 isHorizontalBinOp(LHS, RHS, true))
14584 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14585 return SDValue();
14586}
14587
14588/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14589static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14590 const X86Subtarget *Subtarget) {
14591 EVT VT = N->getValueType(0);
14592 SDValue LHS = N->getOperand(0);
14593 SDValue RHS = N->getOperand(1);
14594
14595 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014596 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014597 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014598 isHorizontalBinOp(LHS, RHS, false))
14599 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14600 return SDValue();
14601}
14602
Chris Lattner6cf73262008-01-25 06:14:17 +000014603/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14604/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014605static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014606 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14607 // F[X]OR(0.0, x) -> x
14608 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014609 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14610 if (C->getValueAPF().isPosZero())
14611 return N->getOperand(1);
14612 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14613 if (C->getValueAPF().isPosZero())
14614 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014615 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014616}
14617
14618/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014619static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014620 // FAND(0.0, x) -> 0.0
14621 // FAND(x, 0.0) -> 0.0
14622 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14623 if (C->getValueAPF().isPosZero())
14624 return N->getOperand(0);
14625 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14626 if (C->getValueAPF().isPosZero())
14627 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014628 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014629}
14630
Dan Gohmane5af2d32009-01-29 01:59:02 +000014631static SDValue PerformBTCombine(SDNode *N,
14632 SelectionDAG &DAG,
14633 TargetLowering::DAGCombinerInfo &DCI) {
14634 // BT ignores high bits in the bit index operand.
14635 SDValue Op1 = N->getOperand(1);
14636 if (Op1.hasOneUse()) {
14637 unsigned BitWidth = Op1.getValueSizeInBits();
14638 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14639 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014640 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14641 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014642 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014643 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14644 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14645 DCI.CommitTargetLoweringOpt(TLO);
14646 }
14647 return SDValue();
14648}
Chris Lattner83e6c992006-10-04 06:57:07 +000014649
Eli Friedman7a5e5552009-06-07 06:52:44 +000014650static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14651 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014652 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014653 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014654 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014655 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014656 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014657 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014658 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014659 }
14660 return SDValue();
14661}
14662
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014663static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14664 TargetLowering::DAGCombinerInfo &DCI,
14665 const X86Subtarget *Subtarget) {
14666 if (!DCI.isBeforeLegalizeOps())
14667 return SDValue();
14668
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014669 if (!Subtarget->hasAVX())
14670 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014671
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014672 // Optimize vectors in AVX mode
14673 // Sign extend v8i16 to v8i32 and
14674 // v4i32 to v4i64
14675 //
14676 // Divide input vector into two parts
14677 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14678 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14679 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014680
14681 EVT VT = N->getValueType(0);
14682 SDValue Op = N->getOperand(0);
14683 EVT OpVT = Op.getValueType();
14684 DebugLoc dl = N->getDebugLoc();
14685
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014686 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14687 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014688
14689 unsigned NumElems = OpVT.getVectorNumElements();
14690 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014691 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014692
14693 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014694 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014695
14696 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014697 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014698
14699 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014700 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014701
14702 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014703 VT.getVectorNumElements()/2);
14704
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014705 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14706 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14707
14708 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14709 }
14710 return SDValue();
14711}
14712
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014713static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14714 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014715 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14716 // (and (i32 x86isd::setcc_carry), 1)
14717 // This eliminates the zext. This transformation is necessary because
14718 // ISD::SETCC is always legalized to i8.
14719 DebugLoc dl = N->getDebugLoc();
14720 SDValue N0 = N->getOperand(0);
14721 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014722 EVT OpVT = N0.getValueType();
14723
Evan Cheng2e489c42009-12-16 00:53:11 +000014724 if (N0.getOpcode() == ISD::AND &&
14725 N0.hasOneUse() &&
14726 N0.getOperand(0).hasOneUse()) {
14727 SDValue N00 = N0.getOperand(0);
14728 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14729 return SDValue();
14730 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14731 if (!C || C->getZExtValue() != 1)
14732 return SDValue();
14733 return DAG.getNode(ISD::AND, dl, VT,
14734 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14735 N00.getOperand(0), N00.getOperand(1)),
14736 DAG.getConstant(1, VT));
14737 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014738 // Optimize vectors in AVX mode:
14739 //
14740 // v8i16 -> v8i32
14741 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14742 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14743 // Concat upper and lower parts.
14744 //
14745 // v4i32 -> v4i64
14746 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14747 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14748 // Concat upper and lower parts.
14749 //
14750 if (Subtarget->hasAVX()) {
14751
14752 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14753 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14754
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014755 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014756 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14757 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14758
14759 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14760 VT.getVectorNumElements()/2);
14761
14762 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14763 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14764
14765 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14766 }
14767 }
14768
Evan Cheng2e489c42009-12-16 00:53:11 +000014769
14770 return SDValue();
14771}
14772
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014773// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14774static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14775 unsigned X86CC = N->getConstantOperandVal(0);
14776 SDValue EFLAG = N->getOperand(1);
14777 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014778
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014779 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14780 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14781 // cases.
14782 if (X86CC == X86::COND_B)
14783 return DAG.getNode(ISD::AND, DL, MVT::i8,
14784 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14785 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14786 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014787
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014788 return SDValue();
14789}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014790
Benjamin Kramer1396c402011-06-18 11:09:41 +000014791static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14792 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014793 SDValue Op0 = N->getOperand(0);
14794 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14795 // a 32-bit target where SSE doesn't support i64->FP operations.
14796 if (Op0.getOpcode() == ISD::LOAD) {
14797 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14798 EVT VT = Ld->getValueType(0);
14799 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14800 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14801 !XTLI->getSubtarget()->is64Bit() &&
14802 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014803 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14804 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014805 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14806 return FILDChain;
14807 }
14808 }
14809 return SDValue();
14810}
14811
Chris Lattner23a01992010-12-20 01:37:09 +000014812// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14813static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14814 X86TargetLowering::DAGCombinerInfo &DCI) {
14815 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14816 // the result is either zero or one (depending on the input carry bit).
14817 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14818 if (X86::isZeroNode(N->getOperand(0)) &&
14819 X86::isZeroNode(N->getOperand(1)) &&
14820 // We don't have a good way to replace an EFLAGS use, so only do this when
14821 // dead right now.
14822 SDValue(N, 1).use_empty()) {
14823 DebugLoc DL = N->getDebugLoc();
14824 EVT VT = N->getValueType(0);
14825 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14826 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14827 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14828 DAG.getConstant(X86::COND_B,MVT::i8),
14829 N->getOperand(2)),
14830 DAG.getConstant(1, VT));
14831 return DCI.CombineTo(N, Res1, CarryOut);
14832 }
14833
14834 return SDValue();
14835}
14836
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014837// fold (add Y, (sete X, 0)) -> adc 0, Y
14838// (add Y, (setne X, 0)) -> sbb -1, Y
14839// (sub (sete X, 0), Y) -> sbb 0, Y
14840// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014841static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014842 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014843
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014844 // Look through ZExts.
14845 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14846 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14847 return SDValue();
14848
14849 SDValue SetCC = Ext.getOperand(0);
14850 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14851 return SDValue();
14852
14853 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14854 if (CC != X86::COND_E && CC != X86::COND_NE)
14855 return SDValue();
14856
14857 SDValue Cmp = SetCC.getOperand(1);
14858 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014859 !X86::isZeroNode(Cmp.getOperand(1)) ||
14860 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014861 return SDValue();
14862
14863 SDValue CmpOp0 = Cmp.getOperand(0);
14864 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14865 DAG.getConstant(1, CmpOp0.getValueType()));
14866
14867 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14868 if (CC == X86::COND_NE)
14869 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14870 DL, OtherVal.getValueType(), OtherVal,
14871 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14872 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14873 DL, OtherVal.getValueType(), OtherVal,
14874 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14875}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014876
Craig Topper54f952a2011-11-19 09:02:40 +000014877/// PerformADDCombine - Do target-specific dag combines on integer adds.
14878static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14879 const X86Subtarget *Subtarget) {
14880 EVT VT = N->getValueType(0);
14881 SDValue Op0 = N->getOperand(0);
14882 SDValue Op1 = N->getOperand(1);
14883
14884 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014885 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014886 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014887 isHorizontalBinOp(Op0, Op1, true))
14888 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14889
14890 return OptimizeConditionalInDecrement(N, DAG);
14891}
14892
14893static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14894 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014895 SDValue Op0 = N->getOperand(0);
14896 SDValue Op1 = N->getOperand(1);
14897
14898 // X86 can't encode an immediate LHS of a sub. See if we can push the
14899 // negation into a preceding instruction.
14900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014901 // If the RHS of the sub is a XOR with one use and a constant, invert the
14902 // immediate. Then add one to the LHS of the sub so we can turn
14903 // X-Y -> X+~Y+1, saving one register.
14904 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14905 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014906 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014907 EVT VT = Op0.getValueType();
14908 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14909 Op1.getOperand(0),
14910 DAG.getConstant(~XorC, VT));
14911 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014912 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014913 }
14914 }
14915
Craig Topper54f952a2011-11-19 09:02:40 +000014916 // Try to synthesize horizontal adds from adds of shuffles.
14917 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014918 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014919 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14920 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014921 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14922
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014923 return OptimizeConditionalInDecrement(N, DAG);
14924}
14925
Dan Gohman475871a2008-07-27 21:46:04 +000014926SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014927 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014928 SelectionDAG &DAG = DCI.DAG;
14929 switch (N->getOpcode()) {
14930 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014931 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000014932 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014933 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014934 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014935 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014936 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14937 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014938 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014939 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014940 case ISD::SHL:
14941 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014942 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014943 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014944 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014945 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014946 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014947 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014948 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014949 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14950 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014951 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014952 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14953 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014954 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014955 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014956 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014957 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014958 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014959 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014960 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014961 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014962 case X86ISD::UNPCKH:
14963 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014964 case X86ISD::MOVHLPS:
14965 case X86ISD::MOVLHPS:
14966 case X86ISD::PSHUFD:
14967 case X86ISD::PSHUFHW:
14968 case X86ISD::PSHUFLW:
14969 case X86ISD::MOVSS:
14970 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014971 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014972 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014973 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014974 }
14975
Dan Gohman475871a2008-07-27 21:46:04 +000014976 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014977}
14978
Evan Chenge5b51ac2010-04-17 06:13:15 +000014979/// isTypeDesirableForOp - Return true if the target has native support for
14980/// the specified value type and it is 'desirable' to use the type for the
14981/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14982/// instruction encodings are longer and some i16 instructions are slow.
14983bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14984 if (!isTypeLegal(VT))
14985 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014986 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014987 return true;
14988
14989 switch (Opc) {
14990 default:
14991 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014992 case ISD::LOAD:
14993 case ISD::SIGN_EXTEND:
14994 case ISD::ZERO_EXTEND:
14995 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014996 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014997 case ISD::SRL:
14998 case ISD::SUB:
14999 case ISD::ADD:
15000 case ISD::MUL:
15001 case ISD::AND:
15002 case ISD::OR:
15003 case ISD::XOR:
15004 return false;
15005 }
15006}
15007
15008/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015009/// beneficial for dag combiner to promote the specified node. If true, it
15010/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015011bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015012 EVT VT = Op.getValueType();
15013 if (VT != MVT::i16)
15014 return false;
15015
Evan Cheng4c26e932010-04-19 19:29:22 +000015016 bool Promote = false;
15017 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015018 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015019 default: break;
15020 case ISD::LOAD: {
15021 LoadSDNode *LD = cast<LoadSDNode>(Op);
15022 // If the non-extending load has a single use and it's not live out, then it
15023 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015024 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15025 Op.hasOneUse()*/) {
15026 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15027 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15028 // The only case where we'd want to promote LOAD (rather then it being
15029 // promoted as an operand is when it's only use is liveout.
15030 if (UI->getOpcode() != ISD::CopyToReg)
15031 return false;
15032 }
15033 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015034 Promote = true;
15035 break;
15036 }
15037 case ISD::SIGN_EXTEND:
15038 case ISD::ZERO_EXTEND:
15039 case ISD::ANY_EXTEND:
15040 Promote = true;
15041 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015042 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015043 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015044 SDValue N0 = Op.getOperand(0);
15045 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015046 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015047 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015048 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015049 break;
15050 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015051 case ISD::ADD:
15052 case ISD::MUL:
15053 case ISD::AND:
15054 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015055 case ISD::XOR:
15056 Commute = true;
15057 // fallthrough
15058 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015059 SDValue N0 = Op.getOperand(0);
15060 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015061 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015062 return false;
15063 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015064 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015065 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015066 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015067 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015068 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015069 }
15070 }
15071
15072 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015073 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015074}
15075
Evan Cheng60c07e12006-07-05 22:17:51 +000015076//===----------------------------------------------------------------------===//
15077// X86 Inline Assembly Support
15078//===----------------------------------------------------------------------===//
15079
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015080namespace {
15081 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015082 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015083 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015084
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015085 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015086 StringRef piece(*args[i]);
15087 if (!s.startswith(piece)) // Check if the piece matches.
15088 return false;
15089
15090 s = s.substr(piece.size());
15091 StringRef::size_type pos = s.find_first_not_of(" \t");
15092 if (pos == 0) // We matched a prefix.
15093 return false;
15094
15095 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015096 }
15097
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015098 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015099 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015100 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015101}
15102
Chris Lattnerb8105652009-07-20 17:51:36 +000015103bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15104 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015105
15106 std::string AsmStr = IA->getAsmString();
15107
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015108 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15109 if (!Ty || Ty->getBitWidth() % 16 != 0)
15110 return false;
15111
Chris Lattnerb8105652009-07-20 17:51:36 +000015112 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015113 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015114 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015115
15116 switch (AsmPieces.size()) {
15117 default: return false;
15118 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015119 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015120 // we will turn this bswap into something that will be lowered to logical
15121 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15122 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015123 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015124 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15125 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15126 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15127 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15128 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15129 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015130 // No need to check constraints, nothing other than the equivalent of
15131 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015132 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015133 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015134
Chris Lattnerb8105652009-07-20 17:51:36 +000015135 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015136 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015137 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015138 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15139 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015140 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015141 const std::string &ConstraintsStr = IA->getConstraintString();
15142 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015143 std::sort(AsmPieces.begin(), AsmPieces.end());
15144 if (AsmPieces.size() == 4 &&
15145 AsmPieces[0] == "~{cc}" &&
15146 AsmPieces[1] == "~{dirflag}" &&
15147 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015148 AsmPieces[3] == "~{fpsr}")
15149 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015150 }
15151 break;
15152 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015153 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015154 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015155 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15156 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15157 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015158 AsmPieces.clear();
15159 const std::string &ConstraintsStr = IA->getConstraintString();
15160 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15161 std::sort(AsmPieces.begin(), AsmPieces.end());
15162 if (AsmPieces.size() == 4 &&
15163 AsmPieces[0] == "~{cc}" &&
15164 AsmPieces[1] == "~{dirflag}" &&
15165 AsmPieces[2] == "~{flags}" &&
15166 AsmPieces[3] == "~{fpsr}")
15167 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015168 }
Evan Cheng55d42002011-01-08 01:24:27 +000015169
15170 if (CI->getType()->isIntegerTy(64)) {
15171 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15172 if (Constraints.size() >= 2 &&
15173 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15174 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15175 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015176 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15177 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15178 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015179 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015180 }
15181 }
15182 break;
15183 }
15184 return false;
15185}
15186
15187
15188
Chris Lattnerf4dff842006-07-11 02:54:03 +000015189/// getConstraintType - Given a constraint letter, return the type of
15190/// constraint it is for this target.
15191X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015192X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15193 if (Constraint.size() == 1) {
15194 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015195 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015196 case 'q':
15197 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015198 case 'f':
15199 case 't':
15200 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015201 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015202 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015203 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015204 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015205 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015206 case 'a':
15207 case 'b':
15208 case 'c':
15209 case 'd':
15210 case 'S':
15211 case 'D':
15212 case 'A':
15213 return C_Register;
15214 case 'I':
15215 case 'J':
15216 case 'K':
15217 case 'L':
15218 case 'M':
15219 case 'N':
15220 case 'G':
15221 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015222 case 'e':
15223 case 'Z':
15224 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015225 default:
15226 break;
15227 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015228 }
Chris Lattner4234f572007-03-25 02:14:49 +000015229 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015230}
15231
John Thompson44ab89e2010-10-29 17:29:13 +000015232/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015233/// This object must already have been set up with the operand type
15234/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015235TargetLowering::ConstraintWeight
15236 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015237 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015238 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015239 Value *CallOperandVal = info.CallOperandVal;
15240 // If we don't have a value, we can't do a match,
15241 // but allow it at the lowest weight.
15242 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015243 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015244 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015245 // Look at the constraint type.
15246 switch (*constraint) {
15247 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015248 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15249 case 'R':
15250 case 'q':
15251 case 'Q':
15252 case 'a':
15253 case 'b':
15254 case 'c':
15255 case 'd':
15256 case 'S':
15257 case 'D':
15258 case 'A':
15259 if (CallOperandVal->getType()->isIntegerTy())
15260 weight = CW_SpecificReg;
15261 break;
15262 case 'f':
15263 case 't':
15264 case 'u':
15265 if (type->isFloatingPointTy())
15266 weight = CW_SpecificReg;
15267 break;
15268 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015269 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015270 weight = CW_SpecificReg;
15271 break;
15272 case 'x':
15273 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015274 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015275 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015276 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015277 break;
15278 case 'I':
15279 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15280 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015281 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015282 }
15283 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015284 case 'J':
15285 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15286 if (C->getZExtValue() <= 63)
15287 weight = CW_Constant;
15288 }
15289 break;
15290 case 'K':
15291 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15292 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15293 weight = CW_Constant;
15294 }
15295 break;
15296 case 'L':
15297 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15298 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15299 weight = CW_Constant;
15300 }
15301 break;
15302 case 'M':
15303 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15304 if (C->getZExtValue() <= 3)
15305 weight = CW_Constant;
15306 }
15307 break;
15308 case 'N':
15309 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15310 if (C->getZExtValue() <= 0xff)
15311 weight = CW_Constant;
15312 }
15313 break;
15314 case 'G':
15315 case 'C':
15316 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15317 weight = CW_Constant;
15318 }
15319 break;
15320 case 'e':
15321 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15322 if ((C->getSExtValue() >= -0x80000000LL) &&
15323 (C->getSExtValue() <= 0x7fffffffLL))
15324 weight = CW_Constant;
15325 }
15326 break;
15327 case 'Z':
15328 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15329 if (C->getZExtValue() <= 0xffffffff)
15330 weight = CW_Constant;
15331 }
15332 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015333 }
15334 return weight;
15335}
15336
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015337/// LowerXConstraint - try to replace an X constraint, which matches anything,
15338/// with another that has more specific requirements based on the type of the
15339/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015340const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015341LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015342 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15343 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015344 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015345 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015346 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015347 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015348 return "x";
15349 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015350
Chris Lattner5e764232008-04-26 23:02:14 +000015351 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015352}
15353
Chris Lattner48884cd2007-08-25 00:47:38 +000015354/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15355/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015356void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015357 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015358 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015359 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015360 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015361
Eric Christopher100c8332011-06-02 23:16:42 +000015362 // Only support length 1 constraints for now.
15363 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015364
Eric Christopher100c8332011-06-02 23:16:42 +000015365 char ConstraintLetter = Constraint[0];
15366 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015367 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015368 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015369 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015370 if (C->getZExtValue() <= 31) {
15371 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015372 break;
15373 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015374 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015375 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015376 case 'J':
15377 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015378 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015379 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15380 break;
15381 }
15382 }
15383 return;
15384 case 'K':
15385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015386 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015387 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15388 break;
15389 }
15390 }
15391 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015392 case 'N':
15393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015394 if (C->getZExtValue() <= 255) {
15395 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015396 break;
15397 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015398 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015399 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015400 case 'e': {
15401 // 32-bit signed value
15402 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015403 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15404 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015405 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015406 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015407 break;
15408 }
15409 // FIXME gcc accepts some relocatable values here too, but only in certain
15410 // memory models; it's complicated.
15411 }
15412 return;
15413 }
15414 case 'Z': {
15415 // 32-bit unsigned value
15416 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015417 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15418 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015419 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15420 break;
15421 }
15422 }
15423 // FIXME gcc accepts some relocatable values here too, but only in certain
15424 // memory models; it's complicated.
15425 return;
15426 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015427 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015428 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015429 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015430 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015431 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015432 break;
15433 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015434
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015435 // In any sort of PIC mode addresses need to be computed at runtime by
15436 // adding in a register or some sort of table lookup. These can't
15437 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015438 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015439 return;
15440
Chris Lattnerdc43a882007-05-03 16:52:29 +000015441 // If we are in non-pic codegen mode, we allow the address of a global (with
15442 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015443 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015444 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015445
Chris Lattner49921962009-05-08 18:23:14 +000015446 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15447 while (1) {
15448 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15449 Offset += GA->getOffset();
15450 break;
15451 } else if (Op.getOpcode() == ISD::ADD) {
15452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15453 Offset += C->getZExtValue();
15454 Op = Op.getOperand(0);
15455 continue;
15456 }
15457 } else if (Op.getOpcode() == ISD::SUB) {
15458 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15459 Offset += -C->getZExtValue();
15460 Op = Op.getOperand(0);
15461 continue;
15462 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015463 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015464
Chris Lattner49921962009-05-08 18:23:14 +000015465 // Otherwise, this isn't something we can handle, reject it.
15466 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015467 }
Eric Christopherfd179292009-08-27 18:07:15 +000015468
Dan Gohman46510a72010-04-15 01:51:59 +000015469 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015470 // If we require an extra load to get this address, as in PIC mode, we
15471 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015472 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15473 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015474 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015475
Devang Patel0d881da2010-07-06 22:08:15 +000015476 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15477 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015478 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015479 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015480 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015481
Gabor Greifba36cb52008-08-28 21:40:38 +000015482 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015483 Ops.push_back(Result);
15484 return;
15485 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015486 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015487}
15488
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015489std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015490X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015491 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015492 // First, see if this is a constraint that directly corresponds to an LLVM
15493 // register class.
15494 if (Constraint.size() == 1) {
15495 // GCC Constraint Letters
15496 switch (Constraint[0]) {
15497 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015498 // TODO: Slight differences here in allocation order and leaving
15499 // RIP in the class. Do they matter any more here than they do
15500 // in the normal allocation?
15501 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15502 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015503 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015504 return std::make_pair(0U, X86::GR32RegisterClass);
15505 else if (VT == MVT::i16)
15506 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015507 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015508 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015509 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015510 return std::make_pair(0U, X86::GR64RegisterClass);
15511 break;
15512 }
15513 // 32-bit fallthrough
15514 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015515 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015516 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15517 else if (VT == MVT::i16)
15518 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015519 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015520 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15521 else if (VT == MVT::i64)
15522 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15523 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015524 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015525 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015526 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015527 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015528 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015529 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015530 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015531 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015532 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015533 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015534 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015535 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15536 if (VT == MVT::i16)
15537 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15538 if (VT == MVT::i32 || !Subtarget->is64Bit())
15539 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15540 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015541 case 'f': // FP Stack registers.
15542 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15543 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015544 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015545 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015546 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015547 return std::make_pair(0U, X86::RFP64RegisterClass);
15548 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015549 case 'y': // MMX_REGS if MMX allowed.
15550 if (!Subtarget->hasMMX()) break;
15551 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015552 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015553 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015554 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015555 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015556 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015557
Owen Anderson825b72b2009-08-11 20:47:22 +000015558 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015559 default: break;
15560 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015561 case MVT::f32:
15562 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015563 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015564 case MVT::f64:
15565 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015566 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015567 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015568 case MVT::v16i8:
15569 case MVT::v8i16:
15570 case MVT::v4i32:
15571 case MVT::v2i64:
15572 case MVT::v4f32:
15573 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015574 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015575 // AVX types.
15576 case MVT::v32i8:
15577 case MVT::v16i16:
15578 case MVT::v8i32:
15579 case MVT::v4i64:
15580 case MVT::v8f32:
15581 case MVT::v4f64:
15582 return std::make_pair(0U, X86::VR256RegisterClass);
15583
Chris Lattner0f65cad2007-04-09 05:49:22 +000015584 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015585 break;
15586 }
15587 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015588
Chris Lattnerf76d1802006-07-31 23:26:50 +000015589 // Use the default implementation in TargetLowering to convert the register
15590 // constraint into a member of a register class.
15591 std::pair<unsigned, const TargetRegisterClass*> Res;
15592 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015593
15594 // Not found as a standard register?
15595 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015596 // Map st(0) -> st(7) -> ST0
15597 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15598 tolower(Constraint[1]) == 's' &&
15599 tolower(Constraint[2]) == 't' &&
15600 Constraint[3] == '(' &&
15601 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15602 Constraint[5] == ')' &&
15603 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015604
Chris Lattner56d77c72009-09-13 22:41:48 +000015605 Res.first = X86::ST0+Constraint[4]-'0';
15606 Res.second = X86::RFP80RegisterClass;
15607 return Res;
15608 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015609
Chris Lattner56d77c72009-09-13 22:41:48 +000015610 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015611 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015612 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015613 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015614 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015615 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015616
15617 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015618 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015619 Res.first = X86::EFLAGS;
15620 Res.second = X86::CCRRegisterClass;
15621 return Res;
15622 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015623
Dale Johannesen330169f2008-11-13 21:52:36 +000015624 // 'A' means EAX + EDX.
15625 if (Constraint == "A") {
15626 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015627 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015628 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015629 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015630 return Res;
15631 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015632
Chris Lattnerf76d1802006-07-31 23:26:50 +000015633 // Otherwise, check to see if this is a register class of the wrong value
15634 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15635 // turn into {ax},{dx}.
15636 if (Res.second->hasType(VT))
15637 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015638
Chris Lattnerf76d1802006-07-31 23:26:50 +000015639 // All of the single-register GCC register classes map their values onto
15640 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15641 // really want an 8-bit or 32-bit register, map to the appropriate register
15642 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015643 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015644 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015645 unsigned DestReg = 0;
15646 switch (Res.first) {
15647 default: break;
15648 case X86::AX: DestReg = X86::AL; break;
15649 case X86::DX: DestReg = X86::DL; break;
15650 case X86::CX: DestReg = X86::CL; break;
15651 case X86::BX: DestReg = X86::BL; break;
15652 }
15653 if (DestReg) {
15654 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015655 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015656 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015657 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015658 unsigned DestReg = 0;
15659 switch (Res.first) {
15660 default: break;
15661 case X86::AX: DestReg = X86::EAX; break;
15662 case X86::DX: DestReg = X86::EDX; break;
15663 case X86::CX: DestReg = X86::ECX; break;
15664 case X86::BX: DestReg = X86::EBX; break;
15665 case X86::SI: DestReg = X86::ESI; break;
15666 case X86::DI: DestReg = X86::EDI; break;
15667 case X86::BP: DestReg = X86::EBP; break;
15668 case X86::SP: DestReg = X86::ESP; break;
15669 }
15670 if (DestReg) {
15671 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015672 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015673 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015674 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015675 unsigned DestReg = 0;
15676 switch (Res.first) {
15677 default: break;
15678 case X86::AX: DestReg = X86::RAX; break;
15679 case X86::DX: DestReg = X86::RDX; break;
15680 case X86::CX: DestReg = X86::RCX; break;
15681 case X86::BX: DestReg = X86::RBX; break;
15682 case X86::SI: DestReg = X86::RSI; break;
15683 case X86::DI: DestReg = X86::RDI; break;
15684 case X86::BP: DestReg = X86::RBP; break;
15685 case X86::SP: DestReg = X86::RSP; break;
15686 }
15687 if (DestReg) {
15688 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015689 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015690 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015691 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015692 } else if (Res.second == X86::FR32RegisterClass ||
15693 Res.second == X86::FR64RegisterClass ||
15694 Res.second == X86::VR128RegisterClass) {
15695 // Handle references to XMM physical registers that got mapped into the
15696 // wrong class. This can happen with constraints like {xmm0} where the
15697 // target independent register mapper will just pick the first match it can
15698 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015699 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015700 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015701 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015702 Res.second = X86::FR64RegisterClass;
15703 else if (X86::VR128RegisterClass->hasType(VT))
15704 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015705 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015706
Chris Lattnerf76d1802006-07-31 23:26:50 +000015707 return Res;
15708}