Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1 | //===-- RegAllocFast.cpp - A fast register allocator for debug code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This register allocator allocates registers to a basic block at a time, |
| 11 | // attempting to keep values in registers and reusing registers as appropriate. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "regalloc" |
| 16 | #include "llvm/BasicBlock.h" |
| 17 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 18 | #include "llvm/CodeGen/MachineInstr.h" |
| 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 21 | #include "llvm/CodeGen/Passes.h" |
| 22 | #include "llvm/CodeGen/RegAllocRegistry.h" |
| 23 | #include "llvm/Target/TargetInstrInfo.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Support/CommandLine.h" |
| 26 | #include "llvm/Support/Debug.h" |
| 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/raw_ostream.h" |
| 29 | #include "llvm/ADT/DenseMap.h" |
| 30 | #include "llvm/ADT/IndexedMap.h" |
| 31 | #include "llvm/ADT/SmallSet.h" |
| 32 | #include "llvm/ADT/SmallVector.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
| 35 | #include <algorithm> |
| 36 | using namespace llvm; |
| 37 | |
Jakob Stoklund Olesen | 1b2c761 | 2010-05-14 20:28:32 +0000 | [diff] [blame] | 38 | static cl::opt<bool> VerifyFastRegalloc("verify-fast-regalloc", cl::Hidden, |
| 39 | cl::desc("Verify machine code before fast regalloc")); |
| 40 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 41 | STATISTIC(NumStores, "Number of stores added"); |
| 42 | STATISTIC(NumLoads , "Number of loads added"); |
Jakob Stoklund Olesen | 8a65c51 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 43 | STATISTIC(NumCopies, "Number of copies coalesced"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 44 | |
| 45 | static RegisterRegAlloc |
| 46 | fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator); |
| 47 | |
| 48 | namespace { |
| 49 | class RAFast : public MachineFunctionPass { |
| 50 | public: |
| 51 | static char ID; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 52 | RAFast() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1), |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 53 | isBulkSpilling(false) {} |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 54 | private: |
| 55 | const TargetMachine *TM; |
| 56 | MachineFunction *MF; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 57 | MachineRegisterInfo *MRI; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 58 | const TargetRegisterInfo *TRI; |
| 59 | const TargetInstrInfo *TII; |
| 60 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 61 | // Basic block currently being allocated. |
| 62 | MachineBasicBlock *MBB; |
| 63 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 64 | // StackSlotForVirtReg - Maps virtual regs to the frame index where these |
| 65 | // values are spilled. |
| 66 | IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg; |
| 67 | |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 68 | // Everything we know about a live virtual register. |
| 69 | struct LiveReg { |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 70 | MachineInstr *LastUse; // Last instr to use reg. |
| 71 | unsigned PhysReg; // Currently held here. |
| 72 | unsigned short LastOpNum; // OpNum on LastUse. |
| 73 | bool Dirty; // Register needs spill. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 74 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 75 | LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0), |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 76 | Dirty(false) {} |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 77 | }; |
| 78 | |
| 79 | typedef DenseMap<unsigned, LiveReg> LiveRegMap; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 80 | typedef LiveRegMap::value_type LiveRegEntry; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 81 | |
| 82 | // LiveVirtRegs - This map contains entries for each virtual register |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 83 | // that is currently available in a physical register. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 84 | LiveRegMap LiveVirtRegs; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 85 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 86 | // RegState - Track the state of a physical register. |
| 87 | enum RegState { |
| 88 | // A disabled register is not available for allocation, but an alias may |
| 89 | // be in use. A register can only be moved out of the disabled state if |
| 90 | // all aliases are disabled. |
| 91 | regDisabled, |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 92 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 93 | // A free register is not currently in use and can be allocated |
| 94 | // immediately without checking aliases. |
| 95 | regFree, |
| 96 | |
| 97 | // A reserved register has been assigned expolicitly (e.g., setting up a |
| 98 | // call parameter), and it remains reserved until it is used. |
| 99 | regReserved |
| 100 | |
| 101 | // A register state may also be a virtual register number, indication that |
| 102 | // the physical register is currently allocated to a virtual register. In |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 103 | // that case, LiveVirtRegs contains the inverse mapping. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 104 | }; |
| 105 | |
| 106 | // PhysRegState - One of the RegState enums, or a virtreg. |
| 107 | std::vector<unsigned> PhysRegState; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 108 | |
| 109 | // UsedInInstr - BitVector of physregs that are used in the current |
| 110 | // instruction, and so cannot be allocated. |
| 111 | BitVector UsedInInstr; |
| 112 | |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 113 | // Allocatable - vector of allocatable physical registers. |
| 114 | BitVector Allocatable; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 115 | |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 116 | // isBulkSpilling - This flag is set when LiveRegMap will be cleared |
| 117 | // completely after spilling all live registers. LiveRegMap entries should |
| 118 | // not be erased. |
| 119 | bool isBulkSpilling; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 120 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 121 | public: |
| 122 | virtual const char *getPassName() const { |
| 123 | return "Fast Register Allocator"; |
| 124 | } |
| 125 | |
| 126 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 127 | AU.setPreservesCFG(); |
| 128 | AU.addRequiredID(PHIEliminationID); |
| 129 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 130 | MachineFunctionPass::getAnalysisUsage(AU); |
| 131 | } |
| 132 | |
| 133 | private: |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 134 | bool runOnMachineFunction(MachineFunction &Fn); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 135 | void AllocateBasicBlock(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 136 | int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC); |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 137 | bool isLastUseOfLocalReg(MachineOperand&); |
| 138 | |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 139 | void addKillFlag(const LiveReg&); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 140 | void killVirtReg(LiveRegMap::iterator); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 141 | void killVirtReg(unsigned VirtReg); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 142 | void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator); |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 143 | void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 144 | |
| 145 | void usePhysReg(MachineOperand&); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 146 | void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 147 | void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg); |
| 148 | void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint); |
| 149 | unsigned defineVirtReg(MachineInstr *MI, unsigned OpNum, |
| 150 | unsigned VirtReg, unsigned Hint); |
| 151 | unsigned reloadVirtReg(MachineInstr *MI, unsigned OpNum, |
| 152 | unsigned VirtReg, unsigned Hint); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 153 | void spillAll(MachineInstr *MI); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 154 | void setPhysReg(MachineOperand &MO, unsigned PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 155 | }; |
| 156 | char RAFast::ID = 0; |
| 157 | } |
| 158 | |
| 159 | /// getStackSpaceFor - This allocates space for the specified virtual register |
| 160 | /// to be held on the stack. |
| 161 | int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) { |
| 162 | // Find the location Reg would belong... |
| 163 | int SS = StackSlotForVirtReg[VirtReg]; |
| 164 | if (SS != -1) |
| 165 | return SS; // Already has space allocated? |
| 166 | |
| 167 | // Allocate a new stack object for this spill location... |
| 168 | int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(), |
| 169 | RC->getAlignment()); |
| 170 | |
| 171 | // Assign the slot. |
| 172 | StackSlotForVirtReg[VirtReg] = FrameIdx; |
| 173 | return FrameIdx; |
| 174 | } |
| 175 | |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 176 | /// isLastUseOfLocalReg - Return true if MO is the only remaining reference to |
| 177 | /// its virtual register, and it is guaranteed to be a block-local register. |
| 178 | /// |
| 179 | bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) { |
| 180 | // Check for non-debug uses or defs following MO. |
| 181 | // This is the most likely way to fail - fast path it. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 182 | MachineOperand *Next = &MO; |
| 183 | while ((Next = Next->getNextOperandForReg())) |
| 184 | if (!Next->isDebug()) |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 185 | return false; |
| 186 | |
| 187 | // If the register has ever been spilled or reloaded, we conservatively assume |
| 188 | // it is a global register used in multiple blocks. |
| 189 | if (StackSlotForVirtReg[MO.getReg()] != -1) |
| 190 | return false; |
| 191 | |
| 192 | // Check that the use/def chain has exactly one operand - MO. |
| 193 | return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO; |
| 194 | } |
| 195 | |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 196 | /// addKillFlag - Set kill flags on last use of a virtual register. |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 197 | void RAFast::addKillFlag(const LiveReg &LR) { |
| 198 | if (!LR.LastUse) return; |
| 199 | MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum); |
| 200 | if (MO.isDef()) |
| 201 | MO.setIsDead(); |
| 202 | else if (!LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) |
| 203 | MO.setIsKill(); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 204 | } |
| 205 | |
| 206 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 207 | void RAFast::killVirtReg(LiveRegMap::iterator LRI) { |
| 208 | addKillFlag(LRI->second); |
| 209 | const LiveReg &LR = LRI->second; |
| 210 | assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 211 | PhysRegState[LR.PhysReg] = regFree; |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 212 | // Erase from LiveVirtRegs unless we're spilling in bulk. |
| 213 | if (!isBulkSpilling) |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 214 | LiveVirtRegs.erase(LRI); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 215 | } |
| 216 | |
| 217 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 218 | void RAFast::killVirtReg(unsigned VirtReg) { |
| 219 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 220 | "killVirtReg needs a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 221 | LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg); |
| 222 | if (LRI != LiveVirtRegs.end()) |
| 223 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 226 | /// spillVirtReg - This method spills the value specified by VirtReg into the |
| 227 | /// corresponding stack slot if needed. If isKill is set, the register is also |
| 228 | /// killed. |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 229 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 230 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 231 | "Spilling a physical register is illegal!"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 232 | LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg); |
| 233 | assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register"); |
| 234 | spillVirtReg(MI, LRI); |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | /// spillVirtReg - Do the actual work of spilling. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 238 | void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 239 | LiveRegMap::iterator LRI) { |
| 240 | LiveReg &LR = LRI->second; |
| 241 | assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 242 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 243 | if (LR.Dirty) { |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 244 | // If this physreg is used by the instruction, we want to kill it on the |
| 245 | // instruction, not on the spill. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 246 | bool SpillKill = LR.LastUse != MI; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 247 | LR.Dirty = false; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 248 | DEBUG(dbgs() << "Spilling %reg" << LRI->first |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 249 | << " in " << TRI->getName(LR.PhysReg)); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 250 | const TargetRegisterClass *RC = MRI->getRegClass(LRI->first); |
| 251 | int FI = getStackSpaceFor(LRI->first, RC); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 252 | DEBUG(dbgs() << " to stack slot #" << FI << "\n"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 253 | TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 254 | ++NumStores; // Update statistics |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 255 | |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 256 | if (SpillKill) |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 257 | LR.LastUse = 0; // Don't kill register again |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 258 | } |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 259 | killVirtReg(LRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 260 | } |
| 261 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 262 | /// spillAll - Spill all dirty virtregs without killing them. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 263 | void RAFast::spillAll(MachineInstr *MI) { |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 264 | isBulkSpilling = true; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 265 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 266 | e = LiveVirtRegs.end(); i != e; ++i) |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 267 | spillVirtReg(MI, i); |
| 268 | LiveVirtRegs.clear(); |
| 269 | isBulkSpilling = false; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 270 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 271 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 272 | /// usePhysReg - Handle the direct use of a physical register. |
| 273 | /// Check that the register is not used by a virtreg. |
| 274 | /// Kill the physreg, marking it free. |
| 275 | /// This may add implicit kills to MO->getParent() and invalidate MO. |
| 276 | void RAFast::usePhysReg(MachineOperand &MO) { |
| 277 | unsigned PhysReg = MO.getReg(); |
| 278 | assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) && |
| 279 | "Bad usePhysReg operand"); |
| 280 | |
| 281 | switch (PhysRegState[PhysReg]) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 282 | case regDisabled: |
| 283 | break; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 284 | case regReserved: |
| 285 | PhysRegState[PhysReg] = regFree; |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 286 | // Fall through |
| 287 | case regFree: |
| 288 | UsedInInstr.set(PhysReg); |
| 289 | MO.setIsKill(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 290 | return; |
| 291 | default: |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 292 | // The physreg was allocated to a virtual register. That means to value we |
| 293 | // wanted has been clobbered. |
| 294 | llvm_unreachable("Instruction uses an allocated register"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 295 | } |
| 296 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 297 | // Maybe a superregister is reserved? |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 298 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 299 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 300 | switch (PhysRegState[Alias]) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 301 | case regDisabled: |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 302 | break; |
| 303 | case regReserved: |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 304 | assert(TRI->isSuperRegister(PhysReg, Alias) && |
| 305 | "Instruction is not using a subregister of a reserved register"); |
| 306 | // Leave the superregister in the working set. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 307 | PhysRegState[Alias] = regFree; |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 308 | UsedInInstr.set(Alias); |
| 309 | MO.getParent()->addRegisterKilled(Alias, TRI, true); |
| 310 | return; |
| 311 | case regFree: |
| 312 | if (TRI->isSuperRegister(PhysReg, Alias)) { |
| 313 | // Leave the superregister in the working set. |
| 314 | UsedInInstr.set(Alias); |
| 315 | MO.getParent()->addRegisterKilled(Alias, TRI, true); |
| 316 | return; |
| 317 | } |
| 318 | // Some other alias was in the working set - clear it. |
| 319 | PhysRegState[Alias] = regDisabled; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 320 | break; |
| 321 | default: |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 322 | llvm_unreachable("Instruction uses an alias of an allocated register"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 323 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 324 | } |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 325 | |
| 326 | // All aliases are disabled, bring register into working set. |
| 327 | PhysRegState[PhysReg] = regFree; |
| 328 | UsedInInstr.set(PhysReg); |
| 329 | MO.setIsKill(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 332 | /// definePhysReg - Mark PhysReg as reserved or free after spilling any |
| 333 | /// virtregs. This is very similar to defineVirtReg except the physreg is |
| 334 | /// reserved instead of allocated. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 335 | void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg, |
| 336 | RegState NewState) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 337 | UsedInInstr.set(PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 338 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 339 | case regDisabled: |
| 340 | break; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 341 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 342 | spillVirtReg(MI, VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 343 | // Fall through. |
| 344 | case regFree: |
| 345 | case regReserved: |
| 346 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 347 | return; |
| 348 | } |
| 349 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 350 | // This is a disabled register, disable all aliases. |
| 351 | PhysRegState[PhysReg] = NewState; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 352 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 353 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 354 | UsedInInstr.set(Alias); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 355 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 356 | case regDisabled: |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 357 | break; |
| 358 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 359 | spillVirtReg(MI, VirtReg); |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 360 | // Fall through. |
| 361 | case regFree: |
| 362 | case regReserved: |
| 363 | PhysRegState[Alias] = regDisabled; |
| 364 | if (TRI->isSuperRegister(PhysReg, Alias)) |
| 365 | return; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 366 | break; |
| 367 | } |
| 368 | } |
| 369 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 370 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 371 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 372 | /// assignVirtToPhysReg - This method updates local state so that we know |
| 373 | /// that PhysReg is the proper container for VirtReg now. The physical |
| 374 | /// register must not be used for anything else when this is called. |
| 375 | /// |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 376 | void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) { |
| 377 | DEBUG(dbgs() << "Assigning %reg" << LRE.first << " to " |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 378 | << TRI->getName(PhysReg) << "\n"); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 379 | PhysRegState[PhysReg] = LRE.first; |
| 380 | assert(!LRE.second.PhysReg && "Already assigned a physreg"); |
| 381 | LRE.second.PhysReg = PhysReg; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 384 | /// allocVirtReg - Allocate a physical register for VirtReg. |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 385 | void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) { |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 386 | const unsigned SpillCost = 100; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 387 | const unsigned VirtReg = LRE.first; |
| 388 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 389 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 390 | "Can only allocate virtual registers"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 391 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 392 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 393 | TargetRegisterClass::iterator AOB = RC->allocation_order_begin(*MF); |
| 394 | TargetRegisterClass::iterator AOE = RC->allocation_order_end(*MF); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 395 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 396 | // Ignore invalid hints. |
| 397 | if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) || |
Chandler Carruth | 2c13ab2 | 2010-05-15 10:23:23 +0000 | [diff] [blame] | 398 | !RC->contains(Hint) || UsedInInstr.test(Hint) || |
| 399 | !Allocatable.test(Hint))) |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 400 | Hint = 0; |
| 401 | |
| 402 | // If there is no hint, peek at the first use of this register. |
| 403 | if (!Hint && !MRI->use_nodbg_empty(VirtReg)) { |
| 404 | MachineInstr &MI = *MRI->use_nodbg_begin(VirtReg); |
| 405 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 406 | // Copy to physreg -> use physreg as hint. |
| 407 | if (TII->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 408 | SrcReg == VirtReg && TargetRegisterInfo::isPhysicalRegister(DstReg) && |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 409 | RC->contains(DstReg) && !UsedInInstr.test(DstReg) && |
| 410 | Allocatable.test(DstReg)) { |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 411 | Hint = DstReg; |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 412 | DEBUG(dbgs() << "%reg" << VirtReg << " gets hint from " << MI); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 413 | } |
| 414 | } |
| 415 | |
| 416 | // Take hint when possible. |
| 417 | if (Hint) { |
| 418 | assert(RC->contains(Hint) && !UsedInInstr.test(Hint) && |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 419 | Allocatable.test(Hint) && "Invalid hint should have been cleared"); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 420 | switch(PhysRegState[Hint]) { |
| 421 | case regDisabled: |
| 422 | case regReserved: |
| 423 | break; |
| 424 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 425 | spillVirtReg(MI, PhysRegState[Hint]); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 426 | // Fall through. |
| 427 | case regFree: |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 428 | return assignVirtToPhysReg(LRE, Hint); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 429 | } |
| 430 | } |
| 431 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 432 | // First try to find a completely free register. |
| 433 | unsigned BestCost = 0, BestReg = 0; |
| 434 | bool hasDisabled = false; |
| 435 | for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) { |
| 436 | unsigned PhysReg = *I; |
| 437 | switch(PhysRegState[PhysReg]) { |
| 438 | case regDisabled: |
| 439 | hasDisabled = true; |
| 440 | case regReserved: |
| 441 | continue; |
| 442 | case regFree: |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 443 | if (!UsedInInstr.test(PhysReg)) |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 444 | return assignVirtToPhysReg(LRE, PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 445 | continue; |
| 446 | default: |
| 447 | // Grab the first spillable register we meet. |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 448 | if (!BestReg && !UsedInInstr.test(PhysReg)) |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 449 | BestReg = PhysReg, BestCost = SpillCost; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 450 | continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 451 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 454 | DEBUG(dbgs() << "Allocating %reg" << VirtReg << " from " << RC->getName() |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 455 | << " candidate=" << TRI->getName(BestReg) << "\n"); |
| 456 | |
| 457 | // Try to extend the working set for RC if there were any disabled registers. |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 458 | if (hasDisabled && (!BestReg || BestCost >= SpillCost)) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 459 | for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) { |
| 460 | unsigned PhysReg = *I; |
| 461 | if (PhysRegState[PhysReg] != regDisabled || UsedInInstr.test(PhysReg)) |
| 462 | continue; |
| 463 | |
| 464 | // Calculate the cost of bringing PhysReg into the working set. |
| 465 | unsigned Cost=0; |
| 466 | bool Impossible = false; |
| 467 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 468 | unsigned Alias = *AS; ++AS) { |
| 469 | if (UsedInInstr.test(Alias)) { |
| 470 | Impossible = true; |
| 471 | break; |
| 472 | } |
| 473 | switch (PhysRegState[Alias]) { |
| 474 | case regDisabled: |
| 475 | break; |
| 476 | case regReserved: |
| 477 | Impossible = true; |
| 478 | break; |
| 479 | case regFree: |
| 480 | Cost++; |
| 481 | break; |
| 482 | default: |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 483 | Cost += SpillCost; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 484 | break; |
| 485 | } |
| 486 | } |
| 487 | if (Impossible) continue; |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 488 | DEBUG(dbgs() << "- candidate " << TRI->getName(PhysReg) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 489 | << " cost=" << Cost << "\n"); |
| 490 | if (!BestReg || Cost < BestCost) { |
| 491 | BestReg = PhysReg; |
| 492 | BestCost = Cost; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 493 | if (Cost < SpillCost) break; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 494 | } |
| 495 | } |
| 496 | } |
| 497 | |
| 498 | if (BestReg) { |
| 499 | // BestCost is 0 when all aliases are already disabled. |
| 500 | if (BestCost) { |
| 501 | if (PhysRegState[BestReg] != regDisabled) |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 502 | spillVirtReg(MI, PhysRegState[BestReg]); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 503 | else { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 504 | // Make sure all aliases are disabled. |
| 505 | for (const unsigned *AS = TRI->getAliasSet(BestReg); |
| 506 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 507 | switch (PhysRegState[Alias]) { |
| 508 | case regDisabled: |
| 509 | continue; |
| 510 | case regFree: |
| 511 | PhysRegState[Alias] = regDisabled; |
| 512 | break; |
| 513 | default: |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 514 | spillVirtReg(MI, PhysRegState[Alias]); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 515 | PhysRegState[Alias] = regDisabled; |
| 516 | break; |
| 517 | } |
| 518 | } |
| 519 | } |
| 520 | } |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 521 | return assignVirtToPhysReg(LRE, BestReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | // Nothing we can do. |
| 525 | std::string msg; |
| 526 | raw_string_ostream Msg(msg); |
| 527 | Msg << "Ran out of registers during register allocation!"; |
| 528 | if (MI->isInlineAsm()) { |
| 529 | Msg << "\nPlease check your inline asm statement for " |
| 530 | << "invalid constraints:\n"; |
| 531 | MI->print(Msg, TM); |
| 532 | } |
| 533 | report_fatal_error(Msg.str()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 534 | } |
| 535 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 536 | /// defineVirtReg - Allocate a register for VirtReg and mark it as dirty. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 537 | unsigned RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum, |
| 538 | unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 539 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 540 | "Not a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 541 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 542 | bool New; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 543 | tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg())); |
| 544 | LiveReg &LR = LRI->second; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 545 | if (New) |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 546 | allocVirtReg(MI, *LRI, Hint); |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 547 | else |
| 548 | addKillFlag(LR); // Kill before redefine. |
| 549 | assert(LR.PhysReg && "Register not assigned"); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 550 | LR.LastUse = MI; |
| 551 | LR.LastOpNum = OpNum; |
| 552 | LR.Dirty = true; |
| 553 | UsedInInstr.set(LR.PhysReg); |
| 554 | return LR.PhysReg; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 557 | /// reloadVirtReg - Make sure VirtReg is available in a physreg and return it. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 558 | unsigned RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum, |
| 559 | unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 560 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 561 | "Not a virtual register"); |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 562 | LiveRegMap::iterator LRI; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 563 | bool New; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 564 | tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg())); |
| 565 | LiveReg &LR = LRI->second; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 566 | if (New) { |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 567 | allocVirtReg(MI, *LRI, Hint); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 568 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 569 | int FrameIndex = getStackSpaceFor(VirtReg, RC); |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 570 | DEBUG(dbgs() << "Reloading %reg" << VirtReg << " into " |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 571 | << TRI->getName(LR.PhysReg) << "\n"); |
| 572 | TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 573 | ++NumLoads; |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 574 | } else if (LR.Dirty) { |
Jakob Stoklund Olesen | 1e03ff4 | 2010-05-15 06:09:08 +0000 | [diff] [blame] | 575 | MachineOperand &MO = MI->getOperand(OpNum); |
| 576 | if (isLastUseOfLocalReg(MO)) { |
| 577 | DEBUG(dbgs() << "Killing last use: " << MO << "\n"); |
| 578 | MO.setIsKill(); |
| 579 | } else if (MO.isKill()) { |
| 580 | DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n"); |
| 581 | MO.setIsKill(false); |
| 582 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 583 | } |
Jakob Stoklund Olesen | 01dcbf8 | 2010-05-17 02:07:29 +0000 | [diff] [blame] | 584 | assert(LR.PhysReg && "Register not assigned"); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 585 | LR.LastUse = MI; |
| 586 | LR.LastOpNum = OpNum; |
| 587 | UsedInInstr.set(LR.PhysReg); |
| 588 | return LR.PhysReg; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 589 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 590 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 591 | // setPhysReg - Change MO the refer the PhysReg, considering subregs. |
| 592 | void RAFast::setPhysReg(MachineOperand &MO, unsigned PhysReg) { |
| 593 | if (unsigned Idx = MO.getSubReg()) { |
| 594 | MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, Idx) : 0); |
| 595 | MO.setSubReg(0); |
| 596 | } else |
| 597 | MO.setReg(PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 600 | void RAFast::AllocateBasicBlock() { |
| 601 | DEBUG(dbgs() << "\nAllocating " << *MBB); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 602 | |
| 603 | PhysRegState.assign(TRI->getNumRegs(), regDisabled); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 604 | assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 605 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 606 | MachineBasicBlock::iterator MII = MBB->begin(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 607 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 608 | // Add live-in registers as live. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 609 | for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(), |
| 610 | E = MBB->livein_end(); I != E; ++I) |
| 611 | definePhysReg(MII, *I, regReserved); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 612 | |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 613 | SmallVector<unsigned, 8> VirtKills, PhysDefs; |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 614 | SmallVector<MachineInstr*, 32> Coalesced; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 615 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 616 | // Otherwise, sequentially allocate each instruction in the MBB. |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 617 | while (MII != MBB->end()) { |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 618 | MachineInstr *MI = MII++; |
| 619 | const TargetInstrDesc &TID = MI->getDesc(); |
| 620 | DEBUG({ |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 621 | dbgs() << "\n>> " << *MI << "Regs:"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 622 | for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) { |
| 623 | if (PhysRegState[Reg] == regDisabled) continue; |
| 624 | dbgs() << " " << TRI->getName(Reg); |
| 625 | switch(PhysRegState[Reg]) { |
| 626 | case regFree: |
| 627 | break; |
| 628 | case regReserved: |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 629 | dbgs() << "*"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 630 | break; |
| 631 | default: |
| 632 | dbgs() << "=%reg" << PhysRegState[Reg]; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 633 | if (LiveVirtRegs[PhysRegState[Reg]].Dirty) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 634 | dbgs() << "*"; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 635 | assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 636 | "Bad inverse map"); |
| 637 | break; |
| 638 | } |
| 639 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 640 | dbgs() << '\n'; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 641 | // Check that LiveVirtRegs is the inverse. |
| 642 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 643 | e = LiveVirtRegs.end(); i != e; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 644 | assert(TargetRegisterInfo::isVirtualRegister(i->first) && |
| 645 | "Bad map key"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 646 | assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 647 | "Bad map value"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 648 | assert(PhysRegState[i->second.PhysReg] == i->first && |
| 649 | "Bad inverse map"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 650 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 651 | }); |
| 652 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 653 | // Debug values are not allowed to change codegen in any way. |
| 654 | if (MI->isDebugValue()) { |
| 655 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 656 | MachineOperand &MO = MI->getOperand(i); |
| 657 | if (!MO.isReg()) continue; |
| 658 | unsigned Reg = MO.getReg(); |
| 659 | if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 844db9c | 2010-05-17 02:49:15 +0000 | [diff] [blame^] | 660 | LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg); |
| 661 | if (LRI != LiveVirtRegs.end()) |
| 662 | setPhysReg(MO, LRI->second.PhysReg); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 663 | else |
| 664 | MO.setReg(0); // We can't allocate a physreg for a DebugValue, sorry! |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 665 | } |
| 666 | // Next instruction. |
| 667 | continue; |
| 668 | } |
| 669 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 670 | // If this is a copy, we may be able to coalesce. |
| 671 | unsigned CopySrc, CopyDst, CopySrcSub, CopyDstSub; |
| 672 | if (!TII->isMoveInstr(*MI, CopySrc, CopyDst, CopySrcSub, CopyDstSub)) |
| 673 | CopySrc = CopyDst = 0; |
| 674 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 675 | // Track registers used by instruction. |
| 676 | UsedInInstr.reset(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 677 | PhysDefs.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 678 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 679 | // First scan. |
| 680 | // Mark physreg uses and early clobbers as used. |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 681 | // Find the end of the virtreg operands |
| 682 | unsigned VirtOpEnd = 0; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 683 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 684 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 685 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 686 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 687 | if (!Reg) continue; |
| 688 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 689 | VirtOpEnd = i+1; |
| 690 | continue; |
| 691 | } |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 692 | if (!Allocatable.test(Reg)) continue; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 693 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 4ed1082 | 2010-05-14 18:03:25 +0000 | [diff] [blame] | 694 | usePhysReg(MO); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 695 | } else if (MO.isEarlyClobber()) { |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 696 | definePhysReg(MI, Reg, MO.isDead() ? regFree : regReserved); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 697 | PhysDefs.push_back(Reg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 698 | } |
| 699 | } |
| 700 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 701 | // Second scan. |
| 702 | // Allocate virtreg uses and early clobbers. |
| 703 | // Collect VirtKills |
Jakob Stoklund Olesen | e97dda4 | 2010-05-14 21:55:52 +0000 | [diff] [blame] | 704 | for (unsigned i = 0; i != VirtOpEnd; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 705 | MachineOperand &MO = MI->getOperand(i); |
| 706 | if (!MO.isReg()) continue; |
| 707 | unsigned Reg = MO.getReg(); |
| 708 | if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
| 709 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 710 | unsigned PhysReg = reloadVirtReg(MI, i, Reg, CopyDst); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 711 | CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 712 | setPhysReg(MO, PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 713 | if (MO.isKill()) |
| 714 | VirtKills.push_back(Reg); |
| 715 | } else if (MO.isEarlyClobber()) { |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 716 | unsigned PhysReg = defineVirtReg(MI, i, Reg, 0); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 717 | setPhysReg(MO, PhysReg); |
| 718 | PhysDefs.push_back(PhysReg); |
| 719 | } |
| 720 | } |
| 721 | |
| 722 | // Process virtreg kills |
| 723 | for (unsigned i = 0, e = VirtKills.size(); i != e; ++i) |
| 724 | killVirtReg(VirtKills[i]); |
| 725 | VirtKills.clear(); |
| 726 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 727 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 728 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 729 | // Track registers defined by instruction - early clobbers at this point. |
| 730 | UsedInInstr.reset(); |
| 731 | for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) { |
| 732 | unsigned PhysReg = PhysDefs[i]; |
| 733 | UsedInInstr.set(PhysReg); |
| 734 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 735 | unsigned Alias = *AS; ++AS) |
| 736 | UsedInInstr.set(Alias); |
| 737 | } |
| 738 | |
| 739 | // Third scan. |
| 740 | // Allocate defs and collect dead defs. |
| 741 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 742 | MachineOperand &MO = MI->getOperand(i); |
| 743 | if (!MO.isReg() || !MO.isDef() || !MO.getReg()) continue; |
| 744 | unsigned Reg = MO.getReg(); |
| 745 | |
| 746 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 747 | if (!Allocatable.test(Reg)) continue; |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 748 | definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ? |
| 749 | regFree : regReserved); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 750 | continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 751 | } |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 752 | unsigned PhysReg = defineVirtReg(MI, i, Reg, CopySrc); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 753 | if (MO.isDead()) { |
| 754 | VirtKills.push_back(Reg); |
| 755 | CopyDst = 0; // cancel coalescing; |
| 756 | } else |
| 757 | CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 758 | setPhysReg(MO, PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 759 | } |
| 760 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 761 | // Spill all dirty virtregs before a call, in case of an exception. |
| 762 | if (TID.isCall()) { |
| 763 | DEBUG(dbgs() << " Spilling remaining registers before call.\n"); |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 764 | spillAll(MI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 765 | } |
| 766 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 767 | // Process virtreg deads. |
| 768 | for (unsigned i = 0, e = VirtKills.size(); i != e; ++i) |
| 769 | killVirtReg(VirtKills[i]); |
| 770 | VirtKills.clear(); |
| 771 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 772 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 773 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 774 | if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) { |
| 775 | DEBUG(dbgs() << "-- coalescing: " << *MI); |
| 776 | Coalesced.push_back(MI); |
| 777 | } else { |
| 778 | DEBUG(dbgs() << "<< " << *MI); |
| 779 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 780 | } |
| 781 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 782 | // Spill all physical registers holding virtual registers now. |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 783 | DEBUG(dbgs() << "Spilling live registers at end of block.\n"); |
| 784 | spillAll(MBB->getFirstTerminator()); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 785 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 786 | // Erase all the coalesced copies. We are delaying it until now because |
Jakob Stoklund Olesen | e6aba83 | 2010-05-17 02:07:32 +0000 | [diff] [blame] | 787 | // LiveVirtRegs might refer to the instrs. |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 788 | for (unsigned i = 0, e = Coalesced.size(); i != e; ++i) |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 789 | MBB->erase(Coalesced[i]); |
Jakob Stoklund Olesen | 8a65c51 | 2010-05-14 21:55:50 +0000 | [diff] [blame] | 790 | NumCopies += Coalesced.size(); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 791 | |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 792 | DEBUG(MBB->dump()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 793 | } |
| 794 | |
| 795 | /// runOnMachineFunction - Register allocate the whole function |
| 796 | /// |
| 797 | bool RAFast::runOnMachineFunction(MachineFunction &Fn) { |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 798 | DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n" |
| 799 | << "********** Function: " |
| 800 | << ((Value*)Fn.getFunction())->getName() << '\n'); |
Jakob Stoklund Olesen | 1b2c761 | 2010-05-14 20:28:32 +0000 | [diff] [blame] | 801 | if (VerifyFastRegalloc) |
Jakob Stoklund Olesen | a0e618d | 2010-05-14 21:55:44 +0000 | [diff] [blame] | 802 | Fn.verify(this, true); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 803 | MF = &Fn; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 804 | MRI = &MF->getRegInfo(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 805 | TM = &Fn.getTarget(); |
| 806 | TRI = TM->getRegisterInfo(); |
| 807 | TII = TM->getInstrInfo(); |
| 808 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 809 | UsedInInstr.resize(TRI->getNumRegs()); |
Jakob Stoklund Olesen | efa155f | 2010-05-14 22:02:56 +0000 | [diff] [blame] | 810 | Allocatable = TRI->getAllocatableSet(*MF); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 811 | |
| 812 | // initialize the virtual->physical register map to have a 'null' |
| 813 | // mapping for all virtual registers |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 814 | unsigned LastVirtReg = MRI->getLastVirtReg(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 815 | StackSlotForVirtReg.grow(LastVirtReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 816 | |
| 817 | // Loop over all of the basic blocks, eliminating virtual register references |
Jakob Stoklund Olesen | 6fb69d8 | 2010-05-17 02:07:22 +0000 | [diff] [blame] | 818 | for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end(); |
| 819 | MBBi != MBBe; ++MBBi) { |
| 820 | MBB = &*MBBi; |
| 821 | AllocateBasicBlock(); |
| 822 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 823 | |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 824 | // Make sure the set of used physregs is closed under subreg operations. |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 825 | MRI->closePhysRegsUsed(*TRI); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 826 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 827 | StackSlotForVirtReg.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 828 | return true; |
| 829 | } |
| 830 | |
| 831 | FunctionPass *llvm::createFastRegisterAllocator() { |
| 832 | return new RAFast(); |
| 833 | } |