blob: 172e4b579505db76b85037bfa9ac953e6a86dfc6 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000028#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000029using namespace llvm;
30
31namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000032 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Evan Chengd98e30f2009-10-25 07:49:57 +000033 private:
34 const TargetRegisterInfo *TRI;
35 const TargetInstrInfo *TII;
36
37 public:
Christopher Lambbab24742007-07-26 08:18:32 +000038 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000039 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000040
41 const char *getPassName() const {
42 return "Subregister lowering instruction pass";
43 }
44
Evan Chengbbeeb2a2008-09-22 20:58:04 +000045 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000046 AU.setPreservesCFG();
Evan Cheng8b56a902008-09-22 22:21:38 +000047 AU.addPreservedID(MachineLoopInfoID);
48 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000049 MachineFunctionPass::getAnalysisUsage(AU);
50 }
51
Christopher Lambbab24742007-07-26 08:18:32 +000052 /// runOnMachineFunction - pass entry point
53 bool runOnMachineFunction(MachineFunction&);
Evan Chengd98e30f2009-10-25 07:49:57 +000054
55 private:
Christopher Lamb98363222007-08-06 16:33:56 +000056 bool LowerExtract(MachineInstr *MI);
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +000057 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000058 bool LowerSubregToReg(MachineInstr *MI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +000059 bool LowerCopy(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000060
61 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000062 const TargetRegisterInfo *TRI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000063 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000064 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000065 bool AddIfNotFound = false);
Bob Wilson5d521652010-06-29 18:42:49 +000066 void TransferImplicitDefs(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000067 };
68
69 char LowerSubregsInstructionPass::ID = 0;
70}
71
72FunctionPass *llvm::createLowerSubregsPass() {
73 return new LowerSubregsInstructionPass();
74}
75
Dan Gohmana5b2fee2008-12-18 22:14:08 +000076/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
77/// and the lowered replacement instructions immediately precede it.
78/// Mark the replacement instructions with the dead flag.
79void
80LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
81 unsigned DstReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000082 const TargetRegisterInfo *TRI) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000083 for (MachineBasicBlock::iterator MII =
84 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +000085 if (MII->addRegisterDead(DstReg, TRI))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000086 break;
87 assert(MII != MI->getParent()->begin() &&
88 "copyRegToReg output doesn't reference destination register!");
89 }
90}
91
92/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
93/// and the lowered replacement instructions immediately precede it.
94/// Mark the replacement instructions with the kill flag.
95void
96LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
97 unsigned SrcReg,
Evan Chengd98e30f2009-10-25 07:49:57 +000098 const TargetRegisterInfo *TRI,
Evan Chengb018a1e2009-08-05 02:25:11 +000099 bool AddIfNotFound) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000100 for (MachineBasicBlock::iterator MII =
101 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +0000102 if (MII->addRegisterKilled(SrcReg, TRI, AddIfNotFound))
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000103 break;
104 assert(MII != MI->getParent()->begin() &&
105 "copyRegToReg output doesn't reference source register!");
106 }
107}
108
Bob Wilson5d521652010-06-29 18:42:49 +0000109/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
110/// replacement instructions immediately precede it. Copy any implicit-def
111/// operands from MI to the replacement instruction.
112void
113LowerSubregsInstructionPass::TransferImplicitDefs(MachineInstr *MI) {
114 MachineBasicBlock::iterator CopyMI = MI;
115 --CopyMI;
116
117 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
118 MachineOperand &MO = MI->getOperand(i);
119 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
120 continue;
121 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
122 }
123}
124
Christopher Lamb98363222007-08-06 16:33:56 +0000125bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman07af7652008-12-18 22:06:01 +0000126 MachineBasicBlock *MBB = MI->getParent();
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000127
Dan Gohman07af7652008-12-18 22:06:01 +0000128 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
129 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
130 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000131
Dan Gohman07af7652008-12-18 22:06:01 +0000132 unsigned DstReg = MI->getOperand(0).getReg();
133 unsigned SuperReg = MI->getOperand(1).getReg();
134 unsigned SubIdx = MI->getOperand(2).getImm();
Evan Chengd98e30f2009-10-25 07:49:57 +0000135 unsigned SrcReg = TRI->getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000136
Dan Gohman07af7652008-12-18 22:06:01 +0000137 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
138 "Extract supperg source must be a physical register");
139 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmanf04865f2008-12-18 22:07:25 +0000140 "Extract destination must be in a physical register");
Evan Cheng6ade93b2009-08-05 03:53:14 +0000141 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000142
David Greene6d206f82010-01-04 23:06:47 +0000143 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000144
Dan Gohman98c20692008-12-18 22:11:34 +0000145 if (SrcReg == DstReg) {
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000146 // No need to insert an identity copy instruction.
147 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen544df362009-09-28 20:32:46 +0000148 // We must make sure the super-register gets killed. Replace the
149 // instruction with KILL.
Chris Lattner518bb532010-02-09 19:54:29 +0000150 MI->setDesc(TII->get(TargetOpcode::KILL));
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000151 MI->RemoveOperand(2); // SubIdx
David Greene6d206f82010-01-04 23:06:47 +0000152 DEBUG(dbgs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesended2e3b2009-08-04 20:01:11 +0000153 return true;
154 }
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000155
David Greene6d206f82010-01-04 23:06:47 +0000156 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman98c20692008-12-18 22:11:34 +0000157 } else {
158 // Insert copy
Evan Chengd98e30f2009-10-25 07:49:57 +0000159 const TargetRegisterClass *TRCS = TRI->getPhysicalRegisterRegClass(DstReg);
160 const TargetRegisterClass *TRCD = TRI->getPhysicalRegisterRegClass(SrcReg);
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000161 bool Emitted = TII->copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS,
162 MI->getDebugLoc());
Anton Korobeynikovd5197562009-07-16 13:55:26 +0000163 (void)Emitted;
164 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000165 // Transfer the kill/dead flags, if needed.
166 if (MI->getOperand(0).isDead())
167 TransferDeadFlag(MI, DstReg, TRI);
168 if (MI->getOperand(1).isKill())
Evan Chengb018a1e2009-08-05 02:25:11 +0000169 TransferKillFlag(MI, SuperReg, TRI, true);
Bob Wilson5d521652010-06-29 18:42:49 +0000170 TransferImplicitDefs(MI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000171 DEBUG({
172 MachineBasicBlock::iterator dMI = MI;
David Greene6d206f82010-01-04 23:06:47 +0000173 dbgs() << "subreg: " << *(--dMI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000174 });
Dan Gohman07af7652008-12-18 22:06:01 +0000175 }
Christopher Lamb98363222007-08-06 16:33:56 +0000176
David Greene6d206f82010-01-04 23:06:47 +0000177 DEBUG(dbgs() << '\n');
Dan Gohman07af7652008-12-18 22:06:01 +0000178 MBB->erase(MI);
179 return true;
Christopher Lamb98363222007-08-06 16:33:56 +0000180}
181
Christopher Lambc9298232008-03-16 03:12:01 +0000182bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
183 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +0000184 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
185 MI->getOperand(1).isImm() &&
186 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
187 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000188
Christopher Lambc9298232008-03-16 03:12:01 +0000189 unsigned DstReg = MI->getOperand(0).getReg();
190 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000191 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000192 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000193
194 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +0000195 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000196
Christopher Lambc9298232008-03-16 03:12:01 +0000197 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
198 "Insert destination must be in a physical register");
199 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
200 "Inserted value must be in a physical register");
201
David Greene6d206f82010-01-04 23:06:47 +0000202 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000203
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000204 if (DstSubReg == InsReg) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000205 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000206 // Watch out for case like this:
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000207 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
208 // We must leave %RAX live.
209 if (DstReg != InsReg) {
210 MI->setDesc(TII->get(TargetOpcode::KILL));
211 MI->RemoveOperand(3); // SubIdx
212 MI->RemoveOperand(1); // Imm
213 DEBUG(dbgs() << "subreg: replace by: " << *MI);
214 return true;
215 }
David Greene6d206f82010-01-04 23:06:47 +0000216 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000217 } else {
218 // Insert sub-register copy
Evan Chengd98e30f2009-10-25 07:49:57 +0000219 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
220 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000221 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1,
222 MI->getDebugLoc());
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000223 (void)Emitted;
224 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000225 // Transfer the kill/dead flags, if needed.
226 if (MI->getOperand(0).isDead())
227 TransferDeadFlag(MI, DstSubReg, TRI);
228 if (MI->getOperand(2).isKill())
229 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000230 DEBUG({
231 MachineBasicBlock::iterator dMI = MI;
David Greene6d206f82010-01-04 23:06:47 +0000232 dbgs() << "subreg: " << *(--dMI);
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000233 });
Dan Gohmane3d92062008-08-07 02:54:50 +0000234 }
Christopher Lambc9298232008-03-16 03:12:01 +0000235
David Greene6d206f82010-01-04 23:06:47 +0000236 DEBUG(dbgs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000237 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000238 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000239}
Christopher Lamb98363222007-08-06 16:33:56 +0000240
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000241bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
242 MachineBasicBlock *MBB = MI->getParent();
243 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
244 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
245 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
246 MI->getOperand(3).isImm() && "Invalid insert_subreg");
247
248 unsigned DstReg = MI->getOperand(0).getReg();
249#ifndef NDEBUG
250 unsigned SrcReg = MI->getOperand(1).getReg();
251#endif
252 unsigned InsReg = MI->getOperand(2).getReg();
253 unsigned SubIdx = MI->getOperand(3).getImm();
254
255 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
256 assert(SubIdx != 0 && "Invalid index for insert_subreg");
257 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
258 assert(DstSubReg && "invalid subregister index for register");
259 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
260 "Insert superreg source must be in a physical register");
261 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
262 "Inserted value must be in a physical register");
263
264 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
265
266 if (DstSubReg == InsReg) {
267 // No need to insert an identity copy instruction. If the SrcReg was
268 // <undef>, we need to make sure it is alive by inserting a KILL
269 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
270 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
271 TII->get(TargetOpcode::KILL), DstReg);
272 if (MI->getOperand(2).isUndef())
273 MIB.addReg(InsReg, RegState::Undef);
274 else
275 MIB.addReg(InsReg, RegState::Kill);
276 } else {
277 DEBUG(dbgs() << "subreg: eliminated!\n");
278 MBB->erase(MI);
279 return true;
280 }
281 } else {
282 // Insert sub-register copy
283 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
284 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
285 if (MI->getOperand(2).isUndef())
286 // If the source register being inserted is undef, then this becomes a
287 // KILL.
288 BuildMI(*MBB, MI, MI->getDebugLoc(),
289 TII->get(TargetOpcode::KILL), DstSubReg);
290 else {
291 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1,
292 MI->getDebugLoc());
293 (void)Emitted;
294 assert(Emitted && "Subreg and Dst must be of compatible register class");
295 }
296 MachineBasicBlock::iterator CopyMI = MI;
297 --CopyMI;
298
299 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
300 if (!MI->getOperand(1).isUndef())
301 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
302
303 // Transfer the kill/dead flags, if needed.
304 if (MI->getOperand(0).isDead()) {
305 TransferDeadFlag(MI, DstSubReg, TRI);
306 } else {
307 // Make sure the full DstReg is live after this replacement.
308 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
309 }
310
311 // Make sure the inserted register gets killed
312 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
313 TransferKillFlag(MI, InsReg, TRI);
314 }
315
316 DEBUG({
317 MachineBasicBlock::iterator dMI = MI;
318 dbgs() << "subreg: " << *(--dMI) << "\n";
319 });
320
321 MBB->erase(MI);
322 return true;
323}
324
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000325bool LowerSubregsInstructionPass::LowerCopy(MachineInstr *MI) {
326 MachineOperand &DstMO = MI->getOperand(0);
327 MachineOperand &SrcMO = MI->getOperand(1);
328
329 if (SrcMO.getReg() == DstMO.getReg()) {
330 DEBUG(dbgs() << "identity copy: " << *MI);
331 // No need to insert an identity copy instruction, but replace with a KILL
332 // if liveness is changed.
333 if (DstMO.isDead() || SrcMO.isUndef() || MI->getNumOperands() > 2) {
334 // We must make sure the super-register gets killed. Replace the
335 // instruction with KILL.
336 MI->setDesc(TII->get(TargetOpcode::KILL));
337 DEBUG(dbgs() << "replaced by: " << *MI);
338 return true;
339 }
340 // Vanilla identity copy.
341 MI->eraseFromParent();
342 return true;
343 }
344
345 DEBUG(dbgs() << "real copy: " << *MI);
346 // Ask target for a lowered copy instruction.
347 const TargetRegisterClass *DstRC =
348 TRI->getPhysicalRegisterRegClass(DstMO.getReg());
349 const TargetRegisterClass *SrcRC =
350 TRI->getPhysicalRegisterRegClass(SrcMO.getReg());
351 bool Emitted = TII->copyRegToReg(*MI->getParent(), MI,
352 DstMO.getReg(), SrcMO.getReg(),
353 DstRC, SrcRC, MI->getDebugLoc());
354 (void)Emitted;
355 assert(Emitted && "Cannot emit copy");
356
357 if (DstMO.isDead())
358 TransferDeadFlag(MI, DstMO.getReg(), TRI);
359 if (SrcMO.isKill())
360 TransferKillFlag(MI, SrcMO.getReg(), TRI, true);
361 if (MI->getNumOperands() > 2)
362 TransferImplicitDefs(MI);
363 DEBUG({
364 MachineBasicBlock::iterator dMI = MI;
365 dbgs() << "replaced by: " << *(--dMI);
366 });
367 MI->eraseFromParent();
368 return true;
369}
370
Christopher Lambbab24742007-07-26 08:18:32 +0000371/// runOnMachineFunction - Reduce subregister inserts and extracts to register
372/// copies.
373///
374bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
David Greene6d206f82010-01-04 23:06:47 +0000375 DEBUG(dbgs() << "Machine Function\n"
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000376 << "********** LOWERING SUBREG INSTRS **********\n"
377 << "********** Function: "
378 << MF.getFunction()->getName() << '\n');
Evan Chengd98e30f2009-10-25 07:49:57 +0000379 TRI = MF.getTarget().getRegisterInfo();
380 TII = MF.getTarget().getInstrInfo();
Christopher Lambbab24742007-07-26 08:18:32 +0000381
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000382 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000383
384 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
385 mbbi != mbbe; ++mbbi) {
386 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000387 mi != me;) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000388 MachineBasicBlock::iterator nmi = llvm::next(mi);
Evan Chengd98e30f2009-10-25 07:49:57 +0000389 MachineInstr *MI = mi;
Chris Lattner518bb532010-02-09 19:54:29 +0000390 if (MI->isExtractSubreg()) {
Christopher Lamb98363222007-08-06 16:33:56 +0000391 MadeChange |= LowerExtract(MI);
Jakob Stoklund Olesen4b76ffc2010-07-07 00:32:25 +0000392 } else if (MI->isInsertSubreg()) {
393 MadeChange |= LowerInsert(MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000394 } else if (MI->isSubregToReg()) {
Christopher Lambc9298232008-03-16 03:12:01 +0000395 MadeChange |= LowerSubregToReg(MI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000396 } else if (MI->isCopy()) {
397 MadeChange |= LowerCopy(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000398 }
Evan Chengd98e30f2009-10-25 07:49:57 +0000399 mi = nmi;
Christopher Lambbab24742007-07-26 08:18:32 +0000400 }
401 }
402
403 return MadeChange;
404}