blob: 24078f8943f4a6ad9d9ff72a987cc9196309b3c6 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000121
Chris Lattner62ed6b92008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000139 if (RegInfo && isReg())
140 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 // Change this to a register and set the reg#.
143 OpKind = MO_Register;
144 SmallContents.RegNo = Reg;
145 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 IsDef = isDef;
147 IsImp = isImp;
148 IsKill = isKill;
149 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000150 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000151 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000152 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000153 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000154 // Ensure isOnRegUseList() returns false.
155 Contents.Reg.Prev = 0;
156
157 // If this operand is embedded in a function, add the operand to the
158 // register's use/def list.
159 if (RegInfo)
160 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000161}
162
Chris Lattnerf7382302007-12-30 21:56:09 +0000163/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000164/// operand. Note that this should stay in sync with the hash_value overload
165/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000166bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000167 if (getType() != Other.getType() ||
168 getTargetFlags() != Other.getTargetFlags())
169 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000170
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000172 case MachineOperand::MO_Register:
173 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
174 getSubReg() == Other.getSubReg();
175 case MachineOperand::MO_Immediate:
176 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000177 case MachineOperand::MO_CImmediate:
178 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000179 case MachineOperand::MO_FPImmediate:
180 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000181 case MachineOperand::MO_MachineBasicBlock:
182 return getMBB() == Other.getMBB();
183 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000184 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000185 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000186 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000187 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000188 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_GlobalAddress:
191 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
192 case MachineOperand::MO_ExternalSymbol:
193 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
194 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000195 case MachineOperand::MO_BlockAddress:
196 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000197 case MO_RegisterMask:
198 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000199 case MachineOperand::MO_MCSymbol:
200 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000201 case MachineOperand::MO_Metadata:
202 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000204 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000205}
206
Chandler Carruthd862d692012-07-05 11:06:22 +0000207// Note: this must stay exactly in sync with isIdenticalTo above.
208hash_code llvm::hash_value(const MachineOperand &MO) {
209 switch (MO.getType()) {
210 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000211 // Register operands don't have target flags.
212 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000213 case MachineOperand::MO_Immediate:
214 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
215 case MachineOperand::MO_CImmediate:
216 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
217 case MachineOperand::MO_FPImmediate:
218 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
219 case MachineOperand::MO_MachineBasicBlock:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
221 case MachineOperand::MO_FrameIndex:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
223 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000224 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
226 MO.getOffset());
227 case MachineOperand::MO_JumpTableIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ExternalSymbol:
230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
231 MO.getSymbolName());
232 case MachineOperand::MO_GlobalAddress:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
234 MO.getOffset());
235 case MachineOperand::MO_BlockAddress:
236 return hash_combine(MO.getType(), MO.getTargetFlags(),
237 MO.getBlockAddress());
238 case MachineOperand::MO_RegisterMask:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
240 case MachineOperand::MO_Metadata:
241 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
242 case MachineOperand::MO_MCSymbol:
243 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
244 }
245 llvm_unreachable("Invalid machine operand type");
246}
247
Chris Lattnerf7382302007-12-30 21:56:09 +0000248/// print - Print the specified machine operand.
249///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000250void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000251 // If the instruction is embedded into a basic block, we can find the
252 // target info for the instruction.
253 if (!TM)
254 if (const MachineInstr *MI = getParent())
255 if (const MachineBasicBlock *MBB = MI->getParent())
256 if (const MachineFunction *MF = MBB->getParent())
257 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000258 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000259
Chris Lattnerf7382302007-12-30 21:56:09 +0000260 switch (getType()) {
261 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000262 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000263
Evan Cheng4784f1f2009-06-30 08:49:04 +0000264 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000265 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000266 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000267 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000268 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000269 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000270 if (isEarlyClobber())
271 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000272 if (isImplicit())
273 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000274 OS << "def";
275 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000276 // <def,read-undef> only makes sense when getSubReg() is set.
277 // Don't clutter the output otherwise.
278 if (isUndef() && getSubReg())
279 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000280 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000281 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000282 NeedComma = true;
283 }
Evan Cheng07897072009-10-14 23:37:31 +0000284
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000285 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000286 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000287 OS << "kill";
288 NeedComma = true;
289 }
290 if (isDead()) {
291 if (NeedComma) OS << ',';
292 OS << "dead";
293 NeedComma = true;
294 }
295 if (isUndef() && isUse()) {
296 if (NeedComma) OS << ',';
297 OS << "undef";
298 NeedComma = true;
299 }
300 if (isInternalRead()) {
301 if (NeedComma) OS << ',';
302 OS << "internal";
303 NeedComma = true;
304 }
305 if (isTied()) {
306 if (NeedComma) OS << ',';
307 OS << "tied";
308 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000309 }
Chris Lattner31530612009-06-24 17:54:48 +0000310 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000311 }
312 break;
313 case MachineOperand::MO_Immediate:
314 OS << getImm();
315 break;
Devang Patel8594d422011-06-24 20:46:11 +0000316 case MachineOperand::MO_CImmediate:
317 getCImm()->getValue().print(OS, false);
318 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000319 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000320 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000321 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000322 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000323 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000324 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000325 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000326 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000327 break;
328 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000329 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000330 break;
331 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000332 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000333 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000334 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000336 case MachineOperand::MO_TargetIndex:
337 OS << "<ti#" << getIndex();
338 if (getOffset()) OS << "+" << getOffset();
339 OS << '>';
340 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000342 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000343 break;
344 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000345 OS << "<ga:";
346 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000347 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000348 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000349 break;
350 case MachineOperand::MO_ExternalSymbol:
351 OS << "<es:" << getSymbolName();
352 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000353 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000354 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000355 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000356 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000357 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000358 OS << '>';
359 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000360 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000361 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000362 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000363 case MachineOperand::MO_Metadata:
364 OS << '<';
365 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
366 OS << '>';
367 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000368 case MachineOperand::MO_MCSymbol:
369 OS << "<MCSym=" << *getMCSymbol() << '>';
370 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000371 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000372
Chris Lattner31530612009-06-24 17:54:48 +0000373 if (unsigned TF = getTargetFlags())
374 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000375}
376
377//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000378// MachineMemOperand Implementation
379//===----------------------------------------------------------------------===//
380
Chris Lattner40a858f2010-09-21 05:39:30 +0000381/// getAddrSpace - Return the LLVM IR address space number that this pointer
382/// points into.
383unsigned MachinePointerInfo::getAddrSpace() const {
384 if (V == 0) return 0;
385 return cast<PointerType>(V->getType())->getAddressSpace();
386}
387
Chris Lattnere8639032010-09-21 06:22:23 +0000388/// getConstantPool - Return a MachinePointerInfo record that refers to the
389/// constant pool.
390MachinePointerInfo MachinePointerInfo::getConstantPool() {
391 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
392}
393
394/// getFixedStack - Return a MachinePointerInfo record that refers to the
395/// the specified FrameIndex.
396MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
397 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
398}
399
Chris Lattner1daa6f42010-09-21 06:43:24 +0000400MachinePointerInfo MachinePointerInfo::getJumpTable() {
401 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
402}
403
404MachinePointerInfo MachinePointerInfo::getGOT() {
405 return MachinePointerInfo(PseudoSourceValue::getGOT());
406}
Chris Lattner40a858f2010-09-21 05:39:30 +0000407
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000408MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
409 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
410}
411
Chris Lattnerda39c392010-09-21 04:32:08 +0000412MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000413 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000414 const MDNode *TBAAInfo,
415 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000416 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000417 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000418 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000419 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
420 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000421 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000422 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000423}
424
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000425/// Profile - Gather unique data for the object.
426///
427void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000428 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000429 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000430 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000431 ID.AddInteger(Flags);
432}
433
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
435 // The Value and Offset may differ due to CSE. But the flags and size
436 // should be the same.
437 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
438 assert(MMO->getSize() == getSize() && "Size mismatch!");
439
440 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
441 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000442 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
443 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 // Also update the base and offset, because the new alignment may
445 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000446 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000447 }
448}
449
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000450/// getAlignment - Return the minimum known alignment in bytes of the
451/// actual memory reference.
452uint64_t MachineMemOperand::getAlignment() const {
453 return MinAlign(getBaseAlignment(), getOffset());
454}
455
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
457 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000458 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000459
Dan Gohmanc76909a2009-09-25 20:36:54 +0000460 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000461 OS << "Volatile ";
462
Dan Gohmanc76909a2009-09-25 20:36:54 +0000463 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000464 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000466 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000467 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000468
Dan Gohmancd26ec52009-09-23 01:33:16 +0000469 // Print the address information.
470 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000471 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000472 OS << "<unknown>";
473 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000474 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000475
476 // If the alignment of the memory reference itself differs from the alignment
477 // of the base pointer, print the base alignment explicitly, next to the base
478 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000479 if (MMO.getBaseAlignment() != MMO.getAlignment())
480 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481
Dan Gohmanc76909a2009-09-25 20:36:54 +0000482 if (MMO.getOffset() != 0)
483 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000484 OS << "]";
485
486 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000487 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
488 MMO.getBaseAlignment() != MMO.getSize())
489 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000490
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000491 // Print TBAA info.
492 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
493 OS << "(tbaa=";
494 if (TBAAInfo->getNumOperands() > 0)
495 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
496 else
497 OS << "<unknown>";
498 OS << ")";
499 }
500
Bill Wendlingd65ba722011-04-29 23:45:22 +0000501 // Print nontemporal info.
502 if (MMO.isNonTemporal())
503 OS << "(nontemporal)";
504
Dan Gohmancd26ec52009-09-23 01:33:16 +0000505 return OS;
506}
507
Dan Gohmance42e402008-07-07 20:32:02 +0000508//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000509// MachineInstr Implementation
510//===----------------------------------------------------------------------===//
511
Evan Chengc0f64ff2006-11-27 23:37:22 +0000512/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000513/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000514MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000515 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000516 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000517 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000518 // Make sure that we get added to a machine basicblock
519 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000520}
521
Evan Cheng67f660c2006-11-30 07:08:44 +0000522void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000523 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000524 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000525 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000526 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000527 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000528 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000529}
530
Bob Wilson0855cad2010-04-09 04:34:03 +0000531/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
532/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000533/// the MCInstrDesc.
534MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000535 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000536 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000537 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000538 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000539 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
540 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000541 if (!NoImp)
542 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000543 // Make sure that we get added to a machine basicblock
544 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000545}
546
Dale Johannesen06efc022009-01-27 23:20:29 +0000547/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000548MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000549 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000551 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000552 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000553 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000554 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
555 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000556 if (!NoImp)
557 addImplicitDefUseOperands();
558 // Make sure that we get added to a machine basicblock
559 LeakDetector::addGarbageObject(this);
560}
561
562/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000563/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000564/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000565MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000566 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000567 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000568 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000569 unsigned NumImplicitOps =
570 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000571 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000572 addImplicitDefUseOperands();
573 // Make sure that we get added to a machine basicblock
574 LeakDetector::addGarbageObject(this);
575 MBB->push_back(this); // Add instruction to end of basic block!
576}
577
578/// MachineInstr ctor - As above, but with a DebugLoc.
579///
580MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000581 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000582 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000583 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000584 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000585 unsigned NumImplicitOps =
586 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000587 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000588 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000589 // Make sure that we get added to a machine basicblock
590 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000591 MBB->push_back(this); // Add instruction to end of basic block!
592}
593
Misha Brukmance22e762004-07-09 14:45:17 +0000594/// MachineInstr ctor - Copies MachineInstr arg exactly
595///
Evan Cheng1ed99222008-07-19 00:37:25 +0000596MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000597 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000598 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000599 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000600 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000601
Misha Brukmance22e762004-07-09 14:45:17 +0000602 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000603 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
604 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000605
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000606 // Copy all the flags.
607 Flags = MI.Flags;
608
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000609 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000610 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000611
612 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000613}
614
Misha Brukmance22e762004-07-09 14:45:17 +0000615MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000616 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000617#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000618 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000619 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000620 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000621 "Reg operand def/use list corrupted");
622 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000623#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000624}
625
Chris Lattner62ed6b92008-01-01 01:12:31 +0000626/// getRegInfo - If this instruction is embedded into a MachineFunction,
627/// return the MachineRegisterInfo object for the current function, otherwise
628/// return null.
629MachineRegisterInfo *MachineInstr::getRegInfo() {
630 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000631 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000632 return 0;
633}
634
635/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
636/// this instruction from their respective use lists. This requires that the
637/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000638void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
639 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000640 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000641 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000642}
643
644/// AddRegOperandsToUseLists - Add all of the register operands in
645/// this instruction from their respective use lists. This requires that the
646/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000647void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
648 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000649 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000650 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000651}
652
Chris Lattner62ed6b92008-01-01 01:12:31 +0000653/// addOperand - Add the specified operand to the instruction. If it is an
654/// implicit operand, it is added to the end of the operand list. If it is
655/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000656/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000657void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000658 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000659 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000660 MachineRegisterInfo *RegInfo = getRegInfo();
661
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000662 // If the Operands backing store is reallocated, all register operands must
663 // be removed and re-added to RegInfo. It is storing pointers to operands.
664 bool Reallocate = RegInfo &&
665 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000666
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000667 // Find the insert location for the new operand. Implicit registers go at
668 // the end, everything goes before the implicit regs.
669 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000670
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000671 // Remove all the implicit operands from RegInfo if they need to be shifted.
672 // FIXME: Allow mixed explicit and implicit operands on inline asm.
673 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
674 // implicit-defs, but they must not be moved around. See the FIXME in
675 // InstrEmitter.cpp.
676 if (!isImpReg && !isInlineAsm()) {
677 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
678 --OpNo;
679 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000680 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000681 }
682 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000683
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000684 // OpNo now points as the desired insertion point. Unless this is a variadic
685 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000686 // RegMask operands go between the explicit and implicit operands.
687 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
688 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000691 // All operands from OpNo have been removed from RegInfo. If the Operands
692 // backing store needs to be reallocated, we also need to remove any other
693 // register operands.
694 if (Reallocate)
695 for (unsigned i = 0; i != OpNo; ++i)
696 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000697 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000698
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000699 // Insert the new operand at OpNo.
700 Operands.insert(Operands.begin() + OpNo, Op);
701 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000702
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000703 // The Operands backing store has now been reallocated, so we can re-add the
704 // operands before OpNo.
705 if (Reallocate)
706 for (unsigned i = 0; i != OpNo; ++i)
707 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000708 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000709
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000710 // When adding a register operand, tell RegInfo about it.
711 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000712 // Ensure isOnRegUseList() returns false, regardless of Op's status.
713 Operands[OpNo].Contents.Reg.Prev = 0;
714 // Add the new operand to RegInfo.
715 if (RegInfo)
716 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000717 // Set the IsTied bit if MC indicates this use is tied to a def.
718 if (Operands[OpNo].isUse()) {
719 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
720 if (DefIdx != -1) {
721 MachineOperand &DefMO = getOperand(DefIdx);
722 assert(DefMO.isDef() && "Use tied to operand that isn't a def");
723 DefMO.IsTied = true;
724 Operands[OpNo].IsTied = true;
725 }
726 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000727 // If the register operand is flagged as early, mark the operand as such.
728 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
729 Operands[OpNo].setIsEarlyClobber(true);
730 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000731
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000732 // Re-add all the implicit ops.
733 if (RegInfo) {
734 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000735 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000736 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000737 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000738 }
739}
740
741/// RemoveOperand - Erase an operand from an instruction, leaving it with one
742/// fewer operand than it started with.
743///
744void MachineInstr::RemoveOperand(unsigned OpNo) {
745 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000746 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000747
Chris Lattner62ed6b92008-01-01 01:12:31 +0000748 // Special case removing the last one.
749 if (OpNo == Operands.size()-1) {
750 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000751 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
752 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000753
Chris Lattner62ed6b92008-01-01 01:12:31 +0000754 Operands.pop_back();
755 return;
756 }
757
758 // Otherwise, we are removing an interior operand. If we have reginfo to
759 // update, remove all operands that will be shifted down from their reg lists,
760 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000761 if (RegInfo) {
762 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000763 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000764 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000765 }
766 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000767
Chris Lattner62ed6b92008-01-01 01:12:31 +0000768 Operands.erase(Operands.begin()+OpNo);
769
770 if (RegInfo) {
771 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000772 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000773 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000774 }
775 }
776}
777
Dan Gohmanc76909a2009-09-25 20:36:54 +0000778/// addMemOperand - Add a MachineMemOperand to the machine instruction.
779/// This function should be used only occasionally. The setMemRefs function
780/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000781void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000782 MachineMemOperand *MO) {
783 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000784 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000785
Benjamin Kramer861ea232012-03-16 16:39:27 +0000786 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000787 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000788
Benjamin Kramer861ea232012-03-16 16:39:27 +0000789 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000790 NewMemRefs[NewNum - 1] = MO;
791
792 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000793 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000794}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000795
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000796bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000797 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000798 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000799 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000800 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000801 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000802 return true;
803 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000804 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000805 return false;
806 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000807 ++MII;
808 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000809
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000810 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000811}
812
Evan Cheng506049f2010-03-03 01:44:33 +0000813bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
814 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000815 // If opcodes or number of operands are not the same then the two
816 // instructions are obviously not identical.
817 if (Other->getOpcode() != getOpcode() ||
818 Other->getNumOperands() != getNumOperands())
819 return false;
820
Evan Chengddfd1372011-12-14 02:11:42 +0000821 if (isBundle()) {
822 // Both instructions are bundles, compare MIs inside the bundle.
823 MachineBasicBlock::const_instr_iterator I1 = *this;
824 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
825 MachineBasicBlock::const_instr_iterator I2 = *Other;
826 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
827 while (++I1 != E1 && I1->isInsideBundle()) {
828 ++I2;
829 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
830 return false;
831 }
832 }
833
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000834 // Check operands to make sure they match.
835 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
836 const MachineOperand &MO = getOperand(i);
837 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000838 if (!MO.isReg()) {
839 if (!MO.isIdenticalTo(OMO))
840 return false;
841 continue;
842 }
843
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000844 // Clients may or may not want to ignore defs when testing for equality.
845 // For example, machine CSE pass only cares about finding common
846 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000847 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000848 if (Check == IgnoreDefs)
849 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000850 else if (Check == IgnoreVRegDefs) {
851 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
852 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
853 if (MO.getReg() != OMO.getReg())
854 return false;
855 } else {
856 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000857 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000858 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
859 return false;
860 }
861 } else {
862 if (!MO.isIdenticalTo(OMO))
863 return false;
864 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
865 return false;
866 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000867 }
Devang Patel9194c672011-07-07 17:45:33 +0000868 // If DebugLoc does not match then two dbg.values are not identical.
869 if (isDebugValue())
870 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
871 && getDebugLoc() != Other->getDebugLoc())
872 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000873 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000874}
875
Chris Lattner48d7c062006-04-17 21:35:41 +0000876/// removeFromParent - This method unlinks 'this' from the containing basic
877/// block, and returns it, but does not delete it.
878MachineInstr *MachineInstr::removeFromParent() {
879 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000880
881 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000882 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000883 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000884 MachineBasicBlock::instr_iterator MII = *this; ++MII;
885 MachineBasicBlock::instr_iterator E = MBB->instr_end();
886 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000887 MachineInstr *MI = &*MII;
888 ++MII;
889 MBB->remove(MI);
890 }
891 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000892 getParent()->remove(this);
893 return this;
894}
895
896
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000897/// eraseFromParent - This method unlinks 'this' from the containing basic
898/// block, and deletes it.
899void MachineInstr::eraseFromParent() {
900 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000901 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000902 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000903 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000904 MachineBasicBlock::instr_iterator MII = *this; ++MII;
905 MachineBasicBlock::instr_iterator E = MBB->instr_end();
906 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000907 MachineInstr *MI = &*MII;
908 ++MII;
909 MBB->erase(MI);
910 }
911 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000912 // Erase the individual instruction, which may itself be inside a bundle.
913 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000914}
915
916
Evan Cheng19e3f312007-05-15 01:26:09 +0000917/// getNumExplicitOperands - Returns the number of non-implicit operands.
918///
919unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000920 unsigned NumOperands = MCID->getNumOperands();
921 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000922 return NumOperands;
923
Dan Gohman9407cd42009-04-15 17:59:11 +0000924 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
925 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000926 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000927 NumOperands++;
928 }
929 return NumOperands;
930}
931
Andrew Trick99a7a132012-02-08 02:17:25 +0000932/// isBundled - Return true if this instruction part of a bundle. This is true
933/// if either itself or its following instruction is marked "InsideBundle".
934bool MachineInstr::isBundled() const {
935 if (isInsideBundle())
936 return true;
937 MachineBasicBlock::const_instr_iterator nextMI = this;
938 ++nextMI;
939 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
940}
941
Evan Chengc36b7062011-01-07 23:50:32 +0000942bool MachineInstr::isStackAligningInlineAsm() const {
943 if (isInlineAsm()) {
944 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
945 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
946 return true;
947 }
948 return false;
949}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000950
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000951int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
952 unsigned *GroupNo) const {
953 assert(isInlineAsm() && "Expected an inline asm instruction");
954 assert(OpIdx < getNumOperands() && "OpIdx out of range");
955
956 // Ignore queries about the initial operands.
957 if (OpIdx < InlineAsm::MIOp_FirstOperand)
958 return -1;
959
960 unsigned Group = 0;
961 unsigned NumOps;
962 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
963 i += NumOps) {
964 const MachineOperand &FlagMO = getOperand(i);
965 // If we reach the implicit register operands, stop looking.
966 if (!FlagMO.isImm())
967 return -1;
968 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
969 if (i + NumOps > OpIdx) {
970 if (GroupNo)
971 *GroupNo = Group;
972 return i;
973 }
974 ++Group;
975 }
976 return -1;
977}
978
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000979const TargetRegisterClass*
980MachineInstr::getRegClassConstraint(unsigned OpIdx,
981 const TargetInstrInfo *TII,
982 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000983 assert(getParent() && "Can't have an MBB reference here!");
984 assert(getParent()->getParent() && "Can't have an MF reference here!");
985 const MachineFunction &MF = *getParent()->getParent();
986
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000987 // Most opcodes have fixed constraints in their MCInstrDesc.
988 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000989 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000990
991 if (!getOperand(OpIdx).isReg())
992 return NULL;
993
994 // For tied uses on inline asm, get the constraint from the def.
995 unsigned DefIdx;
996 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
997 OpIdx = DefIdx;
998
999 // Inline asm stores register class constraints in the flag word.
1000 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1001 if (FlagIdx < 0)
1002 return NULL;
1003
1004 unsigned Flag = getOperand(FlagIdx).getImm();
1005 unsigned RCID;
1006 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1007 return TRI->getRegClass(RCID);
1008
1009 // Assume that all registers in a memory operand are pointers.
1010 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001011 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001012
1013 return NULL;
1014}
1015
Evan Chengddfd1372011-12-14 02:11:42 +00001016/// getBundleSize - Return the number of instructions inside the MI bundle.
1017unsigned MachineInstr::getBundleSize() const {
1018 assert(isBundle() && "Expecting a bundle");
1019
1020 MachineBasicBlock::const_instr_iterator I = *this;
1021 unsigned Size = 0;
1022 while ((++I)->isInsideBundle()) {
1023 ++Size;
1024 }
1025 assert(Size > 1 && "Malformed bundle");
1026
1027 return Size;
1028}
1029
Evan Chengfaa51072007-04-26 19:00:32 +00001030/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001031/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001032/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001033int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1034 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001035 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001036 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001037 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001038 continue;
1039 unsigned MOReg = MO.getReg();
1040 if (!MOReg)
1041 continue;
1042 if (MOReg == Reg ||
1043 (TRI &&
1044 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1045 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1046 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001047 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001048 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001049 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001050 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001051}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001052
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001053/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1054/// indicating if this instruction reads or writes Reg. This also considers
1055/// partial defines.
1056std::pair<bool,bool>
1057MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1058 SmallVectorImpl<unsigned> *Ops) const {
1059 bool PartDef = false; // Partial redefine.
1060 bool FullDef = false; // Full define.
1061 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001062
1063 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1064 const MachineOperand &MO = getOperand(i);
1065 if (!MO.isReg() || MO.getReg() != Reg)
1066 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001067 if (Ops)
1068 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001069 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001070 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001071 else if (MO.getSubReg() && !MO.isUndef())
1072 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001073 PartDef = true;
1074 else
1075 FullDef = true;
1076 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001077 // A partial redefine uses Reg unless there is also a full define.
1078 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001079}
1080
Evan Cheng6130f662008-03-05 00:59:57 +00001081/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001082/// the specified register or -1 if it is not found. If isDead is true, defs
1083/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1084/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001085int
1086MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1087 const TargetRegisterInfo *TRI) const {
1088 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001089 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001090 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001091 // Accept regmask operands when Overlap is set.
1092 // Ignore them when looking for a specific def operand (Overlap == false).
1093 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1094 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001095 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001096 continue;
1097 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001098 bool Found = (MOReg == Reg);
1099 if (!Found && TRI && isPhys &&
1100 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1101 if (Overlap)
1102 Found = TRI->regsOverlap(MOReg, Reg);
1103 else
1104 Found = TRI->isSubRegister(MOReg, Reg);
1105 }
1106 if (Found && (!isDead || MO.isDead()))
1107 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001108 }
Evan Cheng6130f662008-03-05 00:59:57 +00001109 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001110}
Evan Cheng19e3f312007-05-15 01:26:09 +00001111
Evan Chengf277ee42007-05-29 18:35:22 +00001112/// findFirstPredOperandIdx() - Find the index of the first operand in the
1113/// operand list that is used to represent the predicate. It returns -1 if
1114/// none is found.
1115int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001116 // Don't call MCID.findFirstPredOperandIdx() because this variant
1117 // is sometimes called on an instruction that's not yet complete, and
1118 // so the number of operands is less than the MCID indicates. In
1119 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001120 const MCInstrDesc &MCID = getDesc();
1121 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001122 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001123 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001124 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001125 }
1126
Evan Chengf277ee42007-05-29 18:35:22 +00001127 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001128}
Jim Grosbachee61d672011-08-24 16:44:17 +00001129
Bob Wilsond9df5012009-04-09 17:16:43 +00001130/// isRegTiedToUseOperand - Given the index of a register def operand,
1131/// check if the register def is tied to a source operand, due to either
1132/// two-address elimination or inline assembly constraints. Returns the
1133/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001134bool MachineInstr::
1135isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001136 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001137 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001138 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001139 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001140 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001141 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001142 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001143 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1144 if (FlagIdx < 0)
1145 return false;
1146
1147 // Which part of the group is DefOpIdx?
1148 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1149
Evan Chengc36b7062011-01-07 23:50:32 +00001150 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1151 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001152 const MachineOperand &FMO = getOperand(i);
1153 if (!FMO.isImm())
1154 continue;
1155 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1156 continue;
1157 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001158 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001159 Idx == DefNo) {
1160 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001161 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001162 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001163 }
Evan Chengfb112882009-03-23 08:01:15 +00001164 }
Evan Chengef5d0702009-06-24 02:05:51 +00001165 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001166 }
1167
Bob Wilsond9df5012009-04-09 17:16:43 +00001168 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001169 const MCInstrDesc &MCID = getDesc();
1170 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001171 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001172 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001173 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001174 if (UseOpIdx)
1175 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001176 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001177 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001178 }
1179 return false;
1180}
1181
Evan Chenga24752f2009-03-19 20:30:06 +00001182/// isRegTiedToDefOperand - Return true if the operand of the specified index
1183/// is a register use and it is tied to an def operand. It also returns the def
1184/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001185bool MachineInstr::
1186isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001187 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001188 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001189 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001190 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001191
1192 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001193 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1194 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001195 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001196
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001197 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001198 unsigned DefNo;
1199 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1200 if (!DefOpIdx)
1201 return true;
1202
Evan Chengc36b7062011-01-07 23:50:32 +00001203 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001204 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001205 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001206 while (DefNo) {
1207 const MachineOperand &FMO = getOperand(DefIdx);
1208 assert(FMO.isImm());
1209 // Skip over this def.
1210 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1211 --DefNo;
1212 }
Evan Chengef5d0702009-06-24 02:05:51 +00001213 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001214 return true;
1215 }
1216 return false;
1217 }
1218
Evan Chenge837dea2011-06-28 19:10:37 +00001219 const MCInstrDesc &MCID = getDesc();
1220 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001221 return false;
1222 const MachineOperand &MO = getOperand(UseOpIdx);
1223 if (!MO.isReg() || !MO.isUse())
1224 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001225 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001226 if (DefIdx == -1)
1227 return false;
1228 if (DefOpIdx)
1229 *DefOpIdx = (unsigned)DefIdx;
1230 return true;
1231}
1232
Dan Gohmane6cd7572010-05-13 20:34:42 +00001233/// clearKillInfo - Clears kill flags on all operands.
1234///
1235void MachineInstr::clearKillInfo() {
1236 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1237 MachineOperand &MO = getOperand(i);
1238 if (MO.isReg() && MO.isUse())
1239 MO.setIsKill(false);
1240 }
1241}
1242
Evan Cheng576d1232006-12-06 08:27:42 +00001243/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1244///
1245void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1246 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1247 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001248 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001249 continue;
1250 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1251 MachineOperand &MOp = getOperand(j);
1252 if (!MOp.isIdenticalTo(MO))
1253 continue;
1254 if (MO.isKill())
1255 MOp.setIsKill();
1256 else
1257 MOp.setIsDead();
1258 break;
1259 }
1260 }
1261}
1262
Evan Cheng19e3f312007-05-15 01:26:09 +00001263/// copyPredicates - Copies predicate operand(s) from MI.
1264void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001265 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001266
Evan Chenge837dea2011-06-28 19:10:37 +00001267 const MCInstrDesc &MCID = MI->getDesc();
1268 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001269 return;
1270 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001271 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001272 // Predicated operands must be last operands.
1273 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001274 }
1275 }
1276}
1277
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001278void MachineInstr::substituteRegister(unsigned FromReg,
1279 unsigned ToReg,
1280 unsigned SubIdx,
1281 const TargetRegisterInfo &RegInfo) {
1282 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1283 if (SubIdx)
1284 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1285 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1286 MachineOperand &MO = getOperand(i);
1287 if (!MO.isReg() || MO.getReg() != FromReg)
1288 continue;
1289 MO.substPhysReg(ToReg, RegInfo);
1290 }
1291 } else {
1292 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1293 MachineOperand &MO = getOperand(i);
1294 if (!MO.isReg() || MO.getReg() != FromReg)
1295 continue;
1296 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1297 }
1298 }
1299}
1300
Evan Cheng9f1c8312008-07-03 09:09:37 +00001301/// isSafeToMove - Return true if it is safe to move this instruction. If
1302/// SawStore is set to true, it means that there is a store (or call) between
1303/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001304bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001305 AliasAnalysis *AA,
1306 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001307 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001308 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001309 SawStore = true;
1310 return false;
1311 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001312
1313 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001314 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001315 return false;
1316
1317 // See if this instruction does a load. If so, we have to guarantee that the
1318 // loaded value doesn't change between the load and the its intended
1319 // destination. The check for isInvariantLoad gives the targe the chance to
1320 // classify the load as always returning a constant, e.g. a constant pool
1321 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001322 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001323 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001324 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001325 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001326
Evan Chengb27087f2008-03-13 00:44:09 +00001327 return true;
1328}
1329
Evan Chengdf3b9932008-08-27 20:33:50 +00001330/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1331/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001332bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001333 AliasAnalysis *AA,
1334 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001335 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001336 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001337 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001338 return false;
1339 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001340 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001341 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001342 continue;
1343 // FIXME: For now, do not remat any instruction with register operands.
1344 // Later on, we can loosen the restriction is the register operands have
1345 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001346 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001347 // partially).
1348 if (MO.isUse())
1349 return false;
1350 else if (!MO.isDead() && MO.getReg() != DstReg)
1351 return false;
1352 }
1353 return true;
1354}
1355
Dan Gohman3e4fb702008-09-24 00:06:15 +00001356/// hasVolatileMemoryRef - Return true if this instruction may have a
1357/// volatile memory reference, or if the information describing the
1358/// memory reference is not available. Return false if it is known to
1359/// have no volatile memory references.
1360bool MachineInstr::hasVolatileMemoryRef() const {
1361 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001362 if (!mayStore() &&
1363 !mayLoad() &&
1364 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001365 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001366 return false;
1367
1368 // Otherwise, if the instruction has no memory reference information,
1369 // conservatively assume it wasn't preserved.
1370 if (memoperands_empty())
1371 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001372
Dan Gohman3e4fb702008-09-24 00:06:15 +00001373 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001374 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1375 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001376 return true;
1377
1378 return false;
1379}
1380
Dan Gohmane33f44c2009-10-07 17:38:06 +00001381/// isInvariantLoad - Return true if this instruction is loading from a
1382/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001383/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001384/// of a function if it does not change. This should only return true of
1385/// *all* loads the instruction does are invariant (if it does multiple loads).
1386bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1387 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001388 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001389 return false;
1390
1391 // If the instruction has lost its memoperands, conservatively assume that
1392 // it may not be an invariant load.
1393 if (memoperands_empty())
1394 return false;
1395
1396 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1397
1398 for (mmo_iterator I = memoperands_begin(),
1399 E = memoperands_end(); I != E; ++I) {
1400 if ((*I)->isVolatile()) return false;
1401 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001402 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001403
1404 if (const Value *V = (*I)->getValue()) {
1405 // A load from a constant PseudoSourceValue is invariant.
1406 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1407 if (PSV->isConstant(MFI))
1408 continue;
1409 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001410 if (AA && AA->pointsToConstantMemory(
1411 AliasAnalysis::Location(V, (*I)->getSize(),
1412 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001413 continue;
1414 }
1415
1416 // Otherwise assume conservatively.
1417 return false;
1418 }
1419
1420 // Everything checks out.
1421 return true;
1422}
1423
Evan Cheng229694f2009-12-03 02:31:43 +00001424/// isConstantValuePHI - If the specified instruction is a PHI that always
1425/// merges together the same virtual register, return the register, otherwise
1426/// return 0.
1427unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001428 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001429 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001430 assert(getNumOperands() >= 3 &&
1431 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001432
1433 unsigned Reg = getOperand(1).getReg();
1434 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1435 if (getOperand(i).getReg() != Reg)
1436 return 0;
1437 return Reg;
1438}
1439
Evan Chengc36b7062011-01-07 23:50:32 +00001440bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001441 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001442 return true;
1443 if (isInlineAsm()) {
1444 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1445 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1446 return true;
1447 }
1448
1449 return false;
1450}
1451
Evan Chenga57fabe2010-04-08 20:02:37 +00001452/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1453///
1454bool MachineInstr::allDefsAreDead() const {
1455 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1456 const MachineOperand &MO = getOperand(i);
1457 if (!MO.isReg() || MO.isUse())
1458 continue;
1459 if (!MO.isDead())
1460 return false;
1461 }
1462 return true;
1463}
1464
Evan Chengc8f46c42010-10-22 21:49:09 +00001465/// copyImplicitOps - Copy implicit register operands from specified
1466/// instruction to this instruction.
1467void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1468 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1469 i != e; ++i) {
1470 const MachineOperand &MO = MI->getOperand(i);
1471 if (MO.isReg() && MO.isImplicit())
1472 addOperand(MO);
1473 }
1474}
1475
Brian Gaeke21326fc2004-02-13 04:39:32 +00001476void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001477 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001478}
1479
Jim Grosbachee61d672011-08-24 16:44:17 +00001480static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001481 raw_ostream &CommentOS) {
1482 const LLVMContext &Ctx = MF->getFunction()->getContext();
1483 if (!DL.isUnknown()) { // Print source line info.
1484 DIScope Scope(DL.getScope(Ctx));
1485 // Omit the directory, because it's likely to be long and uninteresting.
1486 if (Scope.Verify())
1487 CommentOS << Scope.getFilename();
1488 else
1489 CommentOS << "<unknown>";
1490 CommentOS << ':' << DL.getLine();
1491 if (DL.getCol() != 0)
1492 CommentOS << ':' << DL.getCol();
1493 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1494 if (!InlinedAtDL.isUnknown()) {
1495 CommentOS << " @[ ";
1496 printDebugLoc(InlinedAtDL, MF, CommentOS);
1497 CommentOS << " ]";
1498 }
1499 }
1500}
1501
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001502void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001503 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1504 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001505 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001506 if (const MachineBasicBlock *MBB = getParent()) {
1507 MF = MBB->getParent();
1508 if (!TM && MF)
1509 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001510 if (MF)
1511 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001512 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001513
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001514 // Save a list of virtual registers.
1515 SmallVector<unsigned, 8> VirtRegs;
1516
Dan Gohman0ba90f32009-10-31 20:19:03 +00001517 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001518 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001519 for (; StartOp < e && getOperand(StartOp).isReg() &&
1520 getOperand(StartOp).isDef() &&
1521 !getOperand(StartOp).isImplicit();
1522 ++StartOp) {
1523 if (StartOp != 0) OS << ", ";
1524 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001525 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001526 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001527 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001528 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001529
Dan Gohman0ba90f32009-10-31 20:19:03 +00001530 if (StartOp != 0)
1531 OS << " = ";
1532
1533 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001534 if (TM && TM->getInstrInfo())
1535 OS << TM->getInstrInfo()->getName(getOpcode());
1536 else
1537 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001538
Dan Gohman0ba90f32009-10-31 20:19:03 +00001539 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001540 bool OmittedAnyCallClobbers = false;
1541 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001542 unsigned AsmDescOp = ~0u;
1543 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001544
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001545 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001546 // Print asm string.
1547 OS << " ";
1548 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1549
1550 // Print HasSideEffects, IsAlignStack
1551 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1552 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1553 OS << " [sideeffect]";
1554 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1555 OS << " [alignstack]";
1556
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001557 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001558 FirstOp = false;
1559 }
1560
1561
Chris Lattner6a592272002-10-30 01:55:38 +00001562 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001563 const MachineOperand &MO = getOperand(i);
1564
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001565 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001566 VirtRegs.push_back(MO.getReg());
1567
Dan Gohman80f6c582009-11-09 19:38:45 +00001568 // Omit call-clobbered registers which aren't used anywhere. This makes
1569 // call instructions much less noisy on targets where calls clobber lots
1570 // of registers. Don't rely on MO.isDead() because we may be called before
1571 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001572 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001573 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1574 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001575 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001576 const MachineRegisterInfo &MRI = MF->getRegInfo();
1577 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1578 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001579 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1580 AI.isValid(); ++AI) {
1581 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001582 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1583 HasAliasLive = true;
1584 break;
1585 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001586 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001587 if (!HasAliasLive) {
1588 OmittedAnyCallClobbers = true;
1589 continue;
1590 }
1591 }
1592 }
1593 }
1594
1595 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001596 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001597 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001598 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1599 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001600 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001601 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001602 OS << "opt:";
1603 }
Evan Cheng59b36552010-04-28 20:03:13 +00001604 if (isDebugValue() && MO.isMetadata()) {
1605 // Pretty print DBG_VALUE instructions.
1606 const MDNode *MD = MO.getMetadata();
1607 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1608 OS << "!\"" << MDS->getString() << '\"';
1609 else
1610 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001611 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1612 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001613 } else if (i == AsmDescOp && MO.isImm()) {
1614 // Pretty print the inline asm operand descriptor.
1615 OS << '$' << AsmOpCount++;
1616 unsigned Flag = MO.getImm();
1617 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001618 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1619 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1620 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1621 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1622 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1623 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1624 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001625 }
1626
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001627 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001628 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001629 if (TM)
1630 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1631 else
1632 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001633 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001634
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001635 unsigned TiedTo = 0;
1636 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001637 OS << " tiedto:$" << TiedTo;
1638
1639 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001640
1641 // Compute the index of the next operand descriptor.
1642 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001643 } else
1644 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001645 }
1646
1647 // Briefly indicate whether any call clobbers were omitted.
1648 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001649 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001650 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001651 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001652
Dan Gohman0ba90f32009-10-31 20:19:03 +00001653 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001654 if (Flags) {
1655 if (!HaveSemi) OS << ";"; HaveSemi = true;
1656 OS << " flags: ";
1657
1658 if (Flags & FrameSetup)
1659 OS << "FrameSetup";
1660 }
1661
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001662 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001663 if (!HaveSemi) OS << ";"; HaveSemi = true;
1664
1665 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001666 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1667 i != e; ++i) {
1668 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001669 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001670 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001671 }
1672 }
1673
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001674 // Print the regclass of any virtual registers encountered.
1675 if (MRI && !VirtRegs.empty()) {
1676 if (!HaveSemi) OS << ";"; HaveSemi = true;
1677 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1678 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001679 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001680 for (unsigned j = i+1; j != VirtRegs.size();) {
1681 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1682 ++j;
1683 continue;
1684 }
1685 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001686 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001687 VirtRegs.erase(VirtRegs.begin()+j);
1688 }
1689 }
1690 }
1691
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001692 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001693 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1694 if (!HaveSemi) OS << ";"; HaveSemi = true;
1695 DIVariable DV(getOperand(e - 1).getMetadata());
1696 OS << " line no:" << DV.getLineNumber();
1697 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1698 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1699 if (!InlinedAtDL.isUnknown()) {
1700 OS << " inlined @[ ";
1701 printDebugLoc(InlinedAtDL, MF, OS);
1702 OS << " ]";
1703 }
1704 }
1705 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001706 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001707 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001708 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001709 }
1710
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001711 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001712}
1713
Owen Andersonb487e722008-01-24 01:10:07 +00001714bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001715 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001716 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001717 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001718 bool hasAliases = isPhysReg &&
1719 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001720 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001721 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001722 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1723 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001724 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001725 continue;
1726 unsigned Reg = MO.getReg();
1727 if (!Reg)
1728 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001729
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001730 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001731 if (!Found) {
1732 if (MO.isKill())
1733 // The register is already marked kill.
1734 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001735 if (isPhysReg && isRegTiedToDefOperand(i))
1736 // Two-address uses of physregs must not be marked kill.
1737 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001738 MO.setIsKill();
1739 Found = true;
1740 }
1741 } else if (hasAliases && MO.isKill() &&
1742 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001743 // A super-register kill already exists.
1744 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001745 return true;
1746 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001747 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001748 }
1749 }
1750
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001751 // Trim unneeded kill operands.
1752 while (!DeadOps.empty()) {
1753 unsigned OpIdx = DeadOps.back();
1754 if (getOperand(OpIdx).isImplicit())
1755 RemoveOperand(OpIdx);
1756 else
1757 getOperand(OpIdx).setIsKill(false);
1758 DeadOps.pop_back();
1759 }
1760
Bill Wendling4a23d722008-03-03 22:14:33 +00001761 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001762 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001763 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001764 addOperand(MachineOperand::CreateReg(IncomingReg,
1765 false /*IsDef*/,
1766 true /*IsImp*/,
1767 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001768 return true;
1769 }
Dan Gohman3f629402008-09-03 15:56:16 +00001770 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001771}
1772
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001773void MachineInstr::clearRegisterKills(unsigned Reg,
1774 const TargetRegisterInfo *RegInfo) {
1775 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1776 RegInfo = 0;
1777 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1778 MachineOperand &MO = getOperand(i);
1779 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1780 continue;
1781 unsigned OpReg = MO.getReg();
1782 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1783 MO.setIsKill(false);
1784 }
1785}
1786
Owen Andersonb487e722008-01-24 01:10:07 +00001787bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001788 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001789 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001790 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001791 bool hasAliases = isPhysReg &&
1792 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001793 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001794 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001795 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1796 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001797 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001798 continue;
1799 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001800 if (!Reg)
1801 continue;
1802
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001803 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001804 MO.setIsDead();
1805 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001806 } else if (hasAliases && MO.isDead() &&
1807 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001808 // There exists a super-register that's marked dead.
1809 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001810 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001811 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001812 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001813 }
1814 }
1815
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001816 // Trim unneeded dead operands.
1817 while (!DeadOps.empty()) {
1818 unsigned OpIdx = DeadOps.back();
1819 if (getOperand(OpIdx).isImplicit())
1820 RemoveOperand(OpIdx);
1821 else
1822 getOperand(OpIdx).setIsDead(false);
1823 DeadOps.pop_back();
1824 }
1825
Dan Gohman3f629402008-09-03 15:56:16 +00001826 // If not found, this means an alias of one of the operands is dead. Add a
1827 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001828 if (Found || !AddIfNotFound)
1829 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001830
Chris Lattner31530612009-06-24 17:54:48 +00001831 addOperand(MachineOperand::CreateReg(IncomingReg,
1832 true /*IsDef*/,
1833 true /*IsImp*/,
1834 false /*IsKill*/,
1835 true /*IsDead*/));
1836 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001837}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001838
1839void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1840 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001841 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1842 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1843 if (MO)
1844 return;
1845 } else {
1846 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1847 const MachineOperand &MO = getOperand(i);
1848 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1849 MO.getSubReg() == 0)
1850 return;
1851 }
1852 }
1853 addOperand(MachineOperand::CreateReg(IncomingReg,
1854 true /*IsDef*/,
1855 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001856}
Evan Cheng67eaa082010-03-03 23:37:30 +00001857
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001858void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001859 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001860 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001861 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1862 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001863 if (MO.isRegMask()) {
1864 HasRegMask = true;
1865 continue;
1866 }
Dan Gohmandb497122010-06-18 23:28:01 +00001867 if (!MO.isReg() || !MO.isDef()) continue;
1868 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001869 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001870 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001871 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1872 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001873 if (TRI.regsOverlap(*I, Reg)) {
1874 Dead = false;
1875 break;
1876 }
1877 // If there are no uses, including partial uses, the def is dead.
1878 if (Dead) MO.setIsDead();
1879 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001880
1881 // This is a call with a register mask operand.
1882 // Mask clobbers are always dead, so add defs for the non-dead defines.
1883 if (HasRegMask)
1884 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1885 I != E; ++I)
1886 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001887}
1888
Evan Cheng67eaa082010-03-03 23:37:30 +00001889unsigned
1890MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001891 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001892 SmallVector<size_t, 8> HashComponents;
1893 HashComponents.reserve(MI->getNumOperands() + 1);
1894 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001895 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1896 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001897 if (MO.isReg() && MO.isDef() &&
1898 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1899 continue; // Skip virtual register defs.
1900
1901 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001902 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001903 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001904}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001905
1906void MachineInstr::emitError(StringRef Msg) const {
1907 // Find the source location cookie.
1908 unsigned LocCookie = 0;
1909 const MDNode *LocMD = 0;
1910 for (unsigned i = getNumOperands(); i != 0; --i) {
1911 if (getOperand(i-1).isMetadata() &&
1912 (LocMD = getOperand(i-1).getMetadata()) &&
1913 LocMD->getNumOperands() != 0) {
1914 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1915 LocCookie = CI->getZExtValue();
1916 break;
1917 }
1918 }
1919 }
1920
1921 if (const MachineBasicBlock *MBB = getParent())
1922 if (const MachineFunction *MF = MBB->getParent())
1923 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1924 report_fatal_error(Msg);
1925}