blob: 9d8c97a8323b71c9c5c8f368cd10f21f152671d4 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000051#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
187 Streamer.EmitBytes(CurrentVendor, 0);
188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
197 Streamer.EmitULEB128IntValue(item.Tag, 0);
198 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
201 Streamer.EmitULEB128IntValue(item.IntValue, 0);
202 break;
203 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000204 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golin719927a2011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindola33363842010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000216MachineLocation ARMAsmPrinter::
217getDebugValueLocation(const MachineInstr *MI) const {
218 MachineLocation Location;
219 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
220 // Frame address. Currently handles register +- offset only.
221 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
222 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
223 else {
224 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
225 }
226 return Location;
227}
228
Devang Patel27f5acb2011-04-21 22:48:26 +0000229/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000230void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 const TargetRegisterInfo *RI = TM.getRegisterInfo();
232 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000233 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 else {
235 unsigned Reg = MLoc.getReg();
236 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000237 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 // S registers are described as bit-pieces of a register
239 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
240 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000241
Devang Patel27f5acb2011-04-21 22:48:26 +0000242 unsigned SReg = Reg - ARM::S0;
243 bool odd = SReg & 0x1;
244 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000245
246 OutStreamer.AddComment("DW_OP_regx for S register");
247 EmitInt8(dwarf::DW_OP_regx);
248
249 OutStreamer.AddComment(Twine(SReg));
250 EmitULEB128(Rx);
251
252 if (odd) {
253 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
254 EmitInt8(dwarf::DW_OP_bit_piece);
255 EmitULEB128(32);
256 EmitULEB128(32);
257 } else {
258 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
259 EmitInt8(dwarf::DW_OP_bit_piece);
260 EmitULEB128(32);
261 EmitULEB128(0);
262 }
Devang Patel71f3f112011-04-21 23:22:35 +0000263 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000264 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000265 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000266 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
267 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000268
269 unsigned QReg = Reg - ARM::Q0;
270 unsigned D1 = 256 + 2 * QReg;
271 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000272
Devang Patel71f3f112011-04-21 23:22:35 +0000273 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
274 EmitInt8(dwarf::DW_OP_regx);
275 EmitULEB128(D1);
276 OutStreamer.AddComment("DW_OP_piece 8");
277 EmitInt8(dwarf::DW_OP_piece);
278 EmitULEB128(8);
279
280 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
281 EmitInt8(dwarf::DW_OP_regx);
282 EmitULEB128(D2);
283 OutStreamer.AddComment("DW_OP_piece 8");
284 EmitInt8(dwarf::DW_OP_piece);
285 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000286 }
287 }
288}
289
Chris Lattner953ebb72010-01-27 23:58:11 +0000290void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000291 OutStreamer.ForceCodeRegion();
292
Chris Lattner953ebb72010-01-27 23:58:11 +0000293 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000294 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000295 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000297
Chris Lattner953ebb72010-01-27 23:58:11 +0000298 OutStreamer.EmitLabel(CurrentFnSym);
299}
300
James Molloy34982572012-01-26 09:25:43 +0000301void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
302 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
303 assert(Size && "C++ constructor pointer had zero size!");
304
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000305 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000306 assert(GV && "C++ constructor pointer was not a GlobalValue!");
307
308 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
309 (Subtarget->isTargetDarwin()
310 ? MCSymbolRefExpr::VK_None
311 : MCSymbolRefExpr::VK_ARM_TARGET1),
312 OutContext);
313
314 OutStreamer.EmitValue(E, Size);
315}
316
Jim Grosbach2317e402010-09-30 01:57:53 +0000317/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000318/// method to print assembly for each instruction.
319///
320bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000321 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000322 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000323
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000324 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000325}
326
Evan Cheng055b0312009-06-29 07:51:04 +0000327void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000328 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000329 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 unsigned TF = MO.getTargetFlags();
331
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000332 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000333 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000334 case MachineOperand::MO_Register: {
335 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000336 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000337 assert(!MO.getSubReg() && "Subregs should be eliminated!");
338 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000340 }
Evan Chenga8e29892007-01-19 07:51:42 +0000341 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000342 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000343 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000344 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000345 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000346 O << ":lower16:";
347 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000348 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000350 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000354 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000356 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000357 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000358 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
359 (TF & ARMII::MO_LO16))
360 O << ":lower16:";
361 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
362 (TF & ARMII::MO_HI16))
363 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000364 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000365
Chris Lattner0c08d092010-04-03 22:28:33 +0000366 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000367 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000368 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000369 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000370 }
Evan Chenga8e29892007-01-19 07:51:42 +0000371 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000372 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000373 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000374 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000375 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000376 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000377 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000378 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000381 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000382 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000384}
385
Evan Cheng055b0312009-06-29 07:51:04 +0000386//===--------------------------------------------------------------------===//
387
Chris Lattner0890cf12010-01-25 19:51:38 +0000388MCSymbol *ARMAsmPrinter::
389GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
390 const MachineBasicBlock *MBB) const {
391 SmallString<60> Name;
392 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000393 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000394 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000395 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000396}
397
398MCSymbol *ARMAsmPrinter::
399GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
400 SmallString<60> Name;
401 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000402 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000403 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000404}
405
Jim Grosbach433a5782010-09-24 20:47:58 +0000406
407MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
408 SmallString<60> Name;
409 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
410 << getFunctionNumber();
411 return OutContext.GetOrCreateSymbol(Name.str());
412}
413
Evan Cheng055b0312009-06-29 07:51:04 +0000414bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000415 unsigned AsmVariant, const char *ExtraCode,
416 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 // Does this asm operand have a single letter operand modifier?
418 if (ExtraCode && ExtraCode[0]) {
419 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000420
Evan Chenga8e29892007-01-19 07:51:42 +0000421 switch (ExtraCode[0]) {
422 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000423 case 'a': // Print as a memory address.
424 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000425 O << "["
426 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
427 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000428 return false;
429 }
430 // Fallthrough
431 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000432 if (!MI->getOperand(OpNum).isImm())
433 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000434 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000435 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000436 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000437 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000438 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000439 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000440 case 'y': // Print a VFP single precision register as indexed double.
441 // This uses the ordering of the alias table to get the first 'd' register
442 // that overlaps the 's' register. Also, s0 is an odd register, hence the
443 // odd modulus check below.
444 if (MI->getOperand(OpNum).isReg()) {
445 unsigned Reg = MI->getOperand(OpNum).getReg();
446 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
447 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
448 (((Reg % 2) == 1) ? "[0]" : "[1]");
449 return false;
450 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000451 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000452 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000453 if (!MI->getOperand(OpNum).isImm())
454 return true;
455 O << ~(MI->getOperand(OpNum).getImm());
456 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000457 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000458 if (!MI->getOperand(OpNum).isImm())
459 return true;
460 O << (MI->getOperand(OpNum).getImm() & 0xffff);
461 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000462 case 'M': { // A register range suitable for LDM/STM.
463 if (!MI->getOperand(OpNum).isReg())
464 return true;
465 const MachineOperand &MO = MI->getOperand(OpNum);
466 unsigned RegBegin = MO.getReg();
467 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
468 // already got the operands in registers that are operands to the
469 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000470
Eric Christopher3c14f242011-05-28 01:40:44 +0000471 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000472
Eric Christopher3c14f242011-05-28 01:40:44 +0000473 // FIXME: The register allocator not only may not have given us the
474 // registers in sequence, but may not be in ascending registers. This
475 // will require changes in the register allocator that'll need to be
476 // propagated down here if the operands change.
477 unsigned RegOps = OpNum + 1;
478 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000479 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000480 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
481 RegOps++;
482 }
483
484 O << "}";
485
486 return false;
487 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000488 case 'R': // The most significant register of a pair.
489 case 'Q': { // The least significant register of a pair.
490 if (OpNum == 0)
491 return true;
492 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
493 if (!FlagsOP.isImm())
494 return true;
495 unsigned Flags = FlagsOP.getImm();
496 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
497 if (NumVals != 2)
498 return true;
499 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
500 if (RegOp >= MI->getNumOperands())
501 return true;
502 const MachineOperand &MO = MI->getOperand(RegOp);
503 if (!MO.isReg())
504 return true;
505 unsigned Reg = MO.getReg();
506 O << ARMInstPrinter::getRegisterName(Reg);
507 return false;
508 }
509
Eric Christopherfef50062011-05-24 22:27:43 +0000510 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000511 case 'f': { // The high doubleword register of a NEON quad register.
512 if (!MI->getOperand(OpNum).isReg())
513 return true;
514 unsigned Reg = MI->getOperand(OpNum).getReg();
515 if (!ARM::QPRRegClass.contains(Reg))
516 return true;
517 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
518 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
519 ARM::dsub_0 : ARM::dsub_1);
520 O << ARMInstPrinter::getRegisterName(SubReg);
521 return false;
522 }
523
524 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000525 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000526 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000527 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529 }
Jim Grosbache9952212009-09-04 01:38:51 +0000530
Chris Lattner35c33bd2010-04-04 04:47:45 +0000531 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000532 return false;
533}
534
Bob Wilson224c2442009-05-19 05:53:42 +0000535bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000536 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000537 const char *ExtraCode,
538 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000539 // Does this asm operand have a single letter operand modifier?
540 if (ExtraCode && ExtraCode[0]) {
541 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000542
Eric Christopher8f894632011-05-25 20:51:58 +0000543 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000544 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000545 default: return true; // Unknown modifier.
546 case 'm': // The base register of a memory operand.
547 if (!MI->getOperand(OpNum).isReg())
548 return true;
549 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
550 return false;
551 }
552 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000553
Bob Wilson765cc0b2009-10-13 20:50:28 +0000554 const MachineOperand &MO = MI->getOperand(OpNum);
555 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000556 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000557 return false;
558}
559
Bob Wilson812209a2009-09-30 22:06:26 +0000560void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000561 if (Subtarget->isTargetDarwin()) {
562 Reloc::Model RelocM = TM.getRelocationModel();
563 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
564 // Declare all the text sections up front (before the DWARF sections
565 // emitted by AsmPrinter::doInitialization) so the assembler will keep
566 // them together at the beginning of the object file. This helps
567 // avoid out-of-range branches that are due a fundamental limitation of
568 // the way symbol offsets are encoded with the current Darwin ARM
569 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000570 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000571 static_cast<const TargetLoweringObjectFileMachO &>(
572 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000573 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
574 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
575 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
576 if (RelocM == Reloc::DynamicNoPIC) {
577 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000578 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
579 MCSectionMachO::S_SYMBOL_STUBS,
580 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000581 OutStreamer.SwitchSection(sect);
582 } else {
583 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000584 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
585 MCSectionMachO::S_SYMBOL_STUBS,
586 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000587 OutStreamer.SwitchSection(sect);
588 }
Bob Wilson63db5942010-07-30 19:55:47 +0000589 const MCSection *StaticInitSect =
590 OutContext.getMachOSection("__TEXT", "__StaticInit",
591 MCSectionMachO::S_REGULAR |
592 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
593 SectionKind::getText());
594 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000595 }
596 }
597
Jim Grosbache5165492009-11-09 00:11:35 +0000598 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000599 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000600
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000601 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000602 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000603 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000604}
605
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000606
Chris Lattner4a071d62009-10-19 17:59:19 +0000607void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000608 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000609 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000610 const TargetLoweringObjectFileMachO &TLOFMacho =
611 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000612 MachineModuleInfoMachO &MMIMacho =
613 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000614
Evan Chenga8e29892007-01-19 07:51:42 +0000615 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000616 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000617
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000618 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000619 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000620 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000621 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000622 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000623 // L_foo$stub:
624 OutStreamer.EmitLabel(Stubs[i].first);
625 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000626 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
627 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000628
Bill Wendling52a50e52010-03-11 01:18:13 +0000629 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000630 // External to current translation unit.
631 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
632 else
633 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000634 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000635 // When we place the LSDA into the TEXT section, the type info
636 // pointers need to be indirect and pc-rel. We accomplish this by
637 // using NLPs; however, sometimes the types are local to the file.
638 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000639 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
640 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000641 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000642 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000643
644 Stubs.clear();
645 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000646 }
647
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000648 Stubs = MMIMacho.GetHiddenGVStubList();
649 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000650 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000651 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000652 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
653 // L_foo$stub:
654 OutStreamer.EmitLabel(Stubs[i].first);
655 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000656 OutStreamer.EmitValue(MCSymbolRefExpr::
657 Create(Stubs[i].second.getPointer(),
658 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000659 4/*size*/, 0/*addrspace*/);
660 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000661
662 Stubs.clear();
663 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000664 }
665
Evan Chenga8e29892007-01-19 07:51:42 +0000666 // Funny Darwin hack: This flag tells the linker that no global symbols
667 // contain code that falls through to other global symbols (e.g. the obvious
668 // implementation of multiple entry points). If this doesn't occur, the
669 // linker can safely perform dead code stripping. Since LLVM never
670 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000671 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000672 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000673}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000674
Chris Lattner97f06932009-10-19 20:20:46 +0000675//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000676// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
677// FIXME:
678// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000679// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000680// Instead of subclassing the MCELFStreamer, we do the work here.
681
682void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000683
Jason W Kim17b443d2010-10-11 23:01:44 +0000684 emitARMAttributeSection();
685
Renato Golin728ff0d2011-02-28 22:04:27 +0000686 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
687 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000688 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000689 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000690 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000691 emitFPU = true;
692 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000693 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
694 AttrEmitter = new ObjectAttributeEmitter(O);
695 }
696
697 AttrEmitter->MaybeSwitchVendor("aeabi");
698
Jason W Kimdef9ac42010-10-06 22:36:46 +0000699 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000700
701 if (CPUString == "cortex-a8" ||
702 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000703 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000704 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
705 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
706 ARMBuildAttrs::ApplicationProfile);
707 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
708 ARMBuildAttrs::Allowed);
709 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
710 ARMBuildAttrs::AllowThumb32);
711 // Fixme: figure out when this is emitted.
712 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
713 // ARMBuildAttrs::AllowWMMXv1);
714 //
715
716 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000717 } else if (CPUString == "xscale") {
718 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
719 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
720 ARMBuildAttrs::Allowed);
721 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
722 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000723 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000724 // FIXME: Why these defaults?
725 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000726 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
727 ARMBuildAttrs::Allowed);
728 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
729 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000730 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000731
Renato Goline89a0532011-03-02 21:20:09 +0000732 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000733 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000734 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
735 if (Subtarget->hasNEONVFP4())
736 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon-vfpv4");
737 else
738 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000739 /* If emitted for NEON, omit from VFP below, since you can have both
740 * NEON and VFP in build attributes but only one .fpu */
741 emitFPU = false;
742 }
743
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000744 /* VFPv4 + .fpu */
745 if (Subtarget->hasVFP4()) {
746 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
747 ARMBuildAttrs::AllowFPv4A);
748 if (emitFPU)
749 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
750
Renato Golin728ff0d2011-02-28 22:04:27 +0000751 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000752 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000753 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
754 ARMBuildAttrs::AllowFPv3A);
755 if (emitFPU)
756 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
757
758 /* VFPv2 + .fpu */
759 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000760 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
761 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000762 if (emitFPU)
763 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
764 }
765
766 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000767 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000768 if (Subtarget->hasNEON()) {
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
770 ARMBuildAttrs::Allowed);
771 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000772
773 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000775 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
776 ARMBuildAttrs::Allowed);
777 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
778 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000779 }
780
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000782 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
783 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000784 else
Jason W Kimf009a962011-02-07 00:49:53 +0000785 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
786 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000787
Jason W Kimf009a962011-02-07 00:49:53 +0000788 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000789 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000790 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
791 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000792
793 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000794 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000795 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
796 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000797 }
798 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000799
Jason W Kimf009a962011-02-07 00:49:53 +0000800 if (Subtarget->hasDivide())
801 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000802
803 AttrEmitter->Finish();
804 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000805}
806
Jason W Kim17b443d2010-10-11 23:01:44 +0000807void ARMAsmPrinter::emitARMAttributeSection() {
808 // <format-version>
809 // [ <section-length> "vendor-name"
810 // [ <file-tag> <size> <attribute>*
811 // | <section-tag> <size> <section-number>* 0 <attribute>*
812 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
813 // ]+
814 // ]*
815
816 if (OutStreamer.hasRawTextSupport())
817 return;
818
819 const ARMElfTargetObjectFile &TLOFELF =
820 static_cast<const ARMElfTargetObjectFile &>
821 (getObjFileLowering());
822
823 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000824
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000825 // Format version
826 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000827}
828
Jason W Kimdef9ac42010-10-06 22:36:46 +0000829//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000830
Jim Grosbach988ce092010-09-18 00:05:05 +0000831static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
832 unsigned LabelId, MCContext &Ctx) {
833
834 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
835 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
836 return Label;
837}
838
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000839static MCSymbolRefExpr::VariantKind
840getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
841 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000842 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
843 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
844 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
845 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
846 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
847 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
848 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000849 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000850}
851
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000852MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
853 bool isIndirect = Subtarget->isTargetDarwin() &&
854 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
855 if (!isIndirect)
856 return Mang->getSymbol(GV);
857
858 // FIXME: Remove this when Darwin transition to @GOT like syntax.
859 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
860 MachineModuleInfoMachO &MMIMachO =
861 MMI->getObjFileInfo<MachineModuleInfoMachO>();
862 MachineModuleInfoImpl::StubValueTy &StubSym =
863 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
864 MMIMachO.getGVStubEntry(MCSym);
865 if (StubSym.getPointer() == 0)
866 StubSym = MachineModuleInfoImpl::
867 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
868 return MCSym;
869}
870
Jim Grosbach5df08d82010-11-09 18:45:04 +0000871void ARMAsmPrinter::
872EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
873 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
874
875 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000876
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000877 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000878 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000879 SmallString<128> Str;
880 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000881 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000882 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000883 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000884 const BlockAddress *BA =
885 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
886 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000887 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000888 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000889 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000890 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000891 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000892 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000893 } else {
894 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000895 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
896 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000897 }
898
899 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000900 const MCExpr *Expr =
901 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
902 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000903
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000904 if (ACPV->getPCAdjustment()) {
905 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
906 getFunctionNumber(),
907 ACPV->getLabelId(),
908 OutContext);
909 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
910 PCRelExpr =
911 MCBinaryExpr::CreateAdd(PCRelExpr,
912 MCConstantExpr::Create(ACPV->getPCAdjustment(),
913 OutContext),
914 OutContext);
915 if (ACPV->mustAddCurrentAddress()) {
916 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
917 // label, so just emit a local label end reference that instead.
918 MCSymbol *DotSym = OutContext.CreateTempSymbol();
919 OutStreamer.EmitLabel(DotSym);
920 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
921 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000922 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000923 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000924 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000925 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926}
927
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000928void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
929 unsigned Opcode = MI->getOpcode();
930 int OpNum = 1;
931 if (Opcode == ARM::BR_JTadd)
932 OpNum = 2;
933 else if (Opcode == ARM::BR_JTm)
934 OpNum = 3;
935
936 const MachineOperand &MO1 = MI->getOperand(OpNum);
937 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
938 unsigned JTI = MO1.getIndex();
939
Owen Anderson2fec6c52011-10-04 23:26:17 +0000940 // Tag the jump table appropriately for precise disassembly.
941 OutStreamer.EmitJumpTable32Region();
942
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000943 // Emit a label for the jump table.
944 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
945 OutStreamer.EmitLabel(JTISymbol);
946
947 // Emit each entry of the table.
948 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
949 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
950 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
951
952 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
953 MachineBasicBlock *MBB = JTBBs[i];
954 // Construct an MCExpr for the entry. We want a value of the form:
955 // (BasicBlockAddr - TableBeginAddr)
956 //
957 // For example, a table with entries jumping to basic blocks BB0 and BB1
958 // would look like:
959 // LJTI_0_0:
960 // .word (LBB0 - LJTI_0_0)
961 // .word (LBB1 - LJTI_0_0)
962 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
963
964 if (TM.getRelocationModel() == Reloc::PIC_)
965 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
966 OutContext),
967 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000968 // If we're generating a table of Thumb addresses in static relocation
969 // model, we need to add one to keep interworking correctly.
970 else if (AFI->isThumbFunction())
971 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
972 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000973 OutStreamer.EmitValue(Expr, 4);
974 }
975}
976
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000977void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
978 unsigned Opcode = MI->getOpcode();
979 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
980 const MachineOperand &MO1 = MI->getOperand(OpNum);
981 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
982 unsigned JTI = MO1.getIndex();
983
984 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000985 if (MI->getOpcode() == ARM::t2TBB_JT) {
986 OutStreamer.EmitJumpTable8Region();
987 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
988 OutStreamer.EmitJumpTable16Region();
989 } else {
990 OutStreamer.EmitJumpTable32Region();
991 }
992
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000993 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
994 OutStreamer.EmitLabel(JTISymbol);
995
996 // Emit each entry of the table.
997 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
998 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
999 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001000 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +00001001 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001002 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +00001003 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001004 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001005
1006 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1007 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001008 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1009 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001010 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001011 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001012 MCInst BrInst;
1013 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001014 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001015 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1016 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001017 OutStreamer.EmitInstruction(BrInst);
1018 continue;
1019 }
1020 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001021 // MCExpr for the entry. We want a value of the form:
1022 // (BasicBlockAddr - TableBeginAddr) / 2
1023 //
1024 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1025 // would look like:
1026 // LJTI_0_0:
1027 // .byte (LBB0 - LJTI_0_0) / 2
1028 // .byte (LBB1 - LJTI_0_0) / 2
1029 const MCExpr *Expr =
1030 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1031 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1032 OutContext);
1033 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1034 OutContext);
1035 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001036 }
1037}
1038
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001039void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1040 raw_ostream &OS) {
1041 unsigned NOps = MI->getNumOperands();
1042 assert(NOps==4);
1043 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1044 // cast away const; DIetc do not take const operands for some reason.
1045 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1046 OS << V.getName();
1047 OS << " <- ";
1048 // Frame address. Currently handles register +- offset only.
1049 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1050 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1051 OS << ']';
1052 OS << "+";
1053 printOperand(MI, NOps-2, OS);
1054}
1055
Jim Grosbach40edf732010-12-14 21:10:47 +00001056static void populateADROperands(MCInst &Inst, unsigned Dest,
1057 const MCSymbol *Label,
1058 unsigned pred, unsigned ccreg,
1059 MCContext &Ctx) {
1060 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1061 Inst.addOperand(MCOperand::CreateReg(Dest));
1062 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1063 // Add predicate operands.
1064 Inst.addOperand(MCOperand::CreateImm(pred));
1065 Inst.addOperand(MCOperand::CreateReg(ccreg));
1066}
1067
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001068void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1069 unsigned Opcode) {
1070 MCInst TmpInst;
1071
1072 // Emit the instruction as usual, just patch the opcode.
1073 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1074 TmpInst.setOpcode(Opcode);
1075 OutStreamer.EmitInstruction(TmpInst);
1076}
1077
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001078void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1079 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1080 "Only instruction which are involved into frame setup code are allowed");
1081
1082 const MachineFunction &MF = *MI->getParent()->getParent();
1083 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001084 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001085
1086 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001087 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001088 unsigned SrcReg, DstReg;
1089
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001090 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1091 // Two special cases:
1092 // 1) tPUSH does not have src/dst regs.
1093 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1094 // load. Yes, this is pretty fragile, but for now I don't see better
1095 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001096 SrcReg = DstReg = ARM::SP;
1097 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001098 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001099 DstReg = MI->getOperand(0).getReg();
1100 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001101
1102 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001103 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001104 // Register saves.
1105 assert(DstReg == ARM::SP &&
1106 "Only stack pointer as a destination reg is supported");
1107
1108 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001109 // Skip src & dst reg, and pred ops.
1110 unsigned StartOp = 2 + 2;
1111 // Use all the operands.
1112 unsigned NumOffset = 0;
1113
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001114 switch (Opc) {
1115 default:
1116 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001117 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001118 case ARM::tPUSH:
1119 // Special case here: no src & dst reg, but two extra imp ops.
1120 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001121 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001122 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001123 case ARM::VSTMDDB_UPD:
1124 assert(SrcReg == ARM::SP &&
1125 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001126 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1127 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001128 RegList.push_back(MI->getOperand(i).getReg());
1129 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001130 case ARM::STR_PRE_IMM:
1131 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001132 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001133 assert(MI->getOperand(2).getReg() == ARM::SP &&
1134 "Only stack pointer as a source reg is supported");
1135 RegList.push_back(SrcReg);
1136 break;
1137 }
1138 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1139 } else {
1140 // Changes of stack / frame pointer.
1141 if (SrcReg == ARM::SP) {
1142 int64_t Offset = 0;
1143 switch (Opc) {
1144 default:
1145 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001146 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001147 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001148 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001149 Offset = 0;
1150 break;
1151 case ARM::ADDri:
1152 Offset = -MI->getOperand(2).getImm();
1153 break;
1154 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001155 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001156 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001157 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001158 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001159 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001160 break;
1161 case ARM::tADDspi:
1162 case ARM::tADDrSPi:
1163 Offset = -MI->getOperand(2).getImm()*4;
1164 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001165 case ARM::tLDRpci: {
1166 // Grab the constpool index and check, whether it corresponds to
1167 // original or cloned constpool entry.
1168 unsigned CPI = MI->getOperand(1).getIndex();
1169 const MachineConstantPool *MCP = MF.getConstantPool();
1170 if (CPI >= MCP->getConstants().size())
1171 CPI = AFI.getOriginalCPIdx(CPI);
1172 assert(CPI != -1U && "Invalid constpool index");
1173
1174 // Derive the actual offset.
1175 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1176 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1177 // FIXME: Check for user, it should be "add" instruction!
1178 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001179 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001180 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001181 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001182
1183 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001184 // Set-up of the frame pointer. Positive values correspond to "add"
1185 // instruction.
1186 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001187 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001188 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001189 // instruction.
1190 OutStreamer.EmitPad(Offset);
1191 } else {
1192 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001193 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001194 }
1195 } else if (DstReg == ARM::SP) {
1196 // FIXME: .movsp goes here
1197 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001198 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001199 }
1200 else {
1201 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001202 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001203 }
1204 }
1205}
1206
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001207extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001208
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001209// Simple pseudo-instructions have their lowering (with expansion to real
1210// instructions) auto-generated.
1211#include "ARMGenMCPseudoLowering.inc"
1212
Jim Grosbachb454cda2010-09-29 15:23:40 +00001213void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001214 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1215 OutStreamer.EmitCodeRegion();
1216
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001217 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001218 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001219 EmitUnwindingInstruction(MI);
1220
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001221 // Do any auto-generated pseudo lowerings.
1222 if (emitPseudoExpansionLowering(OutStreamer, MI))
1223 return;
1224
Andrew Trick3be654f2011-09-21 02:20:46 +00001225 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1226 "Pseudo flag setting opcode should be expanded early");
1227
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001228 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001229 unsigned Opc = MI->getOpcode();
1230 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001231 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001232 case ARM::DBG_VALUE: {
1233 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1234 SmallString<128> TmpStr;
1235 raw_svector_ostream OS(TmpStr);
1236 PrintDebugValueComment(MI, OS);
1237 OutStreamer.EmitRawText(StringRef(OS.str()));
1238 }
1239 return;
1240 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001241 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001242 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001243 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001244 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001245 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001246 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1247 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1248 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001249 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1250 GetCPISymbol(MI->getOperand(1).getIndex()),
1251 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1252 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001253 OutStreamer.EmitInstruction(TmpInst);
1254 return;
1255 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001256 case ARM::LEApcrelJT:
1257 case ARM::tLEApcrelJT:
1258 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001259 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001260 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1261 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1262 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001263 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1264 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1265 MI->getOperand(2).getImm()),
1266 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1267 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001268 OutStreamer.EmitInstruction(TmpInst);
1269 return;
1270 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001271 // Darwin call instructions are just normal call instructions with different
1272 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001273 case ARM::BXr9_CALL:
1274 case ARM::BX_CALL: {
1275 {
1276 MCInst TmpInst;
1277 TmpInst.setOpcode(ARM::MOVr);
1278 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1279 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1280 // Add predicate operands.
1281 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1282 TmpInst.addOperand(MCOperand::CreateReg(0));
1283 // Add 's' bit operand (always reg0 for this)
1284 TmpInst.addOperand(MCOperand::CreateReg(0));
1285 OutStreamer.EmitInstruction(TmpInst);
1286 }
1287 {
1288 MCInst TmpInst;
1289 TmpInst.setOpcode(ARM::BX);
1290 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1291 OutStreamer.EmitInstruction(TmpInst);
1292 }
1293 return;
1294 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001295 case ARM::tBXr9_CALL:
1296 case ARM::tBX_CALL: {
1297 {
1298 MCInst TmpInst;
1299 TmpInst.setOpcode(ARM::tMOVr);
1300 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1301 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001302 // Add predicate operands.
1303 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1304 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001305 OutStreamer.EmitInstruction(TmpInst);
1306 }
1307 {
1308 MCInst TmpInst;
1309 TmpInst.setOpcode(ARM::tBX);
1310 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1311 // Add predicate operands.
1312 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1313 TmpInst.addOperand(MCOperand::CreateReg(0));
1314 OutStreamer.EmitInstruction(TmpInst);
1315 }
1316 return;
1317 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001318 case ARM::BMOVPCRXr9_CALL:
1319 case ARM::BMOVPCRX_CALL: {
1320 {
1321 MCInst TmpInst;
1322 TmpInst.setOpcode(ARM::MOVr);
1323 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1324 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1325 // Add predicate operands.
1326 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1327 TmpInst.addOperand(MCOperand::CreateReg(0));
1328 // Add 's' bit operand (always reg0 for this)
1329 TmpInst.addOperand(MCOperand::CreateReg(0));
1330 OutStreamer.EmitInstruction(TmpInst);
1331 }
1332 {
1333 MCInst TmpInst;
1334 TmpInst.setOpcode(ARM::MOVr);
1335 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1336 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1337 // Add predicate operands.
1338 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1339 TmpInst.addOperand(MCOperand::CreateReg(0));
1340 // Add 's' bit operand (always reg0 for this)
1341 TmpInst.addOperand(MCOperand::CreateReg(0));
1342 OutStreamer.EmitInstruction(TmpInst);
1343 }
1344 return;
1345 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001346 case ARM::BMOVPCBr9_CALL:
1347 case ARM::BMOVPCB_CALL: {
1348 {
1349 MCInst TmpInst;
1350 TmpInst.setOpcode(ARM::MOVr);
1351 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1352 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1353 // Add predicate operands.
1354 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1355 TmpInst.addOperand(MCOperand::CreateReg(0));
1356 // Add 's' bit operand (always reg0 for this)
1357 TmpInst.addOperand(MCOperand::CreateReg(0));
1358 OutStreamer.EmitInstruction(TmpInst);
1359 }
1360 {
1361 MCInst TmpInst;
1362 TmpInst.setOpcode(ARM::Bcc);
1363 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1364 MCSymbol *GVSym = Mang->getSymbol(GV);
1365 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1366 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1367 // Add predicate operands.
1368 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1369 TmpInst.addOperand(MCOperand::CreateReg(0));
1370 OutStreamer.EmitInstruction(TmpInst);
1371 }
1372 return;
1373 }
1374 case ARM::t2BMOVPCBr9_CALL:
1375 case ARM::t2BMOVPCB_CALL: {
1376 {
1377 MCInst TmpInst;
1378 TmpInst.setOpcode(ARM::tMOVr);
1379 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1380 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1381 // Add predicate operands.
1382 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1383 TmpInst.addOperand(MCOperand::CreateReg(0));
1384 OutStreamer.EmitInstruction(TmpInst);
1385 }
1386 {
1387 MCInst TmpInst;
1388 TmpInst.setOpcode(ARM::t2B);
1389 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1390 MCSymbol *GVSym = Mang->getSymbol(GV);
1391 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1392 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1393 // Add predicate operands.
1394 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1395 TmpInst.addOperand(MCOperand::CreateReg(0));
1396 OutStreamer.EmitInstruction(TmpInst);
1397 }
1398 return;
1399 }
Evan Cheng53519f02011-01-21 18:55:51 +00001400 case ARM::MOVi16_ga_pcrel:
1401 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001402 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001403 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001404 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1405
Evan Cheng53519f02011-01-21 18:55:51 +00001406 unsigned TF = MI->getOperand(1).getTargetFlags();
1407 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001408 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1409 MCSymbol *GVSym = GetARMGVSymbol(GV);
1410 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001411 if (isPIC) {
1412 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1413 getFunctionNumber(),
1414 MI->getOperand(2).getImm(), OutContext);
1415 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1416 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1417 const MCExpr *PCRelExpr =
1418 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1419 MCBinaryExpr::CreateAdd(LabelSymExpr,
1420 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001421 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001422 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1423 } else {
1424 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1425 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1426 }
1427
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001428 // Add predicate operands.
1429 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1430 TmpInst.addOperand(MCOperand::CreateReg(0));
1431 // Add 's' bit operand (always reg0 for this)
1432 TmpInst.addOperand(MCOperand::CreateReg(0));
1433 OutStreamer.EmitInstruction(TmpInst);
1434 return;
1435 }
Evan Cheng53519f02011-01-21 18:55:51 +00001436 case ARM::MOVTi16_ga_pcrel:
1437 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001438 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001439 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1440 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001441 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1442 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1443
Evan Cheng53519f02011-01-21 18:55:51 +00001444 unsigned TF = MI->getOperand(2).getTargetFlags();
1445 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001446 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1447 MCSymbol *GVSym = GetARMGVSymbol(GV);
1448 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001449 if (isPIC) {
1450 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1451 getFunctionNumber(),
1452 MI->getOperand(3).getImm(), OutContext);
1453 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1454 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1455 const MCExpr *PCRelExpr =
1456 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1457 MCBinaryExpr::CreateAdd(LabelSymExpr,
1458 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001459 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001460 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1461 } else {
1462 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1463 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1464 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001465 // Add predicate operands.
1466 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1467 TmpInst.addOperand(MCOperand::CreateReg(0));
1468 // Add 's' bit operand (always reg0 for this)
1469 TmpInst.addOperand(MCOperand::CreateReg(0));
1470 OutStreamer.EmitInstruction(TmpInst);
1471 return;
1472 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001473 case ARM::tPICADD: {
1474 // This is a pseudo op for a label + instruction sequence, which looks like:
1475 // LPC0:
1476 // add r0, pc
1477 // This adds the address of LPC0 to r0.
1478
1479 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001480 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1481 getFunctionNumber(), MI->getOperand(2).getImm(),
1482 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001483
1484 // Form and emit the add.
1485 MCInst AddInst;
1486 AddInst.setOpcode(ARM::tADDhirr);
1487 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1488 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1489 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1490 // Add predicate operands.
1491 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1492 AddInst.addOperand(MCOperand::CreateReg(0));
1493 OutStreamer.EmitInstruction(AddInst);
1494 return;
1495 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001496 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001497 // This is a pseudo op for a label + instruction sequence, which looks like:
1498 // LPC0:
1499 // add r0, pc, r0
1500 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001501
Chris Lattner4d152222009-10-19 22:23:04 +00001502 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001503 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1504 getFunctionNumber(), MI->getOperand(2).getImm(),
1505 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001506
Jim Grosbachf3f09522010-09-14 21:05:34 +00001507 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001508 MCInst AddInst;
1509 AddInst.setOpcode(ARM::ADDrr);
1510 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1511 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1512 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001513 // Add predicate operands.
1514 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1515 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1516 // Add 's' bit operand (always reg0 for this)
1517 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001518 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001519 return;
1520 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001521 case ARM::PICSTR:
1522 case ARM::PICSTRB:
1523 case ARM::PICSTRH:
1524 case ARM::PICLDR:
1525 case ARM::PICLDRB:
1526 case ARM::PICLDRH:
1527 case ARM::PICLDRSB:
1528 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001529 // This is a pseudo op for a label + instruction sequence, which looks like:
1530 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001531 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001532 // The LCP0 label is referenced by a constant pool entry in order to get
1533 // a PC-relative address at the ldr instruction.
1534
1535 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001536 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1537 getFunctionNumber(), MI->getOperand(2).getImm(),
1538 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001539
1540 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001541 unsigned Opcode;
1542 switch (MI->getOpcode()) {
1543 default:
1544 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001545 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1546 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001547 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001548 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001549 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001550 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1551 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1552 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1553 }
1554 MCInst LdStInst;
1555 LdStInst.setOpcode(Opcode);
1556 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1557 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1558 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1559 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001560 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001561 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1562 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1563 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001564
1565 return;
1566 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001567 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001568 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1569 /// in the function. The first operand is the ID# for this instruction, the
1570 /// second is the index into the MachineConstantPool that this is, the third
1571 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001572 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001573 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1574 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1575
Owen Anderson2fec6c52011-10-04 23:26:17 +00001576 // Mark the constant pool entry as data if we're not already in a data
1577 // region.
1578 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001579 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001580
1581 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1582 if (MCPE.isMachineConstantPoolEntry())
1583 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1584 else
1585 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001586 return;
1587 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001588 case ARM::t2BR_JT: {
1589 // Lower and emit the instruction itself, then the jump table following it.
1590 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001591 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001592 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1593 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1594 // Add predicate operands.
1595 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1596 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001597 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001598 // Output the data for the jump table itself
1599 EmitJump2Table(MI);
1600 return;
1601 }
1602 case ARM::t2TBB_JT: {
1603 // Lower and emit the instruction itself, then the jump table following it.
1604 MCInst TmpInst;
1605
1606 TmpInst.setOpcode(ARM::t2TBB);
1607 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1608 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1609 // Add predicate operands.
1610 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1611 TmpInst.addOperand(MCOperand::CreateReg(0));
1612 OutStreamer.EmitInstruction(TmpInst);
1613 // Output the data for the jump table itself
1614 EmitJump2Table(MI);
1615 // Make sure the next instruction is 2-byte aligned.
1616 EmitAlignment(1);
1617 return;
1618 }
1619 case ARM::t2TBH_JT: {
1620 // Lower and emit the instruction itself, then the jump table following it.
1621 MCInst TmpInst;
1622
1623 TmpInst.setOpcode(ARM::t2TBH);
1624 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1625 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1626 // Add predicate operands.
1627 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1628 TmpInst.addOperand(MCOperand::CreateReg(0));
1629 OutStreamer.EmitInstruction(TmpInst);
1630 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001631 EmitJump2Table(MI);
1632 return;
1633 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001634 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001635 case ARM::BR_JTr: {
1636 // Lower and emit the instruction itself, then the jump table following it.
1637 // mov pc, target
1638 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001639 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001640 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001641 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001642 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1643 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1644 // Add predicate operands.
1645 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1646 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001647 // Add 's' bit operand (always reg0 for this)
1648 if (Opc == ARM::MOVr)
1649 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001650 OutStreamer.EmitInstruction(TmpInst);
1651
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001652 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001653 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001654 EmitAlignment(2);
1655
Jim Grosbach2dc77682010-11-29 18:37:44 +00001656 // Output the data for the jump table itself
1657 EmitJumpTable(MI);
1658 return;
1659 }
1660 case ARM::BR_JTm: {
1661 // Lower and emit the instruction itself, then the jump table following it.
1662 // ldr pc, target
1663 MCInst TmpInst;
1664 if (MI->getOperand(1).getReg() == 0) {
1665 // literal offset
1666 TmpInst.setOpcode(ARM::LDRi12);
1667 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1668 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1669 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1670 } else {
1671 TmpInst.setOpcode(ARM::LDRrs);
1672 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1673 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1674 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1675 TmpInst.addOperand(MCOperand::CreateImm(0));
1676 }
1677 // Add predicate operands.
1678 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1679 TmpInst.addOperand(MCOperand::CreateReg(0));
1680 OutStreamer.EmitInstruction(TmpInst);
1681
1682 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001683 EmitJumpTable(MI);
1684 return;
1685 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001686 case ARM::BR_JTadd: {
1687 // Lower and emit the instruction itself, then the jump table following it.
1688 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001689 MCInst TmpInst;
1690 TmpInst.setOpcode(ARM::ADDrr);
1691 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1692 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1693 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001694 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001695 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1696 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001697 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001698 TmpInst.addOperand(MCOperand::CreateReg(0));
1699 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001700
1701 // Output the data for the jump table itself
1702 EmitJumpTable(MI);
1703 return;
1704 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001705 case ARM::TRAP: {
1706 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1707 // FIXME: Remove this special case when they do.
1708 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001709 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001710 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001711 OutStreamer.AddComment("trap");
1712 OutStreamer.EmitIntValue(Val, 4);
1713 return;
1714 }
1715 break;
1716 }
1717 case ARM::tTRAP: {
1718 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1719 // FIXME: Remove this special case when they do.
1720 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001721 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001722 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001723 OutStreamer.AddComment("trap");
1724 OutStreamer.EmitIntValue(Val, 2);
1725 return;
1726 }
1727 break;
1728 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001729 case ARM::t2Int_eh_sjlj_setjmp:
1730 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001731 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001732 // Two incoming args: GPR:$src, GPR:$val
1733 // mov $val, pc
1734 // adds $val, #7
1735 // str $val, [$src, #4]
1736 // movs r0, #0
1737 // b 1f
1738 // movs r0, #1
1739 // 1:
1740 unsigned SrcReg = MI->getOperand(0).getReg();
1741 unsigned ValReg = MI->getOperand(1).getReg();
1742 MCSymbol *Label = GetARMSJLJEHLabel();
1743 {
1744 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001745 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001746 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1747 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001748 // Predicate.
1749 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1750 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001751 OutStreamer.AddComment("eh_setjmp begin");
1752 OutStreamer.EmitInstruction(TmpInst);
1753 }
1754 {
1755 MCInst TmpInst;
1756 TmpInst.setOpcode(ARM::tADDi3);
1757 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1758 // 's' bit operand
1759 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1760 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1761 TmpInst.addOperand(MCOperand::CreateImm(7));
1762 // Predicate.
1763 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1764 TmpInst.addOperand(MCOperand::CreateReg(0));
1765 OutStreamer.EmitInstruction(TmpInst);
1766 }
1767 {
1768 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001769 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001770 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1771 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1772 // The offset immediate is #4. The operand value is scaled by 4 for the
1773 // tSTR instruction.
1774 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001775 // Predicate.
1776 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1777 TmpInst.addOperand(MCOperand::CreateReg(0));
1778 OutStreamer.EmitInstruction(TmpInst);
1779 }
1780 {
1781 MCInst TmpInst;
1782 TmpInst.setOpcode(ARM::tMOVi8);
1783 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1784 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1785 TmpInst.addOperand(MCOperand::CreateImm(0));
1786 // Predicate.
1787 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1788 TmpInst.addOperand(MCOperand::CreateReg(0));
1789 OutStreamer.EmitInstruction(TmpInst);
1790 }
1791 {
1792 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1793 MCInst TmpInst;
1794 TmpInst.setOpcode(ARM::tB);
1795 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001796 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1797 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001798 OutStreamer.EmitInstruction(TmpInst);
1799 }
1800 {
1801 MCInst TmpInst;
1802 TmpInst.setOpcode(ARM::tMOVi8);
1803 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1804 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1805 TmpInst.addOperand(MCOperand::CreateImm(1));
1806 // Predicate.
1807 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1808 TmpInst.addOperand(MCOperand::CreateReg(0));
1809 OutStreamer.AddComment("eh_setjmp end");
1810 OutStreamer.EmitInstruction(TmpInst);
1811 }
1812 OutStreamer.EmitLabel(Label);
1813 return;
1814 }
1815
Jim Grosbach45390082010-09-23 23:33:56 +00001816 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001817 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001818 // Two incoming args: GPR:$src, GPR:$val
1819 // add $val, pc, #8
1820 // str $val, [$src, #+4]
1821 // mov r0, #0
1822 // add pc, pc, #0
1823 // mov r0, #1
1824 unsigned SrcReg = MI->getOperand(0).getReg();
1825 unsigned ValReg = MI->getOperand(1).getReg();
1826
1827 {
1828 MCInst TmpInst;
1829 TmpInst.setOpcode(ARM::ADDri);
1830 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1831 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1832 TmpInst.addOperand(MCOperand::CreateImm(8));
1833 // Predicate.
1834 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1835 TmpInst.addOperand(MCOperand::CreateReg(0));
1836 // 's' bit operand (always reg0 for this).
1837 TmpInst.addOperand(MCOperand::CreateReg(0));
1838 OutStreamer.AddComment("eh_setjmp begin");
1839 OutStreamer.EmitInstruction(TmpInst);
1840 }
1841 {
1842 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001843 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001844 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1845 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001846 TmpInst.addOperand(MCOperand::CreateImm(4));
1847 // Predicate.
1848 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1849 TmpInst.addOperand(MCOperand::CreateReg(0));
1850 OutStreamer.EmitInstruction(TmpInst);
1851 }
1852 {
1853 MCInst TmpInst;
1854 TmpInst.setOpcode(ARM::MOVi);
1855 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1856 TmpInst.addOperand(MCOperand::CreateImm(0));
1857 // Predicate.
1858 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1859 TmpInst.addOperand(MCOperand::CreateReg(0));
1860 // 's' bit operand (always reg0 for this).
1861 TmpInst.addOperand(MCOperand::CreateReg(0));
1862 OutStreamer.EmitInstruction(TmpInst);
1863 }
1864 {
1865 MCInst TmpInst;
1866 TmpInst.setOpcode(ARM::ADDri);
1867 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1868 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1869 TmpInst.addOperand(MCOperand::CreateImm(0));
1870 // Predicate.
1871 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1872 TmpInst.addOperand(MCOperand::CreateReg(0));
1873 // 's' bit operand (always reg0 for this).
1874 TmpInst.addOperand(MCOperand::CreateReg(0));
1875 OutStreamer.EmitInstruction(TmpInst);
1876 }
1877 {
1878 MCInst TmpInst;
1879 TmpInst.setOpcode(ARM::MOVi);
1880 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1881 TmpInst.addOperand(MCOperand::CreateImm(1));
1882 // Predicate.
1883 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1884 TmpInst.addOperand(MCOperand::CreateReg(0));
1885 // 's' bit operand (always reg0 for this).
1886 TmpInst.addOperand(MCOperand::CreateReg(0));
1887 OutStreamer.AddComment("eh_setjmp end");
1888 OutStreamer.EmitInstruction(TmpInst);
1889 }
1890 return;
1891 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001892 case ARM::Int_eh_sjlj_longjmp: {
1893 // ldr sp, [$src, #8]
1894 // ldr $scratch, [$src, #4]
1895 // ldr r7, [$src]
1896 // bx $scratch
1897 unsigned SrcReg = MI->getOperand(0).getReg();
1898 unsigned ScratchReg = MI->getOperand(1).getReg();
1899 {
1900 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001901 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001902 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1903 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001904 TmpInst.addOperand(MCOperand::CreateImm(8));
1905 // Predicate.
1906 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1907 TmpInst.addOperand(MCOperand::CreateReg(0));
1908 OutStreamer.EmitInstruction(TmpInst);
1909 }
1910 {
1911 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001912 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001913 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1914 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001915 TmpInst.addOperand(MCOperand::CreateImm(4));
1916 // Predicate.
1917 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1918 TmpInst.addOperand(MCOperand::CreateReg(0));
1919 OutStreamer.EmitInstruction(TmpInst);
1920 }
1921 {
1922 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001923 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001924 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1925 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001926 TmpInst.addOperand(MCOperand::CreateImm(0));
1927 // Predicate.
1928 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1929 TmpInst.addOperand(MCOperand::CreateReg(0));
1930 OutStreamer.EmitInstruction(TmpInst);
1931 }
1932 {
1933 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001934 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001935 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1936 // Predicate.
1937 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1938 TmpInst.addOperand(MCOperand::CreateReg(0));
1939 OutStreamer.EmitInstruction(TmpInst);
1940 }
1941 return;
1942 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001943 case ARM::tInt_eh_sjlj_longjmp: {
1944 // ldr $scratch, [$src, #8]
1945 // mov sp, $scratch
1946 // ldr $scratch, [$src, #4]
1947 // ldr r7, [$src]
1948 // bx $scratch
1949 unsigned SrcReg = MI->getOperand(0).getReg();
1950 unsigned ScratchReg = MI->getOperand(1).getReg();
1951 {
1952 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001953 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001954 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1955 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1956 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001957 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001958 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001959 // Predicate.
1960 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1961 TmpInst.addOperand(MCOperand::CreateReg(0));
1962 OutStreamer.EmitInstruction(TmpInst);
1963 }
1964 {
1965 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001966 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001967 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1968 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1969 // Predicate.
1970 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1971 TmpInst.addOperand(MCOperand::CreateReg(0));
1972 OutStreamer.EmitInstruction(TmpInst);
1973 }
1974 {
1975 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001976 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001977 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1978 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1979 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001980 // Predicate.
1981 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1982 TmpInst.addOperand(MCOperand::CreateReg(0));
1983 OutStreamer.EmitInstruction(TmpInst);
1984 }
1985 {
1986 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001987 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001988 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1989 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001990 TmpInst.addOperand(MCOperand::CreateReg(0));
1991 // Predicate.
1992 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1993 TmpInst.addOperand(MCOperand::CreateReg(0));
1994 OutStreamer.EmitInstruction(TmpInst);
1995 }
1996 {
1997 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001998 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001999 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2000 // Predicate.
2001 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2002 TmpInst.addOperand(MCOperand::CreateReg(0));
2003 OutStreamer.EmitInstruction(TmpInst);
2004 }
2005 return;
2006 }
Chris Lattner97f06932009-10-19 20:20:46 +00002007 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002008
Chris Lattner97f06932009-10-19 20:20:46 +00002009 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002010 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002011
Chris Lattner850d2e22010-02-03 01:16:28 +00002012 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002013}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002014
2015//===----------------------------------------------------------------------===//
2016// Target Registry Stuff
2017//===----------------------------------------------------------------------===//
2018
Daniel Dunbar2685a292009-10-20 05:15:36 +00002019// Force static initialization.
2020extern "C" void LLVMInitializeARMAsmPrinter() {
2021 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2022 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002023}