blob: 6f510ba665d96315453b122ed3a42132ec94b34f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
184def NoVFP4 : Predicate<"!Subtarget->hasVFP4()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasNEON : Predicate<"Subtarget->hasNEON()">,
186 AssemblerPredicate<"FeatureNEON">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000187def HasNEONVFP4 : Predicate<"Subtarget->hasNEONVFP4()">,
188 AssemblerPredicate<"FeatureNEONVFP4">;
189def NoNEONVFP4 : Predicate<"!Subtarget->hasNEONVFP4()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasFP16 : Predicate<"Subtarget->hasFP16()">,
191 AssemblerPredicate<"FeatureFP16">;
192def HasDivide : Predicate<"Subtarget->hasDivide()">,
193 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000196def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000198def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000199 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000200def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000201 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000203def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def IsThumb : Predicate<"Subtarget->isThumb()">,
205 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
208 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000209def IsMClass : Predicate<"Subtarget->isMClass()">,
210 AssemblerPredicate<"FeatureMClass">;
211def IsARClass : Predicate<"!Subtarget->isMClass()">,
212 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000213def IsARM : Predicate<"!Subtarget->isThumb()">,
214 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000215def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
216def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000217def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm16_31 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000252def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
253def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000254 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000255 }], so_imm_neg_XFORM> {
256 let ParserMatchClass = so_imm_neg_asmoperand;
257}
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Jim Grosbache70ec842011-10-28 22:50:54 +0000259// Note: this pattern doesn't require an encoder method and such, as it's
260// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000261// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000262def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000263def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000264 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000265 }], so_imm_not_XFORM> {
266 let ParserMatchClass = so_imm_not_asmoperand;
267}
Evan Chenga8e29892007-01-19 07:51:42 +0000268
269// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
270def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000271 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000272}]>;
273
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000274/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000275def hi16 : SDNodeXForm<imm, [{
276 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
277}]>;
278
279def lo16AllZero : PatLeaf<(i32 imm), [{
280 // Returns true if all low 16-bits are 0.
281 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000282}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000283
Evan Cheng342e3162011-08-30 01:34:54 +0000284class BinOpWithFlagFrag<dag res> :
285 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000286class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
287class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Evan Chengc4af4632010-11-17 20:13:28 +0000289// An 'and' node with a single use.
290def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
294// An 'xor' node with a single use.
295def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
Evan Cheng48575f62010-12-05 22:04:16 +0000299// An 'fmul' node with a single use.
300def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
301 return N->hasOneUse();
302}]>;
303
304// An 'fadd' node which checks for single non-hazardous use.
305def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
309// An 'fsub' node which checks for single non-hazardous use.
310def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314//===----------------------------------------------------------------------===//
315// Operand Definitions.
316//
317
Jim Grosbach9588c102011-11-12 00:58:43 +0000318// Immediate operands with a shared generic asm render method.
319class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
320
Evan Chenga8e29892007-01-19 07:51:42 +0000321// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000322// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000323def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000324 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000325 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000327}
Evan Chenga8e29892007-01-19 07:51:42 +0000328
Jason W Kim685c3502011-02-04 19:47:15 +0000329// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000330def uncondbrtarget : Operand<OtherVT> {
331 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000332 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000333}
334
Jason W Kim685c3502011-02-04 19:47:15 +0000335// Branch target for ARM. Handles conditional/unconditional
336def br_target : Operand<OtherVT> {
337 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000339}
340
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000341// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000342// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000343def bltarget : Operand<i32> {
344 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000347}
348
Jason W Kim685c3502011-02-04 19:47:15 +0000349// Call target for ARM. Handles conditional/unconditional
350// FIXME: rename bl_target to t2_bltarget?
351def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000352 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000357 let EncoderMethod = "getARMBLXTargetOpValue";
358 let OperandType = "OPERAND_PCREL";
359}
Jason W Kim685c3502011-02-04 19:47:15 +0000360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000362def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000363def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000365 let ParserMatchClass = RegListAsmOperand;
366 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000368}
369
Jim Grosbach1610a702011-07-25 20:06:30 +0000370def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000376}
377
Jim Grosbach1610a702011-07-25 20:06:30 +0000378def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000379def spr_reglist : Operand<i32> {
380 let EncoderMethod = "getRegisterListOpValue";
381 let ParserMatchClass = SPRRegListAsmOperand;
382 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000383 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000384}
385
Evan Chenga8e29892007-01-19 07:51:42 +0000386// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
387def cpinst_operand : Operand<i32> {
388 let PrintMethod = "printCPInstOperand";
389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Local PC labels.
392def pclabel : Operand<i32> {
393 let PrintMethod = "printPCLabel";
394}
395
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000396// ADR instruction labels.
397def adrlabel : Operand<i32> {
398 let EncoderMethod = "getAdrLabelOpValue";
399}
400
Owen Anderson498ec202010-10-27 22:49:00 +0000401def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000402 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000404}
405
Jim Grosbachb35ad412010-10-13 19:56:10 +0000406// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000407def rot_imm_XFORM: SDNodeXForm<imm, [{
408 switch (N->getZExtValue()){
409 default: assert(0);
410 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
411 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
412 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
413 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
414 }
415}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000416def RotImmAsmOperand : AsmOperandClass {
417 let Name = "RotImm";
418 let ParserMethod = "parseRotImm";
419}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000420def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
421 int32_t v = N->getZExtValue();
422 return v == 8 || v == 16 || v == 24; }],
423 rot_imm_XFORM> {
424 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000425 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000426}
427
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000429// (asr or lsl). The 6-bit immediate encodes as:
430// {5} 0 ==> lsl
431// 1 asr
432// {4-0} imm5 shift amount.
433// asr #32 encoded as imm5 == 0.
434def ShifterImmAsmOperand : AsmOperandClass {
435 let Name = "ShifterImm";
436 let ParserMethod = "parseShifterImm";
437}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000438def shift_imm : Operand<i32> {
439 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000440 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000441}
442
Owen Anderson92a20222011-07-21 18:54:16 +0000443// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000444def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000445def so_reg_reg : Operand<i32>, // reg reg imm
446 ComplexPattern<i32, 3, "SelectRegShifterOperand",
447 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000448 let EncoderMethod = "getSORegRegOpValue";
449 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000450 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000451 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000452 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
Owen Anderson92a20222011-07-21 18:54:16 +0000454
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000455def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000456def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000457 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000458 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000459 let EncoderMethod = "getSORegImmOpValue";
460 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000461 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000462 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000464}
465
466// FIXME: Does this need to be distinct from so_reg?
467def shift_so_reg_reg : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
469 [shl,srl,sra,rotr]> {
470 let EncoderMethod = "getSORegRegOpValue";
471 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000473 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000484 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000485 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000486}
Evan Chenga8e29892007-01-19 07:51:42 +0000487
Owen Anderson152d4a42011-07-21 23:38:37 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000490// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000491def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000492def so_imm : Operand<i32>, ImmLeaf<i32, [{
493 return ARM_AM::getSOImmVal(Imm) != -1;
494 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000496 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000497 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chengc70d1842007-03-20 08:11:30 +0000500// Break so_imm's up into two pieces. This handles immediates with up to 16
501// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
502// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000503def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000504 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000505}]>;
506
507/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
508///
509def arm_i32imm : PatLeaf<(imm), [{
510 if (Subtarget->hasV6T2Ops())
511 return true;
512 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
513}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000514
Jim Grosbach587f5062011-12-02 23:34:39 +0000515/// imm0_1 predicate - Immediate in the range [0,1].
516def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
517def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
518
519/// imm0_3 predicate - Immediate in the range [0,3].
520def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
521def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
522
Jim Grosbachb2756af2011-08-01 21:55:12 +0000523/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000524def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000525def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
526 return Imm >= 0 && Imm < 8;
527}]> {
528 let ParserMatchClass = Imm0_7AsmOperand;
529}
530
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000531/// imm8 predicate - Immediate is exactly 8.
532def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
533def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
534 let ParserMatchClass = Imm8AsmOperand;
535}
536
537/// imm16 predicate - Immediate is exactly 16.
538def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
539def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
540 let ParserMatchClass = Imm16AsmOperand;
541}
542
543/// imm32 predicate - Immediate is exactly 32.
544def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
545def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
546 let ParserMatchClass = Imm32AsmOperand;
547}
548
549/// imm1_7 predicate - Immediate in the range [1,7].
550def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
551def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
552 let ParserMatchClass = Imm1_7AsmOperand;
553}
554
555/// imm1_15 predicate - Immediate in the range [1,15].
556def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
557def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
558 let ParserMatchClass = Imm1_15AsmOperand;
559}
560
561/// imm1_31 predicate - Immediate in the range [1,31].
562def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
563def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
564 let ParserMatchClass = Imm1_31AsmOperand;
565}
566
Jim Grosbachb2756af2011-08-01 21:55:12 +0000567/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000568def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000569def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
570 return Imm >= 0 && Imm < 16;
571}]> {
572 let ParserMatchClass = Imm0_15AsmOperand;
573}
574
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000575/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000576def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000577def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
578 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000579}]> {
580 let ParserMatchClass = Imm0_31AsmOperand;
581}
Evan Chenga8e29892007-01-19 07:51:42 +0000582
Jim Grosbachee10ff82011-11-10 19:18:01 +0000583/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000584def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000585def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
586 return Imm >= 0 && Imm < 32;
587}]> {
588 let ParserMatchClass = Imm0_32AsmOperand;
589}
590
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000591/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
592def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
593def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
594 return Imm >= 0 && Imm < 64;
595}]> {
596 let ParserMatchClass = Imm0_63AsmOperand;
597}
598
Jim Grosbach02c84602011-08-01 22:02:20 +0000599/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000600def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000601def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
602 let ParserMatchClass = Imm0_255AsmOperand;
603}
604
Jim Grosbach9588c102011-11-12 00:58:43 +0000605/// imm0_65535 - An immediate is in the range [0.65535].
606def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
607def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
608 return Imm >= 0 && Imm < 65536;
609}]> {
610 let ParserMatchClass = Imm0_65535AsmOperand;
611}
612
Jim Grosbachffa32252011-07-19 19:13:28 +0000613// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
614// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000615//
Jim Grosbachffa32252011-07-19 19:13:28 +0000616// FIXME: This really needs a Thumb version separate from the ARM version.
617// While the range is the same, and can thus use the same match class,
618// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000619def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000620def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000621 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000622 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000623}
624
Jim Grosbached838482011-07-26 16:24:27 +0000625/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000626def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000627def imm24b : Operand<i32>, ImmLeaf<i32, [{
628 return Imm >= 0 && Imm <= 0xffffff;
629}]> {
630 let ParserMatchClass = Imm24bitAsmOperand;
631}
632
633
Evan Chenga9688c42010-12-11 04:11:38 +0000634/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
635/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000636def BitfieldAsmOperand : AsmOperandClass {
637 let Name = "Bitfield";
638 let ParserMethod = "parseBitfield";
639}
Evan Chenga9688c42010-12-11 04:11:38 +0000640def bf_inv_mask_imm : Operand<i32>,
641 PatLeaf<(imm), [{
642 return ARM::isBitFieldInvertedMask(N->getZExtValue());
643}] > {
644 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
645 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000646 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000647 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000648}
649
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000650def imm1_32_XFORM: SDNodeXForm<imm, [{
651 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
652}]>;
653def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000654def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
655 uint64_t Imm = N->getZExtValue();
656 return Imm > 0 && Imm <= 32;
657 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000658 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000659 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000660 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000661}
662
Jim Grosbachf4943352011-07-25 23:09:14 +0000663def imm1_16_XFORM: SDNodeXForm<imm, [{
664 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
665}]>;
666def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
667def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
668 imm1_16_XFORM> {
669 let PrintMethod = "printImmPlusOneOperand";
670 let ParserMatchClass = Imm1_16AsmOperand;
671}
672
Evan Chenga8e29892007-01-19 07:51:42 +0000673// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000674// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000675//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000676def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000677def addrmode_imm12 : Operand<i32>,
678 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000679 // 12-bit immediate operand. Note that instructions using this encode
680 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
681 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000682
Chris Lattner2ac19022010-11-15 05:19:05 +0000683 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000684 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000686 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000687 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000688}
Jim Grosbach3e556122010-10-26 22:37:02 +0000689// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000690//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000691def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000692def ldst_so_reg : Operand<i32>,
693 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000694 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000695 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000696 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000697 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000699 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000700}
701
Jim Grosbach7ce05792011-08-03 23:50:40 +0000702// postidx_imm8 := +/- [0,255]
703//
704// 9 bit value:
705// {8} 1 is imm8 is non-negative. 0 otherwise.
706// {7-0} [0,255] imm8 value.
707def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
708def postidx_imm8 : Operand<i32> {
709 let PrintMethod = "printPostIdxImm8Operand";
710 let ParserMatchClass = PostIdxImm8AsmOperand;
711 let MIOperandInfo = (ops i32imm);
712}
713
Owen Anderson154c41d2011-08-04 18:24:14 +0000714// postidx_imm8s4 := +/- [0,1020]
715//
716// 9 bit value:
717// {8} 1 is imm8 is non-negative. 0 otherwise.
718// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000719def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000720def postidx_imm8s4 : Operand<i32> {
721 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000722 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000723 let MIOperandInfo = (ops i32imm);
724}
725
726
Jim Grosbach7ce05792011-08-03 23:50:40 +0000727// postidx_reg := +/- reg
728//
729def PostIdxRegAsmOperand : AsmOperandClass {
730 let Name = "PostIdxReg";
731 let ParserMethod = "parsePostIdxReg";
732}
733def postidx_reg : Operand<i32> {
734 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000735 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000736 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000737 let ParserMatchClass = PostIdxRegAsmOperand;
738 let MIOperandInfo = (ops GPR, i32imm);
739}
740
741
Jim Grosbach3e556122010-10-26 22:37:02 +0000742// addrmode2 := reg +/- imm12
743// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000744//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745// FIXME: addrmode2 should be refactored the rest of the way to always
746// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
747def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000748def addrmode2 : Operand<i32>,
749 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000750 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000751 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000752 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000753 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
754}
755
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000756def PostIdxRegShiftedAsmOperand : AsmOperandClass {
757 let Name = "PostIdxRegShifted";
758 let ParserMethod = "parsePostIdxReg";
759}
Owen Anderson793e7962011-07-26 20:54:26 +0000760def am2offset_reg : Operand<i32>,
761 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000762 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000763 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000765 // When using this for assembly, it's always as a post-index offset.
766 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000767 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000768}
769
Jim Grosbach039c2e12011-08-04 23:01:30 +0000770// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
771// the GPR is purely vestigal at this point.
772def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000773def am2offset_imm : Operand<i32>,
774 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
775 [], [SDNPWantRoot]> {
776 let EncoderMethod = "getAddrMode2OffsetOpValue";
777 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000778 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000779 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000780}
781
782
Evan Chenga8e29892007-01-19 07:51:42 +0000783// addrmode3 := reg +/- reg
784// addrmode3 := reg +/- imm8
785//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000786// FIXME: split into imm vs. reg versions.
787def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000788def addrmode3 : Operand<i32>,
789 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000790 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000791 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000793 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
794}
795
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000796// FIXME: split into imm vs. reg versions.
797// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000798def AM3OffsetAsmOperand : AsmOperandClass {
799 let Name = "AM3Offset";
800 let ParserMethod = "parseAM3Offset";
801}
Evan Chenga8e29892007-01-19 07:51:42 +0000802def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000803 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
804 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000805 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000806 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000807 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000808 let MIOperandInfo = (ops GPR, i32imm);
809}
810
Jim Grosbache6913602010-11-03 01:01:43 +0000811// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000812//
Jim Grosbache6913602010-11-03 01:01:43 +0000813def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000814 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000815 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000816}
817
818// addrmode5 := reg +/- imm8*4
819//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000820def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000821def addrmode5 : Operand<i32>,
822 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
823 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000824 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000825 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826 let ParserMatchClass = AddrMode5AsmOperand;
827 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000828}
829
Bob Wilsond3a07652011-02-07 17:43:09 +0000830// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000831//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000832def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000833def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000834 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000835 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000836 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000837 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000838 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000839 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000840}
841
Bob Wilsonda525062011-02-25 06:42:42 +0000842def am6offset : Operand<i32>,
843 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
844 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000845 let PrintMethod = "printAddrMode6OffsetOperand";
846 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000847 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000848 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000849}
850
Mon P Wang183c6272011-05-09 17:47:27 +0000851// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
852// (single element from one lane) for size 32.
853def addrmode6oneL32 : Operand<i32>,
854 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
855 let PrintMethod = "printAddrMode6Operand";
856 let MIOperandInfo = (ops GPR:$addr, i32imm);
857 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
858}
859
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000860// Special version of addrmode6 to handle alignment encoding for VLD-dup
861// instructions, specifically VLD4-dup.
862def addrmode6dup : Operand<i32>,
863 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
864 let PrintMethod = "printAddrMode6Operand";
865 let MIOperandInfo = (ops GPR:$addr, i32imm);
866 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000867 // FIXME: This is close, but not quite right. The alignment specifier is
868 // different.
869 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000870}
871
Evan Chenga8e29892007-01-19 07:51:42 +0000872// addrmodepc := pc + reg
873//
874def addrmodepc : Operand<i32>,
875 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
876 let PrintMethod = "printAddrModePCOperand";
877 let MIOperandInfo = (ops GPR, i32imm);
878}
879
Jim Grosbache39389a2011-08-02 18:07:32 +0000880// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000881//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000882def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000883def addr_offset_none : Operand<i32>,
884 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000885 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000886 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000887 let ParserMatchClass = MemNoOffsetAsmOperand;
888 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000889}
890
Bob Wilson4f38b382009-08-21 21:58:55 +0000891def nohash_imm : Operand<i32> {
892 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000893}
894
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000895def CoprocNumAsmOperand : AsmOperandClass {
896 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000897 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000898}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000899def p_imm : Operand<i32> {
900 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000901 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000902 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000903}
904
Jim Grosbach1610a702011-07-25 20:06:30 +0000905def CoprocRegAsmOperand : AsmOperandClass {
906 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000907 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000908}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909def c_imm : Operand<i32> {
910 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000911 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000912}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000913def CoprocOptionAsmOperand : AsmOperandClass {
914 let Name = "CoprocOption";
915 let ParserMethod = "parseCoprocOptionOperand";
916}
917def coproc_option_imm : Operand<i32> {
918 let PrintMethod = "printCoprocOptionImm";
919 let ParserMatchClass = CoprocOptionAsmOperand;
920}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000921
Evan Chenga8e29892007-01-19 07:51:42 +0000922//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000923
Evan Cheng37f25d92008-08-28 23:39:26 +0000924include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000925
926//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000927// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000928//
929
Evan Cheng3924f782008-08-29 07:36:24 +0000930/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000931/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000932multiclass AsI1_bin_irs<bits<4> opcod, string opc,
933 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000934 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000935 // The register-immediate version is re-materializable. This is useful
936 // in particular for taking the address of a local.
937 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000938 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
939 iii, opc, "\t$Rd, $Rn, $imm",
940 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
941 bits<4> Rd;
942 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000943 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000945 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000946 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000947 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000948 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000949 }
Jim Grosbach62547262010-10-11 18:51:51 +0000950 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
951 iir, opc, "\t$Rd, $Rn, $Rm",
952 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000953 bits<4> Rd;
954 bits<4> Rn;
955 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000956 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000957 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000958 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000959 let Inst{15-12} = Rd;
960 let Inst{11-4} = 0b00000000;
961 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000962 }
Owen Anderson92a20222011-07-21 18:54:16 +0000963
964 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000965 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000966 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000967 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000968 bits<4> Rd;
969 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000970 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000972 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000973 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000974 let Inst{11-5} = shift{11-5};
975 let Inst{4} = 0;
976 let Inst{3-0} = shift{3-0};
977 }
978
979 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000980 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000981 iis, opc, "\t$Rd, $Rn, $shift",
982 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
983 bits<4> Rd;
984 bits<4> Rn;
985 bits<12> shift;
986 let Inst{25} = 0;
987 let Inst{19-16} = Rn;
988 let Inst{15-12} = Rd;
989 let Inst{11-8} = shift{11-8};
990 let Inst{7} = 0;
991 let Inst{6-5} = shift{6-5};
992 let Inst{4} = 1;
993 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000994 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000995
996 // Assembly aliases for optional destination operand when it's the same
997 // as the source operand.
998 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
999 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1000 so_imm:$imm, pred:$p,
1001 cc_out:$s)>,
1002 Requires<[IsARM]>;
1003 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1004 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1005 GPR:$Rm, pred:$p,
1006 cc_out:$s)>,
1007 Requires<[IsARM]>;
1008 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001009 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1010 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001011 cc_out:$s)>,
1012 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001013 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1014 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1015 so_reg_reg:$shift, pred:$p,
1016 cc_out:$s)>,
1017 Requires<[IsARM]>;
1018
Evan Chenga8e29892007-01-19 07:51:42 +00001019}
1020
Evan Cheng342e3162011-08-30 01:34:54 +00001021/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1022/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1023/// it is equivalent to the AsI1_bin_irs counterpart.
1024multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1025 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1026 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1027 // The register-immediate version is re-materializable. This is useful
1028 // in particular for taking the address of a local.
1029 let isReMaterializable = 1 in {
1030 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1031 iii, opc, "\t$Rd, $Rn, $imm",
1032 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1033 bits<4> Rd;
1034 bits<4> Rn;
1035 bits<12> imm;
1036 let Inst{25} = 1;
1037 let Inst{19-16} = Rn;
1038 let Inst{15-12} = Rd;
1039 let Inst{11-0} = imm;
1040 }
1041 }
1042 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1043 iir, opc, "\t$Rd, $Rn, $Rm",
1044 [/* pattern left blank */]> {
1045 bits<4> Rd;
1046 bits<4> Rn;
1047 bits<4> Rm;
1048 let Inst{11-4} = 0b00000000;
1049 let Inst{25} = 0;
1050 let Inst{3-0} = Rm;
1051 let Inst{15-12} = Rd;
1052 let Inst{19-16} = Rn;
1053 }
1054
1055 def rsi : AsI1<opcod, (outs GPR:$Rd),
1056 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1057 iis, opc, "\t$Rd, $Rn, $shift",
1058 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1059 bits<4> Rd;
1060 bits<4> Rn;
1061 bits<12> shift;
1062 let Inst{25} = 0;
1063 let Inst{19-16} = Rn;
1064 let Inst{15-12} = Rd;
1065 let Inst{11-5} = shift{11-5};
1066 let Inst{4} = 0;
1067 let Inst{3-0} = shift{3-0};
1068 }
1069
1070 def rsr : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1072 iis, opc, "\t$Rd, $Rn, $shift",
1073 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<12> shift;
1077 let Inst{25} = 0;
1078 let Inst{19-16} = Rn;
1079 let Inst{15-12} = Rd;
1080 let Inst{11-8} = shift{11-8};
1081 let Inst{7} = 0;
1082 let Inst{6-5} = shift{6-5};
1083 let Inst{4} = 1;
1084 let Inst{3-0} = shift{3-0};
1085 }
1086
1087 // Assembly aliases for optional destination operand when it's the same
1088 // as the source operand.
1089 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1090 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1091 so_imm:$imm, pred:$p,
1092 cc_out:$s)>,
1093 Requires<[IsARM]>;
1094 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1095 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1096 GPR:$Rm, pred:$p,
1097 cc_out:$s)>,
1098 Requires<[IsARM]>;
1099 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1100 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1101 so_reg_imm:$shift, pred:$p,
1102 cc_out:$s)>,
1103 Requires<[IsARM]>;
1104 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1105 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1106 so_reg_reg:$shift, pred:$p,
1107 cc_out:$s)>,
1108 Requires<[IsARM]>;
1109
1110}
1111
Evan Cheng4a517082011-09-06 18:52:20 +00001112/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001113///
1114/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001115/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1116let hasPostISelHook = 1, Defs = [CPSR] in {
1117multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1118 InstrItinClass iis, PatFrag opnode,
1119 bit Commutable = 0> {
1120 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1121 4, iii,
1122 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001123
Andrew Trick90b7b122011-10-18 19:18:52 +00001124 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1125 4, iir,
1126 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1127 let isCommutable = Commutable;
1128 }
1129 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1130 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1131 4, iis,
1132 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1133 so_reg_imm:$shift))]>;
1134
1135 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1136 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1137 4, iis,
1138 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1139 so_reg_reg:$shift))]>;
1140}
1141}
1142
1143/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1144/// operands are reversed.
1145let hasPostISelHook = 1, Defs = [CPSR] in {
1146multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1147 InstrItinClass iis, PatFrag opnode,
1148 bit Commutable = 0> {
1149 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1150 4, iii,
1151 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1152
1153 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1154 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1155 4, iis,
1156 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1157 GPR:$Rn))]>;
1158
1159 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1160 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1161 4, iis,
1162 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1163 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001164}
Evan Chengc85e8322007-07-05 07:13:32 +00001165}
1166
1167/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001168/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001169/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001170let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001171multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1172 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1173 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001174 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1175 opc, "\t$Rn, $imm",
1176 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001177 bits<4> Rn;
1178 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001179 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001180 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001181 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001182 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001183 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 }
1185 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1186 opc, "\t$Rn, $Rm",
1187 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 bits<4> Rn;
1189 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001190 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001191 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001192 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001193 let Inst{19-16} = Rn;
1194 let Inst{15-12} = 0b0000;
1195 let Inst{11-4} = 0b00000000;
1196 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001197 }
Owen Anderson92a20222011-07-21 18:54:16 +00001198 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001199 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001200 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001201 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001202 bits<4> Rn;
1203 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001204 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001205 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001206 let Inst{19-16} = Rn;
1207 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001208 let Inst{11-5} = shift{11-5};
1209 let Inst{4} = 0;
1210 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001211 }
Owen Anderson92a20222011-07-21 18:54:16 +00001212 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001213 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001214 opc, "\t$Rn, $shift",
1215 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1216 bits<4> Rn;
1217 bits<12> shift;
1218 let Inst{25} = 0;
1219 let Inst{20} = 1;
1220 let Inst{19-16} = Rn;
1221 let Inst{15-12} = 0b0000;
1222 let Inst{11-8} = shift{11-8};
1223 let Inst{7} = 0;
1224 let Inst{6-5} = shift{6-5};
1225 let Inst{4} = 1;
1226 let Inst{3-0} = shift{3-0};
1227 }
1228
Evan Cheng071a2792007-09-11 19:55:27 +00001229}
Evan Chenga8e29892007-01-19 07:51:42 +00001230}
1231
Evan Cheng576a3962010-09-25 00:49:35 +00001232/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001233/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001234/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001235class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001236 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001237 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001238 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001239 Requires<[IsARM, HasV6]> {
1240 bits<4> Rd;
1241 bits<4> Rm;
1242 bits<2> rot;
1243 let Inst{19-16} = 0b1111;
1244 let Inst{15-12} = Rd;
1245 let Inst{11-10} = rot;
1246 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001247}
1248
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001249class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001250 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001251 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1252 Requires<[IsARM, HasV6]> {
1253 bits<2> rot;
1254 let Inst{19-16} = 0b1111;
1255 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001256}
1257
Evan Cheng576a3962010-09-25 00:49:35 +00001258/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001259/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001260class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001261 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001262 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001263 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1264 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001265 Requires<[IsARM, HasV6]> {
1266 bits<4> Rd;
1267 bits<4> Rm;
1268 bits<4> Rn;
1269 bits<2> rot;
1270 let Inst{19-16} = Rn;
1271 let Inst{15-12} = Rd;
1272 let Inst{11-10} = rot;
1273 let Inst{9-4} = 0b000111;
1274 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001275}
1276
Jim Grosbach70327412011-07-27 17:48:13 +00001277class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001278 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001279 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1280 Requires<[IsARM, HasV6]> {
1281 bits<4> Rn;
1282 bits<2> rot;
1283 let Inst{19-16} = Rn;
1284 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001285}
1286
Evan Cheng62674222009-06-25 23:34:10 +00001287/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001288multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001289 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001290 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001291 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1292 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001293 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001294 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001295 bits<4> Rd;
1296 bits<4> Rn;
1297 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001298 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001299 let Inst{15-12} = Rd;
1300 let Inst{19-16} = Rn;
1301 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001302 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001303 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1304 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001305 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001306 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001307 bits<4> Rd;
1308 bits<4> Rn;
1309 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001310 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001311 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001312 let isCommutable = Commutable;
1313 let Inst{3-0} = Rm;
1314 let Inst{15-12} = Rd;
1315 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001316 }
Owen Anderson92a20222011-07-21 18:54:16 +00001317 def rsi : AsI1<opcod, (outs GPR:$Rd),
1318 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001319 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001320 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001321 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001322 bits<4> Rd;
1323 bits<4> Rn;
1324 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001325 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001326 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001327 let Inst{15-12} = Rd;
1328 let Inst{11-5} = shift{11-5};
1329 let Inst{4} = 0;
1330 let Inst{3-0} = shift{3-0};
1331 }
1332 def rsr : AsI1<opcod, (outs GPR:$Rd),
1333 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001334 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001335 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001336 Requires<[IsARM]> {
1337 bits<4> Rd;
1338 bits<4> Rn;
1339 bits<12> shift;
1340 let Inst{25} = 0;
1341 let Inst{19-16} = Rn;
1342 let Inst{15-12} = Rd;
1343 let Inst{11-8} = shift{11-8};
1344 let Inst{7} = 0;
1345 let Inst{6-5} = shift{6-5};
1346 let Inst{4} = 1;
1347 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001348 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001349 }
Evan Cheng342e3162011-08-30 01:34:54 +00001350
Jim Grosbach37ee4642011-07-13 17:57:17 +00001351 // Assembly aliases for optional destination operand when it's the same
1352 // as the source operand.
1353 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1354 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1355 so_imm:$imm, pred:$p,
1356 cc_out:$s)>,
1357 Requires<[IsARM]>;
1358 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1359 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1360 GPR:$Rm, pred:$p,
1361 cc_out:$s)>,
1362 Requires<[IsARM]>;
1363 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001364 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1365 so_reg_imm:$shift, pred:$p,
1366 cc_out:$s)>,
1367 Requires<[IsARM]>;
1368 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1369 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1370 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001371 cc_out:$s)>,
1372 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001373}
1374
Evan Cheng342e3162011-08-30 01:34:54 +00001375/// AI1_rsc_irs - Define instructions and patterns for rsc
1376multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1377 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001378 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001379 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1380 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1381 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1382 Requires<[IsARM]> {
1383 bits<4> Rd;
1384 bits<4> Rn;
1385 bits<12> imm;
1386 let Inst{25} = 1;
1387 let Inst{15-12} = Rd;
1388 let Inst{19-16} = Rn;
1389 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001390 }
Evan Cheng342e3162011-08-30 01:34:54 +00001391 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1392 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1393 [/* pattern left blank */]> {
1394 bits<4> Rd;
1395 bits<4> Rn;
1396 bits<4> Rm;
1397 let Inst{11-4} = 0b00000000;
1398 let Inst{25} = 0;
1399 let Inst{3-0} = Rm;
1400 let Inst{15-12} = Rd;
1401 let Inst{19-16} = Rn;
1402 }
1403 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1404 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1405 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1406 Requires<[IsARM]> {
1407 bits<4> Rd;
1408 bits<4> Rn;
1409 bits<12> shift;
1410 let Inst{25} = 0;
1411 let Inst{19-16} = Rn;
1412 let Inst{15-12} = Rd;
1413 let Inst{11-5} = shift{11-5};
1414 let Inst{4} = 0;
1415 let Inst{3-0} = shift{3-0};
1416 }
1417 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1418 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1419 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1420 Requires<[IsARM]> {
1421 bits<4> Rd;
1422 bits<4> Rn;
1423 bits<12> shift;
1424 let Inst{25} = 0;
1425 let Inst{19-16} = Rn;
1426 let Inst{15-12} = Rd;
1427 let Inst{11-8} = shift{11-8};
1428 let Inst{7} = 0;
1429 let Inst{6-5} = shift{6-5};
1430 let Inst{4} = 1;
1431 let Inst{3-0} = shift{3-0};
1432 }
1433 }
1434
1435 // Assembly aliases for optional destination operand when it's the same
1436 // as the source operand.
1437 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1438 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1439 so_imm:$imm, pred:$p,
1440 cc_out:$s)>,
1441 Requires<[IsARM]>;
1442 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1443 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1444 GPR:$Rm, pred:$p,
1445 cc_out:$s)>,
1446 Requires<[IsARM]>;
1447 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1448 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1449 so_reg_imm:$shift, pred:$p,
1450 cc_out:$s)>,
1451 Requires<[IsARM]>;
1452 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1453 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1454 so_reg_reg:$shift, pred:$p,
1455 cc_out:$s)>,
1456 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001457}
1458
Jim Grosbach3e556122010-10-26 22:37:02 +00001459let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001460multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001461 InstrItinClass iir, PatFrag opnode> {
1462 // Note: We use the complex addrmode_imm12 rather than just an input
1463 // GPR and a constrained immediate so that we can use this to match
1464 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001465 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001466 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1467 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001468 bits<4> Rt;
1469 bits<17> addr;
1470 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1471 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001472 let Inst{15-12} = Rt;
1473 let Inst{11-0} = addr{11-0}; // imm12
1474 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001475 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001476 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1477 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001478 bits<4> Rt;
1479 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001480 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001481 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1482 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001483 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001484 let Inst{11-0} = shift{11-0};
1485 }
1486}
1487}
1488
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001489let canFoldAsLoad = 1, isReMaterializable = 1 in {
1490multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1491 InstrItinClass iir, PatFrag opnode> {
1492 // Note: We use the complex addrmode_imm12 rather than just an input
1493 // GPR and a constrained immediate so that we can use this to match
1494 // frame index references and avoid matching constant pool references.
1495 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1496 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1497 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1498 bits<4> Rt;
1499 bits<17> addr;
1500 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1501 let Inst{19-16} = addr{16-13}; // Rn
1502 let Inst{15-12} = Rt;
1503 let Inst{11-0} = addr{11-0}; // imm12
1504 }
1505 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1506 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1507 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1508 bits<4> Rt;
1509 bits<17> shift;
1510 let shift{4} = 0; // Inst{4} = 0
1511 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1512 let Inst{19-16} = shift{16-13}; // Rn
1513 let Inst{15-12} = Rt;
1514 let Inst{11-0} = shift{11-0};
1515 }
1516}
1517}
1518
1519
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001520multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001521 InstrItinClass iir, PatFrag opnode> {
1522 // Note: We use the complex addrmode_imm12 rather than just an input
1523 // GPR and a constrained immediate so that we can use this to match
1524 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001525 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001526 (ins GPR:$Rt, addrmode_imm12:$addr),
1527 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1528 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1529 bits<4> Rt;
1530 bits<17> addr;
1531 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1532 let Inst{19-16} = addr{16-13}; // Rn
1533 let Inst{15-12} = Rt;
1534 let Inst{11-0} = addr{11-0}; // imm12
1535 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001536 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001537 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1538 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1539 bits<4> Rt;
1540 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001541 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001542 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1543 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001544 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001545 let Inst{11-0} = shift{11-0};
1546 }
1547}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001548
1549multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1550 InstrItinClass iir, PatFrag opnode> {
1551 // Note: We use the complex addrmode_imm12 rather than just an input
1552 // GPR and a constrained immediate so that we can use this to match
1553 // frame index references and avoid matching constant pool references.
1554 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1555 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1556 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1557 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1558 bits<4> Rt;
1559 bits<17> addr;
1560 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1561 let Inst{19-16} = addr{16-13}; // Rn
1562 let Inst{15-12} = Rt;
1563 let Inst{11-0} = addr{11-0}; // imm12
1564 }
1565 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1566 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1567 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1568 bits<4> Rt;
1569 bits<17> shift;
1570 let shift{4} = 0; // Inst{4} = 0
1571 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1572 let Inst{19-16} = shift{16-13}; // Rn
1573 let Inst{15-12} = Rt;
1574 let Inst{11-0} = shift{11-0};
1575 }
1576}
1577
1578
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001579//===----------------------------------------------------------------------===//
1580// Instructions
1581//===----------------------------------------------------------------------===//
1582
Evan Chenga8e29892007-01-19 07:51:42 +00001583//===----------------------------------------------------------------------===//
1584// Miscellaneous Instructions.
1585//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001586
Evan Chenga8e29892007-01-19 07:51:42 +00001587/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1588/// the function. The first operand is the ID# for this instruction, the second
1589/// is the index into the MachineConstantPool that this is, the third is the
1590/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001591let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001592def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001593PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001594 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001595
Jim Grosbach4642ad32010-02-22 23:10:38 +00001596// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1597// from removing one half of the matched pairs. That breaks PEI, which assumes
1598// these will always be in pairs, and asserts if it finds otherwise. Better way?
1599let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001600def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001601PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001602 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001603
Jim Grosbach64171712010-02-16 21:07:46 +00001604def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001605PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001606 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001607}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001608
Eli Friedman2bdffe42011-08-31 00:31:29 +00001609// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001610// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001611let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001612def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1613 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1614 NoItinerary, []>;
1615def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1616 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1617 NoItinerary, []>;
1618def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1619 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1620 NoItinerary, []>;
1621def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1622 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1623 NoItinerary, []>;
1624def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1625 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1626 NoItinerary, []>;
1627def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1628 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1629 NoItinerary, []>;
1630def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1631 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1632 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001633def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1634 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1635 GPR:$set1, GPR:$set2),
1636 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001637}
1638
Jim Grosbachd30970f2011-08-11 22:30:30 +00001639def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001640 Requires<[IsARM, HasV6T2]> {
1641 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001642 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001643 let Inst{7-0} = 0b00000000;
1644}
1645
Jim Grosbachd30970f2011-08-11 22:30:30 +00001646def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001647 Requires<[IsARM, HasV6T2]> {
1648 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001649 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001650 let Inst{7-0} = 0b00000001;
1651}
1652
Jim Grosbachd30970f2011-08-11 22:30:30 +00001653def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001654 Requires<[IsARM, HasV6T2]> {
1655 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001656 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001657 let Inst{7-0} = 0b00000010;
1658}
1659
Jim Grosbachd30970f2011-08-11 22:30:30 +00001660def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001661 Requires<[IsARM, HasV6T2]> {
1662 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001663 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001664 let Inst{7-0} = 0b00000011;
1665}
1666
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001667def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1668 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001669 bits<4> Rd;
1670 bits<4> Rn;
1671 bits<4> Rm;
1672 let Inst{3-0} = Rm;
1673 let Inst{15-12} = Rd;
1674 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001675 let Inst{27-20} = 0b01101000;
1676 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001677 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001678}
1679
Johnny Chenf4d81052010-02-12 22:53:19 +00001680def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001681 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001682 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001683 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001684 let Inst{7-0} = 0b00000100;
1685}
1686
Johnny Chenc6f7b272010-02-11 18:12:29 +00001687// The i32imm operand $val can be used by a debugger to store more information
1688// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001689def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1690 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001691 bits<16> val;
1692 let Inst{3-0} = val{3-0};
1693 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001694 let Inst{27-20} = 0b00010010;
1695 let Inst{7-4} = 0b0111;
1696}
1697
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001698// Change Processor State
1699// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001700class CPS<dag iops, string asm_ops>
1701 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001702 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001703 bits<2> imod;
1704 bits<3> iflags;
1705 bits<5> mode;
1706 bit M;
1707
Johnny Chenb98e1602010-02-12 18:55:33 +00001708 let Inst{31-28} = 0b1111;
1709 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001710 let Inst{19-18} = imod;
1711 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001712 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001713 let Inst{8-6} = iflags;
1714 let Inst{5} = 0;
1715 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001716}
1717
Owen Anderson35008c22011-08-09 23:05:39 +00001718let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001719let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001720 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001721 "$imod\t$iflags, $mode">;
1722let mode = 0, M = 0 in
1723 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1724
1725let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001726 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001727}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001728
Johnny Chenb92a23f2010-02-21 04:42:01 +00001729// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001730multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001731
Evan Chengdfed19f2010-11-03 06:34:55 +00001732 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001733 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001734 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001735 bits<4> Rt;
1736 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001737 let Inst{31-26} = 0b111101;
1738 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001739 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001740 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001741 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001742 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001743 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001744 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001745 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001746 }
1747
Evan Chengdfed19f2010-11-03 06:34:55 +00001748 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001749 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001750 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001751 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001752 let Inst{31-26} = 0b111101;
1753 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001754 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001755 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001756 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001757 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001758 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001759 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001760 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001761 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001762 }
1763}
1764
Evan Cheng416941d2010-11-04 05:19:35 +00001765defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1766defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1767defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001768
Jim Grosbach53a89d62011-07-22 17:46:13 +00001769def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001770 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001771 bits<1> end;
1772 let Inst{31-10} = 0b1111000100000001000000;
1773 let Inst{9} = end;
1774 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001775}
1776
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001777def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1778 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001779 bits<4> opt;
1780 let Inst{27-4} = 0b001100100000111100001111;
1781 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001782}
1783
Johnny Chenba6e0332010-02-11 17:14:31 +00001784// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001785let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001786def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001787 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001788 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001789 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001790}
1791
Evan Cheng12c3a532008-11-06 17:48:05 +00001792// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001793let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001794def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001795 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001796 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001797
Evan Cheng325474e2008-01-07 23:56:57 +00001798let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001799def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001800 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001801 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001802
Jim Grosbach53694262010-11-18 01:15:56 +00001803def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001804 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001805 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001806
Jim Grosbach53694262010-11-18 01:15:56 +00001807def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001808 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001809 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001810
Jim Grosbach53694262010-11-18 01:15:56 +00001811def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001812 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001813 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001814
Jim Grosbach53694262010-11-18 01:15:56 +00001815def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001816 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001817 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001818}
Chris Lattner13c63102008-01-06 05:55:01 +00001819let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001820def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001821 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001822
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001823def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001825 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001826
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001827def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001828 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001829}
Evan Cheng12c3a532008-11-06 17:48:05 +00001830} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001831
Evan Chenge07715c2009-06-23 05:25:29 +00001832
1833// LEApcrel - Load a pc-relative address into a register without offending the
1834// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001835let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001836// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001837// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1838// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001839def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001840 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001841 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001842 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001843 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001844 let Inst{24} = 0;
1845 let Inst{23-22} = label{13-12};
1846 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001847 let Inst{20} = 0;
1848 let Inst{19-16} = 0b1111;
1849 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001850 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001851}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001852def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001853 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001854
1855def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1856 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001857 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001858
Evan Chenga8e29892007-01-19 07:51:42 +00001859//===----------------------------------------------------------------------===//
1860// Control Flow Instructions.
1861//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001862
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001863let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1864 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001865 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001866 "bx", "\tlr", [(ARMretflag)]>,
1867 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001868 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001869 }
1870
1871 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001872 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001873 "mov", "\tpc, lr", [(ARMretflag)]>,
1874 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001875 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001876 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001877}
Rafael Espindola27185192006-09-29 21:20:16 +00001878
Bob Wilson04ea6e52009-10-28 00:37:03 +00001879// Indirect branches
1880let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001881 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001882 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001883 [(brind GPR:$dst)]>,
1884 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001885 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001886 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001887 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001888 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001889
Jim Grosbachd447ac62011-07-13 20:21:31 +00001890 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1891 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001892 Requires<[IsARM, HasV4T]> {
1893 bits<4> dst;
1894 let Inst{27-4} = 0b000100101111111111110001;
1895 let Inst{3-0} = dst;
1896 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001897}
1898
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001899// SP is marked as a use to prevent stack-pointer assignments that appear
1900// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001901let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001902 // FIXME: Do we really need a non-predicated version? If so, it should
1903 // at least be a pseudo instruction expanding to the predicated version
1904 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001905 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001906 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001907 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001908 [(ARMcall tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001909 Requires<[IsARM, IsNotIOS]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001910 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001911 bits<24> func;
1912 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001913 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001914 }
Evan Cheng277f0742007-06-19 21:05:09 +00001915
Jason W Kim685c3502011-02-04 19:47:15 +00001916 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001917 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001918 [(ARMcall_pred tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001919 Requires<[IsARM, IsNotIOS]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001920 bits<24> func;
1921 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001922 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001923 }
Evan Cheng277f0742007-06-19 21:05:09 +00001924
Evan Chenga8e29892007-01-19 07:51:42 +00001925 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001926 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001927 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001928 [(ARMcall GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001929 Requires<[IsARM, HasV5T, IsNotIOS]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001930 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001931 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001932 let Inst{3-0} = func;
1933 }
1934
1935 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1936 IIC_Br, "blx", "\t$func",
1937 [(ARMcall_pred GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001938 Requires<[IsARM, HasV5T, IsNotIOS]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001939 bits<4> func;
1940 let Inst{27-4} = 0b000100101111111111110011;
1941 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001942 }
1943
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001944 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001945 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001946 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001947 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001948 Requires<[IsARM, HasV4T, IsNotIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001949
1950 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001951 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001952 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001953 Requires<[IsARM, NoV4T, IsNotIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001954
1955 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1956 // return stack predictor.
1957 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1958 (ins bl_target:$func, variable_ops),
1959 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
1960 Requires<[IsARM, IsNotIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001961}
1962
David Goodwin1a8f36e2009-08-12 18:31:53 +00001963let isCall = 1,
Evan Chengafff9412011-12-20 18:26:50 +00001964 // On IOS R9 is call-clobbered.
Evan Cheng1e0eab12010-11-29 22:43:27 +00001965 // R7 is marked as a use to prevent frame-pointer assignments from being
1966 // moved above / below calls.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001967 Defs = [LR], Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001968 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001969 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001970 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001971 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001972
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001973 def BLr9_pred : ARMPseudoExpand<(outs),
1974 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001975 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001976 [(ARMcall_pred tglobaladdr:$func)],
1977 (BL_pred bl_target:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001978 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001979
1980 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001981 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001982 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001983 [(ARMcall GPR:$func)],
1984 (BLX GPR:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001985 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001986
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001987 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001988 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001989 [(ARMcall_pred GPR:$func)],
1990 (BLX_pred GPR:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001991 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001992
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001993 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001994 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001995 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001996 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001997 Requires<[IsARM, HasV4T, IsIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001998
1999 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002000 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002001 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00002002 Requires<[IsARM, NoV4T, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002003
2004 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
2005 // return stack predictor.
2006 def BMOVPCBr9_CALL : ARMPseudoInst<(outs),(ins bl_target:$func, variable_ops),
2007 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
2008 Requires<[IsARM, IsIOS]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002009}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002010
David Goodwin1a8f36e2009-08-12 18:31:53 +00002011let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002012 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2013 // a two-value operand where a dag node expects two operands. :(
2014 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2015 IIC_Br, "b", "\t$target",
2016 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2017 bits<24> target;
2018 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002019 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002020 }
2021
Evan Chengaeafca02007-05-16 07:45:54 +00002022 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002023 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002024 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002025 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2026 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002027 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002028 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002029 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002030
Jim Grosbach2dc77682010-11-29 18:37:44 +00002031 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2032 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002033 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002034 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002035 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002036 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2037 // into i12 and rs suffixed versions.
2038 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002039 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002040 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002041 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002042 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002043 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002044 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002045 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002046 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002047 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002048 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002049 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002050
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002051}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002052
Jim Grosbachcf121c32011-07-28 21:57:55 +00002053// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002054def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002055 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002056 Requires<[IsARM, HasV5T]> {
2057 let Inst{31-25} = 0b1111101;
2058 bits<25> target;
2059 let Inst{23-0} = target{24-1};
2060 let Inst{24} = target{0};
2061}
2062
Jim Grosbach898e7e22011-07-13 20:25:01 +00002063// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002064def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002065 [/* pattern left blank */]> {
2066 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002067 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002068 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002069 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002070 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002071}
2072
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002073// Tail calls.
2074
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002075let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00002076 // IOS versions.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002077 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002078 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002079 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002080
2081 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002082 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002083
Jim Grosbach245f5e82011-07-08 18:50:22 +00002084 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002085 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002086 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002087 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002088
Jim Grosbach245f5e82011-07-08 18:50:22 +00002089 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002090 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002091 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002092 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002093
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002094 }
2095
Evan Chengafff9412011-12-20 18:26:50 +00002096 // Non-IOS versions (the difference is R9).
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002097 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002098 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002099 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002100
2101 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002102 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002103
Jim Grosbach245f5e82011-07-08 18:50:22 +00002104 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002105 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002106 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002107 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002108
Jim Grosbach245f5e82011-07-08 18:50:22 +00002109 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002110 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002111 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002112 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002113 }
2114}
2115
Jim Grosbachd30970f2011-08-11 22:30:30 +00002116// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002117def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2118 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002119 bits<4> opt;
2120 let Inst{23-4} = 0b01100000000000000111;
2121 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002122}
2123
Jim Grosbached838482011-07-26 16:24:27 +00002124// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002125let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002126def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002127 bits<24> svc;
2128 let Inst{23-0} = svc;
2129}
Johnny Chen85d5a892010-02-10 18:02:25 +00002130}
2131
Jim Grosbach5a287482011-07-29 17:51:39 +00002132// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002133class SRSI<bit wb, string asm>
2134 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2135 NoItinerary, asm, "", []> {
2136 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002137 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002138 let Inst{27-25} = 0b100;
2139 let Inst{22} = 1;
2140 let Inst{21} = wb;
2141 let Inst{20} = 0;
2142 let Inst{19-16} = 0b1101; // SP
2143 let Inst{15-5} = 0b00000101000;
2144 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002145}
2146
Jim Grosbache1cf5902011-07-29 20:26:09 +00002147def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2148 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002149}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002150def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2151 let Inst{24-23} = 0;
2152}
2153def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2154 let Inst{24-23} = 0b10;
2155}
2156def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2157 let Inst{24-23} = 0b10;
2158}
2159def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2160 let Inst{24-23} = 0b01;
2161}
2162def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2163 let Inst{24-23} = 0b01;
2164}
2165def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2166 let Inst{24-23} = 0b11;
2167}
2168def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2169 let Inst{24-23} = 0b11;
2170}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002171
Jim Grosbach5a287482011-07-29 17:51:39 +00002172// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002173class RFEI<bit wb, string asm>
2174 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2175 NoItinerary, asm, "", []> {
2176 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002177 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002178 let Inst{27-25} = 0b100;
2179 let Inst{22} = 0;
2180 let Inst{21} = wb;
2181 let Inst{20} = 1;
2182 let Inst{19-16} = Rn;
2183 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002184}
2185
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002186def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2187 let Inst{24-23} = 0;
2188}
2189def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2190 let Inst{24-23} = 0;
2191}
2192def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2193 let Inst{24-23} = 0b10;
2194}
2195def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2196 let Inst{24-23} = 0b10;
2197}
2198def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2199 let Inst{24-23} = 0b01;
2200}
2201def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2202 let Inst{24-23} = 0b01;
2203}
2204def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2205 let Inst{24-23} = 0b11;
2206}
2207def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2208 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002209}
2210
Evan Chenga8e29892007-01-19 07:51:42 +00002211//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002212// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002213//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002214
Evan Chenga8e29892007-01-19 07:51:42 +00002215// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002216
2217
Evan Cheng7e2fe912010-10-28 06:47:08 +00002218defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002219 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002220defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002221 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002222defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002223 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002224defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002225 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002226
Evan Chengfa775d02007-03-19 07:20:03 +00002227// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002228let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002229 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002230def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002231 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2232 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002233 bits<4> Rt;
2234 bits<17> addr;
2235 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2236 let Inst{19-16} = 0b1111;
2237 let Inst{15-12} = Rt;
2238 let Inst{11-0} = addr{11-0}; // imm12
2239}
Evan Chengfa775d02007-03-19 07:20:03 +00002240
Evan Chenga8e29892007-01-19 07:51:42 +00002241// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002242def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002243 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2244 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002245
Evan Chenga8e29892007-01-19 07:51:42 +00002246// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002247def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002248 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2249 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002250
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002251def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002252 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2253 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002254
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002255let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002256// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002257def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2258 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002259 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002260 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002261}
Rafael Espindolac391d162006-10-23 20:34:27 +00002262
Evan Chenga8e29892007-01-19 07:51:42 +00002263// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002264multiclass AI2_ldridx<bit isByte, string opc,
2265 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002266 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002267 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002268 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002269 bits<17> addr;
2270 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002271 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002272 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002273 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002274 let DecoderMethod = "DecodeLDRPreImm";
2275 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2276 }
2277
2278 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002279 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002280 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2281 bits<17> addr;
2282 let Inst{25} = 1;
2283 let Inst{23} = addr{12};
2284 let Inst{19-16} = addr{16-13};
2285 let Inst{11-0} = addr{11-0};
2286 let Inst{4} = 0;
2287 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002288 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002289 }
Owen Anderson793e7962011-07-26 20:54:26 +00002290
2291 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002292 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002293 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002294 opc, "\t$Rt, $addr, $offset",
2295 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002296 // {12} isAdd
2297 // {11-0} imm12/Rm
2298 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002299 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002300 let Inst{25} = 1;
2301 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002302 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002303 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304
2305 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002306 }
2307
2308 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002309 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002310 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002311 opc, "\t$Rt, $addr, $offset",
2312 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002313 // {12} isAdd
2314 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002315 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002316 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002317 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002318 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002319 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002320 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002321
2322 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002323 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002324
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002325}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002326
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002327let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002328// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2329// IIC_iLoad_siu depending on whether it the offset register is shifted.
2330defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2331defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002332}
Rafael Espindola450856d2006-12-12 00:37:38 +00002333
Jim Grosbach45251b32011-08-11 20:41:13 +00002334multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2335 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002336 (ins addrmode3:$addr), IndexModePre,
2337 LdMiscFrm, itin,
2338 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2339 bits<14> addr;
2340 let Inst{23} = addr{8}; // U bit
2341 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2342 let Inst{19-16} = addr{12-9}; // Rn
2343 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2344 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002345 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002346 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002347 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002348 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002349 (ins addr_offset_none:$addr, am3offset:$offset),
2350 IndexModePost, LdMiscFrm, itin,
2351 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2352 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002353 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002354 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002355 let Inst{23} = offset{8}; // U bit
2356 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002357 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002358 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2359 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002360 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002361 }
2362}
Rafael Espindola4e307642006-09-08 16:59:47 +00002363
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002364let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002365defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2366defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2367defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002368let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002369def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002370 (ins addrmode3:$addr), IndexModePre,
2371 LdMiscFrm, IIC_iLoad_d_ru,
2372 "ldrd", "\t$Rt, $Rt2, $addr!",
2373 "$addr.base = $Rn_wb", []> {
2374 bits<14> addr;
2375 let Inst{23} = addr{8}; // U bit
2376 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2377 let Inst{19-16} = addr{12-9}; // Rn
2378 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2379 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002380 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002381 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002382}
Jim Grosbach45251b32011-08-11 20:41:13 +00002383def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002384 (ins addr_offset_none:$addr, am3offset:$offset),
2385 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2386 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2387 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002388 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002389 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002390 let Inst{23} = offset{8}; // U bit
2391 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002392 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002393 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2394 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002395 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002396}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002397} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002398} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002399
Jim Grosbach89958d52011-08-11 21:41:59 +00002400// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002401let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002402def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2403 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2404 IndexModePost, LdFrm, IIC_iLoad_ru,
2405 "ldrt", "\t$Rt, $addr, $offset",
2406 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002407 // {12} isAdd
2408 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002409 bits<14> offset;
2410 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002412 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002413 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002414 let Inst{19-16} = addr;
2415 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002416 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002417 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002418 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2419}
Jim Grosbach59999262011-08-10 23:43:54 +00002420
2421def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2422 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002423 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002424 "ldrt", "\t$Rt, $addr, $offset",
2425 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426 // {12} isAdd
2427 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002428 bits<14> offset;
2429 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002430 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002431 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002432 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002433 let Inst{19-16} = addr;
2434 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002435 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002436}
Jim Grosbach3148a652011-08-08 23:28:47 +00002437
2438def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2439 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2440 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2441 "ldrbt", "\t$Rt, $addr, $offset",
2442 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002443 // {12} isAdd
2444 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002445 bits<14> offset;
2446 bits<4> addr;
2447 let Inst{25} = 1;
2448 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002449 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002450 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002451 let Inst{11-5} = offset{11-5};
2452 let Inst{4} = 0;
2453 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002454 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002455}
2456
2457def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2458 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2459 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2460 "ldrbt", "\t$Rt, $addr, $offset",
2461 "$addr.base = $Rn_wb", []> {
2462 // {12} isAdd
2463 // {11-0} imm12/Rm
2464 bits<14> offset;
2465 bits<4> addr;
2466 let Inst{25} = 0;
2467 let Inst{23} = offset{12};
2468 let Inst{21} = 1; // overwrite
2469 let Inst{19-16} = addr;
2470 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002472}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002473
2474multiclass AI3ldrT<bits<4> op, string opc> {
2475 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2476 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2477 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2478 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2479 bits<9> offset;
2480 let Inst{23} = offset{8};
2481 let Inst{22} = 1;
2482 let Inst{11-8} = offset{7-4};
2483 let Inst{3-0} = offset{3-0};
2484 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2485 }
2486 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2487 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2488 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2489 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2490 bits<5> Rm;
2491 let Inst{23} = Rm{4};
2492 let Inst{22} = 0;
2493 let Inst{11-8} = 0;
2494 let Inst{3-0} = Rm{3-0};
2495 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2496 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002497}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002498
2499defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2500defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2501defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002502}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002503
Evan Chenga8e29892007-01-19 07:51:42 +00002504// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002505
2506// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002507def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002508 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2509 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002510
Evan Chenga8e29892007-01-19 07:51:42 +00002511// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002512let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2513def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002514 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002515 "strd", "\t$Rt, $src2, $addr", []>,
2516 Requires<[IsARM, HasV5TE]> {
2517 let Inst{21} = 0;
2518}
Evan Chenga8e29892007-01-19 07:51:42 +00002519
2520// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002521multiclass AI2_stridx<bit isByte, string opc,
2522 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002523 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2524 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002525 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002526 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2527 bits<17> addr;
2528 let Inst{25} = 0;
2529 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2530 let Inst{19-16} = addr{16-13}; // Rn
2531 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002532 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002533 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002534 }
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbach19dec202011-08-05 20:35:44 +00002536 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002537 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002538 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002539 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2540 bits<17> addr;
2541 let Inst{25} = 1;
2542 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2543 let Inst{19-16} = addr{16-13}; // Rn
2544 let Inst{11-0} = addr{11-0};
2545 let Inst{4} = 0; // Inst{4} = 0
2546 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002547 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002548 }
2549 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2550 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002551 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002552 opc, "\t$Rt, $addr, $offset",
2553 "$addr.base = $Rn_wb", []> {
2554 // {12} isAdd
2555 // {11-0} imm12/Rm
2556 bits<14> offset;
2557 bits<4> addr;
2558 let Inst{25} = 1;
2559 let Inst{23} = offset{12};
2560 let Inst{19-16} = addr;
2561 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002562
2563 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002564 }
Owen Anderson793e7962011-07-26 20:54:26 +00002565
Jim Grosbach19dec202011-08-05 20:35:44 +00002566 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2567 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002568 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002569 opc, "\t$Rt, $addr, $offset",
2570 "$addr.base = $Rn_wb", []> {
2571 // {12} isAdd
2572 // {11-0} imm12/Rm
2573 bits<14> offset;
2574 bits<4> addr;
2575 let Inst{25} = 0;
2576 let Inst{23} = offset{12};
2577 let Inst{19-16} = addr;
2578 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002579
2580 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002581 }
2582}
Owen Anderson793e7962011-07-26 20:54:26 +00002583
Jim Grosbach19dec202011-08-05 20:35:44 +00002584let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002585// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2586// IIC_iStore_siu depending on whether it the offset register is shifted.
2587defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2588defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002589}
Evan Chenga8e29892007-01-19 07:51:42 +00002590
Jim Grosbach19dec202011-08-05 20:35:44 +00002591def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2592 am2offset_reg:$offset),
2593 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2594 am2offset_reg:$offset)>;
2595def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2596 am2offset_imm:$offset),
2597 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2598 am2offset_imm:$offset)>;
2599def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2600 am2offset_reg:$offset),
2601 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2602 am2offset_reg:$offset)>;
2603def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2604 am2offset_imm:$offset),
2605 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2606 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002607
Jim Grosbach19dec202011-08-05 20:35:44 +00002608// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2609// put the patterns on the instruction definitions directly as ISel wants
2610// the address base and offset to be separate operands, not a single
2611// complex operand like we represent the instructions themselves. The
2612// pseudos map between the two.
2613let usesCustomInserter = 1,
2614 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2615def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2616 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2617 4, IIC_iStore_ru,
2618 [(set GPR:$Rn_wb,
2619 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2620def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2621 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2622 4, IIC_iStore_ru,
2623 [(set GPR:$Rn_wb,
2624 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2625def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2626 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2627 4, IIC_iStore_ru,
2628 [(set GPR:$Rn_wb,
2629 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2630def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2631 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2632 4, IIC_iStore_ru,
2633 [(set GPR:$Rn_wb,
2634 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002635def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2636 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2637 4, IIC_iStore_ru,
2638 [(set GPR:$Rn_wb,
2639 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002640}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002641
Evan Chenga8e29892007-01-19 07:51:42 +00002642
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002643
2644def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2645 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2646 StMiscFrm, IIC_iStore_bh_ru,
2647 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2648 bits<14> addr;
2649 let Inst{23} = addr{8}; // U bit
2650 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2651 let Inst{19-16} = addr{12-9}; // Rn
2652 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2653 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2654 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002655 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002656}
2657
2658def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2659 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2660 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2661 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2662 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2663 addr_offset_none:$addr,
2664 am3offset:$offset))]> {
2665 bits<10> offset;
2666 bits<4> addr;
2667 let Inst{23} = offset{8}; // U bit
2668 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2669 let Inst{19-16} = addr;
2670 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2671 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002672 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002673}
Evan Chenga8e29892007-01-19 07:51:42 +00002674
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002675let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002676def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002677 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2678 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2679 "strd", "\t$Rt, $Rt2, $addr!",
2680 "$addr.base = $Rn_wb", []> {
2681 bits<14> addr;
2682 let Inst{23} = addr{8}; // U bit
2683 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2684 let Inst{19-16} = addr{12-9}; // Rn
2685 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2686 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002687 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002688 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002689}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002690
Jim Grosbach45251b32011-08-11 20:41:13 +00002691def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002692 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2693 am3offset:$offset),
2694 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2695 "strd", "\t$Rt, $Rt2, $addr, $offset",
2696 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002697 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002698 bits<4> addr;
2699 let Inst{23} = offset{8}; // U bit
2700 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2701 let Inst{19-16} = addr;
2702 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2703 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002704 let DecoderMethod = "DecodeAddrMode3Instruction";
2705}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002706} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002707
Jim Grosbach7ce05792011-08-03 23:50:40 +00002708// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002709
Jim Grosbach10348e72011-08-11 20:04:56 +00002710def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2711 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2712 IndexModePost, StFrm, IIC_iStore_bh_ru,
2713 "strbt", "\t$Rt, $addr, $offset",
2714 "$addr.base = $Rn_wb", []> {
2715 // {12} isAdd
2716 // {11-0} imm12/Rm
2717 bits<14> offset;
2718 bits<4> addr;
2719 let Inst{25} = 1;
2720 let Inst{23} = offset{12};
2721 let Inst{21} = 1; // overwrite
2722 let Inst{19-16} = addr;
2723 let Inst{11-5} = offset{11-5};
2724 let Inst{4} = 0;
2725 let Inst{3-0} = offset{3-0};
2726 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2727}
2728
2729def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2730 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2731 IndexModePost, StFrm, IIC_iStore_bh_ru,
2732 "strbt", "\t$Rt, $addr, $offset",
2733 "$addr.base = $Rn_wb", []> {
2734 // {12} isAdd
2735 // {11-0} imm12/Rm
2736 bits<14> offset;
2737 bits<4> addr;
2738 let Inst{25} = 0;
2739 let Inst{23} = offset{12};
2740 let Inst{21} = 1; // overwrite
2741 let Inst{19-16} = addr;
2742 let Inst{11-0} = offset{11-0};
2743 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2744}
2745
Jim Grosbach342ebd52011-08-11 22:18:00 +00002746let mayStore = 1, neverHasSideEffects = 1 in {
2747def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2748 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2749 IndexModePost, StFrm, IIC_iStore_ru,
2750 "strt", "\t$Rt, $addr, $offset",
2751 "$addr.base = $Rn_wb", []> {
2752 // {12} isAdd
2753 // {11-0} imm12/Rm
2754 bits<14> offset;
2755 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002756 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002757 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002758 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002759 let Inst{19-16} = addr;
2760 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002761 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002762 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002764}
2765
Jim Grosbach342ebd52011-08-11 22:18:00 +00002766def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2767 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2768 IndexModePost, StFrm, IIC_iStore_ru,
2769 "strt", "\t$Rt, $addr, $offset",
2770 "$addr.base = $Rn_wb", []> {
2771 // {12} isAdd
2772 // {11-0} imm12/Rm
2773 bits<14> offset;
2774 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002775 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002776 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002777 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002778 let Inst{19-16} = addr;
2779 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002780 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002781}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002782}
2783
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002784
Jim Grosbach7ce05792011-08-03 23:50:40 +00002785multiclass AI3strT<bits<4> op, string opc> {
2786 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2787 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2788 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2789 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2790 bits<9> offset;
2791 let Inst{23} = offset{8};
2792 let Inst{22} = 1;
2793 let Inst{11-8} = offset{7-4};
2794 let Inst{3-0} = offset{3-0};
2795 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2796 }
2797 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2798 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2799 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2800 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2801 bits<5> Rm;
2802 let Inst{23} = Rm{4};
2803 let Inst{22} = 0;
2804 let Inst{11-8} = 0;
2805 let Inst{3-0} = Rm{3-0};
2806 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2807 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002808}
2809
Jim Grosbach7ce05792011-08-03 23:50:40 +00002810
2811defm STRHT : AI3strT<0b1011, "strht">;
2812
2813
Evan Chenga8e29892007-01-19 07:51:42 +00002814//===----------------------------------------------------------------------===//
2815// Load / store multiple Instructions.
2816//
2817
Jim Grosbach27debd62011-12-13 21:48:29 +00002818multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002820 // IA is the default, so no need for an explicit suffix on the
2821 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002822 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2824 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002825 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002827 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 let Inst{21} = 0; // No writeback
2829 let Inst{20} = L_bit;
2830 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002831 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002832 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2833 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002834 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002835 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002836 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002837 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002839
2840 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002841 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002842 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002843 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2844 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002845 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002847 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002848 let Inst{21} = 0; // No writeback
2849 let Inst{20} = L_bit;
2850 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002851 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002852 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2853 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002854 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002855 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002856 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002857 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002858 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002859
2860 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002861 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002862 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002863 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2864 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002865 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002866 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002867 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002868 let Inst{21} = 0; // No writeback
2869 let Inst{20} = L_bit;
2870 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002871 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002872 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2873 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002874 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002875 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002876 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002877 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002878 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002879
2880 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002881 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002882 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002883 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2884 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002885 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002886 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002887 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002888 let Inst{21} = 0; // No writeback
2889 let Inst{20} = L_bit;
2890 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002891 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002892 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2893 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002894 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002895 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002896 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002897 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002898 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002899
2900 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002901 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002902}
Bill Wendling6c470b82010-11-13 09:09:38 +00002903
Bill Wendlingc93989a2010-11-13 11:20:05 +00002904let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002905
2906let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002907defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2908 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002909
2910let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002911defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2912 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002913
2914} // neverHasSideEffects
2915
Bill Wendling73fe34a2010-11-16 01:16:36 +00002916// FIXME: remove when we have a way to marking a MI with these properties.
2917// FIXME: Should pc be an implicit operand like PICADD, etc?
2918let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2919 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002920def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2921 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002922 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002923 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002924 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002925
Jim Grosbach27debd62011-12-13 21:48:29 +00002926let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2927defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2928 IIC_iLoad_mu>;
2929
2930let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2931defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2932 IIC_iStore_mu>;
2933
2934
2935
Evan Chenga8e29892007-01-19 07:51:42 +00002936//===----------------------------------------------------------------------===//
2937// Move Instructions.
2938//
2939
Evan Chengcd799b92009-06-12 20:46:18 +00002940let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002941def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2942 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2943 bits<4> Rd;
2944 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002945
Johnny Chen103bf952011-04-01 23:30:25 +00002946 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002947 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002948 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002949 let Inst{3-0} = Rm;
2950 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002951}
2952
Andrew Trick90b7b122011-10-18 19:18:52 +00002953def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002954 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2955
Dale Johannesen38d5f042010-06-15 22:24:08 +00002956// A version for the smaller set of tail call registers.
2957let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002958def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002959 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2960 bits<4> Rd;
2961 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002962
Dale Johannesen38d5f042010-06-15 22:24:08 +00002963 let Inst{11-4} = 0b00000000;
2964 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002965 let Inst{3-0} = Rm;
2966 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002967}
2968
Owen Andersonde317f42011-08-09 23:33:27 +00002969def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002970 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002971 "mov", "\t$Rd, $src",
2972 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002973 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002974 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002975 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002976 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002977 let Inst{11-8} = src{11-8};
2978 let Inst{7} = 0;
2979 let Inst{6-5} = src{6-5};
2980 let Inst{4} = 1;
2981 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002982 let Inst{25} = 0;
2983}
Evan Chenga2515702007-03-19 07:09:02 +00002984
Owen Anderson152d4a42011-07-21 23:38:37 +00002985def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2986 DPSoRegImmFrm, IIC_iMOVsr,
2987 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2988 UnaryDP {
2989 bits<4> Rd;
2990 bits<12> src;
2991 let Inst{15-12} = Rd;
2992 let Inst{19-16} = 0b0000;
2993 let Inst{11-5} = src{11-5};
2994 let Inst{4} = 0;
2995 let Inst{3-0} = src{3-0};
2996 let Inst{25} = 0;
2997}
2998
Evan Chengc4af4632010-11-17 20:13:28 +00002999let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003000def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
3001 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00003002 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003003 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003004 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00003005 let Inst{15-12} = Rd;
3006 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003007 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003008}
3009
Evan Chengc4af4632010-11-17 20:13:28 +00003010let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00003011def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003012 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003013 "movw", "\t$Rd, $imm",
3014 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00003015 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003016 bits<4> Rd;
3017 bits<16> imm;
3018 let Inst{15-12} = Rd;
3019 let Inst{11-0} = imm{11-0};
3020 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003021 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003022 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003023 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003024}
3025
Jim Grosbachffa32252011-07-19 19:13:28 +00003026def : InstAlias<"mov${p} $Rd, $imm",
3027 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
3028 Requires<[IsARM]>;
3029
Evan Cheng53519f02011-01-21 18:55:51 +00003030def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3031 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003032
3033let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003034def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3035 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003036 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003037 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003038 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003039 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003040 lo16AllZero:$imm))]>, UnaryDP,
3041 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003042 bits<4> Rd;
3043 bits<16> imm;
3044 let Inst{15-12} = Rd;
3045 let Inst{11-0} = imm{11-0};
3046 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003047 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003048 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003049 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003050}
Evan Cheng13ab0202007-07-10 18:08:01 +00003051
Evan Cheng53519f02011-01-21 18:55:51 +00003052def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3053 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003054
3055} // Constraints
3056
Evan Cheng20956592009-10-21 08:15:52 +00003057def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3058 Requires<[IsARM, HasV6T2]>;
3059
David Goodwinca01a8d2009-09-01 18:32:09 +00003060let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003061def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003062 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3063 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003064
3065// These aren't really mov instructions, but we have to define them this way
3066// due to flag operands.
3067
Evan Cheng071a2792007-09-11 19:55:27 +00003068let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003069def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003070 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3071 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003072def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003073 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3074 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003075}
Evan Chenga8e29892007-01-19 07:51:42 +00003076
Evan Chenga8e29892007-01-19 07:51:42 +00003077//===----------------------------------------------------------------------===//
3078// Extend Instructions.
3079//
3080
3081// Sign extenders
3082
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003083def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003084 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003085def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003086 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003087
Jim Grosbach70327412011-07-27 17:48:13 +00003088def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003089 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003090def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003091 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003092
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003093def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003094
Jim Grosbach70327412011-07-27 17:48:13 +00003095def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003096
3097// Zero extenders
3098
3099let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003100def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003101 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003102def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003103 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003104def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003105 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003106
Jim Grosbach542f6422010-07-28 23:25:44 +00003107// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3108// The transformation should probably be done as a combiner action
3109// instead so we can include a check for masking back in the upper
3110// eight bits of the source into the lower eight bits of the result.
3111//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003112// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003113def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003114 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003115
Jim Grosbach70327412011-07-27 17:48:13 +00003116def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003117 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003118def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003119 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003120}
3121
Evan Chenga8e29892007-01-19 07:51:42 +00003122// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003123def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003124
Evan Chenga8e29892007-01-19 07:51:42 +00003125
Owen Anderson33e57512011-08-10 00:03:03 +00003126def SBFX : I<(outs GPRnopc:$Rd),
3127 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003128 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003129 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003130 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003131 bits<4> Rd;
3132 bits<4> Rn;
3133 bits<5> lsb;
3134 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003135 let Inst{27-21} = 0b0111101;
3136 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003137 let Inst{20-16} = width;
3138 let Inst{15-12} = Rd;
3139 let Inst{11-7} = lsb;
3140 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003141}
3142
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003143def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003144 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003145 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003146 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003147 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003148 bits<4> Rd;
3149 bits<4> Rn;
3150 bits<5> lsb;
3151 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003152 let Inst{27-21} = 0b0111111;
3153 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003154 let Inst{20-16} = width;
3155 let Inst{15-12} = Rd;
3156 let Inst{11-7} = lsb;
3157 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003158}
3159
Evan Chenga8e29892007-01-19 07:51:42 +00003160//===----------------------------------------------------------------------===//
3161// Arithmetic Instructions.
3162//
3163
Jim Grosbach26421962008-10-14 20:36:24 +00003164defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003165 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003166 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003167defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003168 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003169 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003170
Evan Chengc85e8322007-07-05 07:13:32 +00003171// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003172//
Andrew Trick90b7b122011-10-18 19:18:52 +00003173// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3174// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003175// AdjustInstrPostInstrSelection where we determine whether or not to
3176// set the "s" bit based on CPSR liveness.
3177//
Andrew Trick90b7b122011-10-18 19:18:52 +00003178// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003179// support for an optional CPSR definition that corresponds to the DAG
3180// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003181defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3182 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3183defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3184 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003185
Evan Cheng62674222009-06-25 23:34:10 +00003186defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003187 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003188 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003189defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003190 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003191 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003192
Evan Cheng342e3162011-08-30 01:34:54 +00003193defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3194 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3195 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003196
3197// FIXME: Eliminate them if we can write def : Pat patterns which defines
3198// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003199defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3200 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003201
Evan Cheng342e3162011-08-30 01:34:54 +00003202defm RSC : AI1_rsc_irs<0b0111, "rsc",
3203 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3204 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003205
Evan Chenga8e29892007-01-19 07:51:42 +00003206// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003207// The assume-no-carry-in form uses the negation of the input since add/sub
3208// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3209// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3210// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003211def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3212 (SUBri GPR:$src, so_imm_neg:$imm)>;
3213def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3214 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3215
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003216// The with-carry-in form matches bitwise not instead of the negation.
3217// Effectively, the inverse interpretation of the carry flag already accounts
3218// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003219def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3220 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003221
3222// Note: These are implemented in C++ code, because they have to generate
3223// ADD/SUBrs instructions, which use a complex pattern that a xform function
3224// cannot produce.
3225// (mul X, 2^n+1) -> (add (X << n), X)
3226// (mul X, 2^n-1) -> (rsb X, (X << n))
3227
Jim Grosbach7931df32011-07-22 18:06:01 +00003228// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003229// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003230class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003231 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003232 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3233 string asm = "\t$Rd, $Rn, $Rm">
3234 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003235 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003236 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003237 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003238 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003239 let Inst{11-4} = op11_4;
3240 let Inst{19-16} = Rn;
3241 let Inst{15-12} = Rd;
3242 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003243}
3244
Jim Grosbach7931df32011-07-22 18:06:01 +00003245// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003246
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003247def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003248 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3249 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003250def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003251 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3252 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3253def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3254 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003255 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003256def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3257 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003258 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003259
3260def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3261def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3262def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3263def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3264def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3265def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3266def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3267def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3268def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3269def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3270def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3271def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003272
Jim Grosbach7931df32011-07-22 18:06:01 +00003273// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003274
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003275def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3276def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3277def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3278def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3279def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3280def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3281def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3282def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3283def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3284def USAX : AAI<0b01100101, 0b11110101, "usax">;
3285def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3286def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003287
Jim Grosbach7931df32011-07-22 18:06:01 +00003288// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003289
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003290def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3291def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3292def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3293def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3294def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3295def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3296def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3297def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3298def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3299def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3300def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3301def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003302
Jim Grosbachd30970f2011-08-11 22:30:30 +00003303// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003304
Jim Grosbach70987fb2010-10-18 23:35:38 +00003305def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003306 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003307 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003308 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003309 bits<4> Rd;
3310 bits<4> Rn;
3311 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003312 let Inst{27-20} = 0b01111000;
3313 let Inst{15-12} = 0b1111;
3314 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003315 let Inst{19-16} = Rd;
3316 let Inst{11-8} = Rm;
3317 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003318}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003319def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003320 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003321 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003322 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003323 bits<4> Rd;
3324 bits<4> Rn;
3325 bits<4> Rm;
3326 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003327 let Inst{27-20} = 0b01111000;
3328 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003329 let Inst{19-16} = Rd;
3330 let Inst{15-12} = Ra;
3331 let Inst{11-8} = Rm;
3332 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003333}
3334
Jim Grosbachd30970f2011-08-11 22:30:30 +00003335// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003336
Owen Anderson33e57512011-08-10 00:03:03 +00003337def SSAT : AI<(outs GPRnopc:$Rd),
3338 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003339 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003340 bits<4> Rd;
3341 bits<5> sat_imm;
3342 bits<4> Rn;
3343 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003344 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003345 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003346 let Inst{20-16} = sat_imm;
3347 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003348 let Inst{11-7} = sh{4-0};
3349 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003350 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003351}
3352
Owen Anderson33e57512011-08-10 00:03:03 +00003353def SSAT16 : AI<(outs GPRnopc:$Rd),
3354 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003355 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003356 bits<4> Rd;
3357 bits<4> sat_imm;
3358 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003359 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003360 let Inst{11-4} = 0b11110011;
3361 let Inst{15-12} = Rd;
3362 let Inst{19-16} = sat_imm;
3363 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003364}
3365
Owen Anderson33e57512011-08-10 00:03:03 +00003366def USAT : AI<(outs GPRnopc:$Rd),
3367 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003368 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003369 bits<4> Rd;
3370 bits<5> sat_imm;
3371 bits<4> Rn;
3372 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003373 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003374 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003375 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003376 let Inst{11-7} = sh{4-0};
3377 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003378 let Inst{20-16} = sat_imm;
3379 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003380}
3381
Owen Anderson33e57512011-08-10 00:03:03 +00003382def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003383 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003384 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003385 bits<4> Rd;
3386 bits<4> sat_imm;
3387 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003388 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003389 let Inst{11-4} = 0b11110011;
3390 let Inst{15-12} = Rd;
3391 let Inst{19-16} = sat_imm;
3392 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003393}
Evan Chenga8e29892007-01-19 07:51:42 +00003394
Owen Anderson33e57512011-08-10 00:03:03 +00003395def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3396 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3397def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3398 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400//===----------------------------------------------------------------------===//
3401// Bitwise Instructions.
3402//
3403
Jim Grosbach26421962008-10-14 20:36:24 +00003404defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003405 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003406 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003407defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003408 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003409 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003410defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003411 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003412 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003413defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003414 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003415 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003416
Jim Grosbachc29769b2011-07-28 19:46:12 +00003417// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3418// like in the actual instruction encoding. The complexity of mapping the mask
3419// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3420// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003421def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003422 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003423 "bfc", "\t$Rd, $imm", "$src = $Rd",
3424 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003425 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003426 bits<4> Rd;
3427 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003428 let Inst{27-21} = 0b0111110;
3429 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003430 let Inst{15-12} = Rd;
3431 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003432 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003433}
3434
Johnny Chenb2503c02010-02-17 06:31:48 +00003435// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003436def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3437 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3438 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3439 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3440 bf_inv_mask_imm:$imm))]>,
3441 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003442 bits<4> Rd;
3443 bits<4> Rn;
3444 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003445 let Inst{27-21} = 0b0111110;
3446 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003447 let Inst{15-12} = Rd;
3448 let Inst{11-7} = imm{4-0}; // lsb
3449 let Inst{20-16} = imm{9-5}; // width
3450 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003451}
3452
Jim Grosbach36860462010-10-21 22:19:32 +00003453def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3454 "mvn", "\t$Rd, $Rm",
3455 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3456 bits<4> Rd;
3457 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003458 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003459 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003460 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003461 let Inst{15-12} = Rd;
3462 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003463}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003464def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3465 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003466 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003467 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003468 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003469 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003470 let Inst{19-16} = 0b0000;
3471 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003472 let Inst{11-5} = shift{11-5};
3473 let Inst{4} = 0;
3474 let Inst{3-0} = shift{3-0};
3475}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003476def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3477 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003478 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3479 bits<4> Rd;
3480 bits<12> shift;
3481 let Inst{25} = 0;
3482 let Inst{19-16} = 0b0000;
3483 let Inst{15-12} = Rd;
3484 let Inst{11-8} = shift{11-8};
3485 let Inst{7} = 0;
3486 let Inst{6-5} = shift{6-5};
3487 let Inst{4} = 1;
3488 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003489}
Evan Chengc4af4632010-11-17 20:13:28 +00003490let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003491def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3492 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3493 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3494 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003495 bits<12> imm;
3496 let Inst{25} = 1;
3497 let Inst{19-16} = 0b0000;
3498 let Inst{15-12} = Rd;
3499 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003500}
Evan Chenga8e29892007-01-19 07:51:42 +00003501
3502def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3503 (BICri GPR:$src, so_imm_not:$imm)>;
3504
3505//===----------------------------------------------------------------------===//
3506// Multiply Instructions.
3507//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003508class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3509 string opc, string asm, list<dag> pattern>
3510 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3511 bits<4> Rd;
3512 bits<4> Rm;
3513 bits<4> Rn;
3514 let Inst{19-16} = Rd;
3515 let Inst{11-8} = Rm;
3516 let Inst{3-0} = Rn;
3517}
3518class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3519 string opc, string asm, list<dag> pattern>
3520 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3521 bits<4> RdLo;
3522 bits<4> RdHi;
3523 bits<4> Rm;
3524 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003525 let Inst{19-16} = RdHi;
3526 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003527 let Inst{11-8} = Rm;
3528 let Inst{3-0} = Rn;
3529}
Evan Chenga8e29892007-01-19 07:51:42 +00003530
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003531// FIXME: The v5 pseudos are only necessary for the additional Constraint
3532// property. Remove them when it's possible to add those properties
3533// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003534let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003535def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3536 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003537 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003538 Requires<[IsARM, HasV6]> {
3539 let Inst{15-12} = 0b0000;
3540}
Evan Chenga8e29892007-01-19 07:51:42 +00003541
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003542let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003543def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3544 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003545 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003546 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3547 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003548 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003549}
3550
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003551def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3552 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003553 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3554 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003555 bits<4> Ra;
3556 let Inst{15-12} = Ra;
3557}
Evan Chenga8e29892007-01-19 07:51:42 +00003558
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003559let Constraints = "@earlyclobber $Rd" in
3560def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3561 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003562 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003563 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3564 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3565 Requires<[IsARM, NoV6]>;
3566
Jim Grosbach65711012010-11-19 22:22:37 +00003567def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3568 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3569 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003570 Requires<[IsARM, HasV6T2]> {
3571 bits<4> Rd;
3572 bits<4> Rm;
3573 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003574 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003575 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003576 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003577 let Inst{11-8} = Rm;
3578 let Inst{3-0} = Rn;
3579}
Evan Chengedcbada2009-07-06 22:05:45 +00003580
Evan Chenga8e29892007-01-19 07:51:42 +00003581// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003582let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003583let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003584def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003585 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003586 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3587 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003588
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003589def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003590 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003591 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3592 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003593
3594let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3595def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3596 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003597 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003598 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3599 Requires<[IsARM, NoV6]>;
3600
3601def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3602 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003603 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003604 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3605 Requires<[IsARM, NoV6]>;
3606}
Evan Cheng8de898a2009-06-26 00:19:44 +00003607}
Evan Chenga8e29892007-01-19 07:51:42 +00003608
3609// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003610def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3611 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003612 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3613 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003614def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3615 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003616 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3617 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003618
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003619def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3620 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3621 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3622 Requires<[IsARM, HasV6]> {
3623 bits<4> RdLo;
3624 bits<4> RdHi;
3625 bits<4> Rm;
3626 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003627 let Inst{19-16} = RdHi;
3628 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003629 let Inst{11-8} = Rm;
3630 let Inst{3-0} = Rn;
3631}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003632
3633let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3634def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3635 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003636 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003637 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3638 Requires<[IsARM, NoV6]>;
3639def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3640 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003641 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003642 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3643 Requires<[IsARM, NoV6]>;
3644def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3645 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003646 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003647 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3648 Requires<[IsARM, NoV6]>;
3649}
3650
Evan Chengcd799b92009-06-12 20:46:18 +00003651} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003652
3653// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003654def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3655 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3656 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003657 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003658 let Inst{15-12} = 0b1111;
3659}
Evan Cheng13ab0202007-07-10 18:08:01 +00003660
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003661def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003662 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003663 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003664 let Inst{15-12} = 0b1111;
3665}
3666
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003667def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3668 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3669 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3670 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3671 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003672
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003673def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3674 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003675 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003676 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003677
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003678def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3679 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3680 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3681 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3682 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003683
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003684def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3685 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003686 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003687 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003688
Raul Herbster37fb5b12007-08-30 23:25:47 +00003689multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003690 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3691 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3692 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3693 (sext_inreg GPR:$Rm, i16)))]>,
3694 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003695
Jim Grosbach3870b752010-10-22 18:35:16 +00003696 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3697 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3698 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3699 (sra GPR:$Rm, (i32 16))))]>,
3700 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003701
Jim Grosbach3870b752010-10-22 18:35:16 +00003702 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3703 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3704 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3705 (sext_inreg GPR:$Rm, i16)))]>,
3706 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003707
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3709 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3710 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3711 (sra GPR:$Rm, (i32 16))))]>,
3712 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003713
Jim Grosbach3870b752010-10-22 18:35:16 +00003714 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3715 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3716 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3717 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3718 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003719
Jim Grosbach3870b752010-10-22 18:35:16 +00003720 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3721 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3722 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3723 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3724 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003725}
3726
Raul Herbster37fb5b12007-08-30 23:25:47 +00003727
3728multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003729 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003730 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3731 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003732 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003733 [(set GPRnopc:$Rd, (add GPR:$Ra,
3734 (opnode (sext_inreg GPRnopc:$Rn, i16),
3735 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003737
Owen Anderson33e57512011-08-10 00:03:03 +00003738 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3739 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003740 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003741 [(set GPRnopc:$Rd,
3742 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3743 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003744 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003745
Owen Anderson33e57512011-08-10 00:03:03 +00003746 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3747 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003748 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003749 [(set GPRnopc:$Rd,
3750 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3751 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003752 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003753
Owen Anderson33e57512011-08-10 00:03:03 +00003754 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3755 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003756 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003757 [(set GPRnopc:$Rd,
3758 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3759 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003760 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003761
Owen Anderson33e57512011-08-10 00:03:03 +00003762 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3763 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003764 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003765 [(set GPRnopc:$Rd,
3766 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3767 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003768 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003769
Owen Anderson33e57512011-08-10 00:03:03 +00003770 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3771 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003772 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003773 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003774 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3775 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003776 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003777 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003778}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003779
Raul Herbster37fb5b12007-08-30 23:25:47 +00003780defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3781defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003782
Jim Grosbachd30970f2011-08-11 22:30:30 +00003783// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003784def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3785 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003786 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003787 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003788
Owen Anderson33e57512011-08-10 00:03:03 +00003789def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3790 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003791 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003792 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003793
Owen Anderson33e57512011-08-10 00:03:03 +00003794def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003796 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003797 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003798
Owen Anderson33e57512011-08-10 00:03:03 +00003799def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3800 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003801 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003802 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003803
Jim Grosbachd30970f2011-08-11 22:30:30 +00003804// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003805class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3806 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003807 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003808 bits<4> Rn;
3809 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003810 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003811 let Inst{22} = long;
3812 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003814 let Inst{7} = 0;
3815 let Inst{6} = sub;
3816 let Inst{5} = swap;
3817 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003818 let Inst{3-0} = Rn;
3819}
3820class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3821 InstrItinClass itin, string opc, string asm>
3822 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3823 bits<4> Rd;
3824 let Inst{15-12} = 0b1111;
3825 let Inst{19-16} = Rd;
3826}
3827class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3828 InstrItinClass itin, string opc, string asm>
3829 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3830 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003831 bits<4> Rd;
3832 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003833 let Inst{15-12} = Ra;
3834}
3835class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3836 InstrItinClass itin, string opc, string asm>
3837 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3838 bits<4> RdLo;
3839 bits<4> RdHi;
3840 let Inst{19-16} = RdHi;
3841 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003842}
3843
3844multiclass AI_smld<bit sub, string opc> {
3845
Owen Anderson33e57512011-08-10 00:03:03 +00003846 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3847 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003848 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003849
Owen Anderson33e57512011-08-10 00:03:03 +00003850 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3851 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003852 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003853
Owen Anderson33e57512011-08-10 00:03:03 +00003854 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3855 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003856 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003857
Owen Anderson33e57512011-08-10 00:03:03 +00003858 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3859 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003860 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003861
3862}
3863
3864defm SMLA : AI_smld<0, "smla">;
3865defm SMLS : AI_smld<1, "smls">;
3866
Johnny Chen2ec5e492010-02-22 21:50:40 +00003867multiclass AI_sdml<bit sub, string opc> {
3868
Jim Grosbache15defc2011-08-10 23:23:47 +00003869 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3870 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3871 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3872 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003873}
3874
3875defm SMUA : AI_sdml<0, "smua">;
3876defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003877
Evan Chenga8e29892007-01-19 07:51:42 +00003878//===----------------------------------------------------------------------===//
3879// Misc. Arithmetic Instructions.
3880//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003881
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003882def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3883 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3884 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003885
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003886def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3887 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3888 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3889 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003890
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003891def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3892 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3893 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003894
Evan Cheng9568e5c2011-06-21 06:01:08 +00003895let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003896def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3897 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003898 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003899 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003900
Evan Cheng9568e5c2011-06-21 06:01:08 +00003901let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003902def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3903 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003904 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003905 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003906
Evan Chengf60ceac2011-06-15 17:17:48 +00003907def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3908 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3909 (REVSH GPR:$Rm)>;
3910
Jim Grosbache1d58a62011-09-14 22:52:14 +00003911def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3912 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003913 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003914 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3915 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3916 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003917 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003918
Evan Chenga8e29892007-01-19 07:51:42 +00003919// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003920def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3921 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3922def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3923 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003924
Bob Wilsondc66eda2010-08-16 22:26:55 +00003925// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3926// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003927def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3928 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003929 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003930 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3931 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3932 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003933 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003934
Evan Chenga8e29892007-01-19 07:51:42 +00003935// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3936// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003937def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3938 (srl GPRnopc:$src2, imm16_31:$sh)),
3939 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3940def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3941 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3942 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003943
Evan Chenga8e29892007-01-19 07:51:42 +00003944//===----------------------------------------------------------------------===//
3945// Comparison Instructions...
3946//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003947
Jim Grosbach26421962008-10-14 20:36:24 +00003948defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003949 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003950 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003951
Jim Grosbach97a884d2010-12-07 20:41:06 +00003952// ARMcmpZ can re-use the above instruction definitions.
3953def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3954 (CMPri GPR:$src, so_imm:$imm)>;
3955def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3956 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003957def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3958 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3959def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3960 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003961
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003962// FIXME: We have to be careful when using the CMN instruction and comparison
3963// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003964// results:
3965//
3966// rsbs r1, r1, 0
3967// cmp r0, r1
3968// mov r0, #0
3969// it ls
3970// mov r0, #1
3971//
3972// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003973//
Bill Wendling6165e872010-08-26 18:33:51 +00003974// cmn r0, r1
3975// mov r0, #0
3976// it ls
3977// mov r0, #1
3978//
3979// However, the CMN gives the *opposite* result when r1 is 0. This is because
3980// the carry flag is set in the CMP case but not in the CMN case. In short, the
3981// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3982// value of r0 and the carry bit (because the "carry bit" parameter to
3983// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3984// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3985// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3986// parameter to AddWithCarry is defined as 0).
3987//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003988// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003989//
3990// x = 0
3991// ~x = 0xFFFF FFFF
3992// ~x + 1 = 0x1 0000 0000
3993// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3994//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003995// Therefore, we should disable CMN when comparing against zero, until we can
3996// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3997// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003998//
3999// (See the ARM docs for the "AddWithCarry" pseudo-code.)
4000//
4001// This is related to <rdar://problem/7569620>.
4002//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004003//defm CMN : AI1_cmp_irs<0b1011, "cmn",
4004// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004005
Evan Chenga8e29892007-01-19 07:51:42 +00004006// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00004007defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00004008 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004009 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00004010defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00004011 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004012 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004013
David Goodwinc0309b42009-06-29 15:33:01 +00004014defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00004015 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00004016 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00004017
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004018//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
4019// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004020
David Goodwinc0309b42009-06-29 15:33:01 +00004021def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004022 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004023
Evan Cheng218977b2010-07-13 19:27:42 +00004024// Pseudo i64 compares for some floating point compares.
4025let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4026 Defs = [CPSR] in {
4027def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004028 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004029 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004030 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4031
4032def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004033 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004034 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4035} // usesCustomInserter
4036
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004037
Evan Chenga8e29892007-01-19 07:51:42 +00004038// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004039// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004040// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004041let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004042def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004043 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004044 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4045 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004046def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4047 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004048 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004049 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4050 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004051 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004052def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4053 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4054 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004055 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4056 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004057 RegConstraint<"$false = $Rd">;
4058
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004059
Evan Chengc4af4632010-11-17 20:13:28 +00004060let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004061def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004062 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004063 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004064 []>,
4065 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004066
Evan Chengc4af4632010-11-17 20:13:28 +00004067let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004068def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4069 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004070 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004071 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004072 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004073
Evan Cheng63f35442010-11-13 02:25:14 +00004074// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004075let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004076def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4077 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004078 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004079
Evan Chengc4af4632010-11-17 20:13:28 +00004080let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004081def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4082 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004083 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004084 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004085 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004086
4087let isCodeGenOnly = 1 in {
4088// Conditional instructions
4089multiclass AsI1_bincc_irs<bits<4> opcod, string opc,
4090 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis> {
4091 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
4092 iii, opc, "\t$Rd, $Rn, $imm", []>,
4093 RegConstraint<"$Rn = $Rd"> {
4094 bits<4> Rd;
4095 bits<4> Rn;
4096 bits<12> imm;
4097 let Inst{25} = 1;
4098 let Inst{19-16} = Rn;
4099 let Inst{15-12} = Rd;
4100 let Inst{11-0} = imm;
4101 }
4102 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
4103 iir, opc, "\t$Rd, $Rn, $Rm", []>,
4104 RegConstraint<"$Rn = $Rd"> {
4105 bits<4> Rd;
4106 bits<4> Rn;
4107 bits<4> Rm;
4108 let Inst{25} = 0;
4109 let Inst{19-16} = Rn;
4110 let Inst{15-12} = Rd;
4111 let Inst{11-4} = 0b00000000;
4112 let Inst{3-0} = Rm;
4113 }
4114
4115 def rsi : AsI1<opcod, (outs GPR:$Rd),
4116 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
4117 iis, opc, "\t$Rd, $Rn, $shift", []>,
4118 RegConstraint<"$Rn = $Rd"> {
4119 bits<4> Rd;
4120 bits<4> Rn;
4121 bits<12> shift;
4122 let Inst{25} = 0;
4123 let Inst{19-16} = Rn;
4124 let Inst{15-12} = Rd;
4125 let Inst{11-5} = shift{11-5};
4126 let Inst{4} = 0;
4127 let Inst{3-0} = shift{3-0};
4128 }
4129
4130 def rsr : AsI1<opcod, (outs GPR:$Rd),
4131 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
4132 iis, opc, "\t$Rd, $Rn, $shift", []>,
4133 RegConstraint<"$Rn = $Rd"> {
4134 bits<4> Rd;
4135 bits<4> Rn;
4136 bits<12> shift;
4137 let Inst{25} = 0;
4138 let Inst{19-16} = Rn;
4139 let Inst{15-12} = Rd;
4140 let Inst{11-8} = shift{11-8};
4141 let Inst{7} = 0;
4142 let Inst{6-5} = shift{6-5};
4143 let Inst{4} = 1;
4144 let Inst{3-0} = shift{3-0};
4145 }
4146} // AsI1_bincc_irs
4147
4148defm ANDCC : AsI1_bincc_irs<0b0000, "and", IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4149defm ORRCC : AsI1_bincc_irs<0b1100, "orr", IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4150defm EORCC : AsI1_bincc_irs<0b0001, "eor", IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4151
4152} // isCodeGenOnly
Owen Andersonf523e472010-09-23 23:45:25 +00004153} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004154
Jim Grosbach3728e962009-12-10 00:11:09 +00004155//===----------------------------------------------------------------------===//
4156// Atomic operations intrinsics
4157//
4158
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004159def MemBarrierOptOperand : AsmOperandClass {
4160 let Name = "MemBarrierOpt";
4161 let ParserMethod = "parseMemBarrierOptOperand";
4162}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004163def memb_opt : Operand<i32> {
4164 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004165 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004166 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004167}
Jim Grosbach3728e962009-12-10 00:11:09 +00004168
Bob Wilsonf74a4292010-10-30 00:54:37 +00004169// memory barriers protect the atomic sequences
4170let hasSideEffects = 1 in {
4171def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4172 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4173 Requires<[IsARM, HasDB]> {
4174 bits<4> opt;
4175 let Inst{31-4} = 0xf57ff05;
4176 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004177}
Jim Grosbach3728e962009-12-10 00:11:09 +00004178}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004179
Bob Wilsonf74a4292010-10-30 00:54:37 +00004180def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004181 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004182 Requires<[IsARM, HasDB]> {
4183 bits<4> opt;
4184 let Inst{31-4} = 0xf57ff04;
4185 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004186}
4187
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004188// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004189def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4190 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004191 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004192 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004193 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004194 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004195}
4196
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004197// Pseudo isntruction that combines movs + predicated rsbmi
4198// to implement integer ABS
4199let usesCustomInserter = 1, Defs = [CPSR] in {
4200def ABS : ARMPseudoInst<
4201 (outs GPR:$dst), (ins GPR:$src),
4202 8, NoItinerary, []>;
4203}
4204
Jim Grosbach66869102009-12-11 18:52:41 +00004205let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004206 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004207 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004209 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4210 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004212 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4213 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004215 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4216 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004218 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4219 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004221 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4222 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004223 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004224 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004225 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4226 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4227 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4228 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4230 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4231 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004233 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004234 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004236 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004237 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004239 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4240 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004242 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4243 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004245 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4246 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004248 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4249 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004251 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4252 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004254 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004255 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4257 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4258 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4260 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4261 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004263 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004264 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004266 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004267 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004269 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4270 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004272 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4273 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004275 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4276 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004278 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4279 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004281 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4282 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004284 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004285 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4287 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4288 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4290 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4291 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004293 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004294 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004296 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004297
4298 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004300 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4301 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004303 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4304 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004306 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4307
Jim Grosbache801dc42009-12-12 01:40:06 +00004308 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004310 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4311 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004313 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4314 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004316 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4317}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004318}
4319
4320let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004321def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4322 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004323 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004324def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4325 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004326def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4327 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004328let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004329def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004330 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004331 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004332}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004333}
4334
Jim Grosbach86875a22010-10-29 19:58:57 +00004335let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004336def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004337 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004338def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004339 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004340def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004341 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004342let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004343def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004344 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004345 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004346 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004347}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004348}
4349
Jim Grosbach5278eb82009-12-11 01:42:04 +00004350
Jim Grosbachd30970f2011-08-11 22:30:30 +00004351def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004352 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004353 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004354}
4355
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004356// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004357let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004358def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4359 "swp", []>;
4360def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4361 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004362}
4363
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004364//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004365// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004366//
4367
Jim Grosbach83ab0702011-07-13 22:01:08 +00004368def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4369 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004370 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004371 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4372 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004373 bits<4> opc1;
4374 bits<4> CRn;
4375 bits<4> CRd;
4376 bits<4> cop;
4377 bits<3> opc2;
4378 bits<4> CRm;
4379
4380 let Inst{3-0} = CRm;
4381 let Inst{4} = 0;
4382 let Inst{7-5} = opc2;
4383 let Inst{11-8} = cop;
4384 let Inst{15-12} = CRd;
4385 let Inst{19-16} = CRn;
4386 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004387}
4388
Jim Grosbach83ab0702011-07-13 22:01:08 +00004389def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4390 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004391 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004392 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4393 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004394 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004395 bits<4> opc1;
4396 bits<4> CRn;
4397 bits<4> CRd;
4398 bits<4> cop;
4399 bits<3> opc2;
4400 bits<4> CRm;
4401
4402 let Inst{3-0} = CRm;
4403 let Inst{4} = 0;
4404 let Inst{7-5} = opc2;
4405 let Inst{11-8} = cop;
4406 let Inst{15-12} = CRd;
4407 let Inst{19-16} = CRn;
4408 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004409}
4410
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004411class ACI<dag oops, dag iops, string opc, string asm,
4412 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4414 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004415 let Inst{27-25} = 0b110;
4416}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004417class ACInoP<dag oops, dag iops, string opc, string asm,
4418 IndexMode im = IndexModeNone>
4419 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4420 opc, asm, "", []> {
4421 let Inst{31-28} = 0b1111;
4422 let Inst{27-25} = 0b110;
4423}
4424multiclass LdStCop<bit load, bit Dbit, string asm> {
4425 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4426 asm, "\t$cop, $CRd, $addr"> {
4427 bits<13> addr;
4428 bits<4> cop;
4429 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004430 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004431 let Inst{23} = addr{8};
4432 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004433 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004434 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004435 let Inst{19-16} = addr{12-9};
4436 let Inst{15-12} = CRd;
4437 let Inst{11-8} = cop;
4438 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004439 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004440 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004441 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4442 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4443 bits<13> addr;
4444 bits<4> cop;
4445 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004446 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004447 let Inst{23} = addr{8};
4448 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004449 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004450 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004451 let Inst{19-16} = addr{12-9};
4452 let Inst{15-12} = CRd;
4453 let Inst{11-8} = cop;
4454 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004455 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004456 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004457 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4458 postidx_imm8s4:$offset),
4459 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4460 bits<9> offset;
4461 bits<4> addr;
4462 bits<4> cop;
4463 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004464 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004465 let Inst{23} = offset{8};
4466 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004467 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004468 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004469 let Inst{19-16} = addr;
4470 let Inst{15-12} = CRd;
4471 let Inst{11-8} = cop;
4472 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004473 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004474 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004475 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004476 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004477 coproc_option_imm:$option),
4478 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004479 bits<8> option;
4480 bits<4> addr;
4481 bits<4> cop;
4482 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004483 let Inst{24} = 0; // P = 0
4484 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004485 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004486 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004487 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004488 let Inst{19-16} = addr;
4489 let Inst{15-12} = CRd;
4490 let Inst{11-8} = cop;
4491 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004492 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004493 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004494}
4495multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4496 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4497 asm, "\t$cop, $CRd, $addr"> {
4498 bits<13> addr;
4499 bits<4> cop;
4500 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004501 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004502 let Inst{23} = addr{8};
4503 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004504 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004505 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004506 let Inst{19-16} = addr{12-9};
4507 let Inst{15-12} = CRd;
4508 let Inst{11-8} = cop;
4509 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004510 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004511 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004512 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4513 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4514 bits<13> addr;
4515 bits<4> cop;
4516 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004517 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004518 let Inst{23} = addr{8};
4519 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004520 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004521 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004522 let Inst{19-16} = addr{12-9};
4523 let Inst{15-12} = CRd;
4524 let Inst{11-8} = cop;
4525 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004526 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004527 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004528 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4529 postidx_imm8s4:$offset),
4530 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4531 bits<9> offset;
4532 bits<4> addr;
4533 bits<4> cop;
4534 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004535 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004536 let Inst{23} = offset{8};
4537 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004538 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004539 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004540 let Inst{19-16} = addr;
4541 let Inst{15-12} = CRd;
4542 let Inst{11-8} = cop;
4543 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004544 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004545 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004546 def _OPTION : ACInoP<(outs),
4547 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004548 coproc_option_imm:$option),
4549 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004550 bits<8> option;
4551 bits<4> addr;
4552 bits<4> cop;
4553 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004554 let Inst{24} = 0; // P = 0
4555 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004556 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004557 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004558 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004559 let Inst{19-16} = addr;
4560 let Inst{15-12} = CRd;
4561 let Inst{11-8} = cop;
4562 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004563 let DecoderMethod = "DecodeCopMemInstruction";
4564 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004565}
4566
Jim Grosbach2bd01182011-10-11 21:55:36 +00004567defm LDC : LdStCop <1, 0, "ldc">;
4568defm LDCL : LdStCop <1, 1, "ldcl">;
4569defm STC : LdStCop <0, 0, "stc">;
4570defm STCL : LdStCop <0, 1, "stcl">;
4571defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4572defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4573defm STC2 : LdSt2Cop<0, 0, "stc2">;
4574defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004575
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004576//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004577// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004578//
4579
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004580class MovRCopro<string opc, bit direction, dag oops, dag iops,
4581 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004582 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004583 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004584 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004585 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004587 bits<4> Rt;
4588 bits<4> cop;
4589 bits<3> opc1;
4590 bits<3> opc2;
4591 bits<4> CRm;
4592 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004593
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004594 let Inst{15-12} = Rt;
4595 let Inst{11-8} = cop;
4596 let Inst{23-21} = opc1;
4597 let Inst{7-5} = opc2;
4598 let Inst{3-0} = CRm;
4599 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004600}
4601
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004602def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004603 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004604 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4605 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004606 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4607 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004608def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004609 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004610 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4611 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004612
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004613def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4614 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4615
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004616class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4617 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004618 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004619 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004620 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004621 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004622 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004623
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004624 bits<4> Rt;
4625 bits<4> cop;
4626 bits<3> opc1;
4627 bits<3> opc2;
4628 bits<4> CRm;
4629 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004630
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004631 let Inst{15-12} = Rt;
4632 let Inst{11-8} = cop;
4633 let Inst{23-21} = opc1;
4634 let Inst{7-5} = opc2;
4635 let Inst{3-0} = CRm;
4636 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004637}
4638
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004639def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004640 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004641 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4642 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004643 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4644 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004645def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004646 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004647 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4648 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004649
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004650def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4651 imm:$CRm, imm:$opc2),
4652 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4653
Jim Grosbachd30970f2011-08-11 22:30:30 +00004654class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004655 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004656 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004657 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004658 let Inst{23-21} = 0b010;
4659 let Inst{20} = direction;
4660
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004661 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004662 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004663 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004664 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004665 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004666
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004667 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004668 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004669 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004670 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004671 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004672}
4673
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004674def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4675 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4676 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004677def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4678
Jim Grosbachd30970f2011-08-11 22:30:30 +00004679class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004680 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004681 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4682 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004683 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004684 let Inst{23-21} = 0b010;
4685 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004686
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004687 bits<4> Rt;
4688 bits<4> Rt2;
4689 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004690 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004691 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004692
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004693 let Inst{15-12} = Rt;
4694 let Inst{19-16} = Rt2;
4695 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004696 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004697 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004698}
4699
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004700def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4701 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4702 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004703def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004704
Johnny Chenb98e1602010-02-12 18:55:33 +00004705//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004706// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004707//
4708
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004709// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004710def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4711 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004712 bits<4> Rd;
4713 let Inst{23-16} = 0b00001111;
4714 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004715 let Inst{7-4} = 0b0000;
4716}
4717
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004718def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4719
4720def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4721 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004722 bits<4> Rd;
4723 let Inst{23-16} = 0b01001111;
4724 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004725 let Inst{7-4} = 0b0000;
4726}
4727
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004728// Move from ARM core register to Special Register
4729//
4730// No need to have both system and application versions, the encodings are the
4731// same and the assembly parser has no way to distinguish between them. The mask
4732// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4733// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004734def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4735 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004736 bits<5> mask;
4737 bits<4> Rn;
4738
4739 let Inst{23} = 0;
4740 let Inst{22} = mask{4}; // R bit
4741 let Inst{21-20} = 0b10;
4742 let Inst{19-16} = mask{3-0};
4743 let Inst{15-12} = 0b1111;
4744 let Inst{11-4} = 0b00000000;
4745 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004746}
4747
Owen Andersoncd20c582011-10-20 22:23:58 +00004748def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4749 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004750 bits<5> mask;
4751 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004752
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004753 let Inst{23} = 0;
4754 let Inst{22} = mask{4}; // R bit
4755 let Inst{21-20} = 0b10;
4756 let Inst{19-16} = mask{3-0};
4757 let Inst{15-12} = 0b1111;
4758 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004759}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004760
4761//===----------------------------------------------------------------------===//
4762// TLS Instructions
4763//
4764
4765// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004766// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004767// complete with fixup for the aeabi_read_tp function.
4768let isCall = 1,
4769 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4770 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4771 [(set R0, ARMthread_pointer)]>;
4772}
4773
4774//===----------------------------------------------------------------------===//
4775// SJLJ Exception handling intrinsics
4776// eh_sjlj_setjmp() is an instruction sequence to store the return
4777// address and save #0 in R0 for the non-longjmp case.
4778// Since by its nature we may be coming from some other function to get
4779// here, and we're using the stack frame for the containing function to
4780// save/restore registers, we can't keep anything live in regs across
4781// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004782// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004783// except for our own input by listing the relevant registers in Defs. By
4784// doing so, we also cause the prologue/epilogue code to actively preserve
4785// all of the callee-saved resgisters, which is exactly what we want.
4786// A constant value is passed in $val, and we use the location as a scratch.
4787//
4788// These are pseudo-instructions and are lowered to individual MC-insts, so
4789// no encoding information is necessary.
4790let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004791 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004792 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4793 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004794 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4795 NoItinerary,
4796 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4797 Requires<[IsARM, HasVFP2]>;
4798}
4799
4800let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004801 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004802 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004803 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4804 NoItinerary,
4805 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4806 Requires<[IsARM, NoVFP]>;
4807}
4808
Evan Chengafff9412011-12-20 18:26:50 +00004809// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004810let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4811 Defs = [ R7, LR, SP ] in {
4812def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4813 NoItinerary,
4814 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004815 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004816}
4817
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004818// eh.sjlj.dispatchsetup pseudo-instructions.
4819// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004820// handled when the pseudo is expanded (which happens before any passes
4821// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004822let Defs =
4823 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004824 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4825 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004826def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4827
4828let Defs =
4829 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4830 isBarrier = 1 in
4831def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4832
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004833
4834//===----------------------------------------------------------------------===//
4835// Non-Instruction Patterns
4836//
4837
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004838// ARMv4 indirect branch using (MOVr PC, dst)
4839let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4840 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004841 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004842 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4843 Requires<[IsARM, NoV4T]>;
4844
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004845// Large immediate handling.
4846
4847// 32-bit immediate using two piece so_imms or movw + movt.
4848// This is a single pseudo instruction, the benefit is that it can be remat'd
4849// as a single unit instead of having to handle reg inputs.
4850// FIXME: Remove this when we can do generalized remat.
4851let isReMaterializable = 1, isMoveImm = 1 in
4852def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4853 [(set GPR:$dst, (arm_i32imm:$src))]>,
4854 Requires<[IsARM]>;
4855
4856// Pseudo instruction that combines movw + movt + add pc (if PIC).
4857// It also makes it possible to rematerialize the instructions.
4858// FIXME: Remove this when we can do generalized remat and when machine licm
4859// can properly the instructions.
4860let isReMaterializable = 1 in {
4861def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4862 IIC_iMOVix2addpc,
4863 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4864 Requires<[IsARM, UseMovt]>;
4865
4866def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4867 IIC_iMOVix2,
4868 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4869 Requires<[IsARM, UseMovt]>;
4870
4871let AddedComplexity = 10 in
4872def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4873 IIC_iMOVix2ld,
4874 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4875 Requires<[IsARM, UseMovt]>;
4876} // isReMaterializable
4877
4878// ConstantPool, GlobalAddress, and JumpTable
4879def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4880 Requires<[IsARM, DontUseMovt]>;
4881def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4882def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4883 Requires<[IsARM, UseMovt]>;
4884def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4885 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4886
4887// TODO: add,sub,and, 3-instr forms?
4888
4889// Tail calls
4890def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004891 (TCRETURNri tcGPR:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004892
4893def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004894 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004895
4896def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004897 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004898
4899def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004900 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004901
4902def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004903 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004904
4905def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004906 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004907
4908// Direct calls
4909def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004910 Requires<[IsARM, IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004911def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004912 Requires<[IsARM, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004913def : ARMPat<(ARMcall_nolink texternalsym:$func),
4914 (BMOVPCB_CALL texternalsym:$func)>,
4915 Requires<[IsARM, IsNotIOS]>;
4916def : ARMPat<(ARMcall_nolink texternalsym:$func),
4917 (BMOVPCBr9_CALL texternalsym:$func)>,
4918 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004919
4920// zextload i1 -> zextload i8
4921def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4922def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4923
4924// extload -> zextload
4925def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4926def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4927def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4928def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4929
4930def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4931
4932def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4933def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4934
4935// smul* and smla*
4936def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4937 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4938 (SMULBB GPR:$a, GPR:$b)>;
4939def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4940 (SMULBB GPR:$a, GPR:$b)>;
4941def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4942 (sra GPR:$b, (i32 16))),
4943 (SMULBT GPR:$a, GPR:$b)>;
4944def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4945 (SMULBT GPR:$a, GPR:$b)>;
4946def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4947 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4948 (SMULTB GPR:$a, GPR:$b)>;
4949def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4950 (SMULTB GPR:$a, GPR:$b)>;
4951def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4952 (i32 16)),
4953 (SMULWB GPR:$a, GPR:$b)>;
4954def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4955 (SMULWB GPR:$a, GPR:$b)>;
4956
4957def : ARMV5TEPat<(add GPR:$acc,
4958 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4959 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4960 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4961def : ARMV5TEPat<(add GPR:$acc,
4962 (mul sext_16_node:$a, sext_16_node:$b)),
4963 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4964def : ARMV5TEPat<(add GPR:$acc,
4965 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4966 (sra GPR:$b, (i32 16)))),
4967 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4968def : ARMV5TEPat<(add GPR:$acc,
4969 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4970 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4971def : ARMV5TEPat<(add GPR:$acc,
4972 (mul (sra GPR:$a, (i32 16)),
4973 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4974 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4975def : ARMV5TEPat<(add GPR:$acc,
4976 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4977 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4978def : ARMV5TEPat<(add GPR:$acc,
4979 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4980 (i32 16))),
4981 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4982def : ARMV5TEPat<(add GPR:$acc,
4983 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4984 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4985
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004986
4987// Pre-v7 uses MCR for synchronization barriers.
4988def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4989 Requires<[IsARM, HasV6]>;
4990
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004991// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004992let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004993def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4994def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004995def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004996def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4997 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4998def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4999 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
5000}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005001
5002def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
5003def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00005004
Owen Anderson33e57512011-08-10 00:03:03 +00005005def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
5006 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
5007def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
5008 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00005009
Eli Friedman069e2ed2011-08-26 02:59:24 +00005010// Atomic load/store patterns
5011def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
5012 (LDRBrs ldst_so_reg:$src)>;
5013def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
5014 (LDRBi12 addrmode_imm12:$src)>;
5015def : ARMPat<(atomic_load_16 addrmode3:$src),
5016 (LDRH addrmode3:$src)>;
5017def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
5018 (LDRrs ldst_so_reg:$src)>;
5019def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
5020 (LDRi12 addrmode_imm12:$src)>;
5021def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
5022 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
5023def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
5024 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
5025def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
5026 (STRH GPR:$val, addrmode3:$ptr)>;
5027def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
5028 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
5029def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
5030 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
5031
5032
Jim Grosbachbc908cf2011-03-10 19:21:08 +00005033//===----------------------------------------------------------------------===//
5034// Thumb Support
5035//
5036
5037include "ARMInstrThumb.td"
5038
5039//===----------------------------------------------------------------------===//
5040// Thumb2 Support
5041//
5042
5043include "ARMInstrThumb2.td"
5044
5045//===----------------------------------------------------------------------===//
5046// Floating Point Support
5047//
5048
5049include "ARMInstrVFP.td"
5050
5051//===----------------------------------------------------------------------===//
5052// Advanced SIMD (NEON) Support
5053//
5054
5055include "ARMInstrNEON.td"
5056
Jim Grosbachc83d5042011-07-14 19:47:47 +00005057//===----------------------------------------------------------------------===//
5058// Assembler aliases
5059//
5060
5061// Memory barriers
5062def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
5063def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
5064def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
5065
5066// System instructions
5067def : MnemonicAlias<"swi", "svc">;
5068
5069// Load / Store Multiple
5070def : MnemonicAlias<"ldmfd", "ldm">;
5071def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00005072def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00005073def : MnemonicAlias<"stmfd", "stmdb">;
5074def : MnemonicAlias<"stmia", "stm">;
5075def : MnemonicAlias<"stmea", "stm">;
5076
Jim Grosbachf6c05252011-07-21 17:23:04 +00005077// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
5078// shift amount is zero (i.e., unspecified).
5079def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005080 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005081 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00005082def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005083 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005084 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00005085
5086// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005087def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
5088def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00005089
Jim Grosbachaddec772011-07-27 22:34:17 +00005090// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005091def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005092 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005093def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005094 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005095
5096
5097// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005098def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005099 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005100def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005101 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005102def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005103 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005104def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005105 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005106def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005107 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005108def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005109 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005110
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005111def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005112 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005113def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005114 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005115def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005116 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005117def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005118 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005119def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005120 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005121def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005122 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005123
5124
5125// RFE aliases
5126def : MnemonicAlias<"rfefa", "rfeda">;
5127def : MnemonicAlias<"rfeea", "rfedb">;
5128def : MnemonicAlias<"rfefd", "rfeia">;
5129def : MnemonicAlias<"rfeed", "rfeib">;
5130def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005131
5132// SRS aliases
5133def : MnemonicAlias<"srsfa", "srsda">;
5134def : MnemonicAlias<"srsea", "srsdb">;
5135def : MnemonicAlias<"srsfd", "srsia">;
5136def : MnemonicAlias<"srsed", "srsib">;
5137def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005138
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005139// QSAX == QSUBADDX
5140def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005141// SASX == SADDSUBX
5142def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005143// SHASX == SHADDSUBX
5144def : MnemonicAlias<"shaddsubx", "shasx">;
5145// SHSAX == SHSUBADDX
5146def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005147// SSAX == SSUBADDX
5148def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005149// UASX == UADDSUBX
5150def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005151// UHASX == UHADDSUBX
5152def : MnemonicAlias<"uhaddsubx", "uhasx">;
5153// UHSAX == UHSUBADDX
5154def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005155// UQASX == UQADDSUBX
5156def : MnemonicAlias<"uqaddsubx", "uqasx">;
5157// UQSAX == UQSUBADDX
5158def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005159// USAX == USUBADDX
5160def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005161
Jim Grosbache70ec842011-10-28 22:50:54 +00005162// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5163// for isel.
5164def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5165 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005166def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5167 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005168// Same for AND <--> BIC
5169def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5170 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5171 pred:$p, cc_out:$s)>;
5172def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5173 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5174 pred:$p, cc_out:$s)>;
5175def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5176 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5177 pred:$p, cc_out:$s)>;
5178def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5179 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5180 pred:$p, cc_out:$s)>;
5181
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005182// Likewise, "add Rd, so_imm_neg" -> sub
5183def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5184 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5185def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5186 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005187// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005188def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005189 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005190def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005191 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005192
5193// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5194// LSR, ROR, and RRX instructions.
5195// FIXME: We need C++ parser hooks to map the alias to the MOV
5196// encoding. It seems we should be able to do that sort of thing
5197// in tblgen, but it could get ugly.
5198def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005199 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5200 cc_out:$s)>;
5201def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5202 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5203 cc_out:$s)>;
5204def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5205 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5206 cc_out:$s)>;
5207def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5208 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005209 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005210def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5211 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005212def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5213 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5214 cc_out:$s)>;
5215def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5216 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5217 cc_out:$s)>;
5218def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5219 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5220 cc_out:$s)>;
5221def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5222 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5223 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005224// shifter instructions also support a two-operand form.
5225def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5226 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5227def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5228 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5229def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5230 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5231def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5232 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005233def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5234 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5235 cc_out:$s)>;
5236def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5237 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5238 cc_out:$s)>;
5239def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5240 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5241 cc_out:$s)>;
5242def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5243 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5244 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005245
Jim Grosbachd2586da2011-11-15 20:02:06 +00005246
5247// 'mul' instruction can be specified with only two operands.
5248def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005249 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005250
5251// "neg" is and alias for "rsb rd, rn, #0"
5252def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5253 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005254
5255// 'it' blocks in ARM mode just validate the predicates. The IT itself
5256// is discarded.
5257def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;