blob: f1b100d1bd578e083ba8a4eb66d8752ad577827b [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
146 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000148 setOperationAction(ISD::VASTART, MVT::Other, Custom);
149
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150 setOperationAction(ISD::SDIV, MVT::i32, Expand);
151 setOperationAction(ISD::SREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIV, MVT::i32, Expand);
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000154 setOperationAction(ISD::SDIV, MVT::i64, Expand);
155 setOperationAction(ISD::SREM, MVT::i64, Expand);
156 setOperationAction(ISD::UDIV, MVT::i64, Expand);
157 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
161 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000164 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
168 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000169 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000172 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
174 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000178
Akira Hatanaka56633442011-09-20 23:53:09 +0000179 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180 setOperationAction(ISD::ROTR, MVT::i32, Expand);
181
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000182 if (!Subtarget->hasMips64r2())
183 setOperationAction(ISD::ROTR, MVT::i64, Expand);
184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000191 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
195 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000196 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FLOG, MVT::f32, Expand);
198 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
199 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
200 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000201 setOperationAction(ISD::FMA, MVT::f32, Expand);
202 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000205 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000208
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000209 setOperationAction(ISD::VAARG, MVT::Other, Expand);
210 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
211 setOperationAction(ISD::VAEND, MVT::Other, Expand);
212
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000216
Akira Hatanakadb548262011-07-19 23:30:50 +0000217 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Jia Liubb481f82012-02-28 07:46:26 +0000218 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000219
Jia Liubb481f82012-02-28 07:46:26 +0000220 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
221 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
222 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
223 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000224
Eli Friedman26689ac2011-08-03 21:06:02 +0000225 setInsertFencesForAtomic(true);
226
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000227 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000230 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233 }
234
Akira Hatanakac79507a2011-12-21 00:20:27 +0000235 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000239
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000240 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 setTargetDAGCombine(ISD::ADDE);
246 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000247 setTargetDAGCombine(ISD::SDIVREM);
248 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000249 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000250 setTargetDAGCombine(ISD::AND);
251 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000253 setMinFunctionAlignment(2);
254
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000255 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000257
Akira Hatanaka590baca2012-02-02 03:13:40 +0000258 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
259 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260}
261
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000262bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000263 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000264
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000265 switch (SVT) {
266 case MVT::i64:
267 case MVT::i32:
268 case MVT::i16:
269 return true;
270 case MVT::f32:
271 case MVT::f64:
272 return Subtarget->hasMips32r2Or64();
273 default:
274 return false;
275 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000276}
277
Duncan Sands28b77e92011-09-06 19:07:46 +0000278EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000280}
281
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282// SelectMadd -
283// Transforms a subgraph in CurDAG if the following pattern is found:
284// (addc multLo, Lo0), (adde multHi, Hi0),
285// where,
286// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000287// Lo0: initial value of Lo register
288// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000289// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000291 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000292 // for the matching to be successful.
293 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
294
295 if (ADDCNode->getOpcode() != ISD::ADDC)
296 return false;
297
298 SDValue MultHi = ADDENode->getOperand(0);
299 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000300 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000301 unsigned MultOpc = MultHi.getOpcode();
302
303 // MultHi and MultLo must be generated by the same node,
304 if (MultLo.getNode() != MultNode)
305 return false;
306
307 // and it must be a multiplication.
308 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
309 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310
311 // MultLo amd MultHi must be the first and second output of MultNode
312 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000313 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
314 return false;
315
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000316 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 // of the values of MultNode, in which case MultNode will be removed in later
318 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000319 // If there exist users other than ADDENode or ADDCNode, this function returns
320 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000321 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000322 // produced.
323 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
324 return false;
325
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000326 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000327 DebugLoc dl = ADDENode->getDebugLoc();
328
329 // create MipsMAdd(u) node
330 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000331
Akira Hatanaka82099682011-12-19 19:52:25 +0000332 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000333 MultNode->getOperand(0),// Factor 0
334 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000336 ADDENode->getOperand(1));// Hi0
337
338 // create CopyFromReg nodes
339 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
340 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342 Mips::HI, MVT::i32,
343 CopyFromLo.getValue(2));
344
345 // replace uses of adde and addc here
346 if (!SDValue(ADDCNode, 0).use_empty())
347 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
348
349 if (!SDValue(ADDENode, 0).use_empty())
350 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
351
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353}
354
355// SelectMsub -
356// Transforms a subgraph in CurDAG if the following pattern is found:
357// (addc Lo0, multLo), (sube Hi0, multHi),
358// where,
359// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000360// Lo0: initial value of Lo register
361// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000362// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365 // for the matching to be successful.
366 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
367
368 if (SUBCNode->getOpcode() != ISD::SUBC)
369 return false;
370
371 SDValue MultHi = SUBENode->getOperand(1);
372 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000373 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000374 unsigned MultOpc = MultHi.getOpcode();
375
376 // MultHi and MultLo must be generated by the same node,
377 if (MultLo.getNode() != MultNode)
378 return false;
379
380 // and it must be a multiplication.
381 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
382 return false;
383
384 // MultLo amd MultHi must be the first and second output of MultNode
385 // respectively.
386 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
387 return false;
388
389 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
390 // of the values of MultNode, in which case MultNode will be removed in later
391 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000392 // If there exist users other than SUBENode or SUBCNode, this function returns
393 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394 // instruction node rather than a pair of MULT and MSUB instructions being
395 // produced.
396 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
397 return false;
398
399 SDValue Chain = CurDAG->getEntryNode();
400 DebugLoc dl = SUBENode->getDebugLoc();
401
402 // create MipsSub(u) node
403 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
404
Akira Hatanaka82099682011-12-19 19:52:25 +0000405 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000406 MultNode->getOperand(0),// Factor 0
407 MultNode->getOperand(1),// Factor 1
408 SUBCNode->getOperand(0),// Lo0
409 SUBENode->getOperand(0));// Hi0
410
411 // create CopyFromReg nodes
412 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
413 MSub);
414 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
415 Mips::HI, MVT::i32,
416 CopyFromLo.getValue(2));
417
418 // replace uses of sube and subc here
419 if (!SDValue(SUBCNode, 0).use_empty())
420 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
421
422 if (!SDValue(SUBENode, 0).use_empty())
423 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
424
425 return true;
426}
427
428static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
429 TargetLowering::DAGCombinerInfo &DCI,
430 const MipsSubtarget* Subtarget) {
431 if (DCI.isBeforeLegalize())
432 return SDValue();
433
Akira Hatanakae184fec2011-11-11 04:18:21 +0000434 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
435 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000436 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000437
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000438 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000439}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440
441static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
442 TargetLowering::DAGCombinerInfo &DCI,
443 const MipsSubtarget* Subtarget) {
444 if (DCI.isBeforeLegalize())
445 return SDValue();
446
Akira Hatanakae184fec2011-11-11 04:18:21 +0000447 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
448 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 return SDValue();
452}
453
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000454static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
455 TargetLowering::DAGCombinerInfo &DCI,
456 const MipsSubtarget* Subtarget) {
457 if (DCI.isBeforeLegalizeOps())
458 return SDValue();
459
Akira Hatanakadda4a072011-10-03 21:06:13 +0000460 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000461 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
462 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000463 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
464 MipsISD::DivRemU;
465 DebugLoc dl = N->getDebugLoc();
466
467 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
468 N->getOperand(0), N->getOperand(1));
469 SDValue InChain = DAG.getEntryNode();
470 SDValue InGlue = DivRem;
471
472 // insert MFLO
473 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000474 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000475 InGlue);
476 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
477 InChain = CopyFromLo.getValue(1);
478 InGlue = CopyFromLo.getValue(2);
479 }
480
481 // insert MFHI
482 if (N->hasAnyUseOfValue(1)) {
483 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000484 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000485 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
486 }
487
488 return SDValue();
489}
490
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000491static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
492 switch (CC) {
493 default: llvm_unreachable("Unknown fp condition code!");
494 case ISD::SETEQ:
495 case ISD::SETOEQ: return Mips::FCOND_OEQ;
496 case ISD::SETUNE: return Mips::FCOND_UNE;
497 case ISD::SETLT:
498 case ISD::SETOLT: return Mips::FCOND_OLT;
499 case ISD::SETGT:
500 case ISD::SETOGT: return Mips::FCOND_OGT;
501 case ISD::SETLE:
502 case ISD::SETOLE: return Mips::FCOND_OLE;
503 case ISD::SETGE:
504 case ISD::SETOGE: return Mips::FCOND_OGE;
505 case ISD::SETULT: return Mips::FCOND_ULT;
506 case ISD::SETULE: return Mips::FCOND_ULE;
507 case ISD::SETUGT: return Mips::FCOND_UGT;
508 case ISD::SETUGE: return Mips::FCOND_UGE;
509 case ISD::SETUO: return Mips::FCOND_UN;
510 case ISD::SETO: return Mips::FCOND_OR;
511 case ISD::SETNE:
512 case ISD::SETONE: return Mips::FCOND_ONE;
513 case ISD::SETUEQ: return Mips::FCOND_UEQ;
514 }
515}
516
517
518// Returns true if condition code has to be inverted.
519static bool InvertFPCondCode(Mips::CondCode CC) {
520 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
521 return false;
522
Akira Hatanaka82099682011-12-19 19:52:25 +0000523 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
524 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000525
Akira Hatanaka82099682011-12-19 19:52:25 +0000526 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000527}
528
529// Creates and returns an FPCmp node from a setcc node.
530// Returns Op if setcc is not a floating point comparison.
531static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
532 // must be a SETCC node
533 if (Op.getOpcode() != ISD::SETCC)
534 return Op;
535
536 SDValue LHS = Op.getOperand(0);
537
538 if (!LHS.getValueType().isFloatingPoint())
539 return Op;
540
541 SDValue RHS = Op.getOperand(1);
542 DebugLoc dl = Op.getDebugLoc();
543
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000544 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
545 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000546 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
547
548 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
549 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
550}
551
552// Creates and returns a CMovFPT/F node.
553static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
554 SDValue False, DebugLoc DL) {
555 bool invert = InvertFPCondCode((Mips::CondCode)
556 cast<ConstantSDNode>(Cond.getOperand(2))
557 ->getSExtValue());
558
559 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
560 True.getValueType(), True, False, Cond);
561}
562
563static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
564 TargetLowering::DAGCombinerInfo &DCI,
565 const MipsSubtarget* Subtarget) {
566 if (DCI.isBeforeLegalizeOps())
567 return SDValue();
568
569 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
570
571 if (Cond.getOpcode() != MipsISD::FPCmp)
572 return SDValue();
573
574 SDValue True = DAG.getConstant(1, MVT::i32);
575 SDValue False = DAG.getConstant(0, MVT::i32);
576
577 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
578}
579
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000580static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
581 TargetLowering::DAGCombinerInfo &DCI,
582 const MipsSubtarget* Subtarget) {
583 // Pattern match EXT.
584 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
585 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000586 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000587 return SDValue();
588
589 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000590 unsigned ShiftRightOpc = ShiftRight.getOpcode();
591
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000592 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000593 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000594 return SDValue();
595
596 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597 ConstantSDNode *CN;
598 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
599 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000600
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000601 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000603
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000604 // Op's second operand must be a shifted mask.
605 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000606 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000607 return SDValue();
608
609 // Return if the shifted mask does not start at bit 0 or the sum of its size
610 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000611 EVT ValTy = N->getValueType(0);
612 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000613 return SDValue();
614
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000615 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000616 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000617 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000618}
Jia Liubb481f82012-02-28 07:46:26 +0000619
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
621 TargetLowering::DAGCombinerInfo &DCI,
622 const MipsSubtarget* Subtarget) {
623 // Pattern match INS.
624 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000625 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000627 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000628 return SDValue();
629
630 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
631 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
632 ConstantSDNode *CN;
633
634 // See if Op's first operand matches (and $src1 , mask0).
635 if (And0.getOpcode() != ISD::AND)
636 return SDValue();
637
638 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000639 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640 return SDValue();
641
642 // See if Op's second operand matches (and (shl $src, pos), mask1).
643 if (And1.getOpcode() != ISD::AND)
644 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000645
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000647 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648 return SDValue();
649
650 // The shift masks must have the same position and size.
651 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
652 return SDValue();
653
654 SDValue Shl = And1.getOperand(0);
655 if (Shl.getOpcode() != ISD::SHL)
656 return SDValue();
657
658 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
659 return SDValue();
660
661 unsigned Shamt = CN->getZExtValue();
662
663 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000664 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000665 EVT ValTy = N->getValueType(0);
666 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000668
Akira Hatanaka82099682011-12-19 19:52:25 +0000669 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000670 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000671 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000672}
Jia Liubb481f82012-02-28 07:46:26 +0000673
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000674SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000675 const {
676 SelectionDAG &DAG = DCI.DAG;
677 unsigned opc = N->getOpcode();
678
679 switch (opc) {
680 default: break;
681 case ISD::ADDE:
682 return PerformADDECombine(N, DAG, DCI, Subtarget);
683 case ISD::SUBE:
684 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685 case ISD::SDIVREM:
686 case ISD::UDIVREM:
687 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000688 case ISD::SETCC:
689 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 case ISD::AND:
691 return PerformANDCombine(N, DAG, DCI, Subtarget);
692 case ISD::OR:
693 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000694 }
695
696 return SDValue();
697}
698
Dan Gohman475871a2008-07-27 21:46:04 +0000699SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000700LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000702 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000703 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000704 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000705 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
706 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000707 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000708 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000709 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
710 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000711 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000712 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000713 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000714 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000715 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000716 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717 }
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719}
720
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000721//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000723//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000724
725// AddLiveIn - This helper function adds the specified physical register to the
726// MachineFunction as a live in value. It also creates a corresponding
727// virtual register for it.
728static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000729AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730{
731 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000732 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
733 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000734 return VReg;
735}
736
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000737// Get fp branch code (not opcode) from condition code.
738static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
739 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
740 return Mips::BRANCH_T;
741
Akira Hatanaka82099682011-12-19 19:52:25 +0000742 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
743 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000744
Akira Hatanaka82099682011-12-19 19:52:25 +0000745 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000746}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000747
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000748/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000749static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
750 DebugLoc dl,
751 const MipsSubtarget* Subtarget,
752 const TargetInstrInfo *TII,
753 bool isFPCmp, unsigned Opc) {
754 // There is no need to expand CMov instructions if target has
755 // conditional moves.
756 if (Subtarget->hasCondMov())
757 return BB;
758
759 // To "insert" a SELECT_CC instruction, we actually have to insert the
760 // diamond control-flow pattern. The incoming instruction knows the
761 // destination vreg to set, the condition code register to branch on, the
762 // true/false values to select between, and a branch opcode to use.
763 const BasicBlock *LLVM_BB = BB->getBasicBlock();
764 MachineFunction::iterator It = BB;
765 ++It;
766
767 // thisMBB:
768 // ...
769 // TrueVal = ...
770 // setcc r1, r2, r3
771 // bNE r1, r0, copy1MBB
772 // fallthrough --> copy0MBB
773 MachineBasicBlock *thisMBB = BB;
774 MachineFunction *F = BB->getParent();
775 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
776 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
777 F->insert(It, copy0MBB);
778 F->insert(It, sinkMBB);
779
780 // Transfer the remainder of BB and its successor edges to sinkMBB.
781 sinkMBB->splice(sinkMBB->begin(), BB,
782 llvm::next(MachineBasicBlock::iterator(MI)),
783 BB->end());
784 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
785
786 // Next, add the true and fallthrough blocks as its successors.
787 BB->addSuccessor(copy0MBB);
788 BB->addSuccessor(sinkMBB);
789
790 // Emit the right instruction according to the type of the operands compared
791 if (isFPCmp)
792 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
793 else
794 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
795 .addReg(Mips::ZERO).addMBB(sinkMBB);
796
797 // copy0MBB:
798 // %FalseValue = ...
799 // # fallthrough to sinkMBB
800 BB = copy0MBB;
801
802 // Update machine-CFG edges
803 BB->addSuccessor(sinkMBB);
804
805 // sinkMBB:
806 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
807 // ...
808 BB = sinkMBB;
809
810 if (isFPCmp)
811 BuildMI(*BB, BB->begin(), dl,
812 TII->get(Mips::PHI), MI->getOperand(0).getReg())
813 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
814 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
815 else
816 BuildMI(*BB, BB->begin(), dl,
817 TII->get(Mips::PHI), MI->getOperand(0).getReg())
818 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
819 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
820
821 MI->eraseFromParent(); // The pseudo instruction is gone now.
822 return BB;
823}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000824*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000825MachineBasicBlock *
826MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000827 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000828 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000829 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
833 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000834 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
836 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000837 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000839 case Mips::ATOMIC_LOAD_ADD_I64:
840 case Mips::ATOMIC_LOAD_ADD_I64_P8:
841 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842
843 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
846 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000847 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
849 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000850 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_AND_I64:
853 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000854 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855
856 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
859 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
862 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000863 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_OR_I64:
866 case Mips::ATOMIC_LOAD_OR_I64_P8:
867 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868
869 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
872 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
875 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000876 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_XOR_I64:
879 case Mips::ATOMIC_LOAD_XOR_I64_P8:
880 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881
882 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
885 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
888 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000889 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_NAND_I64:
892 case Mips::ATOMIC_LOAD_NAND_I64_P8:
893 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894
895 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
898 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
901 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000902 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_SUB_I64:
905 case Mips::ATOMIC_LOAD_SUB_I64_P8:
906 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907
908 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
911 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
914 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000915 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_SWAP_I64:
918 case Mips::ATOMIC_SWAP_I64_P8:
919 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920
921 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000922 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 return EmitAtomicCmpSwapPartword(MI, BB, 1);
924 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 return EmitAtomicCmpSwapPartword(MI, BB, 2);
927 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000928 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000929 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_CMP_SWAP_I64:
931 case Mips::ATOMIC_CMP_SWAP_I64_P8:
932 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000933 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000934}
935
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
937// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
938MachineBasicBlock *
939MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000940 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000941 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000942 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943
944 MachineFunction *MF = BB->getParent();
945 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
948 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000949 unsigned LL, SC, AND, NOR, ZERO, BEQ;
950
951 if (Size == 4) {
952 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
953 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
954 AND = Mips::AND;
955 NOR = Mips::NOR;
956 ZERO = Mips::ZERO;
957 BEQ = Mips::BEQ;
958 }
959 else {
960 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
961 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
962 AND = Mips::AND64;
963 NOR = Mips::NOR64;
964 ZERO = Mips::ZERO_64;
965 BEQ = Mips::BEQ64;
966 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967
Akira Hatanaka4061da12011-07-19 20:11:17 +0000968 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 unsigned Ptr = MI->getOperand(1).getReg();
970 unsigned Incr = MI->getOperand(2).getReg();
971
Akira Hatanaka4061da12011-07-19 20:11:17 +0000972 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
973 unsigned AndRes = RegInfo.createVirtualRegister(RC);
974 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000975
976 // insert new blocks after the current block
977 const BasicBlock *LLVM_BB = BB->getBasicBlock();
978 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
979 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
980 MachineFunction::iterator It = BB;
981 ++It;
982 MF->insert(It, loopMBB);
983 MF->insert(It, exitMBB);
984
985 // Transfer the remainder of BB and its successor edges to exitMBB.
986 exitMBB->splice(exitMBB->begin(), BB,
987 llvm::next(MachineBasicBlock::iterator(MI)),
988 BB->end());
989 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
990
991 // thisMBB:
992 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000995 loopMBB->addSuccessor(loopMBB);
996 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997
998 // loopMBB:
999 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001000 // <binop> storeval, oldval, incr
1001 // sc success, storeval, 0(ptr)
1002 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001004 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001006 // and andres, oldval, incr
1007 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1009 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001011 // <binop> storeval, oldval, incr
1012 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001014 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1017 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018
1019 MI->eraseFromParent(); // The instruction is gone now.
1020
Akira Hatanaka939ece12011-07-19 03:42:13 +00001021 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022}
1023
1024MachineBasicBlock *
1025MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001026 MachineBasicBlock *BB,
1027 unsigned Size, unsigned BinOpcode,
1028 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 assert((Size == 1 || Size == 2) &&
1030 "Unsupported size for EmitAtomicBinaryPartial.");
1031
1032 MachineFunction *MF = BB->getParent();
1033 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1034 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1035 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1036 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1038 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039
1040 unsigned Dest = MI->getOperand(0).getReg();
1041 unsigned Ptr = MI->getOperand(1).getReg();
1042 unsigned Incr = MI->getOperand(2).getReg();
1043
Akira Hatanaka4061da12011-07-19 20:11:17 +00001044 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1045 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001046 unsigned Mask = RegInfo.createVirtualRegister(RC);
1047 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001048 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1049 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001051 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1052 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1053 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1054 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1055 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001056 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001057 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1058 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1059 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1060 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1061 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062
1063 // insert new blocks after the current block
1064 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1065 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001066 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1068 MachineFunction::iterator It = BB;
1069 ++It;
1070 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001071 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 MF->insert(It, exitMBB);
1073
1074 // Transfer the remainder of BB and its successor edges to exitMBB.
1075 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001076 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1078
Akira Hatanaka81b44112011-07-19 17:09:53 +00001079 BB->addSuccessor(loopMBB);
1080 loopMBB->addSuccessor(loopMBB);
1081 loopMBB->addSuccessor(sinkMBB);
1082 sinkMBB->addSuccessor(exitMBB);
1083
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001084 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001085 // addiu masklsb2,$0,-4 # 0xfffffffc
1086 // and alignedaddr,ptr,masklsb2
1087 // andi ptrlsb2,ptr,3
1088 // sll shiftamt,ptrlsb2,3
1089 // ori maskupper,$0,255 # 0xff
1090 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093
1094 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001095 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1096 .addReg(Mips::ZERO).addImm(-4);
1097 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1098 .addReg(Ptr).addReg(MaskLSB2);
1099 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1100 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1101 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1102 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001103 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1104 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001106 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001107
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001108 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 // ll oldval,0(alignedaddr)
1111 // binop binopres,oldval,incr2
1112 // and newval,binopres,mask
1113 // and maskedoldval0,oldval,mask2
1114 // or storeval,maskedoldval0,newval
1115 // sc success,storeval,0(alignedaddr)
1116 // beq success,$0,loopMBB
1117
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001118 // atomic.swap
1119 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001121 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 // and maskedoldval0,oldval,mask2
1123 // or storeval,maskedoldval0,newval
1124 // sc success,storeval,0(alignedaddr)
1125 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001126
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001128 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 // and andres, oldval, incr2
1131 // nor binopres, $0, andres
1132 // and newval, binopres, mask
1133 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1134 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1135 .addReg(Mips::ZERO).addReg(AndRes);
1136 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 // <binop> binopres, oldval, incr2
1139 // and newval, binopres, mask
1140 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1141 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001142 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001144 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001145 }
Jia Liubb481f82012-02-28 07:46:26 +00001146
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001147 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 .addReg(OldVal).addReg(Mask2);
1149 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001150 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001151 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001154 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155
Akira Hatanaka939ece12011-07-19 03:42:13 +00001156 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 // and maskedoldval1,oldval,mask
1158 // srl srlres,maskedoldval1,shiftamt
1159 // sll sllres,srlres,24
1160 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001161 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001163
Akira Hatanaka4061da12011-07-19 20:11:17 +00001164 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1165 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001166 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1167 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001168 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1169 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001170 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001171 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172
1173 MI->eraseFromParent(); // The instruction is gone now.
1174
Akira Hatanaka939ece12011-07-19 03:42:13 +00001175 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176}
1177
1178MachineBasicBlock *
1179MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001180 MachineBasicBlock *BB,
1181 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001182 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183
1184 MachineFunction *MF = BB->getParent();
1185 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001186 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1188 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001189 unsigned LL, SC, ZERO, BNE, BEQ;
1190
1191 if (Size == 4) {
1192 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1193 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1194 ZERO = Mips::ZERO;
1195 BNE = Mips::BNE;
1196 BEQ = Mips::BEQ;
1197 }
1198 else {
1199 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1200 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1201 ZERO = Mips::ZERO_64;
1202 BNE = Mips::BNE64;
1203 BEQ = Mips::BEQ64;
1204 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205
1206 unsigned Dest = MI->getOperand(0).getReg();
1207 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001208 unsigned OldVal = MI->getOperand(2).getReg();
1209 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001212
1213 // insert new blocks after the current block
1214 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1215 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1216 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1217 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1218 MachineFunction::iterator It = BB;
1219 ++It;
1220 MF->insert(It, loop1MBB);
1221 MF->insert(It, loop2MBB);
1222 MF->insert(It, exitMBB);
1223
1224 // Transfer the remainder of BB and its successor edges to exitMBB.
1225 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001226 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1228
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229 // thisMBB:
1230 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001232 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001233 loop1MBB->addSuccessor(exitMBB);
1234 loop1MBB->addSuccessor(loop2MBB);
1235 loop2MBB->addSuccessor(loop1MBB);
1236 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237
1238 // loop1MBB:
1239 // ll dest, 0(ptr)
1240 // bne dest, oldval, exitMBB
1241 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001242 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1243 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001244 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245
1246 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001247 // sc success, newval, 0(ptr)
1248 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001250 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001251 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001252 BuildMI(BB, dl, TII->get(BEQ))
1253 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001254
1255 MI->eraseFromParent(); // The instruction is gone now.
1256
Akira Hatanaka939ece12011-07-19 03:42:13 +00001257 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258}
1259
1260MachineBasicBlock *
1261MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001262 MachineBasicBlock *BB,
1263 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001264 assert((Size == 1 || Size == 2) &&
1265 "Unsupported size for EmitAtomicCmpSwapPartial.");
1266
1267 MachineFunction *MF = BB->getParent();
1268 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1269 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1270 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1271 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001272 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1273 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274
1275 unsigned Dest = MI->getOperand(0).getReg();
1276 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 unsigned CmpVal = MI->getOperand(2).getReg();
1278 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1281 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 unsigned Mask = RegInfo.createVirtualRegister(RC);
1283 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001284 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1285 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1286 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1287 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1288 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1289 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1290 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1291 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1292 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1293 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1294 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1295 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1296 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1297 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298
1299 // insert new blocks after the current block
1300 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1301 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1302 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001303 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1305 MachineFunction::iterator It = BB;
1306 ++It;
1307 MF->insert(It, loop1MBB);
1308 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001309 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310 MF->insert(It, exitMBB);
1311
1312 // Transfer the remainder of BB and its successor edges to exitMBB.
1313 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001314 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1316
Akira Hatanaka81b44112011-07-19 17:09:53 +00001317 BB->addSuccessor(loop1MBB);
1318 loop1MBB->addSuccessor(sinkMBB);
1319 loop1MBB->addSuccessor(loop2MBB);
1320 loop2MBB->addSuccessor(loop1MBB);
1321 loop2MBB->addSuccessor(sinkMBB);
1322 sinkMBB->addSuccessor(exitMBB);
1323
Akira Hatanaka70564a92011-07-19 18:14:26 +00001324 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 // addiu masklsb2,$0,-4 # 0xfffffffc
1327 // and alignedaddr,ptr,masklsb2
1328 // andi ptrlsb2,ptr,3
1329 // sll shiftamt,ptrlsb2,3
1330 // ori maskupper,$0,255 # 0xff
1331 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001333 // andi maskedcmpval,cmpval,255
1334 // sll shiftedcmpval,maskedcmpval,shiftamt
1335 // andi maskednewval,newval,255
1336 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1339 .addReg(Mips::ZERO).addImm(-4);
1340 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1341 .addReg(Ptr).addReg(MaskLSB2);
1342 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1343 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1344 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1345 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001346 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1347 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001349 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1350 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001351 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1352 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1354 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001355 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1356 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357
1358 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 // ll oldval,0(alginedaddr)
1360 // and maskedoldval0,oldval,mask
1361 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001363 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001364 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1365 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368
1369 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 // and maskedoldval1,oldval,mask2
1371 // or storeval,maskedoldval1,shiftednewval
1372 // sc success,storeval,0(alignedaddr)
1373 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001375 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1376 .addReg(OldVal).addReg(Mask2);
1377 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1378 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001379 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383
Akira Hatanaka939ece12011-07-19 03:42:13 +00001384 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 // srl srlres,maskedoldval0,shiftamt
1386 // sll sllres,srlres,24
1387 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001388 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001389 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001390
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001391 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1392 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1394 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001395 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001397
1398 MI->eraseFromParent(); // The instruction is gone now.
1399
Akira Hatanaka939ece12011-07-19 03:42:13 +00001400 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401}
1402
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001403//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001404// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001405//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001406SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001407LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001408{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001409 MachineFunction &MF = DAG.getMachineFunction();
1410 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001411 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001412
1413 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001414 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1415 "Cannot lower if the alignment of the allocated space is larger than \
1416 that of the stack.");
1417
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001418 SDValue Chain = Op.getOperand(0);
1419 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001420 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001421
1422 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001423 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001424
1425 // Subtract the dynamic size from the actual stack size to
1426 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001427 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001428
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001429 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001430 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001431 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001432
1433 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001434 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001435 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001436 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1437 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1438
1439 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001440}
1441
1442SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001443LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001444{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001445 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001446 // the block to branch to if the condition is true.
1447 SDValue Chain = Op.getOperand(0);
1448 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001449 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001450
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001451 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1452
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001453 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001454 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001455 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001456
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001457 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001458 Mips::CondCode CC =
1459 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001460 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001461
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001462 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001463 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001464}
1465
1466SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001467LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001468{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001469 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001470
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001471 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001472 if (Cond.getOpcode() != MipsISD::FPCmp)
1473 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001474
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001475 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1476 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001477}
1478
Dan Gohmand858e902010-04-17 15:26:15 +00001479SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1480 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001481 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001482 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001483 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001484
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001485 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001486 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001487
Chris Lattnerb71b9092009-08-13 06:28:06 +00001488 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001489
Chris Lattnere3736f82009-08-13 05:41:27 +00001490 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001491 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1492 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001493 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001494 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1495 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001496 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001497 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001498 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001499 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1500 MipsII::MO_ABS_HI);
1501 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1502 MipsII::MO_ABS_LO);
1503 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1504 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001506 }
1507
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001508 EVT ValTy = Op.getValueType();
1509 bool HasGotOfst = (GV->hasInternalLinkage() ||
1510 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1511 unsigned GotFlag = IsN64 ?
1512 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001513 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001514 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001515 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001516 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1517 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001518 // On functions and global targets not internal linked only
1519 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001520 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001521 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001522 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1523 IsN64 ? MipsII::MO_GOT_OFST :
1524 MipsII::MO_ABS_LO);
1525 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1526 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001527}
1528
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001529SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1530 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001531 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1532 // FIXME there isn't actually debug info here
1533 DebugLoc dl = Op.getDebugLoc();
1534
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001535 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001536 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001537 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1538 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001539 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1540 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1541 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001542 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001543
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001544 EVT ValTy = Op.getValueType();
1545 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1546 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1547 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001548 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1549 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001550 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001551 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001552 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001553 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1554 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001555}
1556
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001557SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001558LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001559{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001560 // If the relocation model is PIC, use the General Dynamic TLS Model or
1561 // Local Dynamic TLS model, otherwise use the Initial Exec or
1562 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001563
1564 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1565 DebugLoc dl = GA->getDebugLoc();
1566 const GlobalValue *GV = GA->getGlobal();
1567 EVT PtrVT = getPointerTy();
1568
1569 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1570 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001571 bool LocalDynamic = GV->hasInternalLinkage();
1572 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1573 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001574 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1575 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001576 unsigned PtrSize = PtrVT.getSizeInBits();
1577 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1578
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001579 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001580
1581 ArgListTy Args;
1582 ArgListEntry Entry;
1583 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001584 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001585 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001586
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001587 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001588 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001589 false, false, false, false, 0, CallingConv::C,
1590 /*isTailCall=*/false, /*doesNotRet=*/false,
1591 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001592 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001593
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001594 SDValue Ret = CallResult.first;
1595
1596 if (!LocalDynamic)
1597 return Ret;
1598
1599 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1600 MipsII::MO_DTPREL_HI);
1601 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1602 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1603 MipsII::MO_DTPREL_LO);
1604 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1605 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1606 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001607 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001608
1609 SDValue Offset;
1610 if (GV->isDeclaration()) {
1611 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001612 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001613 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001614 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1615 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001616 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001617 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001618 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001619 } else {
1620 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001621 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001622 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001623 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001624 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001625 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1626 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1627 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001628 }
1629
1630 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1631 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001632}
1633
1634SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001635LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001636{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001637 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001638 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001639 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001640 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001642 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001643
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001644 if (!IsPIC && !IsN64) {
1645 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1646 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1647 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001648 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001649 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1650 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1651 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001652 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1653 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001654 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1655 MachinePointerInfo(), false, false, false, 0);
1656 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001657 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001658
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001659 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1660 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001661}
1662
Dan Gohman475871a2008-07-27 21:46:04 +00001663SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001664LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001665{
Dan Gohman475871a2008-07-27 21:46:04 +00001666 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001667 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001668 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001669 // FIXME there isn't actually debug info here
1670 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001671
1672 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001673 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001674 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001676 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001677 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1679 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001680 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001681
1682 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001683 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001684 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001685 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001686 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001687 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1688 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001690 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001691 EVT ValTy = Op.getValueType();
1692 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1693 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1694 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1695 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001696 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001697 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1698 MachinePointerInfo::getConstantPool(), false,
1699 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001700 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1701 N->getOffset(), OFSTFlag);
1702 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1703 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001704 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001705
1706 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001707}
1708
Dan Gohmand858e902010-04-17 15:26:15 +00001709SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001710 MachineFunction &MF = DAG.getMachineFunction();
1711 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1712
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001713 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001714 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1715 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001716
1717 // vastart just stores the address of the VarArgsFrameIndex slot into the
1718 // memory location argument.
1719 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001720 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001721 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001722}
Jia Liubb481f82012-02-28 07:46:26 +00001723
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001724// Called if the size of integer registers is large enough to hold the whole
1725// floating point number.
1726static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001727 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001728 EVT ValTy = Op.getValueType();
1729 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1730 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001731 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001732 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1733 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1734 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1735 DAG.getConstant(Mask - 1, IntValTy));
1736 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1737 DAG.getConstant(Mask, IntValTy));
1738 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1739 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001740}
1741
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001742// Called if the size of integer registers is not large enough to hold the whole
1743// floating point number (e.g. f64 & 32-bit integer register).
1744static SDValue
1745LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001746 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001747 // Use ext/ins instructions if target architecture is Mips32r2.
1748 // Eliminate redundant mfc1 and mtc1 instructions.
1749 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001750
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001751 if (!isLittle)
1752 std::swap(LoIdx, HiIdx);
1753
1754 DebugLoc dl = Op.getDebugLoc();
1755 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1756 Op.getOperand(0),
1757 DAG.getConstant(LoIdx, MVT::i32));
1758 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1759 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1760 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1761 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1762 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1763 DAG.getConstant(0x7fffffff, MVT::i32));
1764 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1765 DAG.getConstant(0x80000000, MVT::i32));
1766 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1767
1768 if (!isLittle)
1769 std::swap(Word0, Word1);
1770
1771 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1772}
1773
Akira Hatanaka82099682011-12-19 19:52:25 +00001774SDValue
1775MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001776 EVT Ty = Op.getValueType();
1777
1778 assert(Ty == MVT::f32 || Ty == MVT::f64);
1779
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001780 if (Ty == MVT::f32 || HasMips64)
1781 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001782
Akira Hatanaka82099682011-12-19 19:52:25 +00001783 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001784}
1785
Akira Hatanaka2e591472011-06-02 00:24:44 +00001786SDValue MipsTargetLowering::
1787LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001788 // check the depth
1789 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001790 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001791
1792 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1793 MFI->setFrameAddressIsTaken(true);
1794 EVT VT = Op.getValueType();
1795 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001796 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1797 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001798 return FrameAddr;
1799}
1800
Akira Hatanakadb548262011-07-19 23:30:50 +00001801// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001802SDValue
1803MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001804 unsigned SType = 0;
1805 DebugLoc dl = Op.getDebugLoc();
1806 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1807 DAG.getConstant(SType, MVT::i32));
1808}
1809
Eli Friedman14648462011-07-27 22:21:52 +00001810SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1811 SelectionDAG& DAG) const {
1812 // FIXME: Need pseudo-fence for 'singlethread' fences
1813 // FIXME: Set SType for weaker fences where supported/appropriate.
1814 unsigned SType = 0;
1815 DebugLoc dl = Op.getDebugLoc();
1816 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1817 DAG.getConstant(SType, MVT::i32));
1818}
1819
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001820//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001821// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001822//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001823
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001824//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001826// Mips O32 ABI rules:
1827// ---
1828// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001829// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001830// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001831// f64 - Only passed in two aliased f32 registers if no int reg has been used
1832// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001833// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1834// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001835//
1836// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001837//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001838
Duncan Sands1e96bab2010-11-04 10:49:57 +00001839static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001840 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001841 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1842
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001843 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001844
1845 static const unsigned IntRegs[] = {
1846 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1847 };
1848 static const unsigned F32Regs[] = {
1849 Mips::F12, Mips::F14
1850 };
1851 static const unsigned F64Regs[] = {
1852 Mips::D6, Mips::D7
1853 };
1854
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001855 // ByVal Args
1856 if (ArgFlags.isByVal()) {
1857 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1858 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1859 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1860 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1861 r < std::min(IntRegsSize, NextReg); ++r)
1862 State.AllocateReg(IntRegs[r]);
1863 return false;
1864 }
1865
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001866 // Promote i8 and i16
1867 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1868 LocVT = MVT::i32;
1869 if (ArgFlags.isSExt())
1870 LocInfo = CCValAssign::SExt;
1871 else if (ArgFlags.isZExt())
1872 LocInfo = CCValAssign::ZExt;
1873 else
1874 LocInfo = CCValAssign::AExt;
1875 }
1876
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001877 unsigned Reg;
1878
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001879 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1880 // is true: function is vararg, argument is 3rd or higher, there is previous
1881 // argument which is not f32 or f64.
1882 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1883 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001884 unsigned OrigAlign = ArgFlags.getOrigAlign();
1885 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001886
1887 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001888 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001889 // If this is the first part of an i64 arg,
1890 // the allocated register must be either A0 or A2.
1891 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1892 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001893 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001894 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1895 // Allocate int register and shadow next int register. If first
1896 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001897 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1898 if (Reg == Mips::A1 || Reg == Mips::A3)
1899 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1900 State.AllocateReg(IntRegs, IntRegsSize);
1901 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001902 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1903 // we are guaranteed to find an available float register
1904 if (ValVT == MVT::f32) {
1905 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1906 // Shadow int register
1907 State.AllocateReg(IntRegs, IntRegsSize);
1908 } else {
1909 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1910 // Shadow int registers
1911 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1912 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1913 State.AllocateReg(IntRegs, IntRegsSize);
1914 State.AllocateReg(IntRegs, IntRegsSize);
1915 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001916 } else
1917 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001918
Akira Hatanakad37776d2011-05-20 21:39:54 +00001919 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1920 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1921
1922 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001923 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001924 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001925 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001926
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001927 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001928}
1929
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001930static const unsigned Mips64IntRegs[8] =
1931 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1932 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1933static const unsigned Mips64DPRegs[8] =
1934 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1935 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1936
1937static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1938 CCValAssign::LocInfo LocInfo,
1939 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1940 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1941 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1942 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1943
1944 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1945
Jia Liubb481f82012-02-28 07:46:26 +00001946 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001947 if ((Align == 16) && (FirstIdx % 2)) {
1948 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1949 ++FirstIdx;
1950 }
1951
1952 // Mark the registers allocated.
1953 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1954 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1955
1956 // Allocate space on caller's stack.
1957 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001958
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001959 if (FirstIdx < 8)
1960 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001961 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001962 else
1963 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1964
1965 return true;
1966}
1967
1968#include "MipsGenCallingConv.inc"
1969
Akira Hatanaka49617092011-11-14 19:02:54 +00001970static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00001971AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00001972 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1973 unsigned NumOps = Outs.size();
1974 for (unsigned i = 0; i != NumOps; ++i) {
1975 MVT ArgVT = Outs[i].VT;
1976 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1977 bool R;
1978
1979 if (Outs[i].IsFixed)
1980 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1981 else
1982 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00001983
Akira Hatanaka49617092011-11-14 19:02:54 +00001984 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001985#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001986 dbgs() << "Call operand #" << i << " has unhandled type "
1987 << EVT(ArgVT).getEVTString();
1988#endif
1989 llvm_unreachable(0);
1990 }
1991 }
1992}
1993
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001994//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001996//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001998static const unsigned O32IntRegsSize = 4;
1999
2000static const unsigned O32IntRegs[] = {
2001 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2002};
2003
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002004// Return next O32 integer argument register.
2005static unsigned getNextIntArgReg(unsigned Reg) {
2006 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2007 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2008}
2009
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002010// Write ByVal Arg to arg registers and stack.
2011static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002012WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002013 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2014 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2015 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002016 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002017 MVT PtrType, bool isLittle) {
2018 unsigned LocMemOffset = VA.getLocMemOffset();
2019 unsigned Offset = 0;
2020 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002021 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002022
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002023 // Copy the first 4 words of byval arg to registers A0 - A3.
2024 // FIXME: Use a stricter alignment if it enables better optimization in passes
2025 // run later.
2026 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2027 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002028 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002029 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002030 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002031 MachinePointerInfo(), false, false, false,
2032 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002033 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002034 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002035 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2036 }
2037
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002038 if (RemainingSize == 0)
2039 return;
2040
2041 // If there still is a register available for argument passing, write the
2042 // remaining part of the structure to it using subword loads and shifts.
2043 if (LocMemOffset < 4 * 4) {
2044 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2045 "There must be one to three bytes remaining.");
2046 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2047 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2048 DAG.getConstant(Offset, MVT::i32));
2049 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2050 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2051 LoadPtr, MachinePointerInfo(),
2052 MVT::getIntegerVT(LoadSize * 8), false,
2053 false, Alignment);
2054 MemOpChains.push_back(LoadVal.getValue(1));
2055
2056 // If target is big endian, shift it to the most significant half-word or
2057 // byte.
2058 if (!isLittle)
2059 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2060 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2061
2062 Offset += LoadSize;
2063 RemainingSize -= LoadSize;
2064
2065 // Read second subword if necessary.
2066 if (RemainingSize != 0) {
2067 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002068 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002069 DAG.getConstant(Offset, MVT::i32));
2070 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2071 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2072 LoadPtr, MachinePointerInfo(),
2073 MVT::i8, false, false, Alignment);
2074 MemOpChains.push_back(Subword.getValue(1));
2075 // Insert the loaded byte to LoadVal.
2076 // FIXME: Use INS if supported by target.
2077 unsigned ShiftAmt = isLittle ? 16 : 8;
2078 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2079 DAG.getConstant(ShiftAmt, MVT::i32));
2080 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2081 }
2082
2083 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2084 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2085 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002086 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002087
2088 // Create a fixed object on stack at offset LocMemOffset and copy
2089 // remaining part of byval arg to it using memcpy.
2090 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2091 DAG.getConstant(Offset, MVT::i32));
2092 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2093 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002094 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2095 DAG.getConstant(RemainingSize, MVT::i32),
2096 std::min(ByValAlign, (unsigned)4),
2097 /*isVolatile=*/false, /*AlwaysInline=*/false,
2098 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002099}
2100
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002101// Copy Mips64 byVal arg to registers and stack.
2102void static
2103PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2104 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2105 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2106 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2107 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2108 EVT PtrTy, bool isLittle) {
2109 unsigned ByValSize = Flags.getByValSize();
2110 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2111 bool IsRegLoc = VA.isRegLoc();
2112 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2113 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002114 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002115
2116 if (!IsRegLoc)
2117 LocMemOffset = VA.getLocMemOffset();
2118 else {
2119 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2120 VA.getLocReg());
2121 const unsigned *RegEnd = Mips64IntRegs + 8;
2122
2123 // Copy double words to registers.
2124 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2125 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2126 DAG.getConstant(Offset, PtrTy));
2127 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2128 MachinePointerInfo(), false, false, false,
2129 Alignment);
2130 MemOpChains.push_back(LoadVal.getValue(1));
2131 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2132 }
2133
Jia Liubb481f82012-02-28 07:46:26 +00002134 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002135 if (!(MemCpySize = ByValSize - Offset))
2136 return;
2137
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002138 // If there is an argument register available, copy the remainder of the
2139 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002140 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002141 assert((ByValSize < Offset + 8) &&
2142 "Size of the remainder should be smaller than 8-byte.");
2143 SDValue Val;
2144 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2145 unsigned RemSize = ByValSize - Offset;
2146
2147 if (RemSize < LoadSize)
2148 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002149
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002150 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2151 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002152 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002153 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2154 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2155 false, false, Alignment);
2156 MemOpChains.push_back(LoadVal.getValue(1));
2157
2158 // Offset in number of bits from double word boundary.
2159 unsigned OffsetDW = (Offset % 8) * 8;
2160 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2161 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2162 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002163
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002164 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2165 Shift;
2166 Offset += LoadSize;
2167 Alignment = std::min(Alignment, LoadSize);
2168 }
Jia Liubb481f82012-02-28 07:46:26 +00002169
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002170 RegsToPass.push_back(std::make_pair(*Reg, Val));
2171 return;
2172 }
2173 }
2174
Akira Hatanaka16040852011-11-15 18:42:25 +00002175 assert(MemCpySize && "MemCpySize must not be zero.");
2176
2177 // Create a fixed object on stack at offset LocMemOffset and copy
2178 // remainder of byval arg to it with memcpy.
2179 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2180 DAG.getConstant(Offset, PtrTy));
2181 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2182 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2183 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2184 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2185 /*isVolatile=*/false, /*AlwaysInline=*/false,
2186 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002187}
2188
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002190/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002191/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002193MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002194 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002195 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002197 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 const SmallVectorImpl<ISD::InputArg> &Ins,
2199 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002200 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002201 // MIPs target does not yet support tail call optimization.
2202 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002204 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002205 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002206 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002207 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002208 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002209
2210 // Analyze operands of the call, assigning locations to each operand.
2211 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002212 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002213 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002214
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002215 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002216 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002217 else if (HasMips64)
2218 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002219 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002221
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002222 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002223 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2224
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002225 // Chain is the output chain of the last Load/Store or CopyToReg node.
2226 // ByValChain is the output chain of the last Memcpy node created for copying
2227 // byval arguments to the stack.
2228 SDValue Chain, CallSeqStart, ByValChain;
2229 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2230 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2231 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002232
2233 // If this is the first call, create a stack frame object that points to
2234 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002235 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002236 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2237
Akira Hatanaka21afc632011-06-21 00:40:49 +00002238 // Get the frame index of the stack frame object that points to the location
2239 // of dynamically allocated area on the stack.
2240 int DynAllocFI = MipsFI->getDynAllocFI();
2241
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002242 // Update size of the maximum argument space.
2243 // For O32, a minimum of four words (16 bytes) of argument space is
2244 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002245 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002246 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2247
2248 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2249
2250 if (MaxCallFrameSize < NextStackOffset) {
2251 MipsFI->setMaxCallFrameSize(NextStackOffset);
2252
Akira Hatanaka21afc632011-06-21 00:40:49 +00002253 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2254 // allocated stack space. These offsets must be aligned to a boundary
2255 // determined by the stack alignment of the ABI.
2256 unsigned StackAlignment = TFL->getStackAlignment();
2257 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2258 StackAlignment * StackAlignment;
2259
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002260 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002261 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2262
2263 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002264 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002265
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002266 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2268 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269
Eric Christopher471e4222011-06-08 23:55:35 +00002270 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002271
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002272 // Walk the register/memloc assignments, inserting copies/loads.
2273 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002274 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002275 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002276 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002277 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2278
2279 // ByVal Arg.
2280 if (Flags.isByVal()) {
2281 assert(Flags.getByValSize() &&
2282 "ByVal args of size 0 should have been ignored by front-end.");
2283 if (IsO32)
2284 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2285 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2286 Subtarget->isLittle());
2287 else
2288 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002289 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002290 Subtarget->isLittle());
2291 continue;
2292 }
Jia Liubb481f82012-02-28 07:46:26 +00002293
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002294 // Promote the value if needed.
2295 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002296 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002297 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002298 if (VA.isRegLoc()) {
2299 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2300 (ValVT == MVT::f64 && LocVT == MVT::i64))
2301 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2302 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002303 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2304 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002305 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2306 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002307 if (!Subtarget->isLittle())
2308 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002309 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002310 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2311 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2312 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002313 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002315 }
2316 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002317 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002318 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002319 break;
2320 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002321 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002322 break;
2323 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002324 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002325 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002326 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002327
2328 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002329 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002330 if (VA.isRegLoc()) {
2331 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002332 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002333 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002334
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002335 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002336 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002337
Chris Lattnere0b12152008-03-17 06:57:02 +00002338 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002339 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002340 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002341 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002342
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002343 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002344 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002345 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002346 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002347 }
2348
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002349 // Extend range of indices of frame objects for outgoing arguments that were
2350 // created during this function call. Skip this step if no such objects were
2351 // created.
2352 if (LastFI)
2353 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2354
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002355 // If a memcpy has been created to copy a byval arg to a stack, replace the
2356 // chain input of CallSeqStart with ByValChain.
2357 if (InChain != ByValChain)
2358 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2359 NextStackOffsetVal);
2360
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002361 // Transform all store nodes into one single node because all store
2362 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002363 if (!MemOpChains.empty())
2364 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002365 &MemOpChains[0], MemOpChains.size());
2366
Bill Wendling056292f2008-09-16 21:48:12 +00002367 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002368 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2369 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002370 unsigned char OpFlag;
2371 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002372 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002373 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002374
2375 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002376 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2377 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2378 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2379 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2380 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002381 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002382 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002383 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002384 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002385 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2386 getPointerTy(), 0, OpFlag);
2387 }
2388
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002389 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002390 }
2391 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002392 if (IsN64 || (!IsO32 && IsPIC))
2393 OpFlag = MipsII::MO_GOT_DISP;
2394 else if (!IsPIC) // !N64 && static
2395 OpFlag = MipsII::MO_NO_FLAG;
2396 else // O32 & PIC
2397 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002398 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2399 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002400 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002401 }
2402
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002403 SDValue InFlag;
2404
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002405 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002406 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002407 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002408 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002409 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2410 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002411 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2412 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002413 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002414
2415 // Use GOT+LO if callee has internal linkage.
2416 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002417 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2418 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002419 } else
2420 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002421 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002422 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002423
Jia Liubb481f82012-02-28 07:46:26 +00002424 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002425 // -reloction-model=pic or it is an indirect call.
2426 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002427 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002428 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2429 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002430 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002431 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002432 }
Bill Wendling056292f2008-09-16 21:48:12 +00002433
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002434 // Build a sequence of copy-to-reg nodes chained together with token
2435 // chain and flag operands which copy the outgoing args into registers.
2436 // The InFlag in necessary since all emitted instructions must be
2437 // stuck together.
2438 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2439 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2440 RegsToPass[i].second, InFlag);
2441 InFlag = Chain.getValue(1);
2442 }
2443
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002444 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002445 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002446 //
2447 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002448 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002450 Ops.push_back(Chain);
2451 Ops.push_back(Callee);
2452
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002453 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002454 // known live into the call.
2455 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2456 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2457 RegsToPass[i].second.getValueType()));
2458
Gabor Greifba36cb52008-08-28 21:40:38 +00002459 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002460 Ops.push_back(InFlag);
2461
Dale Johannesen33c960f2009-02-04 20:06:27 +00002462 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002463 InFlag = Chain.getValue(1);
2464
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002465 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002466 Chain = DAG.getCALLSEQ_END(Chain,
2467 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002468 DAG.getIntPtrConstant(0, true), InFlag);
2469 InFlag = Chain.getValue(1);
2470
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002471 // Handle result values, copying them out of physregs into vregs that we
2472 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002473 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2474 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002475}
2476
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477/// LowerCallResult - Lower the result values of a call into the
2478/// appropriate copies out of appropriate physical registers.
2479SDValue
2480MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002481 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 const SmallVectorImpl<ISD::InputArg> &Ins,
2483 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002484 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002485 // Assign locations to each value returned by this call.
2486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002487 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2488 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002489
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002491
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002492 // Copy all of the result registers out of their specified physreg.
2493 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002494 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002495 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002498 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002499
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501}
2502
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002503//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002505//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002506static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2507 std::vector<SDValue>& OutChains,
2508 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2509 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2510 unsigned LocMem = VA.getLocMemOffset();
2511 unsigned FirstWord = LocMem / 4;
2512
2513 // copy register A0 - A3 to frame object
2514 for (unsigned i = 0; i < NumWords; ++i) {
2515 unsigned CurWord = FirstWord + i;
2516 if (CurWord >= O32IntRegsSize)
2517 break;
2518
2519 unsigned SrcReg = O32IntRegs[CurWord];
2520 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2521 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2522 DAG.getConstant(i * 4, MVT::i32));
2523 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2524 StorePtr, MachinePointerInfo(), false,
2525 false, 0);
2526 OutChains.push_back(Store);
2527 }
2528}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002529
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002530// Create frame object on stack and copy registers used for byval passing to it.
2531static unsigned
2532CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2533 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2534 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2535 MachineFrameInfo *MFI, bool IsRegLoc,
2536 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2537 EVT PtrTy) {
2538 const unsigned *Reg = Mips64IntRegs + 8;
2539 int FOOffset; // Frame object offset from virtual frame pointer.
2540
2541 if (IsRegLoc) {
2542 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2543 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002544 }
2545 else
2546 FOOffset = VA.getLocMemOffset();
2547
2548 // Create frame object.
2549 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2550 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2551 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2552 InVals.push_back(FIN);
2553
2554 // Copy arg registers.
2555 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2556 ++Reg, ++I) {
2557 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2558 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2559 DAG.getConstant(I * 8, PtrTy));
2560 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2561 StorePtr, MachinePointerInfo(), false,
2562 false, 0);
2563 OutChains.push_back(Store);
2564 }
Jia Liubb481f82012-02-28 07:46:26 +00002565
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002566 return LastFI;
2567}
2568
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002569/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002570/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571SDValue
2572MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002573 CallingConv::ID CallConv,
2574 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002575 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002576 DebugLoc dl, SelectionDAG &DAG,
2577 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002578 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002579 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002580 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002581 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002582
Dan Gohman1e93df62010-04-17 14:41:14 +00002583 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002584
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002585 // Used with vargs to acumulate store chains.
2586 std::vector<SDValue> OutChains;
2587
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002588 // Assign locations to all of the incoming arguments.
2589 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002590 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002591 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002592
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002593 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002594 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002595 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002597
Akira Hatanaka43299772011-05-20 23:22:14 +00002598 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002599
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002600 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002601 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002602 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002603 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2604 bool IsRegLoc = VA.isRegLoc();
2605
2606 if (Flags.isByVal()) {
2607 assert(Flags.getByValSize() &&
2608 "ByVal args of size 0 should have been ignored by front-end.");
2609 if (IsO32) {
2610 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2611 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2612 true);
2613 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2614 InVals.push_back(FIN);
2615 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2616 } else // N32/64
2617 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2618 MFI, IsRegLoc, InVals, MipsFI,
2619 getPointerTy());
2620 continue;
2621 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002622
2623 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002624 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002625 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002626 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002627 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002628
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002630 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002631 else if (RegVT == MVT::i64)
2632 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002633 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002634 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002635 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002636 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002637 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002638 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002639
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002640 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002642 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002644
2645 // If this is an 8 or 16-bit value, it has been passed promoted
2646 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002648 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002649 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002650 if (VA.getLocInfo() == CCValAssign::SExt)
2651 Opcode = ISD::AssertSext;
2652 else if (VA.getLocInfo() == CCValAssign::ZExt)
2653 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002654 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002655 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002656 DAG.getValueType(ValVT));
2657 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002658 }
2659
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002660 // Handle floating point arguments passed in integer registers.
2661 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2662 (RegVT == MVT::i64 && ValVT == MVT::f64))
2663 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2664 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2665 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2666 getNextIntArgReg(ArgReg), RC);
2667 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2668 if (!Subtarget->isLittle())
2669 std::swap(ArgValue, ArgValue2);
2670 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2671 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002672 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002673
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002675 } else { // VA.isRegLoc()
2676
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002677 // sanity check
2678 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002679
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002680 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002681 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002682 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002683
2684 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002685 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002686 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002687 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002688 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002689 }
2690 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002691
2692 // The mips ABIs for returning structs by value requires that we copy
2693 // the sret argument into $v0 for the return. Save the argument into
2694 // a virtual register so that we can access it from the return points.
2695 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2696 unsigned Reg = MipsFI->getSRetReturnReg();
2697 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002699 MipsFI->setSRetReturnReg(Reg);
2700 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002703 }
2704
Akira Hatanakabad53f42011-11-14 19:01:09 +00002705 if (isVarArg) {
2706 unsigned NumOfRegs = IsO32 ? 4 : 8;
2707 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2708 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2709 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002710 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002711 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2712 unsigned RegSize = RC->getSize();
2713 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2714
2715 // Offset of the first variable argument from stack pointer.
2716 int FirstVaArgOffset;
2717
2718 if (IsO32 || (Idx == NumOfRegs)) {
2719 FirstVaArgOffset =
2720 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2721 } else
2722 FirstVaArgOffset = RegSlotOffset;
2723
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002724 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002725 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002726 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002727 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002728
Akira Hatanakabad53f42011-11-14 19:01:09 +00002729 // Copy the integer registers that have not been used for argument passing
2730 // to the argument register save area. For O32, the save area is allocated
2731 // in the caller's stack frame, while for N32/64, it is allocated in the
2732 // callee's stack frame.
2733 for (int StackOffset = RegSlotOffset;
2734 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2735 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2736 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2737 MVT::getIntegerVT(RegSize * 8));
2738 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002739 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2740 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002741 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002742 }
2743 }
2744
Akira Hatanaka43299772011-05-20 23:22:14 +00002745 MipsFI->setLastInArgFI(LastFI);
2746
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002747 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002748 // the size of Ins and InVals. This only happens when on varg functions
2749 if (!OutChains.empty()) {
2750 OutChains.push_back(Chain);
2751 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2752 &OutChains[0], OutChains.size());
2753 }
2754
Dan Gohman98ca4f22009-08-05 01:29:28 +00002755 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002756}
2757
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002758//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002759// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002760//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762SDValue
2763MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002765 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002766 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002767 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002769 // CCValAssign - represent the assignment of
2770 // the return value to a location
2771 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002772
2773 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2775 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 // Analize return values.
2778 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002779
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002781 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002782 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002783 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002784 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002785 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002786 }
2787
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002789
2790 // Copy the result values into the output registers.
2791 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2792 CCValAssign &VA = RVLocs[i];
2793 assert(VA.isRegLoc() && "Can only return in registers!");
2794
Akira Hatanaka82099682011-12-19 19:52:25 +00002795 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002796
2797 // guarantee that all emitted copies are
2798 // stuck together, avoiding something bad
2799 Flag = Chain.getValue(1);
2800 }
2801
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002802 // The mips ABIs for returning structs by value requires that we copy
2803 // the sret argument into $v0 for the return. We saved the argument into
2804 // a virtual register in the entry block, so now we copy the value out
2805 // and into $v0.
2806 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2807 MachineFunction &MF = DAG.getMachineFunction();
2808 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2809 unsigned Reg = MipsFI->getSRetReturnReg();
2810
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002812 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002813 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002814
Dale Johannesena05dca42009-02-04 23:02:30 +00002815 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002816 Flag = Chain.getValue(1);
2817 }
2818
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002819 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002820 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002821 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002822 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002823 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002824 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002827
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002828//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002829// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002830//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002831
2832/// getConstraintType - Given a constraint letter, return the type of
2833/// constraint it is for this target.
2834MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002835getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002836{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002837 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002838 // GCC config/mips/constraints.md
2839 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002840 // 'd' : An address register. Equivalent to r
2841 // unless generating MIPS16 code.
2842 // 'y' : Equivalent to r; retained for
2843 // backwards compatibility.
2844 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002845 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002846 switch (Constraint[0]) {
2847 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002848 case 'd':
2849 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002850 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002851 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002852 }
2853 }
2854 return TargetLowering::getConstraintType(Constraint);
2855}
2856
John Thompson44ab89e2010-10-29 17:29:13 +00002857/// Examine constraint type and operand type and determine a weight value.
2858/// This object must already have been set up with the operand type
2859/// and the current alternative constraint selected.
2860TargetLowering::ConstraintWeight
2861MipsTargetLowering::getSingleConstraintMatchWeight(
2862 AsmOperandInfo &info, const char *constraint) const {
2863 ConstraintWeight weight = CW_Invalid;
2864 Value *CallOperandVal = info.CallOperandVal;
2865 // If we don't have a value, we can't do a match,
2866 // but allow it at the lowest weight.
2867 if (CallOperandVal == NULL)
2868 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002869 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002870 // Look at the constraint type.
2871 switch (*constraint) {
2872 default:
2873 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2874 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002875 case 'd':
2876 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002877 if (type->isIntegerTy())
2878 weight = CW_Register;
2879 break;
2880 case 'f':
2881 if (type->isFloatTy())
2882 weight = CW_Register;
2883 break;
2884 }
2885 return weight;
2886}
2887
Eric Christopher38d64262011-06-29 19:33:04 +00002888/// Given a register class constraint, like 'r', if this corresponds directly
2889/// to an LLVM register class, return a register of 0 and the register class
2890/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002891std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002892getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002893{
2894 if (Constraint.size() == 1) {
2895 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002896 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2897 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002898 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002899 if (VT == MVT::i32)
2900 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2901 assert(VT == MVT::i64 && "Unexpected type.");
2902 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002903 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002904 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002905 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002906 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2907 if (Subtarget->isFP64bit())
2908 return std::make_pair(0U, Mips::FGR64RegisterClass);
2909 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002910 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002911 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002912 }
2913 }
2914 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2915}
2916
Dan Gohman6520e202008-10-18 02:06:02 +00002917bool
2918MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2919 // The Mips target isn't yet aware of offsets.
2920 return false;
2921}
Evan Chengeb2f9692009-10-27 19:56:55 +00002922
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002923bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2924 if (VT != MVT::f32 && VT != MVT::f64)
2925 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002926 if (Imm.isNegZero())
2927 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002928 return Imm.isZero();
2929}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002930
2931unsigned MipsTargetLowering::getJumpTableEncoding() const {
2932 if (IsN64)
2933 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002934
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002935 return TargetLowering::getJumpTableEncoding();
2936}