blob: 87f8fb0b4e0ae1d49e4d6cd26d5f25bd1d762cc3 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000035#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Scott Michelfdc40a02009-02-17 22:15:04 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000039cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000057 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000061
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074 // This is used in the ppcf128->int sequence. Note it has different semantics
75 // from FP_ROUND: that rounds to nearest, this rounds to zero.
76 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // PowerPC has no SREM/UREM instructions
79 setOperationAction(ISD::SREM, MVT::i32, Expand);
80 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000081 setOperationAction(ISD::SREM, MVT::i64, Expand);
82 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000083
84 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
85 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
86 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
87 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
89 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
90 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000093
Dan Gohmanf96e4de2007-10-11 23:21:31 +000094 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::FSIN , MVT::f64, Expand);
96 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000097 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +000098 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000101 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000103
Dan Gohman1a024862008-01-31 00:41:03 +0000104 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000105
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000107 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
109 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattner9601a862006-03-05 05:08:37 +0000112 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
113 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000114
Nate Begemand88fc032006-01-14 03:14:10 +0000115 // PowerPC does not have BSWAP, CTPOP or CTTZ
116 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000117 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
118 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000119 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
120 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Nate Begeman35ef9132006-01-11 21:21:00 +0000123 // PowerPC does not have ROTR
124 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000125 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127 // PowerPC does not have Select
128 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000129 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130 setOperationAction(ISD::SELECT, MVT::f32, Expand);
131 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000132
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000133 // PowerPC wants to turn select_cc of FP into fsel when possible.
134 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000136
Nate Begeman750ac1b2006-02-01 07:19:44 +0000137 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000138 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begeman81e80972006-03-17 01:40:33 +0000140 // PowerPC does not have BRCOND which requires SetCC
141 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000142
143 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000144
Chris Lattnerf7605322005-08-31 21:09:52 +0000145 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
146 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000147
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000148 // PowerPC does not have [U|S]INT_TO_FP
149 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
150 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
151
Chris Lattner53e88452005-12-23 05:13:35 +0000152 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
153 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000156
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000157 // We cannot sextinreg(i1). Expand to shifts.
158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000159
Jim Laskeyabf6d172006-01-05 01:25:28 +0000160 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000161 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000162 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000164 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
165 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
169
170 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000171 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000172 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000173 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000174 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000175 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000176 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000177 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
179 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000180
Nate Begeman1db3c922008-08-11 17:36:31 +0000181 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000182 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000183
Nate Begeman1db3c922008-08-11 17:36:31 +0000184 // TRAP is legal.
185 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000186
187 // TRAMPOLINE is custom lowered.
188 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
189
Nate Begemanacc398c2006-01-25 18:21:52 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000192
Nicolas Geoffray01119992007-04-03 13:59:52 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000198
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000199 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000206
Chris Lattner6d92cad2006-03-26 10:06:40 +0000207 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Dale Johannesen53e4e442008-11-07 22:54:33 +0000210 // Comparisons that require checking two conditions.
211 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
212 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
213 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnera7a58542006-06-16 17:34:12 +0000224 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000225 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000226 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000227 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000229 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000230 // This is just the low 32 bits of a (signed) fp->i64 conversion.
231 // We cannot do this with Promote because i64 is not a legal type.
232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000238 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000239 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000241 }
242
Chris Lattnera7a58542006-06-16 17:34:12 +0000243 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000244 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000245 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000246 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
247 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000248 // 64-bit PowerPC wants to expand i128 shifts itself.
249 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
250 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
251 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000252 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000253 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000254 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
255 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
256 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000257 }
Evan Chengd30bf012006-03-01 01:11:20 +0000258
Nate Begeman425a9692005-11-29 08:17:20 +0000259 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000260 // First set operation action for all vector types to expand. Then we
261 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000262 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
263 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
264 MVT VT = (MVT::SimpleValueType)i;
265
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000266 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000267 setOperationAction(ISD::ADD , VT, Legal);
268 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000269
Chris Lattner7ff7e672006-04-04 17:25:31 +0000270 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
272 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000273
274 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000275 setOperationAction(ISD::AND , VT, Promote);
276 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
277 setOperationAction(ISD::OR , VT, Promote);
278 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
279 setOperationAction(ISD::XOR , VT, Promote);
280 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
281 setOperationAction(ISD::LOAD , VT, Promote);
282 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
283 setOperationAction(ISD::SELECT, VT, Promote);
284 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
285 setOperationAction(ISD::STORE, VT, Promote);
286 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000288 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000289 setOperationAction(ISD::MUL , VT, Expand);
290 setOperationAction(ISD::SDIV, VT, Expand);
291 setOperationAction(ISD::SREM, VT, Expand);
292 setOperationAction(ISD::UDIV, VT, Expand);
293 setOperationAction(ISD::UREM, VT, Expand);
294 setOperationAction(ISD::FDIV, VT, Expand);
295 setOperationAction(ISD::FNEG, VT, Expand);
296 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
297 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
298 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
299 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
300 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
301 setOperationAction(ISD::UDIVREM, VT, Expand);
302 setOperationAction(ISD::SDIVREM, VT, Expand);
303 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
304 setOperationAction(ISD::FPOW, VT, Expand);
305 setOperationAction(ISD::CTPOP, VT, Expand);
306 setOperationAction(ISD::CTLZ, VT, Expand);
307 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000308 }
309
Chris Lattner7ff7e672006-04-04 17:25:31 +0000310 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
311 // with merges, splats, etc.
312 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
313
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000314 setOperationAction(ISD::AND , MVT::v4i32, Legal);
315 setOperationAction(ISD::OR , MVT::v4i32, Legal);
316 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
317 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
318 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
319 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000320
Nate Begeman425a9692005-11-29 08:17:20 +0000321 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000323 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
324 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000325
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000326 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000327 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000328 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000329 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000330
Chris Lattnerb2177b92006-03-19 06:55:52 +0000331 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000333
Chris Lattner541f91b2006-04-02 00:43:36 +0000334 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
335 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
337 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000338 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000340 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000341 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Jim Laskey2ad9f172007-02-22 14:56:36 +0000343 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000344 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000345 setExceptionPointerRegister(PPC::X3);
346 setExceptionSelectorRegister(PPC::X4);
347 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000348 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000349 setExceptionPointerRegister(PPC::R3);
350 setExceptionSelectorRegister(PPC::R4);
351 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000352
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000353 // We have target-specific dag combine patterns for the following nodes:
354 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000355 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000356 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000357 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000359 // Darwin long double math library functions have $LDBL128 appended.
360 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000361 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
363 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
365 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000366 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
367 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
368 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
369 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
370 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000371 }
372
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000373 computeRegisterProperties();
374}
375
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000376/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
377/// function arguments in the caller parameter area.
378unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
379 TargetMachine &TM = getTargetMachine();
380 // Darwin passes everything on 4 byte boundary.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
382 return 4;
383 // FIXME Elf TBD
384 return 4;
385}
386
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000387const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
388 switch (Opcode) {
389 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000390 case PPCISD::FSEL: return "PPCISD::FSEL";
391 case PPCISD::FCFID: return "PPCISD::FCFID";
392 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
393 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
394 case PPCISD::STFIWX: return "PPCISD::STFIWX";
395 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
396 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
397 case PPCISD::VPERM: return "PPCISD::VPERM";
398 case PPCISD::Hi: return "PPCISD::Hi";
399 case PPCISD::Lo: return "PPCISD::Lo";
400 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
401 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
402 case PPCISD::SRL: return "PPCISD::SRL";
403 case PPCISD::SRA: return "PPCISD::SRA";
404 case PPCISD::SHL: return "PPCISD::SHL";
405 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
406 case PPCISD::STD_32: return "PPCISD::STD_32";
407 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
408 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
409 case PPCISD::MTCTR: return "PPCISD::MTCTR";
410 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
411 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
412 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
413 case PPCISD::MFCR: return "PPCISD::MFCR";
414 case PPCISD::VCMP: return "PPCISD::VCMP";
415 case PPCISD::VCMPo: return "PPCISD::VCMPo";
416 case PPCISD::LBRX: return "PPCISD::LBRX";
417 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000418 case PPCISD::LARX: return "PPCISD::LARX";
419 case PPCISD::STCX: return "PPCISD::STCX";
420 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
421 case PPCISD::MFFS: return "PPCISD::MFFS";
422 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
423 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
424 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
425 case PPCISD::MTFSF: return "PPCISD::MTFSF";
426 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
427 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000428 }
429}
430
Scott Michel5b8f82e2008-03-10 15:42:14 +0000431
Duncan Sands5480c042009-01-01 15:52:00 +0000432MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000433 return MVT::i32;
434}
435
436
Chris Lattner1a635d62006-04-14 06:01:58 +0000437//===----------------------------------------------------------------------===//
438// Node matching predicates, for use by the tblgen matching code.
439//===----------------------------------------------------------------------===//
440
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000441/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000442static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000443 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000444 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000445 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 // Maybe this has already been legalized into the constant pool?
447 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000448 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000449 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000450 }
451 return false;
452}
453
Chris Lattnerddb739e2006-04-06 17:23:16 +0000454/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
455/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000456static bool isConstantOrUndef(int Op, int Val) {
457 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000458}
459
460/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
461/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000462bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000463 if (!isUnary) {
464 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000465 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466 return false;
467 } else {
468 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000469 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
470 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000471 return false;
472 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000473 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000474}
475
476/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
477/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000478bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000479 if (!isUnary) {
480 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000481 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
482 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000483 return false;
484 } else {
485 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000486 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
487 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
488 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
489 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000490 return false;
491 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000492 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
Chris Lattnercaad1632006-04-06 22:02:42 +0000495/// isVMerge - Common function, used to match vmrg* shuffles.
496///
Nate Begeman9008ca62009-04-27 18:41:29 +0000497static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000498 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000499 assert(N->getValueType(0) == MVT::v16i8 &&
500 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000501 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
502 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000503
Chris Lattner116cc482006-04-06 21:11:54 +0000504 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
505 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000506 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000507 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000508 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000509 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000510 return false;
511 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000513}
514
515/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
516/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000517bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
518 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000519 if (!isUnary)
520 return isVMerge(N, UnitSize, 8, 24);
521 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000522}
523
524/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
525/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000526bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
527 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000528 if (!isUnary)
529 return isVMerge(N, UnitSize, 0, 16);
530 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000531}
532
533
Chris Lattnerd0608e12006-04-06 18:26:28 +0000534/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
535/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000536int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 assert(N->getValueType(0) == MVT::v16i8 &&
538 "PPC only supports shuffles by bytes!");
539
540 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
541
Chris Lattnerd0608e12006-04-06 18:26:28 +0000542 // Find the first non-undef value in the shuffle mask.
543 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000544 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000545 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000546
Chris Lattnerd0608e12006-04-06 18:26:28 +0000547 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000548
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000550 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000551 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000552 if (ShiftAmt < i) return -1;
553 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000554
Chris Lattnerf24380e2006-04-06 22:28:36 +0000555 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000556 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000557 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 return -1;
560 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000562 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000563 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000564 return -1;
565 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000572bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
573 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000574 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000575
Chris Lattner88a99ef2006-03-20 06:37:44 +0000576 // This is a splat operation if each element of the permute is the same, and
577 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 unsigned ElementBase = N->getMaskElt(0);
579
580 // FIXME: Handle UNDEF elements too!
581 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000582 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Check that the indices are consecutive, in the case of a multi-byte element
585 // splatted with a v16i8 mask.
586 for (unsigned i = 1; i != EltSize; ++i)
587 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000588 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000589
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000592 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000594 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000595 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000597}
598
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000599/// isAllNegativeZeroVector - Returns true if all elements of build_vector
600/// are -0.0.
601bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
603
604 APInt APVal, APUndef;
605 unsigned BitSize;
606 bool HasAnyUndefs;
607
608 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
609 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000610 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000611
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000612 return false;
613}
614
Chris Lattneref819f82006-03-20 06:33:01 +0000615/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
616/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
619 assert(isSplatShuffleMask(SVOp, EltSize));
620 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000621}
622
Chris Lattnere87192a2006-04-12 17:37:20 +0000623/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000624/// by using a vspltis[bhw] instruction of the specified element size, return
625/// the constant being splatted. The ByteSize field indicates the number of
626/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000627SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
628 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000629
630 // If ByteSize of the splat is bigger than the element size of the
631 // build_vector, then we have a case where we are checking for a splat where
632 // multiple elements of the buildvector are folded together into a single
633 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
634 unsigned EltSize = 16/N->getNumOperands();
635 if (EltSize < ByteSize) {
636 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000638 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000639
Chris Lattner79d9a882006-04-08 07:14:26 +0000640 // See if all of the elements in the buildvector agree across.
641 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
642 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
643 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000644 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000645
Scott Michelfdc40a02009-02-17 22:15:04 +0000646
Gabor Greifba36cb52008-08-28 21:40:38 +0000647 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000648 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
649 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000650 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000652
Chris Lattner79d9a882006-04-08 07:14:26 +0000653 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
654 // either constant or undef values that are identical for each chunk. See
655 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000656
Chris Lattner79d9a882006-04-08 07:14:26 +0000657 // Check to see if all of the leading entries are either 0 or -1. If
658 // neither, then this won't fit into the immediate field.
659 bool LeadingZero = true;
660 bool LeadingOnes = true;
661 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000662 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000663
Chris Lattner79d9a882006-04-08 07:14:26 +0000664 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
665 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
666 }
667 // Finally, check the least significant entry.
668 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000669 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000671 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 if (Val < 16)
673 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
674 }
675 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000676 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000677 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000678 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
680 return DAG.getTargetConstant(Val, MVT::i32);
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Dan Gohman475871a2008-07-27 21:46:04 +0000683 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000685
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000686 // Check to see if this buildvec has a single non-undef value in its elements.
687 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
688 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000689 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690 OpVal = N->getOperand(i);
691 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000692 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Gabor Greifba36cb52008-08-28 21:40:38 +0000695 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Eli Friedman1a8229b2009-05-24 02:03:36 +0000697 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000698 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000700 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
702 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000703 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000704 }
705
706 // If the splat value is larger than the element value, then we can never do
707 // this splat. The only case that we could fit the replicated bits into our
708 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000709 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000711 // If the element value is larger than the splat value, cut it in half and
712 // check to see if the two halves are equal. Continue doing this until we
713 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
714 while (ValSizeInBytes > ByteSize) {
715 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000718 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
719 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000720 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 }
722
723 // Properly sign extend the value.
724 int ShAmt = (4-ByteSize)*8;
725 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000727 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000728 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729
Chris Lattner140a58f2006-04-08 06:46:53 +0000730 // Finally, if this value fits in a 5 bit sext field, return it
731 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
732 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000733 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734}
735
Chris Lattner1a635d62006-04-14 06:01:58 +0000736//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000737// Addressing Mode Selection
738//===----------------------------------------------------------------------===//
739
740/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
741/// or 64-bit immediate, and if the value can be accurately represented as a
742/// sign extension from a 16-bit value. If so, this returns true and the
743/// immediate.
744static bool isIntS16Immediate(SDNode *N, short &Imm) {
745 if (N->getOpcode() != ISD::Constant)
746 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000748 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000749 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000750 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000751 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000753}
Dan Gohman475871a2008-07-27 21:46:04 +0000754static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000755 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756}
757
758
759/// SelectAddressRegReg - Given the specified addressed, check to see if it
760/// can be represented as an indexed [r+r] operation. Returns false if it
761/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000762bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
763 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000764 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000765 short imm = 0;
766 if (N.getOpcode() == ISD::ADD) {
767 if (isIntS16Immediate(N.getOperand(1), imm))
768 return false; // r+i
769 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
770 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000771
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772 Base = N.getOperand(0);
773 Index = N.getOperand(1);
774 return true;
775 } else if (N.getOpcode() == ISD::OR) {
776 if (isIntS16Immediate(N.getOperand(1), imm))
777 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000779 // If this is an or of disjoint bitfields, we can codegen this as an add
780 // (for better address arithmetic) if the LHS and RHS of the OR are provably
781 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000782 APInt LHSKnownZero, LHSKnownOne;
783 APInt RHSKnownZero, RHSKnownOne;
784 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000785 APInt::getAllOnesValue(N.getOperand(0)
786 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000789 if (LHSKnownZero.getBoolValue()) {
790 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000791 APInt::getAllOnesValue(N.getOperand(1)
792 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000793 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000794 // If all of the bits are known zero on the LHS or RHS, the add won't
795 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797 Base = N.getOperand(0);
798 Index = N.getOperand(1);
799 return true;
800 }
801 }
802 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 return false;
805}
806
807/// Returns true if the address N can be represented by a base register plus
808/// a signed 16-bit displacement [r+imm], and if it is not better
809/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000810bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000811 SDValue &Base,
812 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000813 // FIXME dl should come from parent load or store, not from address
814 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000815 // If this can be more profitably realized as r+r, fail.
816 if (SelectAddressRegReg(N, Disp, Base, DAG))
817 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 if (N.getOpcode() == ISD::ADD) {
820 short imm = 0;
821 if (isIntS16Immediate(N.getOperand(1), imm)) {
822 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
823 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
824 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
825 } else {
826 Base = N.getOperand(0);
827 }
828 return true; // [r+i]
829 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
830 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000831 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 && "Cannot handle constant offsets yet!");
833 Disp = N.getOperand(1).getOperand(0); // The global address.
834 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
835 Disp.getOpcode() == ISD::TargetConstantPool ||
836 Disp.getOpcode() == ISD::TargetJumpTable);
837 Base = N.getOperand(0);
838 return true; // [&g+r]
839 }
840 } else if (N.getOpcode() == ISD::OR) {
841 short imm = 0;
842 if (isIntS16Immediate(N.getOperand(1), imm)) {
843 // If this is an or of disjoint bitfields, we can codegen this as an add
844 // (for better address arithmetic) if the LHS and RHS of the OR are
845 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000846 APInt LHSKnownZero, LHSKnownOne;
847 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000848 APInt::getAllOnesValue(N.getOperand(0)
849 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000850 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000851
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000852 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 // If all of the bits are known zero on the LHS or RHS, the add won't
854 // carry.
855 Base = N.getOperand(0);
856 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
857 return true;
858 }
859 }
860 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
861 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000862
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 // If this address fits entirely in a 16-bit sext immediate field, codegen
864 // this as "d, 0"
865 short Imm;
866 if (isIntS16Immediate(CN, Imm)) {
867 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
868 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
869 return true;
870 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000871
872 // Handle 32-bit sext immediates with LIS + addr mode.
873 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000874 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
875 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000878 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000879
Chris Lattnerbc681d62007-02-17 06:44:03 +0000880 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
881 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000882 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 return true;
884 }
885 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 Disp = DAG.getTargetConstant(0, getPointerTy());
888 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
889 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
890 else
891 Base = N;
892 return true; // [r+0]
893}
894
895/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
896/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000897bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
898 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000899 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 // Check to see if we can easily represent this as an [r+r] address. This
901 // will fail if it thinks that the address is more profitably represented as
902 // reg+imm, e.g. where imm = 0.
903 if (SelectAddressRegReg(N, Base, Index, DAG))
904 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000905
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 // If the operand is an addition, always emit this as [r+r], since this is
907 // better (for code size, and execution, as the memop does the add for free)
908 // than emitting an explicit add.
909 if (N.getOpcode() == ISD::ADD) {
910 Base = N.getOperand(0);
911 Index = N.getOperand(1);
912 return true;
913 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 // Otherwise, do it the hard way, using R0 as the base register.
916 Base = DAG.getRegister(PPC::R0, N.getValueType());
917 Index = N;
918 return true;
919}
920
921/// SelectAddressRegImmShift - Returns true if the address N can be
922/// represented by a base register plus a signed 14-bit displacement
923/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000924bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
925 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000926 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000927 // FIXME dl should come from the parent load or store, not the address
928 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 // If this can be more profitably realized as r+r, fail.
930 if (SelectAddressRegReg(N, Disp, Base, DAG))
931 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933 if (N.getOpcode() == ISD::ADD) {
934 short imm = 0;
935 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
936 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
937 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
938 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
939 } else {
940 Base = N.getOperand(0);
941 }
942 return true; // [r+i]
943 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
944 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000945 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 && "Cannot handle constant offsets yet!");
947 Disp = N.getOperand(1).getOperand(0); // The global address.
948 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
949 Disp.getOpcode() == ISD::TargetConstantPool ||
950 Disp.getOpcode() == ISD::TargetJumpTable);
951 Base = N.getOperand(0);
952 return true; // [&g+r]
953 }
954 } else if (N.getOpcode() == ISD::OR) {
955 short imm = 0;
956 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
957 // If this is an or of disjoint bitfields, we can codegen this as an add
958 // (for better address arithmetic) if the LHS and RHS of the OR are
959 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000960 APInt LHSKnownZero, LHSKnownOne;
961 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000962 APInt::getAllOnesValue(N.getOperand(0)
963 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000964 LHSKnownZero, LHSKnownOne);
965 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 // If all of the bits are known zero on the LHS or RHS, the add won't
967 // carry.
968 Base = N.getOperand(0);
969 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
970 return true;
971 }
972 }
973 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000974 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000975 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000976 // If this address fits entirely in a 14-bit sext immediate field, codegen
977 // this as "d, 0"
978 short Imm;
979 if (isIntS16Immediate(CN, Imm)) {
980 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
981 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
982 return true;
983 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000984
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000985 // Fold the low-part of 32-bit absolute addresses into addr mode.
986 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000987 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
988 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000990 // Otherwise, break this down into an LIS + disp.
991 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000992 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
993 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000994 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000995 return true;
996 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 }
998 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 Disp = DAG.getTargetConstant(0, getPointerTy());
1001 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1002 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1003 else
1004 Base = N;
1005 return true; // [r+0]
1006}
1007
1008
1009/// getPreIndexedAddressParts - returns true by value, base pointer and
1010/// offset pointer and addressing mode by reference if the node's address
1011/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001012bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1013 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001014 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001015 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001016 // Disabled by default for now.
1017 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Dan Gohman475871a2008-07-27 21:46:04 +00001019 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001020 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1022 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001023 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001026 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001027 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001028 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 } else
1030 return false;
1031
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001032 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001033 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001034 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattner0851b4f2006-11-15 19:55:13 +00001036 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001037
Chris Lattner0851b4f2006-11-15 19:55:13 +00001038 // LDU/STU use reg+imm*4, others use reg+imm.
1039 if (VT != MVT::i64) {
1040 // reg + imm
1041 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1042 return false;
1043 } else {
1044 // reg + imm * 4.
1045 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1046 return false;
1047 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001048
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001049 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001050 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1051 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001052 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001053 LD->getExtensionType() == ISD::SEXTLOAD &&
1054 isa<ConstantSDNode>(Offset))
1055 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001056 }
1057
Chris Lattner4eab7142006-11-10 02:08:47 +00001058 AM = ISD::PRE_INC;
1059 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060}
1061
1062//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001063// LowerOperation implementation
1064//===----------------------------------------------------------------------===//
1065
Scott Michelfdc40a02009-02-17 22:15:04 +00001066SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001067 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001069 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001070 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001071 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1072 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001073 // FIXME there isn't really any debug info here
1074 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001075
1076 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Dale Johannesende064702009-02-06 21:50:26 +00001078 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1079 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080
Chris Lattner1a635d62006-04-14 06:01:58 +00001081 // If this is a non-darwin platform, we don't support non-static relo models
1082 // yet.
1083 if (TM.getRelocationModel() == Reloc::Static ||
1084 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1085 // Generate non-pic code that has direct accesses to the constant pool.
1086 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001087 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattner35d86fe2006-07-26 21:12:04 +00001090 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001092 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001094 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Dale Johannesende064702009-02-06 21:50:26 +00001097 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001098 return Lo;
1099}
1100
Dan Gohman475871a2008-07-27 21:46:04 +00001101SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001102 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001103 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001104 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1105 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001106 // FIXME there isn't really any debug loc here
1107 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Nate Begeman37efe672006-04-22 18:53:45 +00001109 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110
Dale Johannesende064702009-02-06 21:50:26 +00001111 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1112 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001113
Nate Begeman37efe672006-04-22 18:53:45 +00001114 // If this is a non-darwin platform, we don't support non-static relo models
1115 // yet.
1116 if (TM.getRelocationModel() == Reloc::Static ||
1117 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1118 // Generate non-pic code that has direct accesses to the constant pool.
1119 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001120 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattner35d86fe2006-07-26 21:12:04 +00001123 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001124 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001125 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001126 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001127 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Dale Johannesende064702009-02-06 21:50:26 +00001130 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001131 return Lo;
1132}
1133
Scott Michelfdc40a02009-02-17 22:15:04 +00001134SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001135 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001136 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001137 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001138}
1139
Scott Michelfdc40a02009-02-17 22:15:04 +00001140SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001141 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001142 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001143 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1144 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001145 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001147 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001148 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001149
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 const TargetMachine &TM = DAG.getTarget();
1151
Dale Johannesen33c960f2009-02-04 20:06:27 +00001152 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1153 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001154
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 // If this is a non-darwin platform, we don't support non-static relo models
1156 // yet.
1157 if (TM.getRelocationModel() == Reloc::Static ||
1158 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1159 // Generate non-pic code that has direct accesses to globals.
1160 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001161 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Chris Lattner35d86fe2006-07-26 21:12:04 +00001164 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001165 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001166 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001167 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001168 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001169 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001172
Chris Lattner57fc62c2006-12-11 23:22:45 +00001173 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
Chris Lattner1a635d62006-04-14 06:01:58 +00001176 // If the global is weak or external, we have to go through the lazy
1177 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001178 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001179}
1180
Dan Gohman475871a2008-07-27 21:46:04 +00001181SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001182 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001183 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Chris Lattner1a635d62006-04-14 06:01:58 +00001185 // If we're comparing for equality to zero, expose the fact that this is
1186 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1187 // fold the new nodes.
1188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1189 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001190 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001192 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001193 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001194 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001195 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001196 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001197 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1198 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001199 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001200 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001202 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001203 // optimized. FIXME: revisit this when we can custom lower all setcc
1204 // optimizations.
1205 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001206 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001208
Chris Lattner1a635d62006-04-14 06:01:58 +00001209 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001210 // by xor'ing the rhs with the lhs, which is faster than setting a
1211 // condition register, reading it back out, and masking the correct bit. The
1212 // normal approach here uses sub to do this instead of xor. Using xor exposes
1213 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001214 MVT LHSVT = Op.getOperand(0).getValueType();
1215 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1216 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001217 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001218 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001219 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001220 }
Dan Gohman475871a2008-07-27 21:46:04 +00001221 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001222}
1223
Dan Gohman475871a2008-07-27 21:46:04 +00001224SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001225 int VarArgsFrameIndex,
1226 int VarArgsStackOffset,
1227 unsigned VarArgsNumGPR,
1228 unsigned VarArgsNumFPR,
1229 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001230
Nicolas Geoffray01119992007-04-03 13:59:52 +00001231 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001232 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001233}
1234
Bill Wendling77959322008-09-17 00:30:57 +00001235SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1236 SDValue Chain = Op.getOperand(0);
1237 SDValue Trmp = Op.getOperand(1); // trampoline
1238 SDValue FPtr = Op.getOperand(2); // nested function
1239 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001240 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001241
1242 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1243 bool isPPC64 = (PtrVT == MVT::i64);
1244 const Type *IntPtrTy =
1245 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1246
Scott Michelfdc40a02009-02-17 22:15:04 +00001247 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001248 TargetLowering::ArgListEntry Entry;
1249
1250 Entry.Ty = IntPtrTy;
1251 Entry.Node = Trmp; Args.push_back(Entry);
1252
1253 // TrampSize == (isPPC64 ? 48 : 40);
1254 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1255 isPPC64 ? MVT::i64 : MVT::i32);
1256 Args.push_back(Entry);
1257
1258 Entry.Node = FPtr; Args.push_back(Entry);
1259 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001260
Bill Wendling77959322008-09-17 00:30:57 +00001261 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1262 std::pair<SDValue, SDValue> CallResult =
1263 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001264 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001265 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001266 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001267
1268 SDValue Ops[] =
1269 { CallResult.first, CallResult.second };
1270
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001271 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001272}
1273
Dan Gohman475871a2008-07-27 21:46:04 +00001274SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001275 int VarArgsFrameIndex,
1276 int VarArgsStackOffset,
1277 unsigned VarArgsNumGPR,
1278 unsigned VarArgsNumFPR,
1279 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001280 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001281
1282 if (Subtarget.isMachoABI()) {
1283 // vastart just stores the address of the VarArgsFrameIndex slot into the
1284 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001285 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001286 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001287 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001288 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001289 }
1290
1291 // For ELF 32 ABI we follow the layout of the va_list struct.
1292 // We suppose the given va_list is already allocated.
1293 //
1294 // typedef struct {
1295 // char gpr; /* index into the array of 8 GPRs
1296 // * stored in the register save area
1297 // * gpr=0 corresponds to r3,
1298 // * gpr=1 to r4, etc.
1299 // */
1300 // char fpr; /* index into the array of 8 FPRs
1301 // * stored in the register save area
1302 // * fpr=0 corresponds to f1,
1303 // * fpr=1 to f2, etc.
1304 // */
1305 // char *overflow_arg_area;
1306 // /* location on stack that holds
1307 // * the next overflow argument
1308 // */
1309 // char *reg_save_area;
1310 // /* where r3:r10 and f1:f8 (if saved)
1311 // * are stored
1312 // */
1313 // } va_list[1];
1314
1315
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1317 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001318
Nicolas Geoffray01119992007-04-03 13:59:52 +00001319
Duncan Sands83ec4b62008-06-06 12:08:01 +00001320 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001321
Dan Gohman475871a2008-07-27 21:46:04 +00001322 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1323 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001324
Duncan Sands83ec4b62008-06-06 12:08:01 +00001325 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001327
Duncan Sands83ec4b62008-06-06 12:08:01 +00001328 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001330
1331 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001332 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001333
Dan Gohman69de1932008-02-06 22:27:42 +00001334 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001335
Nicolas Geoffray01119992007-04-03 13:59:52 +00001336 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001338 Op.getOperand(1), SV, 0);
1339 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001341 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Nicolas Geoffray01119992007-04-03 13:59:52 +00001343 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001344 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001346 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001347 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001348
Nicolas Geoffray01119992007-04-03 13:59:52 +00001349 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001352 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001354
1355 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001357
Chris Lattner1a635d62006-04-14 06:01:58 +00001358}
1359
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001360#include "PPCGenCallingConv.inc"
1361
Chris Lattner9f0bc652007-02-25 05:34:32 +00001362/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1363/// depending on which subtarget is selected.
1364static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1365 if (Subtarget.isMachoABI()) {
1366 static const unsigned FPR[] = {
1367 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1368 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1369 };
1370 return FPR;
1371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001372
1373
Chris Lattner9f0bc652007-02-25 05:34:32 +00001374 static const unsigned FPR[] = {
1375 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001376 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001377 };
1378 return FPR;
1379}
1380
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001381/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1382/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001383static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001384 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001385 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001386 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001387 if (Flags.isByVal())
1388 ArgSize = Flags.getByValSize();
1389 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1390
1391 return ArgSize;
1392}
1393
Dan Gohman475871a2008-07-27 21:46:04 +00001394SDValue
Scott Michelfdc40a02009-02-17 22:15:04 +00001395PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001396 SelectionDAG &DAG,
1397 int &VarArgsFrameIndex,
1398 int &VarArgsStackOffset,
1399 unsigned &VarArgsNumGPR,
1400 unsigned &VarArgsNumFPR,
1401 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001402 // TODO: add description of PPC stack frame format, or at least some docs.
1403 //
1404 MachineFunction &MF = DAG.getMachineFunction();
1405 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001406 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001407 SmallVector<SDValue, 8> ArgValues;
1408 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001409 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001410 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Duncan Sands83ec4b62008-06-06 12:08:01 +00001412 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001413 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001414 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001415 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001416 // Potential tail calls could cause overwriting of argument stack slots.
1417 unsigned CC = MF.getFunction()->getCallingConv();
1418 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001419 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001420
Chris Lattner9f0bc652007-02-25 05:34:32 +00001421 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001422 // Area that is at least reserved in caller of this function.
1423 unsigned MinReservedArea = ArgOffset;
1424
Chris Lattnerc91a4752006-06-26 22:48:35 +00001425 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001426 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1427 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1428 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001429 static const unsigned GPR_64[] = { // 64-bit registers.
1430 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1431 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1432 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001433
Chris Lattner9f0bc652007-02-25 05:34:32 +00001434 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001436 static const unsigned VR[] = {
1437 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1438 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1439 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001440
Owen Anderson718cb662007-09-07 04:06:50 +00001441 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001442 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001443 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001444
1445 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Chris Lattnerc91a4752006-06-26 22:48:35 +00001447 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001448
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001449 // In 32-bit non-varargs functions, the stack space for vectors is after the
1450 // stack space for non-vectors. We do not use this space unless we have
1451 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001452 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001453 // that out...for the pathological case, compute VecArgOffset as the
1454 // start of the vector parameter area. Computing VecArgOffset is the
1455 // entire point of the following loop.
1456 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1457 // to handle Elf here.
1458 unsigned VecArgOffset = ArgOffset;
1459 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001460 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001461 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001462 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1463 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001464 ISD::ArgFlagsTy Flags =
1465 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001466
Duncan Sands276dcbd2008-03-21 09:14:45 +00001467 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001468 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001469 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001470 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001471 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1472 VecArgOffset += ArgSize;
1473 continue;
1474 }
1475
Duncan Sands83ec4b62008-06-06 12:08:01 +00001476 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001477 default: assert(0 && "Unhandled argument type!");
1478 case MVT::i32:
1479 case MVT::f32:
1480 VecArgOffset += isPPC64 ? 8 : 4;
1481 break;
1482 case MVT::i64: // PPC64
1483 case MVT::f64:
1484 VecArgOffset += 8;
1485 break;
1486 case MVT::v4f32:
1487 case MVT::v4i32:
1488 case MVT::v8i16:
1489 case MVT::v16i8:
1490 // Nothing to do, we're only looking at Nonvector args here.
1491 break;
1492 }
1493 }
1494 }
1495 // We've found where the vector parameter area in memory is. Skip the
1496 // first 12 parameters; these don't use that memory.
1497 VecArgOffset = ((VecArgOffset+15)/16)*16;
1498 VecArgOffset += 12*16;
1499
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001500 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001501 // entry to a function on PPC, the arguments start after the linkage area,
1502 // although the first ones are often in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00001503 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001504 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001505 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001506 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001507
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001509 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001510 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1511 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001513 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001514 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1515 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001516 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001517 ISD::ArgFlagsTy Flags =
1518 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001519 // See if next argument requires stack alignment in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001520 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001521
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001522 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001523
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001524 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1525 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1526 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1527 if (isVarArg || isPPC64) {
1528 MinReservedArea = ((MinReservedArea+15)/16)*16;
1529 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001530 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001531 isVarArg,
1532 PtrByteSize);
1533 } else nAltivecParamsAtEnd++;
1534 } else
1535 // Calculate min reserved area.
1536 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001537 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001538 isVarArg,
1539 PtrByteSize);
1540
Dale Johannesen8419dd62008-03-07 20:27:40 +00001541 // FIXME alignment for ELF may not be right
1542 // FIXME the codegen can be much improved in some cases.
1543 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001544 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001545 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001546 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001547 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001548 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001549 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001550 // Objects of size 1 and 2 are right justified, everything else is
1551 // left justified. This means the memory address is adjusted forwards.
1552 if (ObjSize==1 || ObjSize==2) {
1553 CurArgOffset = CurArgOffset + (4 - ObjSize);
1554 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001555 // The value of the object is its address.
1556 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001558 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001559 if (ObjSize==1 || ObjSize==2) {
1560 if (GPR_idx != Num_GPR_Regs) {
1561 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1562 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001563 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001565 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1566 MemOps.push_back(Store);
1567 ++GPR_idx;
1568 if (isMachoABI) ArgOffset += PtrByteSize;
1569 } else {
1570 ArgOffset += PtrByteSize;
1571 }
1572 continue;
1573 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001574 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1575 // Store whatever pieces of the object are in registers
1576 // to memory. ArgVal will be address of the beginning of
1577 // the object.
1578 if (GPR_idx != Num_GPR_Regs) {
1579 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1580 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1581 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001582 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001583 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1584 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001585 MemOps.push_back(Store);
1586 ++GPR_idx;
1587 if (isMachoABI) ArgOffset += PtrByteSize;
1588 } else {
1589 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1590 break;
1591 }
1592 }
1593 continue;
1594 }
1595
Duncan Sands83ec4b62008-06-06 12:08:01 +00001596 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001597 default: assert(0 && "Unhandled argument type!");
1598 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001599 if (!isPPC64) {
1600 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001601 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001602
1603 if (GPR_idx != Num_GPR_Regs) {
1604 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1605 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001606 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001607 ++GPR_idx;
1608 } else {
1609 needsLoad = true;
1610 ArgSize = PtrByteSize;
1611 }
1612 // Stack align in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001613 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001614 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1615 // All int arguments reserve stack space in Macho ABI.
1616 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1617 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001618 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001619 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001620 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001621 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001622 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1623 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001624 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001625
1626 if (ObjectVT == MVT::i32) {
1627 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1628 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001629 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001630 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001631 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001632 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001633 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001634 DAG.getValueType(ObjectVT));
1635
Dale Johannesen39355f92009-02-04 02:34:38 +00001636 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001637 }
1638
Chris Lattnerc91a4752006-06-26 22:48:35 +00001639 ++GPR_idx;
1640 } else {
1641 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001642 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001643 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001644 // All int arguments reserve stack space in Macho ABI.
1645 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001646 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001647
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001648 case MVT::f32:
1649 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001650 // Every 4 bytes of argument space consumes one of the GPRs available for
1651 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001652 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001653 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001654 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001655 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001656 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001657 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001658 unsigned VReg;
1659 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001660 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001661 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001662 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1663 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001664 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001665 ++FPR_idx;
1666 } else {
1667 needsLoad = true;
1668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001669
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001670 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001671 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001672 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001673 // All FP arguments reserve stack space in Macho ABI.
1674 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001675 break;
1676 case MVT::v4f32:
1677 case MVT::v4i32:
1678 case MVT::v8i16:
1679 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001680 // Note that vector arguments in registers don't reserve stack space,
1681 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001682 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001683 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1684 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001685 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001686 if (isVarArg) {
1687 while ((ArgOffset % 16) != 0) {
1688 ArgOffset += PtrByteSize;
1689 if (GPR_idx != Num_GPR_Regs)
1690 GPR_idx++;
1691 }
1692 ArgOffset += 16;
1693 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1694 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001695 ++VR_idx;
1696 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001697 if (!isVarArg && !isPPC64) {
1698 // Vectors go after all the nonvectors.
1699 CurArgOffset = VecArgOffset;
1700 VecArgOffset += 16;
1701 } else {
1702 // Vectors are aligned.
1703 ArgOffset = ((ArgOffset+15)/16)*16;
1704 CurArgOffset = ArgOffset;
1705 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001706 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001707 needsLoad = true;
1708 }
1709 break;
1710 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001711
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001712 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001713 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001714 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001715 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001716 CurArgOffset + (ArgSize - ObjSize),
1717 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001718 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001719 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001720 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001721
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001722 ArgValues.push_back(ArgVal);
1723 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001724
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001725 // Set the size that is at least reserved in caller of this function. Tail
1726 // call optimized function's reserved stack space needs to be aligned so that
1727 // taking the difference between two stack areas will result in an aligned
1728 // stack.
1729 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1730 // Add the Altivec parameters at the end, if needed.
1731 if (nAltivecParamsAtEnd) {
1732 MinReservedArea = ((MinReservedArea+15)/16)*16;
1733 MinReservedArea += 16*nAltivecParamsAtEnd;
1734 }
1735 MinReservedArea =
1736 std::max(MinReservedArea,
1737 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1738 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1739 getStackAlignment();
1740 unsigned AlignMask = TargetAlign-1;
1741 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1742 FI->setMinReservedArea(MinReservedArea);
1743
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001744 // If the function takes variable number of arguments, make a frame index for
1745 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001746 if (isVarArg) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001747
Nicolas Geoffray01119992007-04-03 13:59:52 +00001748 int depth;
1749 if (isELF32_ABI) {
1750 VarArgsNumGPR = GPR_idx;
1751 VarArgsNumFPR = FPR_idx;
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1754 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001755 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1756 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1757 PtrVT.getSizeInBits()/8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760 ArgOffset);
1761
1762 }
1763 else
1764 depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Duncan Sands83ec4b62008-06-06 12:08:01 +00001766 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Nicolas Geoffray01119992007-04-03 13:59:52 +00001770 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1771 // stored to the VarArgsFrameIndex on the stack.
1772 if (isELF32_ABI) {
1773 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001775 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001776 MemOps.push_back(Store);
1777 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001779 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001780 }
1781 }
1782
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001783 // If this function is vararg, store any remaining integer argument regs
1784 // to their spots on the stack so that they may be loaded by deferencing the
1785 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001786 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001787 unsigned VReg;
1788 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001789 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001790 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001791 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001792
Chris Lattner84bc5422007-12-31 04:13:23 +00001793 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001794 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1795 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001796 MemOps.push_back(Store);
1797 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001799 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001800 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001801
1802 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1803 // on the stack.
1804 if (isELF32_ABI) {
1805 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001807 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001808 MemOps.push_back(Store);
1809 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001811 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001812 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001813 }
1814
1815 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1816 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001817 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818
Chris Lattner84bc5422007-12-31 04:13:23 +00001819 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001820 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1821 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001822 MemOps.push_back(Store);
1823 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001825 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001826 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001827 }
1828 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001829 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001830
Dale Johannesen8419dd62008-03-07 20:27:40 +00001831 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00001832 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00001833 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001834
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001835 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001837 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001838 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001839 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001840}
1841
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001842/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1843/// linkage area.
1844static unsigned
1845CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1846 bool isPPC64,
1847 bool isMachoABI,
1848 bool isVarArg,
1849 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001850 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 unsigned &nAltivecParamsAtEnd) {
1852 // Count how many bytes are to be pushed on the stack, including the linkage
1853 // area, and parameter passing area. We start with 24/48 bytes, which is
1854 // prereserved space for [SP][CR][LR][3 x unused].
1855 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001856 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1858
1859 // Add up all the space actually used.
1860 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1861 // they all go in registers, but we must reserve stack space for them for
1862 // possible use by the caller. In varargs or 64-bit calls, parameters are
1863 // assigned stack space in order, with padding so Altivec parameters are
1864 // 16-byte aligned.
1865 nAltivecParamsAtEnd = 0;
1866 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001867 SDValue Arg = TheCall->getArg(i);
1868 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001869 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001870 // Varargs Altivec parameters are padded to a 16 byte boundary.
1871 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1872 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1873 if (!isVarArg && !isPPC64) {
1874 // Non-varargs Altivec parameters go after all the non-Altivec
1875 // parameters; handle those later so we know how much padding we need.
1876 nAltivecParamsAtEnd++;
1877 continue;
1878 }
1879 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1880 NumBytes = ((NumBytes+15)/16)*16;
1881 }
Dan Gohman095cc292008-09-13 01:54:27 +00001882 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001883 }
1884
1885 // Allow for Altivec parameters at the end, if needed.
1886 if (nAltivecParamsAtEnd) {
1887 NumBytes = ((NumBytes+15)/16)*16;
1888 NumBytes += 16*nAltivecParamsAtEnd;
1889 }
1890
1891 // The prolog code of the callee may store up to 8 GPR argument registers to
1892 // the stack, allowing va_start to index over them in memory if its varargs.
1893 // Because we cannot tell if this is needed on the caller side, we have to
1894 // conservatively assume that it is needed. As such, make sure we have at
1895 // least enough stack space for the caller to store the 8 GPRs.
1896 NumBytes = std::max(NumBytes,
1897 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1898
1899 // Tail call needs the stack to be aligned.
1900 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1901 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1902 getStackAlignment();
1903 unsigned AlignMask = TargetAlign-1;
1904 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1905 }
1906
1907 return NumBytes;
1908}
1909
1910/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1911/// adjusted to accomodate the arguments for the tailcall.
1912static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1913 unsigned ParamSize) {
1914
1915 if (!IsTailCall) return 0;
1916
1917 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1918 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1919 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1920 // Remember only if the new adjustement is bigger.
1921 if (SPDiff < FI->getTailCallSPDelta())
1922 FI->setTailCallSPDelta(SPDiff);
1923
1924 return SPDiff;
1925}
1926
1927/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1928/// following the call is a return. A function is eligible if caller/callee
1929/// calling conventions match, currently only fastcc supports tail calls, and
1930/// the function CALL is immediatly followed by a RET.
1931bool
Dan Gohman095cc292008-09-13 01:54:27 +00001932PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001933 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934 SelectionDAG& DAG) const {
1935 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001936 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001937 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938
Dan Gohman095cc292008-09-13 01:54:27 +00001939 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 MachineFunction &MF = DAG.getMachineFunction();
1941 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001942 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1944 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001945 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1946 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 if (Flags.isByVal()) return false;
1948 }
1949
Dan Gohman095cc292008-09-13 01:54:27 +00001950 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 // Non PIC/GOT tail calls are supported.
1952 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1953 return true;
1954
1955 // At the moment we can only do local tail calls (in same module, hidden
1956 // or protected) if we are generating PIC.
1957 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1958 return G->getGlobal()->hasHiddenVisibility()
1959 || G->getGlobal()->hasProtectedVisibility();
1960 }
1961 }
1962
1963 return false;
1964}
1965
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001966/// isCallCompatibleAddress - Return the immediate to use if the specified
1967/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001968static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001969 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1970 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001971
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001972 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001973 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1974 (Addr << 6 >> 6) != Addr)
1975 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001977 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001978 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001979}
1980
Dan Gohman844731a2008-05-13 00:00:25 +00001981namespace {
1982
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SDValue Arg;
1985 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001986 int FrameIdx;
1987
1988 TailCallArgumentInfo() : FrameIdx(0) {}
1989};
1990
Dan Gohman844731a2008-05-13 00:00:25 +00001991}
1992
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1994static void
1995StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001998 SmallVector<SDValue, 8> &MemOpChains,
1999 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002000 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Arg = TailCallArgs[i].Arg;
2002 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002003 int FI = TailCallArgs[i].FrameIdx;
2004 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002005 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002006 PseudoSourceValue::getFixedStack(FI),
2007 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 }
2009}
2010
2011/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2012/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002013static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002014 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SDValue Chain,
2016 SDValue OldRetAddr,
2017 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002018 int SPDiff,
2019 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002020 bool isMachoABI,
2021 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 if (SPDiff) {
2023 // Calculate the new stack slot for the return address.
2024 int SlotSize = isPPC64 ? 8 : 4;
2025 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2026 isMachoABI);
2027 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2028 NewRetAddrLoc);
2029 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2030 isMachoABI);
2031 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2032
Duncan Sands83ec4b62008-06-06 12:08:01 +00002033 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002035 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002036 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002037 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002038 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002039 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 }
2041 return Chain;
2042}
2043
2044/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2045/// the position of the argument.
2046static void
2047CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2050 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002051 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002052 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002053 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 TailCallArgumentInfo Info;
2056 Info.Arg = Arg;
2057 Info.FrameIdxOp = FIN;
2058 Info.FrameIdx = FI;
2059 TailCallArguments.push_back(Info);
2060}
2061
2062/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2063/// stack slot. Returns the chain as result and the loaded frame pointers in
2064/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002065SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002066 int SPDiff,
2067 SDValue Chain,
2068 SDValue &LROpOut,
2069 SDValue &FPOpOut,
2070 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002071 if (SPDiff) {
2072 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002073 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002074 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002075 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002076 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002077 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002078 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002079 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002080 }
2081 return Chain;
2082}
2083
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002084/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002085/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002086/// specified by the specific parameter attribute. The copy will be passed as
2087/// a byval function parameter.
2088/// Sometimes what we are copying is the end of a larger object, the part that
2089/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002090static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002091CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002092 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002093 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002095 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2096 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002097}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002098
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2100/// tail calls.
2101static void
Dan Gohman475871a2008-07-27 21:46:04 +00002102LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2103 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002105 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002106 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2107 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002108 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002109 if (!isTailCall) {
2110 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002112 if (isPPC64)
2113 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2114 else
2115 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002116 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002117 DAG.getConstant(ArgOffset, PtrVT));
2118 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002119 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002120 // Calculate and remember argument location.
2121 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2122 TailCallArguments);
2123}
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002126 const PPCSubtarget &Subtarget,
2127 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002128 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2129 SDValue Chain = TheCall->getChain();
2130 bool isVarArg = TheCall->isVarArg();
2131 unsigned CC = TheCall->getCallingConv();
2132 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002133 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002134 SDValue Callee = TheCall->getCallee();
2135 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002136 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002137
Chris Lattner9f0bc652007-02-25 05:34:32 +00002138 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002139 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002140
Duncan Sands83ec4b62008-06-06 12:08:01 +00002141 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002142 bool isPPC64 = PtrVT == MVT::i64;
2143 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002145 MachineFunction &MF = DAG.getMachineFunction();
2146
Chris Lattnerabde4602006-05-16 22:56:08 +00002147 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2148 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002149 std::vector<SDValue> args_to_use;
Scott Michelfdc40a02009-02-17 22:15:04 +00002150
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002151 // Mark this function as potentially containing a function that contains a
2152 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2153 // and restoring the callers stack pointer in this functions epilog. This is
2154 // done because by tail calling the called function might overwrite the value
2155 // in this function's (MF) stack pointer stack slot 0(SP).
2156 if (PerformTailCallOpt && CC==CallingConv::Fast)
2157 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2158
2159 unsigned nAltivecParamsAtEnd = 0;
2160
Chris Lattnerabde4602006-05-16 22:56:08 +00002161 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002162 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002163 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002164 unsigned NumBytes =
2165 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002166 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002167
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 // Calculate by how many bytes the stack has to be adjusted in case of tail
2169 // call optimization.
2170 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002172 // Adjust the stack pointer for the new arguments...
2173 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002174 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002175 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177 // Load the return address and frame pointer so it can be move somewhere else
2178 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002180 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002181
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002182 // Set up a copy of the stack pointer for use loading and storing any
2183 // arguments that may not fit in the registers available for argument
2184 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002186 if (isPPC64)
2187 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2188 else
2189 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002190
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002191 // Figure out which arguments are going to go in registers, and which in
2192 // memory. Also, if this is a vararg function, floating point operations
2193 // must be stored to our stack, and loaded into integer regs as well, if
2194 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002195 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002196 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002197
Chris Lattnerc91a4752006-06-26 22:48:35 +00002198 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002199 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2200 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2201 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002202 static const unsigned GPR_64[] = { // 64-bit registers.
2203 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2204 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2205 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002206 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattner9a2a4972006-05-17 06:01:33 +00002208 static const unsigned VR[] = {
2209 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2210 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2211 };
Owen Anderson718cb662007-09-07 04:06:50 +00002212 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002213 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002214 const unsigned NumVRs = array_lengthof( VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002215
Chris Lattnerc91a4752006-06-26 22:48:35 +00002216 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2217
Dan Gohman475871a2008-07-27 21:46:04 +00002218 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002219 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2220
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002222 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002223 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002224 SDValue Arg = TheCall->getArg(i);
2225 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002226 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002227 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002228
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002229 // PtrOff will be used to store the current argument to the stack if a
2230 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002232
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002233 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002234 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002235 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2236 StackPtr.getValueType());
2237 else
2238 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2239
Dale Johannesen39355f92009-02-04 02:34:38 +00002240 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002241
2242 // On PPC64, promote integers to 64-bit values.
2243 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002244 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2245 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002246 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002247 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002248
2249 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002250 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002251 if (Flags.isByVal()) {
2252 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002253 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002254 if (Size==1 || Size==2) {
2255 // Very small objects are passed right-justified.
2256 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002257 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002258 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002260 NULL, 0, VT);
2261 MemOpChains.push_back(Load.getValue(1));
2262 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2263 if (isMachoABI)
2264 ArgOffset += PtrByteSize;
2265 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002267 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002269 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002270 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002271 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002273 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002274 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2275 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002276 Chain = CallSeqStart = NewCallSeqStart;
2277 ArgOffset += PtrByteSize;
2278 }
2279 continue;
2280 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002281 // Copy entire object into memory. There are cases where gcc-generated
2282 // code assumes it is there, even if it could be put entirely into
2283 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002285 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002286 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002287 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002289 CallSeqStart.getNode()->getOperand(1));
2290 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002291 Chain = CallSeqStart = NewCallSeqStart;
2292 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002293 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002295 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002296 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002297 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002298 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002299 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2300 if (isMachoABI)
2301 ArgOffset += PtrByteSize;
2302 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002303 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002304 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002305 }
2306 }
2307 continue;
2308 }
2309
Duncan Sands83ec4b62008-06-06 12:08:01 +00002310 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002311 default: assert(0 && "Unexpected ValueType for argument!");
2312 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002313 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002314 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002315 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002316 if (GPR_idx != NumGPRs) {
2317 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002318 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2320 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002321 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002322 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002323 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002324 if (inMem || isMachoABI) {
2325 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002326 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002327 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2328
2329 ArgOffset += PtrByteSize;
2330 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002331 break;
2332 case MVT::f32:
2333 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002334 if (FPR_idx != NumFPRs) {
2335 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2336
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002337 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002338 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002339 MemOpChains.push_back(Store);
2340
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002341 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002342 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002343 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002344 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002345 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2346 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002347 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002348 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002350 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2351 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002352 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002353 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2354 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002355 }
2356 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002357 // If we have any FPRs remaining, we may also have GPRs remaining.
2358 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2359 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002360 if (isMachoABI) {
2361 if (GPR_idx != NumGPRs)
2362 ++GPR_idx;
2363 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2364 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2365 ++GPR_idx;
2366 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002367 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002368 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2370 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002371 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002372 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002373 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002374 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002375 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002376 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002377 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002378 if (isPPC64)
2379 ArgOffset += 8;
2380 else
2381 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2382 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002383 break;
2384 case MVT::v4f32:
2385 case MVT::v4i32:
2386 case MVT::v8i16:
2387 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002388 if (isVarArg) {
2389 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002391 // V registers; in fact gcc does this only for arguments that are
2392 // prototyped, not for those that match the ... We do it for all
2393 // arguments, seems to work.
2394 while (ArgOffset % 16 !=0) {
2395 ArgOffset += PtrByteSize;
2396 if (GPR_idx != NumGPRs)
2397 GPR_idx++;
2398 }
2399 // We could elide this store in the case where the object fits
2400 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002401 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002402 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002403 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002404 MemOpChains.push_back(Store);
2405 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002406 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002407 MemOpChains.push_back(Load.getValue(1));
2408 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2409 }
2410 ArgOffset += 16;
2411 for (unsigned i=0; i<16; i+=PtrByteSize) {
2412 if (GPR_idx == NumGPRs)
2413 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002414 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002415 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002416 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 MemOpChains.push_back(Load.getValue(1));
2418 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2419 }
2420 break;
2421 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002423 // Non-varargs Altivec params generally go in registers, but have
2424 // stack space allocated at the end.
2425 if (VR_idx != NumVRs) {
2426 // Doesn't have GPR space allocated.
2427 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2428 } else if (nAltivecParamsAtEnd==0) {
2429 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2431 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002432 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002433 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002434 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002435 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002436 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002437 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002438 // If all Altivec parameters fit in registers, as they usually do,
2439 // they get stack space following the non-Altivec parameters. We
2440 // don't track this here because nobody below needs it.
2441 // If there are more Altivec parameters than fit in registers emit
2442 // the stores here.
2443 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2444 unsigned j = 0;
2445 // Offset is aligned; skip 1st 12 params which go in V registers.
2446 ArgOffset = ((ArgOffset+15)/16)*16;
2447 ArgOffset += 12*16;
2448 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002449 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002450 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002451 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2452 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2453 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 // We are emitting Altivec params in order.
2456 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2457 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002458 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002459 ArgOffset += 16;
2460 }
2461 }
2462 }
2463 }
2464
Chris Lattner9a2a4972006-05-17 06:01:33 +00002465 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002466 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002467 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002468
Chris Lattner9a2a4972006-05-17 06:01:33 +00002469 // Build a sequence of copy-to-reg nodes chained together with token chain
2470 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002471 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002472 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002473 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00002474 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002475 InFlag = Chain.getValue(1);
2476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002477
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002478 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2479 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002480 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2481 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002482 InFlag = Chain.getValue(1);
2483 }
2484
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002485 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2486 // might overwrite each other in case of tail call optimization.
2487 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002490 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002492 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002494 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 &MemOpChains2[0], MemOpChains2.size());
2496
2497 // Store the return address to the appropriate stack slot.
2498 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002499 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 }
2501
2502 // Emit callseq_end just before tailcall node.
2503 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002504 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2505 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002506 InFlag = Chain.getValue(1);
2507 }
2508
Duncan Sands83ec4b62008-06-06 12:08:01 +00002509 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002510 NodeTys.push_back(MVT::Other); // Returns a chain
2511 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2512
Dan Gohman475871a2008-07-27 21:46:04 +00002513 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002514 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michelfdc40a02009-02-17 22:15:04 +00002515
Bill Wendling056292f2008-09-16 21:48:12 +00002516 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2517 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2518 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002519 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2520 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002521 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2522 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002523 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2524 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002525 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002526 else {
2527 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2528 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002530 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002531 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002532 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002533
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002534 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002535 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002536 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002537 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002538 InFlag = Chain.getValue(1);
2539 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002540
2541 NodeTys.clear();
2542 NodeTys.push_back(MVT::Other);
2543 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002544 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002545 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002546 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 // Add CTR register as callee so a bctr can be emitted later.
2548 if (isTailCall)
2549 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002550 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002551
Chris Lattner4a45abf2006-06-10 01:14:28 +00002552 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002553 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002554 Ops.push_back(Chain);
2555 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002556 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 // If this is a tail call add stack pointer delta.
2558 if (isTailCall)
2559 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2560
Chris Lattner4a45abf2006-06-10 01:14:28 +00002561 // Add argument registers to the end of the list so that they are known live
2562 // into the call.
2563 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002564 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Chris Lattner4a45abf2006-06-10 01:14:28 +00002565 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002566
2567 // When performing tail call optimization the callee pops its arguments off
2568 // the stack. Account for this here so these bytes can be pushed back on in
2569 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2570 int BytesCalleePops =
2571 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2572
Gabor Greifba36cb52008-08-28 21:40:38 +00002573 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002574 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002575
2576 // Emit tail call.
2577 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002578 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002579 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002580 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002581 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002582 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002583 }
2584
Dale Johannesen39355f92009-02-04 02:34:38 +00002585 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002586 InFlag = Chain.getValue(1);
2587
Chris Lattnere563bbc2008-10-11 22:08:30 +00002588 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2589 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002590 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002591 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002592 InFlag = Chain.getValue(1);
2593
Dan Gohman475871a2008-07-27 21:46:04 +00002594 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002595 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002596 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2597 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002598 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002599
Dan Gohman7925ed02008-03-19 21:39:28 +00002600 // Copy all of the result registers out of their specified physreg.
2601 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2602 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002603 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002604 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002605 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002606 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002607 ResultVals.push_back(Chain.getValue(0));
2608 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002609 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002610
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002611 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002612 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002613 return Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002614
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002615 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002616 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002617 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002618 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002619 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002620}
2621
Scott Michelfdc40a02009-02-17 22:15:04 +00002622SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002623 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002624 SmallVector<CCValAssign, 16> RVLocs;
2625 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002626 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002627 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002628 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002630
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002631 // If this is the first return lowered for this function, add the regs to the
2632 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002633 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002634 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002635 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002636 }
2637
Dan Gohman475871a2008-07-27 21:46:04 +00002638 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002639
2640 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2641 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue TailCall = Chain;
2643 SDValue TargetAddress = TailCall.getOperand(1);
2644 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002645
2646 assert(((TargetAddress.getOpcode() == ISD::Register &&
2647 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002648 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2650 isa<ConstantSDNode>(TargetAddress)) &&
2651 "Expecting an global address, external symbol, absolute value or register");
2652
2653 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2654 "Expecting a const value");
2655
Dan Gohman475871a2008-07-27 21:46:04 +00002656 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002657 Operands.push_back(Chain.getOperand(0));
2658 Operands.push_back(TargetAddress);
2659 Operands.push_back(StackAdjustment);
2660 // Copy registers used by the call. Last operand is a flag so it is not
2661 // copied.
2662 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2663 Operands.push_back(Chain.getOperand(i));
2664 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002665 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002666 Operands.size());
2667 }
2668
Dan Gohman475871a2008-07-27 21:46:04 +00002669 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00002670
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002671 // Copy the result values into the output registers.
2672 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2673 CCValAssign &VA = RVLocs[i];
2674 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002675 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00002676 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002677 Flag = Chain.getValue(1);
2678 }
2679
Gabor Greifba36cb52008-08-28 21:40:38 +00002680 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002681 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002682 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002683 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002684}
2685
Dan Gohman475871a2008-07-27 21:46:04 +00002686SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002687 const PPCSubtarget &Subtarget) {
2688 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002689 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002690
Jim Laskeyefc7e522006-12-04 22:04:42 +00002691 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002692 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002693
2694 // Construct the stack pointer operand.
2695 bool IsPPC64 = Subtarget.isPPC64();
2696 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002697 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002698
2699 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002700 SDValue Chain = Op.getOperand(0);
2701 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002702
Jim Laskeyefc7e522006-12-04 22:04:42 +00002703 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002704 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002705
Jim Laskeyefc7e522006-12-04 22:04:42 +00002706 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002707 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00002708
Jim Laskeyefc7e522006-12-04 22:04:42 +00002709 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002710 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002711}
2712
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002713
2714
Dan Gohman475871a2008-07-27 21:46:04 +00002715SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002717 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718 bool IsPPC64 = PPCSubTarget.isPPC64();
2719 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002720 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721
2722 // Get current frame pointer save index. The users of this index will be
2723 // primarily DYNALLOC instructions.
2724 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2725 int RASI = FI->getReturnAddrSaveIndex();
2726
2727 // If the frame pointer save index hasn't been defined yet.
2728 if (!RASI) {
2729 // Find out what the fix offset of the frame pointer save area.
2730 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2731 // Allocate the frame index for frame pointer save area.
2732 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2733 // Save the result.
2734 FI->setReturnAddrSaveIndex(RASI);
2735 }
2736 return DAG.getFrameIndex(RASI, PtrVT);
2737}
2738
Dan Gohman475871a2008-07-27 21:46:04 +00002739SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2741 MachineFunction &MF = DAG.getMachineFunction();
2742 bool IsPPC64 = PPCSubTarget.isPPC64();
2743 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002744 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002745
2746 // Get current frame pointer save index. The users of this index will be
2747 // primarily DYNALLOC instructions.
2748 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2749 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750
Jim Laskey2f616bf2006-11-16 22:43:37 +00002751 // If the frame pointer save index hasn't been defined yet.
2752 if (!FPSI) {
2753 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002754 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00002755
Jim Laskey2f616bf2006-11-16 22:43:37 +00002756 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00002757 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002758 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00002759 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002760 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761 return DAG.getFrameIndex(FPSI, PtrVT);
2762}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002763
Dan Gohman475871a2008-07-27 21:46:04 +00002764SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 SelectionDAG &DAG,
2766 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002767 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002768 SDValue Chain = Op.getOperand(0);
2769 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002770 DebugLoc dl = Op.getDebugLoc();
2771
Jim Laskey2f616bf2006-11-16 22:43:37 +00002772 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002773 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002774 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002775 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002776 DAG.getConstant(0, PtrVT), Size);
2777 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002778 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002779 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002780 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002781 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002782 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002783}
2784
Chris Lattner1a635d62006-04-14 06:01:58 +00002785/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2786/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002787SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002788 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002789 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2790 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00002791 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00002792
Chris Lattner1a635d62006-04-14 06:01:58 +00002793 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00002794
Chris Lattner1a635d62006-04-14 06:01:58 +00002795 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00002796 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00002797
Duncan Sands83ec4b62008-06-06 12:08:01 +00002798 MVT ResVT = Op.getValueType();
2799 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002800 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2801 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002802 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002803
Chris Lattner1a635d62006-04-14 06:01:58 +00002804 // If the RHS of the comparison is a 0.0, we don't need to do the
2805 // subtraction at all.
2806 if (isFloatingPointZero(RHS))
2807 switch (CC) {
2808 default: break; // SETUO etc aren't handled by fsel.
2809 case ISD::SETULT:
2810 case ISD::SETLT:
2811 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002812 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002813 case ISD::SETGE:
2814 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002815 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2816 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002817 case ISD::SETUGT:
2818 case ISD::SETGT:
2819 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002820 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002821 case ISD::SETLE:
2822 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002823 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2824 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2825 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002826 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002827
Dan Gohman475871a2008-07-27 21:46:04 +00002828 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002829 switch (CC) {
2830 default: break; // SETUO etc aren't handled by fsel.
2831 case ISD::SETULT:
2832 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002833 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002834 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002835 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2836 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002837 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002838 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002839 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002840 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002841 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2842 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002843 case ISD::SETUGT:
2844 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002845 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002846 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002847 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2848 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002849 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002850 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002851 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002852 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002853 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2854 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002855 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00002856 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00002857}
2858
Chris Lattner1f873002007-11-28 18:44:47 +00002859// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00002860SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00002861 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002862 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002864 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002865 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002866
Dan Gohman475871a2008-07-27 21:46:04 +00002867 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002868 switch (Op.getValueType().getSimpleVT()) {
Dale Johannesen4c9369d2009-06-04 20:53:52 +00002869 default: assert(0 && "Unhandled FP_TO_INT type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002870 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00002871 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
2872 PPCISD::FCTIDZ,
2873 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002874 break;
2875 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002876 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002877 break;
2878 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002879
Chris Lattner1a635d62006-04-14 06:01:58 +00002880 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002882
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002883 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002884 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002885
2886 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2887 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002888 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002889 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002890 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002891 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002892}
2893
Dan Gohman475871a2008-07-27 21:46:04 +00002894SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002895 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002896 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2897 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002898 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002899
Chris Lattner1a635d62006-04-14 06:01:58 +00002900 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002901 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002902 MVT::f64, Op.getOperand(0));
2903 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002904 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00002905 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002906 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002907 return FP;
2908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002909
Chris Lattner1a635d62006-04-14 06:01:58 +00002910 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2911 "Unhandled SINT_TO_FP type in custom expander!");
2912 // Since we only generate this in 64-bit mode, we can take advantage of
2913 // 64-bit registers. In particular, sign extend the input value into the
2914 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2915 // then lfd it and fcfid it.
2916 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2917 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002918 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002920
Dale Johannesen33c960f2009-02-04 20:06:27 +00002921 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002922 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002923
Chris Lattner1a635d62006-04-14 06:01:58 +00002924 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002925 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2926 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002927 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002928 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002929 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002931 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002932
Chris Lattner1a635d62006-04-14 06:01:58 +00002933 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002934 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002935 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002936 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002937 return FP;
2938}
2939
Dan Gohman475871a2008-07-27 21:46:04 +00002940SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002941 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002942 /*
2943 The rounding mode is in bits 30:31 of FPSR, and has the following
2944 settings:
2945 00 Round to nearest
2946 01 Round to 0
2947 10 Round to +inf
2948 11 Round to -inf
2949
2950 FLT_ROUNDS, on the other hand, expects the following:
2951 -1 Undefined
2952 0 Round to 0
2953 1 Round to nearest
2954 2 Round to +inf
2955 3 Round to -inf
2956
2957 To perform the conversion, we do:
2958 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2959 */
2960
2961 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002962 MVT VT = Op.getValueType();
2963 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2964 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002966
2967 // Save FP Control Word to register
2968 NodeTys.push_back(MVT::f64); // return register
2969 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002970 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002971
2972 // Save FP register to stack slot
2973 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002975 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002976 StackSlot, NULL, 0);
2977
2978 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2981 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002982
2983 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002984 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002985 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002986 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002988 DAG.getNode(ISD::SRL, dl, MVT::i32,
2989 DAG.getNode(ISD::AND, dl, MVT::i32,
2990 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002991 CWD, DAG.getConstant(3, MVT::i32)),
2992 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002993 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002994
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002996 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002997
Duncan Sands83ec4b62008-06-06 12:08:01 +00002998 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00002999 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003000}
3001
Dan Gohman475871a2008-07-27 21:46:04 +00003002SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003003 MVT VT = Op.getValueType();
3004 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003005 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003006 assert(Op.getNumOperands() == 3 &&
3007 VT == Op.getOperand(1).getValueType() &&
3008 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003009
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003010 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003011 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003012 SDValue Lo = Op.getOperand(0);
3013 SDValue Hi = Op.getOperand(1);
3014 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003015 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003016
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003017 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003018 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003019 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3020 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3021 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3022 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003023 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003024 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3025 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3026 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003028 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003029}
3030
Dan Gohman475871a2008-07-27 21:46:04 +00003031SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003032 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003033 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003034 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003035 assert(Op.getNumOperands() == 3 &&
3036 VT == Op.getOperand(1).getValueType() &&
3037 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003038
Dan Gohman9ed06db2008-03-07 20:36:53 +00003039 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003040 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Lo = Op.getOperand(0);
3042 SDValue Hi = Op.getOperand(1);
3043 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003044 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003045
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003046 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003047 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003048 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3049 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3050 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3051 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003052 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003053 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3054 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3055 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003057 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003058}
3059
Dan Gohman475871a2008-07-27 21:46:04 +00003060SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003061 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003062 MVT VT = Op.getValueType();
3063 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003064 assert(Op.getNumOperands() == 3 &&
3065 VT == Op.getOperand(1).getValueType() &&
3066 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003067
Dan Gohman9ed06db2008-03-07 20:36:53 +00003068 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003069 SDValue Lo = Op.getOperand(0);
3070 SDValue Hi = Op.getOperand(1);
3071 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003072 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003073
Dale Johannesenf5d97892009-02-04 01:48:28 +00003074 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003075 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003076 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3077 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3078 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3079 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003080 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003081 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3082 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3083 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003084 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003085 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003086 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003087}
3088
3089//===----------------------------------------------------------------------===//
3090// Vector related lowering.
3091//
3092
Chris Lattner4a998b92006-04-17 06:00:21 +00003093/// BuildSplatI - Build a canonical splati of Val with an element size of
3094/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003095static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003096 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003097 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003098
Duncan Sands83ec4b62008-06-06 12:08:01 +00003099 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003100 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3101 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003102
Duncan Sands83ec4b62008-06-06 12:08:01 +00003103 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003104
Chris Lattner70fa4932006-12-01 01:45:39 +00003105 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3106 if (Val == -1)
3107 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003108
Duncan Sands83ec4b62008-06-06 12:08:01 +00003109 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003110
Chris Lattner4a998b92006-04-17 06:00:21 +00003111 // Build a canonical splat for this value.
Eli Friedman1a8229b2009-05-24 02:03:36 +00003112 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003113 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003114 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003115 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3116 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003117 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003118}
3119
Chris Lattnere7c768e2006-04-18 03:24:30 +00003120/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003121/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003122static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003123 SelectionDAG &DAG, DebugLoc dl,
3124 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003125 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003126 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003127 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3128}
3129
Chris Lattnere7c768e2006-04-18 03:24:30 +00003130/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3131/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003132static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003133 SDValue Op2, SelectionDAG &DAG,
3134 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003135 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003136 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003137 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3138}
3139
3140
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003141/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3142/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003143static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003144 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003145 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003146 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3147 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003148
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003150 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 Ops[i] = i + Amt;
3152 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003153 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003154}
3155
Chris Lattnerf1b47082006-04-14 05:19:18 +00003156// If this is a case we can't handle, return null and let the default
3157// expansion code take care of it. If we CAN select this case, and if it
3158// selects to a single instruction, return Op. Otherwise, if we can codegen
3159// this case more efficiently than a constant pool load, lower it to the
3160// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003161SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003162 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003163 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3164 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003165
Bob Wilson24e338e2009-03-02 23:24:16 +00003166 // Check if this is a splat of a constant value.
3167 APInt APSplatBits, APSplatUndef;
3168 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003169 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003170 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3171 HasAnyUndefs) || SplatBitSize > 32)
3172 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003173
Bob Wilsonf2950b02009-03-03 19:26:27 +00003174 unsigned SplatBits = APSplatBits.getZExtValue();
3175 unsigned SplatUndef = APSplatUndef.getZExtValue();
3176 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003177
Bob Wilsonf2950b02009-03-03 19:26:27 +00003178 // First, handle single instruction cases.
3179
3180 // All zeros?
3181 if (SplatBits == 0) {
3182 // Canonicalize all zero vectors to be v4i32.
3183 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3184 SDValue Z = DAG.getConstant(0, MVT::i32);
3185 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3186 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003187 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003188 return Op;
3189 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003190
Bob Wilsonf2950b02009-03-03 19:26:27 +00003191 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3192 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3193 (32-SplatBitSize));
3194 if (SextVal >= -16 && SextVal <= 15)
3195 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003196
3197
Bob Wilsonf2950b02009-03-03 19:26:27 +00003198 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003199
Bob Wilsonf2950b02009-03-03 19:26:27 +00003200 // If this value is in the range [-32,30] and is even, use:
3201 // tmp = VSPLTI[bhw], result = add tmp, tmp
3202 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3203 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3204 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3205 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3206 }
3207
3208 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3209 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3210 // for fneg/fabs.
3211 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3212 // Make -1 and vspltisw -1:
3213 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3214
3215 // Make the VSLW intrinsic, computing 0x8000_0000.
3216 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3217 OnesV, DAG, dl);
3218
3219 // xor by OnesV to invert it.
3220 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3221 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3222 }
3223
3224 // Check to see if this is a wide variety of vsplti*, binop self cases.
3225 static const signed char SplatCsts[] = {
3226 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3227 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3228 };
3229
3230 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3231 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3232 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3233 int i = SplatCsts[idx];
3234
3235 // Figure out what shift amount will be used by altivec if shifted by i in
3236 // this splat size.
3237 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3238
3239 // vsplti + shl self.
3240 if (SextVal == (i << (int)TypeShiftAmt)) {
3241 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3242 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3243 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3244 Intrinsic::ppc_altivec_vslw
3245 };
3246 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003247 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003249
Bob Wilsonf2950b02009-03-03 19:26:27 +00003250 // vsplti + srl self.
3251 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3252 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3253 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3254 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3255 Intrinsic::ppc_altivec_vsrw
3256 };
3257 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003258 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003259 }
3260
Bob Wilsonf2950b02009-03-03 19:26:27 +00003261 // vsplti + sra self.
3262 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3263 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3264 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3265 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3266 Intrinsic::ppc_altivec_vsraw
3267 };
3268 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3269 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003271
Bob Wilsonf2950b02009-03-03 19:26:27 +00003272 // vsplti + rol self.
3273 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3274 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3275 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3276 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3277 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3278 Intrinsic::ppc_altivec_vrlw
3279 };
3280 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3281 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003283
Bob Wilsonf2950b02009-03-03 19:26:27 +00003284 // t = vsplti c, result = vsldoi t, t, 1
3285 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3286 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3287 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003288 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003289 // t = vsplti c, result = vsldoi t, t, 2
3290 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3291 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3292 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003293 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003294 // t = vsplti c, result = vsldoi t, t, 3
3295 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3296 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3297 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3298 }
3299 }
3300
3301 // Three instruction sequences.
3302
3303 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3304 if (SextVal >= 0 && SextVal <= 31) {
3305 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3306 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3307 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3308 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3309 }
3310 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3311 if (SextVal >= -31 && SextVal <= 0) {
3312 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3313 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3314 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3315 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003317
Dan Gohman475871a2008-07-27 21:46:04 +00003318 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003319}
3320
Chris Lattner59138102006-04-17 05:28:54 +00003321/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3322/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003323static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003324 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003325 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003326 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003327 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003328 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003329
Chris Lattner59138102006-04-17 05:28:54 +00003330 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003331 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003332 OP_VMRGHW,
3333 OP_VMRGLW,
3334 OP_VSPLTISW0,
3335 OP_VSPLTISW1,
3336 OP_VSPLTISW2,
3337 OP_VSPLTISW3,
3338 OP_VSLDOI4,
3339 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003340 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003341 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003342
Chris Lattner59138102006-04-17 05:28:54 +00003343 if (OpNum == OP_COPY) {
3344 if (LHSID == (1*9+2)*9+3) return LHS;
3345 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3346 return RHS;
3347 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003348
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003350 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3351 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003352
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003354 switch (OpNum) {
3355 default: assert(0 && "Unknown i32 permute!");
3356 case OP_VMRGHW:
3357 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3358 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3359 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3360 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3361 break;
3362 case OP_VMRGLW:
3363 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3364 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3365 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3366 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3367 break;
3368 case OP_VSPLTISW0:
3369 for (unsigned i = 0; i != 16; ++i)
3370 ShufIdxs[i] = (i&3)+0;
3371 break;
3372 case OP_VSPLTISW1:
3373 for (unsigned i = 0; i != 16; ++i)
3374 ShufIdxs[i] = (i&3)+4;
3375 break;
3376 case OP_VSPLTISW2:
3377 for (unsigned i = 0; i != 16; ++i)
3378 ShufIdxs[i] = (i&3)+8;
3379 break;
3380 case OP_VSPLTISW3:
3381 for (unsigned i = 0; i != 16; ++i)
3382 ShufIdxs[i] = (i&3)+12;
3383 break;
3384 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003385 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003386 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003387 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003388 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003389 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003390 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 MVT VT = OpLHS.getValueType();
3392 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3393 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3394 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3395 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003396}
3397
Chris Lattnerf1b47082006-04-14 05:19:18 +00003398/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3399/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3400/// return the code it can be lowered into. Worst case, it can always be
3401/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003402SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003404 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003405 SDValue V1 = Op.getOperand(0);
3406 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3408 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003409
Chris Lattnerf1b47082006-04-14 05:19:18 +00003410 // Cases that are handled by instructions that take permute immediates
3411 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3412 // selected by the instruction selector.
3413 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3415 PPC::isSplatShuffleMask(SVOp, 2) ||
3416 PPC::isSplatShuffleMask(SVOp, 4) ||
3417 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3418 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3419 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3420 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3421 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3422 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3423 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3424 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3425 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003426 return Op;
3427 }
3428 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003429
Chris Lattnerf1b47082006-04-14 05:19:18 +00003430 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3431 // and produce a fixed permutation. If any of these match, do not lower to
3432 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3434 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3435 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3436 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3437 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3438 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3439 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3440 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3441 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003442 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003443
Chris Lattner59138102006-04-17 05:28:54 +00003444 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3445 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 SmallVector<int, 16> PermMask;
3447 SVOp->getMask(PermMask);
3448
Chris Lattner59138102006-04-17 05:28:54 +00003449 unsigned PFIndexes[4];
3450 bool isFourElementShuffle = true;
3451 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3452 unsigned EltNo = 8; // Start out undef.
3453 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003455 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003458 if ((ByteSource & 3) != j) {
3459 isFourElementShuffle = false;
3460 break;
3461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003462
Chris Lattner59138102006-04-17 05:28:54 +00003463 if (EltNo == 8) {
3464 EltNo = ByteSource/4;
3465 } else if (EltNo != ByteSource/4) {
3466 isFourElementShuffle = false;
3467 break;
3468 }
3469 }
3470 PFIndexes[i] = EltNo;
3471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003472
3473 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003474 // perfect shuffle vector to determine if it is cost effective to do this as
3475 // discrete instructions, or whether we should use a vperm.
3476 if (isFourElementShuffle) {
3477 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003479 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003480
Chris Lattner59138102006-04-17 05:28:54 +00003481 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3482 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003483
Chris Lattner59138102006-04-17 05:28:54 +00003484 // Determining when to avoid vperm is tricky. Many things affect the cost
3485 // of vperm, particularly how many times the perm mask needs to be computed.
3486 // For example, if the perm mask can be hoisted out of a loop or is already
3487 // used (perhaps because there are multiple permutes with the same shuffle
3488 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3489 // the loop requires an extra register.
3490 //
3491 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003492 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003493 // available, if this block is within a loop, we should avoid using vperm
3494 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003495 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003496 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003498
Chris Lattnerf1b47082006-04-14 05:19:18 +00003499 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3500 // vector that will get spilled to the constant pool.
3501 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003502
Chris Lattnerf1b47082006-04-14 05:19:18 +00003503 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3504 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003505 MVT EltVT = V1.getValueType().getVectorElementType();
3506 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003507
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3510 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003511
Chris Lattnerf1b47082006-04-14 05:19:18 +00003512 for (unsigned j = 0; j != BytesPerElement; ++j)
3513 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedman1a8229b2009-05-24 02:03:36 +00003514 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00003515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Evan Chenga87008d2009-02-25 22:49:59 +00003517 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3518 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003519 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003520}
3521
Chris Lattner90564f22006-04-18 17:59:36 +00003522/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3523/// altivec comparison. If it is, return true and fill in Opc/isDot with
3524/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003525static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003526 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003527 unsigned IntrinsicID =
3528 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003529 CompareOpc = -1;
3530 isDot = false;
3531 switch (IntrinsicID) {
3532 default: return false;
3533 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003534 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3535 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3536 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3537 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3538 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3539 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3540 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3541 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3542 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3543 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3544 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3545 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3546 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003547
Chris Lattner1a635d62006-04-14 06:01:58 +00003548 // Normal Comparisons.
3549 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3550 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3551 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3552 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3553 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3554 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3555 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3556 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3557 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3558 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3559 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3560 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3561 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3562 }
Chris Lattner90564f22006-04-18 17:59:36 +00003563 return true;
3564}
3565
3566/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3567/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00003568SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003569 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003570 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3571 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003572 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003573 int CompareOpc;
3574 bool isDot;
3575 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003576 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00003577
Chris Lattner90564f22006-04-18 17:59:36 +00003578 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003580 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003581 Op.getOperand(1), Op.getOperand(2),
3582 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003583 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003585
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003587 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003588 Op.getOperand(2), // LHS
3589 Op.getOperand(3), // RHS
3590 DAG.getConstant(CompareOpc, MVT::i32)
3591 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003592 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003593 VTs.push_back(Op.getOperand(2).getValueType());
3594 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003595 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00003596
Chris Lattner1a635d62006-04-14 06:01:58 +00003597 // Now that we have the comparison, emit a copy from the CR to a GPR.
3598 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003599 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00003601 CompNode.getValue(1));
3602
Chris Lattner1a635d62006-04-14 06:01:58 +00003603 // Unpack the result based on how the target uses it.
3604 unsigned BitNo; // Bit # of CR6.
3605 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003606 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003607 default: // Can't happen, don't crash on invalid number though.
3608 case 0: // Return the value of the EQ bit of CR6.
3609 BitNo = 0; InvertBit = false;
3610 break;
3611 case 1: // Return the inverted value of the EQ bit of CR6.
3612 BitNo = 0; InvertBit = true;
3613 break;
3614 case 2: // Return the value of the LT bit of CR6.
3615 BitNo = 2; InvertBit = false;
3616 break;
3617 case 3: // Return the inverted value of the LT bit of CR6.
3618 BitNo = 2; InvertBit = true;
3619 break;
3620 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003621
Chris Lattner1a635d62006-04-14 06:01:58 +00003622 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003623 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003624 DAG.getConstant(8-(3-BitNo), MVT::i32));
3625 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003626 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00003628
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 // If we are supposed to, toggle the bit.
3630 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003631 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003632 DAG.getConstant(1, MVT::i32));
3633 return Flags;
3634}
3635
Scott Michelfdc40a02009-02-17 22:15:04 +00003636SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003637 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003638 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 // Create a stack slot that is 16-byte aligned.
3640 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3641 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003642 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003644
Chris Lattner1a635d62006-04-14 06:01:58 +00003645 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003646 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003647 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003648 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003649 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003650}
3651
Dan Gohman475871a2008-07-27 21:46:04 +00003652SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003653 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003654 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003655 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Dale Johannesened2eee62009-02-06 01:31:28 +00003657 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3658 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00003659
Dan Gohman475871a2008-07-27 21:46:04 +00003660 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003661 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003662
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003663 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003664 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3665 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3666 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003668 // Low parts multiplied together, generating 32-bit results (we ignore the
3669 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003670 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003671 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Dan Gohman475871a2008-07-27 21:46:04 +00003673 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003674 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003675 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00003676 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00003677 Neg16, DAG, dl);
3678 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003679 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003680 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003681
Dale Johannesened2eee62009-02-06 01:31:28 +00003682 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003683
Chris Lattnercea2aa72006-04-18 04:28:57 +00003684 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003685 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003686 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003688
Chris Lattner19a81522006-04-18 03:57:35 +00003689 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003690 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003691 LHS, RHS, DAG, dl, MVT::v8i16);
3692 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003693
Chris Lattner19a81522006-04-18 03:57:35 +00003694 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003695 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003696 LHS, RHS, DAG, dl, MVT::v8i16);
3697 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Chris Lattner19a81522006-04-18 03:57:35 +00003699 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00003700 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003701 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003702 Ops[i*2 ] = 2*i+1;
3703 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00003704 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003705 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003706 } else {
3707 assert(0 && "Unknown mul to lower!");
3708 abort();
3709 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003710}
3711
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003712/// LowerOperation - Provide custom lowering hooks for some operations.
3713///
Dan Gohman475871a2008-07-27 21:46:04 +00003714SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003715 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003716 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003717 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3718 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003719 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003720 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003722 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003723 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003724 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3725 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00003726
3727 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003728 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3729 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3730
Chris Lattneref957102006-06-21 00:34:03 +00003731 case ISD::FORMAL_ARGUMENTS:
Scott Michelfdc40a02009-02-17 22:15:04 +00003732 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00003733 VarArgsStackOffset, VarArgsNumGPR,
3734 VarArgsNumFPR, PPCSubTarget);
3735
Dan Gohman7925ed02008-03-19 21:39:28 +00003736 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3737 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003738 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003739 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003740 case ISD::DYNAMIC_STACKALLOC:
3741 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003742
Chris Lattner1a635d62006-04-14 06:01:58 +00003743 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003744 case ISD::FP_TO_UINT:
3745 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003746 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003747 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003748 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003749
Chris Lattner1a635d62006-04-14 06:01:58 +00003750 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003751 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3752 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3753 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003754
Chris Lattner1a635d62006-04-14 06:01:58 +00003755 // Vector-related lowering.
3756 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3757 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3758 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3759 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003760 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003761
Chris Lattner3fc027d2007-12-08 06:59:59 +00003762 // Frame & Return address.
3763 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003764 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003765 }
Dan Gohman475871a2008-07-27 21:46:04 +00003766 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003767}
3768
Duncan Sands1607f052008-12-01 11:39:25 +00003769void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3770 SmallVectorImpl<SDValue>&Results,
3771 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003772 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003773 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003774 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003775 assert(false && "Do not know how to custom type legalize this operation!");
3776 return;
3777 case ISD::FP_ROUND_INREG: {
3778 assert(N->getValueType(0) == MVT::ppcf128);
3779 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00003780 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00003781 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003782 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003783 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3784 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003785 DAG.getIntPtrConstant(1));
3786
3787 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3788 // of the long double, and puts FPSCR back the way it was. We do not
3789 // actually model FPSCR.
3790 std::vector<MVT> NodeTys;
3791 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3792
3793 NodeTys.push_back(MVT::f64); // Return register
3794 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003795 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003796 MFFSreg = Result.getValue(0);
3797 InFlag = Result.getValue(1);
3798
3799 NodeTys.clear();
3800 NodeTys.push_back(MVT::Flag); // Returns a flag
3801 Ops[0] = DAG.getConstant(31, MVT::i32);
3802 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003803 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003804 InFlag = Result.getValue(0);
3805
3806 NodeTys.clear();
3807 NodeTys.push_back(MVT::Flag); // Returns a flag
3808 Ops[0] = DAG.getConstant(30, MVT::i32);
3809 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003810 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003811 InFlag = Result.getValue(0);
3812
3813 NodeTys.clear();
3814 NodeTys.push_back(MVT::f64); // result of add
3815 NodeTys.push_back(MVT::Flag); // Returns a flag
3816 Ops[0] = Lo;
3817 Ops[1] = Hi;
3818 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003819 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003820 FPreg = Result.getValue(0);
3821 InFlag = Result.getValue(1);
3822
3823 NodeTys.clear();
3824 NodeTys.push_back(MVT::f64);
3825 Ops[0] = DAG.getConstant(1, MVT::i32);
3826 Ops[1] = MFFSreg;
3827 Ops[2] = FPreg;
3828 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003829 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003830 FPreg = Result.getValue(0);
3831
3832 // We know the low half is about to be thrown away, so just use something
3833 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00003834 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00003835 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003836 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003837 }
Duncan Sands1607f052008-12-01 11:39:25 +00003838 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003839 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003840 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003841 }
3842}
3843
3844
Chris Lattner1a635d62006-04-14 06:01:58 +00003845//===----------------------------------------------------------------------===//
3846// Other Lowering Code
3847//===----------------------------------------------------------------------===//
3848
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003849MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003850PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003851 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003852 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3854
3855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3856 MachineFunction *F = BB->getParent();
3857 MachineFunction::iterator It = BB;
3858 ++It;
3859
3860 unsigned dest = MI->getOperand(0).getReg();
3861 unsigned ptrA = MI->getOperand(1).getReg();
3862 unsigned ptrB = MI->getOperand(2).getReg();
3863 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003864 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003865
3866 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3867 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3868 F->insert(It, loopMBB);
3869 F->insert(It, exitMBB);
3870 exitMBB->transferSuccessors(BB);
3871
3872 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003873 unsigned TmpReg = (!BinOpcode) ? incr :
3874 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003875 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3876 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003877
3878 // thisMBB:
3879 // ...
3880 // fallthrough --> loopMBB
3881 BB->addSuccessor(loopMBB);
3882
3883 // loopMBB:
3884 // l[wd]arx dest, ptr
3885 // add r0, dest, incr
3886 // st[wd]cx. r0, ptr
3887 // bne- loopMBB
3888 // fallthrough --> exitMBB
3889 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00003890 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003891 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003892 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003893 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3894 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003895 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003896 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00003897 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003898 BB->addSuccessor(loopMBB);
3899 BB->addSuccessor(exitMBB);
3900
3901 // exitMBB:
3902 // ...
3903 BB = exitMBB;
3904 return BB;
3905}
3906
3907MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00003908PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00003909 MachineBasicBlock *BB,
3910 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003911 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003912 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003913 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3914 // In 64 bit mode we have to use 64 bits for addresses, even though the
3915 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3916 // registers without caring whether they're 32 or 64, but here we're
3917 // doing actual arithmetic on the addresses.
3918 bool is64bit = PPCSubTarget.isPPC64();
3919
3920 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3921 MachineFunction *F = BB->getParent();
3922 MachineFunction::iterator It = BB;
3923 ++It;
3924
3925 unsigned dest = MI->getOperand(0).getReg();
3926 unsigned ptrA = MI->getOperand(1).getReg();
3927 unsigned ptrB = MI->getOperand(2).getReg();
3928 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003929 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00003930
3931 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3932 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 F->insert(It, loopMBB);
3934 F->insert(It, exitMBB);
3935 exitMBB->transferSuccessors(BB);
3936
3937 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00003938 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003939 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3940 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003941 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3942 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3943 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3944 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3945 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3946 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3947 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3949 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003951 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003952 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003953 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003954
3955 // thisMBB:
3956 // ...
3957 // fallthrough --> loopMBB
3958 BB->addSuccessor(loopMBB);
3959
3960 // The 4-byte load must be aligned, while a char or short may be
3961 // anywhere in the word. Hence all this nasty bookkeeping code.
3962 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3963 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00003964 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00003965 // rlwinm ptr, ptr1, 0, 0, 29
3966 // slw incr2, incr, shift
3967 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3968 // slw mask, mask2, shift
3969 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003970 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003971 // add tmp, tmpDest, incr2
3972 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003973 // and tmp3, tmp, mask
3974 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003975 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003976 // bne- loopMBB
3977 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003978 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003979
3980 if (ptrA!=PPC::R0) {
3981 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003982 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003983 .addReg(ptrA).addReg(ptrB);
3984 } else {
3985 Ptr1Reg = ptrB;
3986 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00003987 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003988 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003989 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003990 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3991 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003992 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003993 .addReg(Ptr1Reg).addImm(0).addImm(61);
3994 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00003995 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003996 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003997 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003998 .addReg(incr).addReg(ShiftReg);
3999 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004000 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004001 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004002 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4003 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004004 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004005 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004006 .addReg(Mask2Reg).addReg(ShiftReg);
4007
4008 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004009 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004010 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004011 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004012 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004013 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004014 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004015 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004016 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004017 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004018 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004019 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004020 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004021 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004022 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004023 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004024 BB->addSuccessor(loopMBB);
4025 BB->addSuccessor(exitMBB);
4026
4027 // exitMBB:
4028 // ...
4029 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004030 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004031 return BB;
4032}
4033
4034MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004035PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004036 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004037 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004038
4039 // To "insert" these instructions we actually have to insert their
4040 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004041 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004042 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004043 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004044
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004045 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004046
4047 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4048 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4049 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4050 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4051 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4052
4053 // The incoming instruction knows the destination vreg to set, the
4054 // condition code register to branch on, the true/false values to
4055 // select between, and a branch opcode to use.
4056
4057 // thisMBB:
4058 // ...
4059 // TrueVal = ...
4060 // cmpTY ccX, r1, r2
4061 // bCC copy1MBB
4062 // fallthrough --> copy0MBB
4063 MachineBasicBlock *thisMBB = BB;
4064 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4065 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4066 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004067 DebugLoc dl = MI->getDebugLoc();
4068 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004069 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4070 F->insert(It, copy0MBB);
4071 F->insert(It, sinkMBB);
4072 // Update machine-CFG edges by transferring all successors of the current
4073 // block to the new block which will contain the Phi node for the select.
4074 sinkMBB->transferSuccessors(BB);
4075 // Next, add the true and fallthrough blocks as its successors.
4076 BB->addSuccessor(copy0MBB);
4077 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004078
Evan Cheng53301922008-07-12 02:23:19 +00004079 // copy0MBB:
4080 // %FalseValue = ...
4081 // # fallthrough to sinkMBB
4082 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
Evan Cheng53301922008-07-12 02:23:19 +00004084 // Update machine-CFG edges
4085 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004086
Evan Cheng53301922008-07-12 02:23:19 +00004087 // sinkMBB:
4088 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4089 // ...
4090 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004091 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004092 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4093 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4094 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4096 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4098 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4100 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4102 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004103
4104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4105 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4107 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4109 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4111 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004112
4113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4114 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4116 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4118 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4119 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4120 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004121
4122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4123 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4125 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4127 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4129 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004130
4131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004132 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004134 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004136 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004138 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004139
4140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4141 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4143 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4145 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4146 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4147 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004148
Dale Johannesen0e55f062008-08-29 18:29:46 +00004149 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4150 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4151 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4152 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4153 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4154 BB = EmitAtomicBinary(MI, BB, false, 0);
4155 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4156 BB = EmitAtomicBinary(MI, BB, true, 0);
4157
Evan Cheng53301922008-07-12 02:23:19 +00004158 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4159 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4160 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4161
4162 unsigned dest = MI->getOperand(0).getReg();
4163 unsigned ptrA = MI->getOperand(1).getReg();
4164 unsigned ptrB = MI->getOperand(2).getReg();
4165 unsigned oldval = MI->getOperand(3).getReg();
4166 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004167 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004168
Dale Johannesen65e39732008-08-25 18:53:26 +00004169 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4170 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4171 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004172 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004173 F->insert(It, loop1MBB);
4174 F->insert(It, loop2MBB);
4175 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004176 F->insert(It, exitMBB);
4177 exitMBB->transferSuccessors(BB);
4178
4179 // thisMBB:
4180 // ...
4181 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004182 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004183
Dale Johannesen65e39732008-08-25 18:53:26 +00004184 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004185 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004186 // cmp[wd] dest, oldval
4187 // bne- midMBB
4188 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004189 // st[wd]cx. newval, ptr
4190 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004191 // b exitBB
4192 // midMBB:
4193 // st[wd]cx. dest, ptr
4194 // exitBB:
4195 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004196 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004197 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004198 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004199 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004200 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004201 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4202 BB->addSuccessor(loop2MBB);
4203 BB->addSuccessor(midMBB);
4204
4205 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004206 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004207 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004208 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004209 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004210 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004211 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004212 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Dale Johannesen65e39732008-08-25 18:53:26 +00004214 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004215 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004216 .addReg(dest).addReg(ptrA).addReg(ptrB);
4217 BB->addSuccessor(exitMBB);
4218
Evan Cheng53301922008-07-12 02:23:19 +00004219 // exitMBB:
4220 // ...
4221 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004222 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4223 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4224 // We must use 64-bit registers for addresses when targeting 64-bit,
4225 // since we're actually doing arithmetic on them. Other registers
4226 // can be 32-bit.
4227 bool is64bit = PPCSubTarget.isPPC64();
4228 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4229
4230 unsigned dest = MI->getOperand(0).getReg();
4231 unsigned ptrA = MI->getOperand(1).getReg();
4232 unsigned ptrB = MI->getOperand(2).getReg();
4233 unsigned oldval = MI->getOperand(3).getReg();
4234 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004235 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004236
4237 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4238 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4239 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4240 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4241 F->insert(It, loop1MBB);
4242 F->insert(It, loop2MBB);
4243 F->insert(It, midMBB);
4244 F->insert(It, exitMBB);
4245 exitMBB->transferSuccessors(BB);
4246
4247 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004248 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004249 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4250 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004251 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4252 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4253 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4254 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4255 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4256 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4257 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4259 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4261 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4264 unsigned Ptr1Reg;
4265 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4266 // thisMBB:
4267 // ...
4268 // fallthrough --> loopMBB
4269 BB->addSuccessor(loop1MBB);
4270
4271 // The 4-byte load must be aligned, while a char or short may be
4272 // anywhere in the word. Hence all this nasty bookkeeping code.
4273 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4274 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004275 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004276 // rlwinm ptr, ptr1, 0, 0, 29
4277 // slw newval2, newval, shift
4278 // slw oldval2, oldval,shift
4279 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4280 // slw mask, mask2, shift
4281 // and newval3, newval2, mask
4282 // and oldval3, oldval2, mask
4283 // loop1MBB:
4284 // lwarx tmpDest, ptr
4285 // and tmp, tmpDest, mask
4286 // cmpw tmp, oldval3
4287 // bne- midMBB
4288 // loop2MBB:
4289 // andc tmp2, tmpDest, mask
4290 // or tmp4, tmp2, newval3
4291 // stwcx. tmp4, ptr
4292 // bne- loop1MBB
4293 // b exitBB
4294 // midMBB:
4295 // stwcx. tmpDest, ptr
4296 // exitBB:
4297 // srw dest, tmpDest, shift
4298 if (ptrA!=PPC::R0) {
4299 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004300 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004301 .addReg(ptrA).addReg(ptrB);
4302 } else {
4303 Ptr1Reg = ptrB;
4304 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004305 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004306 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004307 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004308 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4309 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004310 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004311 .addReg(Ptr1Reg).addImm(0).addImm(61);
4312 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004313 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004314 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004315 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004316 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004317 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004318 .addReg(oldval).addReg(ShiftReg);
4319 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004320 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004321 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004322 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4323 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4324 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004325 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004326 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004327 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004328 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004329 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004330 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004331 .addReg(OldVal2Reg).addReg(MaskReg);
4332
4333 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004334 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004335 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004336 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4337 .addReg(TmpDestReg).addReg(MaskReg);
4338 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004339 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004340 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004341 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4342 BB->addSuccessor(loop2MBB);
4343 BB->addSuccessor(midMBB);
4344
4345 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004346 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4347 .addReg(TmpDestReg).addReg(MaskReg);
4348 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4349 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4350 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004351 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004352 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004353 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004354 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004355 BB->addSuccessor(loop1MBB);
4356 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004357
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004358 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004359 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004360 .addReg(PPC::R0).addReg(PtrReg);
4361 BB->addSuccessor(exitMBB);
4362
4363 // exitMBB:
4364 // ...
4365 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004366 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004367 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004368 assert(0 && "Unexpected instr type to insert");
4369 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004370
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004371 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004372 return BB;
4373}
4374
Chris Lattner1a635d62006-04-14 06:01:58 +00004375//===----------------------------------------------------------------------===//
4376// Target Optimization Hooks
4377//===----------------------------------------------------------------------===//
4378
Duncan Sands25cf2272008-11-24 14:53:14 +00004379SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4380 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004381 TargetMachine &TM = getTargetMachine();
4382 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004383 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004384 switch (N->getOpcode()) {
4385 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004386 case PPCISD::SHL:
4387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004388 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004389 return N->getOperand(0);
4390 }
4391 break;
4392 case PPCISD::SRL:
4393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004394 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004395 return N->getOperand(0);
4396 }
4397 break;
4398 case PPCISD::SRA:
4399 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004400 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004401 C->isAllOnesValue()) // -1 >>s V -> -1.
4402 return N->getOperand(0);
4403 }
4404 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004405
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004406 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004407 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004408 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4409 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4410 // We allow the src/dst to be either f32/f64, but the intermediate
4411 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004412 if (N->getOperand(0).getValueType() == MVT::i64 &&
4413 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004414 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004415 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004416 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004417 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004419
Dale Johannesen3484c092009-02-05 22:07:54 +00004420 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004421 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004422 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004423 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004424 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004425 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004426 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004427 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004428 }
4429 return Val;
4430 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4431 // If the intermediate type is i32, we can avoid the load/store here
4432 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004433 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004434 }
4435 }
4436 break;
Chris Lattner51269842006-03-01 05:50:56 +00004437 case ISD::STORE:
4438 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4439 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004440 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004441 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004442 N->getOperand(1).getValueType() == MVT::i32 &&
4443 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004444 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004445 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004446 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004447 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004448 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004449 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004450 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004451
Dale Johannesen3484c092009-02-05 22:07:54 +00004452 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004453 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004454 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004455 return Val;
4456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Chris Lattnerd9989382006-07-10 20:56:58 +00004458 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4459 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004460 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004461 (N->getOperand(1).getValueType() == MVT::i32 ||
4462 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004464 // Do an any-extend to 32-bits if this is a half-word input.
4465 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004466 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004467
Dale Johannesen3484c092009-02-05 22:07:54 +00004468 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4469 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004470 DAG.getValueType(N->getOperand(1).getValueType()));
4471 }
4472 break;
4473 case ISD::BSWAP:
4474 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004475 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004476 N->getOperand(0).hasOneUse() &&
4477 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004479 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004480 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004481 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004482 VTs.push_back(MVT::i32);
4483 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004484 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4485 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004486 LD->getChain(), // Chain
4487 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004488 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004489 DAG.getValueType(N->getValueType(0)) // VT
4490 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004491 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004492
Scott Michelfdc40a02009-02-17 22:15:04 +00004493 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004495 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004496 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004497
Chris Lattnerd9989382006-07-10 20:56:58 +00004498 // First, combine the bswap away. This makes the value produced by the
4499 // load dead.
4500 DCI.CombineTo(N, ResVal);
4501
4502 // Next, combine the load away, we give it a bogus result value but a real
4503 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004504 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004505
Chris Lattnerd9989382006-07-10 20:56:58 +00004506 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004507 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Chris Lattner51269842006-03-01 05:50:56 +00004510 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004511 case PPCISD::VCMP: {
4512 // If a VCMPo node already exists with exactly the same operands as this
4513 // node, use its result instead of this node (VCMPo computes both a CR6 and
4514 // a normal output).
4515 //
4516 if (!N->getOperand(0).hasOneUse() &&
4517 !N->getOperand(1).hasOneUse() &&
4518 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Chris Lattner4468c222006-03-31 06:02:07 +00004520 // Scan all of the users of the LHS, looking for VCMPo's that match.
4521 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004522
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004524 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4525 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004526 if (UI->getOpcode() == PPCISD::VCMPo &&
4527 UI->getOperand(1) == N->getOperand(1) &&
4528 UI->getOperand(2) == N->getOperand(2) &&
4529 UI->getOperand(0) == N->getOperand(0)) {
4530 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004531 break;
4532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Chris Lattner00901202006-04-18 18:28:22 +00004534 // If there is no VCMPo node, or if the flag value has a single use, don't
4535 // transform this.
4536 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4537 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
4539 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004540 // chain, this transformation is more complex. Note that multiple things
4541 // could use the value result, which we should ignore.
4542 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004543 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004544 FlagUser == 0; ++UI) {
4545 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004546 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004547 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004548 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004549 FlagUser = User;
4550 break;
4551 }
4552 }
4553 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004554
Chris Lattner00901202006-04-18 18:28:22 +00004555 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4556 // give up for right now.
4557 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004558 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004559 }
4560 break;
4561 }
Chris Lattner90564f22006-04-18 17:59:36 +00004562 case ISD::BR_CC: {
4563 // If this is a branch on an altivec predicate comparison, lower this so
4564 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4565 // lowering is done pre-legalize, because the legalizer lowers the predicate
4566 // compare down to code that is difficult to reassemble.
4567 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004569 int CompareOpc;
4570 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Chris Lattner90564f22006-04-18 17:59:36 +00004572 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4573 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4574 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4575 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Chris Lattner90564f22006-04-18 17:59:36 +00004577 // If this is a comparison against something other than 0/1, then we know
4578 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004579 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004580 if (Val != 0 && Val != 1) {
4581 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4582 return N->getOperand(0);
4583 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004584 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004585 N->getOperand(0), N->getOperand(4));
4586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004587
Chris Lattner90564f22006-04-18 17:59:36 +00004588 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004589
Chris Lattner90564f22006-04-18 17:59:36 +00004590 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004591 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004592 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004593 LHS.getOperand(2), // LHS of compare
4594 LHS.getOperand(3), // RHS of compare
4595 DAG.getConstant(CompareOpc, MVT::i32)
4596 };
Chris Lattner90564f22006-04-18 17:59:36 +00004597 VTs.push_back(LHS.getOperand(2).getValueType());
4598 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004599 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Chris Lattner90564f22006-04-18 17:59:36 +00004601 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004602 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004603 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004604 default: // Can't happen, don't crash on invalid number though.
4605 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004606 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004607 break;
4608 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004609 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004610 break;
4611 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004612 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004613 break;
4614 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004615 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004616 break;
4617 }
4618
Dale Johannesen3484c092009-02-05 22:07:54 +00004619 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004620 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004621 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004622 N->getOperand(4), CompNode.getValue(1));
4623 }
4624 break;
4625 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004626 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004627
Dan Gohman475871a2008-07-27 21:46:04 +00004628 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004629}
4630
Chris Lattner1a635d62006-04-14 06:01:58 +00004631//===----------------------------------------------------------------------===//
4632// Inline Assembly Support
4633//===----------------------------------------------------------------------===//
4634
Dan Gohman475871a2008-07-27 21:46:04 +00004635void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004636 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00004637 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004638 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004639 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004640 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004641 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004642 switch (Op.getOpcode()) {
4643 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004644 case PPCISD::LBRX: {
4645 // lhbrx is known to have the top bits cleared out.
4646 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4647 KnownZero = 0xFFFF0000;
4648 break;
4649 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004650 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004651 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004652 default: break;
4653 case Intrinsic::ppc_altivec_vcmpbfp_p:
4654 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4655 case Intrinsic::ppc_altivec_vcmpequb_p:
4656 case Intrinsic::ppc_altivec_vcmpequh_p:
4657 case Intrinsic::ppc_altivec_vcmpequw_p:
4658 case Intrinsic::ppc_altivec_vcmpgefp_p:
4659 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4660 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4661 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4662 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4663 case Intrinsic::ppc_altivec_vcmpgtub_p:
4664 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4665 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4666 KnownZero = ~1U; // All bits but the low one are known to be zero.
4667 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004668 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004669 }
4670 }
4671}
4672
4673
Chris Lattner4234f572007-03-25 02:14:49 +00004674/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004675/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00004676PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004677PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4678 if (Constraint.size() == 1) {
4679 switch (Constraint[0]) {
4680 default: break;
4681 case 'b':
4682 case 'r':
4683 case 'f':
4684 case 'v':
4685 case 'y':
4686 return C_RegisterClass;
4687 }
4688 }
4689 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004690}
4691
Scott Michelfdc40a02009-02-17 22:15:04 +00004692std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00004693PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004694 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004695 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004696 // GCC RS6000 Constraint Letters
4697 switch (Constraint[0]) {
4698 case 'b': // R1-R31
4699 case 'r': // R0-R31
4700 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4701 return std::make_pair(0U, PPC::G8RCRegisterClass);
4702 return std::make_pair(0U, PPC::GPRCRegisterClass);
4703 case 'f':
4704 if (VT == MVT::f32)
4705 return std::make_pair(0U, PPC::F4RCRegisterClass);
4706 else if (VT == MVT::f64)
4707 return std::make_pair(0U, PPC::F8RCRegisterClass);
4708 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004709 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004710 return std::make_pair(0U, PPC::VRRCRegisterClass);
4711 case 'y': // crrc
4712 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004713 }
4714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004715
Chris Lattner331d1bc2006-11-02 01:44:04 +00004716 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004717}
Chris Lattner763317d2006-02-07 00:47:13 +00004718
Chris Lattner331d1bc2006-11-02 01:44:04 +00004719
Chris Lattner48884cd2007-08-25 00:47:38 +00004720/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004721/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4722/// it means one of the asm constraint of the inline asm instruction being
4723/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004724void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004725 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004726 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004727 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004728 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004729 switch (Letter) {
4730 default: break;
4731 case 'I':
4732 case 'J':
4733 case 'K':
4734 case 'L':
4735 case 'M':
4736 case 'N':
4737 case 'O':
4738 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004739 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004740 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004741 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004742 switch (Letter) {
4743 default: assert(0 && "Unknown constraint letter!");
4744 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004745 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004746 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004747 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004748 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4749 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004750 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004752 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004753 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004754 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004755 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004756 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004757 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004758 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004759 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004760 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004761 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004762 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004763 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004764 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004765 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004766 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004767 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004768 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004769 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004770 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004771 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004772 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004773 }
4774 break;
4775 }
4776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004777
Gabor Greifba36cb52008-08-28 21:40:38 +00004778 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004779 Ops.push_back(Result);
4780 return;
4781 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004782
Chris Lattner763317d2006-02-07 00:47:13 +00004783 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004784 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004785}
Evan Chengc4c62572006-03-13 23:20:37 +00004786
Chris Lattnerc9addb72007-03-30 23:15:24 +00004787// isLegalAddressingMode - Return true if the addressing mode represented
4788// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00004789bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004790 const Type *Ty) const {
4791 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00004792
Chris Lattnerc9addb72007-03-30 23:15:24 +00004793 // PPC allows a sign-extended 16-bit immediate field.
4794 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4795 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Chris Lattnerc9addb72007-03-30 23:15:24 +00004797 // No global is ever allowed as a base.
4798 if (AM.BaseGV)
4799 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004800
4801 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004802 switch (AM.Scale) {
4803 case 0: // "r+i" or just "i", depending on HasBaseReg.
4804 break;
4805 case 1:
4806 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4807 return false;
4808 // Otherwise we have r+r or r+i.
4809 break;
4810 case 2:
4811 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4812 return false;
4813 // Allow 2*r as r+r.
4814 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004815 default:
4816 // No other scales are supported.
4817 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004818 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Chris Lattnerc9addb72007-03-30 23:15:24 +00004820 return true;
4821}
4822
Evan Chengc4c62572006-03-13 23:20:37 +00004823/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004824/// as the offset of the target addressing mode for load / store of the
4825/// given type.
4826bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004827 // PPC allows a sign-extended 16-bit immediate field.
4828 return (V > -(1 << 16) && V < (1 << 16)-1);
4829}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004830
4831bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00004832 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004833}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004834
Dan Gohman475871a2008-07-27 21:46:04 +00004835SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004836 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004837 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004838 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004839 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004840
4841 MachineFunction &MF = DAG.getMachineFunction();
4842 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004843
Chris Lattner3fc027d2007-12-08 06:59:59 +00004844 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004845 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004846
4847 // Make sure the function really does not optimize away the store of the RA
4848 // to the stack.
4849 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00004850 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004851 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004852}
4853
Dan Gohman475871a2008-07-27 21:46:04 +00004854SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004855 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004857 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004858 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004859
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004861 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00004862
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004863 MachineFunction &MF = DAG.getMachineFunction();
4864 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004865 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004866 && MFI->getStackSize();
4867
4868 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004869 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004870 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004871 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004872 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004873 MVT::i32);
4874}
Dan Gohman54aeea32008-10-21 03:41:46 +00004875
4876bool
4877PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4878 // The PowerPC target isn't yet aware of offsets.
4879 return false;
4880}