blob: 350ef5a6b8db657df8e10f0cae9eafb0f392ac64 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000076 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000078 if (TM.getSubtarget<X86Subtarget>().is64Bit())
79 return new X8664_ELFTargetObjectFile(TM);
80 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000081 case X86Subtarget::isMingw:
82 case X86Subtarget::isCygwin:
83 case X86Subtarget::isWindows:
84 return new TargetLoweringObjectFileCOFF();
85 }
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001003 computeRegisterProperties();
1004
Evan Cheng87ed7162006-02-14 08:25:08 +00001005 // FIXME: These should be based on subtarget info. Plus, the values should
1006 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001007 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1008 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1009 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001010 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001011 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001012}
1013
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1016 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017}
1018
1019
Evan Cheng29286502008-01-23 23:17:41 +00001020/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1021/// the desired ByVal argument alignment.
1022static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1023 if (MaxAlign == 16)
1024 return;
1025 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1026 if (VTy->getBitWidth() == 128)
1027 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001028 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1029 unsigned EltAlign = 0;
1030 getMaxByValAlign(ATy->getElementType(), EltAlign);
1031 if (EltAlign > MaxAlign)
1032 MaxAlign = EltAlign;
1033 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1034 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1035 unsigned EltAlign = 0;
1036 getMaxByValAlign(STy->getElementType(i), EltAlign);
1037 if (EltAlign > MaxAlign)
1038 MaxAlign = EltAlign;
1039 if (MaxAlign == 16)
1040 break;
1041 }
1042 }
1043 return;
1044}
1045
1046/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1047/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001048/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1049/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001050unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (Subtarget->is64Bit()) {
1052 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001053 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (TyAlign > 8)
1055 return TyAlign;
1056 return 8;
1057 }
1058
Evan Cheng29286502008-01-23 23:17:41 +00001059 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001060 if (Subtarget->hasSSE1())
1061 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001062 return Align;
1063}
Chris Lattner2b02a442007-02-25 08:29:00 +00001064
Evan Chengf0df0312008-05-15 08:39:06 +00001065/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001066/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001067/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001069EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001070X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001071 bool isSrcConst, bool isSrcStr,
1072 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001073 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1074 // linux. This is because the stack realignment code can't handle certain
1075 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001076 const Function *F = DAG.getMachineFunction().getFunction();
1077 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1078 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001083 }
Evan Chengf0df0312008-05-15 08:39:06 +00001084 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::i64;
1086 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001087}
1088
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001089/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1090/// current function. The returned value is a member of the
1091/// MachineJumpTableInfo::JTEntryKind enum.
1092unsigned X86TargetLowering::getJumpTableEncoding() const {
1093 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1094 // symbol.
1095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001097 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001098
1099 // Otherwise, use the normal jump table encoding heuristics.
1100 return TargetLowering::getJumpTableEncoding();
1101}
1102
Chris Lattner589c6f62010-01-26 06:28:43 +00001103/// getPICBaseSymbol - Return the X86-32 PIC base.
1104MCSymbol *
1105X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1106 MCContext &Ctx) const {
1107 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1108 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1109 Twine(MF->getFunctionNumber())+"$pb");
1110}
1111
1112
Chris Lattnerc64daab2010-01-26 05:02:42 +00001113const MCExpr *
1114X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1115 const MachineBasicBlock *MBB,
1116 unsigned uid,MCContext &Ctx) const{
1117 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1118 Subtarget->isPICStyleGOT());
1119 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1120 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001121 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1122 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001123}
1124
Evan Chengcc415862007-11-09 01:32:10 +00001125/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1126/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001127SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001128 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001129 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001130 // This doesn't have DebugLoc associated with it, but is not really the
1131 // same as a Register.
1132 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1133 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001134 return Table;
1135}
1136
Chris Lattner589c6f62010-01-26 06:28:43 +00001137/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1138/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1139/// MCExpr.
1140const MCExpr *X86TargetLowering::
1141getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1142 MCContext &Ctx) const {
1143 // X86-64 uses RIP relative addressing based on the jump table label.
1144 if (Subtarget->isPICStyleRIPRel())
1145 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1146
1147 // Otherwise, the reference is relative to the PIC base.
1148 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1149}
1150
Bill Wendlingb4202b82009-07-01 18:50:55 +00001151/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001152unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001153 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001154}
1155
Chris Lattner2b02a442007-02-25 08:29:00 +00001156//===----------------------------------------------------------------------===//
1157// Return Value Calling Convention Implementation
1158//===----------------------------------------------------------------------===//
1159
Chris Lattner59ed56b2007-02-28 04:55:35 +00001160#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001161
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001162bool
1163X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1164 const SmallVectorImpl<EVT> &OutTys,
1165 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1166 SelectionDAG &DAG) {
1167 SmallVector<CCValAssign, 16> RVLocs;
1168 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1169 RVLocs, *DAG.getContext());
1170 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1171}
1172
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173SDValue
1174X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001175 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::OutputArg> &Outs,
1177 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattner9774c912007-02-27 05:28:59 +00001179 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1181 RVLocs, *DAG.getContext());
1182 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Evan Chengdcea1632010-02-04 02:40:39 +00001184 // Add the regs to the liveout set for the function.
1185 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1186 for (unsigned i = 0; i != RVLocs.size(); ++i)
1187 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1188 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001193 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1194 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001195 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001197 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1199 CCValAssign &VA = RVLocs[i];
1200 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner447ff682008-03-11 03:23:40 +00001203 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1204 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001205 if (VA.getLocReg() == X86::ST0 ||
1206 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001207 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1208 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001209 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001211 RetOps.push_back(ValToCopy);
1212 // Don't emit a copytoreg.
1213 continue;
1214 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001215
Evan Cheng242b38b2009-02-23 09:03:22 +00001216 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1217 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001218 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001220 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001222 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001224 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001225 }
1226
Dale Johannesendd64c412009-02-04 00:33:20 +00001227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001228 Flag = Chain.getValue(1);
1229 }
Dan Gohman61a92132008-04-21 23:59:07 +00001230
1231 // The x86-64 ABI for returning structs by value requires that we copy
1232 // the sret argument into %rax for the return. We saved the argument into
1233 // a virtual register in the entry block, so now we copy the value out
1234 // and into %rax.
1235 if (Subtarget->is64Bit() &&
1236 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1237 MachineFunction &MF = DAG.getMachineFunction();
1238 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1239 unsigned Reg = FuncInfo->getSRetReturnReg();
1240 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001241 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001242 FuncInfo->setSRetReturnReg(Reg);
1243 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001244 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001245
Dale Johannesendd64c412009-02-04 00:33:20 +00001246 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001247 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001248
1249 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001250 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps[0] = Chain; // Update chain.
1254
1255 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001256 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001257 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
1259 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001261}
1262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263/// LowerCallResult - Lower the result values of a call into the
1264/// appropriate copies out of appropriate physical registers.
1265///
1266SDValue
1267X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::InputArg> &Ins,
1270 DebugLoc dl, SelectionDAG &DAG,
1271 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001272
Chris Lattnere32bbf62007-02-28 07:09:55 +00001273 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001274 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001275 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001277 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
Chris Lattner3085e152007-02-25 08:59:22 +00001280 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001281 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001282 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
Torok Edwin3f142c32009-02-01 18:15:56 +00001285 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001288 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 }
1290
Chris Lattner8e6da152008-03-10 21:08:41 +00001291 // If this is a call to a function that returns an fp value on the floating
1292 // point stack, but where we prefer to use the value in xmm registers, copy
1293 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001294 if ((VA.getLocReg() == X86::ST0 ||
1295 VA.getLocReg() == X86::ST1) &&
1296 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Evan Cheng79fb3b42009-02-20 20:43:02 +00001300 SDValue Val;
1301 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001302 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1303 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1304 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001306 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1308 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 } else {
1310 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 Val = Chain.getValue(0);
1313 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1315 } else {
1316 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1317 CopyVT, InFlag).getValue(1);
1318 Val = Chain.getValue(0);
1319 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001320 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001321
Dan Gohman37eed792009-02-04 17:28:58 +00001322 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 // Round the F80 the right size, which also moves to the appropriate xmm
1324 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001325 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // This truncation won't change the value.
1327 DAG.getIntPtrConstant(1));
1328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001331 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001334}
1335
1336
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001337//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001338// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001339//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001340// StdCall calling convention seems to be standard for many Windows' API
1341// routines and around. It differs from C calling convention just a little:
1342// callee should clean up the stack, not caller. Symbols should be also
1343// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001344// For info on fast calling convention see Fast Calling Convention (tail call)
1345// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001348/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1350 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001351 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001354}
1355
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001356/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001357/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358static bool
1359ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1360 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001361 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001364}
1365
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001366/// IsCalleePop - Determines whether the callee is required to pop its
1367/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001368bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 if (IsVarArg)
1370 return false;
1371
Dan Gohman095cc292008-09-13 01:54:27 +00001372 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001373 default:
1374 return false;
1375 case CallingConv::X86_StdCall:
1376 return !Subtarget->is64Bit();
1377 case CallingConv::X86_FastCall:
1378 return !Subtarget->is64Bit();
1379 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001380 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 }
1382}
1383
Dan Gohman095cc292008-09-13 01:54:27 +00001384/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1385/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001386CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001387 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001388 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001389 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001390 else
1391 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 }
1393
Gordon Henriksen86737662008-01-05 16:56:59 +00001394 if (CC == CallingConv::X86_FastCall)
1395 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001396 else if (CC == CallingConv::Fast)
1397 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 else
1399 return CC_X86_32_C;
1400}
1401
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001402/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1403/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001404/// the specific parameter attribute. The copy will be passed as a byval
1405/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001406static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001407CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001408 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1409 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001411 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001412 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001413}
1414
Evan Cheng0c439eb2010-01-27 00:07:07 +00001415/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1416/// a tailcall target by changing its ABI.
1417static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001418 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001419}
1420
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421SDValue
1422X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001423 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 const SmallVectorImpl<ISD::InputArg> &Ins,
1425 DebugLoc dl, SelectionDAG &DAG,
1426 const CCValAssign &VA,
1427 MachineFrameInfo *MFI,
1428 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001429 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001431 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001432 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001433 EVT ValVT;
1434
1435 // If value is passed by pointer we have address passed instead of the value
1436 // itself.
1437 if (VA.getLocInfo() == CCValAssign::Indirect)
1438 ValVT = VA.getLocVT();
1439 else
1440 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001441
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001442 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001443 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001444 // In case of tail call optimization mark all arguments mutable. Since they
1445 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001446 if (Flags.isByVal()) {
1447 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1448 VA.getLocMemOffset(), isImmutable, false);
1449 return DAG.getFrameIndex(FI, getPointerTy());
1450 } else {
1451 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1452 VA.getLocMemOffset(), isImmutable, false);
1453 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1454 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001455 PseudoSourceValue::getFixedStack(FI), 0,
1456 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001457 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001458}
1459
Dan Gohman475871a2008-07-27 21:46:04 +00001460SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 bool isVarArg,
1464 const SmallVectorImpl<ISD::InputArg> &Ins,
1465 DebugLoc dl,
1466 SelectionDAG &DAG,
1467 SmallVectorImpl<SDValue> &InVals) {
1468
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Gordon Henriksen86737662008-01-05 16:56:59 +00001472 const Function* Fn = MF.getFunction();
1473 if (Fn->hasExternalLinkage() &&
1474 Subtarget->isTargetCygMing() &&
1475 Fn->getName() == "main")
1476 FuncInfo->setForceFramePointer(true);
1477
Evan Cheng1bc78042006-04-26 01:20:17 +00001478 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001479 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001480 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001483 "Var args not supported with calling convention fastcc");
1484
Chris Lattner638402b2007-02-28 07:00:42 +00001485 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001486 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1488 ArgLocs, *DAG.getContext());
1489 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001492 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001493 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1494 CCValAssign &VA = ArgLocs[i];
1495 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1496 // places.
1497 assert(VA.getValNo() != LastVal &&
1498 "Don't support value assigned to multiple locs yet");
1499 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001502 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001503 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001510 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001512 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001513 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001514 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1515 RC = X86::VR64RegisterClass;
1516 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001517 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001518
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001519 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattnerf39f7712007-02-28 05:46:49 +00001522 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1523 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1524 // right size.
1525 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001526 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 DAG.getValueType(VA.getValVT()));
1528 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001529 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001530 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001531 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001532 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001534 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001535 // Handle MMX values passed in XMM regs.
1536 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1538 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001539 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1540 } else
1541 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001542 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001543 } else {
1544 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001546 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001547
1548 // If value is passed via pointer - do a load.
1549 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001550 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1551 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001554 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001555
Dan Gohman61a92132008-04-21 23:59:07 +00001556 // The x86-64 ABI for returning structs by value requires that we copy
1557 // the sret argument into %rax for the return. Save the argument into
1558 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001559 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1561 unsigned Reg = FuncInfo->getSRetReturnReg();
1562 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001564 FuncInfo->setSRetReturnReg(Reg);
1565 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 }
1569
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001571 // Align stack specially for tail calls.
1572 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001573 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001574
Evan Cheng1bc78042006-04-26 01:20:17 +00001575 // If the function takes variable number of arguments, make a frame index for
1576 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001577 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001579 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 }
1581 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001582 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1583
1584 // FIXME: We should really autogenerate these arrays
1585 static const unsigned GPR64ArgRegsWin64[] = {
1586 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001588 static const unsigned XMMArgRegsWin64[] = {
1589 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1590 };
1591 static const unsigned GPR64ArgRegs64Bit[] = {
1592 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1593 };
1594 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1596 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1597 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001598 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1599
1600 if (IsWin64) {
1601 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1602 GPR64ArgRegs = GPR64ArgRegsWin64;
1603 XMMArgRegs = XMMArgRegsWin64;
1604 } else {
1605 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1606 GPR64ArgRegs = GPR64ArgRegs64Bit;
1607 XMMArgRegs = XMMArgRegs64Bit;
1608 }
1609 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1610 TotalNumIntRegs);
1611 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1612 TotalNumXMMRegs);
1613
Devang Patel578efa92009-06-05 21:57:13 +00001614 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001615 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001616 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001617 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001618 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001619 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001620 // Kernel mode asks for SSE to be disabled, so don't push them
1621 // on the stack.
1622 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001623
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 // For X86-64, if there are vararg parameters that are passed via
1625 // registers, then we must store them to their spots on the stack so they
1626 // may be loaded by deferencing the result of va_next.
1627 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1629 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001630 TotalNumXMMRegs * 16, 16,
1631 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001632
Gordon Henriksen86737662008-01-05 16:56:59 +00001633 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001634 SmallVector<SDValue, 8> MemOps;
1635 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001636 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001637 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001638 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1639 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001640 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1641 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001643 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001644 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001645 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001646 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001648 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650
Dan Gohmanface41a2009-08-16 21:24:25 +00001651 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1652 // Now store the XMM (fp + vector) parameter registers.
1653 SmallVector<SDValue, 11> SaveXMMOps;
1654 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001655
Dan Gohmanface41a2009-08-16 21:24:25 +00001656 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1657 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1658 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001659
Dan Gohmanface41a2009-08-16 21:24:25 +00001660 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1661 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662
Dan Gohmanface41a2009-08-16 21:24:25 +00001663 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1664 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1665 X86::VR128RegisterClass);
1666 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1667 SaveXMMOps.push_back(Val);
1668 }
1669 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1670 MVT::Other,
1671 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001673
1674 if (!MemOps.empty())
1675 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1676 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001679
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001683 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001684 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001685 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001687 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001688 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001689
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 if (!Is64Bit) {
1691 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1694 }
Evan Cheng25caf632006-05-23 21:06:34 +00001695
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001696 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001697
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699}
1700
Dan Gohman475871a2008-07-27 21:46:04 +00001701SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1703 SDValue StackPtr, SDValue Arg,
1704 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001705 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001707 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001708 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001710 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001711 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001712 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001713 }
Dale Johannesenace16102009-02-03 19:33:06 +00001714 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001715 PseudoSourceValue::getStack(), LocMemOffset,
1716 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001717}
1718
Bill Wendling64e87322009-01-16 19:25:27 +00001719/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001720/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001721SDValue
1722X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001723 SDValue &OutRetAddr, SDValue Chain,
1724 bool IsTailCall, bool Is64Bit,
1725 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001727 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001728 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001729
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001730 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001731 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001732 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001733}
1734
1735/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1736/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001737static SDValue
1738EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001740 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001741 // Store the return address to the appropriate stack slot.
1742 if (!FPDiff) return Chain;
1743 // Calculate the new stack slot for the return address.
1744 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001745 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001746 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001749 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001750 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1751 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 return Chain;
1753}
1754
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001756X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001757 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001758 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 const SmallVectorImpl<ISD::OutputArg> &Outs,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl, SelectionDAG &DAG,
1762 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 MachineFunction &MF = DAG.getMachineFunction();
1764 bool Is64Bit = Subtarget->is64Bit();
1765 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001766 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767
Evan Cheng5f941932010-02-05 02:21:12 +00001768 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001770 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1771 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001772
1773 // Sibcalls are automatically detected tailcalls which do not require
1774 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001775 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001776 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001777
1778 if (isTailCall)
1779 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001780 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001781
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001783 "Var args not supported with calling convention fastcc");
1784
Chris Lattner638402b2007-02-28 07:00:42 +00001785 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001786 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1788 ArgLocs, *DAG.getContext());
1789 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner423c5f42007-02-28 05:31:48 +00001791 // Get a count of how many bytes are to be pushed on the stack.
1792 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001793 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001794 // This is a sibcall. The memory operands are available in caller's
1795 // own caller's stack.
1796 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001797 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001798 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001801 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001803 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1805 FPDiff = NumBytesCallerPushed - NumBytes;
1806
1807 // Set the delta of movement of the returnaddr stackslot.
1808 // But only set if delta is greater than previous delta.
1809 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1810 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1811 }
1812
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 if (!IsSibcall)
1814 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001815
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001817 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001818 if (isTailCall && FPDiff)
1819 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1820 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001821
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1823 SmallVector<SDValue, 8> MemOpChains;
1824 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001825
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826 // Walk the register/memloc assignments, inserting copies/loads. In the case
1827 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1829 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 SDValue Arg = Outs[i].Val;
1832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001833 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001834
Chris Lattner423c5f42007-02-28 05:31:48 +00001835 // Promote the value if needed.
1836 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001837 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001838 case CCValAssign::Full: break;
1839 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001841 break;
1842 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001843 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001844 break;
1845 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001846 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1847 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1849 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1850 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 } else
1852 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1853 break;
1854 case CCValAssign::BCvt:
1855 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001857 case CCValAssign::Indirect: {
1858 // Store the argument.
1859 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001860 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001861 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001862 PseudoSourceValue::getFixedStack(FI), 0,
1863 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001864 Arg = SpillSlot;
1865 break;
1866 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001867 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001868
Chris Lattner423c5f42007-02-28 05:31:48 +00001869 if (VA.isRegLoc()) {
1870 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001871 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001872 assert(VA.isMemLoc());
1873 if (StackPtr.getNode() == 0)
1874 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1875 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1876 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001877 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Evan Cheng32fe1032006-05-25 00:59:30 +00001880 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001882 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001883
Evan Cheng347d5f72006-04-28 21:29:37 +00001884 // Build a sequence of copy-to-reg nodes chained together with token chain
1885 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 // Tail call byval lowering might overwrite argument registers so in case of
1888 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001891 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001893 InFlag = Chain.getValue(1);
1894 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001895
Chris Lattner88e1fd52009-07-09 04:24:46 +00001896 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001897 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1898 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001900 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1901 DAG.getNode(X86ISD::GlobalBaseReg,
1902 DebugLoc::getUnknownLoc(),
1903 getPointerTy()),
1904 InFlag);
1905 InFlag = Chain.getValue(1);
1906 } else {
1907 // If we are tail calling and generating PIC/GOT style code load the
1908 // address of the callee into ECX. The value in ecx is used as target of
1909 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1910 // for tail calls on PIC/GOT architectures. Normally we would just put the
1911 // address of GOT into ebx and then call target@PLT. But for tail calls
1912 // ebx would be restored (since ebx is callee saved) before jumping to the
1913 // target@PLT.
1914
1915 // Note: The actual moving to ECX is done further down.
1916 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1917 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1918 !G->getGlobal()->hasProtectedVisibility())
1919 Callee = LowerGlobalAddress(Callee, DAG);
1920 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001921 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001922 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001923 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 if (Is64Bit && isVarArg) {
1926 // From AMD64 ABI document:
1927 // For calls that may call functions that use varargs or stdargs
1928 // (prototype-less calls or calls to functions containing ellipsis (...) in
1929 // the declaration) %al is used as hidden argument to specify the number
1930 // of SSE registers used. The contents of %al do not need to match exactly
1931 // the number of registers, but must be an ubound on the number of SSE
1932 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933
1934 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 // Count the number of XMM registers allocated.
1936 static const unsigned XMMArgRegs[] = {
1937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
1940 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001941 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001942 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Dale Johannesendd64c412009-02-04 00:33:20 +00001944 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 InFlag = Chain.getValue(1);
1947 }
1948
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001949
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001950 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 if (isTailCall) {
1952 // Force all the incoming stack arguments to be loaded from the stack
1953 // before any new outgoing arguments are stored to the stack, because the
1954 // outgoing stack slots may alias the incoming argument stack slots, and
1955 // the alias isn't otherwise explicit. This is slightly more conservative
1956 // than necessary, because it means that each store effectively depends
1957 // on every argument instead of just those arguments it would clobber.
1958 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1959
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SmallVector<SDValue, 8> MemOpChains2;
1961 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001964 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001965 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001966 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1967 CCValAssign &VA = ArgLocs[i];
1968 if (VA.isRegLoc())
1969 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001970 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 SDValue Arg = Outs[i].Val;
1972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 // Create frame index.
1974 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001975 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001976 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001977 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001978
Duncan Sands276dcbd2008-03-21 09:14:45 +00001979 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001980 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001983 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001984 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001985 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1988 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001989 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001991 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001992 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001994 PseudoSourceValue::getFixedStack(FI), 0,
1995 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
1998 }
1999
2000 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002002 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002003
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 // Copy arguments to their registers.
2005 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002006 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002007 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 InFlag = Chain.getValue(1);
2009 }
Dan Gohman475871a2008-07-27 21:46:04 +00002010 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002011
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002013 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002014 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 }
2016
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002017 bool WasGlobalOrExternal = false;
2018 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2019 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2020 // In the 64-bit large code model, we have to make all calls
2021 // through a register, since the call instruction's 32-bit
2022 // pc-relative offset may not be large enough to hold the whole
2023 // address.
2024 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2025 WasGlobalOrExternal = true;
2026 // If the callee is a GlobalAddress node (quite common, every direct call
2027 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2028 // it.
2029
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002030 // We should use extra load for direct calls to dllimported functions in
2031 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002032 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002033 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002034 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002035
Chris Lattner48a7d022009-07-09 05:02:21 +00002036 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2037 // external symbols most go through the PLT in PIC mode. If the symbol
2038 // has hidden or protected visibility, or if it is static or local, then
2039 // we don't need to use the PLT - we can directly call it.
2040 if (Subtarget->isTargetELF() &&
2041 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002042 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002043 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002044 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002045 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2046 Subtarget->getDarwinVers() < 9) {
2047 // PC-relative references to external symbols should go through $stub,
2048 // unless we're building with the leopard linker or later, which
2049 // automatically synthesizes these stubs.
2050 OpFlags = X86II::MO_DARWIN_STUB;
2051 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002052
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 G->getOffset(), OpFlags);
2055 }
Bill Wendling056292f2008-09-16 21:48:12 +00002056 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002057 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 unsigned char OpFlags = 0;
2059
2060 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2061 // symbols should go through the PLT.
2062 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002063 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002064 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002065 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Eric Christopherfd179292009-08-27 18:07:15 +00002072
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2074 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002075 }
2076
2077 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002078 // Force the address into a (call preserved) caller-saved register since
2079 // tailcall must happen after callee-saved registers are poped.
2080 // FIXME: Give it a special register class that contains caller-saved
2081 // register instead?
2082 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002083 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002084 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002086 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002088
Chris Lattnerd96d0722007-02-25 06:40:16 +00002089 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002092
Evan Chengf22f9b32010-02-06 03:28:46 +00002093 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002094 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2095 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002096 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002099 Ops.push_back(Chain);
2100 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002101
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002104
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 // Add argument registers to the end of the list so that they are known live
2106 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002107 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2108 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2109 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002110
Evan Cheng586ccac2008-03-18 23:36:35 +00002111 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002113 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2114
2115 // Add an implicit use of AL for x86 vararg functions.
2116 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002118
Gabor Greifba36cb52008-08-28 21:40:38 +00002119 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002120 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall) {
2123 // If this is the first return lowered for this function, add the regs
2124 // to the liveout set for the function.
2125 if (MF.getRegInfo().liveout_empty()) {
2126 SmallVector<CCValAssign, 16> RVLocs;
2127 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2128 *DAG.getContext());
2129 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2130 for (unsigned i = 0; i != RVLocs.size(); ++i)
2131 if (RVLocs[i].isRegLoc())
2132 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002134
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 assert(((Callee.getOpcode() == ISD::Register &&
2136 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002137 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2139 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002140 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141
2142 return DAG.getNode(X86ISD::TC_RETURN, dl,
2143 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 }
2145
Dale Johannesenace16102009-02-03 19:33:06 +00002146 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002147 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002148
Chris Lattner2d297092006-05-23 18:50:38 +00002149 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002154 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002155 // pops the hidden struct pointer, so we have to push it back.
2156 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002157 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Gordon Henriksenae636f82008-01-03 16:47:34 +00002161 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (!IsSibcall) {
2163 Chain = DAG.getCALLSEQ_END(Chain,
2164 DAG.getIntPtrConstant(NumBytes, true),
2165 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2166 true),
2167 InFlag);
2168 InFlag = Chain.getValue(1);
2169 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002170
Chris Lattner3085e152007-02-25 08:59:22 +00002171 // Handle result values, copying them out of physregs into vregs that we
2172 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2174 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
Evan Cheng25ab6902006-09-08 06:48:29 +00002177
2178//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002179// Fast Calling Convention (tail call) implementation
2180//===----------------------------------------------------------------------===//
2181
2182// Like std call, callee cleans arguments, convention except that ECX is
2183// reserved for storing the tail called function address. Only 2 registers are
2184// free for argument passing (inreg). Tail call optimization is performed
2185// provided:
2186// * tailcallopt is enabled
2187// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002188// On X86_64 architecture with GOT-style position independent code only local
2189// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// To keep the stack aligned according to platform abi the function
2191// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2192// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002193// If a tail called function callee has more arguments than the caller the
2194// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002195// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002196// original REtADDR, but before the saved framepointer or the spilled registers
2197// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2198// stack layout:
2199// arg1
2200// arg2
2201// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002202// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// move area ]
2204// (possible EBP)
2205// ESI
2206// EDI
2207// local1 ..
2208
2209/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2210/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002211unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 MachineFunction &MF = DAG.getMachineFunction();
2214 const TargetMachine &TM = MF.getTarget();
2215 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2216 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002217 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002218 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002219 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002220 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2221 // Number smaller than 12 so just add the difference.
2222 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2223 } else {
2224 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002227 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002229}
2230
Evan Cheng5f941932010-02-05 02:21:12 +00002231/// MatchingStackOffset - Return true if the given stack call argument is
2232/// already available in the same position (relatively) of the caller's
2233/// incoming argument stack.
2234static
2235bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2236 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2237 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002238 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2239 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002240 if (Arg.getOpcode() == ISD::CopyFromReg) {
2241 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2242 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2243 return false;
2244 MachineInstr *Def = MRI->getVRegDef(VR);
2245 if (!Def)
2246 return false;
2247 if (!Flags.isByVal()) {
2248 if (!TII->isLoadFromStackSlot(Def, FI))
2249 return false;
2250 } else {
2251 unsigned Opcode = Def->getOpcode();
2252 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2253 Def->getOperand(1).isFI()) {
2254 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002255 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002256 } else
2257 return false;
2258 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002259 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2260 if (Flags.isByVal())
2261 // ByVal argument is passed in as a pointer but it's now being
2262 // derefernced. e.g.
2263 // define @foo(%struct.X* %A) {
2264 // tail call @bar(%struct.X* byval %A)
2265 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002266 return false;
2267 SDValue Ptr = Ld->getBasePtr();
2268 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2269 if (!FINode)
2270 return false;
2271 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002272 } else
2273 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002274
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002276 if (!MFI->isFixedObjectIndex(FI))
2277 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002278 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002279}
2280
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2282/// for tail call optimization. Targets which want to do tail call
2283/// optimization should implement this function.
2284bool
2285X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002286 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002288 const SmallVectorImpl<ISD::OutputArg> &Outs,
2289 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002291 if (CalleeCC != CallingConv::Fast &&
2292 CalleeCC != CallingConv::C)
2293 return false;
2294
Evan Cheng7096ae42010-01-29 06:45:59 +00002295 // If -tailcallopt is specified, make fastcc functions tail-callable.
2296 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002297 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002298 if (CalleeCC == CallingConv::Fast &&
2299 CallerF->getCallingConv() == CalleeCC)
2300 return true;
2301 return false;
2302 }
2303
Evan Chengb2c92902010-02-02 02:22:50 +00002304 // Look for obvious safe cases to perform tail call optimization that does not
2305 // requite ABI changes. This is what gcc calls sibcall.
2306
Evan Cheng843bd692010-01-31 06:44:49 +00002307 // Do not tail call optimize vararg calls for now.
2308 if (isVarArg)
2309 return false;
2310
Evan Chenga6bff982010-01-30 01:22:00 +00002311 // If the callee takes no arguments then go on to check the results of the
2312 // call.
2313 if (!Outs.empty()) {
2314 // Check if stack adjustment is needed. For now, do not do this if any
2315 // argument is passed on the stack.
2316 SmallVector<CCValAssign, 16> ArgLocs;
2317 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2318 ArgLocs, *DAG.getContext());
2319 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002320 if (CCInfo.getNextStackOffset()) {
2321 MachineFunction &MF = DAG.getMachineFunction();
2322 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2323 return false;
2324 if (Subtarget->isTargetWin64())
2325 // Win64 ABI has additional complications.
2326 return false;
2327
2328 // Check if the arguments are already laid out in the right way as
2329 // the caller's fixed stack objects.
2330 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002331 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2332 const X86InstrInfo *TII =
2333 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002334 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2335 CCValAssign &VA = ArgLocs[i];
2336 EVT RegVT = VA.getLocVT();
2337 SDValue Arg = Outs[i].Val;
2338 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002339 if (VA.getLocInfo() == CCValAssign::Indirect)
2340 return false;
2341 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002342 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2343 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002344 return false;
2345 }
2346 }
2347 }
Evan Chenga6bff982010-01-30 01:22:00 +00002348 }
Evan Chengb1712452010-01-27 06:25:16 +00002349
Evan Cheng86809cc2010-02-03 03:28:02 +00002350 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351}
2352
Dan Gohman3df24e62008-09-03 23:12:08 +00002353FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002354X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2355 DwarfWriter *dw,
2356 DenseMap<const Value *, unsigned> &vm,
2357 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2358 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002359#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002360 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002361#endif
2362 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002363 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002364#ifndef NDEBUG
2365 , cil
2366#endif
2367 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002368}
2369
2370
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002371//===----------------------------------------------------------------------===//
2372// Other Lowering Hooks
2373//===----------------------------------------------------------------------===//
2374
2375
Dan Gohman475871a2008-07-27 21:46:04 +00002376SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002377 MachineFunction &MF = DAG.getMachineFunction();
2378 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2379 int ReturnAddrIndex = FuncInfo->getRAIndex();
2380
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002381 if (ReturnAddrIndex == 0) {
2382 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002383 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002384 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002385 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002386 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002387 }
2388
Evan Cheng25ab6902006-09-08 06:48:29 +00002389 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002390}
2391
2392
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002393bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2394 bool hasSymbolicDisplacement) {
2395 // Offset should fit into 32 bit immediate field.
2396 if (!isInt32(Offset))
2397 return false;
2398
2399 // If we don't have a symbolic displacement - we don't have any extra
2400 // restrictions.
2401 if (!hasSymbolicDisplacement)
2402 return true;
2403
2404 // FIXME: Some tweaks might be needed for medium code model.
2405 if (M != CodeModel::Small && M != CodeModel::Kernel)
2406 return false;
2407
2408 // For small code model we assume that latest object is 16MB before end of 31
2409 // bits boundary. We may also accept pretty large negative constants knowing
2410 // that all objects are in the positive half of address space.
2411 if (M == CodeModel::Small && Offset < 16*1024*1024)
2412 return true;
2413
2414 // For kernel code model we know that all object resist in the negative half
2415 // of 32bits address space. We may not accept negative offsets, since they may
2416 // be just off and we may accept pretty large positive ones.
2417 if (M == CodeModel::Kernel && Offset > 0)
2418 return true;
2419
2420 return false;
2421}
2422
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002423/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2424/// specific condition code, returning the condition code and the LHS/RHS of the
2425/// comparison to make.
2426static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2427 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002428 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002429 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2430 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2431 // X > -1 -> X == 0, jump !sign.
2432 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002433 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002434 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2435 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002436 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002437 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002438 // X < 1 -> X <= 0
2439 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002440 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002441 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002442 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002443
Evan Chengd9558e02006-01-06 00:43:03 +00002444 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002445 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002446 case ISD::SETEQ: return X86::COND_E;
2447 case ISD::SETGT: return X86::COND_G;
2448 case ISD::SETGE: return X86::COND_GE;
2449 case ISD::SETLT: return X86::COND_L;
2450 case ISD::SETLE: return X86::COND_LE;
2451 case ISD::SETNE: return X86::COND_NE;
2452 case ISD::SETULT: return X86::COND_B;
2453 case ISD::SETUGT: return X86::COND_A;
2454 case ISD::SETULE: return X86::COND_BE;
2455 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002456 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002458
Chris Lattner4c78e022008-12-23 23:42:27 +00002459 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002460
Chris Lattner4c78e022008-12-23 23:42:27 +00002461 // If LHS is a foldable load, but RHS is not, flip the condition.
2462 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2463 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2464 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2465 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002466 }
2467
Chris Lattner4c78e022008-12-23 23:42:27 +00002468 switch (SetCCOpcode) {
2469 default: break;
2470 case ISD::SETOLT:
2471 case ISD::SETOLE:
2472 case ISD::SETUGT:
2473 case ISD::SETUGE:
2474 std::swap(LHS, RHS);
2475 break;
2476 }
2477
2478 // On a floating point condition, the flags are set as follows:
2479 // ZF PF CF op
2480 // 0 | 0 | 0 | X > Y
2481 // 0 | 0 | 1 | X < Y
2482 // 1 | 0 | 0 | X == Y
2483 // 1 | 1 | 1 | unordered
2484 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002485 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002486 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002487 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 case ISD::SETOLT: // flipped
2489 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002490 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002491 case ISD::SETOLE: // flipped
2492 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002493 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002494 case ISD::SETUGT: // flipped
2495 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002496 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002497 case ISD::SETUGE: // flipped
2498 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002499 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002500 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002501 case ISD::SETNE: return X86::COND_NE;
2502 case ISD::SETUO: return X86::COND_P;
2503 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002504 case ISD::SETOEQ:
2505 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 }
Evan Chengd9558e02006-01-06 00:43:03 +00002507}
2508
Evan Cheng4a460802006-01-11 00:33:36 +00002509/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2510/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002511/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002512static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002513 switch (X86CC) {
2514 default:
2515 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002516 case X86::COND_B:
2517 case X86::COND_BE:
2518 case X86::COND_E:
2519 case X86::COND_P:
2520 case X86::COND_A:
2521 case X86::COND_AE:
2522 case X86::COND_NE:
2523 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002524 return true;
2525 }
2526}
2527
Evan Chengeb2f9692009-10-27 19:56:55 +00002528/// isFPImmLegal - Returns true if the target can instruction select the
2529/// specified FP immediate natively. If false, the legalizer will
2530/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002531bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002532 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2533 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2534 return true;
2535 }
2536 return false;
2537}
2538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2540/// the specified range (L, H].
2541static bool isUndefOrInRange(int Val, int Low, int Hi) {
2542 return (Val < 0) || (Val >= Low && Val < Hi);
2543}
2544
2545/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2546/// specified value.
2547static bool isUndefOrEqual(int Val, int CmpVal) {
2548 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002549 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002551}
2552
Nate Begeman9008ca62009-04-27 18:41:29 +00002553/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2554/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2555/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002556static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 return (Mask[0] < 2 && Mask[1] < 2);
2561 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002562}
2563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002565 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 N->getMask(M);
2567 return ::isPSHUFDMask(M, N->getValueType(0));
2568}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002569
Nate Begeman9008ca62009-04-27 18:41:29 +00002570/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2571/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002572static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 // Lower quadword copied in order or undef.
2577 for (int i = 0; i != 4; ++i)
2578 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002580
Evan Cheng506d3df2006-03-29 23:07:14 +00002581 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 for (int i = 4; i != 8; ++i)
2583 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002585
Evan Cheng506d3df2006-03-29 23:07:14 +00002586 return true;
2587}
2588
Nate Begeman9008ca62009-04-27 18:41:29 +00002589bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002590 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 N->getMask(M);
2592 return ::isPSHUFHWMask(M, N->getValueType(0));
2593}
Evan Cheng506d3df2006-03-29 23:07:14 +00002594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2596/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002597static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002599 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002600
Rafael Espindola15684b22009-04-24 12:40:33 +00002601 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 for (int i = 4; i != 8; ++i)
2603 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002604 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002605
Rafael Espindola15684b22009-04-24 12:40:33 +00002606 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 for (int i = 0; i != 4; ++i)
2608 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002610
Rafael Espindola15684b22009-04-24 12:40:33 +00002611 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002612}
2613
Nate Begeman9008ca62009-04-27 18:41:29 +00002614bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002615 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 N->getMask(M);
2617 return ::isPSHUFLWMask(M, N->getValueType(0));
2618}
2619
Nate Begemana09008b2009-10-19 02:17:23 +00002620/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2621/// is suitable for input to PALIGNR.
2622static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2623 bool hasSSSE3) {
2624 int i, e = VT.getVectorNumElements();
2625
2626 // Do not handle v2i64 / v2f64 shuffles with palignr.
2627 if (e < 4 || !hasSSSE3)
2628 return false;
2629
2630 for (i = 0; i != e; ++i)
2631 if (Mask[i] >= 0)
2632 break;
2633
2634 // All undef, not a palignr.
2635 if (i == e)
2636 return false;
2637
2638 // Determine if it's ok to perform a palignr with only the LHS, since we
2639 // don't have access to the actual shuffle elements to see if RHS is undef.
2640 bool Unary = Mask[i] < (int)e;
2641 bool NeedsUnary = false;
2642
2643 int s = Mask[i] - i;
2644
2645 // Check the rest of the elements to see if they are consecutive.
2646 for (++i; i != e; ++i) {
2647 int m = Mask[i];
2648 if (m < 0)
2649 continue;
2650
2651 Unary = Unary && (m < (int)e);
2652 NeedsUnary = NeedsUnary || (m < s);
2653
2654 if (NeedsUnary && !Unary)
2655 return false;
2656 if (Unary && m != ((s+i) & (e-1)))
2657 return false;
2658 if (!Unary && m != (s+i))
2659 return false;
2660 }
2661 return true;
2662}
2663
2664bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2665 SmallVector<int, 8> M;
2666 N->getMask(M);
2667 return ::isPALIGNRMask(M, N->getValueType(0), true);
2668}
2669
Evan Cheng14aed5e2006-03-24 01:18:28 +00002670/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2671/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002672static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 int NumElems = VT.getVectorNumElements();
2674 if (NumElems != 2 && NumElems != 4)
2675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 int Half = NumElems / 2;
2678 for (int i = 0; i < Half; ++i)
2679 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002680 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 for (int i = Half; i < NumElems; ++i)
2682 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002683 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002684
Evan Cheng14aed5e2006-03-24 01:18:28 +00002685 return true;
2686}
2687
Nate Begeman9008ca62009-04-27 18:41:29 +00002688bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2689 SmallVector<int, 8> M;
2690 N->getMask(M);
2691 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002692}
2693
Evan Cheng213d2cf2007-05-17 18:45:50 +00002694/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002695/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2696/// half elements to come from vector 1 (which would equal the dest.) and
2697/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002698static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002700
2701 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002703
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 int Half = NumElems / 2;
2705 for (int i = 0; i < Half; ++i)
2706 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002707 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 for (int i = Half; i < NumElems; ++i)
2709 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002710 return false;
2711 return true;
2712}
2713
Nate Begeman9008ca62009-04-27 18:41:29 +00002714static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2715 SmallVector<int, 8> M;
2716 N->getMask(M);
2717 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002718}
2719
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002720/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2721/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002722bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2723 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002724 return false;
2725
Evan Cheng2064a2b2006-03-28 06:50:32 +00002726 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2728 isUndefOrEqual(N->getMaskElt(1), 7) &&
2729 isUndefOrEqual(N->getMaskElt(2), 2) &&
2730 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002731}
2732
Nate Begeman0b10b912009-11-07 23:17:15 +00002733/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2734/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2735/// <2, 3, 2, 3>
2736bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2737 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2738
2739 if (NumElems != 4)
2740 return false;
2741
2742 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2743 isUndefOrEqual(N->getMaskElt(1), 3) &&
2744 isUndefOrEqual(N->getMaskElt(2), 2) &&
2745 isUndefOrEqual(N->getMaskElt(3), 3);
2746}
2747
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2749/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002750bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2751 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002752
Evan Cheng5ced1d82006-04-06 23:23:56 +00002753 if (NumElems != 2 && NumElems != 4)
2754 return false;
2755
Evan Chengc5cdff22006-04-07 21:53:05 +00002756 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002758 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759
Evan Chengc5cdff22006-04-07 21:53:05 +00002760 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002762 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763
2764 return true;
2765}
2766
Nate Begeman0b10b912009-11-07 23:17:15 +00002767/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2768/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2769bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771
Evan Cheng5ced1d82006-04-06 23:23:56 +00002772 if (NumElems != 2 && NumElems != 4)
2773 return false;
2774
Evan Chengc5cdff22006-04-07 21:53:05 +00002775 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002777 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002778
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 for (unsigned i = 0; i < NumElems/2; ++i)
2780 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002781 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002782
2783 return true;
2784}
2785
Evan Cheng0038e592006-03-28 00:39:58 +00002786/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2787/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002788static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002789 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002791 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002792 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002793
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2795 int BitI = Mask[i];
2796 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002797 if (!isUndefOrEqual(BitI, j))
2798 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002799 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002800 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002801 return false;
2802 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002803 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002804 return false;
2805 }
Evan Cheng0038e592006-03-28 00:39:58 +00002806 }
Evan Cheng0038e592006-03-28 00:39:58 +00002807 return true;
2808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2811 SmallVector<int, 8> M;
2812 N->getMask(M);
2813 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002814}
2815
Evan Cheng4fcb9222006-03-28 02:43:26 +00002816/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2817/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002818static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002819 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002821 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2825 int BitI = Mask[i];
2826 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002827 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002828 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002829 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002830 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002831 return false;
2832 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002833 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002834 return false;
2835 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002836 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002837 return true;
2838}
2839
Nate Begeman9008ca62009-04-27 18:41:29 +00002840bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2841 SmallVector<int, 8> M;
2842 N->getMask(M);
2843 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002844}
2845
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002846/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2847/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2848/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002851 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002852 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2855 int BitI = Mask[i];
2856 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002857 if (!isUndefOrEqual(BitI, j))
2858 return false;
2859 if (!isUndefOrEqual(BitI1, j))
2860 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002861 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002863}
2864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2866 SmallVector<int, 8> M;
2867 N->getMask(M);
2868 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2869}
2870
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002871/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2872/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2873/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002876 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2877 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002878
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2880 int BitI = Mask[i];
2881 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002882 if (!isUndefOrEqual(BitI, j))
2883 return false;
2884 if (!isUndefOrEqual(BitI1, j))
2885 return false;
2886 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002887 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002888}
2889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2891 SmallVector<int, 8> M;
2892 N->getMask(M);
2893 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2894}
2895
Evan Cheng017dcc62006-04-21 01:05:10 +00002896/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2897/// specifies a shuffle of elements that is suitable for input to MOVSS,
2898/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002899static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002900 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002901 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002902
2903 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002904
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002906 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 for (int i = 1; i < NumElts; ++i)
2909 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002910 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002911
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002912 return true;
2913}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2916 SmallVector<int, 8> M;
2917 N->getMask(M);
2918 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002919}
2920
Evan Cheng017dcc62006-04-21 01:05:10 +00002921/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2922/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002923/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002924static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 bool V2IsSplat = false, bool V2IsUndef = false) {
2926 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002927 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002928 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002931 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 for (int i = 1; i < NumOps; ++i)
2934 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2935 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2936 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002937 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002938
Evan Cheng39623da2006-04-20 08:58:49 +00002939 return true;
2940}
2941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002943 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 SmallVector<int, 8> M;
2945 N->getMask(M);
2946 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002947}
2948
Evan Chengd9539472006-04-14 21:59:03 +00002949/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2950/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002951bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2952 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002953 return false;
2954
2955 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002956 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int Elt = N->getMaskElt(i);
2958 if (Elt >= 0 && Elt != 1)
2959 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002960 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002961
2962 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002963 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int Elt = N->getMaskElt(i);
2965 if (Elt >= 0 && Elt != 3)
2966 return false;
2967 if (Elt == 3)
2968 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002969 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002970 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002972 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002973}
2974
2975/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2976/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002977bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2978 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002979 return false;
2980
2981 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 for (unsigned i = 0; i < 2; ++i)
2983 if (N->getMaskElt(i) > 0)
2984 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002985
2986 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002987 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int Elt = N->getMaskElt(i);
2989 if (Elt >= 0 && Elt != 2)
2990 return false;
2991 if (Elt == 2)
2992 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002993 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002995 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002996}
2997
Evan Cheng0b457f02008-09-25 20:50:48 +00002998/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2999/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003000bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3001 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003002
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 for (int i = 0; i < e; ++i)
3004 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003005 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 for (int i = 0; i < e; ++i)
3007 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003008 return false;
3009 return true;
3010}
3011
Evan Cheng63d33002006-03-22 08:01:21 +00003012/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003013/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003014unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3016 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3017
Evan Chengb9df0ca2006-03-22 02:53:00 +00003018 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3019 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 for (int i = 0; i < NumOperands; ++i) {
3021 int Val = SVOp->getMaskElt(NumOperands-i-1);
3022 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003023 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003024 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003025 if (i != NumOperands - 1)
3026 Mask <<= Shift;
3027 }
Evan Cheng63d33002006-03-22 08:01:21 +00003028 return Mask;
3029}
3030
Evan Cheng506d3df2006-03-29 23:07:14 +00003031/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003032/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003033unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 unsigned Mask = 0;
3036 // 8 nodes, but we only care about the last 4.
3037 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 int Val = SVOp->getMaskElt(i);
3039 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003040 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003041 if (i != 4)
3042 Mask <<= 2;
3043 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003044 return Mask;
3045}
3046
3047/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003048/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003049unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003051 unsigned Mask = 0;
3052 // 8 nodes, but we only care about the first 4.
3053 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 int Val = SVOp->getMaskElt(i);
3055 if (Val >= 0)
3056 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003057 if (i != 0)
3058 Mask <<= 2;
3059 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003060 return Mask;
3061}
3062
Nate Begemana09008b2009-10-19 02:17:23 +00003063/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3064/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3065unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3066 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3067 EVT VVT = N->getValueType(0);
3068 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3069 int Val = 0;
3070
3071 unsigned i, e;
3072 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3073 Val = SVOp->getMaskElt(i);
3074 if (Val >= 0)
3075 break;
3076 }
3077 return (Val - i) * EltSize;
3078}
3079
Evan Cheng37b73872009-07-30 08:33:02 +00003080/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3081/// constant +0.0.
3082bool X86::isZeroNode(SDValue Elt) {
3083 return ((isa<ConstantSDNode>(Elt) &&
3084 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3085 (isa<ConstantFPSDNode>(Elt) &&
3086 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3087}
3088
Nate Begeman9008ca62009-04-27 18:41:29 +00003089/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3090/// their permute mask.
3091static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3092 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003093 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003094 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003096
Nate Begeman5a5ca152009-04-29 05:20:52 +00003097 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 int idx = SVOp->getMaskElt(i);
3099 if (idx < 0)
3100 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003101 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003103 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003105 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3107 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003108}
3109
Evan Cheng779ccea2007-12-07 21:30:01 +00003110/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3111/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003112static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003113 unsigned NumElems = VT.getVectorNumElements();
3114 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 int idx = Mask[i];
3116 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003117 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003118 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003120 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003122 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003123}
3124
Evan Cheng533a0aa2006-04-19 20:35:22 +00003125/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3126/// match movhlps. The lower half elements should come from upper half of
3127/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003128/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003129static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3130 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003131 return false;
3132 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003134 return false;
3135 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003137 return false;
3138 return true;
3139}
3140
Evan Cheng5ced1d82006-04-06 23:23:56 +00003141/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003142/// is promoted to a vector. It also returns the LoadSDNode by reference if
3143/// required.
3144static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003145 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3146 return false;
3147 N = N->getOperand(0).getNode();
3148 if (!ISD::isNON_EXTLoad(N))
3149 return false;
3150 if (LD)
3151 *LD = cast<LoadSDNode>(N);
3152 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153}
3154
Evan Cheng533a0aa2006-04-19 20:35:22 +00003155/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3156/// match movlp{s|d}. The lower half elements should come from lower half of
3157/// V1 (and in order), and the upper half elements should come from the upper
3158/// half of V2 (and in order). And since V1 will become the source of the
3159/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003160static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3161 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003162 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003163 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003164 // Is V2 is a vector load, don't do this transformation. We will try to use
3165 // load folding shufps op.
3166 if (ISD::isNON_EXTLoad(V2))
3167 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168
Nate Begeman5a5ca152009-04-29 05:20:52 +00003169 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003170
Evan Cheng533a0aa2006-04-19 20:35:22 +00003171 if (NumElems != 2 && NumElems != 4)
3172 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003173 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003175 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003176 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003178 return false;
3179 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180}
3181
Evan Cheng39623da2006-04-20 08:58:49 +00003182/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3183/// all the same.
3184static bool isSplatVector(SDNode *N) {
3185 if (N->getOpcode() != ISD::BUILD_VECTOR)
3186 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187
Dan Gohman475871a2008-07-27 21:46:04 +00003188 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003189 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3190 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003191 return false;
3192 return true;
3193}
3194
Evan Cheng213d2cf2007-05-17 18:45:50 +00003195/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003196/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003197/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003198static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue V1 = N->getOperand(0);
3200 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003201 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3202 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003206 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3207 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003208 if (Opc != ISD::BUILD_VECTOR ||
3209 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 return false;
3211 } else if (Idx >= 0) {
3212 unsigned Opc = V1.getOpcode();
3213 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3214 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003215 if (Opc != ISD::BUILD_VECTOR ||
3216 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003217 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003218 }
3219 }
3220 return true;
3221}
3222
3223/// getZeroVector - Returns a vector of specified type with all zero elements.
3224///
Owen Andersone50ed302009-08-10 22:56:29 +00003225static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003226 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003227 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003228
Chris Lattner8a594482007-11-25 00:24:49 +00003229 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3230 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003232 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003235 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3237 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003238 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003241 }
Dale Johannesenace16102009-02-03 19:33:06 +00003242 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003243}
3244
Chris Lattner8a594482007-11-25 00:24:49 +00003245/// getOnesVector - Returns a vector of specified type with all bits set.
3246///
Owen Andersone50ed302009-08-10 22:56:29 +00003247static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003248 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003249
Chris Lattner8a594482007-11-25 00:24:49 +00003250 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3251 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003253 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003254 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003256 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003258 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003259}
3260
3261
Evan Cheng39623da2006-04-20 08:58:49 +00003262/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3263/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003264static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003265 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003266 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003267
Evan Cheng39623da2006-04-20 08:58:49 +00003268 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 SmallVector<int, 8> MaskVec;
3270 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003271
Nate Begeman5a5ca152009-04-29 05:20:52 +00003272 for (unsigned i = 0; i != NumElems; ++i) {
3273 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 MaskVec[i] = NumElems;
3275 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003276 }
Evan Cheng39623da2006-04-20 08:58:49 +00003277 }
Evan Cheng39623da2006-04-20 08:58:49 +00003278 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3280 SVOp->getOperand(1), &MaskVec[0]);
3281 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003282}
3283
Evan Cheng017dcc62006-04-21 01:05:10 +00003284/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3285/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003286static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 SDValue V2) {
3288 unsigned NumElems = VT.getVectorNumElements();
3289 SmallVector<int, 8> Mask;
3290 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003291 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 Mask.push_back(i);
3293 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003294}
3295
Nate Begeman9008ca62009-04-27 18:41:29 +00003296/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003297static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 SDValue V2) {
3299 unsigned NumElems = VT.getVectorNumElements();
3300 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003301 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 Mask.push_back(i);
3303 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003304 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003306}
3307
Nate Begeman9008ca62009-04-27 18:41:29 +00003308/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003309static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 SDValue V2) {
3311 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003312 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003314 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 Mask.push_back(i + Half);
3316 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003317 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003319}
3320
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003321/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003322static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 bool HasSSE2) {
3324 if (SV->getValueType(0).getVectorNumElements() <= 4)
3325 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003326
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003328 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 DebugLoc dl = SV->getDebugLoc();
3330 SDValue V1 = SV->getOperand(0);
3331 int NumElems = VT.getVectorNumElements();
3332 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003333
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 // unpack elements to the correct location
3335 while (NumElems > 4) {
3336 if (EltNo < NumElems/2) {
3337 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3338 } else {
3339 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3340 EltNo -= NumElems/2;
3341 }
3342 NumElems >>= 1;
3343 }
Eric Christopherfd179292009-08-27 18:07:15 +00003344
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 // Perform the splat.
3346 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003347 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3349 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003350}
3351
Evan Chengba05f722006-04-21 23:03:30 +00003352/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003353/// vector of zero or undef vector. This produces a shuffle where the low
3354/// element of V2 is swizzled into the zero/undef vector, landing at element
3355/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003356static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003357 bool isZero, bool HasSSE2,
3358 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003359 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3362 unsigned NumElems = VT.getVectorNumElements();
3363 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003364 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 // If this is the insertion idx, put the low elt of V2 here.
3366 MaskVec.push_back(i == Idx ? NumElems : i);
3367 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003368}
3369
Evan Chengf26ffe92008-05-29 08:22:04 +00003370/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3371/// a shuffle that is zero.
3372static
Nate Begeman9008ca62009-04-27 18:41:29 +00003373unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3374 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003375 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003377 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 int Idx = SVOp->getMaskElt(Index);
3379 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003380 ++NumZeros;
3381 continue;
3382 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003384 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003385 ++NumZeros;
3386 else
3387 break;
3388 }
3389 return NumZeros;
3390}
3391
3392/// isVectorShift - Returns true if the shuffle can be implemented as a
3393/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003394/// FIXME: split into pslldqi, psrldqi, palignr variants.
3395static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003396 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003398
3399 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003401 if (!NumZeros) {
3402 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003404 if (!NumZeros)
3405 return false;
3406 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003407 bool SeenV1 = false;
3408 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 for (int i = NumZeros; i < NumElems; ++i) {
3410 int Val = isLeft ? (i - NumZeros) : i;
3411 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3412 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003413 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 SeenV1 = true;
3416 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003418 SeenV2 = true;
3419 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003421 return false;
3422 }
3423 if (SeenV1 && SeenV2)
3424 return false;
3425
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003427 ShAmt = NumZeros;
3428 return true;
3429}
3430
3431
Evan Chengc78d3b42006-04-24 18:01:45 +00003432/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3433///
Dan Gohman475871a2008-07-27 21:46:04 +00003434static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003435 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003436 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003438 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003439
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003440 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003441 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 bool First = true;
3443 for (unsigned i = 0; i < 16; ++i) {
3444 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3445 if (ThisIsNonZero && First) {
3446 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003448 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003450 First = false;
3451 }
3452
3453 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003455 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3456 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003457 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 }
3460 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3462 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3463 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003464 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 } else
3467 ThisElt = LastElt;
3468
Gabor Greifba36cb52008-08-28 21:40:38 +00003469 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003471 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003472 }
3473 }
3474
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003476}
3477
Bill Wendlinga348c562007-03-22 18:42:45 +00003478/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003479///
Dan Gohman475871a2008-07-27 21:46:04 +00003480static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003482 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003484 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003485
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003486 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003488 bool First = true;
3489 for (unsigned i = 0; i < 8; ++i) {
3490 bool isNonZero = (NonZeros & (1 << i)) != 0;
3491 if (isNonZero) {
3492 if (First) {
3493 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 First = false;
3498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003499 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003501 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003502 }
3503 }
3504
3505 return V;
3506}
3507
Evan Chengf26ffe92008-05-29 08:22:04 +00003508/// getVShift - Return a vector logical shift node.
3509///
Owen Andersone50ed302009-08-10 22:56:29 +00003510static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 unsigned NumBits, SelectionDAG &DAG,
3512 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003513 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003515 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003516 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3517 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3518 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003519 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003520}
3521
Dan Gohman475871a2008-07-27 21:46:04 +00003522SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003523X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3524 SelectionDAG &DAG) {
3525
3526 // Check if the scalar load can be widened into a vector load. And if
3527 // the address is "base + cst" see if the cst can be "absorbed" into
3528 // the shuffle mask.
3529 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3530 SDValue Ptr = LD->getBasePtr();
3531 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3532 return SDValue();
3533 EVT PVT = LD->getValueType(0);
3534 if (PVT != MVT::i32 && PVT != MVT::f32)
3535 return SDValue();
3536
3537 int FI = -1;
3538 int64_t Offset = 0;
3539 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3540 FI = FINode->getIndex();
3541 Offset = 0;
3542 } else if (Ptr.getOpcode() == ISD::ADD &&
3543 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3544 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3545 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3546 Offset = Ptr.getConstantOperandVal(1);
3547 Ptr = Ptr.getOperand(0);
3548 } else {
3549 return SDValue();
3550 }
3551
3552 SDValue Chain = LD->getChain();
3553 // Make sure the stack object alignment is at least 16.
3554 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3555 if (DAG.InferPtrAlignment(Ptr) < 16) {
3556 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003557 // Can't change the alignment. FIXME: It's possible to compute
3558 // the exact stack offset and reference FI + adjust offset instead.
3559 // If someone *really* cares about this. That's the way to implement it.
3560 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003561 } else {
3562 MFI->setObjectAlignment(FI, 16);
3563 }
3564 }
3565
3566 // (Offset % 16) must be multiple of 4. Then address is then
3567 // Ptr + (Offset & ~15).
3568 if (Offset < 0)
3569 return SDValue();
3570 if ((Offset % 16) & 3)
3571 return SDValue();
3572 int64_t StartOffset = Offset & ~15;
3573 if (StartOffset)
3574 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3575 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3576
3577 int EltNo = (Offset - StartOffset) >> 2;
3578 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3579 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003580 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3581 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003582 // Canonicalize it to a v4i32 shuffle.
3583 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3584 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3585 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3586 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3587 }
3588
3589 return SDValue();
3590}
3591
3592SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003593X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003594 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003595 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003596 if (ISD::isBuildVectorAllZeros(Op.getNode())
3597 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003598 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3599 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3600 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003602 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003603
Gabor Greifba36cb52008-08-28 21:40:38 +00003604 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003605 return getOnesVector(Op.getValueType(), DAG, dl);
3606 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003607 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003608
Owen Andersone50ed302009-08-10 22:56:29 +00003609 EVT VT = Op.getValueType();
3610 EVT ExtVT = VT.getVectorElementType();
3611 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003612
3613 unsigned NumElems = Op.getNumOperands();
3614 unsigned NumZero = 0;
3615 unsigned NumNonZero = 0;
3616 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003617 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003618 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003620 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003621 if (Elt.getOpcode() == ISD::UNDEF)
3622 continue;
3623 Values.insert(Elt);
3624 if (Elt.getOpcode() != ISD::Constant &&
3625 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003626 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003627 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003628 NumZero++;
3629 else {
3630 NonZeros |= (1 << i);
3631 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003632 }
3633 }
3634
Dan Gohman7f321562007-06-25 16:23:39 +00003635 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003636 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003637 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003638 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003639
Chris Lattner67f453a2008-03-09 05:42:06 +00003640 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003641 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003642 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003644
Chris Lattner62098042008-03-09 01:05:04 +00003645 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3646 // the value are obviously zero, truncate the value to i32 and do the
3647 // insertion that way. Only do this if the value is non-constant or if the
3648 // value is a constant being inserted into element 0. It is cheaper to do
3649 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003651 (!IsAllConstants || Idx == 0)) {
3652 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3653 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3655 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattner62098042008-03-09 01:05:04 +00003657 // Truncate the value (which may itself be a constant) to i32, and
3658 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003660 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003661 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3662 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003663
Chris Lattner62098042008-03-09 01:05:04 +00003664 // Now we have our 32-bit value zero extended in the low element of
3665 // a vector. If Idx != 0, swizzle it into place.
3666 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 SmallVector<int, 4> Mask;
3668 Mask.push_back(Idx);
3669 for (unsigned i = 1; i != VecElts; ++i)
3670 Mask.push_back(i);
3671 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003672 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003674 }
Dale Johannesenace16102009-02-03 19:33:06 +00003675 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003676 }
3677 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003678
Chris Lattner19f79692008-03-08 22:59:52 +00003679 // If we have a constant or non-constant insertion into the low element of
3680 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3681 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003682 // depending on what the source datatype is.
3683 if (Idx == 0) {
3684 if (NumZero == 0) {
3685 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3687 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003688 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3689 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3690 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3691 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3693 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3694 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003695 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3696 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3697 Subtarget->hasSSE2(), DAG);
3698 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3699 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003700 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003701
3702 // Is it a vector logical left shift?
3703 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003704 X86::isZeroNode(Op.getOperand(0)) &&
3705 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003706 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003707 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003708 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003709 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003710 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003712
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003713 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003714 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715
Chris Lattner19f79692008-03-08 22:59:52 +00003716 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3717 // is a non-constant being inserted into an element other than the low one,
3718 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3719 // movd/movss) to move this into the low element, then shuffle it into
3720 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003721 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003722 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003723
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003725 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3726 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003727 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003728 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003729 MaskVec.push_back(i == Idx ? 0 : 1);
3730 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003731 }
3732 }
3733
Chris Lattner67f453a2008-03-09 05:42:06 +00003734 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003735 if (Values.size() == 1) {
3736 if (EVTBits == 32) {
3737 // Instead of a shuffle like this:
3738 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3739 // Check if it's possible to issue this instead.
3740 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3741 unsigned Idx = CountTrailingZeros_32(NonZeros);
3742 SDValue Item = Op.getOperand(Idx);
3743 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3744 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3745 }
Dan Gohman475871a2008-07-27 21:46:04 +00003746 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003747 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003748
Dan Gohmana3941172007-07-24 22:55:08 +00003749 // A vector full of immediates; various special cases are already
3750 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003751 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003752 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003753
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003754 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003755 if (EVTBits == 64) {
3756 if (NumNonZero == 1) {
3757 // One half is zero or undef.
3758 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003759 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003760 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003761 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3762 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003763 }
Dan Gohman475871a2008-07-27 21:46:04 +00003764 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003765 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003766
3767 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003768 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003770 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003771 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003772 }
3773
Bill Wendling826f36f2007-03-28 00:57:11 +00003774 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003776 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003777 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778 }
3779
3780 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003781 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003782 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783 if (NumElems == 4 && NumZero > 0) {
3784 for (unsigned i = 0; i < 4; ++i) {
3785 bool isZero = !(NonZeros & (1 << i));
3786 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003787 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003788 else
Dale Johannesenace16102009-02-03 19:33:06 +00003789 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 }
3791
3792 for (unsigned i = 0; i < 2; ++i) {
3793 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3794 default: break;
3795 case 0:
3796 V[i] = V[i*2]; // Must be a zero vector.
3797 break;
3798 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 break;
3801 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003803 break;
3804 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003805 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003806 break;
3807 }
3808 }
3809
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003811 bool Reverse = (NonZeros & 0x3) == 2;
3812 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003814 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3815 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3817 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 }
3819
3820 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3822 // values to be inserted is equal to the number of elements, in which case
3823 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003824 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003826 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 getSubtarget()->hasSSE41()) {
3828 V[0] = DAG.getUNDEF(VT);
3829 for (unsigned i = 0; i < NumElems; ++i)
3830 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3831 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3832 Op.getOperand(i), DAG.getIntPtrConstant(i));
3833 return V[0];
3834 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003835 // Expand into a number of unpckl*.
3836 // e.g. for v4f32
3837 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3838 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3839 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003840 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003841 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003842 NumElems >>= 1;
3843 while (NumElems != 0) {
3844 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003846 NumElems >>= 1;
3847 }
3848 return V[0];
3849 }
3850
Dan Gohman475871a2008-07-27 21:46:04 +00003851 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003852}
3853
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003854SDValue
3855X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3856 // We support concatenate two MMX registers and place them in a MMX
3857 // register. This is better than doing a stack convert.
3858 DebugLoc dl = Op.getDebugLoc();
3859 EVT ResVT = Op.getValueType();
3860 assert(Op.getNumOperands() == 2);
3861 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3862 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3863 int Mask[2];
3864 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3865 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3866 InVec = Op.getOperand(1);
3867 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3868 unsigned NumElts = ResVT.getVectorNumElements();
3869 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3870 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3871 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3872 } else {
3873 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3874 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3875 Mask[0] = 0; Mask[1] = 2;
3876 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3877 }
3878 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3879}
3880
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881// v8i16 shuffles - Prefer shuffles in the following order:
3882// 1. [all] pshuflw, pshufhw, optional move
3883// 2. [ssse3] 1 x pshufb
3884// 3. [ssse3] 2 x pshufb + 1 x por
3885// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003886static
Nate Begeman9008ca62009-04-27 18:41:29 +00003887SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3888 SelectionDAG &DAG, X86TargetLowering &TLI) {
3889 SDValue V1 = SVOp->getOperand(0);
3890 SDValue V2 = SVOp->getOperand(1);
3891 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003893
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 // Determine if more than 1 of the words in each of the low and high quadwords
3895 // of the result come from the same quadword of one of the two inputs. Undef
3896 // mask values count as coming from any quadword, for better codegen.
3897 SmallVector<unsigned, 4> LoQuad(4);
3898 SmallVector<unsigned, 4> HiQuad(4);
3899 BitVector InputQuads(4);
3900 for (unsigned i = 0; i < 8; ++i) {
3901 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 MaskVals.push_back(EltIdx);
3904 if (EltIdx < 0) {
3905 ++Quad[0];
3906 ++Quad[1];
3907 ++Quad[2];
3908 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003909 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 }
3911 ++Quad[EltIdx / 4];
3912 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003913 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003914
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 unsigned MaxQuad = 1;
3917 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003918 if (LoQuad[i] > MaxQuad) {
3919 BestLoQuad = i;
3920 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003921 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003922 }
3923
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003925 MaxQuad = 1;
3926 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 if (HiQuad[i] > MaxQuad) {
3928 BestHiQuad = i;
3929 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003930 }
3931 }
3932
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003934 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003935 // single pshufb instruction is necessary. If There are more than 2 input
3936 // quads, disable the next transformation since it does not help SSSE3.
3937 bool V1Used = InputQuads[0] || InputQuads[1];
3938 bool V2Used = InputQuads[2] || InputQuads[3];
3939 if (TLI.getSubtarget()->hasSSSE3()) {
3940 if (InputQuads.count() == 2 && V1Used && V2Used) {
3941 BestLoQuad = InputQuads.find_first();
3942 BestHiQuad = InputQuads.find_next(BestLoQuad);
3943 }
3944 if (InputQuads.count() > 2) {
3945 BestLoQuad = -1;
3946 BestHiQuad = -1;
3947 }
3948 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003949
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3951 // the shuffle mask. If a quad is scored as -1, that means that it contains
3952 // words from all 4 input quadwords.
3953 SDValue NewV;
3954 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 SmallVector<int, 8> MaskV;
3956 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3957 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003958 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3960 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3961 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003962
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3964 // source words for the shuffle, to aid later transformations.
3965 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003966 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003967 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003969 if (idx != (int)i)
3970 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003971 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003972 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 AllWordsInNewV = false;
3974 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003975 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003976
Nate Begemanb9a47b82009-02-23 08:49:38 +00003977 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3978 if (AllWordsInNewV) {
3979 for (int i = 0; i != 8; ++i) {
3980 int idx = MaskVals[i];
3981 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003982 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003983 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 if ((idx != i) && idx < 4)
3985 pshufhw = false;
3986 if ((idx != i) && idx > 3)
3987 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003988 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 V1 = NewV;
3990 V2Used = false;
3991 BestLoQuad = 0;
3992 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003993 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003994
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3996 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003997 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003998 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004000 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004001 }
Eric Christopherfd179292009-08-27 18:07:15 +00004002
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 // If we have SSSE3, and all words of the result are from 1 input vector,
4004 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4005 // is present, fall back to case 4.
4006 if (TLI.getSubtarget()->hasSSSE3()) {
4007 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004008
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004010 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004011 // mask, and elements that come from V1 in the V2 mask, so that the two
4012 // results can be OR'd together.
4013 bool TwoInputs = V1Used && V2Used;
4014 for (unsigned i = 0; i != 8; ++i) {
4015 int EltIdx = MaskVals[i] * 2;
4016 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4018 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 continue;
4020 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4022 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004025 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004026 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004030
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 // Calculate the shuffle mask for the second input, shuffle it, and
4032 // OR it with the first shuffled input.
4033 pshufbMask.clear();
4034 for (unsigned i = 0; i != 8; ++i) {
4035 int EltIdx = MaskVals[i] * 2;
4036 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4038 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 continue;
4040 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4042 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004045 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004046 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 MVT::v16i8, &pshufbMask[0], 16));
4048 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4049 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 }
4051
4052 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4053 // and update MaskVals with new element order.
4054 BitVector InOrder(8);
4055 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 for (int i = 0; i != 4; ++i) {
4058 int idx = MaskVals[i];
4059 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 InOrder.set(i);
4062 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 InOrder.set(i);
4065 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 }
4068 }
4069 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 }
Eric Christopherfd179292009-08-27 18:07:15 +00004074
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4076 // and update MaskVals with the new element order.
4077 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 for (unsigned i = 4; i != 8; ++i) {
4082 int idx = MaskVals[i];
4083 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 InOrder.set(i);
4086 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 InOrder.set(i);
4089 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 }
4092 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 }
Eric Christopherfd179292009-08-27 18:07:15 +00004096
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 // In case BestHi & BestLo were both -1, which means each quadword has a word
4098 // from each of the four input quadwords, calculate the InOrder bitvector now
4099 // before falling through to the insert/extract cleanup.
4100 if (BestLoQuad == -1 && BestHiQuad == -1) {
4101 NewV = V1;
4102 for (int i = 0; i != 8; ++i)
4103 if (MaskVals[i] < 0 || MaskVals[i] == i)
4104 InOrder.set(i);
4105 }
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 // The other elements are put in the right place using pextrw and pinsrw.
4108 for (unsigned i = 0; i != 8; ++i) {
4109 if (InOrder[i])
4110 continue;
4111 int EltIdx = MaskVals[i];
4112 if (EltIdx < 0)
4113 continue;
4114 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 DAG.getIntPtrConstant(i));
4121 }
4122 return NewV;
4123}
4124
4125// v16i8 shuffles - Prefer shuffles in the following order:
4126// 1. [ssse3] 1 x pshufb
4127// 2. [ssse3] 2 x pshufb + 1 x por
4128// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4129static
Nate Begeman9008ca62009-04-27 18:41:29 +00004130SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4131 SelectionDAG &DAG, X86TargetLowering &TLI) {
4132 SDValue V1 = SVOp->getOperand(0);
4133 SDValue V2 = SVOp->getOperand(1);
4134 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004137
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004139 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 // present, fall back to case 3.
4141 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4142 bool V1Only = true;
4143 bool V2Only = true;
4144 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 if (EltIdx < 0)
4147 continue;
4148 if (EltIdx < 16)
4149 V2Only = false;
4150 else
4151 V1Only = false;
4152 }
Eric Christopherfd179292009-08-27 18:07:15 +00004153
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4155 if (TLI.getSubtarget()->hasSSSE3()) {
4156 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004157
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004159 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 //
4161 // Otherwise, we have elements from both input vectors, and must zero out
4162 // elements that come from V2 in the first mask, and V1 in the second mask
4163 // so that we can OR them together.
4164 bool TwoInputs = !(V1Only || V2Only);
4165 for (unsigned i = 0; i != 16; ++i) {
4166 int EltIdx = MaskVals[i];
4167 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 continue;
4170 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 }
4173 // If all the elements are from V2, assign it to V1 and return after
4174 // building the first pshufb.
4175 if (V2Only)
4176 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004178 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 if (!TwoInputs)
4181 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004182
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 // Calculate the shuffle mask for the second input, shuffle it, and
4184 // OR it with the first shuffled input.
4185 pshufbMask.clear();
4186 for (unsigned i = 0; i != 16; ++i) {
4187 int EltIdx = MaskVals[i];
4188 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 continue;
4191 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004195 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 MVT::v16i8, &pshufbMask[0], 16));
4197 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 }
Eric Christopherfd179292009-08-27 18:07:15 +00004199
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 // No SSSE3 - Calculate in place words and then fix all out of place words
4201 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4202 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4204 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 SDValue NewV = V2Only ? V2 : V1;
4206 for (int i = 0; i != 8; ++i) {
4207 int Elt0 = MaskVals[i*2];
4208 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004209
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 // This word of the result is all undef, skip it.
4211 if (Elt0 < 0 && Elt1 < 0)
4212 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004213
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 // This word of the result is already in the correct place, skip it.
4215 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4216 continue;
4217 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4218 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4221 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4222 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004223
4224 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4225 // using a single extract together, load it and store it.
4226 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004228 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004230 DAG.getIntPtrConstant(i));
4231 continue;
4232 }
4233
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004235 // source byte is not also odd, shift the extracted word left 8 bits
4236 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 DAG.getIntPtrConstant(Elt1 / 2));
4240 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004243 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4245 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 }
4247 // If Elt0 is defined, extract it from the appropriate source. If the
4248 // source byte is not also even, shift the extracted word right 8 bits. If
4249 // Elt1 was also defined, OR the extracted values together before
4250 // inserting them in the result.
4251 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4254 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004257 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4259 DAG.getConstant(0x00FF, MVT::i16));
4260 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 : InsElt0;
4262 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 DAG.getIntPtrConstant(i));
4265 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004267}
4268
Evan Cheng7a831ce2007-12-15 03:00:47 +00004269/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4270/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4271/// done when every pair / quad of shuffle mask elements point to elements in
4272/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004273/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4274static
Nate Begeman9008ca62009-04-27 18:41:29 +00004275SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4276 SelectionDAG &DAG,
4277 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004278 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 SDValue V1 = SVOp->getOperand(0);
4280 SDValue V2 = SVOp->getOperand(1);
4281 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004282 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004284 EVT MaskEltVT = MaskVT.getVectorElementType();
4285 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004287 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 case MVT::v4f32: NewVT = MVT::v2f64; break;
4289 case MVT::v4i32: NewVT = MVT::v2i64; break;
4290 case MVT::v8i16: NewVT = MVT::v4i32; break;
4291 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004292 }
4293
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004294 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004295 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004297 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004299 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 int Scale = NumElems / NewWidth;
4301 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004302 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 int StartIdx = -1;
4304 for (int j = 0; j < Scale; ++j) {
4305 int EltIdx = SVOp->getMaskElt(i+j);
4306 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004307 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004309 StartIdx = EltIdx - (EltIdx % Scale);
4310 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004311 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004312 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 if (StartIdx == -1)
4314 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004315 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004317 }
4318
Dale Johannesenace16102009-02-03 19:33:06 +00004319 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4320 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004322}
4323
Evan Chengd880b972008-05-09 21:53:03 +00004324/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004325///
Owen Andersone50ed302009-08-10 22:56:29 +00004326static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 SDValue SrcOp, SelectionDAG &DAG,
4328 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004330 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004331 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332 LD = dyn_cast<LoadSDNode>(SrcOp);
4333 if (!LD) {
4334 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4335 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004336 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4337 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004338 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4339 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004340 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004341 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004343 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4344 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4345 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4346 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004347 SrcOp.getOperand(0)
4348 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004349 }
4350 }
4351 }
4352
Dale Johannesenace16102009-02-03 19:33:06 +00004353 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4354 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004355 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004356 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004357}
4358
Evan Chengace3c172008-07-22 21:13:36 +00004359/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4360/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004361static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004362LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4363 SDValue V1 = SVOp->getOperand(0);
4364 SDValue V2 = SVOp->getOperand(1);
4365 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004366 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004367
Evan Chengace3c172008-07-22 21:13:36 +00004368 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004369 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SmallVector<int, 8> Mask1(4U, -1);
4371 SmallVector<int, 8> PermMask;
4372 SVOp->getMask(PermMask);
4373
Evan Chengace3c172008-07-22 21:13:36 +00004374 unsigned NumHi = 0;
4375 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004376 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 int Idx = PermMask[i];
4378 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004379 Locs[i] = std::make_pair(-1, -1);
4380 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4382 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004383 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004385 NumLo++;
4386 } else {
4387 Locs[i] = std::make_pair(1, NumHi);
4388 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004390 NumHi++;
4391 }
4392 }
4393 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004394
Evan Chengace3c172008-07-22 21:13:36 +00004395 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004396 // If no more than two elements come from either vector. This can be
4397 // implemented with two shuffles. First shuffle gather the elements.
4398 // The second shuffle, which takes the first shuffle as both of its
4399 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004401
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004403
Evan Chengace3c172008-07-22 21:13:36 +00004404 for (unsigned i = 0; i != 4; ++i) {
4405 if (Locs[i].first == -1)
4406 continue;
4407 else {
4408 unsigned Idx = (i < 2) ? 0 : 4;
4409 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004411 }
4412 }
4413
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004415 } else if (NumLo == 3 || NumHi == 3) {
4416 // Otherwise, we must have three elements from one vector, call it X, and
4417 // one element from the other, call it Y. First, use a shufps to build an
4418 // intermediate vector with the one element from Y and the element from X
4419 // that will be in the same half in the final destination (the indexes don't
4420 // matter). Then, use a shufps to build the final vector, taking the half
4421 // containing the element from Y from the intermediate, and the other half
4422 // from X.
4423 if (NumHi == 3) {
4424 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004426 std::swap(V1, V2);
4427 }
4428
4429 // Find the element from V2.
4430 unsigned HiIndex;
4431 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 int Val = PermMask[HiIndex];
4433 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004434 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004435 if (Val >= 4)
4436 break;
4437 }
4438
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 Mask1[0] = PermMask[HiIndex];
4440 Mask1[1] = -1;
4441 Mask1[2] = PermMask[HiIndex^1];
4442 Mask1[3] = -1;
4443 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004444
4445 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 Mask1[0] = PermMask[0];
4447 Mask1[1] = PermMask[1];
4448 Mask1[2] = HiIndex & 1 ? 6 : 4;
4449 Mask1[3] = HiIndex & 1 ? 4 : 6;
4450 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004451 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 Mask1[0] = HiIndex & 1 ? 2 : 0;
4453 Mask1[1] = HiIndex & 1 ? 0 : 2;
4454 Mask1[2] = PermMask[2];
4455 Mask1[3] = PermMask[3];
4456 if (Mask1[2] >= 0)
4457 Mask1[2] += 4;
4458 if (Mask1[3] >= 0)
4459 Mask1[3] += 4;
4460 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004461 }
Evan Chengace3c172008-07-22 21:13:36 +00004462 }
4463
4464 // Break it into (shuffle shuffle_hi, shuffle_lo).
4465 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 SmallVector<int,8> LoMask(4U, -1);
4467 SmallVector<int,8> HiMask(4U, -1);
4468
4469 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004470 unsigned MaskIdx = 0;
4471 unsigned LoIdx = 0;
4472 unsigned HiIdx = 2;
4473 for (unsigned i = 0; i != 4; ++i) {
4474 if (i == 2) {
4475 MaskPtr = &HiMask;
4476 MaskIdx = 1;
4477 LoIdx = 0;
4478 HiIdx = 2;
4479 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 int Idx = PermMask[i];
4481 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004482 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004484 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004486 LoIdx++;
4487 } else {
4488 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004490 HiIdx++;
4491 }
4492 }
4493
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4495 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4496 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004497 for (unsigned i = 0; i != 4; ++i) {
4498 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004500 } else {
4501 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004503 }
4504 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004506}
4507
Dan Gohman475871a2008-07-27 21:46:04 +00004508SDValue
4509X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue V1 = Op.getOperand(0);
4512 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004513 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004514 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004516 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004517 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4518 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004519 bool V1IsSplat = false;
4520 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004521
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004523 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004524
Nate Begeman9008ca62009-04-27 18:41:29 +00004525 // Promote splats to v4f32.
4526 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004527 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 return Op;
4529 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 }
4531
Evan Cheng7a831ce2007-12-15 03:00:47 +00004532 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4533 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004536 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004537 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004538 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004540 // FIXME: Figure out a cleaner way to do this.
4541 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004542 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004544 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4546 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4547 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004548 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004549 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4551 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004552 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004554 }
4555 }
Eric Christopherfd179292009-08-27 18:07:15 +00004556
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 if (X86::isPSHUFDMask(SVOp))
4558 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004559
Evan Chengf26ffe92008-05-29 08:22:04 +00004560 // Check if this can be converted into a logical shift.
4561 bool isLeft = false;
4562 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004565 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004566 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004567 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004568 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004569 EVT EltVT = VT.getVectorElementType();
4570 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004571 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004572 }
Eric Christopherfd179292009-08-27 18:07:15 +00004573
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004575 if (V1IsUndef)
4576 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004577 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004578 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004579 if (!isMMX)
4580 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004581 }
Eric Christopherfd179292009-08-27 18:07:15 +00004582
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 // FIXME: fold these into legal mask.
4584 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4585 X86::isMOVSLDUPMask(SVOp) ||
4586 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004587 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004589 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 if (ShouldXformToMOVHLPS(SVOp) ||
4592 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4593 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004594
Evan Chengf26ffe92008-05-29 08:22:04 +00004595 if (isShift) {
4596 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004597 EVT EltVT = VT.getVectorElementType();
4598 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004599 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004600 }
Eric Christopherfd179292009-08-27 18:07:15 +00004601
Evan Cheng9eca5e82006-10-25 21:49:50 +00004602 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004603 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4604 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004605 V1IsSplat = isSplatVector(V1.getNode());
4606 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004607
Chris Lattner8a594482007-11-25 00:24:49 +00004608 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004609 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 Op = CommuteVectorShuffle(SVOp, DAG);
4611 SVOp = cast<ShuffleVectorSDNode>(Op);
4612 V1 = SVOp->getOperand(0);
4613 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004614 std::swap(V1IsSplat, V2IsSplat);
4615 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004616 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004617 }
4618
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4620 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004621 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 return V1;
4623 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4624 // the instruction selector will not match, so get a canonical MOVL with
4625 // swapped operands to undo the commute.
4626 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004627 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004628
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4630 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4631 X86::isUNPCKLMask(SVOp) ||
4632 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004633 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004634
Evan Cheng9bbbb982006-10-25 20:48:19 +00004635 if (V2IsSplat) {
4636 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004637 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004638 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 SDValue NewMask = NormalizeMask(SVOp, DAG);
4640 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4641 if (NSVOp != SVOp) {
4642 if (X86::isUNPCKLMask(NSVOp, true)) {
4643 return NewMask;
4644 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4645 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004646 }
4647 }
4648 }
4649
Evan Cheng9eca5e82006-10-25 21:49:50 +00004650 if (Commuted) {
4651 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 // FIXME: this seems wrong.
4653 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4654 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4655 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4656 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4657 X86::isUNPCKLMask(NewSVOp) ||
4658 X86::isUNPCKHMask(NewSVOp))
4659 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004660 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004661
Nate Begemanb9a47b82009-02-23 08:49:38 +00004662 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004663
4664 // Normalize the node to match x86 shuffle ops if needed
4665 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4666 return CommuteVectorShuffle(SVOp, DAG);
4667
4668 // Check for legal shuffle and return?
4669 SmallVector<int, 16> PermMask;
4670 SVOp->getMask(PermMask);
4671 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004672 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Evan Cheng14b32e12007-12-11 01:46:18 +00004674 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004677 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004678 return NewOp;
4679 }
4680
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004683 if (NewOp.getNode())
4684 return NewOp;
4685 }
Eric Christopherfd179292009-08-27 18:07:15 +00004686
Evan Chengace3c172008-07-22 21:13:36 +00004687 // Handle all 4 wide cases with a number of shuffles except for MMX.
4688 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004690
Dan Gohman475871a2008-07-27 21:46:04 +00004691 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004692}
4693
Dan Gohman475871a2008-07-27 21:46:04 +00004694SDValue
4695X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004696 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004697 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004698 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004699 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004701 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004703 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004704 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004705 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004706 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4707 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4708 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4710 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004711 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004713 Op.getOperand(0)),
4714 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004716 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004718 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004719 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004721 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4722 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004723 // result has a single use which is a store or a bitcast to i32. And in
4724 // the case of a store, it's not worth it if the index is a constant 0,
4725 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004726 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004727 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004728 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004729 if ((User->getOpcode() != ISD::STORE ||
4730 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4731 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004732 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004734 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4736 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004737 Op.getOperand(0)),
4738 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4740 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004741 // ExtractPS works with constant index.
4742 if (isa<ConstantSDNode>(Op.getOperand(1)))
4743 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004744 }
Dan Gohman475871a2008-07-27 21:46:04 +00004745 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004746}
4747
4748
Dan Gohman475871a2008-07-27 21:46:04 +00004749SDValue
4750X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004751 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753
Evan Cheng62a3f152008-03-24 21:52:23 +00004754 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004756 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004757 return Res;
4758 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004759
Owen Andersone50ed302009-08-10 22:56:29 +00004760 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004761 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004763 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004764 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004765 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004766 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4768 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004769 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004771 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004773 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004774 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004776 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004778 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004779 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004780 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781 if (Idx == 0)
4782 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004783
Evan Cheng0db9fe62006-04-25 20:13:52 +00004784 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004785 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004786 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004787 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004789 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004790 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004791 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004792 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4793 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4794 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004795 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796 if (Idx == 0)
4797 return Op;
4798
4799 // UNPCKHPD the element to the lowest double word, then movsd.
4800 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4801 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004803 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004804 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004806 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004807 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808 }
4809
Dan Gohman475871a2008-07-27 21:46:04 +00004810 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004811}
4812
Dan Gohman475871a2008-07-27 21:46:04 +00004813SDValue
4814X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004815 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004816 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004817 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004818
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SDValue N0 = Op.getOperand(0);
4820 SDValue N1 = Op.getOperand(1);
4821 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004822
Dan Gohman8a55ce42009-09-23 21:02:20 +00004823 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004824 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004825 unsigned Opc;
4826 if (VT == MVT::v8i16)
4827 Opc = X86ISD::PINSRW;
4828 else if (VT == MVT::v4i16)
4829 Opc = X86ISD::MMX_PINSRW;
4830 else if (VT == MVT::v16i8)
4831 Opc = X86ISD::PINSRB;
4832 else
4833 Opc = X86ISD::PINSRB;
4834
Nate Begeman14d12ca2008-02-11 04:19:36 +00004835 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4836 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 if (N1.getValueType() != MVT::i32)
4838 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4839 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004840 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004841 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004842 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004843 // Bits [7:6] of the constant are the source select. This will always be
4844 // zero here. The DAG Combiner may combine an extract_elt index into these
4845 // bits. For example (insert (extract, 3), 2) could be matched by putting
4846 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004847 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004848 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004849 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004850 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004851 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004852 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004854 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004855 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004856 // PINSR* works with constant index.
4857 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004858 }
Dan Gohman475871a2008-07-27 21:46:04 +00004859 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860}
4861
Dan Gohman475871a2008-07-27 21:46:04 +00004862SDValue
4863X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004864 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004865 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004866
4867 if (Subtarget->hasSSE41())
4868 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4869
Dan Gohman8a55ce42009-09-23 21:02:20 +00004870 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004871 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004872
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004873 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SDValue N0 = Op.getOperand(0);
4875 SDValue N1 = Op.getOperand(1);
4876 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004877
Dan Gohman8a55ce42009-09-23 21:02:20 +00004878 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004879 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4880 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 if (N1.getValueType() != MVT::i32)
4882 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4883 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004884 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004885 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4886 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 }
Dan Gohman475871a2008-07-27 21:46:04 +00004888 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004889}
4890
Dan Gohman475871a2008-07-27 21:46:04 +00004891SDValue
4892X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004893 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 if (Op.getValueType() == MVT::v2f32)
4895 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4896 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4897 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004898 Op.getOperand(0))));
4899
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4901 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004902
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4904 EVT VT = MVT::v2i32;
4905 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004906 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 case MVT::v16i8:
4908 case MVT::v8i16:
4909 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004910 break;
4911 }
Dale Johannesenace16102009-02-03 19:33:06 +00004912 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4913 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004914}
4915
Bill Wendling056292f2008-09-16 21:48:12 +00004916// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4917// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4918// one of the above mentioned nodes. It has to be wrapped because otherwise
4919// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4920// be used to form addressing mode. These wrapped nodes will be selected
4921// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004922SDValue
4923X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004925
Chris Lattner41621a22009-06-26 19:22:52 +00004926 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4927 // global base reg.
4928 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004929 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004930 CodeModel::Model M = getTargetMachine().getCodeModel();
4931
Chris Lattner4f066492009-07-11 20:29:19 +00004932 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004933 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004934 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004935 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004936 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004937 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004939
Evan Cheng1606e8e2009-03-13 07:51:59 +00004940 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004941 CP->getAlignment(),
4942 CP->getOffset(), OpFlag);
4943 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004944 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004945 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004946 if (OpFlag) {
4947 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004948 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004949 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004950 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 }
4952
4953 return Result;
4954}
4955
Chris Lattner18c59872009-06-27 04:16:01 +00004956SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4957 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004958
Chris Lattner18c59872009-06-27 04:16:01 +00004959 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4960 // global base reg.
4961 unsigned char OpFlag = 0;
4962 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004963 CodeModel::Model M = getTargetMachine().getCodeModel();
4964
Chris Lattner4f066492009-07-11 20:29:19 +00004965 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004966 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004967 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004968 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004969 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004970 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004971 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004972
Chris Lattner18c59872009-06-27 04:16:01 +00004973 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4974 OpFlag);
4975 DebugLoc DL = JT->getDebugLoc();
4976 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004977
Chris Lattner18c59872009-06-27 04:16:01 +00004978 // With PIC, the address is actually $g + Offset.
4979 if (OpFlag) {
4980 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4981 DAG.getNode(X86ISD::GlobalBaseReg,
4982 DebugLoc::getUnknownLoc(), getPointerTy()),
4983 Result);
4984 }
Eric Christopherfd179292009-08-27 18:07:15 +00004985
Chris Lattner18c59872009-06-27 04:16:01 +00004986 return Result;
4987}
4988
4989SDValue
4990X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4991 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004992
Chris Lattner18c59872009-06-27 04:16:01 +00004993 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4994 // global base reg.
4995 unsigned char OpFlag = 0;
4996 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004997 CodeModel::Model M = getTargetMachine().getCodeModel();
4998
Chris Lattner4f066492009-07-11 20:29:19 +00004999 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005000 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005001 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005002 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005003 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005004 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005005 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005006
Chris Lattner18c59872009-06-27 04:16:01 +00005007 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Chris Lattner18c59872009-06-27 04:16:01 +00005009 DebugLoc DL = Op.getDebugLoc();
5010 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005011
5012
Chris Lattner18c59872009-06-27 04:16:01 +00005013 // With PIC, the address is actually $g + Offset.
5014 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005015 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005016 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5017 DAG.getNode(X86ISD::GlobalBaseReg,
5018 DebugLoc::getUnknownLoc(),
5019 getPointerTy()),
5020 Result);
5021 }
Eric Christopherfd179292009-08-27 18:07:15 +00005022
Chris Lattner18c59872009-06-27 04:16:01 +00005023 return Result;
5024}
5025
Dan Gohman475871a2008-07-27 21:46:04 +00005026SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005027X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005028 // Create the TargetBlockAddressAddress node.
5029 unsigned char OpFlags =
5030 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005031 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005032 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5033 DebugLoc dl = Op.getDebugLoc();
5034 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5035 /*isTarget=*/true, OpFlags);
5036
Dan Gohmanf705adb2009-10-30 01:28:02 +00005037 if (Subtarget->isPICStyleRIPRel() &&
5038 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005039 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5040 else
5041 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005042
Dan Gohman29cbade2009-11-20 23:18:13 +00005043 // With PIC, the address is actually $g + Offset.
5044 if (isGlobalRelativeToPICBase(OpFlags)) {
5045 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5046 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5047 Result);
5048 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005049
5050 return Result;
5051}
5052
5053SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005054X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005055 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005056 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005057 // Create the TargetGlobalAddress node, folding in the constant
5058 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005059 unsigned char OpFlags =
5060 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005061 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005062 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005063 if (OpFlags == X86II::MO_NO_FLAG &&
5064 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005065 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005066 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005067 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005068 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005069 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005070 }
Eric Christopherfd179292009-08-27 18:07:15 +00005071
Chris Lattner4f066492009-07-11 20:29:19 +00005072 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005073 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005074 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5075 else
5076 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005077
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005078 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005079 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005080 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5081 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005082 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005084
Chris Lattner36c25012009-07-10 07:34:39 +00005085 // For globals that require a load from a stub to get the address, emit the
5086 // load.
5087 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005088 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005089 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090
Dan Gohman6520e202008-10-18 02:06:02 +00005091 // If there was a non-zero offset that we didn't fold, create an explicit
5092 // addition for it.
5093 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005094 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005095 DAG.getConstant(Offset, getPointerTy()));
5096
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097 return Result;
5098}
5099
Evan Chengda43bcf2008-09-24 00:05:32 +00005100SDValue
5101X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5102 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005103 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005104 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005105}
5106
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005107static SDValue
5108GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005109 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005110 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005111 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005113 DebugLoc dl = GA->getDebugLoc();
5114 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5115 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005116 GA->getOffset(),
5117 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005118 if (InFlag) {
5119 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005120 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005121 } else {
5122 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005123 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005124 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005125
5126 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5127 MFI->setHasCalls(true);
5128
Rafael Espindola15f1b662009-04-24 12:59:40 +00005129 SDValue Flag = Chain.getValue(1);
5130 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005131}
5132
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005133// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005134static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005135LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005136 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005138 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5139 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005140 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005141 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142 PtrVT), InFlag);
5143 InFlag = Chain.getValue(1);
5144
Chris Lattnerb903bed2009-06-26 21:20:29 +00005145 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005146}
5147
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005148// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005149static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005150LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005151 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005152 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5153 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005154}
5155
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005156// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5157// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005158static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005159 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005160 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005161 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005162 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005163 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5164 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005165 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005167
5168 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005169 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005170
Chris Lattnerb903bed2009-06-26 21:20:29 +00005171 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005172 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5173 // initialexec.
5174 unsigned WrapperKind = X86ISD::Wrapper;
5175 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005176 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005177 } else if (is64Bit) {
5178 assert(model == TLSModel::InitialExec);
5179 OperandFlags = X86II::MO_GOTTPOFF;
5180 WrapperKind = X86ISD::WrapperRIP;
5181 } else {
5182 assert(model == TLSModel::InitialExec);
5183 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005184 }
Eric Christopherfd179292009-08-27 18:07:15 +00005185
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005186 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5187 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005188 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005189 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005190 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005191
Rafael Espindola9a580232009-02-27 13:37:18 +00005192 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005193 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005194 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005195
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005196 // The address of the thread local variable is the add of the thread
5197 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005198 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005199}
5200
Dan Gohman475871a2008-07-27 21:46:04 +00005201SDValue
5202X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005203 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005204 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005205 assert(Subtarget->isTargetELF() &&
5206 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005207 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005208 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005209
Chris Lattnerb903bed2009-06-26 21:20:29 +00005210 // If GV is an alias then use the aliasee for determining
5211 // thread-localness.
5212 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5213 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005214
Chris Lattnerb903bed2009-06-26 21:20:29 +00005215 TLSModel::Model model = getTLSModel(GV,
5216 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005217
Chris Lattnerb903bed2009-06-26 21:20:29 +00005218 switch (model) {
5219 case TLSModel::GeneralDynamic:
5220 case TLSModel::LocalDynamic: // not implemented
5221 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005222 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005223 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005224
Chris Lattnerb903bed2009-06-26 21:20:29 +00005225 case TLSModel::InitialExec:
5226 case TLSModel::LocalExec:
5227 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5228 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005229 }
Eric Christopherfd179292009-08-27 18:07:15 +00005230
Torok Edwinc23197a2009-07-14 16:55:14 +00005231 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005232 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005233}
5234
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005236/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005237/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005238SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005239 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005240 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005241 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005242 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005243 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue ShOpLo = Op.getOperand(0);
5245 SDValue ShOpHi = Op.getOperand(1);
5246 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005247 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005249 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005250
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005252 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005253 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5254 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005255 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005256 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5257 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005258 }
Evan Chenge3413162006-01-09 18:33:28 +00005259
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5261 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005262 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005264
Dan Gohman475871a2008-07-27 21:46:04 +00005265 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5268 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005269
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005270 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005271 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5272 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005273 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005274 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5275 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005276 }
5277
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005279 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280}
Evan Chenga3195e82006-01-12 22:54:21 +00005281
Dan Gohman475871a2008-07-27 21:46:04 +00005282SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005283 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005284
5285 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005286 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005287 return Op;
5288 }
5289 return SDValue();
5290 }
5291
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005293 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005294
Eli Friedman36df4992009-05-27 00:47:34 +00005295 // These are really Legal; return the operand so the caller accepts it as
5296 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005298 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005300 Subtarget->is64Bit()) {
5301 return Op;
5302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005304 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005305 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005307 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005308 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005309 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005310 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005311 PseudoSourceValue::getFixedStack(SSFI), 0,
5312 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005313 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5314}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315
Owen Andersone50ed302009-08-10 22:56:29 +00005316SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005317 SDValue StackSlot,
5318 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005319 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005320 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005321 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005322 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005323 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005325 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005327 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005328 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005329 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005330
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005331 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005333 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334
5335 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5336 // shouldn't be necessary except that RFP cannot be live across
5337 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005338 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005339 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005342 SDValue Ops[] = {
5343 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5344 };
5345 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005346 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005347 PseudoSourceValue::getFixedStack(SSFI), 0,
5348 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005349 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005350
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 return Result;
5352}
5353
Bill Wendling8b8a6362009-01-17 03:56:04 +00005354// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5355SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5356 // This algorithm is not obvious. Here it is in C code, more or less:
5357 /*
5358 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5359 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5360 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005361
Bill Wendling8b8a6362009-01-17 03:56:04 +00005362 // Copy ints to xmm registers.
5363 __m128i xh = _mm_cvtsi32_si128( hi );
5364 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005365
Bill Wendling8b8a6362009-01-17 03:56:04 +00005366 // Combine into low half of a single xmm register.
5367 __m128i x = _mm_unpacklo_epi32( xh, xl );
5368 __m128d d;
5369 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005370
Bill Wendling8b8a6362009-01-17 03:56:04 +00005371 // Merge in appropriate exponents to give the integer bits the right
5372 // magnitude.
5373 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005374
Bill Wendling8b8a6362009-01-17 03:56:04 +00005375 // Subtract away the biases to deal with the IEEE-754 double precision
5376 // implicit 1.
5377 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005378
Bill Wendling8b8a6362009-01-17 03:56:04 +00005379 // All conversions up to here are exact. The correctly rounded result is
5380 // calculated using the current rounding mode using the following
5381 // horizontal add.
5382 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5383 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5384 // store doesn't really need to be here (except
5385 // maybe to zero the other double)
5386 return sd;
5387 }
5388 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005389
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005390 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005391 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005392
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005393 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005394 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005395 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5396 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5397 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5398 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005399 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005400 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005401
Bill Wendling8b8a6362009-01-17 03:56:04 +00005402 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005403 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005404 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005405 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005406 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005407 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005408 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005409
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5411 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005412 Op.getOperand(0),
5413 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5415 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005416 Op.getOperand(0),
5417 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5419 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005421 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5423 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5424 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005425 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005426 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005429 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005430 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5432 DAG.getUNDEF(MVT::v2f64), ShufMask);
5433 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5434 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005435 DAG.getIntPtrConstant(0));
5436}
5437
Bill Wendling8b8a6362009-01-17 03:56:04 +00005438// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5439SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005440 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005441 // FP constant to bias correct the final result.
5442 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005444
5445 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5447 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005448 Op.getOperand(0),
5449 DAG.getIntPtrConstant(0)));
5450
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5452 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453 DAG.getIntPtrConstant(0));
5454
5455 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5457 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005458 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 MVT::v2f64, Load)),
5460 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005461 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 MVT::v2f64, Bias)));
5463 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005465 DAG.getIntPtrConstant(0));
5466
5467 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005469
5470 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005471 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005472
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005474 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005475 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005477 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005478 }
5479
5480 // Handle final rounding.
5481 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005482}
5483
5484SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005485 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005486 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005487
Evan Chenga06ec9e2009-01-19 08:08:22 +00005488 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5489 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5490 // the optimization here.
5491 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005492 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005493
Owen Andersone50ed302009-08-10 22:56:29 +00005494 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005496 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005498 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005499
Bill Wendling8b8a6362009-01-17 03:56:04 +00005500 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005502 return LowerUINT_TO_FP_i32(Op, DAG);
5503 }
5504
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005506
5507 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005509 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5510 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5511 getPointerTy(), StackSlot, WordOff);
5512 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005513 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005515 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005517}
5518
Dan Gohman475871a2008-07-27 21:46:04 +00005519std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005520FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005521 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005522
Owen Andersone50ed302009-08-10 22:56:29 +00005523 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005524
5525 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5527 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005528 }
5529
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5531 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005533
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005534 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005536 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005537 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005538 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005540 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005541 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005542
Evan Cheng87c89352007-10-15 20:11:21 +00005543 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5544 // stack slot.
5545 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005546 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005547 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005549
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005552 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5554 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5555 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005557
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue Chain = DAG.getEntryNode();
5559 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005560 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005562 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005563 PseudoSourceValue::getFixedStack(SSFI), 0,
5564 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005566 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005567 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5568 };
Dale Johannesenace16102009-02-03 19:33:06 +00005569 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005570 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005571 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005572 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5573 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005574
Evan Cheng0db9fe62006-04-25 20:13:52 +00005575 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005578
Chris Lattner27a6c732007-11-24 07:07:01 +00005579 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005580}
5581
Dan Gohman475871a2008-07-27 21:46:04 +00005582SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005583 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 if (Op.getValueType() == MVT::v2i32 &&
5585 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005586 return Op;
5587 }
5588 return SDValue();
5589 }
5590
Eli Friedman948e95a2009-05-23 09:59:16 +00005591 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005592 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005593 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5594 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005595
Chris Lattner27a6c732007-11-24 07:07:01 +00005596 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005597 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005598 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005599}
5600
Eli Friedman948e95a2009-05-23 09:59:16 +00005601SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5602 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5603 SDValue FIST = Vals.first, StackSlot = Vals.second;
5604 assert(FIST.getNode() && "Unexpected failure");
5605
5606 // Load the result.
5607 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005608 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005609}
5610
Dan Gohman475871a2008-07-27 21:46:04 +00005611SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005612 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005613 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005614 EVT VT = Op.getValueType();
5615 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005616 if (VT.isVector())
5617 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005620 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005621 CV.push_back(C);
5622 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005624 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005625 CV.push_back(C);
5626 CV.push_back(C);
5627 CV.push_back(C);
5628 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005630 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005631 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005632 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005633 PseudoSourceValue::getConstantPool(), 0,
5634 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005635 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636}
5637
Dan Gohman475871a2008-07-27 21:46:04 +00005638SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005639 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005640 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005641 EVT VT = Op.getValueType();
5642 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005643 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005644 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005647 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005648 CV.push_back(C);
5649 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005650 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005651 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005652 CV.push_back(C);
5653 CV.push_back(C);
5654 CV.push_back(C);
5655 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005656 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005657 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005658 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005659 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005660 PseudoSourceValue::getConstantPool(), 0,
5661 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005662 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005663 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5665 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005666 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005668 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005669 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005670 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005671}
5672
Dan Gohman475871a2008-07-27 21:46:04 +00005673SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005674 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005675 SDValue Op0 = Op.getOperand(0);
5676 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005677 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005678 EVT VT = Op.getValueType();
5679 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005680
5681 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005682 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005683 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005684 SrcVT = VT;
5685 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005686 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005687 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005688 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005689 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005690 }
5691
5692 // At this point the operands and the result should have the same
5693 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005694
Evan Cheng68c47cb2007-01-05 07:55:56 +00005695 // First get the sign bit of second operand.
5696 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5699 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005700 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005701 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5702 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5703 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5704 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005705 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005706 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005707 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005708 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005709 PseudoSourceValue::getConstantPool(), 0,
5710 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005711 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005712
5713 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005714 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 // Op0 is MVT::f32, Op1 is MVT::f64.
5716 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5717 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5718 DAG.getConstant(32, MVT::i32));
5719 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5720 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005721 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005722 }
5723
Evan Cheng73d6cf12007-01-05 21:37:56 +00005724 // Clear first operand sign bit.
5725 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005727 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5728 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005729 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005730 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5731 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5733 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005734 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005735 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005736 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005737 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005738 PseudoSourceValue::getConstantPool(), 0,
5739 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005740 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005741
5742 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005743 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005744}
5745
Dan Gohman076aee32009-03-04 19:44:21 +00005746/// Emit nodes that will be selected as "test Op0,Op0", or something
5747/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005748SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5749 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005750 DebugLoc dl = Op.getDebugLoc();
5751
Dan Gohman31125812009-03-07 01:58:32 +00005752 // CF and OF aren't always set the way we want. Determine which
5753 // of these we need.
5754 bool NeedCF = false;
5755 bool NeedOF = false;
5756 switch (X86CC) {
5757 case X86::COND_A: case X86::COND_AE:
5758 case X86::COND_B: case X86::COND_BE:
5759 NeedCF = true;
5760 break;
5761 case X86::COND_G: case X86::COND_GE:
5762 case X86::COND_L: case X86::COND_LE:
5763 case X86::COND_O: case X86::COND_NO:
5764 NeedOF = true;
5765 break;
5766 default: break;
5767 }
5768
Dan Gohman076aee32009-03-04 19:44:21 +00005769 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005770 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5771 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5772 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005773 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005774 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005775 switch (Op.getNode()->getOpcode()) {
5776 case ISD::ADD:
5777 // Due to an isel shortcoming, be conservative if this add is likely to
5778 // be selected as part of a load-modify-store instruction. When the root
5779 // node in a match is a store, isel doesn't know how to remap non-chain
5780 // non-flag uses of other nodes in the match, such as the ADD in this
5781 // case. This leads to the ADD being left around and reselected, with
5782 // the result being two adds in the output.
5783 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5784 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5785 if (UI->getOpcode() == ISD::STORE)
5786 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005787 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005788 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5789 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005790 if (C->getAPIntValue() == 1) {
5791 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005792 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005793 break;
5794 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005795 // An add of negative one (subtract of one) will be selected as a DEC.
5796 if (C->getAPIntValue().isAllOnesValue()) {
5797 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005798 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005799 break;
5800 }
5801 }
Dan Gohman076aee32009-03-04 19:44:21 +00005802 // Otherwise use a regular EFLAGS-setting add.
5803 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005804 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005805 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005806 case ISD::AND: {
5807 // If the primary and result isn't used, don't bother using X86ISD::AND,
5808 // because a TEST instruction will be better.
5809 bool NonFlagUse = false;
5810 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005811 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5812 SDNode *User = *UI;
5813 unsigned UOpNo = UI.getOperandNo();
5814 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5815 // Look pass truncate.
5816 UOpNo = User->use_begin().getOperandNo();
5817 User = *User->use_begin();
5818 }
5819 if (User->getOpcode() != ISD::BRCOND &&
5820 User->getOpcode() != ISD::SETCC &&
5821 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005822 NonFlagUse = true;
5823 break;
5824 }
Evan Cheng17751da2010-01-07 00:54:06 +00005825 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005826 if (!NonFlagUse)
5827 break;
5828 }
5829 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005830 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005831 case ISD::OR:
5832 case ISD::XOR:
5833 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005834 // likely to be selected as part of a load-modify-store instruction.
5835 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5836 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5837 if (UI->getOpcode() == ISD::STORE)
5838 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005839 // Otherwise use a regular EFLAGS-setting instruction.
5840 switch (Op.getNode()->getOpcode()) {
5841 case ISD::SUB: Opcode = X86ISD::SUB; break;
5842 case ISD::OR: Opcode = X86ISD::OR; break;
5843 case ISD::XOR: Opcode = X86ISD::XOR; break;
5844 case ISD::AND: Opcode = X86ISD::AND; break;
5845 default: llvm_unreachable("unexpected operator!");
5846 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005847 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005848 break;
5849 case X86ISD::ADD:
5850 case X86ISD::SUB:
5851 case X86ISD::INC:
5852 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005853 case X86ISD::OR:
5854 case X86ISD::XOR:
5855 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005856 return SDValue(Op.getNode(), 1);
5857 default:
5858 default_case:
5859 break;
5860 }
5861 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005863 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005864 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005865 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005866 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005867 DAG.ReplaceAllUsesWith(Op, New);
5868 return SDValue(New.getNode(), 1);
5869 }
5870 }
5871
5872 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005874 DAG.getConstant(0, Op.getValueType()));
5875}
5876
5877/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5878/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005879SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5880 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5882 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005883 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005884
5885 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005887}
5888
Evan Chengd40d03e2010-01-06 19:38:29 +00005889/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5890/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005891static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005892 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005893 SDValue Op0 = And.getOperand(0);
5894 SDValue Op1 = And.getOperand(1);
5895 if (Op0.getOpcode() == ISD::TRUNCATE)
5896 Op0 = Op0.getOperand(0);
5897 if (Op1.getOpcode() == ISD::TRUNCATE)
5898 Op1 = Op1.getOperand(0);
5899
Evan Chengd40d03e2010-01-06 19:38:29 +00005900 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005901 if (Op1.getOpcode() == ISD::SHL) {
5902 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5903 if (And10C->getZExtValue() == 1) {
5904 LHS = Op0;
5905 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005906 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005907 } else if (Op0.getOpcode() == ISD::SHL) {
5908 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
5909 if (And00C->getZExtValue() == 1) {
5910 LHS = Op1;
5911 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00005912 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005913 } else if (Op1.getOpcode() == ISD::Constant) {
5914 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
5915 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00005916 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5917 LHS = AndLHS.getOperand(0);
5918 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005919 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005920 }
Evan Cheng0488db92007-09-25 01:57:46 +00005921
Evan Chengd40d03e2010-01-06 19:38:29 +00005922 if (LHS.getNode()) {
5923 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5924 // instruction. Since the shift amount is in-range-or-undefined, we know
5925 // that doing a bittest on the i16 value is ok. We extend to i32 because
5926 // the encoding for the i16 version is larger than the i32 version.
5927 if (LHS.getValueType() == MVT::i8)
5928 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005929
Evan Chengd40d03e2010-01-06 19:38:29 +00005930 // If the operand types disagree, extend the shift amount to match. Since
5931 // BT ignores high bits (like shifts) we can use anyextend.
5932 if (LHS.getValueType() != RHS.getValueType())
5933 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005934
Evan Chengd40d03e2010-01-06 19:38:29 +00005935 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5936 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5937 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5938 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005939 }
5940
Evan Cheng54de3ea2010-01-05 06:52:31 +00005941 return SDValue();
5942}
5943
5944SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5945 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5946 SDValue Op0 = Op.getOperand(0);
5947 SDValue Op1 = Op.getOperand(1);
5948 DebugLoc dl = Op.getDebugLoc();
5949 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5950
5951 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005952 // Lower (X & (1 << N)) == 0 to BT(X, N).
5953 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5954 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5955 if (Op0.getOpcode() == ISD::AND &&
5956 Op0.hasOneUse() &&
5957 Op1.getOpcode() == ISD::Constant &&
5958 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5959 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5960 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5961 if (NewSetCC.getNode())
5962 return NewSetCC;
5963 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005964
Evan Cheng2c755ba2010-02-27 07:36:59 +00005965 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
5966 if (Op0.getOpcode() == X86ISD::SETCC &&
5967 Op1.getOpcode() == ISD::Constant &&
5968 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
5969 cast<ConstantSDNode>(Op1)->isNullValue()) &&
5970 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5971 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
5972 bool Invert = (CC == ISD::SETNE) ^
5973 cast<ConstantSDNode>(Op1)->isNullValue();
5974 if (Invert)
5975 CCode = X86::GetOppositeBranchCondition(CCode);
5976 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5977 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
5978 }
5979
Chris Lattnere55484e2008-12-25 05:34:37 +00005980 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5981 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005982 if (X86CC == X86::COND_INVALID)
5983 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005984
Dan Gohman31125812009-03-07 01:58:32 +00005985 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005986
5987 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005988 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005989 return DAG.getNode(ISD::AND, dl, MVT::i8,
5990 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5991 DAG.getConstant(X86CC, MVT::i8), Cond),
5992 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005993
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5995 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005996}
5997
Dan Gohman475871a2008-07-27 21:46:04 +00005998SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5999 SDValue Cond;
6000 SDValue Op0 = Op.getOperand(0);
6001 SDValue Op1 = Op.getOperand(1);
6002 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006003 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006004 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6005 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006006 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006007
6008 if (isFP) {
6009 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006010 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006011 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6012 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006013 bool Swap = false;
6014
6015 switch (SetCCOpcode) {
6016 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006017 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006018 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006019 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 case ISD::SETGT: Swap = true; // Fallthrough
6021 case ISD::SETLT:
6022 case ISD::SETOLT: SSECC = 1; break;
6023 case ISD::SETOGE:
6024 case ISD::SETGE: Swap = true; // Fallthrough
6025 case ISD::SETLE:
6026 case ISD::SETOLE: SSECC = 2; break;
6027 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006028 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006029 case ISD::SETNE: SSECC = 4; break;
6030 case ISD::SETULE: Swap = true;
6031 case ISD::SETUGE: SSECC = 5; break;
6032 case ISD::SETULT: Swap = true;
6033 case ISD::SETUGT: SSECC = 6; break;
6034 case ISD::SETO: SSECC = 7; break;
6035 }
6036 if (Swap)
6037 std::swap(Op0, Op1);
6038
Nate Begemanfb8ead02008-07-25 19:05:58 +00006039 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006040 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006041 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006043 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6044 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006045 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006046 }
6047 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6050 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006051 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006052 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006053 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006054 }
6055 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006056 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006058
Nate Begeman30a0de92008-07-17 16:51:19 +00006059 // We are handling one of the integer comparisons here. Since SSE only has
6060 // GT and EQ comparisons for integer, swapping operands and multiple
6061 // operations may be required for some comparisons.
6062 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6063 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006064
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006066 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006067 case MVT::v8i8:
6068 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6069 case MVT::v4i16:
6070 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6071 case MVT::v2i32:
6072 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6073 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006074 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006075
Nate Begeman30a0de92008-07-17 16:51:19 +00006076 switch (SetCCOpcode) {
6077 default: break;
6078 case ISD::SETNE: Invert = true;
6079 case ISD::SETEQ: Opc = EQOpc; break;
6080 case ISD::SETLT: Swap = true;
6081 case ISD::SETGT: Opc = GTOpc; break;
6082 case ISD::SETGE: Swap = true;
6083 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6084 case ISD::SETULT: Swap = true;
6085 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6086 case ISD::SETUGE: Swap = true;
6087 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6088 }
6089 if (Swap)
6090 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006091
Nate Begeman30a0de92008-07-17 16:51:19 +00006092 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6093 // bits of the inputs before performing those operations.
6094 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006095 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006096 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6097 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006098 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006099 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6100 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006101 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6102 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006104
Dale Johannesenace16102009-02-03 19:33:06 +00006105 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006106
6107 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006108 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006109 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006110
Nate Begeman30a0de92008-07-17 16:51:19 +00006111 return Result;
6112}
Evan Cheng0488db92007-09-25 01:57:46 +00006113
Evan Cheng370e5342008-12-03 08:38:43 +00006114// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006115static bool isX86LogicalCmp(SDValue Op) {
6116 unsigned Opc = Op.getNode()->getOpcode();
6117 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6118 return true;
6119 if (Op.getResNo() == 1 &&
6120 (Opc == X86ISD::ADD ||
6121 Opc == X86ISD::SUB ||
6122 Opc == X86ISD::SMUL ||
6123 Opc == X86ISD::UMUL ||
6124 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006125 Opc == X86ISD::DEC ||
6126 Opc == X86ISD::OR ||
6127 Opc == X86ISD::XOR ||
6128 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006129 return true;
6130
6131 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006132}
6133
Dan Gohman475871a2008-07-27 21:46:04 +00006134SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006135 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006136 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006137 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006138 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006139
Dan Gohman1a492952009-10-20 16:22:37 +00006140 if (Cond.getOpcode() == ISD::SETCC) {
6141 SDValue NewCond = LowerSETCC(Cond, DAG);
6142 if (NewCond.getNode())
6143 Cond = NewCond;
6144 }
Evan Cheng734503b2006-09-11 02:19:56 +00006145
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006146 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6147 SDValue Op1 = Op.getOperand(1);
6148 SDValue Op2 = Op.getOperand(2);
6149 if (Cond.getOpcode() == X86ISD::SETCC &&
6150 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6151 SDValue Cmp = Cond.getOperand(1);
6152 if (Cmp.getOpcode() == X86ISD::CMP) {
6153 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6154 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6155 ConstantSDNode *RHSC =
6156 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6157 if (N1C && N1C->isAllOnesValue() &&
6158 N2C && N2C->isNullValue() &&
6159 RHSC && RHSC->isNullValue()) {
6160 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006161 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006162 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6163 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6164 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6165 }
6166 }
6167 }
6168
Evan Chengad9c0a32009-12-15 00:53:42 +00006169 // Look pass (and (setcc_carry (cmp ...)), 1).
6170 if (Cond.getOpcode() == ISD::AND &&
6171 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6172 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6173 if (C && C->getAPIntValue() == 1)
6174 Cond = Cond.getOperand(0);
6175 }
6176
Evan Cheng3f41d662007-10-08 22:16:29 +00006177 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6178 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006179 if (Cond.getOpcode() == X86ISD::SETCC ||
6180 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006181 CC = Cond.getOperand(0);
6182
Dan Gohman475871a2008-07-27 21:46:04 +00006183 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006184 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006185 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006186
Evan Cheng3f41d662007-10-08 22:16:29 +00006187 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006188 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006189 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006190 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006191
Chris Lattnerd1980a52009-03-12 06:52:53 +00006192 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6193 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006194 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006195 addTest = false;
6196 }
6197 }
6198
6199 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006200 // Look pass the truncate.
6201 if (Cond.getOpcode() == ISD::TRUNCATE)
6202 Cond = Cond.getOperand(0);
6203
6204 // We know the result of AND is compared against zero. Try to match
6205 // it to BT.
6206 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6207 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6208 if (NewSetCC.getNode()) {
6209 CC = NewSetCC.getOperand(0);
6210 Cond = NewSetCC.getOperand(1);
6211 addTest = false;
6212 }
6213 }
6214 }
6215
6216 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006217 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006218 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006219 }
6220
Evan Cheng0488db92007-09-25 01:57:46 +00006221 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6222 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006223 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6224 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006225 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006226}
6227
Evan Cheng370e5342008-12-03 08:38:43 +00006228// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6229// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6230// from the AND / OR.
6231static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6232 Opc = Op.getOpcode();
6233 if (Opc != ISD::OR && Opc != ISD::AND)
6234 return false;
6235 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6236 Op.getOperand(0).hasOneUse() &&
6237 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6238 Op.getOperand(1).hasOneUse());
6239}
6240
Evan Cheng961d6d42009-02-02 08:19:07 +00006241// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6242// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006243static bool isXor1OfSetCC(SDValue Op) {
6244 if (Op.getOpcode() != ISD::XOR)
6245 return false;
6246 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6247 if (N1C && N1C->getAPIntValue() == 1) {
6248 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6249 Op.getOperand(0).hasOneUse();
6250 }
6251 return false;
6252}
6253
Dan Gohman475871a2008-07-27 21:46:04 +00006254SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006255 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006256 SDValue Chain = Op.getOperand(0);
6257 SDValue Cond = Op.getOperand(1);
6258 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006259 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006260 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006261
Dan Gohman1a492952009-10-20 16:22:37 +00006262 if (Cond.getOpcode() == ISD::SETCC) {
6263 SDValue NewCond = LowerSETCC(Cond, DAG);
6264 if (NewCond.getNode())
6265 Cond = NewCond;
6266 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006267#if 0
6268 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006269 else if (Cond.getOpcode() == X86ISD::ADD ||
6270 Cond.getOpcode() == X86ISD::SUB ||
6271 Cond.getOpcode() == X86ISD::SMUL ||
6272 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006273 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006274#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006275
Evan Chengad9c0a32009-12-15 00:53:42 +00006276 // Look pass (and (setcc_carry (cmp ...)), 1).
6277 if (Cond.getOpcode() == ISD::AND &&
6278 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6279 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6280 if (C && C->getAPIntValue() == 1)
6281 Cond = Cond.getOperand(0);
6282 }
6283
Evan Cheng3f41d662007-10-08 22:16:29 +00006284 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6285 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006286 if (Cond.getOpcode() == X86ISD::SETCC ||
6287 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006288 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289
Dan Gohman475871a2008-07-27 21:46:04 +00006290 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006291 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006292 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006293 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006294 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006295 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006296 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006297 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006298 default: break;
6299 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006300 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006301 // These can only come from an arithmetic instruction with overflow,
6302 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006303 Cond = Cond.getNode()->getOperand(1);
6304 addTest = false;
6305 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006306 }
Evan Cheng0488db92007-09-25 01:57:46 +00006307 }
Evan Cheng370e5342008-12-03 08:38:43 +00006308 } else {
6309 unsigned CondOpc;
6310 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6311 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006312 if (CondOpc == ISD::OR) {
6313 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6314 // two branches instead of an explicit OR instruction with a
6315 // separate test.
6316 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006317 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006318 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006319 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006320 Chain, Dest, CC, Cmp);
6321 CC = Cond.getOperand(1).getOperand(0);
6322 Cond = Cmp;
6323 addTest = false;
6324 }
6325 } else { // ISD::AND
6326 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6327 // two branches instead of an explicit AND instruction with a
6328 // separate test. However, we only do this if this block doesn't
6329 // have a fall-through edge, because this requires an explicit
6330 // jmp when the condition is false.
6331 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006332 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006333 Op.getNode()->hasOneUse()) {
6334 X86::CondCode CCode =
6335 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6336 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006338 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6339 // Look for an unconditional branch following this conditional branch.
6340 // We need this because we need to reverse the successors in order
6341 // to implement FCMP_OEQ.
6342 if (User.getOpcode() == ISD::BR) {
6343 SDValue FalseBB = User.getOperand(1);
6344 SDValue NewBR =
6345 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6346 assert(NewBR == User);
6347 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006348
Dale Johannesene4d209d2009-02-03 20:21:25 +00006349 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006350 Chain, Dest, CC, Cmp);
6351 X86::CondCode CCode =
6352 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6353 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006355 Cond = Cmp;
6356 addTest = false;
6357 }
6358 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006359 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006360 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6361 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6362 // It should be transformed during dag combiner except when the condition
6363 // is set by a arithmetics with overflow node.
6364 X86::CondCode CCode =
6365 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6366 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006367 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006368 Cond = Cond.getOperand(0).getOperand(1);
6369 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006370 }
Evan Cheng0488db92007-09-25 01:57:46 +00006371 }
6372
6373 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006374 // Look pass the truncate.
6375 if (Cond.getOpcode() == ISD::TRUNCATE)
6376 Cond = Cond.getOperand(0);
6377
6378 // We know the result of AND is compared against zero. Try to match
6379 // it to BT.
6380 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6381 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6382 if (NewSetCC.getNode()) {
6383 CC = NewSetCC.getOperand(0);
6384 Cond = NewSetCC.getOperand(1);
6385 addTest = false;
6386 }
6387 }
6388 }
6389
6390 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006392 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006393 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006394 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006395 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006396}
6397
Anton Korobeynikove060b532007-04-17 19:34:00 +00006398
6399// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6400// Calls to _alloca is needed to probe the stack when allocating more than 4k
6401// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6402// that the guard pages used by the OS virtual memory manager are allocated in
6403// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006404SDValue
6405X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006406 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006407 assert(Subtarget->isTargetCygMing() &&
6408 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006409 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006410
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006411 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006412 SDValue Chain = Op.getOperand(0);
6413 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006414 // FIXME: Ensure alignment here
6415
Dan Gohman475871a2008-07-27 21:46:04 +00006416 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006417
Owen Andersone50ed302009-08-10 22:56:29 +00006418 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006420
Chris Lattnere563bbc2008-10-11 22:08:30 +00006421 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006422
Dale Johannesendd64c412009-02-04 00:33:20 +00006423 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006424 Flag = Chain.getValue(1);
6425
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006428 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006429 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006430 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006431 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006432 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006433 Flag = Chain.getValue(1);
6434
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006435 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006436 DAG.getIntPtrConstant(0, true),
6437 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006438 Flag);
6439
Dale Johannesendd64c412009-02-04 00:33:20 +00006440 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006441
Dan Gohman475871a2008-07-27 21:46:04 +00006442 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006443 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006444}
6445
Dan Gohman475871a2008-07-27 21:46:04 +00006446SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006447X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006448 SDValue Chain,
6449 SDValue Dst, SDValue Src,
6450 SDValue Size, unsigned Align,
6451 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006452 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006453 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454
Bill Wendling6f287b22008-09-30 21:22:07 +00006455 // If not DWORD aligned or size is more than the threshold, call the library.
6456 // The libc version is likely to be faster for these cases. It can use the
6457 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006458 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006459 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006460 ConstantSize->getZExtValue() >
6461 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006462 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006463
6464 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006465 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006466
Bill Wendling6158d842008-10-01 00:59:58 +00006467 if (const char *bzeroEntry = V &&
6468 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006469 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006470 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006471 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006472 TargetLowering::ArgListEntry Entry;
6473 Entry.Node = Dst;
6474 Entry.Ty = IntPtrTy;
6475 Args.push_back(Entry);
6476 Entry.Node = Size;
6477 Args.push_back(Entry);
6478 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006479 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6480 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006481 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006482 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006483 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006484 }
6485
Dan Gohman707e0182008-04-12 04:36:06 +00006486 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006487 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006488 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006489
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006490 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006491 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006492 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006493 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006494 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 unsigned BytesLeft = 0;
6496 bool TwoRepStos = false;
6497 if (ValC) {
6498 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006499 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006500
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 // If the value is a constant, then we can potentially use larger sets.
6502 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006503 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006505 ValReg = X86::AX;
6506 Val = (Val << 8) | Val;
6507 break;
6508 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006509 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006510 ValReg = X86::EAX;
6511 Val = (Val << 8) | Val;
6512 Val = (Val << 16) | Val;
6513 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006514 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006515 ValReg = X86::RAX;
6516 Val = (Val << 32) | Val;
6517 }
6518 break;
6519 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006521 ValReg = X86::AL;
6522 Count = DAG.getIntPtrConstant(SizeVal);
6523 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006524 }
6525
Owen Anderson825b72b2009-08-11 20:47:22 +00006526 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006527 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006528 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6529 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006530 }
6531
Dale Johannesen0f502f62009-02-03 22:26:09 +00006532 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533 InFlag);
6534 InFlag = Chain.getValue(1);
6535 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006536 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006537 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006538 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006539 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006540 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006541
Scott Michelfdc40a02009-02-17 22:15:04 +00006542 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006543 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006544 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006546 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006547 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006548 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006549 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006550
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006552 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6553 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006554
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555 if (TwoRepStos) {
6556 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006557 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006558 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006559 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006560 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6561 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006562 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006563 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006565 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006566 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6567 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006568 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006569 // Handle the last 1 - 7 bytes.
6570 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006571 EVT AddrVT = Dst.getValueType();
6572 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006573
Dale Johannesen0f502f62009-02-03 22:26:09 +00006574 Chain = DAG.getMemset(Chain, dl,
6575 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006576 DAG.getConstant(Offset, AddrVT)),
6577 Src,
6578 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006579 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006580 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006581
Dan Gohman707e0182008-04-12 04:36:06 +00006582 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006583 return Chain;
6584}
Evan Cheng11e15b32006-04-03 20:53:28 +00006585
Dan Gohman475871a2008-07-27 21:46:04 +00006586SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006587X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006588 SDValue Chain, SDValue Dst, SDValue Src,
6589 SDValue Size, unsigned Align,
6590 bool AlwaysInline,
6591 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006592 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006593 // This requires the copy size to be a constant, preferrably
6594 // within a subtarget-specific limit.
6595 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6596 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006597 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006598 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006599 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006600 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006601
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 /// If not DWORD aligned, call the library.
6603 if ((Align & 3) != 0)
6604 return SDValue();
6605
6606 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006608 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610
Duncan Sands83ec4b62008-06-06 12:08:01 +00006611 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006612 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006613 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006614 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006615
Dan Gohman475871a2008-07-27 21:46:04 +00006616 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006617 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006618 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006619 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006621 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006622 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006623 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006625 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006626 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006627 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006628 InFlag = Chain.getValue(1);
6629
Owen Anderson825b72b2009-08-11 20:47:22 +00006630 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006631 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6632 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6633 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006634
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006636 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006637 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006638 // Handle the last 1 - 7 bytes.
6639 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006640 EVT DstVT = Dst.getValueType();
6641 EVT SrcVT = Src.getValueType();
6642 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006643 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006644 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006645 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006646 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006647 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006648 DAG.getConstant(BytesLeft, SizeVT),
6649 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006650 DstSV, DstSVOff + Offset,
6651 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006652 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006655 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006656}
6657
Dan Gohman475871a2008-07-27 21:46:04 +00006658SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006659 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006660 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006661
Evan Cheng25ab6902006-09-08 06:48:29 +00006662 if (!Subtarget->is64Bit()) {
6663 // vastart just stores the address of the VarArgsFrameIndex slot into the
6664 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006665 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006666 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6667 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 }
6669
6670 // __va_list_tag:
6671 // gp_offset (0 - 6 * 8)
6672 // fp_offset (48 - 48 + 8 * 16)
6673 // overflow_arg_area (point to parameters coming in memory).
6674 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006675 SmallVector<SDValue, 8> MemOps;
6676 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006677 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006679 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6680 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006681 MemOps.push_back(Store);
6682
6683 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006684 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 FIN, DAG.getIntPtrConstant(4));
6686 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006688 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006689 MemOps.push_back(Store);
6690
6691 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006692 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006694 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006695 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6696 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006697 MemOps.push_back(Store);
6698
6699 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006700 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006702 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006703 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6704 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006705 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006707 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708}
6709
Dan Gohman475871a2008-07-27 21:46:04 +00006710SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006711 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6712 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006713 SDValue Chain = Op.getOperand(0);
6714 SDValue SrcPtr = Op.getOperand(1);
6715 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006716
Torok Edwindac237e2009-07-08 20:53:28 +00006717 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006718 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006719}
6720
Dan Gohman475871a2008-07-27 21:46:04 +00006721SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006722 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006723 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006724 SDValue Chain = Op.getOperand(0);
6725 SDValue DstPtr = Op.getOperand(1);
6726 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006727 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6728 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006729 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006730
Dale Johannesendd64c412009-02-04 00:33:20 +00006731 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006732 DAG.getIntPtrConstant(24), 8, false,
6733 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006734}
6735
Dan Gohman475871a2008-07-27 21:46:04 +00006736SDValue
6737X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006738 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006739 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006741 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006742 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743 case Intrinsic::x86_sse_comieq_ss:
6744 case Intrinsic::x86_sse_comilt_ss:
6745 case Intrinsic::x86_sse_comile_ss:
6746 case Intrinsic::x86_sse_comigt_ss:
6747 case Intrinsic::x86_sse_comige_ss:
6748 case Intrinsic::x86_sse_comineq_ss:
6749 case Intrinsic::x86_sse_ucomieq_ss:
6750 case Intrinsic::x86_sse_ucomilt_ss:
6751 case Intrinsic::x86_sse_ucomile_ss:
6752 case Intrinsic::x86_sse_ucomigt_ss:
6753 case Intrinsic::x86_sse_ucomige_ss:
6754 case Intrinsic::x86_sse_ucomineq_ss:
6755 case Intrinsic::x86_sse2_comieq_sd:
6756 case Intrinsic::x86_sse2_comilt_sd:
6757 case Intrinsic::x86_sse2_comile_sd:
6758 case Intrinsic::x86_sse2_comigt_sd:
6759 case Intrinsic::x86_sse2_comige_sd:
6760 case Intrinsic::x86_sse2_comineq_sd:
6761 case Intrinsic::x86_sse2_ucomieq_sd:
6762 case Intrinsic::x86_sse2_ucomilt_sd:
6763 case Intrinsic::x86_sse2_ucomile_sd:
6764 case Intrinsic::x86_sse2_ucomigt_sd:
6765 case Intrinsic::x86_sse2_ucomige_sd:
6766 case Intrinsic::x86_sse2_ucomineq_sd: {
6767 unsigned Opc = 0;
6768 ISD::CondCode CC = ISD::SETCC_INVALID;
6769 switch (IntNo) {
6770 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006771 case Intrinsic::x86_sse_comieq_ss:
6772 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773 Opc = X86ISD::COMI;
6774 CC = ISD::SETEQ;
6775 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006776 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006777 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 Opc = X86ISD::COMI;
6779 CC = ISD::SETLT;
6780 break;
6781 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006782 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 Opc = X86ISD::COMI;
6784 CC = ISD::SETLE;
6785 break;
6786 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006787 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 Opc = X86ISD::COMI;
6789 CC = ISD::SETGT;
6790 break;
6791 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006792 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 Opc = X86ISD::COMI;
6794 CC = ISD::SETGE;
6795 break;
6796 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006797 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 Opc = X86ISD::COMI;
6799 CC = ISD::SETNE;
6800 break;
6801 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006802 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 Opc = X86ISD::UCOMI;
6804 CC = ISD::SETEQ;
6805 break;
6806 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006807 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 Opc = X86ISD::UCOMI;
6809 CC = ISD::SETLT;
6810 break;
6811 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006812 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 Opc = X86ISD::UCOMI;
6814 CC = ISD::SETLE;
6815 break;
6816 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006817 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 Opc = X86ISD::UCOMI;
6819 CC = ISD::SETGT;
6820 break;
6821 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006822 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 Opc = X86ISD::UCOMI;
6824 CC = ISD::SETGE;
6825 break;
6826 case Intrinsic::x86_sse_ucomineq_ss:
6827 case Intrinsic::x86_sse2_ucomineq_sd:
6828 Opc = X86ISD::UCOMI;
6829 CC = ISD::SETNE;
6830 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006831 }
Evan Cheng734503b2006-09-11 02:19:56 +00006832
Dan Gohman475871a2008-07-27 21:46:04 +00006833 SDValue LHS = Op.getOperand(1);
6834 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006835 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006836 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006837 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6838 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6839 DAG.getConstant(X86CC, MVT::i8), Cond);
6840 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006841 }
Eric Christopher71c67532009-07-29 00:28:05 +00006842 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006843 // an integer value, not just an instruction so lower it to the ptest
6844 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006845 case Intrinsic::x86_sse41_ptestz:
6846 case Intrinsic::x86_sse41_ptestc:
6847 case Intrinsic::x86_sse41_ptestnzc:{
6848 unsigned X86CC = 0;
6849 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006850 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006851 case Intrinsic::x86_sse41_ptestz:
6852 // ZF = 1
6853 X86CC = X86::COND_E;
6854 break;
6855 case Intrinsic::x86_sse41_ptestc:
6856 // CF = 1
6857 X86CC = X86::COND_B;
6858 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006859 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006860 // ZF and CF = 0
6861 X86CC = X86::COND_A;
6862 break;
6863 }
Eric Christopherfd179292009-08-27 18:07:15 +00006864
Eric Christopher71c67532009-07-29 00:28:05 +00006865 SDValue LHS = Op.getOperand(1);
6866 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6868 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6869 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6870 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006871 }
Evan Cheng5759f972008-05-04 09:15:50 +00006872
6873 // Fix vector shift instructions where the last operand is a non-immediate
6874 // i32 value.
6875 case Intrinsic::x86_sse2_pslli_w:
6876 case Intrinsic::x86_sse2_pslli_d:
6877 case Intrinsic::x86_sse2_pslli_q:
6878 case Intrinsic::x86_sse2_psrli_w:
6879 case Intrinsic::x86_sse2_psrli_d:
6880 case Intrinsic::x86_sse2_psrli_q:
6881 case Intrinsic::x86_sse2_psrai_w:
6882 case Intrinsic::x86_sse2_psrai_d:
6883 case Intrinsic::x86_mmx_pslli_w:
6884 case Intrinsic::x86_mmx_pslli_d:
6885 case Intrinsic::x86_mmx_pslli_q:
6886 case Intrinsic::x86_mmx_psrli_w:
6887 case Intrinsic::x86_mmx_psrli_d:
6888 case Intrinsic::x86_mmx_psrli_q:
6889 case Intrinsic::x86_mmx_psrai_w:
6890 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006891 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006892 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006893 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006894
6895 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006897 switch (IntNo) {
6898 case Intrinsic::x86_sse2_pslli_w:
6899 NewIntNo = Intrinsic::x86_sse2_psll_w;
6900 break;
6901 case Intrinsic::x86_sse2_pslli_d:
6902 NewIntNo = Intrinsic::x86_sse2_psll_d;
6903 break;
6904 case Intrinsic::x86_sse2_pslli_q:
6905 NewIntNo = Intrinsic::x86_sse2_psll_q;
6906 break;
6907 case Intrinsic::x86_sse2_psrli_w:
6908 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6909 break;
6910 case Intrinsic::x86_sse2_psrli_d:
6911 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6912 break;
6913 case Intrinsic::x86_sse2_psrli_q:
6914 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6915 break;
6916 case Intrinsic::x86_sse2_psrai_w:
6917 NewIntNo = Intrinsic::x86_sse2_psra_w;
6918 break;
6919 case Intrinsic::x86_sse2_psrai_d:
6920 NewIntNo = Intrinsic::x86_sse2_psra_d;
6921 break;
6922 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006923 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006924 switch (IntNo) {
6925 case Intrinsic::x86_mmx_pslli_w:
6926 NewIntNo = Intrinsic::x86_mmx_psll_w;
6927 break;
6928 case Intrinsic::x86_mmx_pslli_d:
6929 NewIntNo = Intrinsic::x86_mmx_psll_d;
6930 break;
6931 case Intrinsic::x86_mmx_pslli_q:
6932 NewIntNo = Intrinsic::x86_mmx_psll_q;
6933 break;
6934 case Intrinsic::x86_mmx_psrli_w:
6935 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6936 break;
6937 case Intrinsic::x86_mmx_psrli_d:
6938 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6939 break;
6940 case Intrinsic::x86_mmx_psrli_q:
6941 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6942 break;
6943 case Intrinsic::x86_mmx_psrai_w:
6944 NewIntNo = Intrinsic::x86_mmx_psra_w;
6945 break;
6946 case Intrinsic::x86_mmx_psrai_d:
6947 NewIntNo = Intrinsic::x86_mmx_psra_d;
6948 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006949 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006950 }
6951 break;
6952 }
6953 }
Mon P Wangefa42202009-09-03 19:56:25 +00006954
6955 // The vector shift intrinsics with scalars uses 32b shift amounts but
6956 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6957 // to be zero.
6958 SDValue ShOps[4];
6959 ShOps[0] = ShAmt;
6960 ShOps[1] = DAG.getConstant(0, MVT::i32);
6961 if (ShAmtVT == MVT::v4i32) {
6962 ShOps[2] = DAG.getUNDEF(MVT::i32);
6963 ShOps[3] = DAG.getUNDEF(MVT::i32);
6964 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6965 } else {
6966 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6967 }
6968
Owen Andersone50ed302009-08-10 22:56:29 +00006969 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006970 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006973 Op.getOperand(1), ShAmt);
6974 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006975 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006976}
Evan Cheng72261582005-12-20 06:22:03 +00006977
Dan Gohman475871a2008-07-27 21:46:04 +00006978SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006979 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006980 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006981
6982 if (Depth > 0) {
6983 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6984 SDValue Offset =
6985 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006987 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006988 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006989 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006990 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006991 }
6992
6993 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006994 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006995 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006996 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006997}
6998
Dan Gohman475871a2008-07-27 21:46:04 +00006999SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007000 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7001 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007002 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007003 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007004 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7005 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007006 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007007 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007008 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7009 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007010 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007011}
7012
Dan Gohman475871a2008-07-27 21:46:04 +00007013SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007014 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007015 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007016}
7017
Dan Gohman475871a2008-07-27 21:46:04 +00007018SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007019{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007020 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007021 SDValue Chain = Op.getOperand(0);
7022 SDValue Offset = Op.getOperand(1);
7023 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007024 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007025
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007026 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7027 getPointerTy());
7028 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007029
Dale Johannesene4d209d2009-02-03 20:21:25 +00007030 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007031 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007032 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007033 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007034 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007035 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007036
Dale Johannesene4d209d2009-02-03 20:21:25 +00007037 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007039 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007040}
7041
Dan Gohman475871a2008-07-27 21:46:04 +00007042SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007043 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007044 SDValue Root = Op.getOperand(0);
7045 SDValue Trmp = Op.getOperand(1); // trampoline
7046 SDValue FPtr = Op.getOperand(2); // nested function
7047 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007048 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007049
Dan Gohman69de1932008-02-06 22:27:42 +00007050 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007051
7052 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007053 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007054
7055 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007056 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7057 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007058
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007059 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7060 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007061
7062 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7063
7064 // Load the pointer to the nested function into R11.
7065 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007066 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007068 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007069
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7071 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007072 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7073 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007074
7075 // Load the 'nest' parameter value into R10.
7076 // R10 is specified in X86CallingConv.td
7077 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007078 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7079 DAG.getConstant(10, MVT::i64));
7080 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007081 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007082
Owen Anderson825b72b2009-08-11 20:47:22 +00007083 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7084 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007085 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7086 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007087
7088 // Jump to the nested function.
7089 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7091 DAG.getConstant(20, MVT::i64));
7092 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007093 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007094
7095 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7097 DAG.getConstant(22, MVT::i64));
7098 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007099 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007100
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007103 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007104 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007105 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007106 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007107 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007108 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109
7110 switch (CC) {
7111 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007112 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114 case CallingConv::X86_StdCall: {
7115 // Pass 'nest' parameter in ECX.
7116 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007117 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118
7119 // Check that ECX wasn't needed by an 'inreg' parameter.
7120 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007121 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007122
Chris Lattner58d74912008-03-12 17:45:29 +00007123 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124 unsigned InRegCount = 0;
7125 unsigned Idx = 1;
7126
7127 for (FunctionType::param_iterator I = FTy->param_begin(),
7128 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007129 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007131 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
7133 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007134 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135 }
7136 }
7137 break;
7138 }
7139 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007140 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007141 // Pass 'nest' parameter in EAX.
7142 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007143 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144 break;
7145 }
7146
Dan Gohman475871a2008-07-27 21:46:04 +00007147 SDValue OutChains[4];
7148 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7151 DAG.getConstant(10, MVT::i32));
7152 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007153
Chris Lattnera62fe662010-02-05 19:20:30 +00007154 // This is storing the opcode for MOV32ri.
7155 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007156 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007157 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007159 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7162 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007163 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7164 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007165
Chris Lattnera62fe662010-02-05 19:20:30 +00007166 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7168 DAG.getConstant(5, MVT::i32));
7169 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007170 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007171
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7173 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007174 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7175 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007176
Dan Gohman475871a2008-07-27 21:46:04 +00007177 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007179 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007180 }
7181}
7182
Dan Gohman475871a2008-07-27 21:46:04 +00007183SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007184 /*
7185 The rounding mode is in bits 11:10 of FPSR, and has the following
7186 settings:
7187 00 Round to nearest
7188 01 Round to -inf
7189 10 Round to +inf
7190 11 Round to 0
7191
7192 FLT_ROUNDS, on the other hand, expects the following:
7193 -1 Undefined
7194 0 Round to 0
7195 1 Round to nearest
7196 2 Round to +inf
7197 3 Round to -inf
7198
7199 To perform the conversion, we do:
7200 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7201 */
7202
7203 MachineFunction &MF = DAG.getMachineFunction();
7204 const TargetMachine &TM = MF.getTarget();
7205 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7206 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007207 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007208 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007209
7210 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007211 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007212 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007213
Owen Anderson825b72b2009-08-11 20:47:22 +00007214 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007215 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007216
7217 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007218 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7219 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007220
7221 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007222 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007223 DAG.getNode(ISD::SRL, dl, MVT::i16,
7224 DAG.getNode(ISD::AND, dl, MVT::i16,
7225 CWD, DAG.getConstant(0x800, MVT::i16)),
7226 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007227 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 DAG.getNode(ISD::SRL, dl, MVT::i16,
7229 DAG.getNode(ISD::AND, dl, MVT::i16,
7230 CWD, DAG.getConstant(0x400, MVT::i16)),
7231 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007232
Dan Gohman475871a2008-07-27 21:46:04 +00007233 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 DAG.getNode(ISD::AND, dl, MVT::i16,
7235 DAG.getNode(ISD::ADD, dl, MVT::i16,
7236 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7237 DAG.getConstant(1, MVT::i16)),
7238 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007239
7240
Duncan Sands83ec4b62008-06-06 12:08:01 +00007241 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007242 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007243}
7244
Dan Gohman475871a2008-07-27 21:46:04 +00007245SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007246 EVT VT = Op.getValueType();
7247 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007248 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007249 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007250
7251 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007253 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007255 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007256 }
Evan Cheng18efe262007-12-14 02:13:44 +00007257
Evan Cheng152804e2007-12-14 08:30:15 +00007258 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007261
7262 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007263 SDValue Ops[] = {
7264 Op,
7265 DAG.getConstant(NumBits+NumBits-1, OpVT),
7266 DAG.getConstant(X86::COND_E, MVT::i8),
7267 Op.getValue(1)
7268 };
7269 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007270
7271 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007272 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007273
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 if (VT == MVT::i8)
7275 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007276 return Op;
7277}
7278
Dan Gohman475871a2008-07-27 21:46:04 +00007279SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007280 EVT VT = Op.getValueType();
7281 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007282 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007283 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007284
7285 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 if (VT == MVT::i8) {
7287 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007289 }
Evan Cheng152804e2007-12-14 08:30:15 +00007290
7291 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007293 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007294
7295 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007296 SDValue Ops[] = {
7297 Op,
7298 DAG.getConstant(NumBits, OpVT),
7299 DAG.getConstant(X86::COND_E, MVT::i8),
7300 Op.getValue(1)
7301 };
7302 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007303
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 if (VT == MVT::i8)
7305 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007306 return Op;
7307}
7308
Mon P Wangaf9b9522008-12-18 21:42:19 +00007309SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007310 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007312 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007313
Mon P Wangaf9b9522008-12-18 21:42:19 +00007314 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7315 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7316 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7317 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7318 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7319 //
7320 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7321 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7322 // return AloBlo + AloBhi + AhiBlo;
7323
7324 SDValue A = Op.getOperand(0);
7325 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007326
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7329 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7332 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007335 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007338 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007341 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7344 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007345 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007346 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7347 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007348 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7349 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007350 return Res;
7351}
7352
7353
Bill Wendling74c37652008-12-09 22:08:41 +00007354SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7355 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7356 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007357 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7358 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007359 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007360 SDValue LHS = N->getOperand(0);
7361 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007362 unsigned BaseOp = 0;
7363 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007364 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007365
7366 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007367 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007368 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007369 // A subtract of one will be selected as a INC. Note that INC doesn't
7370 // set CF, so we can't do this for UADDO.
7371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7372 if (C->getAPIntValue() == 1) {
7373 BaseOp = X86ISD::INC;
7374 Cond = X86::COND_O;
7375 break;
7376 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007377 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007378 Cond = X86::COND_O;
7379 break;
7380 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007381 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007382 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007383 break;
7384 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007385 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7386 // set CF, so we can't do this for USUBO.
7387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7388 if (C->getAPIntValue() == 1) {
7389 BaseOp = X86ISD::DEC;
7390 Cond = X86::COND_O;
7391 break;
7392 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007393 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007394 Cond = X86::COND_O;
7395 break;
7396 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007397 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007398 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007399 break;
7400 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007401 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007402 Cond = X86::COND_O;
7403 break;
7404 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007405 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007406 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007407 break;
7408 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007409
Bill Wendling61edeb52008-12-02 01:06:39 +00007410 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007413
Bill Wendling61edeb52008-12-02 01:06:39 +00007414 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007417
Bill Wendling61edeb52008-12-02 01:06:39 +00007418 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7419 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007420}
7421
Dan Gohman475871a2008-07-27 21:46:04 +00007422SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007423 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007424 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007425 unsigned Reg = 0;
7426 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007428 default:
7429 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 case MVT::i8: Reg = X86::AL; size = 1; break;
7431 case MVT::i16: Reg = X86::AX; size = 2; break;
7432 case MVT::i32: Reg = X86::EAX; size = 4; break;
7433 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007434 assert(Subtarget->is64Bit() && "Node not type legal!");
7435 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007436 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007437 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007438 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007439 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007440 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007441 Op.getOperand(1),
7442 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007444 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007447 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007448 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007449 return cpOut;
7450}
7451
Duncan Sands1607f052008-12-01 11:39:25 +00007452SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007453 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007454 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007456 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007457 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7460 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007461 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7463 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007464 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007466 rdx.getValue(1)
7467 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007469}
7470
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007471SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7472 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007474 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007476 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007477 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007478 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007479 Node->getOperand(0),
7480 Node->getOperand(1), negOp,
7481 cast<AtomicSDNode>(Node)->getSrcValue(),
7482 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007483}
7484
Evan Cheng0db9fe62006-04-25 20:13:52 +00007485/// LowerOperation - Provide custom lowering hooks for some operations.
7486///
Dan Gohman475871a2008-07-27 21:46:04 +00007487SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007489 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007490 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7491 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007492 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007493 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7495 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7496 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7497 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7498 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7499 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007500 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007501 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007502 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007503 case ISD::SHL_PARTS:
7504 case ISD::SRA_PARTS:
7505 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7506 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007507 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007509 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007510 case ISD::FABS: return LowerFABS(Op, DAG);
7511 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007512 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007513 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007514 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007515 case ISD::SELECT: return LowerSELECT(Op, DAG);
7516 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007519 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007520 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007522 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7523 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007524 case ISD::FRAME_TO_ARGS_OFFSET:
7525 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007526 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007527 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007528 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007529 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007530 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7531 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007532 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007533 case ISD::SADDO:
7534 case ISD::UADDO:
7535 case ISD::SSUBO:
7536 case ISD::USUBO:
7537 case ISD::SMULO:
7538 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007539 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007540 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007541}
7542
Duncan Sands1607f052008-12-01 11:39:25 +00007543void X86TargetLowering::
7544ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7545 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007546 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007549
7550 SDValue Chain = Node->getOperand(0);
7551 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007553 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007555 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007556 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007558 SDValue Result =
7559 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7560 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007561 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007563 Results.push_back(Result.getValue(2));
7564}
7565
Duncan Sands126d9072008-07-04 11:47:58 +00007566/// ReplaceNodeResults - Replace a node with an illegal result type
7567/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007568void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7569 SmallVectorImpl<SDValue>&Results,
7570 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007572 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007573 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007574 assert(false && "Do not know how to custom type legalize this operation!");
7575 return;
7576 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007577 std::pair<SDValue,SDValue> Vals =
7578 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007579 SDValue FIST = Vals.first, StackSlot = Vals.second;
7580 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007581 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007582 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007583 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7584 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007585 }
7586 return;
7587 }
7588 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007590 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007591 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007593 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007595 eax.getValue(2));
7596 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7597 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007599 Results.push_back(edx.getValue(1));
7600 return;
7601 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007602 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007603 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007604 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007605 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7607 DAG.getConstant(0, MVT::i32));
7608 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7609 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007610 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7611 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007612 cpInL.getValue(1));
7613 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7615 DAG.getConstant(0, MVT::i32));
7616 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7617 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007618 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007619 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007620 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007621 swapInL.getValue(1));
7622 SDValue Ops[] = { swapInH.getValue(0),
7623 N->getOperand(1),
7624 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007627 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007629 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007631 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007633 Results.push_back(cpOutH.getValue(1));
7634 return;
7635 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007636 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007637 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7638 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007639 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007640 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7641 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007642 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007643 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7644 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007645 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007646 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7647 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007648 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007649 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7650 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007651 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007652 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7653 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007654 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007655 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7656 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007657 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007658}
7659
Evan Cheng72261582005-12-20 06:22:03 +00007660const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7661 switch (Opcode) {
7662 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007663 case X86ISD::BSF: return "X86ISD::BSF";
7664 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007665 case X86ISD::SHLD: return "X86ISD::SHLD";
7666 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007667 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007668 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007669 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007670 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007671 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007672 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007673 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7674 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7675 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007676 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007677 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007678 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007679 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007680 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007681 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007682 case X86ISD::COMI: return "X86ISD::COMI";
7683 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007684 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007685 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007686 case X86ISD::CMOV: return "X86ISD::CMOV";
7687 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007688 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007689 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7690 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007691 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007692 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007693 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007694 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007695 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007696 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7697 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007698 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007699 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007700 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007701 case X86ISD::FMAX: return "X86ISD::FMAX";
7702 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007703 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7704 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007705 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007706 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007707 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007708 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007709 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007710 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7711 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007712 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7713 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7714 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7715 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7716 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7717 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007718 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7719 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007720 case X86ISD::VSHL: return "X86ISD::VSHL";
7721 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007722 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7723 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7724 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7725 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7726 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7727 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7728 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7729 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7730 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7731 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007732 case X86ISD::ADD: return "X86ISD::ADD";
7733 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007734 case X86ISD::SMUL: return "X86ISD::SMUL";
7735 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007736 case X86ISD::INC: return "X86ISD::INC";
7737 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007738 case X86ISD::OR: return "X86ISD::OR";
7739 case X86ISD::XOR: return "X86ISD::XOR";
7740 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007741 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007742 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007743 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007744 }
7745}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007746
Chris Lattnerc9addb72007-03-30 23:15:24 +00007747// isLegalAddressingMode - Return true if the addressing mode represented
7748// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007749bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007750 const Type *Ty) const {
7751 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007752 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007753
Chris Lattnerc9addb72007-03-30 23:15:24 +00007754 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007755 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007757
Chris Lattnerc9addb72007-03-30 23:15:24 +00007758 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007759 unsigned GVFlags =
7760 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007761
Chris Lattnerdfed4132009-07-10 07:38:24 +00007762 // If a reference to this global requires an extra load, we can't fold it.
7763 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007764 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007765
Chris Lattnerdfed4132009-07-10 07:38:24 +00007766 // If BaseGV requires a register for the PIC base, we cannot also have a
7767 // BaseReg specified.
7768 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007769 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007770
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007771 // If lower 4G is not available, then we must use rip-relative addressing.
7772 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7773 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007775
Chris Lattnerc9addb72007-03-30 23:15:24 +00007776 switch (AM.Scale) {
7777 case 0:
7778 case 1:
7779 case 2:
7780 case 4:
7781 case 8:
7782 // These scales always work.
7783 break;
7784 case 3:
7785 case 5:
7786 case 9:
7787 // These scales are formed with basereg+scalereg. Only accept if there is
7788 // no basereg yet.
7789 if (AM.HasBaseReg)
7790 return false;
7791 break;
7792 default: // Other stuff never works.
7793 return false;
7794 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007795
Chris Lattnerc9addb72007-03-30 23:15:24 +00007796 return true;
7797}
7798
7799
Evan Cheng2bd122c2007-10-26 01:56:11 +00007800bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007801 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007802 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007803 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7804 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007805 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007806 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007807 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007808}
7809
Owen Andersone50ed302009-08-10 22:56:29 +00007810bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007811 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007812 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007813 unsigned NumBits1 = VT1.getSizeInBits();
7814 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007815 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007816 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007817 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007818}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007819
Dan Gohman97121ba2009-04-08 00:15:30 +00007820bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007821 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007822 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007823}
7824
Owen Andersone50ed302009-08-10 22:56:29 +00007825bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007826 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007828}
7829
Owen Andersone50ed302009-08-10 22:56:29 +00007830bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007831 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007833}
7834
Evan Cheng60c07e12006-07-05 22:17:51 +00007835/// isShuffleMaskLegal - Targets can use this to indicate that they only
7836/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7837/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7838/// are assumed to be legal.
7839bool
Eric Christopherfd179292009-08-27 18:07:15 +00007840X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007841 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007842 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007843 if (VT.getSizeInBits() == 64)
7844 return false;
7845
Nate Begemana09008b2009-10-19 02:17:23 +00007846 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007847 return (VT.getVectorNumElements() == 2 ||
7848 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7849 isMOVLMask(M, VT) ||
7850 isSHUFPMask(M, VT) ||
7851 isPSHUFDMask(M, VT) ||
7852 isPSHUFHWMask(M, VT) ||
7853 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007854 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007855 isUNPCKLMask(M, VT) ||
7856 isUNPCKHMask(M, VT) ||
7857 isUNPCKL_v_undef_Mask(M, VT) ||
7858 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007859}
7860
Dan Gohman7d8143f2008-04-09 20:09:42 +00007861bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007862X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007863 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007864 unsigned NumElts = VT.getVectorNumElements();
7865 // FIXME: This collection of masks seems suspect.
7866 if (NumElts == 2)
7867 return true;
7868 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7869 return (isMOVLMask(Mask, VT) ||
7870 isCommutedMOVLMask(Mask, VT, true) ||
7871 isSHUFPMask(Mask, VT) ||
7872 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007873 }
7874 return false;
7875}
7876
7877//===----------------------------------------------------------------------===//
7878// X86 Scheduler Hooks
7879//===----------------------------------------------------------------------===//
7880
Mon P Wang63307c32008-05-05 19:05:59 +00007881// private utility function
7882MachineBasicBlock *
7883X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7884 MachineBasicBlock *MBB,
7885 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007886 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007887 unsigned LoadOpc,
7888 unsigned CXchgOpc,
7889 unsigned copyOpc,
7890 unsigned notOpc,
7891 unsigned EAXreg,
7892 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007893 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007894 // For the atomic bitwise operator, we generate
7895 // thisMBB:
7896 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007897 // ld t1 = [bitinstr.addr]
7898 // op t2 = t1, [bitinstr.val]
7899 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007900 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7901 // bz newMBB
7902 // fallthrough -->nextMBB
7903 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7904 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007905 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007906 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007907
Mon P Wang63307c32008-05-05 19:05:59 +00007908 /// First build the CFG
7909 MachineFunction *F = MBB->getParent();
7910 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007911 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7912 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7913 F->insert(MBBIter, newMBB);
7914 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Mon P Wang63307c32008-05-05 19:05:59 +00007916 // Move all successors to thisMBB to nextMBB
7917 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007918
Mon P Wang63307c32008-05-05 19:05:59 +00007919 // Update thisMBB to fall through to newMBB
7920 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007921
Mon P Wang63307c32008-05-05 19:05:59 +00007922 // newMBB jumps to itself and fall through to nextMBB
7923 newMBB->addSuccessor(nextMBB);
7924 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007925
Mon P Wang63307c32008-05-05 19:05:59 +00007926 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007927 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007928 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007930 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007931 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007932 int numArgs = bInstr->getNumOperands() - 1;
7933 for (int i=0; i < numArgs; ++i)
7934 argOpers[i] = &bInstr->getOperand(i+1);
7935
7936 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007937 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7938 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007939
Dale Johannesen140be2d2008-08-19 18:47:28 +00007940 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007942 for (int i=0; i <= lastAddrIndx; ++i)
7943 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007944
Dale Johannesen140be2d2008-08-19 18:47:28 +00007945 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007946 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007947 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007949 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007950 tt = t1;
7951
Dale Johannesen140be2d2008-08-19 18:47:28 +00007952 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007953 assert((argOpers[valArgIndx]->isReg() ||
7954 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007955 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007956 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007957 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007958 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007959 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007960 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007961 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007962
Dale Johannesene4d209d2009-02-03 20:21:25 +00007963 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007964 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007965
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007967 for (int i=0; i <= lastAddrIndx; ++i)
7968 (*MIB).addOperand(*argOpers[i]);
7969 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007970 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007971 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7972 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007973
Dale Johannesene4d209d2009-02-03 20:21:25 +00007974 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007975 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007976
Mon P Wang63307c32008-05-05 19:05:59 +00007977 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007978 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007979
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007980 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007981 return nextMBB;
7982}
7983
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007984// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007985MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007986X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7987 MachineBasicBlock *MBB,
7988 unsigned regOpcL,
7989 unsigned regOpcH,
7990 unsigned immOpcL,
7991 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007992 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007993 // For the atomic bitwise operator, we generate
7994 // thisMBB (instructions are in pairs, except cmpxchg8b)
7995 // ld t1,t2 = [bitinstr.addr]
7996 // newMBB:
7997 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7998 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007999 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 // mov ECX, EBX <- t5, t6
8001 // mov EAX, EDX <- t1, t2
8002 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8003 // mov t3, t4 <- EAX, EDX
8004 // bz newMBB
8005 // result in out1, out2
8006 // fallthrough -->nextMBB
8007
8008 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8009 const unsigned LoadOpc = X86::MOV32rm;
8010 const unsigned copyOpc = X86::MOV32rr;
8011 const unsigned NotOpc = X86::NOT32r;
8012 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8013 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8014 MachineFunction::iterator MBBIter = MBB;
8015 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008016
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 /// First build the CFG
8018 MachineFunction *F = MBB->getParent();
8019 MachineBasicBlock *thisMBB = MBB;
8020 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8021 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8022 F->insert(MBBIter, newMBB);
8023 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 // Move all successors to thisMBB to nextMBB
8026 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 // Update thisMBB to fall through to newMBB
8029 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008030
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 // newMBB jumps to itself and fall through to nextMBB
8032 newMBB->addSuccessor(nextMBB);
8033 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008034
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 // Insert instructions into newMBB based on incoming instruction
8037 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008038 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008039 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 MachineOperand& dest1Oper = bInstr->getOperand(0);
8041 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008042 MachineOperand* argOpers[2 + X86AddrNumOperands];
8043 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008044 argOpers[i] = &bInstr->getOperand(i+2);
8045
Evan Chengad5b52f2010-01-08 19:14:57 +00008046 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008047 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008048
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008049 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008051 for (int i=0; i <= lastAddrIndx; ++i)
8052 (*MIB).addOperand(*argOpers[i]);
8053 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008055 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008056 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008058 MachineOperand newOp3 = *(argOpers[3]);
8059 if (newOp3.isImm())
8060 newOp3.setImm(newOp3.getImm()+4);
8061 else
8062 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008064 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065
8066 // t3/4 are defined later, at the bottom of the loop
8067 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8068 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008070 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008071 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008072 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8073
Evan Cheng306b4ca2010-01-08 23:41:50 +00008074 // The subsequent operations should be using the destination registers of
8075 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008076 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008077 t1 = F->getRegInfo().createVirtualRegister(RC);
8078 t2 = F->getRegInfo().createVirtualRegister(RC);
8079 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8080 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008082 t1 = dest1Oper.getReg();
8083 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008084 }
8085
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008086 int valArgIndx = lastAddrIndx + 1;
8087 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008088 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008089 "invalid operand");
8090 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8091 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008092 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008096 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008097 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008098 (*MIB).addOperand(*argOpers[valArgIndx]);
8099 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008100 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008101 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008102 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008103 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008104 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008105 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008107 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008108 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008109 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110
Dale Johannesene4d209d2009-02-03 20:21:25 +00008111 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008112 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 MIB.addReg(t2);
8115
Dale Johannesene4d209d2009-02-03 20:21:25 +00008116 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008120
Dale Johannesene4d209d2009-02-03 20:21:25 +00008121 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008122 for (int i=0; i <= lastAddrIndx; ++i)
8123 (*MIB).addOperand(*argOpers[i]);
8124
8125 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008126 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8127 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128
Dale Johannesene4d209d2009-02-03 20:21:25 +00008129 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008131 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008132 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008134 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008135 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136
8137 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8138 return nextMBB;
8139}
8140
8141// private utility function
8142MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008143X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8144 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008145 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008146 // For the atomic min/max operator, we generate
8147 // thisMBB:
8148 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008149 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008150 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008151 // cmp t1, t2
8152 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008153 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008154 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8155 // bz newMBB
8156 // fallthrough -->nextMBB
8157 //
8158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8159 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008160 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008161 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008162
Mon P Wang63307c32008-05-05 19:05:59 +00008163 /// First build the CFG
8164 MachineFunction *F = MBB->getParent();
8165 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008166 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8167 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8168 F->insert(MBBIter, newMBB);
8169 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Dan Gohmand6708ea2009-08-15 01:38:56 +00008171 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008172 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008173
Mon P Wang63307c32008-05-05 19:05:59 +00008174 // Update thisMBB to fall through to newMBB
8175 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Mon P Wang63307c32008-05-05 19:05:59 +00008177 // newMBB jumps to newMBB and fall through to nextMBB
8178 newMBB->addSuccessor(nextMBB);
8179 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008180
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008182 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008183 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008184 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008185 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008186 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008187 int numArgs = mInstr->getNumOperands() - 1;
8188 for (int i=0; i < numArgs; ++i)
8189 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008190
Mon P Wang63307c32008-05-05 19:05:59 +00008191 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008192 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8193 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008194
Mon P Wangab3e7472008-05-05 22:56:23 +00008195 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008196 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008197 for (int i=0; i <= lastAddrIndx; ++i)
8198 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008199
Mon P Wang63307c32008-05-05 19:05:59 +00008200 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008201 assert((argOpers[valArgIndx]->isReg() ||
8202 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008203 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008204
8205 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008206 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008207 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008208 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008210 (*MIB).addOperand(*argOpers[valArgIndx]);
8211
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008213 MIB.addReg(t1);
8214
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008216 MIB.addReg(t1);
8217 MIB.addReg(t2);
8218
8219 // Generate movc
8220 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008222 MIB.addReg(t2);
8223 MIB.addReg(t1);
8224
8225 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008227 for (int i=0; i <= lastAddrIndx; ++i)
8228 (*MIB).addOperand(*argOpers[i]);
8229 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008230 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008231 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8232 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008233
Dale Johannesene4d209d2009-02-03 20:21:25 +00008234 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008235 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008236
Mon P Wang63307c32008-05-05 19:05:59 +00008237 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008238 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008239
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008240 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008241 return nextMBB;
8242}
8243
Eric Christopherf83a5de2009-08-27 18:08:16 +00008244// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8245// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008246MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008247X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008248 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008249
8250 MachineFunction *F = BB->getParent();
8251 DebugLoc dl = MI->getDebugLoc();
8252 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8253
8254 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008255 if (memArg)
8256 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8257 else
8258 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008259
8260 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8261
8262 for (unsigned i = 0; i < numArgs; ++i) {
8263 MachineOperand &Op = MI->getOperand(i+1);
8264
8265 if (!(Op.isReg() && Op.isImplicit()))
8266 MIB.addOperand(Op);
8267 }
8268
8269 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8270 .addReg(X86::XMM0);
8271
8272 F->DeleteMachineInstr(MI);
8273
8274 return BB;
8275}
8276
8277MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008278X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8279 MachineInstr *MI,
8280 MachineBasicBlock *MBB) const {
8281 // Emit code to save XMM registers to the stack. The ABI says that the
8282 // number of registers to save is given in %al, so it's theoretically
8283 // possible to do an indirect jump trick to avoid saving all of them,
8284 // however this code takes a simpler approach and just executes all
8285 // of the stores if %al is non-zero. It's less code, and it's probably
8286 // easier on the hardware branch predictor, and stores aren't all that
8287 // expensive anyway.
8288
8289 // Create the new basic blocks. One block contains all the XMM stores,
8290 // and one block is the final destination regardless of whether any
8291 // stores were performed.
8292 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8293 MachineFunction *F = MBB->getParent();
8294 MachineFunction::iterator MBBIter = MBB;
8295 ++MBBIter;
8296 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8297 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8298 F->insert(MBBIter, XMMSaveMBB);
8299 F->insert(MBBIter, EndMBB);
8300
8301 // Set up the CFG.
8302 // Move any original successors of MBB to the end block.
8303 EndMBB->transferSuccessors(MBB);
8304 // The original block will now fall through to the XMM save block.
8305 MBB->addSuccessor(XMMSaveMBB);
8306 // The XMMSaveMBB will fall through to the end block.
8307 XMMSaveMBB->addSuccessor(EndMBB);
8308
8309 // Now add the instructions.
8310 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8311 DebugLoc DL = MI->getDebugLoc();
8312
8313 unsigned CountReg = MI->getOperand(0).getReg();
8314 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8315 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8316
8317 if (!Subtarget->isTargetWin64()) {
8318 // If %al is 0, branch around the XMM save block.
8319 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008320 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008321 MBB->addSuccessor(EndMBB);
8322 }
8323
8324 // In the XMM save block, save all the XMM argument registers.
8325 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8326 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008327 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008328 F->getMachineMemOperand(
8329 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8330 MachineMemOperand::MOStore, Offset,
8331 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008332 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8333 .addFrameIndex(RegSaveFrameIndex)
8334 .addImm(/*Scale=*/1)
8335 .addReg(/*IndexReg=*/0)
8336 .addImm(/*Disp=*/Offset)
8337 .addReg(/*Segment=*/0)
8338 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008339 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008340 }
8341
8342 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8343
8344 return EndMBB;
8345}
Mon P Wang63307c32008-05-05 19:05:59 +00008346
Evan Cheng60c07e12006-07-05 22:17:51 +00008347MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008348X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008349 MachineBasicBlock *BB,
8350 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8352 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008353
Chris Lattner52600972009-09-02 05:57:00 +00008354 // To "insert" a SELECT_CC instruction, we actually have to insert the
8355 // diamond control-flow pattern. The incoming instruction knows the
8356 // destination vreg to set, the condition code register to branch on, the
8357 // true/false values to select between, and a branch opcode to use.
8358 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8359 MachineFunction::iterator It = BB;
8360 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008361
Chris Lattner52600972009-09-02 05:57:00 +00008362 // thisMBB:
8363 // ...
8364 // TrueVal = ...
8365 // cmpTY ccX, r1, r2
8366 // bCC copy1MBB
8367 // fallthrough --> copy0MBB
8368 MachineBasicBlock *thisMBB = BB;
8369 MachineFunction *F = BB->getParent();
8370 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8371 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8372 unsigned Opc =
8373 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8374 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8375 F->insert(It, copy0MBB);
8376 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008377 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008378 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008379 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008380 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008381 E = BB->succ_end(); I != E; ++I) {
8382 EM->insert(std::make_pair(*I, sinkMBB));
8383 sinkMBB->addSuccessor(*I);
8384 }
8385 // Next, remove all successors of the current block, and add the true
8386 // and fallthrough blocks as its successors.
8387 while (!BB->succ_empty())
8388 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008389 // Add the true and fallthrough blocks as its successors.
8390 BB->addSuccessor(copy0MBB);
8391 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008392
Chris Lattner52600972009-09-02 05:57:00 +00008393 // copy0MBB:
8394 // %FalseValue = ...
8395 // # fallthrough to sinkMBB
8396 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008397
Chris Lattner52600972009-09-02 05:57:00 +00008398 // Update machine-CFG edges
8399 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008400
Chris Lattner52600972009-09-02 05:57:00 +00008401 // sinkMBB:
8402 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8403 // ...
8404 BB = sinkMBB;
8405 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8406 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8407 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8408
8409 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8410 return BB;
8411}
8412
8413
8414MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008415X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008416 MachineBasicBlock *BB,
8417 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008418 switch (MI->getOpcode()) {
8419 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008420 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008421 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008422 case X86::CMOV_FR32:
8423 case X86::CMOV_FR64:
8424 case X86::CMOV_V4F32:
8425 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008426 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008427 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008428
Dale Johannesen849f2142007-07-03 00:53:03 +00008429 case X86::FP32_TO_INT16_IN_MEM:
8430 case X86::FP32_TO_INT32_IN_MEM:
8431 case X86::FP32_TO_INT64_IN_MEM:
8432 case X86::FP64_TO_INT16_IN_MEM:
8433 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008434 case X86::FP64_TO_INT64_IN_MEM:
8435 case X86::FP80_TO_INT16_IN_MEM:
8436 case X86::FP80_TO_INT32_IN_MEM:
8437 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008438 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8439 DebugLoc DL = MI->getDebugLoc();
8440
Evan Cheng60c07e12006-07-05 22:17:51 +00008441 // Change the floating point control register to use "round towards zero"
8442 // mode when truncating to an integer value.
8443 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008444 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008445 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008446
8447 // Load the old value of the high byte of the control word...
8448 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008449 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008450 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008451 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008452
8453 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008454 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008455 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008456
8457 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008458 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008459
8460 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008461 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008462 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008463
8464 // Get the X86 opcode to use.
8465 unsigned Opc;
8466 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008467 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008468 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8469 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8470 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8471 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8472 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8473 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008474 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8475 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8476 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008477 }
8478
8479 X86AddressMode AM;
8480 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008481 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008482 AM.BaseType = X86AddressMode::RegBase;
8483 AM.Base.Reg = Op.getReg();
8484 } else {
8485 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008486 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008487 }
8488 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008489 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008490 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008491 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008492 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008493 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008494 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008495 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008496 AM.GV = Op.getGlobal();
8497 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008498 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008499 }
Chris Lattner52600972009-09-02 05:57:00 +00008500 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008501 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008502
8503 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008504 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008505
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008506 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008507 return BB;
8508 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008509 // String/text processing lowering.
8510 case X86::PCMPISTRM128REG:
8511 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8512 case X86::PCMPISTRM128MEM:
8513 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8514 case X86::PCMPESTRM128REG:
8515 return EmitPCMP(MI, BB, 5, false /* in mem */);
8516 case X86::PCMPESTRM128MEM:
8517 return EmitPCMP(MI, BB, 5, true /* in mem */);
8518
8519 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008520 case X86::ATOMAND32:
8521 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008522 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008523 X86::LCMPXCHG32, X86::MOV32rr,
8524 X86::NOT32r, X86::EAX,
8525 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008526 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008527 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8528 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008529 X86::LCMPXCHG32, X86::MOV32rr,
8530 X86::NOT32r, X86::EAX,
8531 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008532 case X86::ATOMXOR32:
8533 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008534 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008535 X86::LCMPXCHG32, X86::MOV32rr,
8536 X86::NOT32r, X86::EAX,
8537 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008538 case X86::ATOMNAND32:
8539 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008540 X86::AND32ri, X86::MOV32rm,
8541 X86::LCMPXCHG32, X86::MOV32rr,
8542 X86::NOT32r, X86::EAX,
8543 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008544 case X86::ATOMMIN32:
8545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8546 case X86::ATOMMAX32:
8547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8548 case X86::ATOMUMIN32:
8549 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8550 case X86::ATOMUMAX32:
8551 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008552
8553 case X86::ATOMAND16:
8554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8555 X86::AND16ri, X86::MOV16rm,
8556 X86::LCMPXCHG16, X86::MOV16rr,
8557 X86::NOT16r, X86::AX,
8558 X86::GR16RegisterClass);
8559 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008561 X86::OR16ri, X86::MOV16rm,
8562 X86::LCMPXCHG16, X86::MOV16rr,
8563 X86::NOT16r, X86::AX,
8564 X86::GR16RegisterClass);
8565 case X86::ATOMXOR16:
8566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8567 X86::XOR16ri, X86::MOV16rm,
8568 X86::LCMPXCHG16, X86::MOV16rr,
8569 X86::NOT16r, X86::AX,
8570 X86::GR16RegisterClass);
8571 case X86::ATOMNAND16:
8572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8573 X86::AND16ri, X86::MOV16rm,
8574 X86::LCMPXCHG16, X86::MOV16rr,
8575 X86::NOT16r, X86::AX,
8576 X86::GR16RegisterClass, true);
8577 case X86::ATOMMIN16:
8578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8579 case X86::ATOMMAX16:
8580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8581 case X86::ATOMUMIN16:
8582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8583 case X86::ATOMUMAX16:
8584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8585
8586 case X86::ATOMAND8:
8587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8588 X86::AND8ri, X86::MOV8rm,
8589 X86::LCMPXCHG8, X86::MOV8rr,
8590 X86::NOT8r, X86::AL,
8591 X86::GR8RegisterClass);
8592 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008594 X86::OR8ri, X86::MOV8rm,
8595 X86::LCMPXCHG8, X86::MOV8rr,
8596 X86::NOT8r, X86::AL,
8597 X86::GR8RegisterClass);
8598 case X86::ATOMXOR8:
8599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8600 X86::XOR8ri, X86::MOV8rm,
8601 X86::LCMPXCHG8, X86::MOV8rr,
8602 X86::NOT8r, X86::AL,
8603 X86::GR8RegisterClass);
8604 case X86::ATOMNAND8:
8605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8606 X86::AND8ri, X86::MOV8rm,
8607 X86::LCMPXCHG8, X86::MOV8rr,
8608 X86::NOT8r, X86::AL,
8609 X86::GR8RegisterClass, true);
8610 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008611 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008612 case X86::ATOMAND64:
8613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008614 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008615 X86::LCMPXCHG64, X86::MOV64rr,
8616 X86::NOT64r, X86::RAX,
8617 X86::GR64RegisterClass);
8618 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8620 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008621 X86::LCMPXCHG64, X86::MOV64rr,
8622 X86::NOT64r, X86::RAX,
8623 X86::GR64RegisterClass);
8624 case X86::ATOMXOR64:
8625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008626 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008627 X86::LCMPXCHG64, X86::MOV64rr,
8628 X86::NOT64r, X86::RAX,
8629 X86::GR64RegisterClass);
8630 case X86::ATOMNAND64:
8631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8632 X86::AND64ri32, X86::MOV64rm,
8633 X86::LCMPXCHG64, X86::MOV64rr,
8634 X86::NOT64r, X86::RAX,
8635 X86::GR64RegisterClass, true);
8636 case X86::ATOMMIN64:
8637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8638 case X86::ATOMMAX64:
8639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8640 case X86::ATOMUMIN64:
8641 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8642 case X86::ATOMUMAX64:
8643 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008644
8645 // This group does 64-bit operations on a 32-bit host.
8646 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008647 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008648 X86::AND32rr, X86::AND32rr,
8649 X86::AND32ri, X86::AND32ri,
8650 false);
8651 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008652 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 X86::OR32rr, X86::OR32rr,
8654 X86::OR32ri, X86::OR32ri,
8655 false);
8656 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008657 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008658 X86::XOR32rr, X86::XOR32rr,
8659 X86::XOR32ri, X86::XOR32ri,
8660 false);
8661 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008662 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008663 X86::AND32rr, X86::AND32rr,
8664 X86::AND32ri, X86::AND32ri,
8665 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008666 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008667 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008668 X86::ADD32rr, X86::ADC32rr,
8669 X86::ADD32ri, X86::ADC32ri,
8670 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008671 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008672 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008673 X86::SUB32rr, X86::SBB32rr,
8674 X86::SUB32ri, X86::SBB32ri,
8675 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008676 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008677 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008678 X86::MOV32rr, X86::MOV32rr,
8679 X86::MOV32ri, X86::MOV32ri,
8680 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008681 case X86::VASTART_SAVE_XMM_REGS:
8682 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008683 }
8684}
8685
8686//===----------------------------------------------------------------------===//
8687// X86 Optimization Hooks
8688//===----------------------------------------------------------------------===//
8689
Dan Gohman475871a2008-07-27 21:46:04 +00008690void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008691 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008692 APInt &KnownZero,
8693 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008694 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008695 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008696 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008697 assert((Opc >= ISD::BUILTIN_OP_END ||
8698 Opc == ISD::INTRINSIC_WO_CHAIN ||
8699 Opc == ISD::INTRINSIC_W_CHAIN ||
8700 Opc == ISD::INTRINSIC_VOID) &&
8701 "Should use MaskedValueIsZero if you don't know whether Op"
8702 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008703
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008704 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008705 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008706 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008707 case X86ISD::ADD:
8708 case X86ISD::SUB:
8709 case X86ISD::SMUL:
8710 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008711 case X86ISD::INC:
8712 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008713 case X86ISD::OR:
8714 case X86ISD::XOR:
8715 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008716 // These nodes' second result is a boolean.
8717 if (Op.getResNo() == 0)
8718 break;
8719 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008720 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008721 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8722 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008723 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008724 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008725}
Chris Lattner259e97c2006-01-31 19:43:35 +00008726
Evan Cheng206ee9d2006-07-07 08:33:52 +00008727/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008728/// node is a GlobalAddress + offset.
8729bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8730 GlobalValue* &GA, int64_t &Offset) const{
8731 if (N->getOpcode() == X86ISD::Wrapper) {
8732 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008733 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008734 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008735 return true;
8736 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008737 }
Evan Chengad4196b2008-05-12 19:56:52 +00008738 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008739}
8740
Nate Begeman9008ca62009-04-27 18:41:29 +00008741static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008742 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008743 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008744 SelectionDAG &DAG, MachineFrameInfo *MFI,
8745 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008746 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008747 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008748 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008749 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008750 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008751 return false;
8752 continue;
8753 }
8754
Dan Gohman475871a2008-07-27 21:46:04 +00008755 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008756 if (!Elt.getNode() ||
8757 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008758 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008759 if (!LDBase) {
8760 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008761 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008762 LDBase = cast<LoadSDNode>(Elt.getNode());
8763 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008764 continue;
8765 }
8766 if (Elt.getOpcode() == ISD::UNDEF)
8767 continue;
8768
Nate Begemanabc01992009-06-05 21:37:30 +00008769 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008770 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008771 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008772 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008773 }
8774 return true;
8775}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008776
8777/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8778/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8779/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008780/// order. In the case of v2i64, it will see if it can rewrite the
8781/// shuffle to be an appropriate build vector so it can take advantage of
8782// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008783static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008784 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008785 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008786 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008787 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008788 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8789 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008790
Eli Friedman7a5e5552009-06-07 06:52:44 +00008791 if (VT.getSizeInBits() != 128)
8792 return SDValue();
8793
Mon P Wang1e955802009-04-03 02:43:30 +00008794 // Try to combine a vector_shuffle into a 128-bit load.
8795 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008796 LoadSDNode *LD = NULL;
8797 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008798 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008799 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008800 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008801
Eli Friedman7a5e5552009-06-07 06:52:44 +00008802 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008803 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008804 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8805 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008806 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008807 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008808 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008809 LD->isVolatile(), LD->isNonTemporal(),
8810 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008811 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008812 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008813 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8814 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008815 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8816 }
8817 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008818}
Evan Chengd880b972008-05-09 21:53:03 +00008819
Chris Lattner83e6c992006-10-04 06:57:07 +00008820/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008821static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008822 const X86Subtarget *Subtarget) {
8823 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008824 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008825 // Get the LHS/RHS of the select.
8826 SDValue LHS = N->getOperand(1);
8827 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008828
Dan Gohman670e5392009-09-21 18:03:22 +00008829 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008830 // instructions match the semantics of the common C idiom x<y?x:y but not
8831 // x<=y?x:y, because of how they handle negative zero (which can be
8832 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008833 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008835 Cond.getOpcode() == ISD::SETCC) {
8836 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008837
Chris Lattner47b4ce82009-03-11 05:48:52 +00008838 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008839 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008840 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8841 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008842 switch (CC) {
8843 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008844 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008845 // Converting this to a min would handle NaNs incorrectly, and swapping
8846 // the operands would cause it to handle comparisons between positive
8847 // and negative zero incorrectly.
8848 if (!FiniteOnlyFPMath() &&
8849 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8850 if (!UnsafeFPMath &&
8851 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8852 break;
8853 std::swap(LHS, RHS);
8854 }
Dan Gohman670e5392009-09-21 18:03:22 +00008855 Opcode = X86ISD::FMIN;
8856 break;
8857 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008858 // Converting this to a min would handle comparisons between positive
8859 // and negative zero incorrectly.
8860 if (!UnsafeFPMath &&
8861 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8862 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008863 Opcode = X86ISD::FMIN;
8864 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008865 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008866 // Converting this to a min would handle both negative zeros and NaNs
8867 // incorrectly, but we can swap the operands to fix both.
8868 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008869 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008870 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008871 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008872 Opcode = X86ISD::FMIN;
8873 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008874
Dan Gohman670e5392009-09-21 18:03:22 +00008875 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008876 // Converting this to a max would handle comparisons between positive
8877 // and negative zero incorrectly.
8878 if (!UnsafeFPMath &&
8879 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8880 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008881 Opcode = X86ISD::FMAX;
8882 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008883 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008884 // Converting this to a max would handle NaNs incorrectly, and swapping
8885 // the operands would cause it to handle comparisons between positive
8886 // and negative zero incorrectly.
8887 if (!FiniteOnlyFPMath() &&
8888 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8889 if (!UnsafeFPMath &&
8890 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8891 break;
8892 std::swap(LHS, RHS);
8893 }
Dan Gohman670e5392009-09-21 18:03:22 +00008894 Opcode = X86ISD::FMAX;
8895 break;
8896 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008897 // Converting this to a max would handle both negative zeros and NaNs
8898 // incorrectly, but we can swap the operands to fix both.
8899 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008900 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008901 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008902 case ISD::SETGE:
8903 Opcode = X86ISD::FMAX;
8904 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008905 }
Dan Gohman670e5392009-09-21 18:03:22 +00008906 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008907 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8908 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008909 switch (CC) {
8910 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008911 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008912 // Converting this to a min would handle comparisons between positive
8913 // and negative zero incorrectly, and swapping the operands would
8914 // cause it to handle NaNs incorrectly.
8915 if (!UnsafeFPMath &&
8916 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8917 if (!FiniteOnlyFPMath() &&
8918 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8919 break;
8920 std::swap(LHS, RHS);
8921 }
Dan Gohman670e5392009-09-21 18:03:22 +00008922 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008923 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008924 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008925 // Converting this to a min would handle NaNs incorrectly.
8926 if (!UnsafeFPMath &&
8927 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8928 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008929 Opcode = X86ISD::FMIN;
8930 break;
8931 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008932 // Converting this to a min would handle both negative zeros and NaNs
8933 // incorrectly, but we can swap the operands to fix both.
8934 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008935 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008936 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008937 case ISD::SETGE:
8938 Opcode = X86ISD::FMIN;
8939 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008940
Dan Gohman670e5392009-09-21 18:03:22 +00008941 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008942 // Converting this to a max would handle NaNs incorrectly.
8943 if (!FiniteOnlyFPMath() &&
8944 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8945 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008946 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008947 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008948 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008949 // Converting this to a max would handle comparisons between positive
8950 // and negative zero incorrectly, and swapping the operands would
8951 // cause it to handle NaNs incorrectly.
8952 if (!UnsafeFPMath &&
8953 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
8954 if (!FiniteOnlyFPMath() &&
8955 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8956 break;
8957 std::swap(LHS, RHS);
8958 }
Dan Gohman670e5392009-09-21 18:03:22 +00008959 Opcode = X86ISD::FMAX;
8960 break;
8961 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008962 // Converting this to a max would handle both negative zeros and NaNs
8963 // incorrectly, but we can swap the operands to fix both.
8964 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008965 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008966 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008967 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008968 Opcode = X86ISD::FMAX;
8969 break;
8970 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008971 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008972
Chris Lattner47b4ce82009-03-11 05:48:52 +00008973 if (Opcode)
8974 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008975 }
Eric Christopherfd179292009-08-27 18:07:15 +00008976
Chris Lattnerd1980a52009-03-12 06:52:53 +00008977 // If this is a select between two integer constants, try to do some
8978 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008979 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8980 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008981 // Don't do this for crazy integer types.
8982 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8983 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008984 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008985 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008986
Chris Lattnercee56e72009-03-13 05:53:31 +00008987 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008988 // Efficiently invertible.
8989 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8990 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8991 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8992 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008993 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008994 }
Eric Christopherfd179292009-08-27 18:07:15 +00008995
Chris Lattnerd1980a52009-03-12 06:52:53 +00008996 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008997 if (FalseC->getAPIntValue() == 0 &&
8998 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008999 if (NeedsCondInvert) // Invert the condition if needed.
9000 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9001 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009002
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003 // Zero extend the condition if needed.
9004 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009005
Chris Lattnercee56e72009-03-13 05:53:31 +00009006 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009007 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009008 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009009 }
Eric Christopherfd179292009-08-27 18:07:15 +00009010
Chris Lattner97a29a52009-03-13 05:22:11 +00009011 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009012 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009013 if (NeedsCondInvert) // Invert the condition if needed.
9014 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9015 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009016
Chris Lattner97a29a52009-03-13 05:22:11 +00009017 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009018 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9019 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009020 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009021 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009022 }
Eric Christopherfd179292009-08-27 18:07:15 +00009023
Chris Lattnercee56e72009-03-13 05:53:31 +00009024 // Optimize cases that will turn into an LEA instruction. This requires
9025 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009026 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009027 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009028 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009029
Chris Lattnercee56e72009-03-13 05:53:31 +00009030 bool isFastMultiplier = false;
9031 if (Diff < 10) {
9032 switch ((unsigned char)Diff) {
9033 default: break;
9034 case 1: // result = add base, cond
9035 case 2: // result = lea base( , cond*2)
9036 case 3: // result = lea base(cond, cond*2)
9037 case 4: // result = lea base( , cond*4)
9038 case 5: // result = lea base(cond, cond*4)
9039 case 8: // result = lea base( , cond*8)
9040 case 9: // result = lea base(cond, cond*8)
9041 isFastMultiplier = true;
9042 break;
9043 }
9044 }
Eric Christopherfd179292009-08-27 18:07:15 +00009045
Chris Lattnercee56e72009-03-13 05:53:31 +00009046 if (isFastMultiplier) {
9047 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9048 if (NeedsCondInvert) // Invert the condition if needed.
9049 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9050 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009051
Chris Lattnercee56e72009-03-13 05:53:31 +00009052 // Zero extend the condition if needed.
9053 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9054 Cond);
9055 // Scale the condition by the difference.
9056 if (Diff != 1)
9057 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9058 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009059
Chris Lattnercee56e72009-03-13 05:53:31 +00009060 // Add the base if non-zero.
9061 if (FalseC->getAPIntValue() != 0)
9062 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9063 SDValue(FalseC, 0));
9064 return Cond;
9065 }
Eric Christopherfd179292009-08-27 18:07:15 +00009066 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067 }
9068 }
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Dan Gohman475871a2008-07-27 21:46:04 +00009070 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009071}
9072
Chris Lattnerd1980a52009-03-12 06:52:53 +00009073/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9074static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9075 TargetLowering::DAGCombinerInfo &DCI) {
9076 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009077
Chris Lattnerd1980a52009-03-12 06:52:53 +00009078 // If the flag operand isn't dead, don't touch this CMOV.
9079 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9080 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009081
Chris Lattnerd1980a52009-03-12 06:52:53 +00009082 // If this is a select between two integer constants, try to do some
9083 // optimizations. Note that the operands are ordered the opposite of SELECT
9084 // operands.
9085 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9086 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9087 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9088 // larger than FalseC (the false value).
9089 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009090
Chris Lattnerd1980a52009-03-12 06:52:53 +00009091 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9092 CC = X86::GetOppositeBranchCondition(CC);
9093 std::swap(TrueC, FalseC);
9094 }
Eric Christopherfd179292009-08-27 18:07:15 +00009095
Chris Lattnerd1980a52009-03-12 06:52:53 +00009096 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009097 // This is efficient for any integer data type (including i8/i16) and
9098 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009099 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9100 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9102 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009103
Chris Lattnerd1980a52009-03-12 06:52:53 +00009104 // Zero extend the condition if needed.
9105 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009106
Chris Lattnerd1980a52009-03-12 06:52:53 +00009107 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9108 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009109 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009110 if (N->getNumValues() == 2) // Dead flag value?
9111 return DCI.CombineTo(N, Cond, SDValue());
9112 return Cond;
9113 }
Eric Christopherfd179292009-08-27 18:07:15 +00009114
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9116 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009117 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9118 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9120 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009121
Chris Lattner97a29a52009-03-13 05:22:11 +00009122 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009123 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9124 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009125 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9126 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009127
Chris Lattner97a29a52009-03-13 05:22:11 +00009128 if (N->getNumValues() == 2) // Dead flag value?
9129 return DCI.CombineTo(N, Cond, SDValue());
9130 return Cond;
9131 }
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Chris Lattnercee56e72009-03-13 05:53:31 +00009133 // Optimize cases that will turn into an LEA instruction. This requires
9134 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009135 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009136 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009137 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009138
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 bool isFastMultiplier = false;
9140 if (Diff < 10) {
9141 switch ((unsigned char)Diff) {
9142 default: break;
9143 case 1: // result = add base, cond
9144 case 2: // result = lea base( , cond*2)
9145 case 3: // result = lea base(cond, cond*2)
9146 case 4: // result = lea base( , cond*4)
9147 case 5: // result = lea base(cond, cond*4)
9148 case 8: // result = lea base( , cond*8)
9149 case 9: // result = lea base(cond, cond*8)
9150 isFastMultiplier = true;
9151 break;
9152 }
9153 }
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Chris Lattnercee56e72009-03-13 05:53:31 +00009155 if (isFastMultiplier) {
9156 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9157 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009158 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9159 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009160 // Zero extend the condition if needed.
9161 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9162 Cond);
9163 // Scale the condition by the difference.
9164 if (Diff != 1)
9165 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9166 DAG.getConstant(Diff, Cond.getValueType()));
9167
9168 // Add the base if non-zero.
9169 if (FalseC->getAPIntValue() != 0)
9170 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9171 SDValue(FalseC, 0));
9172 if (N->getNumValues() == 2) // Dead flag value?
9173 return DCI.CombineTo(N, Cond, SDValue());
9174 return Cond;
9175 }
Eric Christopherfd179292009-08-27 18:07:15 +00009176 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 }
9178 }
9179 return SDValue();
9180}
9181
9182
Evan Cheng0b0cd912009-03-28 05:57:29 +00009183/// PerformMulCombine - Optimize a single multiply with constant into two
9184/// in order to implement it with two cheaper instructions, e.g.
9185/// LEA + SHL, LEA + LEA.
9186static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9187 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009188 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9189 return SDValue();
9190
Owen Andersone50ed302009-08-10 22:56:29 +00009191 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009192 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009193 return SDValue();
9194
9195 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9196 if (!C)
9197 return SDValue();
9198 uint64_t MulAmt = C->getZExtValue();
9199 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9200 return SDValue();
9201
9202 uint64_t MulAmt1 = 0;
9203 uint64_t MulAmt2 = 0;
9204 if ((MulAmt % 9) == 0) {
9205 MulAmt1 = 9;
9206 MulAmt2 = MulAmt / 9;
9207 } else if ((MulAmt % 5) == 0) {
9208 MulAmt1 = 5;
9209 MulAmt2 = MulAmt / 5;
9210 } else if ((MulAmt % 3) == 0) {
9211 MulAmt1 = 3;
9212 MulAmt2 = MulAmt / 3;
9213 }
9214 if (MulAmt2 &&
9215 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9216 DebugLoc DL = N->getDebugLoc();
9217
9218 if (isPowerOf2_64(MulAmt2) &&
9219 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9220 // If second multiplifer is pow2, issue it first. We want the multiply by
9221 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9222 // is an add.
9223 std::swap(MulAmt1, MulAmt2);
9224
9225 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009226 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009227 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009228 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009229 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009230 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009231 DAG.getConstant(MulAmt1, VT));
9232
Eric Christopherfd179292009-08-27 18:07:15 +00009233 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009234 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009235 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009236 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009237 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009238 DAG.getConstant(MulAmt2, VT));
9239
9240 // Do not add new nodes to DAG combiner worklist.
9241 DCI.CombineTo(N, NewMul, false);
9242 }
9243 return SDValue();
9244}
9245
Evan Chengad9c0a32009-12-15 00:53:42 +00009246static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9247 SDValue N0 = N->getOperand(0);
9248 SDValue N1 = N->getOperand(1);
9249 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9250 EVT VT = N0.getValueType();
9251
9252 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9253 // since the result of setcc_c is all zero's or all ones.
9254 if (N1C && N0.getOpcode() == ISD::AND &&
9255 N0.getOperand(1).getOpcode() == ISD::Constant) {
9256 SDValue N00 = N0.getOperand(0);
9257 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9258 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9259 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9260 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9261 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9262 APInt ShAmt = N1C->getAPIntValue();
9263 Mask = Mask.shl(ShAmt);
9264 if (Mask != 0)
9265 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9266 N00, DAG.getConstant(Mask, VT));
9267 }
9268 }
9269
9270 return SDValue();
9271}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009272
Nate Begeman740ab032009-01-26 00:52:55 +00009273/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9274/// when possible.
9275static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9276 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009277 EVT VT = N->getValueType(0);
9278 if (!VT.isVector() && VT.isInteger() &&
9279 N->getOpcode() == ISD::SHL)
9280 return PerformSHLCombine(N, DAG);
9281
Nate Begeman740ab032009-01-26 00:52:55 +00009282 // On X86 with SSE2 support, we can transform this to a vector shift if
9283 // all elements are shifted by the same amount. We can't do this in legalize
9284 // because the a constant vector is typically transformed to a constant pool
9285 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009286 if (!Subtarget->hasSSE2())
9287 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009288
Owen Anderson825b72b2009-08-11 20:47:22 +00009289 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009290 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Mon P Wang3becd092009-01-28 08:12:05 +00009292 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009293 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009294 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009295 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009296 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9297 unsigned NumElts = VT.getVectorNumElements();
9298 unsigned i = 0;
9299 for (; i != NumElts; ++i) {
9300 SDValue Arg = ShAmtOp.getOperand(i);
9301 if (Arg.getOpcode() == ISD::UNDEF) continue;
9302 BaseShAmt = Arg;
9303 break;
9304 }
9305 for (; i != NumElts; ++i) {
9306 SDValue Arg = ShAmtOp.getOperand(i);
9307 if (Arg.getOpcode() == ISD::UNDEF) continue;
9308 if (Arg != BaseShAmt) {
9309 return SDValue();
9310 }
9311 }
9312 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009313 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009314 SDValue InVec = ShAmtOp.getOperand(0);
9315 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9316 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9317 unsigned i = 0;
9318 for (; i != NumElts; ++i) {
9319 SDValue Arg = InVec.getOperand(i);
9320 if (Arg.getOpcode() == ISD::UNDEF) continue;
9321 BaseShAmt = Arg;
9322 break;
9323 }
9324 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009326 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009327 if (C->getZExtValue() == SplatIdx)
9328 BaseShAmt = InVec.getOperand(1);
9329 }
9330 }
9331 if (BaseShAmt.getNode() == 0)
9332 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9333 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009334 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009335 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009336
Mon P Wangefa42202009-09-03 19:56:25 +00009337 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 if (EltVT.bitsGT(MVT::i32))
9339 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9340 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009341 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009342
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009343 // The shift amount is identical so we can do a vector shift.
9344 SDValue ValOp = N->getOperand(0);
9345 switch (N->getOpcode()) {
9346 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009347 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009348 break;
9349 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009353 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009355 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009357 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009359 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009361 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009362 break;
9363 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009366 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009367 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009369 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009371 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009372 break;
9373 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009377 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009381 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009382 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009385 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009386 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009387 }
9388 return SDValue();
9389}
9390
Evan Cheng760d1942010-01-04 21:22:48 +00009391static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9392 const X86Subtarget *Subtarget) {
9393 EVT VT = N->getValueType(0);
9394 if (VT != MVT::i64 || !Subtarget->is64Bit())
9395 return SDValue();
9396
9397 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9398 SDValue N0 = N->getOperand(0);
9399 SDValue N1 = N->getOperand(1);
9400 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9401 std::swap(N0, N1);
9402 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9403 return SDValue();
9404
9405 SDValue ShAmt0 = N0.getOperand(1);
9406 if (ShAmt0.getValueType() != MVT::i8)
9407 return SDValue();
9408 SDValue ShAmt1 = N1.getOperand(1);
9409 if (ShAmt1.getValueType() != MVT::i8)
9410 return SDValue();
9411 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9412 ShAmt0 = ShAmt0.getOperand(0);
9413 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9414 ShAmt1 = ShAmt1.getOperand(0);
9415
9416 DebugLoc DL = N->getDebugLoc();
9417 unsigned Opc = X86ISD::SHLD;
9418 SDValue Op0 = N0.getOperand(0);
9419 SDValue Op1 = N1.getOperand(0);
9420 if (ShAmt0.getOpcode() == ISD::SUB) {
9421 Opc = X86ISD::SHRD;
9422 std::swap(Op0, Op1);
9423 std::swap(ShAmt0, ShAmt1);
9424 }
9425
9426 if (ShAmt1.getOpcode() == ISD::SUB) {
9427 SDValue Sum = ShAmt1.getOperand(0);
9428 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9429 if (SumC->getSExtValue() == 64 &&
9430 ShAmt1.getOperand(1) == ShAmt0)
9431 return DAG.getNode(Opc, DL, VT,
9432 Op0, Op1,
9433 DAG.getNode(ISD::TRUNCATE, DL,
9434 MVT::i8, ShAmt0));
9435 }
9436 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9437 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9438 if (ShAmt0C &&
9439 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9440 return DAG.getNode(Opc, DL, VT,
9441 N0.getOperand(0), N1.getOperand(0),
9442 DAG.getNode(ISD::TRUNCATE, DL,
9443 MVT::i8, ShAmt0));
9444 }
9445
9446 return SDValue();
9447}
9448
Chris Lattner149a4e52008-02-22 02:09:43 +00009449/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009450static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009451 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009452 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9453 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009454 // A preferable solution to the general problem is to figure out the right
9455 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009456
9457 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009458 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009459 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009460 if (VT.getSizeInBits() != 64)
9461 return SDValue();
9462
Devang Patel578efa92009-06-05 21:57:13 +00009463 const Function *F = DAG.getMachineFunction().getFunction();
9464 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009465 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009466 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009467 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009469 isa<LoadSDNode>(St->getValue()) &&
9470 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9471 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009472 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009473 LoadSDNode *Ld = 0;
9474 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009475 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009476 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477 // Must be a store of a load. We currently handle two cases: the load
9478 // is a direct child, and it's under an intervening TokenFactor. It is
9479 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009480 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009481 Ld = cast<LoadSDNode>(St->getChain());
9482 else if (St->getValue().hasOneUse() &&
9483 ChainVal->getOpcode() == ISD::TokenFactor) {
9484 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009485 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009486 TokenFactorIndex = i;
9487 Ld = cast<LoadSDNode>(St->getValue());
9488 } else
9489 Ops.push_back(ChainVal->getOperand(i));
9490 }
9491 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009492
Evan Cheng536e6672009-03-12 05:59:15 +00009493 if (!Ld || !ISD::isNormalLoad(Ld))
9494 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009495
Evan Cheng536e6672009-03-12 05:59:15 +00009496 // If this is not the MMX case, i.e. we are just turning i64 load/store
9497 // into f64 load/store, avoid the transformation if there are multiple
9498 // uses of the loaded value.
9499 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9500 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009501
Evan Cheng536e6672009-03-12 05:59:15 +00009502 DebugLoc LdDL = Ld->getDebugLoc();
9503 DebugLoc StDL = N->getDebugLoc();
9504 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9505 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9506 // pair instead.
9507 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009509 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9510 Ld->getBasePtr(), Ld->getSrcValue(),
9511 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009512 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009513 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009514 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009515 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009517 Ops.size());
9518 }
Evan Cheng536e6672009-03-12 05:59:15 +00009519 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009520 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009521 St->isVolatile(), St->isNonTemporal(),
9522 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009523 }
Evan Cheng536e6672009-03-12 05:59:15 +00009524
9525 // Otherwise, lower to two pairs of 32-bit loads / stores.
9526 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9528 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009529
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009531 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009532 Ld->isVolatile(), Ld->isNonTemporal(),
9533 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009534 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009535 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009536 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009537 MinAlign(Ld->getAlignment(), 4));
9538
9539 SDValue NewChain = LoLd.getValue(1);
9540 if (TokenFactorIndex != -1) {
9541 Ops.push_back(LoLd);
9542 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009544 Ops.size());
9545 }
9546
9547 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9549 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009550
9551 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9552 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009553 St->isVolatile(), St->isNonTemporal(),
9554 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009555 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9556 St->getSrcValue(),
9557 St->getSrcValueOffset() + 4,
9558 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009559 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009560 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009561 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009562 }
Dan Gohman475871a2008-07-27 21:46:04 +00009563 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009564}
9565
Chris Lattner6cf73262008-01-25 06:14:17 +00009566/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9567/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009568static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009569 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9570 // F[X]OR(0.0, x) -> x
9571 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009572 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9573 if (C->getValueAPF().isPosZero())
9574 return N->getOperand(1);
9575 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9576 if (C->getValueAPF().isPosZero())
9577 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009578 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009579}
9580
9581/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009582static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009583 // FAND(0.0, x) -> 0.0
9584 // FAND(x, 0.0) -> 0.0
9585 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9586 if (C->getValueAPF().isPosZero())
9587 return N->getOperand(0);
9588 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9589 if (C->getValueAPF().isPosZero())
9590 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009591 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009592}
9593
Dan Gohmane5af2d32009-01-29 01:59:02 +00009594static SDValue PerformBTCombine(SDNode *N,
9595 SelectionDAG &DAG,
9596 TargetLowering::DAGCombinerInfo &DCI) {
9597 // BT ignores high bits in the bit index operand.
9598 SDValue Op1 = N->getOperand(1);
9599 if (Op1.hasOneUse()) {
9600 unsigned BitWidth = Op1.getValueSizeInBits();
9601 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9602 APInt KnownZero, KnownOne;
9603 TargetLowering::TargetLoweringOpt TLO(DAG);
9604 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9605 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9606 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9607 DCI.CommitTargetLoweringOpt(TLO);
9608 }
9609 return SDValue();
9610}
Chris Lattner83e6c992006-10-04 06:57:07 +00009611
Eli Friedman7a5e5552009-06-07 06:52:44 +00009612static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9613 SDValue Op = N->getOperand(0);
9614 if (Op.getOpcode() == ISD::BIT_CONVERT)
9615 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009616 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009617 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009618 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009619 OpVT.getVectorElementType().getSizeInBits()) {
9620 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9621 }
9622 return SDValue();
9623}
9624
Owen Anderson99177002009-06-29 18:04:45 +00009625// On X86 and X86-64, atomic operations are lowered to locked instructions.
9626// Locked instructions, in turn, have implicit fence semantics (all memory
9627// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009628// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009629// fence-atomic-fence.
9630static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9631 SDValue atomic = N->getOperand(0);
9632 switch (atomic.getOpcode()) {
9633 case ISD::ATOMIC_CMP_SWAP:
9634 case ISD::ATOMIC_SWAP:
9635 case ISD::ATOMIC_LOAD_ADD:
9636 case ISD::ATOMIC_LOAD_SUB:
9637 case ISD::ATOMIC_LOAD_AND:
9638 case ISD::ATOMIC_LOAD_OR:
9639 case ISD::ATOMIC_LOAD_XOR:
9640 case ISD::ATOMIC_LOAD_NAND:
9641 case ISD::ATOMIC_LOAD_MIN:
9642 case ISD::ATOMIC_LOAD_MAX:
9643 case ISD::ATOMIC_LOAD_UMIN:
9644 case ISD::ATOMIC_LOAD_UMAX:
9645 break;
9646 default:
9647 return SDValue();
9648 }
Eric Christopherfd179292009-08-27 18:07:15 +00009649
Owen Anderson99177002009-06-29 18:04:45 +00009650 SDValue fence = atomic.getOperand(0);
9651 if (fence.getOpcode() != ISD::MEMBARRIER)
9652 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009653
Owen Anderson99177002009-06-29 18:04:45 +00009654 switch (atomic.getOpcode()) {
9655 case ISD::ATOMIC_CMP_SWAP:
9656 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9657 atomic.getOperand(1), atomic.getOperand(2),
9658 atomic.getOperand(3));
9659 case ISD::ATOMIC_SWAP:
9660 case ISD::ATOMIC_LOAD_ADD:
9661 case ISD::ATOMIC_LOAD_SUB:
9662 case ISD::ATOMIC_LOAD_AND:
9663 case ISD::ATOMIC_LOAD_OR:
9664 case ISD::ATOMIC_LOAD_XOR:
9665 case ISD::ATOMIC_LOAD_NAND:
9666 case ISD::ATOMIC_LOAD_MIN:
9667 case ISD::ATOMIC_LOAD_MAX:
9668 case ISD::ATOMIC_LOAD_UMIN:
9669 case ISD::ATOMIC_LOAD_UMAX:
9670 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9671 atomic.getOperand(1), atomic.getOperand(2));
9672 default:
9673 return SDValue();
9674 }
9675}
9676
Evan Cheng2e489c42009-12-16 00:53:11 +00009677static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9678 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9679 // (and (i32 x86isd::setcc_carry), 1)
9680 // This eliminates the zext. This transformation is necessary because
9681 // ISD::SETCC is always legalized to i8.
9682 DebugLoc dl = N->getDebugLoc();
9683 SDValue N0 = N->getOperand(0);
9684 EVT VT = N->getValueType(0);
9685 if (N0.getOpcode() == ISD::AND &&
9686 N0.hasOneUse() &&
9687 N0.getOperand(0).hasOneUse()) {
9688 SDValue N00 = N0.getOperand(0);
9689 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9690 return SDValue();
9691 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9692 if (!C || C->getZExtValue() != 1)
9693 return SDValue();
9694 return DAG.getNode(ISD::AND, dl, VT,
9695 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9696 N00.getOperand(0), N00.getOperand(1)),
9697 DAG.getConstant(1, VT));
9698 }
9699
9700 return SDValue();
9701}
9702
Dan Gohman475871a2008-07-27 21:46:04 +00009703SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009704 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009705 SelectionDAG &DAG = DCI.DAG;
9706 switch (N->getOpcode()) {
9707 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009708 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009709 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009710 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009711 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009712 case ISD::SHL:
9713 case ISD::SRA:
9714 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009715 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009716 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009717 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009718 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9719 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009720 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009721 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009722 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009723 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009724 }
9725
Dan Gohman475871a2008-07-27 21:46:04 +00009726 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009727}
9728
Evan Cheng60c07e12006-07-05 22:17:51 +00009729//===----------------------------------------------------------------------===//
9730// X86 Inline Assembly Support
9731//===----------------------------------------------------------------------===//
9732
Chris Lattnerb8105652009-07-20 17:51:36 +00009733static bool LowerToBSwap(CallInst *CI) {
9734 // FIXME: this should verify that we are targetting a 486 or better. If not,
9735 // we will turn this bswap into something that will be lowered to logical ops
9736 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9737 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009738
Chris Lattnerb8105652009-07-20 17:51:36 +00009739 // Verify this is a simple bswap.
9740 if (CI->getNumOperands() != 2 ||
9741 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009742 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009743 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009744
Chris Lattnerb8105652009-07-20 17:51:36 +00009745 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9746 if (!Ty || Ty->getBitWidth() % 16 != 0)
9747 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009748
Chris Lattnerb8105652009-07-20 17:51:36 +00009749 // Okay, we can do this xform, do so now.
9750 const Type *Tys[] = { Ty };
9751 Module *M = CI->getParent()->getParent()->getParent();
9752 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009753
Chris Lattnerb8105652009-07-20 17:51:36 +00009754 Value *Op = CI->getOperand(1);
9755 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009756
Chris Lattnerb8105652009-07-20 17:51:36 +00009757 CI->replaceAllUsesWith(Op);
9758 CI->eraseFromParent();
9759 return true;
9760}
9761
9762bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9763 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9764 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9765
9766 std::string AsmStr = IA->getAsmString();
9767
9768 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009769 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009770 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9771
9772 switch (AsmPieces.size()) {
9773 default: return false;
9774 case 1:
9775 AsmStr = AsmPieces[0];
9776 AsmPieces.clear();
9777 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9778
9779 // bswap $0
9780 if (AsmPieces.size() == 2 &&
9781 (AsmPieces[0] == "bswap" ||
9782 AsmPieces[0] == "bswapq" ||
9783 AsmPieces[0] == "bswapl") &&
9784 (AsmPieces[1] == "$0" ||
9785 AsmPieces[1] == "${0:q}")) {
9786 // No need to check constraints, nothing other than the equivalent of
9787 // "=r,0" would be valid here.
9788 return LowerToBSwap(CI);
9789 }
9790 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009791 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009792 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009793 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009794 AsmPieces[1] == "$$8," &&
9795 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009796 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9797 AsmPieces.clear();
9798 SplitString(IA->getConstraintString().substr(5), AsmPieces, ",");
9799 std::sort(AsmPieces.begin(), AsmPieces.end());
9800 if (AsmPieces.size() == 4 &&
9801 AsmPieces[0] == "~{cc}" &&
9802 AsmPieces[1] == "~{dirflag}" &&
9803 AsmPieces[2] == "~{flags}" &&
9804 AsmPieces[3] == "~{fpsr}") {
9805 return LowerToBSwap(CI);
9806 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009807 }
9808 break;
9809 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009810 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009811 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009812 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9813 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9814 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009815 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009816 SplitString(AsmPieces[0], Words, " \t");
9817 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9818 Words.clear();
9819 SplitString(AsmPieces[1], Words, " \t");
9820 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9821 Words.clear();
9822 SplitString(AsmPieces[2], Words, " \t,");
9823 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9824 Words[2] == "%edx") {
9825 return LowerToBSwap(CI);
9826 }
9827 }
9828 }
9829 }
9830 break;
9831 }
9832 return false;
9833}
9834
9835
9836
Chris Lattnerf4dff842006-07-11 02:54:03 +00009837/// getConstraintType - Given a constraint letter, return the type of
9838/// constraint it is for this target.
9839X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009840X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9841 if (Constraint.size() == 1) {
9842 switch (Constraint[0]) {
9843 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009844 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009845 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009846 case 'r':
9847 case 'R':
9848 case 'l':
9849 case 'q':
9850 case 'Q':
9851 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009852 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009853 case 'Y':
9854 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009855 case 'e':
9856 case 'Z':
9857 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009858 default:
9859 break;
9860 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009861 }
Chris Lattner4234f572007-03-25 02:14:49 +00009862 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009863}
9864
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009865/// LowerXConstraint - try to replace an X constraint, which matches anything,
9866/// with another that has more specific requirements based on the type of the
9867/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009868const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009869LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009870 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9871 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009872 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009873 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009874 return "Y";
9875 if (Subtarget->hasSSE1())
9876 return "x";
9877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009878
Chris Lattner5e764232008-04-26 23:02:14 +00009879 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009880}
9881
Chris Lattner48884cd2007-08-25 00:47:38 +00009882/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9883/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009884void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009885 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009886 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009887 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009888 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009889 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009890
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009891 switch (Constraint) {
9892 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009893 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009894 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009895 if (C->getZExtValue() <= 31) {
9896 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009897 break;
9898 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009899 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009900 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009901 case 'J':
9902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009903 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009904 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9905 break;
9906 }
9907 }
9908 return;
9909 case 'K':
9910 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009911 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009912 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9913 break;
9914 }
9915 }
9916 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009917 case 'N':
9918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009919 if (C->getZExtValue() <= 255) {
9920 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009921 break;
9922 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009923 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009924 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009925 case 'e': {
9926 // 32-bit signed value
9927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9928 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009929 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9930 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009931 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009932 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009933 break;
9934 }
9935 // FIXME gcc accepts some relocatable values here too, but only in certain
9936 // memory models; it's complicated.
9937 }
9938 return;
9939 }
9940 case 'Z': {
9941 // 32-bit unsigned value
9942 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9943 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009944 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9945 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009946 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9947 break;
9948 }
9949 }
9950 // FIXME gcc accepts some relocatable values here too, but only in certain
9951 // memory models; it's complicated.
9952 return;
9953 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009954 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009955 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009956 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009957 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009958 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009959 break;
9960 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009961
Chris Lattnerdc43a882007-05-03 16:52:29 +00009962 // If we are in non-pic codegen mode, we allow the address of a global (with
9963 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009964 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009965 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009966
Chris Lattner49921962009-05-08 18:23:14 +00009967 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9968 while (1) {
9969 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9970 Offset += GA->getOffset();
9971 break;
9972 } else if (Op.getOpcode() == ISD::ADD) {
9973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9974 Offset += C->getZExtValue();
9975 Op = Op.getOperand(0);
9976 continue;
9977 }
9978 } else if (Op.getOpcode() == ISD::SUB) {
9979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9980 Offset += -C->getZExtValue();
9981 Op = Op.getOperand(0);
9982 continue;
9983 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009984 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009985
Chris Lattner49921962009-05-08 18:23:14 +00009986 // Otherwise, this isn't something we can handle, reject it.
9987 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009988 }
Eric Christopherfd179292009-08-27 18:07:15 +00009989
Chris Lattner36c25012009-07-10 07:34:39 +00009990 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009991 // If we require an extra load to get this address, as in PIC mode, we
9992 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009993 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9994 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009995 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009996
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009997 if (hasMemory)
9998 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9999 else
10000 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010001 Result = Op;
10002 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010003 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010004 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010005
Gabor Greifba36cb52008-08-28 21:40:38 +000010006 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010007 Ops.push_back(Result);
10008 return;
10009 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010010 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10011 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010012}
10013
Chris Lattner259e97c2006-01-31 19:43:35 +000010014std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010015getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010016 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010017 if (Constraint.size() == 1) {
10018 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010019 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010020 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010021 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10022 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010024 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10025 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10026 X86::R10D,X86::R11D,X86::R12D,
10027 X86::R13D,X86::R14D,X86::R15D,
10028 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010030 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10031 X86::SI, X86::DI, X86::R8W,X86::R9W,
10032 X86::R10W,X86::R11W,X86::R12W,
10033 X86::R13W,X86::R14W,X86::R15W,
10034 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010036 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10037 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10038 X86::R10B,X86::R11B,X86::R12B,
10039 X86::R13B,X86::R14B,X86::R15B,
10040 X86::BPL, X86::SPL, 0);
10041
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010043 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10044 X86::RSI, X86::RDI, X86::R8, X86::R9,
10045 X86::R10, X86::R11, X86::R12,
10046 X86::R13, X86::R14, X86::R15,
10047 X86::RBP, X86::RSP, 0);
10048
10049 break;
10050 }
Eric Christopherfd179292009-08-27 18:07:15 +000010051 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010052 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010054 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010055 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010056 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010058 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010060 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10061 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010062 }
10063 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010064
Chris Lattner1efa40f2006-02-22 00:56:39 +000010065 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010066}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010067
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010068std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010069X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010070 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010071 // First, see if this is a constraint that directly corresponds to an LLVM
10072 // register class.
10073 if (Constraint.size() == 1) {
10074 // GCC Constraint Letters
10075 switch (Constraint[0]) {
10076 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010077 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010078 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010080 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010081 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010082 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010084 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010085 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010086 case 'R': // LEGACY_REGS
10087 if (VT == MVT::i8)
10088 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10089 if (VT == MVT::i16)
10090 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10091 if (VT == MVT::i32 || !Subtarget->is64Bit())
10092 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10093 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010094 case 'f': // FP Stack registers.
10095 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10096 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010098 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010100 return std::make_pair(0U, X86::RFP64RegisterClass);
10101 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010102 case 'y': // MMX_REGS if MMX allowed.
10103 if (!Subtarget->hasMMX()) break;
10104 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010105 case 'Y': // SSE_REGS if SSE2 allowed
10106 if (!Subtarget->hasSSE2()) break;
10107 // FALL THROUGH.
10108 case 'x': // SSE_REGS if SSE1 allowed
10109 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010110
Owen Anderson825b72b2009-08-11 20:47:22 +000010111 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010112 default: break;
10113 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010114 case MVT::f32:
10115 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010116 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010117 case MVT::f64:
10118 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010119 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010120 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010121 case MVT::v16i8:
10122 case MVT::v8i16:
10123 case MVT::v4i32:
10124 case MVT::v2i64:
10125 case MVT::v4f32:
10126 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010127 return std::make_pair(0U, X86::VR128RegisterClass);
10128 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010129 break;
10130 }
10131 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010132
Chris Lattnerf76d1802006-07-31 23:26:50 +000010133 // Use the default implementation in TargetLowering to convert the register
10134 // constraint into a member of a register class.
10135 std::pair<unsigned, const TargetRegisterClass*> Res;
10136 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010137
10138 // Not found as a standard register?
10139 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010140 // Map st(0) -> st(7) -> ST0
10141 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10142 tolower(Constraint[1]) == 's' &&
10143 tolower(Constraint[2]) == 't' &&
10144 Constraint[3] == '(' &&
10145 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10146 Constraint[5] == ')' &&
10147 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010148
Chris Lattner56d77c72009-09-13 22:41:48 +000010149 Res.first = X86::ST0+Constraint[4]-'0';
10150 Res.second = X86::RFP80RegisterClass;
10151 return Res;
10152 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010153
Chris Lattner56d77c72009-09-13 22:41:48 +000010154 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010155 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010156 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010157 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010158 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010159 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010160
10161 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010162 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010163 Res.first = X86::EFLAGS;
10164 Res.second = X86::CCRRegisterClass;
10165 return Res;
10166 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010167
Dale Johannesen330169f2008-11-13 21:52:36 +000010168 // 'A' means EAX + EDX.
10169 if (Constraint == "A") {
10170 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010171 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010172 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010173 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010174 return Res;
10175 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010176
Chris Lattnerf76d1802006-07-31 23:26:50 +000010177 // Otherwise, check to see if this is a register class of the wrong value
10178 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10179 // turn into {ax},{dx}.
10180 if (Res.second->hasType(VT))
10181 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010182
Chris Lattnerf76d1802006-07-31 23:26:50 +000010183 // All of the single-register GCC register classes map their values onto
10184 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10185 // really want an 8-bit or 32-bit register, map to the appropriate register
10186 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010187 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010188 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010189 unsigned DestReg = 0;
10190 switch (Res.first) {
10191 default: break;
10192 case X86::AX: DestReg = X86::AL; break;
10193 case X86::DX: DestReg = X86::DL; break;
10194 case X86::CX: DestReg = X86::CL; break;
10195 case X86::BX: DestReg = X86::BL; break;
10196 }
10197 if (DestReg) {
10198 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010199 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010200 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010202 unsigned DestReg = 0;
10203 switch (Res.first) {
10204 default: break;
10205 case X86::AX: DestReg = X86::EAX; break;
10206 case X86::DX: DestReg = X86::EDX; break;
10207 case X86::CX: DestReg = X86::ECX; break;
10208 case X86::BX: DestReg = X86::EBX; break;
10209 case X86::SI: DestReg = X86::ESI; break;
10210 case X86::DI: DestReg = X86::EDI; break;
10211 case X86::BP: DestReg = X86::EBP; break;
10212 case X86::SP: DestReg = X86::ESP; break;
10213 }
10214 if (DestReg) {
10215 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010216 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010217 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010218 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010219 unsigned DestReg = 0;
10220 switch (Res.first) {
10221 default: break;
10222 case X86::AX: DestReg = X86::RAX; break;
10223 case X86::DX: DestReg = X86::RDX; break;
10224 case X86::CX: DestReg = X86::RCX; break;
10225 case X86::BX: DestReg = X86::RBX; break;
10226 case X86::SI: DestReg = X86::RSI; break;
10227 case X86::DI: DestReg = X86::RDI; break;
10228 case X86::BP: DestReg = X86::RBP; break;
10229 case X86::SP: DestReg = X86::RSP; break;
10230 }
10231 if (DestReg) {
10232 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010233 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010234 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010235 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010236 } else if (Res.second == X86::FR32RegisterClass ||
10237 Res.second == X86::FR64RegisterClass ||
10238 Res.second == X86::VR128RegisterClass) {
10239 // Handle references to XMM physical registers that got mapped into the
10240 // wrong class. This can happen with constraints like {xmm0} where the
10241 // target independent register mapper will just pick the first match it can
10242 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010243 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010244 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010245 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010246 Res.second = X86::FR64RegisterClass;
10247 else if (X86::VR128RegisterClass->hasType(VT))
10248 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010249 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010250
Chris Lattnerf76d1802006-07-31 23:26:50 +000010251 return Res;
10252}
Mon P Wang0c397192008-10-30 08:01:45 +000010253
10254//===----------------------------------------------------------------------===//
10255// X86 Widen vector type
10256//===----------------------------------------------------------------------===//
10257
10258/// getWidenVectorType: given a vector type, returns the type to widen
10259/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010260/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010261/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010262/// scalarizing vs using the wider vector type.
10263
Owen Andersone50ed302009-08-10 22:56:29 +000010264EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010265 assert(VT.isVector());
10266 if (isTypeLegal(VT))
10267 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010268
Mon P Wang0c397192008-10-30 08:01:45 +000010269 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10270 // type based on element type. This would speed up our search (though
10271 // it may not be worth it since the size of the list is relatively
10272 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010273 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010274 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010275
Mon P Wang0c397192008-10-30 08:01:45 +000010276 // On X86, it make sense to widen any vector wider than 1
10277 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010278 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010279
Owen Anderson825b72b2009-08-11 20:47:22 +000010280 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10281 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10282 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010283
10284 if (isTypeLegal(SVT) &&
10285 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010286 SVT.getVectorNumElements() > NElts)
10287 return SVT;
10288 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010289 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010290}