blob: f03f29cba5bf089e0fc51aef3d9426aa2057a0f3 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===- X86InstructionInfo.h - X86 Instruction Information ---------*-C++-*-===//
2//
Chris Lattner3501fea2003-01-14 22:00:31 +00003// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +00004//
5//===----------------------------------------------------------------------===//
6
7#ifndef X86INSTRUCTIONINFO_H
8#define X86INSTRUCTIONINFO_H
9
Chris Lattner3501fea2003-01-14 22:00:31 +000010#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner72614082002-10-25 22:55:53 +000011#include "X86RegisterInfo.h"
12
Chris Lattner9d177402002-10-30 01:09:34 +000013/// X86II - This namespace holds all of the target specific flags that
14/// instruction info tracks.
15///
16namespace X86II {
17 enum {
Chris Lattner6aab9cf2002-11-18 05:37:11 +000018 //===------------------------------------------------------------------===//
19 // Instruction types. These are the standard/most common forms for X86
20 // instructions.
21 //
22
Chris Lattner4c299f52002-12-25 05:09:59 +000023 // PseudoFrm - This represents an instruction that is a pseudo instruction
24 // or one that has not been implemented yet. It is illegal to code generate
25 // it, but tolerated for intermediate implementation stages.
26 Pseudo = 0,
27
Chris Lattner6aab9cf2002-11-18 05:37:11 +000028 /// Raw - This form is for instructions that don't have any operands, so
29 /// they are just a fixed opcode value, like 'leave'.
Chris Lattner4c299f52002-12-25 05:09:59 +000030 RawFrm = 1,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000031
32 /// AddRegFrm - This form is used for instructions like 'push r32' that have
33 /// their one register operand added to their opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +000034 AddRegFrm = 2,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000035
36 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
37 /// to specify a destination, which in this case is a register.
38 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000039 MRMDestReg = 3,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000040
41 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
42 /// to specify a destination, which in this case is memory.
43 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000044 MRMDestMem = 4,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000045
46 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
47 /// to specify a source, which in this case is a register.
48 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000049 MRMSrcReg = 5,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000050
51 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
52 /// to specify a source, which in this case is memory.
53 ///
Chris Lattner4c299f52002-12-25 05:09:59 +000054 MRMSrcMem = 6,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000055
Chris Lattner85b39f22002-11-21 17:08:49 +000056 /// MRMS[0-7][rm] - These forms are used to represent instructions that use
57 /// a Mod/RM byte, and use the middle field to hold extended opcode
58 /// information. In the intel manual these are represented as /0, /1, ...
59 ///
Chris Lattner6aab9cf2002-11-18 05:37:11 +000060
Chris Lattner85b39f22002-11-21 17:08:49 +000061 // First, instructions that operate on a register r/m operand...
62 MRMS0r = 16, MRMS1r = 17, MRMS2r = 18, MRMS3r = 19, // Format /0 /1 /2 /3
63 MRMS4r = 20, MRMS5r = 21, MRMS6r = 22, MRMS7r = 23, // Format /4 /5 /6 /7
64
65 // Next, instructions that operate on a memory r/m operand...
66 MRMS0m = 24, MRMS1m = 25, MRMS2m = 26, MRMS3m = 27, // Format /0 /1 /2 /3
67 MRMS4m = 28, MRMS5m = 29, MRMS6m = 30, MRMS7m = 31, // Format /4 /5 /6 /7
68
69 FormMask = 31,
Chris Lattner6aab9cf2002-11-18 05:37:11 +000070
71 //===------------------------------------------------------------------===//
72 // Actual flags...
73
Chris Lattner239dcfd2002-11-18 01:59:28 +000074 /// Void - Set if this instruction produces no value
Chris Lattner85b39f22002-11-21 17:08:49 +000075 Void = 1 << 5,
Chris Lattner239dcfd2002-11-18 01:59:28 +000076
Chris Lattner11e53e32002-11-21 01:32:55 +000077 // OpSize - Set if this instruction requires an operand size prefix (0x66),
78 // which most often indicates that the instruction operates on 16 bit data
79 // instead of 32 bit data.
Chris Lattner4c299f52002-12-25 05:09:59 +000080 OpSize = 1 << 6,
Brian Gaeke86764d72002-12-05 08:30:40 +000081
Chris Lattner4c299f52002-12-25 05:09:59 +000082 // Op0Mask - There are several prefix bytes that are used to form two byte
83 // opcodes. These are currently 0x0F, and 0xD8-0xDF. This mask is used to
84 // obtain the setting of this field. If no bits in this field is set, there
85 // is no prefix byte for obtaining a multibyte opcode.
86 //
87 Op0Mask = 0xF << 7,
Chris Lattner0c514f42003-01-13 00:49:24 +000088 Op0Shift = 7,
Chris Lattner4c299f52002-12-25 05:09:59 +000089
90 // TB - TwoByte - Set if this instruction has a two byte opcode, which
91 // starts with a 0x0F byte before the real opcode.
92 TB = 1 << 7,
93
94 // D8-DF - These escape opcodes are used by the floating point unit. These
95 // values must remain sequential.
96 D8 = 2 << 7, D9 = 3 << 7, DA = 4 << 7, DB = 5 << 7,
97 DC = 6 << 7, DD = 7 << 7, DE = 8 << 7, DF = 9 << 7,
98
Chris Lattner0c514f42003-01-13 00:49:24 +000099 //===------------------------------------------------------------------===//
Chris Lattner4c299f52002-12-25 05:09:59 +0000100 // This three-bit field describes the size of a memory operand. Zero is
101 // unused so that we can tell if we forgot to set a value.
102 Arg8 = 1 << 11,
103 Arg16 = 2 << 11,
104 Arg32 = 3 << 11,
Chris Lattner0c514f42003-01-13 00:49:24 +0000105 Arg64 = 4 << 11, // 64 bit int argument for FILD64
106 ArgF32 = 5 << 11,
107 ArgF64 = 6 << 11,
108 ArgF80 = 7 << 11,
Chris Lattner4c299f52002-12-25 05:09:59 +0000109 ArgMask = 7 << 11,
110
Chris Lattner0c514f42003-01-13 00:49:24 +0000111 //===------------------------------------------------------------------===//
112 // FP Instruction Classification... Zero is non-fp instruction.
113
114 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
115 ZeroArgFP = 1 << 14,
116
117 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
118 OneArgFP = 2 << 14,
119
120 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
121 // result back to ST(0). For example, fcos, fsqrt, etc.
122 //
123 OneArgFPRW = 3 << 14,
124
125 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
126 // explicit argument, storing the result to either ST(0) or the implicit
127 // argument. For example: fadd, fsub, fmul, etc...
128 TwoArgFP = 4 << 14,
129
130 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
131 SpecialFP = 5 << 14,
132
133 // FPTypeMask - Mask for all of the FP types...
134 FPTypeMask = 7 << 14,
135
Brian Gaeked7908f62003-06-27 00:00:48 +0000136 // PrintImplUses - Print out implicit uses in the assembly output.
Chris Lattner4d18d5c2003-08-03 21:56:22 +0000137 PrintImplUses = 1 << 17,
Brian Gaeked7908f62003-06-27 00:00:48 +0000138
Chris Lattner4d18d5c2003-08-03 21:56:22 +0000139 OpcodeMask = 0xFF << 18,
140 OpcodeShift = 18,
141 // Bits 26 -> 31 are unused
Chris Lattner9d177402002-10-30 01:09:34 +0000142 };
143}
144
Chris Lattner3501fea2003-01-14 22:00:31 +0000145class X86InstrInfo : public TargetInstrInfo {
Chris Lattner72614082002-10-25 22:55:53 +0000146 const X86RegisterInfo RI;
147public:
Chris Lattner055c9652002-10-29 21:05:24 +0000148 X86InstrInfo();
Chris Lattner72614082002-10-25 22:55:53 +0000149
Chris Lattner3501fea2003-01-14 22:00:31 +0000150 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattner72614082002-10-25 22:55:53 +0000151 /// such, whenever a client has an instance of instruction info, it should
152 /// always be able to get register info as well (through this method).
153 ///
154 virtual const MRegisterInfo &getRegisterInfo() const { return RI; }
155
Misha Brukmane9d88382003-05-24 00:09:50 +0000156 /// createNOPinstr - returns the target's implementation of NOP, which is
157 /// usually a pseudo-instruction, implemented by a degenerate version of
158 /// another instruction, e.g. X86: `xchg ax, ax'; SparcV9: `sethi r0, r0, r0'
159 ///
160 MachineInstr* createNOPinstr() const;
161
Misha Brukman12745c52003-05-24 01:08:43 +0000162 /// isNOPinstr - not having a special NOP opcode, we need to know if a given
163 /// instruction is interpreted as an `official' NOP instr, i.e., there may be
164 /// more than one way to `do nothing' but only one canonical way to slack off.
Misha Brukmane9d88382003-05-24 00:09:50 +0000165 ///
166 bool isNOPinstr(const MachineInstr &MI) const;
167
Chris Lattnerf21dfcd2002-11-18 06:56:24 +0000168 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
169 // specified opcode number.
170 //
Chris Lattner4d18d5c2003-08-03 21:56:22 +0000171 unsigned char getBaseOpcodeFor(unsigned Opcode) const {
172 return get(Opcode).TSFlags >> X86II::OpcodeShift;
173 }
Chris Lattner72614082002-10-25 22:55:53 +0000174};
175
Chris Lattner72614082002-10-25 22:55:53 +0000176#endif