blob: 9d49941dc8f7fca4ad7923da4491bab8d9939f88 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
828 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830
831 // i8 and i16 vectors are custom , because the source register and source
832 // source memory operand types are not the same width. f32 vectors are
833 // custom since the immediate controlling the insert encodes additional
834 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
837 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
841 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
842 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
845 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848 }
849 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000850
Nate Begeman30a0de92008-07-17 16:51:19 +0000851 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000853 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
David Greene9b9838d2009-06-29 16:47:10 +0000855 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
857 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
858 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
859 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
862 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
863 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
864 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
865 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
866 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
867 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
868 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
870 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
871 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
872 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
873 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
874 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
877 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
879 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
880 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
881 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
882 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
883 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
884 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
885 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
886 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
887 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
888 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
889 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
891 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
894 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
895 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
896 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000897
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
899 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
900 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
905 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
906 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
911#if 0
912 // Not sure we want to do this since there are no 256-bit integer
913 // operations in AVX
914
915 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
916 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
918 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000919
920 // Do not attempt to custom lower non-power-of-2 vectors
921 if (!isPowerOf2_32(VT.getVectorNumElements()))
922 continue;
923
924 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
926 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
927 }
928
929 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
931 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000932 }
David Greene9b9838d2009-06-29 16:47:10 +0000933#endif
934
935#if 0
936 // Not sure we want to do this since there are no 256-bit integer
937 // operations in AVX
938
939 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
940 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
942 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000943
944 if (!VT.is256BitVector()) {
945 continue;
946 }
947 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000949 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000951 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 }
958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000960#endif
961 }
962
Evan Cheng6be2c582006-04-05 23:38:46 +0000963 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000965
Bill Wendling74c37652008-12-09 22:08:41 +0000966 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::SADDO, MVT::i32, Custom);
968 setOperationAction(ISD::SADDO, MVT::i64, Custom);
969 setOperationAction(ISD::UADDO, MVT::i32, Custom);
970 setOperationAction(ISD::UADDO, MVT::i64, Custom);
971 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
972 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
973 setOperationAction(ISD::USUBO, MVT::i32, Custom);
974 setOperationAction(ISD::USUBO, MVT::i64, Custom);
975 setOperationAction(ISD::SMULO, MVT::i32, Custom);
976 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000977
Evan Chengd54f2d52009-03-31 19:38:51 +0000978 if (!Subtarget->is64Bit()) {
979 // These libcalls are not available in 32-bit.
980 setLibcallName(RTLIB::SHL_I128, 0);
981 setLibcallName(RTLIB::SRL_I128, 0);
982 setLibcallName(RTLIB::SRA_I128, 0);
983 }
984
Evan Cheng206ee9d2006-07-07 08:33:52 +0000985 // We have target-specific dag combine patterns for the following nodes:
986 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000987 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000988 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000989 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000990 setTargetDAGCombine(ISD::SHL);
991 setTargetDAGCombine(ISD::SRA);
992 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000993 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000994 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000995 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000996 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000997 if (Subtarget->is64Bit())
998 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000999
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001000 computeRegisterProperties();
1001
Evan Cheng87ed7162006-02-14 08:25:08 +00001002 // FIXME: These should be based on subtarget info. Plus, the values should
1003 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001004 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001005 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001007 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001008 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001009}
1010
Scott Michel5b8f82e2008-03-10 15:42:14 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1013 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014}
1015
1016
Evan Cheng29286502008-01-23 23:17:41 +00001017/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1018/// the desired ByVal argument alignment.
1019static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1020 if (MaxAlign == 16)
1021 return;
1022 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1023 if (VTy->getBitWidth() == 128)
1024 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001025 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1026 unsigned EltAlign = 0;
1027 getMaxByValAlign(ATy->getElementType(), EltAlign);
1028 if (EltAlign > MaxAlign)
1029 MaxAlign = EltAlign;
1030 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1031 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(STy->getElementType(i), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 if (MaxAlign == 16)
1037 break;
1038 }
1039 }
1040 return;
1041}
1042
1043/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1044/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001045/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1046/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001047unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001048 if (Subtarget->is64Bit()) {
1049 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001050 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (TyAlign > 8)
1052 return TyAlign;
1053 return 8;
1054 }
1055
Evan Cheng29286502008-01-23 23:17:41 +00001056 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001057 if (Subtarget->hasSSE1())
1058 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001059 return Align;
1060}
Chris Lattner2b02a442007-02-25 08:29:00 +00001061
Evan Chengf0df0312008-05-15 08:39:06 +00001062/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001063/// and store operations as a result of memset, memcpy, and memmove
1064/// lowering. If DstAlign is zero that means it's safe to destination
1065/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1066/// means there isn't a need to check it against alignment requirement,
1067/// probably because the source does not need to be loaded. If
1068/// 'NonScalarIntSafe' is true, that means it's safe to return a
1069/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1070/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1071/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001072/// It returns EVT::Other if the type should be determined using generic
1073/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001074EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001075X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1076 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001077 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001079 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1081 // linux. This is because the stack realignment code can't handle certain
1082 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001083 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001084 if (NonScalarIntSafe &&
1085 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001088 ((DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001093 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001096 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001098 Subtarget->hasSSE2()) {
1099 // Do not use f64 to lower memcpy if source is string constant. It's
1100 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 }
Evan Chengf0df0312008-05-15 08:39:06 +00001104 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 return MVT::i64;
1106 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001107}
1108
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001109/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1110/// current function. The returned value is a member of the
1111/// MachineJumpTableInfo::JTEntryKind enum.
1112unsigned X86TargetLowering::getJumpTableEncoding() const {
1113 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1114 // symbol.
1115 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1116 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001117 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001118
1119 // Otherwise, use the normal jump table encoding heuristics.
1120 return TargetLowering::getJumpTableEncoding();
1121}
1122
Chris Lattner589c6f62010-01-26 06:28:43 +00001123/// getPICBaseSymbol - Return the X86-32 PIC base.
1124MCSymbol *
1125X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1126 MCContext &Ctx) const {
1127 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001128 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1129 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001130}
1131
1132
Chris Lattnerc64daab2010-01-26 05:02:42 +00001133const MCExpr *
1134X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1135 const MachineBasicBlock *MBB,
1136 unsigned uid,MCContext &Ctx) const{
1137 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1138 Subtarget->isPICStyleGOT());
1139 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1140 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001141 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1142 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001143}
1144
Evan Chengcc415862007-11-09 01:32:10 +00001145/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1146/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001147SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001148 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001149 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001150 // This doesn't have DebugLoc associated with it, but is not really the
1151 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001152 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001153 return Table;
1154}
1155
Chris Lattner589c6f62010-01-26 06:28:43 +00001156/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1157/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1158/// MCExpr.
1159const MCExpr *X86TargetLowering::
1160getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1161 MCContext &Ctx) const {
1162 // X86-64 uses RIP relative addressing based on the jump table label.
1163 if (Subtarget->isPICStyleRIPRel())
1164 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1165
1166 // Otherwise, the reference is relative to the PIC base.
1167 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1168}
1169
Bill Wendlingb4202b82009-07-01 18:50:55 +00001170/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001171unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001172 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001173}
1174
Chris Lattner2b02a442007-02-25 08:29:00 +00001175//===----------------------------------------------------------------------===//
1176// Return Value Calling Convention Implementation
1177//===----------------------------------------------------------------------===//
1178
Chris Lattner59ed56b2007-02-28 04:55:35 +00001179#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001180
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001181bool
1182X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1183 const SmallVectorImpl<EVT> &OutTys,
1184 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001186 SmallVector<CCValAssign, 16> RVLocs;
1187 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1188 RVLocs, *DAG.getContext());
1189 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1190}
1191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192SDValue
1193X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001194 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001196 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001197 MachineFunction &MF = DAG.getMachineFunction();
1198 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner9774c912007-02-27 05:28:59 +00001200 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1202 RVLocs, *DAG.getContext());
1203 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Evan Chengdcea1632010-02-04 02:40:39 +00001205 // Add the regs to the liveout set for the function.
1206 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1207 for (unsigned i = 0; i != RVLocs.size(); ++i)
1208 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1209 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001212
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1215 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001216 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1217 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001219 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1221 CCValAssign &VA = RVLocs[i];
1222 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner447ff682008-03-11 03:23:40 +00001225 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1226 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (VA.getLocReg() == X86::ST0 ||
1228 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001229 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1230 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001231 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001233 RetOps.push_back(ValToCopy);
1234 // Don't emit a copytoreg.
1235 continue;
1236 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001237
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1239 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001240 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001244 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001247 }
1248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001250 Flag = Chain.getValue(1);
1251 }
Dan Gohman61a92132008-04-21 23:59:07 +00001252
1253 // The x86-64 ABI for returning structs by value requires that we copy
1254 // the sret argument into %rax for the return. We saved the argument into
1255 // a virtual register in the entry block, so now we copy the value out
1256 // and into %rax.
1257 if (Subtarget->is64Bit() &&
1258 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1259 MachineFunction &MF = DAG.getMachineFunction();
1260 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1261 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001262 assert(Reg &&
1263 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001264 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001265
Dale Johannesendd64c412009-02-04 00:33:20 +00001266 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001268
1269 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001270 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps[0] = Chain; // Update chain.
1274
1275 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001276 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001277 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
1279 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001281}
1282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283/// LowerCallResult - Lower the result values of a call into the
1284/// appropriate copies out of appropriate physical registers.
1285///
1286SDValue
1287X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001288 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 const SmallVectorImpl<ISD::InputArg> &Ins,
1290 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001291 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001292
Chris Lattnere32bbf62007-02-28 07:09:55 +00001293 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001294 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001295 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001297 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Chris Lattner3085e152007-02-25 08:59:22 +00001300 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001301 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001302 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001303 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001304
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001308 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001309 }
1310
Chris Lattner8e6da152008-03-10 21:08:41 +00001311 // If this is a call to a function that returns an fp value on the floating
1312 // point stack, but where we prefer to use the value in xmm registers, copy
1313 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001314 if ((VA.getLocReg() == X86::ST0 ||
1315 VA.getLocReg() == X86::ST1) &&
1316 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001319
Evan Cheng79fb3b42009-02-20 20:43:02 +00001320 SDValue Val;
1321 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1323 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1328 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001329 } else {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001332 Val = Chain.getValue(0);
1333 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001334 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1335 } else {
1336 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1337 CopyVT, InFlag).getValue(1);
1338 Val = Chain.getValue(0);
1339 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001341
Dan Gohman37eed792009-02-04 17:28:58 +00001342 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001343 // Round the F80 the right size, which also moves to the appropriate xmm
1344 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001345 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001346 // This truncation won't change the value.
1347 DAG.getIntPtrConstant(1));
1348 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001351 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001354}
1355
1356
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001357//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001358// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001359//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001360// StdCall calling convention seems to be standard for many Windows' API
1361// routines and around. It differs from C calling convention just a little:
1362// callee should clean up the stack, not caller. Symbols should be also
1363// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001364// For info on fast calling convention see Fast Calling Convention (tail call)
1365// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001368/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1370 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001371 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001372
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001374}
1375
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001376/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001377/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378static bool
1379ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1380 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001382
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001384}
1385
Dan Gohman095cc292008-09-13 01:54:27 +00001386/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1387/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001388CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001389 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001390 if (CC == CallingConv::GHC)
1391 return CC_X86_64_GHC;
1392 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001393 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001394 else
1395 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001396 }
1397
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 if (CC == CallingConv::X86_FastCall)
1399 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001400 else if (CC == CallingConv::X86_ThisCall)
1401 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001402 else if (CC == CallingConv::Fast)
1403 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001404 else if (CC == CallingConv::GHC)
1405 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 else
1407 return CC_X86_32_C;
1408}
1409
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001410/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1411/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001412/// the specific parameter attribute. The copy will be passed as a byval
1413/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001414static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001415CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001416 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1417 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001419 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001420 /*isVolatile*/false, /*AlwaysInline=*/true,
1421 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001422}
1423
Chris Lattner29689432010-03-11 00:22:57 +00001424/// IsTailCallConvention - Return true if the calling convention is one that
1425/// supports tail call optimization.
1426static bool IsTailCallConvention(CallingConv::ID CC) {
1427 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1428}
1429
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1431/// a tailcall target by changing its ABI.
1432static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001433 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434}
1435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436SDValue
1437X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001438 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 const SmallVectorImpl<ISD::InputArg> &Ins,
1440 DebugLoc dl, SelectionDAG &DAG,
1441 const CCValAssign &VA,
1442 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001443 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001444 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001448 EVT ValVT;
1449
1450 // If value is passed by pointer we have address passed instead of the value
1451 // itself.
1452 if (VA.getLocInfo() == CCValAssign::Indirect)
1453 ValVT = VA.getLocVT();
1454 else
1455 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001456
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001459 // In case of tail call optimization mark all arguments mutable. Since they
1460 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001461 if (Flags.isByVal()) {
1462 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1463 VA.getLocMemOffset(), isImmutable, false);
1464 return DAG.getFrameIndex(FI, getPointerTy());
1465 } else {
1466 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1467 VA.getLocMemOffset(), isImmutable, false);
1468 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1469 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001470 PseudoSourceValue::getFixedStack(FI), 0,
1471 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001472 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001473}
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 bool isVarArg,
1479 const SmallVectorImpl<ISD::InputArg> &Ins,
1480 DebugLoc dl,
1481 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 SmallVectorImpl<SDValue> &InVals)
1483 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001484 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001485 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Gordon Henriksen86737662008-01-05 16:56:59 +00001487 const Function* Fn = MF.getFunction();
1488 if (Fn->hasExternalLinkage() &&
1489 Subtarget->isTargetCygMing() &&
1490 Fn->getName() == "main")
1491 FuncInfo->setForceFramePointer(true);
1492
Evan Cheng1bc78042006-04-26 01:20:17 +00001493 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001495 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496
Chris Lattner29689432010-03-11 00:22:57 +00001497 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1498 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499
Chris Lattner638402b2007-02-28 07:00:42 +00001500 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1503 ArgLocs, *DAG.getContext());
1504 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Chris Lattnerf39f7712007-02-28 05:46:49 +00001506 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001507 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001508 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1509 CCValAssign &VA = ArgLocs[i];
1510 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1511 // places.
1512 assert(VA.getValNo() != LastVal &&
1513 "Don't support value assigned to multiple locs yet");
1514 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattnerf39f7712007-02-28 05:46:49 +00001516 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001518 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001520 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001527 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001528 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001529 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1530 RC = X86::VR64RegisterClass;
1531 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001532 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001533
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001534 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001535 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Chris Lattnerf39f7712007-02-28 05:46:49 +00001537 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1538 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1539 // right size.
1540 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001541 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001542 DAG.getValueType(VA.getValVT()));
1543 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001544 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001545 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001546 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001547 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001548
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001549 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001550 // Handle MMX values passed in XMM regs.
1551 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1553 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001554 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1555 } else
1556 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001557 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 } else {
1559 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001561 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562
1563 // If value is passed via pointer - do a load.
1564 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001565 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1566 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001567
Dan Gohman98ca4f22009-08-05 01:29:28 +00001568 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001569 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001570
Dan Gohman61a92132008-04-21 23:59:07 +00001571 // The x86-64 ABI for returning structs by value requires that we copy
1572 // the sret argument into %rax for the return. Save the argument into
1573 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001574 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001575 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1576 unsigned Reg = FuncInfo->getSRetReturnReg();
1577 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001579 FuncInfo->setSRetReturnReg(Reg);
1580 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 }
1584
Chris Lattnerf39f7712007-02-28 05:46:49 +00001585 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001586 // Align stack specially for tail calls.
1587 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001588 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001589
Evan Cheng1bc78042006-04-26 01:20:17 +00001590 // If the function takes variable number of arguments, make a frame index for
1591 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001592 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001593 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1594 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001595 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1596 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 }
1598 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001599 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1600
1601 // FIXME: We should really autogenerate these arrays
1602 static const unsigned GPR64ArgRegsWin64[] = {
1603 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605 static const unsigned XMMArgRegsWin64[] = {
1606 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1607 };
1608 static const unsigned GPR64ArgRegs64Bit[] = {
1609 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1610 };
1611 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1613 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1614 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1616
1617 if (IsWin64) {
1618 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1619 GPR64ArgRegs = GPR64ArgRegsWin64;
1620 XMMArgRegs = XMMArgRegsWin64;
1621 } else {
1622 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1623 GPR64ArgRegs = GPR64ArgRegs64Bit;
1624 XMMArgRegs = XMMArgRegs64Bit;
1625 }
1626 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1627 TotalNumIntRegs);
1628 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1629 TotalNumXMMRegs);
1630
Devang Patel578efa92009-06-05 21:57:13 +00001631 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001632 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001634 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001635 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001636 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // Kernel mode asks for SSE to be disabled, so don't push them
1638 // on the stack.
1639 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001640
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 // For X86-64, if there are vararg parameters that are passed via
1642 // registers, then we must store them to their spots on the stack so they
1643 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001644 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1645 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1646 FuncInfo->setRegSaveFrameIndex(
1647 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1648 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001649
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001651 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001652 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1653 getPointerTy());
1654 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001656 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1657 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001658 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1659 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001662 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001663 PseudoSourceValue::getFixedStack(
1664 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001665 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1671 // Now store the XMM (fp + vector) parameter registers.
1672 SmallVector<SDValue, 11> SaveXMMOps;
1673 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674
Dan Gohmanface41a2009-08-16 21:24:25 +00001675 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1676 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1677 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001678
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1680 FuncInfo->getRegSaveFrameIndex()));
1681 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1682 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001683
Dan Gohmanface41a2009-08-16 21:24:25 +00001684 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1685 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1686 X86::VR128RegisterClass);
1687 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1688 SaveXMMOps.push_back(Val);
1689 }
1690 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1691 MVT::Other,
1692 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001694
1695 if (!MemOps.empty())
1696 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1697 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001700
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001702 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001703 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001704 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001705 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001706 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001707 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001708 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001709 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001712 // RegSaveFrameIndex is X86-64 only.
1713 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001714 if (CallConv == CallingConv::X86_FastCall ||
1715 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 // fastcc functions can't have varargs.
1717 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
Evan Cheng25caf632006-05-23 21:06:34 +00001719
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001721}
1722
Dan Gohman475871a2008-07-27 21:46:04 +00001723SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1725 SDValue StackPtr, SDValue Arg,
1726 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001727 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001728 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001729 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001730 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001732 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001733 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001734 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001735 }
Dale Johannesenace16102009-02-03 19:33:06 +00001736 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001737 PseudoSourceValue::getStack(), LocMemOffset,
1738 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001739}
1740
Bill Wendling64e87322009-01-16 19:25:27 +00001741/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001743SDValue
1744X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001745 SDValue &OutRetAddr, SDValue Chain,
1746 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001747 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001748 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001749 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001751
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001753 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001754 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755}
1756
1757/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1758/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001759static SDValue
1760EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001762 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763 // Store the return address to the appropriate stack slot.
1764 if (!FPDiff) return Chain;
1765 // Calculate the new stack slot for the return address.
1766 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001767 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001768 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001772 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1773 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 return Chain;
1775}
1776
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001778X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001779 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001780 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 const SmallVectorImpl<ISD::OutputArg> &Outs,
1782 const SmallVectorImpl<ISD::InputArg> &Ins,
1783 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 MachineFunction &MF = DAG.getMachineFunction();
1786 bool Is64Bit = Subtarget->is64Bit();
1787 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001788 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789
Evan Cheng5f941932010-02-05 02:21:12 +00001790 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001792 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1793 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001794 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001795
1796 // Sibcalls are automatically detected tailcalls which do not require
1797 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001798 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001799 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001800
1801 if (isTailCall)
1802 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001803 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001804
Chris Lattner29689432010-03-11 00:22:57 +00001805 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1806 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001807
Chris Lattner638402b2007-02-28 07:00:42 +00001808 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001809 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1811 ArgLocs, *DAG.getContext());
1812 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001813
Chris Lattner423c5f42007-02-28 05:31:48 +00001814 // Get a count of how many bytes are to be pushed on the stack.
1815 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001816 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001817 // This is a sibcall. The memory operands are available in caller's
1818 // own caller's stack.
1819 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001820 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001821 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001822
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001824 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1828 FPDiff = NumBytesCallerPushed - NumBytes;
1829
1830 // Set the delta of movement of the returnaddr stackslot.
1831 // But only set if delta is greater than previous delta.
1832 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1833 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1834 }
1835
Evan Chengf22f9b32010-02-06 03:28:46 +00001836 if (!IsSibcall)
1837 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001840 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001841 if (isTailCall && FPDiff)
1842 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1843 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001844
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1846 SmallVector<SDValue, 8> MemOpChains;
1847 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001848
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 // Walk the register/memloc assignments, inserting copies/loads. In the case
1850 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1852 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 SDValue Arg = Outs[i].Val;
1855 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001856 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001857
Chris Lattner423c5f42007-02-28 05:31:48 +00001858 // Promote the value if needed.
1859 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001860 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 case CCValAssign::Full: break;
1862 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001864 break;
1865 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
1868 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1870 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1872 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1873 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 } else
1875 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1876 break;
1877 case CCValAssign::BCvt:
1878 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880 case CCValAssign::Indirect: {
1881 // Store the argument.
1882 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001883 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001885 PseudoSourceValue::getFixedStack(FI), 0,
1886 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 Arg = SpillSlot;
1888 break;
1889 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Chris Lattner423c5f42007-02-28 05:31:48 +00001892 if (VA.isRegLoc()) {
1893 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001894 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001895 assert(VA.isMemLoc());
1896 if (StackPtr.getNode() == 0)
1897 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1898 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1899 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001900 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001901 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001902
Evan Cheng32fe1032006-05-25 00:59:30 +00001903 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001905 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001906
Evan Cheng347d5f72006-04-28 21:29:37 +00001907 // Build a sequence of copy-to-reg nodes chained together with token chain
1908 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001909 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 // Tail call byval lowering might overwrite argument registers so in case of
1911 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001915 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 InFlag = Chain.getValue(1);
1917 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001918
Chris Lattner88e1fd52009-07-09 04:24:46 +00001919 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001920 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1921 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001923 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1924 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001925 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001926 InFlag);
1927 InFlag = Chain.getValue(1);
1928 } else {
1929 // If we are tail calling and generating PIC/GOT style code load the
1930 // address of the callee into ECX. The value in ecx is used as target of
1931 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1932 // for tail calls on PIC/GOT architectures. Normally we would just put the
1933 // address of GOT into ebx and then call target@PLT. But for tail calls
1934 // ebx would be restored (since ebx is callee saved) before jumping to the
1935 // target@PLT.
1936
1937 // Note: The actual moving to ECX is done further down.
1938 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1939 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1940 !G->getGlobal()->hasProtectedVisibility())
1941 Callee = LowerGlobalAddress(Callee, DAG);
1942 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001943 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001944 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001945 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 if (Is64Bit && isVarArg) {
1948 // From AMD64 ABI document:
1949 // For calls that may call functions that use varargs or stdargs
1950 // (prototype-less calls or calls to functions containing ellipsis (...) in
1951 // the declaration) %al is used as hidden argument to specify the number
1952 // of SSE registers used. The contents of %al do not need to match exactly
1953 // the number of registers, but must be an ubound on the number of SSE
1954 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955
1956 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 // Count the number of XMM registers allocated.
1958 static const unsigned XMMArgRegs[] = {
1959 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1960 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1961 };
1962 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001963 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001964 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001965
Dale Johannesendd64c412009-02-04 00:33:20 +00001966 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 InFlag = Chain.getValue(1);
1969 }
1970
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001971
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001972 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 if (isTailCall) {
1974 // Force all the incoming stack arguments to be loaded from the stack
1975 // before any new outgoing arguments are stored to the stack, because the
1976 // outgoing stack slots may alias the incoming argument stack slots, and
1977 // the alias isn't otherwise explicit. This is slightly more conservative
1978 // than necessary, because it means that each store effectively depends
1979 // on every argument instead of just those arguments it would clobber.
1980 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1981
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SmallVector<SDValue, 8> MemOpChains2;
1983 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001985 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001987 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001988 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1989 CCValAssign &VA = ArgLocs[i];
1990 if (VA.isRegLoc())
1991 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001992 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 SDValue Arg = Outs[i].Val;
1994 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Create frame index.
1996 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001997 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001998 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001999 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002000
Duncan Sands276dcbd2008-03-21 09:14:45 +00002001 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002002 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002004 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002005 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002006 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002007 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002008
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2010 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002011 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002013 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002014 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002016 PseudoSourceValue::getFixedStack(FI), 0,
2017 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002018 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
2020 }
2021
2022 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002024 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002025
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 // Copy arguments to their registers.
2027 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002028 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002029 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002030 InFlag = Chain.getValue(1);
2031 }
Dan Gohman475871a2008-07-27 21:46:04 +00002032 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002035 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002036 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 }
2038
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002039 bool WasGlobalOrExternal = false;
2040 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2041 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2042 // In the 64-bit large code model, we have to make all calls
2043 // through a register, since the call instruction's 32-bit
2044 // pc-relative offset may not be large enough to hold the whole
2045 // address.
2046 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2047 WasGlobalOrExternal = true;
2048 // If the callee is a GlobalAddress node (quite common, every direct call
2049 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2050 // it.
2051
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002052 // We should use extra load for direct calls to dllimported functions in
2053 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002054 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002055 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002056 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002057
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2059 // external symbols most go through the PLT in PIC mode. If the symbol
2060 // has hidden or protected visibility, or if it is static or local, then
2061 // we don't need to use the PLT - we can directly call it.
2062 if (Subtarget->isTargetELF() &&
2063 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002066 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002067 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2068 Subtarget->getDarwinVers() < 9) {
2069 // PC-relative references to external symbols should go through $stub,
2070 // unless we're building with the leopard linker or later, which
2071 // automatically synthesizes these stubs.
2072 OpFlags = X86II::MO_DARWIN_STUB;
2073 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002074
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002076 G->getOffset(), OpFlags);
2077 }
Bill Wendling056292f2008-09-16 21:48:12 +00002078 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002079 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002080 unsigned char OpFlags = 0;
2081
2082 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2083 // symbols should go through the PLT.
2084 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002085 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002086 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002087 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002088 Subtarget->getDarwinVers() < 9) {
2089 // PC-relative references to external symbols should go through $stub,
2090 // unless we're building with the leopard linker or later, which
2091 // automatically synthesizes these stubs.
2092 OpFlags = X86II::MO_DARWIN_STUB;
2093 }
Eric Christopherfd179292009-08-27 18:07:15 +00002094
Chris Lattner48a7d022009-07-09 05:02:21 +00002095 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2096 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002097 }
2098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Evan Chengf22f9b32010-02-06 03:28:46 +00002103 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 return DAG.getNode(X86ISD::TC_RETURN, dl,
2145 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002146 }
2147
Dale Johannesenace16102009-02-03 19:33:06 +00002148 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002149 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002150
Chris Lattner2d297092006-05-23 18:50:38 +00002151 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002153 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002155 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002156 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002157 // pops the hidden struct pointer, so we have to push it back.
2158 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002161 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Gordon Henriksenae636f82008-01-03 16:47:34 +00002163 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (!IsSibcall) {
2165 Chain = DAG.getCALLSEQ_END(Chain,
2166 DAG.getIntPtrConstant(NumBytes, true),
2167 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2168 true),
2169 InFlag);
2170 InFlag = Chain.getValue(1);
2171 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002172
Chris Lattner3085e152007-02-25 08:59:22 +00002173 // Handle result values, copying them out of physregs into vregs that we
2174 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2176 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002177}
2178
Evan Cheng25ab6902006-09-08 06:48:29 +00002179
2180//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002181// Fast Calling Convention (tail call) implementation
2182//===----------------------------------------------------------------------===//
2183
2184// Like std call, callee cleans arguments, convention except that ECX is
2185// reserved for storing the tail called function address. Only 2 registers are
2186// free for argument passing (inreg). Tail call optimization is performed
2187// provided:
2188// * tailcallopt is enabled
2189// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002190// On X86_64 architecture with GOT-style position independent code only local
2191// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002192// To keep the stack aligned according to platform abi the function
2193// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2194// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002195// If a tail called function callee has more arguments than the caller the
2196// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002197// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// original REtADDR, but before the saved framepointer or the spilled registers
2199// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2200// stack layout:
2201// arg1
2202// arg2
2203// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002204// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002205// move area ]
2206// (possible EBP)
2207// ESI
2208// EDI
2209// local1 ..
2210
2211/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2212/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002213unsigned
2214X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2215 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002216 MachineFunction &MF = DAG.getMachineFunction();
2217 const TargetMachine &TM = MF.getTarget();
2218 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2219 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002220 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002222 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2224 // Number smaller than 12 so just add the difference.
2225 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2226 } else {
2227 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002228 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002232}
2233
Evan Cheng5f941932010-02-05 02:21:12 +00002234/// MatchingStackOffset - Return true if the given stack call argument is
2235/// already available in the same position (relatively) of the caller's
2236/// incoming argument stack.
2237static
2238bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2239 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2240 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002241 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2242 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002243 if (Arg.getOpcode() == ISD::CopyFromReg) {
2244 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2245 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2246 return false;
2247 MachineInstr *Def = MRI->getVRegDef(VR);
2248 if (!Def)
2249 return false;
2250 if (!Flags.isByVal()) {
2251 if (!TII->isLoadFromStackSlot(Def, FI))
2252 return false;
2253 } else {
2254 unsigned Opcode = Def->getOpcode();
2255 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2256 Def->getOperand(1).isFI()) {
2257 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002259 } else
2260 return false;
2261 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002262 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2263 if (Flags.isByVal())
2264 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002265 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002266 // define @foo(%struct.X* %A) {
2267 // tail call @bar(%struct.X* byval %A)
2268 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002269 return false;
2270 SDValue Ptr = Ld->getBasePtr();
2271 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2272 if (!FINode)
2273 return false;
2274 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 } else
2276 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002277
Evan Cheng4cae1332010-03-05 08:38:04 +00002278 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002279 if (!MFI->isFixedObjectIndex(FI))
2280 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002281 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002282}
2283
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2285/// for tail call optimization. Targets which want to do tail call
2286/// optimization should implement this function.
2287bool
2288X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002289 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002291 bool isCalleeStructRet,
2292 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002293 const SmallVectorImpl<ISD::OutputArg> &Outs,
2294 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002296 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002297 CalleeCC != CallingConv::C)
2298 return false;
2299
Evan Cheng7096ae42010-01-29 06:45:59 +00002300 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002301 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002302 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002303 CallingConv::ID CallerCC = CallerF->getCallingConv();
2304 bool CCMatch = CallerCC == CalleeCC;
2305
Dan Gohman1797ed52010-02-08 20:27:50 +00002306 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002307 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002308 return true;
2309 return false;
2310 }
2311
Evan Chengb2c92902010-02-02 02:22:50 +00002312 // Look for obvious safe cases to perform tail call optimization that does not
2313 // requite ABI changes. This is what gcc calls sibcall.
2314
Evan Cheng2c12cb42010-03-26 16:26:03 +00002315 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2316 // emit a special epilogue.
2317 if (RegInfo->needsStackRealignment(MF))
2318 return false;
2319
Evan Cheng3c262ee2010-03-26 02:13:13 +00002320 // Do not sibcall optimize vararg calls unless the call site is not passing any
2321 // arguments.
2322 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002323 return false;
2324
Evan Chenga375d472010-03-15 18:54:48 +00002325 // Also avoid sibcall optimization if either caller or callee uses struct
2326 // return semantics.
2327 if (isCalleeStructRet || isCallerStructRet)
2328 return false;
2329
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002330 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2331 // Therefore if it's not used by the call it is not safe to optimize this into
2332 // a sibcall.
2333 bool Unused = false;
2334 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2335 if (!Ins[i].Used) {
2336 Unused = true;
2337 break;
2338 }
2339 }
2340 if (Unused) {
2341 SmallVector<CCValAssign, 16> RVLocs;
2342 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2343 RVLocs, *DAG.getContext());
2344 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002345 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002346 CCValAssign &VA = RVLocs[i];
2347 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2348 return false;
2349 }
2350 }
2351
Evan Cheng13617962010-04-30 01:12:32 +00002352 // If the calling conventions do not match, then we'd better make sure the
2353 // results are returned in the same way as what the caller expects.
2354 if (!CCMatch) {
2355 SmallVector<CCValAssign, 16> RVLocs1;
2356 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2357 RVLocs1, *DAG.getContext());
2358 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2359
2360 SmallVector<CCValAssign, 16> RVLocs2;
2361 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2362 RVLocs2, *DAG.getContext());
2363 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2364
2365 if (RVLocs1.size() != RVLocs2.size())
2366 return false;
2367 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2368 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2369 return false;
2370 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2371 return false;
2372 if (RVLocs1[i].isRegLoc()) {
2373 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2374 return false;
2375 } else {
2376 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2377 return false;
2378 }
2379 }
2380 }
2381
Evan Chenga6bff982010-01-30 01:22:00 +00002382 // If the callee takes no arguments then go on to check the results of the
2383 // call.
2384 if (!Outs.empty()) {
2385 // Check if stack adjustment is needed. For now, do not do this if any
2386 // argument is passed on the stack.
2387 SmallVector<CCValAssign, 16> ArgLocs;
2388 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2389 ArgLocs, *DAG.getContext());
2390 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002391 if (CCInfo.getNextStackOffset()) {
2392 MachineFunction &MF = DAG.getMachineFunction();
2393 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2394 return false;
2395 if (Subtarget->isTargetWin64())
2396 // Win64 ABI has additional complications.
2397 return false;
2398
2399 // Check if the arguments are already laid out in the right way as
2400 // the caller's fixed stack objects.
2401 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002402 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2403 const X86InstrInfo *TII =
2404 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002405 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2406 CCValAssign &VA = ArgLocs[i];
2407 EVT RegVT = VA.getLocVT();
2408 SDValue Arg = Outs[i].Val;
2409 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002410 if (VA.getLocInfo() == CCValAssign::Indirect)
2411 return false;
2412 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002413 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2414 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002415 return false;
2416 }
2417 }
2418 }
Evan Chenga6bff982010-01-30 01:22:00 +00002419 }
Evan Chengb1712452010-01-27 06:25:16 +00002420
Evan Cheng86809cc2010-02-03 03:28:02 +00002421 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002422}
2423
Dan Gohman3df24e62008-09-03 23:12:08 +00002424FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002425X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002426 DenseMap<const Value *, unsigned> &vm,
2427 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002428 DenseMap<const AllocaInst *, int> &am,
2429 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002430#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002431 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002432#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002433 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002434 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002435#ifndef NDEBUG
2436 , cil
2437#endif
2438 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002439}
2440
2441
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002442//===----------------------------------------------------------------------===//
2443// Other Lowering Hooks
2444//===----------------------------------------------------------------------===//
2445
2446
Dan Gohmand858e902010-04-17 15:26:15 +00002447SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002448 MachineFunction &MF = DAG.getMachineFunction();
2449 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2450 int ReturnAddrIndex = FuncInfo->getRAIndex();
2451
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002452 if (ReturnAddrIndex == 0) {
2453 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002454 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002455 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002456 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002457 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002458 }
2459
Evan Cheng25ab6902006-09-08 06:48:29 +00002460 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002461}
2462
2463
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002464bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2465 bool hasSymbolicDisplacement) {
2466 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002467 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002468 return false;
2469
2470 // If we don't have a symbolic displacement - we don't have any extra
2471 // restrictions.
2472 if (!hasSymbolicDisplacement)
2473 return true;
2474
2475 // FIXME: Some tweaks might be needed for medium code model.
2476 if (M != CodeModel::Small && M != CodeModel::Kernel)
2477 return false;
2478
2479 // For small code model we assume that latest object is 16MB before end of 31
2480 // bits boundary. We may also accept pretty large negative constants knowing
2481 // that all objects are in the positive half of address space.
2482 if (M == CodeModel::Small && Offset < 16*1024*1024)
2483 return true;
2484
2485 // For kernel code model we know that all object resist in the negative half
2486 // of 32bits address space. We may not accept negative offsets, since they may
2487 // be just off and we may accept pretty large positive ones.
2488 if (M == CodeModel::Kernel && Offset > 0)
2489 return true;
2490
2491 return false;
2492}
2493
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002494/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2495/// specific condition code, returning the condition code and the LHS/RHS of the
2496/// comparison to make.
2497static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2498 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002499 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002500 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2501 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2502 // X > -1 -> X == 0, jump !sign.
2503 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002504 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002505 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2506 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002507 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002508 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002509 // X < 1 -> X <= 0
2510 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002511 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002512 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002513 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002514
Evan Chengd9558e02006-01-06 00:43:03 +00002515 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002516 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002517 case ISD::SETEQ: return X86::COND_E;
2518 case ISD::SETGT: return X86::COND_G;
2519 case ISD::SETGE: return X86::COND_GE;
2520 case ISD::SETLT: return X86::COND_L;
2521 case ISD::SETLE: return X86::COND_LE;
2522 case ISD::SETNE: return X86::COND_NE;
2523 case ISD::SETULT: return X86::COND_B;
2524 case ISD::SETUGT: return X86::COND_A;
2525 case ISD::SETULE: return X86::COND_BE;
2526 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002527 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002528 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002529
Chris Lattner4c78e022008-12-23 23:42:27 +00002530 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002531
Chris Lattner4c78e022008-12-23 23:42:27 +00002532 // If LHS is a foldable load, but RHS is not, flip the condition.
2533 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2534 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2535 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2536 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002537 }
2538
Chris Lattner4c78e022008-12-23 23:42:27 +00002539 switch (SetCCOpcode) {
2540 default: break;
2541 case ISD::SETOLT:
2542 case ISD::SETOLE:
2543 case ISD::SETUGT:
2544 case ISD::SETUGE:
2545 std::swap(LHS, RHS);
2546 break;
2547 }
2548
2549 // On a floating point condition, the flags are set as follows:
2550 // ZF PF CF op
2551 // 0 | 0 | 0 | X > Y
2552 // 0 | 0 | 1 | X < Y
2553 // 1 | 0 | 0 | X == Y
2554 // 1 | 1 | 1 | unordered
2555 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002556 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002557 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002558 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002559 case ISD::SETOLT: // flipped
2560 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002561 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002562 case ISD::SETOLE: // flipped
2563 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002564 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002565 case ISD::SETUGT: // flipped
2566 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002567 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002568 case ISD::SETUGE: // flipped
2569 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002570 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002571 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002572 case ISD::SETNE: return X86::COND_NE;
2573 case ISD::SETUO: return X86::COND_P;
2574 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002575 case ISD::SETOEQ:
2576 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002577 }
Evan Chengd9558e02006-01-06 00:43:03 +00002578}
2579
Evan Cheng4a460802006-01-11 00:33:36 +00002580/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2581/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002582/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002583static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002584 switch (X86CC) {
2585 default:
2586 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002587 case X86::COND_B:
2588 case X86::COND_BE:
2589 case X86::COND_E:
2590 case X86::COND_P:
2591 case X86::COND_A:
2592 case X86::COND_AE:
2593 case X86::COND_NE:
2594 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002595 return true;
2596 }
2597}
2598
Evan Chengeb2f9692009-10-27 19:56:55 +00002599/// isFPImmLegal - Returns true if the target can instruction select the
2600/// specified FP immediate natively. If false, the legalizer will
2601/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002602bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002603 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2604 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2605 return true;
2606 }
2607 return false;
2608}
2609
Nate Begeman9008ca62009-04-27 18:41:29 +00002610/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2611/// the specified range (L, H].
2612static bool isUndefOrInRange(int Val, int Low, int Hi) {
2613 return (Val < 0) || (Val >= Low && Val < Hi);
2614}
2615
2616/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2617/// specified value.
2618static bool isUndefOrEqual(int Val, int CmpVal) {
2619 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002620 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002622}
2623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2625/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2626/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002627static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 return (Mask[0] < 2 && Mask[1] < 2);
2632 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002636 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 N->getMask(M);
2638 return ::isPSHUFDMask(M, N->getValueType(0));
2639}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002640
Nate Begeman9008ca62009-04-27 18:41:29 +00002641/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2642/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002643static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002645 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002646
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 // Lower quadword copied in order or undef.
2648 for (int i = 0; i != 4; ++i)
2649 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002651
Evan Cheng506d3df2006-03-29 23:07:14 +00002652 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 for (int i = 4; i != 8; ++i)
2654 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002655 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002656
Evan Cheng506d3df2006-03-29 23:07:14 +00002657 return true;
2658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002661 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 N->getMask(M);
2663 return ::isPSHUFHWMask(M, N->getValueType(0));
2664}
Evan Cheng506d3df2006-03-29 23:07:14 +00002665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2667/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002668static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002671
Rafael Espindola15684b22009-04-24 12:40:33 +00002672 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 for (int i = 4; i != 8; ++i)
2674 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Rafael Espindola15684b22009-04-24 12:40:33 +00002677 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 0; i != 4; ++i)
2679 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002680 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002681
Rafael Espindola15684b22009-04-24 12:40:33 +00002682 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002683}
2684
Nate Begeman9008ca62009-04-27 18:41:29 +00002685bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002686 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 N->getMask(M);
2688 return ::isPSHUFLWMask(M, N->getValueType(0));
2689}
2690
Nate Begemana09008b2009-10-19 02:17:23 +00002691/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2692/// is suitable for input to PALIGNR.
2693static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2694 bool hasSSSE3) {
2695 int i, e = VT.getVectorNumElements();
2696
2697 // Do not handle v2i64 / v2f64 shuffles with palignr.
2698 if (e < 4 || !hasSSSE3)
2699 return false;
2700
2701 for (i = 0; i != e; ++i)
2702 if (Mask[i] >= 0)
2703 break;
2704
2705 // All undef, not a palignr.
2706 if (i == e)
2707 return false;
2708
2709 // Determine if it's ok to perform a palignr with only the LHS, since we
2710 // don't have access to the actual shuffle elements to see if RHS is undef.
2711 bool Unary = Mask[i] < (int)e;
2712 bool NeedsUnary = false;
2713
2714 int s = Mask[i] - i;
2715
2716 // Check the rest of the elements to see if they are consecutive.
2717 for (++i; i != e; ++i) {
2718 int m = Mask[i];
2719 if (m < 0)
2720 continue;
2721
2722 Unary = Unary && (m < (int)e);
2723 NeedsUnary = NeedsUnary || (m < s);
2724
2725 if (NeedsUnary && !Unary)
2726 return false;
2727 if (Unary && m != ((s+i) & (e-1)))
2728 return false;
2729 if (!Unary && m != (s+i))
2730 return false;
2731 }
2732 return true;
2733}
2734
2735bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2736 SmallVector<int, 8> M;
2737 N->getMask(M);
2738 return ::isPALIGNRMask(M, N->getValueType(0), true);
2739}
2740
Evan Cheng14aed5e2006-03-24 01:18:28 +00002741/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2742/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002743static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 int NumElems = VT.getVectorNumElements();
2745 if (NumElems != 2 && NumElems != 4)
2746 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002747
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 int Half = NumElems / 2;
2749 for (int i = 0; i < Half; ++i)
2750 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002751 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 for (int i = Half; i < NumElems; ++i)
2753 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002754 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002755
Evan Cheng14aed5e2006-03-24 01:18:28 +00002756 return true;
2757}
2758
Nate Begeman9008ca62009-04-27 18:41:29 +00002759bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2760 SmallVector<int, 8> M;
2761 N->getMask(M);
2762 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002763}
2764
Evan Cheng213d2cf2007-05-17 18:45:50 +00002765/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002766/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2767/// half elements to come from vector 1 (which would equal the dest.) and
2768/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002769static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002771
2772 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002774
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int Half = NumElems / 2;
2776 for (int i = 0; i < Half; ++i)
2777 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002778 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 for (int i = Half; i < NumElems; ++i)
2780 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002781 return false;
2782 return true;
2783}
2784
Nate Begeman9008ca62009-04-27 18:41:29 +00002785static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2786 SmallVector<int, 8> M;
2787 N->getMask(M);
2788 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002789}
2790
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002791/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2792/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002793bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2794 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002795 return false;
2796
Evan Cheng2064a2b2006-03-28 06:50:32 +00002797 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2799 isUndefOrEqual(N->getMaskElt(1), 7) &&
2800 isUndefOrEqual(N->getMaskElt(2), 2) &&
2801 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002802}
2803
Nate Begeman0b10b912009-11-07 23:17:15 +00002804/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2805/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2806/// <2, 3, 2, 3>
2807bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2808 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2809
2810 if (NumElems != 4)
2811 return false;
2812
2813 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2814 isUndefOrEqual(N->getMaskElt(1), 3) &&
2815 isUndefOrEqual(N->getMaskElt(2), 2) &&
2816 isUndefOrEqual(N->getMaskElt(3), 3);
2817}
2818
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2820/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002821bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2822 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002823
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824 if (NumElems != 2 && NumElems != 4)
2825 return false;
2826
Evan Chengc5cdff22006-04-07 21:53:05 +00002827 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002829 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002830
Evan Chengc5cdff22006-04-07 21:53:05 +00002831 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002833 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002834
2835 return true;
2836}
2837
Nate Begeman0b10b912009-11-07 23:17:15 +00002838/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2839/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2840bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002842
Evan Cheng5ced1d82006-04-06 23:23:56 +00002843 if (NumElems != 2 && NumElems != 4)
2844 return false;
2845
Evan Chengc5cdff22006-04-07 21:53:05 +00002846 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002848 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 for (unsigned i = 0; i < NumElems/2; ++i)
2851 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002853
2854 return true;
2855}
2856
Evan Cheng0038e592006-03-28 00:39:58 +00002857/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2858/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002859static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002860 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002862 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002863 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2866 int BitI = Mask[i];
2867 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002868 if (!isUndefOrEqual(BitI, j))
2869 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002870 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002871 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002872 return false;
2873 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002874 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002875 return false;
2876 }
Evan Cheng0038e592006-03-28 00:39:58 +00002877 }
Evan Cheng0038e592006-03-28 00:39:58 +00002878 return true;
2879}
2880
Nate Begeman9008ca62009-04-27 18:41:29 +00002881bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2882 SmallVector<int, 8> M;
2883 N->getMask(M);
2884 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002885}
2886
Evan Cheng4fcb9222006-03-28 02:43:26 +00002887/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2888/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002889static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002890 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002892 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002893 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002894
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2896 int BitI = Mask[i];
2897 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002898 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002899 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002900 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002901 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002902 return false;
2903 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002904 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002905 return false;
2906 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002907 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002908 return true;
2909}
2910
Nate Begeman9008ca62009-04-27 18:41:29 +00002911bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2912 SmallVector<int, 8> M;
2913 N->getMask(M);
2914 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002915}
2916
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002917/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2918/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2919/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002920static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002922 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2926 int BitI = Mask[i];
2927 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002928 if (!isUndefOrEqual(BitI, j))
2929 return false;
2930 if (!isUndefOrEqual(BitI1, j))
2931 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002932 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002933 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002934}
2935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2937 SmallVector<int, 8> M;
2938 N->getMask(M);
2939 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2940}
2941
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002942/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2943/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2944/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002945static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002947 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2948 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2951 int BitI = Mask[i];
2952 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002953 if (!isUndefOrEqual(BitI, j))
2954 return false;
2955 if (!isUndefOrEqual(BitI1, j))
2956 return false;
2957 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002958 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002959}
2960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2962 SmallVector<int, 8> M;
2963 N->getMask(M);
2964 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2965}
2966
Evan Cheng017dcc62006-04-21 01:05:10 +00002967/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2968/// specifies a shuffle of elements that is suitable for input to MOVSS,
2969/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002971 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002972 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002973
2974 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 for (int i = 1; i < NumElts; ++i)
2980 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002981 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002982
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002983 return true;
2984}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2987 SmallVector<int, 8> M;
2988 N->getMask(M);
2989 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002990}
2991
Evan Cheng017dcc62006-04-21 01:05:10 +00002992/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2993/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002994/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002995static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 bool V2IsSplat = false, bool V2IsUndef = false) {
2997 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002998 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002999 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003002 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003003
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 for (int i = 1; i < NumOps; ++i)
3005 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3006 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3007 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003008 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Evan Cheng39623da2006-04-20 08:58:49 +00003010 return true;
3011}
3012
Nate Begeman9008ca62009-04-27 18:41:29 +00003013static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003014 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 SmallVector<int, 8> M;
3016 N->getMask(M);
3017 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003018}
3019
Evan Chengd9539472006-04-14 21:59:03 +00003020/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3021/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003022bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3023 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003024 return false;
3025
3026 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003027 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 int Elt = N->getMaskElt(i);
3029 if (Elt >= 0 && Elt != 1)
3030 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003031 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003032
3033 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003034 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 int Elt = N->getMaskElt(i);
3036 if (Elt >= 0 && Elt != 3)
3037 return false;
3038 if (Elt == 3)
3039 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003040 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003041 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003043 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003044}
3045
3046/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3047/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003048bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3049 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003050 return false;
3051
3052 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (unsigned i = 0; i < 2; ++i)
3054 if (N->getMaskElt(i) > 0)
3055 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003056
3057 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003058 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 int Elt = N->getMaskElt(i);
3060 if (Elt >= 0 && Elt != 2)
3061 return false;
3062 if (Elt == 2)
3063 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003064 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003066 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003067}
3068
Evan Cheng0b457f02008-09-25 20:50:48 +00003069/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3070/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003071bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3072 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003073
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 for (int i = 0; i < e; ++i)
3075 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003076 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 for (int i = 0; i < e; ++i)
3078 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003079 return false;
3080 return true;
3081}
3082
Evan Cheng63d33002006-03-22 08:01:21 +00003083/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003084/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003085unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3087 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3088
Evan Chengb9df0ca2006-03-22 02:53:00 +00003089 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3090 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 for (int i = 0; i < NumOperands; ++i) {
3092 int Val = SVOp->getMaskElt(NumOperands-i-1);
3093 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003094 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003095 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003096 if (i != NumOperands - 1)
3097 Mask <<= Shift;
3098 }
Evan Cheng63d33002006-03-22 08:01:21 +00003099 return Mask;
3100}
3101
Evan Cheng506d3df2006-03-29 23:07:14 +00003102/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003103/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003104unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003106 unsigned Mask = 0;
3107 // 8 nodes, but we only care about the last 4.
3108 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 int Val = SVOp->getMaskElt(i);
3110 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003111 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003112 if (i != 4)
3113 Mask <<= 2;
3114 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003115 return Mask;
3116}
3117
3118/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003119/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003120unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003122 unsigned Mask = 0;
3123 // 8 nodes, but we only care about the first 4.
3124 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 int Val = SVOp->getMaskElt(i);
3126 if (Val >= 0)
3127 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003128 if (i != 0)
3129 Mask <<= 2;
3130 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003131 return Mask;
3132}
3133
Nate Begemana09008b2009-10-19 02:17:23 +00003134/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3135/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3136unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3137 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3138 EVT VVT = N->getValueType(0);
3139 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3140 int Val = 0;
3141
3142 unsigned i, e;
3143 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3144 Val = SVOp->getMaskElt(i);
3145 if (Val >= 0)
3146 break;
3147 }
3148 return (Val - i) * EltSize;
3149}
3150
Evan Cheng37b73872009-07-30 08:33:02 +00003151/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3152/// constant +0.0.
3153bool X86::isZeroNode(SDValue Elt) {
3154 return ((isa<ConstantSDNode>(Elt) &&
3155 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3156 (isa<ConstantFPSDNode>(Elt) &&
3157 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3161/// their permute mask.
3162static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3163 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003164 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003165 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003167
Nate Begeman5a5ca152009-04-29 05:20:52 +00003168 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 int idx = SVOp->getMaskElt(i);
3170 if (idx < 0)
3171 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003172 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003176 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3178 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179}
3180
Evan Cheng779ccea2007-12-07 21:30:01 +00003181/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3182/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003183static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003184 unsigned NumElems = VT.getVectorNumElements();
3185 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 int idx = Mask[i];
3187 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003188 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003189 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003191 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003193 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003194}
3195
Evan Cheng533a0aa2006-04-19 20:35:22 +00003196/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3197/// match movhlps. The lower half elements should come from upper half of
3198/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003199/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3201 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003202 return false;
3203 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003205 return false;
3206 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003208 return false;
3209 return true;
3210}
3211
Evan Cheng5ced1d82006-04-06 23:23:56 +00003212/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003213/// is promoted to a vector. It also returns the LoadSDNode by reference if
3214/// required.
3215static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003216 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3217 return false;
3218 N = N->getOperand(0).getNode();
3219 if (!ISD::isNON_EXTLoad(N))
3220 return false;
3221 if (LD)
3222 *LD = cast<LoadSDNode>(N);
3223 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003224}
3225
Evan Cheng533a0aa2006-04-19 20:35:22 +00003226/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3227/// match movlp{s|d}. The lower half elements should come from lower half of
3228/// V1 (and in order), and the upper half elements should come from the upper
3229/// half of V2 (and in order). And since V1 will become the source of the
3230/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003231static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3232 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003233 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003234 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003235 // Is V2 is a vector load, don't do this transformation. We will try to use
3236 // load folding shufps op.
3237 if (ISD::isNON_EXTLoad(V2))
3238 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003239
Nate Begeman5a5ca152009-04-29 05:20:52 +00003240 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003241
Evan Cheng533a0aa2006-04-19 20:35:22 +00003242 if (NumElems != 2 && NumElems != 4)
3243 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003244 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003246 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003247 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003249 return false;
3250 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003251}
3252
Evan Cheng39623da2006-04-20 08:58:49 +00003253/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3254/// all the same.
3255static bool isSplatVector(SDNode *N) {
3256 if (N->getOpcode() != ISD::BUILD_VECTOR)
3257 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003258
Dan Gohman475871a2008-07-27 21:46:04 +00003259 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003260 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3261 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003262 return false;
3263 return true;
3264}
3265
Evan Cheng213d2cf2007-05-17 18:45:50 +00003266/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003267/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003268/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003269static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue V1 = N->getOperand(0);
3271 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003272 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3273 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003275 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003277 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3278 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003279 if (Opc != ISD::BUILD_VECTOR ||
3280 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 return false;
3282 } else if (Idx >= 0) {
3283 unsigned Opc = V1.getOpcode();
3284 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3285 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003286 if (Opc != ISD::BUILD_VECTOR ||
3287 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003288 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003289 }
3290 }
3291 return true;
3292}
3293
3294/// getZeroVector - Returns a vector of specified type with all zero elements.
3295///
Owen Andersone50ed302009-08-10 22:56:29 +00003296static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003297 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003298 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003299
Chris Lattner8a594482007-11-25 00:24:49 +00003300 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3301 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003302 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003303 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3305 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003306 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3308 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003309 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3311 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003312 }
Dale Johannesenace16102009-02-03 19:33:06 +00003313 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003314}
3315
Chris Lattner8a594482007-11-25 00:24:49 +00003316/// getOnesVector - Returns a vector of specified type with all bits set.
3317///
Owen Andersone50ed302009-08-10 22:56:29 +00003318static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003319 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003320
Chris Lattner8a594482007-11-25 00:24:49 +00003321 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3322 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003325 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003327 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003329 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003330}
3331
3332
Evan Cheng39623da2006-04-20 08:58:49 +00003333/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3334/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003335static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003336 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003337 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Evan Cheng39623da2006-04-20 08:58:49 +00003339 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 SmallVector<int, 8> MaskVec;
3341 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003342
Nate Begeman5a5ca152009-04-29 05:20:52 +00003343 for (unsigned i = 0; i != NumElems; ++i) {
3344 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 MaskVec[i] = NumElems;
3346 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003347 }
Evan Cheng39623da2006-04-20 08:58:49 +00003348 }
Evan Cheng39623da2006-04-20 08:58:49 +00003349 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3351 SVOp->getOperand(1), &MaskVec[0]);
3352 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003353}
3354
Evan Cheng017dcc62006-04-21 01:05:10 +00003355/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3356/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003357static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 SDValue V2) {
3359 unsigned NumElems = VT.getVectorNumElements();
3360 SmallVector<int, 8> Mask;
3361 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003362 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 Mask.push_back(i);
3364 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003365}
3366
Nate Begeman9008ca62009-04-27 18:41:29 +00003367/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003368static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 SDValue V2) {
3370 unsigned NumElems = VT.getVectorNumElements();
3371 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003372 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 Mask.push_back(i);
3374 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003375 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003377}
3378
Nate Begeman9008ca62009-04-27 18:41:29 +00003379/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003380static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 SDValue V2) {
3382 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003383 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003385 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 Mask.push_back(i + Half);
3387 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003388 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003390}
3391
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003392/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003393static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 bool HasSSE2) {
3395 if (SV->getValueType(0).getVectorNumElements() <= 4)
3396 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003397
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003399 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 DebugLoc dl = SV->getDebugLoc();
3401 SDValue V1 = SV->getOperand(0);
3402 int NumElems = VT.getVectorNumElements();
3403 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 // unpack elements to the correct location
3406 while (NumElems > 4) {
3407 if (EltNo < NumElems/2) {
3408 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3409 } else {
3410 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3411 EltNo -= NumElems/2;
3412 }
3413 NumElems >>= 1;
3414 }
Eric Christopherfd179292009-08-27 18:07:15 +00003415
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 // Perform the splat.
3417 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003418 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3420 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003421}
3422
Evan Chengba05f722006-04-21 23:03:30 +00003423/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003424/// vector of zero or undef vector. This produces a shuffle where the low
3425/// element of V2 is swizzled into the zero/undef vector, landing at element
3426/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003427static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003428 bool isZero, bool HasSSE2,
3429 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003430 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003431 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3433 unsigned NumElems = VT.getVectorNumElements();
3434 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003435 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 // If this is the insertion idx, put the low elt of V2 here.
3437 MaskVec.push_back(i == Idx ? NumElems : i);
3438 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003439}
3440
Evan Chengf26ffe92008-05-29 08:22:04 +00003441/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3442/// a shuffle that is zero.
3443static
Nate Begeman9008ca62009-04-27 18:41:29 +00003444unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3445 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003446 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003448 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 int Idx = SVOp->getMaskElt(Index);
3450 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003451 ++NumZeros;
3452 continue;
3453 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003455 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003456 ++NumZeros;
3457 else
3458 break;
3459 }
3460 return NumZeros;
3461}
3462
3463/// isVectorShift - Returns true if the shuffle can be implemented as a
3464/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003465/// FIXME: split into pslldqi, psrldqi, palignr variants.
3466static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003467 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003468 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003469
3470 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003472 if (!NumZeros) {
3473 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003475 if (!NumZeros)
3476 return false;
3477 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003478 bool SeenV1 = false;
3479 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003480 for (unsigned i = NumZeros; i < NumElems; ++i) {
3481 unsigned Val = isLeft ? (i - NumZeros) : i;
3482 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3483 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003484 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003485 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003487 SeenV1 = true;
3488 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003490 SeenV2 = true;
3491 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003493 return false;
3494 }
3495 if (SeenV1 && SeenV2)
3496 return false;
3497
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003499 ShAmt = NumZeros;
3500 return true;
3501}
3502
3503
Evan Chengc78d3b42006-04-24 18:01:45 +00003504/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3505///
Dan Gohman475871a2008-07-27 21:46:04 +00003506static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003508 SelectionDAG &DAG,
3509 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003510 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003511 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003512
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003513 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003515 bool First = true;
3516 for (unsigned i = 0; i < 16; ++i) {
3517 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3518 if (ThisIsNonZero && First) {
3519 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003521 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003523 First = false;
3524 }
3525
3526 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003527 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003528 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3529 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003530 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 }
3533 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3535 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3536 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003537 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003539 } else
3540 ThisElt = LastElt;
3541
Gabor Greifba36cb52008-08-28 21:40:38 +00003542 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003544 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003545 }
3546 }
3547
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003549}
3550
Bill Wendlinga348c562007-03-22 18:42:45 +00003551/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003552///
Dan Gohman475871a2008-07-27 21:46:04 +00003553static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003554 unsigned NumNonZero, unsigned NumZero,
3555 SelectionDAG &DAG,
3556 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003558 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003559
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003560 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003561 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003562 bool First = true;
3563 for (unsigned i = 0; i < 8; ++i) {
3564 bool isNonZero = (NonZeros & (1 << i)) != 0;
3565 if (isNonZero) {
3566 if (First) {
3567 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003569 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003571 First = false;
3572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003575 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003576 }
3577 }
3578
3579 return V;
3580}
3581
Evan Chengf26ffe92008-05-29 08:22:04 +00003582/// getVShift - Return a vector logical shift node.
3583///
Owen Andersone50ed302009-08-10 22:56:29 +00003584static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 unsigned NumBits, SelectionDAG &DAG,
3586 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003587 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003589 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003590 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3591 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3592 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003593 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003594}
3595
Dan Gohman475871a2008-07-27 21:46:04 +00003596SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003597X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003598 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003599
3600 // Check if the scalar load can be widened into a vector load. And if
3601 // the address is "base + cst" see if the cst can be "absorbed" into
3602 // the shuffle mask.
3603 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3604 SDValue Ptr = LD->getBasePtr();
3605 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3606 return SDValue();
3607 EVT PVT = LD->getValueType(0);
3608 if (PVT != MVT::i32 && PVT != MVT::f32)
3609 return SDValue();
3610
3611 int FI = -1;
3612 int64_t Offset = 0;
3613 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3614 FI = FINode->getIndex();
3615 Offset = 0;
3616 } else if (Ptr.getOpcode() == ISD::ADD &&
3617 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3618 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3619 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3620 Offset = Ptr.getConstantOperandVal(1);
3621 Ptr = Ptr.getOperand(0);
3622 } else {
3623 return SDValue();
3624 }
3625
3626 SDValue Chain = LD->getChain();
3627 // Make sure the stack object alignment is at least 16.
3628 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3629 if (DAG.InferPtrAlignment(Ptr) < 16) {
3630 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003631 // Can't change the alignment. FIXME: It's possible to compute
3632 // the exact stack offset and reference FI + adjust offset instead.
3633 // If someone *really* cares about this. That's the way to implement it.
3634 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003635 } else {
3636 MFI->setObjectAlignment(FI, 16);
3637 }
3638 }
3639
3640 // (Offset % 16) must be multiple of 4. Then address is then
3641 // Ptr + (Offset & ~15).
3642 if (Offset < 0)
3643 return SDValue();
3644 if ((Offset % 16) & 3)
3645 return SDValue();
3646 int64_t StartOffset = Offset & ~15;
3647 if (StartOffset)
3648 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3649 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3650
3651 int EltNo = (Offset - StartOffset) >> 2;
3652 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3653 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003654 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3655 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003656 // Canonicalize it to a v4i32 shuffle.
3657 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3658 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3659 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3660 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3661 }
3662
3663 return SDValue();
3664}
3665
Nate Begeman1449f292010-03-24 22:19:06 +00003666/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3667/// vector of type 'VT', see if the elements can be replaced by a single large
3668/// load which has the same value as a build_vector whose operands are 'elts'.
3669///
3670/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3671///
3672/// FIXME: we'd also like to handle the case where the last elements are zero
3673/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3674/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003675static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3676 DebugLoc &dl, SelectionDAG &DAG) {
3677 EVT EltVT = VT.getVectorElementType();
3678 unsigned NumElems = Elts.size();
3679
Nate Begemanfdea31a2010-03-24 20:49:50 +00003680 LoadSDNode *LDBase = NULL;
3681 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003682
3683 // For each element in the initializer, see if we've found a load or an undef.
3684 // If we don't find an initial load element, or later load elements are
3685 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003686 for (unsigned i = 0; i < NumElems; ++i) {
3687 SDValue Elt = Elts[i];
3688
3689 if (!Elt.getNode() ||
3690 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3691 return SDValue();
3692 if (!LDBase) {
3693 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3694 return SDValue();
3695 LDBase = cast<LoadSDNode>(Elt.getNode());
3696 LastLoadedElt = i;
3697 continue;
3698 }
3699 if (Elt.getOpcode() == ISD::UNDEF)
3700 continue;
3701
3702 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3703 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3704 return SDValue();
3705 LastLoadedElt = i;
3706 }
Nate Begeman1449f292010-03-24 22:19:06 +00003707
3708 // If we have found an entire vector of loads and undefs, then return a large
3709 // load of the entire vector width starting at the base pointer. If we found
3710 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003711 if (LastLoadedElt == NumElems - 1) {
3712 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3713 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3714 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3715 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3716 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3717 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3718 LDBase->isVolatile(), LDBase->isNonTemporal(),
3719 LDBase->getAlignment());
3720 } else if (NumElems == 4 && LastLoadedElt == 1) {
3721 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3722 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3723 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3724 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3725 }
3726 return SDValue();
3727}
3728
Evan Chengc3630942009-12-09 21:00:30 +00003729SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003730X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003731 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003732 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003733 if (ISD::isBuildVectorAllZeros(Op.getNode())
3734 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003735 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3736 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3737 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003739 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740
Gabor Greifba36cb52008-08-28 21:40:38 +00003741 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003742 return getOnesVector(Op.getValueType(), DAG, dl);
3743 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003744 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003745
Owen Andersone50ed302009-08-10 22:56:29 +00003746 EVT VT = Op.getValueType();
3747 EVT ExtVT = VT.getVectorElementType();
3748 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749
3750 unsigned NumElems = Op.getNumOperands();
3751 unsigned NumZero = 0;
3752 unsigned NumNonZero = 0;
3753 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003754 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003756 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003757 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003758 if (Elt.getOpcode() == ISD::UNDEF)
3759 continue;
3760 Values.insert(Elt);
3761 if (Elt.getOpcode() != ISD::Constant &&
3762 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003763 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003764 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003765 NumZero++;
3766 else {
3767 NonZeros |= (1 << i);
3768 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003769 }
3770 }
3771
Dan Gohman7f321562007-06-25 16:23:39 +00003772 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003773 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003774 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003775 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776
Chris Lattner67f453a2008-03-09 05:42:06 +00003777 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003778 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003781
Chris Lattner62098042008-03-09 01:05:04 +00003782 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3783 // the value are obviously zero, truncate the value to i32 and do the
3784 // insertion that way. Only do this if the value is non-constant or if the
3785 // value is a constant being inserted into element 0. It is cheaper to do
3786 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003788 (!IsAllConstants || Idx == 0)) {
3789 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3790 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3792 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003793
Chris Lattner62098042008-03-09 01:05:04 +00003794 // Truncate the value (which may itself be a constant) to i32, and
3795 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003797 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003798 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3799 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003800
Chris Lattner62098042008-03-09 01:05:04 +00003801 // Now we have our 32-bit value zero extended in the low element of
3802 // a vector. If Idx != 0, swizzle it into place.
3803 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 SmallVector<int, 4> Mask;
3805 Mask.push_back(Idx);
3806 for (unsigned i = 1; i != VecElts; ++i)
3807 Mask.push_back(i);
3808 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003809 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003811 }
Dale Johannesenace16102009-02-03 19:33:06 +00003812 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003813 }
3814 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003815
Chris Lattner19f79692008-03-08 22:59:52 +00003816 // If we have a constant or non-constant insertion into the low element of
3817 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3818 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003819 // depending on what the source datatype is.
3820 if (Idx == 0) {
3821 if (NumZero == 0) {
3822 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3824 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003825 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3826 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3827 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3828 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3830 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3831 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003832 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3833 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3834 Subtarget->hasSSE2(), DAG);
3835 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3836 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003837 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003838
3839 // Is it a vector logical left shift?
3840 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003841 X86::isZeroNode(Op.getOperand(0)) &&
3842 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003843 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003844 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003845 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003846 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003847 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003848 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003849
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003850 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003851 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003852
Chris Lattner19f79692008-03-08 22:59:52 +00003853 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3854 // is a non-constant being inserted into an element other than the low one,
3855 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3856 // movd/movss) to move this into the low element, then shuffle it into
3857 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003859 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Evan Cheng0db9fe62006-04-25 20:13:52 +00003861 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003862 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3863 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003865 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 MaskVec.push_back(i == Idx ? 0 : 1);
3867 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003868 }
3869 }
3870
Chris Lattner67f453a2008-03-09 05:42:06 +00003871 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003872 if (Values.size() == 1) {
3873 if (EVTBits == 32) {
3874 // Instead of a shuffle like this:
3875 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3876 // Check if it's possible to issue this instead.
3877 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3878 unsigned Idx = CountTrailingZeros_32(NonZeros);
3879 SDValue Item = Op.getOperand(Idx);
3880 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3881 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3882 }
Dan Gohman475871a2008-07-27 21:46:04 +00003883 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Dan Gohmana3941172007-07-24 22:55:08 +00003886 // A vector full of immediates; various special cases are already
3887 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003888 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003889 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003890
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003891 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003892 if (EVTBits == 64) {
3893 if (NumNonZero == 1) {
3894 // One half is zero or undef.
3895 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003896 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003897 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003898 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3899 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003900 }
Dan Gohman475871a2008-07-27 21:46:04 +00003901 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003902 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903
3904 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003905 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003907 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003908 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 }
3910
Bill Wendling826f36f2007-03-28 00:57:11 +00003911 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003912 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003913 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003914 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915 }
3916
3917 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003918 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003919 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 if (NumElems == 4 && NumZero > 0) {
3921 for (unsigned i = 0; i < 4; ++i) {
3922 bool isZero = !(NonZeros & (1 << i));
3923 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003924 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003925 else
Dale Johannesenace16102009-02-03 19:33:06 +00003926 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003927 }
3928
3929 for (unsigned i = 0; i < 2; ++i) {
3930 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3931 default: break;
3932 case 0:
3933 V[i] = V[i*2]; // Must be a zero vector.
3934 break;
3935 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003937 break;
3938 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003940 break;
3941 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943 break;
3944 }
3945 }
3946
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948 bool Reverse = (NonZeros & 0x3) == 2;
3949 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3952 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3954 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003955 }
3956
Nate Begemanfdea31a2010-03-24 20:49:50 +00003957 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3958 // Check for a build vector of consecutive loads.
3959 for (unsigned i = 0; i < NumElems; ++i)
3960 V[i] = Op.getOperand(i);
3961
3962 // Check for elements which are consecutive loads.
3963 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3964 if (LD.getNode())
3965 return LD;
3966
3967 // For SSE 4.1, use inserts into undef.
3968 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003969 V[0] = DAG.getUNDEF(VT);
3970 for (unsigned i = 0; i < NumElems; ++i)
3971 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3972 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3973 Op.getOperand(i), DAG.getIntPtrConstant(i));
3974 return V[0];
3975 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003976
3977 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003978 // e.g. for v4f32
3979 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3980 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3981 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003983 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984 NumElems >>= 1;
3985 while (NumElems != 0) {
3986 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003988 NumElems >>= 1;
3989 }
3990 return V[0];
3991 }
Dan Gohman475871a2008-07-27 21:46:04 +00003992 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003993}
3994
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003995SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003996X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003997 // We support concatenate two MMX registers and place them in a MMX
3998 // register. This is better than doing a stack convert.
3999 DebugLoc dl = Op.getDebugLoc();
4000 EVT ResVT = Op.getValueType();
4001 assert(Op.getNumOperands() == 2);
4002 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4003 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4004 int Mask[2];
4005 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4006 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4007 InVec = Op.getOperand(1);
4008 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4009 unsigned NumElts = ResVT.getVectorNumElements();
4010 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4011 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4012 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4013 } else {
4014 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4015 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4016 Mask[0] = 0; Mask[1] = 2;
4017 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4018 }
4019 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4020}
4021
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022// v8i16 shuffles - Prefer shuffles in the following order:
4023// 1. [all] pshuflw, pshufhw, optional move
4024// 2. [ssse3] 1 x pshufb
4025// 3. [ssse3] 2 x pshufb + 1 x por
4026// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004027static
Nate Begeman9008ca62009-04-27 18:41:29 +00004028SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004029 SelectionDAG &DAG,
4030 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 SDValue V1 = SVOp->getOperand(0);
4032 SDValue V2 = SVOp->getOperand(1);
4033 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004035
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 // Determine if more than 1 of the words in each of the low and high quadwords
4037 // of the result come from the same quadword of one of the two inputs. Undef
4038 // mask values count as coming from any quadword, for better codegen.
4039 SmallVector<unsigned, 4> LoQuad(4);
4040 SmallVector<unsigned, 4> HiQuad(4);
4041 BitVector InputQuads(4);
4042 for (unsigned i = 0; i < 8; ++i) {
4043 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 MaskVals.push_back(EltIdx);
4046 if (EltIdx < 0) {
4047 ++Quad[0];
4048 ++Quad[1];
4049 ++Quad[2];
4050 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004051 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 }
4053 ++Quad[EltIdx / 4];
4054 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004055 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004056
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004058 unsigned MaxQuad = 1;
4059 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 if (LoQuad[i] > MaxQuad) {
4061 BestLoQuad = i;
4062 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004063 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004064 }
4065
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004067 MaxQuad = 1;
4068 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 if (HiQuad[i] > MaxQuad) {
4070 BestHiQuad = i;
4071 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004072 }
4073 }
4074
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004076 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 // single pshufb instruction is necessary. If There are more than 2 input
4078 // quads, disable the next transformation since it does not help SSSE3.
4079 bool V1Used = InputQuads[0] || InputQuads[1];
4080 bool V2Used = InputQuads[2] || InputQuads[3];
4081 if (TLI.getSubtarget()->hasSSSE3()) {
4082 if (InputQuads.count() == 2 && V1Used && V2Used) {
4083 BestLoQuad = InputQuads.find_first();
4084 BestHiQuad = InputQuads.find_next(BestLoQuad);
4085 }
4086 if (InputQuads.count() > 2) {
4087 BestLoQuad = -1;
4088 BestHiQuad = -1;
4089 }
4090 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004091
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4093 // the shuffle mask. If a quad is scored as -1, that means that it contains
4094 // words from all 4 input quadwords.
4095 SDValue NewV;
4096 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 SmallVector<int, 8> MaskV;
4098 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4099 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004100 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4102 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4103 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004104
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4106 // source words for the shuffle, to aid later transformations.
4107 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004108 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004109 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004111 if (idx != (int)i)
4112 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004114 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 AllWordsInNewV = false;
4116 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004117 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4120 if (AllWordsInNewV) {
4121 for (int i = 0; i != 8; ++i) {
4122 int idx = MaskVals[i];
4123 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004124 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004125 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 if ((idx != i) && idx < 4)
4127 pshufhw = false;
4128 if ((idx != i) && idx > 3)
4129 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004130 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 V1 = NewV;
4132 V2Used = false;
4133 BestLoQuad = 0;
4134 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004135 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004136
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4138 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004139 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004140 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004142 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004143 }
Eric Christopherfd179292009-08-27 18:07:15 +00004144
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 // If we have SSSE3, and all words of the result are from 1 input vector,
4146 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4147 // is present, fall back to case 4.
4148 if (TLI.getSubtarget()->hasSSSE3()) {
4149 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004150
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004152 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 // mask, and elements that come from V1 in the V2 mask, so that the two
4154 // results can be OR'd together.
4155 bool TwoInputs = V1Used && V2Used;
4156 for (unsigned i = 0; i != 8; ++i) {
4157 int EltIdx = MaskVals[i] * 2;
4158 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4160 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 continue;
4162 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4164 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004167 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004168 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004172
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 // Calculate the shuffle mask for the second input, shuffle it, and
4174 // OR it with the first shuffled input.
4175 pshufbMask.clear();
4176 for (unsigned i = 0; i != 8; ++i) {
4177 int EltIdx = MaskVals[i] * 2;
4178 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4180 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 continue;
4182 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4184 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004187 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004188 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 MVT::v16i8, &pshufbMask[0], 16));
4190 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4191 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 }
4193
4194 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4195 // and update MaskVals with new element order.
4196 BitVector InOrder(8);
4197 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 for (int i = 0; i != 4; ++i) {
4200 int idx = MaskVals[i];
4201 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 InOrder.set(i);
4204 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 InOrder.set(i);
4207 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
4210 }
4211 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 }
Eric Christopherfd179292009-08-27 18:07:15 +00004216
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4218 // and update MaskVals with the new element order.
4219 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 for (unsigned i = 4; i != 8; ++i) {
4224 int idx = MaskVals[i];
4225 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 InOrder.set(i);
4228 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 InOrder.set(i);
4231 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004232 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 }
4234 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 }
Eric Christopherfd179292009-08-27 18:07:15 +00004238
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 // In case BestHi & BestLo were both -1, which means each quadword has a word
4240 // from each of the four input quadwords, calculate the InOrder bitvector now
4241 // before falling through to the insert/extract cleanup.
4242 if (BestLoQuad == -1 && BestHiQuad == -1) {
4243 NewV = V1;
4244 for (int i = 0; i != 8; ++i)
4245 if (MaskVals[i] < 0 || MaskVals[i] == i)
4246 InOrder.set(i);
4247 }
Eric Christopherfd179292009-08-27 18:07:15 +00004248
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 // The other elements are put in the right place using pextrw and pinsrw.
4250 for (unsigned i = 0; i != 8; ++i) {
4251 if (InOrder[i])
4252 continue;
4253 int EltIdx = MaskVals[i];
4254 if (EltIdx < 0)
4255 continue;
4256 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 DAG.getIntPtrConstant(i));
4263 }
4264 return NewV;
4265}
4266
4267// v16i8 shuffles - Prefer shuffles in the following order:
4268// 1. [ssse3] 1 x pshufb
4269// 2. [ssse3] 2 x pshufb + 1 x por
4270// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4271static
Nate Begeman9008ca62009-04-27 18:41:29 +00004272SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004273 SelectionDAG &DAG,
4274 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 SDValue V1 = SVOp->getOperand(0);
4276 SDValue V2 = SVOp->getOperand(1);
4277 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004282 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 // present, fall back to case 3.
4284 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4285 bool V1Only = true;
4286 bool V2Only = true;
4287 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 if (EltIdx < 0)
4290 continue;
4291 if (EltIdx < 16)
4292 V2Only = false;
4293 else
4294 V1Only = false;
4295 }
Eric Christopherfd179292009-08-27 18:07:15 +00004296
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4298 if (TLI.getSubtarget()->hasSSSE3()) {
4299 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004300
Nate Begemanb9a47b82009-02-23 08:49:38 +00004301 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004302 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 //
4304 // Otherwise, we have elements from both input vectors, and must zero out
4305 // elements that come from V2 in the first mask, and V1 in the second mask
4306 // so that we can OR them together.
4307 bool TwoInputs = !(V1Only || V2Only);
4308 for (unsigned i = 0; i != 16; ++i) {
4309 int EltIdx = MaskVals[i];
4310 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 continue;
4313 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004315 }
4316 // If all the elements are from V2, assign it to V1 and return after
4317 // building the first pshufb.
4318 if (V2Only)
4319 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004321 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 if (!TwoInputs)
4324 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // Calculate the shuffle mask for the second input, shuffle it, and
4327 // OR it with the first shuffled input.
4328 pshufbMask.clear();
4329 for (unsigned i = 0; i != 16; ++i) {
4330 int EltIdx = MaskVals[i];
4331 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 continue;
4334 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004336 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004338 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 MVT::v16i8, &pshufbMask[0], 16));
4340 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 }
Eric Christopherfd179292009-08-27 18:07:15 +00004342
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343 // No SSSE3 - Calculate in place words and then fix all out of place words
4344 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4345 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4347 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 SDValue NewV = V2Only ? V2 : V1;
4349 for (int i = 0; i != 8; ++i) {
4350 int Elt0 = MaskVals[i*2];
4351 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004352
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 // This word of the result is all undef, skip it.
4354 if (Elt0 < 0 && Elt1 < 0)
4355 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004356
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 // This word of the result is already in the correct place, skip it.
4358 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4359 continue;
4360 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4361 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004362
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4364 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4365 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004366
4367 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4368 // using a single extract together, load it and store it.
4369 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004371 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004373 DAG.getIntPtrConstant(i));
4374 continue;
4375 }
4376
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004378 // source byte is not also odd, shift the extracted word left 8 bits
4379 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 DAG.getIntPtrConstant(Elt1 / 2));
4383 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004386 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4388 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 }
4390 // If Elt0 is defined, extract it from the appropriate source. If the
4391 // source byte is not also even, shift the extracted word right 8 bits. If
4392 // Elt1 was also defined, OR the extracted values together before
4393 // inserting them in the result.
4394 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4397 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004400 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4402 DAG.getConstant(0x00FF, MVT::i16));
4403 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004404 : InsElt0;
4405 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 DAG.getIntPtrConstant(i));
4408 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004410}
4411
Evan Cheng7a831ce2007-12-15 03:00:47 +00004412/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4413/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4414/// done when every pair / quad of shuffle mask elements point to elements in
4415/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004416/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4417static
Nate Begeman9008ca62009-04-27 18:41:29 +00004418SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4419 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004420 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004421 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 SDValue V1 = SVOp->getOperand(0);
4423 SDValue V2 = SVOp->getOperand(1);
4424 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004425 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004427 EVT MaskEltVT = MaskVT.getVectorElementType();
4428 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004430 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 case MVT::v4f32: NewVT = MVT::v2f64; break;
4432 case MVT::v4i32: NewVT = MVT::v2i64; break;
4433 case MVT::v8i16: NewVT = MVT::v4i32; break;
4434 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004435 }
4436
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004437 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004438 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004440 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004442 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 int Scale = NumElems / NewWidth;
4444 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004445 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 int StartIdx = -1;
4447 for (int j = 0; j < Scale; ++j) {
4448 int EltIdx = SVOp->getMaskElt(i+j);
4449 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004450 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004452 StartIdx = EltIdx - (EltIdx % Scale);
4453 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004454 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004455 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004456 if (StartIdx == -1)
4457 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004458 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004460 }
4461
Dale Johannesenace16102009-02-03 19:33:06 +00004462 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4463 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004465}
4466
Evan Chengd880b972008-05-09 21:53:03 +00004467/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004468///
Owen Andersone50ed302009-08-10 22:56:29 +00004469static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 SDValue SrcOp, SelectionDAG &DAG,
4471 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004473 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004474 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004475 LD = dyn_cast<LoadSDNode>(SrcOp);
4476 if (!LD) {
4477 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4478 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004479 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4480 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004481 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4482 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004483 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004484 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004486 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4487 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4488 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4489 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004490 SrcOp.getOperand(0)
4491 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004492 }
4493 }
4494 }
4495
Dale Johannesenace16102009-02-03 19:33:06 +00004496 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4497 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004498 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004499 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004500}
4501
Evan Chengace3c172008-07-22 21:13:36 +00004502/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4503/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004504static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004505LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4506 SDValue V1 = SVOp->getOperand(0);
4507 SDValue V2 = SVOp->getOperand(1);
4508 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004509 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004510
Evan Chengace3c172008-07-22 21:13:36 +00004511 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004512 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 SmallVector<int, 8> Mask1(4U, -1);
4514 SmallVector<int, 8> PermMask;
4515 SVOp->getMask(PermMask);
4516
Evan Chengace3c172008-07-22 21:13:36 +00004517 unsigned NumHi = 0;
4518 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004519 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 int Idx = PermMask[i];
4521 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004522 Locs[i] = std::make_pair(-1, -1);
4523 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4525 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004526 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004528 NumLo++;
4529 } else {
4530 Locs[i] = std::make_pair(1, NumHi);
4531 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004533 NumHi++;
4534 }
4535 }
4536 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004537
Evan Chengace3c172008-07-22 21:13:36 +00004538 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004539 // If no more than two elements come from either vector. This can be
4540 // implemented with two shuffles. First shuffle gather the elements.
4541 // The second shuffle, which takes the first shuffle as both of its
4542 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004544
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004546
Evan Chengace3c172008-07-22 21:13:36 +00004547 for (unsigned i = 0; i != 4; ++i) {
4548 if (Locs[i].first == -1)
4549 continue;
4550 else {
4551 unsigned Idx = (i < 2) ? 0 : 4;
4552 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004554 }
4555 }
4556
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004558 } else if (NumLo == 3 || NumHi == 3) {
4559 // Otherwise, we must have three elements from one vector, call it X, and
4560 // one element from the other, call it Y. First, use a shufps to build an
4561 // intermediate vector with the one element from Y and the element from X
4562 // that will be in the same half in the final destination (the indexes don't
4563 // matter). Then, use a shufps to build the final vector, taking the half
4564 // containing the element from Y from the intermediate, and the other half
4565 // from X.
4566 if (NumHi == 3) {
4567 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004569 std::swap(V1, V2);
4570 }
4571
4572 // Find the element from V2.
4573 unsigned HiIndex;
4574 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 int Val = PermMask[HiIndex];
4576 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004577 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004578 if (Val >= 4)
4579 break;
4580 }
4581
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 Mask1[0] = PermMask[HiIndex];
4583 Mask1[1] = -1;
4584 Mask1[2] = PermMask[HiIndex^1];
4585 Mask1[3] = -1;
4586 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004587
4588 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 Mask1[0] = PermMask[0];
4590 Mask1[1] = PermMask[1];
4591 Mask1[2] = HiIndex & 1 ? 6 : 4;
4592 Mask1[3] = HiIndex & 1 ? 4 : 6;
4593 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004594 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 Mask1[0] = HiIndex & 1 ? 2 : 0;
4596 Mask1[1] = HiIndex & 1 ? 0 : 2;
4597 Mask1[2] = PermMask[2];
4598 Mask1[3] = PermMask[3];
4599 if (Mask1[2] >= 0)
4600 Mask1[2] += 4;
4601 if (Mask1[3] >= 0)
4602 Mask1[3] += 4;
4603 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004604 }
Evan Chengace3c172008-07-22 21:13:36 +00004605 }
4606
4607 // Break it into (shuffle shuffle_hi, shuffle_lo).
4608 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 SmallVector<int,8> LoMask(4U, -1);
4610 SmallVector<int,8> HiMask(4U, -1);
4611
4612 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004613 unsigned MaskIdx = 0;
4614 unsigned LoIdx = 0;
4615 unsigned HiIdx = 2;
4616 for (unsigned i = 0; i != 4; ++i) {
4617 if (i == 2) {
4618 MaskPtr = &HiMask;
4619 MaskIdx = 1;
4620 LoIdx = 0;
4621 HiIdx = 2;
4622 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 int Idx = PermMask[i];
4624 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004625 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004627 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004629 LoIdx++;
4630 } else {
4631 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004633 HiIdx++;
4634 }
4635 }
4636
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4638 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4639 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004640 for (unsigned i = 0; i != 4; ++i) {
4641 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004643 } else {
4644 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004646 }
4647 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004649}
4650
Dan Gohman475871a2008-07-27 21:46:04 +00004651SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004652X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue V1 = Op.getOperand(0);
4655 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004656 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004657 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004659 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004660 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4661 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004662 bool V1IsSplat = false;
4663 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004664
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004666 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004667
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 // Promote splats to v4f32.
4669 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004670 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 return Op;
4672 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004673 }
4674
Evan Cheng7a831ce2007-12-15 03:00:47 +00004675 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4676 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004679 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004680 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004681 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004683 // FIXME: Figure out a cleaner way to do this.
4684 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004685 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004687 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4689 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4690 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004691 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004692 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4694 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004695 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004697 }
4698 }
Eric Christopherfd179292009-08-27 18:07:15 +00004699
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 if (X86::isPSHUFDMask(SVOp))
4701 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004702
Evan Chengf26ffe92008-05-29 08:22:04 +00004703 // Check if this can be converted into a logical shift.
4704 bool isLeft = false;
4705 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004708 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004709 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004710 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004711 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004712 EVT EltVT = VT.getVectorElementType();
4713 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004714 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004715 }
Eric Christopherfd179292009-08-27 18:07:15 +00004716
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004718 if (V1IsUndef)
4719 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004720 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004721 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004722 if (!isMMX)
4723 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004724 }
Eric Christopherfd179292009-08-27 18:07:15 +00004725
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 // FIXME: fold these into legal mask.
4727 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4728 X86::isMOVSLDUPMask(SVOp) ||
4729 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004730 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004732 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 if (ShouldXformToMOVHLPS(SVOp) ||
4735 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4736 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004737
Evan Chengf26ffe92008-05-29 08:22:04 +00004738 if (isShift) {
4739 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004740 EVT EltVT = VT.getVectorElementType();
4741 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004742 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004743 }
Eric Christopherfd179292009-08-27 18:07:15 +00004744
Evan Cheng9eca5e82006-10-25 21:49:50 +00004745 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004746 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4747 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004748 V1IsSplat = isSplatVector(V1.getNode());
4749 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004750
Chris Lattner8a594482007-11-25 00:24:49 +00004751 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004752 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004753 Op = CommuteVectorShuffle(SVOp, DAG);
4754 SVOp = cast<ShuffleVectorSDNode>(Op);
4755 V1 = SVOp->getOperand(0);
4756 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004757 std::swap(V1IsSplat, V2IsSplat);
4758 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004759 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004760 }
4761
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4763 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004764 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 return V1;
4766 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4767 // the instruction selector will not match, so get a canonical MOVL with
4768 // swapped operands to undo the commute.
4769 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004770 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4773 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4774 X86::isUNPCKLMask(SVOp) ||
4775 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004776 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004777
Evan Cheng9bbbb982006-10-25 20:48:19 +00004778 if (V2IsSplat) {
4779 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004780 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004781 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 SDValue NewMask = NormalizeMask(SVOp, DAG);
4783 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4784 if (NSVOp != SVOp) {
4785 if (X86::isUNPCKLMask(NSVOp, true)) {
4786 return NewMask;
4787 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4788 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004789 }
4790 }
4791 }
4792
Evan Cheng9eca5e82006-10-25 21:49:50 +00004793 if (Commuted) {
4794 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 // FIXME: this seems wrong.
4796 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4797 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4798 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4799 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4800 X86::isUNPCKLMask(NewSVOp) ||
4801 X86::isUNPCKHMask(NewSVOp))
4802 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004803 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804
Nate Begemanb9a47b82009-02-23 08:49:38 +00004805 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004806
4807 // Normalize the node to match x86 shuffle ops if needed
4808 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4809 return CommuteVectorShuffle(SVOp, DAG);
4810
4811 // Check for legal shuffle and return?
4812 SmallVector<int, 16> PermMask;
4813 SVOp->getMask(PermMask);
4814 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004815 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004816
Evan Cheng14b32e12007-12-11 01:46:18 +00004817 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004819 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004820 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004821 return NewOp;
4822 }
4823
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004825 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004826 if (NewOp.getNode())
4827 return NewOp;
4828 }
Eric Christopherfd179292009-08-27 18:07:15 +00004829
Evan Chengace3c172008-07-22 21:13:36 +00004830 // Handle all 4 wide cases with a number of shuffles except for MMX.
4831 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833
Dan Gohman475871a2008-07-27 21:46:04 +00004834 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835}
4836
Dan Gohman475871a2008-07-27 21:46:04 +00004837SDValue
4838X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004839 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004840 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004841 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004842 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004844 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004846 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004847 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004848 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004849 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4850 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4851 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4853 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004854 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004856 Op.getOperand(0)),
4857 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004859 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004860 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004861 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004862 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004864 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4865 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004866 // result has a single use which is a store or a bitcast to i32. And in
4867 // the case of a store, it's not worth it if the index is a constant 0,
4868 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004869 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004870 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004871 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004872 if ((User->getOpcode() != ISD::STORE ||
4873 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4874 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004875 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004877 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4879 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004880 Op.getOperand(0)),
4881 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4883 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004884 // ExtractPS works with constant index.
4885 if (isa<ConstantSDNode>(Op.getOperand(1)))
4886 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004887 }
Dan Gohman475871a2008-07-27 21:46:04 +00004888 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004889}
4890
4891
Dan Gohman475871a2008-07-27 21:46:04 +00004892SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004893X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4894 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004895 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004896 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897
Evan Cheng62a3f152008-03-24 21:52:23 +00004898 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004900 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004901 return Res;
4902 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004903
Owen Andersone50ed302009-08-10 22:56:29 +00004904 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004907 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004908 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004909 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004910 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4912 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004913 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004915 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004917 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004918 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004919 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004920 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004922 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004923 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004924 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004925 if (Idx == 0)
4926 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004930 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004931 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004933 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004934 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004935 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004936 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4937 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4938 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004939 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940 if (Idx == 0)
4941 return Op;
4942
4943 // UNPCKHPD the element to the lowest double word, then movsd.
4944 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4945 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004948 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004950 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004951 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952 }
4953
Dan Gohman475871a2008-07-27 21:46:04 +00004954 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004955}
4956
Dan Gohman475871a2008-07-27 21:46:04 +00004957SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004958X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4959 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004961 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004962 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004963
Dan Gohman475871a2008-07-27 21:46:04 +00004964 SDValue N0 = Op.getOperand(0);
4965 SDValue N1 = Op.getOperand(1);
4966 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004967
Dan Gohman8a55ce42009-09-23 21:02:20 +00004968 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004969 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004970 unsigned Opc;
4971 if (VT == MVT::v8i16)
4972 Opc = X86ISD::PINSRW;
4973 else if (VT == MVT::v4i16)
4974 Opc = X86ISD::MMX_PINSRW;
4975 else if (VT == MVT::v16i8)
4976 Opc = X86ISD::PINSRB;
4977 else
4978 Opc = X86ISD::PINSRB;
4979
Nate Begeman14d12ca2008-02-11 04:19:36 +00004980 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4981 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 if (N1.getValueType() != MVT::i32)
4983 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4984 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004985 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004986 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004987 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004988 // Bits [7:6] of the constant are the source select. This will always be
4989 // zero here. The DAG Combiner may combine an extract_elt index into these
4990 // bits. For example (insert (extract, 3), 2) could be matched by putting
4991 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004992 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004993 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004994 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004995 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004996 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004997 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004999 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005000 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005001 // PINSR* works with constant index.
5002 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005003 }
Dan Gohman475871a2008-07-27 21:46:04 +00005004 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005005}
5006
Dan Gohman475871a2008-07-27 21:46:04 +00005007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005008X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005009 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005010 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005011
5012 if (Subtarget->hasSSE41())
5013 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5014
Dan Gohman8a55ce42009-09-23 21:02:20 +00005015 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005016 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005017
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005018 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005019 SDValue N0 = Op.getOperand(0);
5020 SDValue N1 = Op.getOperand(1);
5021 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005022
Dan Gohman8a55ce42009-09-23 21:02:20 +00005023 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005024 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5025 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 if (N1.getValueType() != MVT::i32)
5027 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5028 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005029 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005030 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5031 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 }
Dan Gohman475871a2008-07-27 21:46:04 +00005033 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034}
5035
Dan Gohman475871a2008-07-27 21:46:04 +00005036SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005037X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005038 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 if (Op.getValueType() == MVT::v2f32)
5040 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5041 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5042 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005043 Op.getOperand(0))));
5044
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5046 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005047
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5049 EVT VT = MVT::v2i32;
5050 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005051 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 case MVT::v16i8:
5053 case MVT::v8i16:
5054 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005055 break;
5056 }
Dale Johannesenace16102009-02-03 19:33:06 +00005057 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5058 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059}
5060
Bill Wendling056292f2008-09-16 21:48:12 +00005061// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5062// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5063// one of the above mentioned nodes. It has to be wrapped because otherwise
5064// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5065// be used to form addressing mode. These wrapped nodes will be selected
5066// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005067SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005068X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005070
Chris Lattner41621a22009-06-26 19:22:52 +00005071 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5072 // global base reg.
5073 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005074 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005075 CodeModel::Model M = getTargetMachine().getCodeModel();
5076
Chris Lattner4f066492009-07-11 20:29:19 +00005077 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005078 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005079 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005080 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005081 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005082 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005083 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005084
Evan Cheng1606e8e2009-03-13 07:51:59 +00005085 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005086 CP->getAlignment(),
5087 CP->getOffset(), OpFlag);
5088 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005089 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005090 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005091 if (OpFlag) {
5092 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005093 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005094 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005095 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 }
5097
5098 return Result;
5099}
5100
Dan Gohmand858e902010-04-17 15:26:15 +00005101SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005102 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005103
Chris Lattner18c59872009-06-27 04:16:01 +00005104 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5105 // global base reg.
5106 unsigned char OpFlag = 0;
5107 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005108 CodeModel::Model M = getTargetMachine().getCodeModel();
5109
Chris Lattner4f066492009-07-11 20:29:19 +00005110 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005111 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005112 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005113 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005114 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005115 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005116 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005117
Chris Lattner18c59872009-06-27 04:16:01 +00005118 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5119 OpFlag);
5120 DebugLoc DL = JT->getDebugLoc();
5121 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005122
Chris Lattner18c59872009-06-27 04:16:01 +00005123 // With PIC, the address is actually $g + Offset.
5124 if (OpFlag) {
5125 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5126 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005127 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005128 Result);
5129 }
Eric Christopherfd179292009-08-27 18:07:15 +00005130
Chris Lattner18c59872009-06-27 04:16:01 +00005131 return Result;
5132}
5133
5134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005135X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005136 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005137
Chris Lattner18c59872009-06-27 04:16:01 +00005138 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5139 // global base reg.
5140 unsigned char OpFlag = 0;
5141 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005142 CodeModel::Model M = getTargetMachine().getCodeModel();
5143
Chris Lattner4f066492009-07-11 20:29:19 +00005144 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005145 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005146 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005147 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005148 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005149 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005150 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005151
Chris Lattner18c59872009-06-27 04:16:01 +00005152 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005153
Chris Lattner18c59872009-06-27 04:16:01 +00005154 DebugLoc DL = Op.getDebugLoc();
5155 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005156
5157
Chris Lattner18c59872009-06-27 04:16:01 +00005158 // With PIC, the address is actually $g + Offset.
5159 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005160 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005161 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5162 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005163 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005164 Result);
5165 }
Eric Christopherfd179292009-08-27 18:07:15 +00005166
Chris Lattner18c59872009-06-27 04:16:01 +00005167 return Result;
5168}
5169
Dan Gohman475871a2008-07-27 21:46:04 +00005170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005171X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005172 // Create the TargetBlockAddressAddress node.
5173 unsigned char OpFlags =
5174 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005175 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005176 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005177 DebugLoc dl = Op.getDebugLoc();
5178 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5179 /*isTarget=*/true, OpFlags);
5180
Dan Gohmanf705adb2009-10-30 01:28:02 +00005181 if (Subtarget->isPICStyleRIPRel() &&
5182 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005183 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5184 else
5185 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005186
Dan Gohman29cbade2009-11-20 23:18:13 +00005187 // With PIC, the address is actually $g + Offset.
5188 if (isGlobalRelativeToPICBase(OpFlags)) {
5189 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5190 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5191 Result);
5192 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005193
5194 return Result;
5195}
5196
5197SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005198X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005199 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005200 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005201 // Create the TargetGlobalAddress node, folding in the constant
5202 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005203 unsigned char OpFlags =
5204 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005205 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005206 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005207 if (OpFlags == X86II::MO_NO_FLAG &&
5208 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005209 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005210 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005211 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005212 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005213 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005214 }
Eric Christopherfd179292009-08-27 18:07:15 +00005215
Chris Lattner4f066492009-07-11 20:29:19 +00005216 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005217 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005218 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5219 else
5220 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005221
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005222 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005223 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005224 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5225 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005226 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Chris Lattner36c25012009-07-10 07:34:39 +00005229 // For globals that require a load from a stub to get the address, emit the
5230 // load.
5231 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005232 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005233 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005234
Dan Gohman6520e202008-10-18 02:06:02 +00005235 // If there was a non-zero offset that we didn't fold, create an explicit
5236 // addition for it.
5237 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005238 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005239 DAG.getConstant(Offset, getPointerTy()));
5240
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 return Result;
5242}
5243
Evan Chengda43bcf2008-09-24 00:05:32 +00005244SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005245X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005246 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005247 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005248 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005249}
5250
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005251static SDValue
5252GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005253 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005254 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005255 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005257 DebugLoc dl = GA->getDebugLoc();
5258 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5259 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005260 GA->getOffset(),
5261 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005262 if (InFlag) {
5263 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005264 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005265 } else {
5266 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005267 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005268 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005269
5270 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005271 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005272
Rafael Espindola15f1b662009-04-24 12:59:40 +00005273 SDValue Flag = Chain.getValue(1);
5274 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005275}
5276
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005277// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005278static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005279LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005280 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005282 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5283 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005285 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005286 InFlag = Chain.getValue(1);
5287
Chris Lattnerb903bed2009-06-26 21:20:29 +00005288 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005289}
5290
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005291// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005292static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005293LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005294 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005295 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5296 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005297}
5298
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005299// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5300// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005301static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005302 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005303 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005304 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005305 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005306 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005307 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005308 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005310
5311 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005312 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005313
Chris Lattnerb903bed2009-06-26 21:20:29 +00005314 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005315 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5316 // initialexec.
5317 unsigned WrapperKind = X86ISD::Wrapper;
5318 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005319 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005320 } else if (is64Bit) {
5321 assert(model == TLSModel::InitialExec);
5322 OperandFlags = X86II::MO_GOTTPOFF;
5323 WrapperKind = X86ISD::WrapperRIP;
5324 } else {
5325 assert(model == TLSModel::InitialExec);
5326 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005327 }
Eric Christopherfd179292009-08-27 18:07:15 +00005328
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005329 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5330 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005331 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005332 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005333 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005334
Rafael Espindola9a580232009-02-27 13:37:18 +00005335 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005336 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005337 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005338
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005339 // The address of the thread local variable is the add of the thread
5340 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005341 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005342}
5343
Dan Gohman475871a2008-07-27 21:46:04 +00005344SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005345X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005346 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005347 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005348 assert(Subtarget->isTargetELF() &&
5349 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005350 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005351 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005352
Chris Lattnerb903bed2009-06-26 21:20:29 +00005353 // If GV is an alias then use the aliasee for determining
5354 // thread-localness.
5355 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5356 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005357
Chris Lattnerb903bed2009-06-26 21:20:29 +00005358 TLSModel::Model model = getTLSModel(GV,
5359 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005360
Chris Lattnerb903bed2009-06-26 21:20:29 +00005361 switch (model) {
5362 case TLSModel::GeneralDynamic:
5363 case TLSModel::LocalDynamic: // not implemented
5364 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005365 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005366 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005367
Chris Lattnerb903bed2009-06-26 21:20:29 +00005368 case TLSModel::InitialExec:
5369 case TLSModel::LocalExec:
5370 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5371 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005372 }
Eric Christopherfd179292009-08-27 18:07:15 +00005373
Torok Edwinc23197a2009-07-14 16:55:14 +00005374 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005375 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005376}
5377
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005379/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005380/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005381SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005382 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005383 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005384 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005385 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005386 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005387 SDValue ShOpLo = Op.getOperand(0);
5388 SDValue ShOpHi = Op.getOperand(1);
5389 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005390 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005392 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005393
Dan Gohman475871a2008-07-27 21:46:04 +00005394 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005395 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005396 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5397 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005398 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005399 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5400 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005401 }
Evan Chenge3413162006-01-09 18:33:28 +00005402
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5404 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005405 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005407
Dan Gohman475871a2008-07-27 21:46:04 +00005408 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5411 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005412
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005413 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005414 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5415 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005416 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005417 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5418 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005419 }
5420
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005422 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005423}
Evan Chenga3195e82006-01-12 22:54:21 +00005424
Dan Gohmand858e902010-04-17 15:26:15 +00005425SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5426 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005427 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005428
5429 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005431 return Op;
5432 }
5433 return SDValue();
5434 }
5435
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005437 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Eli Friedman36df4992009-05-27 00:47:34 +00005439 // These are really Legal; return the operand so the caller accepts it as
5440 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005442 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005444 Subtarget->is64Bit()) {
5445 return Op;
5446 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005447
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005448 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005449 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005450 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005451 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005453 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005454 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005455 PseudoSourceValue::getFixedStack(SSFI), 0,
5456 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005457 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5458}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005459
Owen Andersone50ed302009-08-10 22:56:29 +00005460SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005461 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005462 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005464 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005465 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005466 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005467 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005469 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005471 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005472 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005473 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005475 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005478
5479 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5480 // shouldn't be necessary except that RFP cannot be live across
5481 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005482 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005483 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005484 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005486 SDValue Ops[] = {
5487 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5488 };
5489 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005490 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005491 PseudoSourceValue::getFixedStack(SSFI), 0,
5492 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005493 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005494
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495 return Result;
5496}
5497
Bill Wendling8b8a6362009-01-17 03:56:04 +00005498// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005499SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5500 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005501 // This algorithm is not obvious. Here it is in C code, more or less:
5502 /*
5503 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5504 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5505 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005506
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507 // Copy ints to xmm registers.
5508 __m128i xh = _mm_cvtsi32_si128( hi );
5509 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005510
Bill Wendling8b8a6362009-01-17 03:56:04 +00005511 // Combine into low half of a single xmm register.
5512 __m128i x = _mm_unpacklo_epi32( xh, xl );
5513 __m128d d;
5514 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005515
Bill Wendling8b8a6362009-01-17 03:56:04 +00005516 // Merge in appropriate exponents to give the integer bits the right
5517 // magnitude.
5518 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005519
Bill Wendling8b8a6362009-01-17 03:56:04 +00005520 // Subtract away the biases to deal with the IEEE-754 double precision
5521 // implicit 1.
5522 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005523
Bill Wendling8b8a6362009-01-17 03:56:04 +00005524 // All conversions up to here are exact. The correctly rounded result is
5525 // calculated using the current rounding mode using the following
5526 // horizontal add.
5527 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5528 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5529 // store doesn't really need to be here (except
5530 // maybe to zero the other double)
5531 return sd;
5532 }
5533 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005534
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005535 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005536 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005537
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005538 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005540 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5541 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5542 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5543 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005544 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005545 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005546
Bill Wendling8b8a6362009-01-17 03:56:04 +00005547 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005548 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005549 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005550 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005551 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005552 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005553 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005554
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5556 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005557 Op.getOperand(0),
5558 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5560 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005561 Op.getOperand(0),
5562 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5564 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005565 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005566 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5568 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5569 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005570 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005571 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005573
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005574 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005575 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5577 DAG.getUNDEF(MVT::v2f64), ShufMask);
5578 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5579 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005580 DAG.getIntPtrConstant(0));
5581}
5582
Bill Wendling8b8a6362009-01-17 03:56:04 +00005583// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005584SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5585 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005586 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005587 // FP constant to bias correct the final result.
5588 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005590
5591 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5593 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005594 Op.getOperand(0),
5595 DAG.getIntPtrConstant(0)));
5596
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5598 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005599 DAG.getIntPtrConstant(0));
5600
5601 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5603 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005604 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 MVT::v2f64, Load)),
5606 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005607 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 MVT::v2f64, Bias)));
5609 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5610 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005611 DAG.getIntPtrConstant(0));
5612
5613 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615
5616 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005617 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005618
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005620 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005621 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005623 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005624 }
5625
5626 // Handle final rounding.
5627 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005628}
5629
Dan Gohmand858e902010-04-17 15:26:15 +00005630SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5631 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005632 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005633 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005634
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005635 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005636 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5637 // the optimization here.
5638 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005639 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005640
Owen Andersone50ed302009-08-10 22:56:29 +00005641 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005642 EVT DstVT = Op.getValueType();
5643 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005644 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005645 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005646 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005647
5648 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005650 if (SrcVT == MVT::i32) {
5651 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5652 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5653 getPointerTy(), StackSlot, WordOff);
5654 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5655 StackSlot, NULL, 0, false, false, 0);
5656 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5657 OffsetSlot, NULL, 0, false, false, 0);
5658 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5659 return Fild;
5660 }
5661
5662 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5663 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005664 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005665 // For i64 source, we need to add the appropriate power of 2 if the input
5666 // was negative. This is the same as the optimization in
5667 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5668 // we must be careful to do the computation in x87 extended precision, not
5669 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5670 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5671 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5672 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5673
5674 APInt FF(32, 0x5F800000ULL);
5675
5676 // Check whether the sign bit is set.
5677 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5678 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5679 ISD::SETLT);
5680
5681 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5682 SDValue FudgePtr = DAG.getConstantPool(
5683 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5684 getPointerTy());
5685
5686 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5687 SDValue Zero = DAG.getIntPtrConstant(0);
5688 SDValue Four = DAG.getIntPtrConstant(4);
5689 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5690 Zero, Four);
5691 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5692
5693 // Load the value out, extending it from f32 to f80.
5694 // FIXME: Avoid the extend by constructing the right constant pool?
5695 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5696 FudgePtr, PseudoSourceValue::getConstantPool(),
5697 0, MVT::f32, false, false, 4);
5698 // Extend everything to 80 bits to force it to be done on x87.
5699 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5700 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005701}
5702
Dan Gohman475871a2008-07-27 21:46:04 +00005703std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005704FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005705 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005706
Owen Andersone50ed302009-08-10 22:56:29 +00005707 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005708
5709 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5711 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005712 }
5713
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5715 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005717
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005718 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005720 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005721 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005722 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005724 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005725 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005726
Evan Cheng87c89352007-10-15 20:11:21 +00005727 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5728 // stack slot.
5729 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005730 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005731 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005732 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005733
Evan Cheng0db9fe62006-04-25 20:13:52 +00005734 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005736 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5738 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5739 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005740 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005741
Dan Gohman475871a2008-07-27 21:46:04 +00005742 SDValue Chain = DAG.getEntryNode();
5743 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005744 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005746 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005747 PseudoSourceValue::getFixedStack(SSFI), 0,
5748 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005750 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005751 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5752 };
Dale Johannesenace16102009-02-03 19:33:06 +00005753 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005755 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005756 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5757 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005758
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005760 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005762
Chris Lattner27a6c732007-11-24 07:07:01 +00005763 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005764}
5765
Dan Gohmand858e902010-04-17 15:26:15 +00005766SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5767 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005768 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 if (Op.getValueType() == MVT::v2i32 &&
5770 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005771 return Op;
5772 }
5773 return SDValue();
5774 }
5775
Eli Friedman948e95a2009-05-23 09:59:16 +00005776 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005777 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005778 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5779 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005780
Chris Lattner27a6c732007-11-24 07:07:01 +00005781 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005782 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005783 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005784}
5785
Dan Gohmand858e902010-04-17 15:26:15 +00005786SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5787 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005788 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5789 SDValue FIST = Vals.first, StackSlot = Vals.second;
5790 assert(FIST.getNode() && "Unexpected failure");
5791
5792 // Load the result.
5793 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005794 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005795}
5796
Dan Gohmand858e902010-04-17 15:26:15 +00005797SDValue X86TargetLowering::LowerFABS(SDValue Op,
5798 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005799 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005800 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005801 EVT VT = Op.getValueType();
5802 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005803 if (VT.isVector())
5804 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005805 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005807 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005808 CV.push_back(C);
5809 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005810 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005811 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005812 CV.push_back(C);
5813 CV.push_back(C);
5814 CV.push_back(C);
5815 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005816 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005817 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005818 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005819 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005820 PseudoSourceValue::getConstantPool(), 0,
5821 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005822 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005823}
5824
Dan Gohmand858e902010-04-17 15:26:15 +00005825SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005826 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005827 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005828 EVT VT = Op.getValueType();
5829 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005830 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005831 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005834 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005835 CV.push_back(C);
5836 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005837 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005838 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005839 CV.push_back(C);
5840 CV.push_back(C);
5841 CV.push_back(C);
5842 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005843 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005844 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005845 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005846 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005847 PseudoSourceValue::getConstantPool(), 0,
5848 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005849 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005850 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5852 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005853 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005855 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005856 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005857 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858}
5859
Dan Gohmand858e902010-04-17 15:26:15 +00005860SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005861 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005862 SDValue Op0 = Op.getOperand(0);
5863 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005864 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005865 EVT VT = Op.getValueType();
5866 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005867
5868 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005869 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005870 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005871 SrcVT = VT;
5872 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005873 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005874 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005875 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005876 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005877 }
5878
5879 // At this point the operands and the result should have the same
5880 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005881
Evan Cheng68c47cb2007-01-05 07:55:56 +00005882 // First get the sign bit of second operand.
5883 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005885 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5886 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005887 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005888 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5889 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5890 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5891 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005892 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005893 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005894 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005895 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005896 PseudoSourceValue::getConstantPool(), 0,
5897 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005898 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005899
5900 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005901 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 // Op0 is MVT::f32, Op1 is MVT::f64.
5903 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5904 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5905 DAG.getConstant(32, MVT::i32));
5906 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5907 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005908 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005909 }
5910
Evan Cheng73d6cf12007-01-05 21:37:56 +00005911 // Clear first operand sign bit.
5912 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005914 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5915 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005916 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005917 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5918 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5919 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5920 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005921 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005922 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005923 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005924 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005925 PseudoSourceValue::getConstantPool(), 0,
5926 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005927 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005928
5929 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005930 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005931}
5932
Dan Gohman076aee32009-03-04 19:44:21 +00005933/// Emit nodes that will be selected as "test Op0,Op0", or something
5934/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005935SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005936 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005937 DebugLoc dl = Op.getDebugLoc();
5938
Dan Gohman31125812009-03-07 01:58:32 +00005939 // CF and OF aren't always set the way we want. Determine which
5940 // of these we need.
5941 bool NeedCF = false;
5942 bool NeedOF = false;
5943 switch (X86CC) {
5944 case X86::COND_A: case X86::COND_AE:
5945 case X86::COND_B: case X86::COND_BE:
5946 NeedCF = true;
5947 break;
5948 case X86::COND_G: case X86::COND_GE:
5949 case X86::COND_L: case X86::COND_LE:
5950 case X86::COND_O: case X86::COND_NO:
5951 NeedOF = true;
5952 break;
5953 default: break;
5954 }
5955
Dan Gohman076aee32009-03-04 19:44:21 +00005956 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005957 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5958 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5959 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005960 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005961 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005962 switch (Op.getNode()->getOpcode()) {
5963 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005964 // Due to an isel shortcoming, be conservative if this add is
5965 // likely to be selected as part of a load-modify-store
5966 // instruction. When the root node in a match is a store, isel
5967 // doesn't know how to remap non-chain non-flag uses of other
5968 // nodes in the match, such as the ADD in this case. This leads
5969 // to the ADD being left around and reselected, with the result
5970 // being two adds in the output. Alas, even if none our users
5971 // are stores, that doesn't prove we're O.K. Ergo, if we have
5972 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
5973 // A better fix seems to require climbing the DAG back to the
5974 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00005975 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005976 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5977 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00005978 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005979 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005980 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5981 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005982 if (C->getAPIntValue() == 1) {
5983 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005984 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005985 break;
5986 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005987 // An add of negative one (subtract of one) will be selected as a DEC.
5988 if (C->getAPIntValue().isAllOnesValue()) {
5989 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005990 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005991 break;
5992 }
5993 }
Dan Gohman076aee32009-03-04 19:44:21 +00005994 // Otherwise use a regular EFLAGS-setting add.
5995 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005996 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005997 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005998 case ISD::AND: {
5999 // If the primary and result isn't used, don't bother using X86ISD::AND,
6000 // because a TEST instruction will be better.
6001 bool NonFlagUse = false;
6002 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006003 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6004 SDNode *User = *UI;
6005 unsigned UOpNo = UI.getOperandNo();
6006 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6007 // Look pass truncate.
6008 UOpNo = User->use_begin().getOperandNo();
6009 User = *User->use_begin();
6010 }
6011 if (User->getOpcode() != ISD::BRCOND &&
6012 User->getOpcode() != ISD::SETCC &&
6013 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006014 NonFlagUse = true;
6015 break;
6016 }
Evan Cheng17751da2010-01-07 00:54:06 +00006017 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006018 if (!NonFlagUse)
6019 break;
6020 }
6021 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006022 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006023 case ISD::OR:
6024 case ISD::XOR:
6025 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006026 // likely to be selected as part of a load-modify-store instruction.
6027 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6028 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6029 if (UI->getOpcode() == ISD::STORE)
6030 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006031 // Otherwise use a regular EFLAGS-setting instruction.
6032 switch (Op.getNode()->getOpcode()) {
6033 case ISD::SUB: Opcode = X86ISD::SUB; break;
6034 case ISD::OR: Opcode = X86ISD::OR; break;
6035 case ISD::XOR: Opcode = X86ISD::XOR; break;
6036 case ISD::AND: Opcode = X86ISD::AND; break;
6037 default: llvm_unreachable("unexpected operator!");
6038 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006039 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006040 break;
6041 case X86ISD::ADD:
6042 case X86ISD::SUB:
6043 case X86ISD::INC:
6044 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006045 case X86ISD::OR:
6046 case X86ISD::XOR:
6047 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006048 return SDValue(Op.getNode(), 1);
6049 default:
6050 default_case:
6051 break;
6052 }
6053 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006055 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006056 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006057 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006058 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006059 DAG.ReplaceAllUsesWith(Op, New);
6060 return SDValue(New.getNode(), 1);
6061 }
6062 }
6063
6064 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006066 DAG.getConstant(0, Op.getValueType()));
6067}
6068
6069/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6070/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006071SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006072 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6074 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006075 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006076
6077 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006078 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006079}
6080
Evan Chengd40d03e2010-01-06 19:38:29 +00006081/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6082/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006083SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6084 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006085 SDValue Op0 = And.getOperand(0);
6086 SDValue Op1 = And.getOperand(1);
6087 if (Op0.getOpcode() == ISD::TRUNCATE)
6088 Op0 = Op0.getOperand(0);
6089 if (Op1.getOpcode() == ISD::TRUNCATE)
6090 Op1 = Op1.getOperand(0);
6091
Evan Chengd40d03e2010-01-06 19:38:29 +00006092 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006093 if (Op1.getOpcode() == ISD::SHL) {
6094 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6095 if (And10C->getZExtValue() == 1) {
6096 LHS = Op0;
6097 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006098 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006099 } else if (Op0.getOpcode() == ISD::SHL) {
6100 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6101 if (And00C->getZExtValue() == 1) {
6102 LHS = Op1;
6103 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006104 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006105 } else if (Op1.getOpcode() == ISD::Constant) {
6106 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6107 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006108 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6109 LHS = AndLHS.getOperand(0);
6110 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006111 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006112 }
Evan Cheng0488db92007-09-25 01:57:46 +00006113
Evan Chengd40d03e2010-01-06 19:38:29 +00006114 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006115 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006116 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006117 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006118 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006119 // Also promote i16 to i32 for performance / code size reason.
6120 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006121 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006122 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006123
Evan Chengd40d03e2010-01-06 19:38:29 +00006124 // If the operand types disagree, extend the shift amount to match. Since
6125 // BT ignores high bits (like shifts) we can use anyextend.
6126 if (LHS.getValueType() != RHS.getValueType())
6127 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006128
Evan Chengd40d03e2010-01-06 19:38:29 +00006129 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6130 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6131 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6132 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006133 }
6134
Evan Cheng54de3ea2010-01-05 06:52:31 +00006135 return SDValue();
6136}
6137
Dan Gohmand858e902010-04-17 15:26:15 +00006138SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006139 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6140 SDValue Op0 = Op.getOperand(0);
6141 SDValue Op1 = Op.getOperand(1);
6142 DebugLoc dl = Op.getDebugLoc();
6143 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6144
6145 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006146 // Lower (X & (1 << N)) == 0 to BT(X, N).
6147 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6148 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6149 if (Op0.getOpcode() == ISD::AND &&
6150 Op0.hasOneUse() &&
6151 Op1.getOpcode() == ISD::Constant &&
6152 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6153 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6154 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6155 if (NewSetCC.getNode())
6156 return NewSetCC;
6157 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006158
Evan Cheng2c755ba2010-02-27 07:36:59 +00006159 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6160 if (Op0.getOpcode() == X86ISD::SETCC &&
6161 Op1.getOpcode() == ISD::Constant &&
6162 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6163 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6164 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6165 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6166 bool Invert = (CC == ISD::SETNE) ^
6167 cast<ConstantSDNode>(Op1)->isNullValue();
6168 if (Invert)
6169 CCode = X86::GetOppositeBranchCondition(CCode);
6170 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6171 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6172 }
6173
Evan Chenge5b51ac2010-04-17 06:13:15 +00006174 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006175 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006176 if (X86CC == X86::COND_INVALID)
6177 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006178
Evan Cheng552f09a2010-04-26 19:06:11 +00006179 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006180
6181 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006182 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006183 return DAG.getNode(ISD::AND, dl, MVT::i8,
6184 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6185 DAG.getConstant(X86CC, MVT::i8), Cond),
6186 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006187
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6189 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006190}
6191
Dan Gohmand858e902010-04-17 15:26:15 +00006192SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006193 SDValue Cond;
6194 SDValue Op0 = Op.getOperand(0);
6195 SDValue Op1 = Op.getOperand(1);
6196 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006197 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006198 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6199 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006200 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006201
6202 if (isFP) {
6203 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006204 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006205 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6206 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006207 bool Swap = false;
6208
6209 switch (SetCCOpcode) {
6210 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006211 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006212 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006213 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006214 case ISD::SETGT: Swap = true; // Fallthrough
6215 case ISD::SETLT:
6216 case ISD::SETOLT: SSECC = 1; break;
6217 case ISD::SETOGE:
6218 case ISD::SETGE: Swap = true; // Fallthrough
6219 case ISD::SETLE:
6220 case ISD::SETOLE: SSECC = 2; break;
6221 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006222 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006223 case ISD::SETNE: SSECC = 4; break;
6224 case ISD::SETULE: Swap = true;
6225 case ISD::SETUGE: SSECC = 5; break;
6226 case ISD::SETULT: Swap = true;
6227 case ISD::SETUGT: SSECC = 6; break;
6228 case ISD::SETO: SSECC = 7; break;
6229 }
6230 if (Swap)
6231 std::swap(Op0, Op1);
6232
Nate Begemanfb8ead02008-07-25 19:05:58 +00006233 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006234 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006235 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006236 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6238 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006239 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006240 }
6241 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006242 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6244 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006245 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006246 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006247 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006248 }
6249 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006250 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006252
Nate Begeman30a0de92008-07-17 16:51:19 +00006253 // We are handling one of the integer comparisons here. Since SSE only has
6254 // GT and EQ comparisons for integer, swapping operands and multiple
6255 // operations may be required for some comparisons.
6256 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6257 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006258
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006260 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006261 case MVT::v8i8:
6262 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6263 case MVT::v4i16:
6264 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6265 case MVT::v2i32:
6266 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6267 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Nate Begeman30a0de92008-07-17 16:51:19 +00006270 switch (SetCCOpcode) {
6271 default: break;
6272 case ISD::SETNE: Invert = true;
6273 case ISD::SETEQ: Opc = EQOpc; break;
6274 case ISD::SETLT: Swap = true;
6275 case ISD::SETGT: Opc = GTOpc; break;
6276 case ISD::SETGE: Swap = true;
6277 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6278 case ISD::SETULT: Swap = true;
6279 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6280 case ISD::SETUGE: Swap = true;
6281 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6282 }
6283 if (Swap)
6284 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006285
Nate Begeman30a0de92008-07-17 16:51:19 +00006286 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6287 // bits of the inputs before performing those operations.
6288 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006289 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006290 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6291 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006292 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006293 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6294 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006295 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6296 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
Dale Johannesenace16102009-02-03 19:33:06 +00006299 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006300
6301 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006302 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006303 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006304
Nate Begeman30a0de92008-07-17 16:51:19 +00006305 return Result;
6306}
Evan Cheng0488db92007-09-25 01:57:46 +00006307
Evan Cheng370e5342008-12-03 08:38:43 +00006308// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006309static bool isX86LogicalCmp(SDValue Op) {
6310 unsigned Opc = Op.getNode()->getOpcode();
6311 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6312 return true;
6313 if (Op.getResNo() == 1 &&
6314 (Opc == X86ISD::ADD ||
6315 Opc == X86ISD::SUB ||
6316 Opc == X86ISD::SMUL ||
6317 Opc == X86ISD::UMUL ||
6318 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006319 Opc == X86ISD::DEC ||
6320 Opc == X86ISD::OR ||
6321 Opc == X86ISD::XOR ||
6322 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006323 return true;
6324
6325 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006326}
6327
Dan Gohmand858e902010-04-17 15:26:15 +00006328SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006329 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006330 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006331 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006332 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006333
Dan Gohman1a492952009-10-20 16:22:37 +00006334 if (Cond.getOpcode() == ISD::SETCC) {
6335 SDValue NewCond = LowerSETCC(Cond, DAG);
6336 if (NewCond.getNode())
6337 Cond = NewCond;
6338 }
Evan Cheng734503b2006-09-11 02:19:56 +00006339
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006340 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6341 SDValue Op1 = Op.getOperand(1);
6342 SDValue Op2 = Op.getOperand(2);
6343 if (Cond.getOpcode() == X86ISD::SETCC &&
6344 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6345 SDValue Cmp = Cond.getOperand(1);
6346 if (Cmp.getOpcode() == X86ISD::CMP) {
6347 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6348 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6349 ConstantSDNode *RHSC =
6350 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6351 if (N1C && N1C->isAllOnesValue() &&
6352 N2C && N2C->isNullValue() &&
6353 RHSC && RHSC->isNullValue()) {
6354 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006355 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006356 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6357 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6358 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6359 }
6360 }
6361 }
6362
Evan Chengad9c0a32009-12-15 00:53:42 +00006363 // Look pass (and (setcc_carry (cmp ...)), 1).
6364 if (Cond.getOpcode() == ISD::AND &&
6365 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6366 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6367 if (C && C->getAPIntValue() == 1)
6368 Cond = Cond.getOperand(0);
6369 }
6370
Evan Cheng3f41d662007-10-08 22:16:29 +00006371 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6372 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006373 if (Cond.getOpcode() == X86ISD::SETCC ||
6374 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006375 CC = Cond.getOperand(0);
6376
Dan Gohman475871a2008-07-27 21:46:04 +00006377 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006378 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006379 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006380
Evan Cheng3f41d662007-10-08 22:16:29 +00006381 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006382 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006383 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006384 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006385
Chris Lattnerd1980a52009-03-12 06:52:53 +00006386 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6387 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006388 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006389 addTest = false;
6390 }
6391 }
6392
6393 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006394 // Look pass the truncate.
6395 if (Cond.getOpcode() == ISD::TRUNCATE)
6396 Cond = Cond.getOperand(0);
6397
6398 // We know the result of AND is compared against zero. Try to match
6399 // it to BT.
6400 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6401 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6402 if (NewSetCC.getNode()) {
6403 CC = NewSetCC.getOperand(0);
6404 Cond = NewSetCC.getOperand(1);
6405 addTest = false;
6406 }
6407 }
6408 }
6409
6410 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006412 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006413 }
6414
Evan Cheng0488db92007-09-25 01:57:46 +00006415 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6416 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006417 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6418 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006419 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006420}
6421
Evan Cheng370e5342008-12-03 08:38:43 +00006422// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6423// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6424// from the AND / OR.
6425static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6426 Opc = Op.getOpcode();
6427 if (Opc != ISD::OR && Opc != ISD::AND)
6428 return false;
6429 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6430 Op.getOperand(0).hasOneUse() &&
6431 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6432 Op.getOperand(1).hasOneUse());
6433}
6434
Evan Cheng961d6d42009-02-02 08:19:07 +00006435// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6436// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006437static bool isXor1OfSetCC(SDValue Op) {
6438 if (Op.getOpcode() != ISD::XOR)
6439 return false;
6440 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6441 if (N1C && N1C->getAPIntValue() == 1) {
6442 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6443 Op.getOperand(0).hasOneUse();
6444 }
6445 return false;
6446}
6447
Dan Gohmand858e902010-04-17 15:26:15 +00006448SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006449 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006450 SDValue Chain = Op.getOperand(0);
6451 SDValue Cond = Op.getOperand(1);
6452 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006453 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006454 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006455
Dan Gohman1a492952009-10-20 16:22:37 +00006456 if (Cond.getOpcode() == ISD::SETCC) {
6457 SDValue NewCond = LowerSETCC(Cond, DAG);
6458 if (NewCond.getNode())
6459 Cond = NewCond;
6460 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006461#if 0
6462 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006463 else if (Cond.getOpcode() == X86ISD::ADD ||
6464 Cond.getOpcode() == X86ISD::SUB ||
6465 Cond.getOpcode() == X86ISD::SMUL ||
6466 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006467 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006468#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006469
Evan Chengad9c0a32009-12-15 00:53:42 +00006470 // Look pass (and (setcc_carry (cmp ...)), 1).
6471 if (Cond.getOpcode() == ISD::AND &&
6472 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6473 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6474 if (C && C->getAPIntValue() == 1)
6475 Cond = Cond.getOperand(0);
6476 }
6477
Evan Cheng3f41d662007-10-08 22:16:29 +00006478 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6479 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006480 if (Cond.getOpcode() == X86ISD::SETCC ||
6481 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006482 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006483
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006485 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006486 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006487 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006488 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006489 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006490 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006491 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006492 default: break;
6493 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006494 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006495 // These can only come from an arithmetic instruction with overflow,
6496 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006497 Cond = Cond.getNode()->getOperand(1);
6498 addTest = false;
6499 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006500 }
Evan Cheng0488db92007-09-25 01:57:46 +00006501 }
Evan Cheng370e5342008-12-03 08:38:43 +00006502 } else {
6503 unsigned CondOpc;
6504 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6505 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006506 if (CondOpc == ISD::OR) {
6507 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6508 // two branches instead of an explicit OR instruction with a
6509 // separate test.
6510 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006511 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006512 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006514 Chain, Dest, CC, Cmp);
6515 CC = Cond.getOperand(1).getOperand(0);
6516 Cond = Cmp;
6517 addTest = false;
6518 }
6519 } else { // ISD::AND
6520 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6521 // two branches instead of an explicit AND instruction with a
6522 // separate test. However, we only do this if this block doesn't
6523 // have a fall-through edge, because this requires an explicit
6524 // jmp when the condition is false.
6525 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006526 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006527 Op.getNode()->hasOneUse()) {
6528 X86::CondCode CCode =
6529 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6530 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006532 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6533 // Look for an unconditional branch following this conditional branch.
6534 // We need this because we need to reverse the successors in order
6535 // to implement FCMP_OEQ.
6536 if (User.getOpcode() == ISD::BR) {
6537 SDValue FalseBB = User.getOperand(1);
6538 SDValue NewBR =
6539 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6540 assert(NewBR == User);
6541 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006542
Dale Johannesene4d209d2009-02-03 20:21:25 +00006543 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006544 Chain, Dest, CC, Cmp);
6545 X86::CondCode CCode =
6546 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6547 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006549 Cond = Cmp;
6550 addTest = false;
6551 }
6552 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006553 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006554 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6555 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6556 // It should be transformed during dag combiner except when the condition
6557 // is set by a arithmetics with overflow node.
6558 X86::CondCode CCode =
6559 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6560 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006562 Cond = Cond.getOperand(0).getOperand(1);
6563 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006564 }
Evan Cheng0488db92007-09-25 01:57:46 +00006565 }
6566
6567 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006568 // Look pass the truncate.
6569 if (Cond.getOpcode() == ISD::TRUNCATE)
6570 Cond = Cond.getOperand(0);
6571
6572 // We know the result of AND is compared against zero. Try to match
6573 // it to BT.
6574 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6575 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6576 if (NewSetCC.getNode()) {
6577 CC = NewSetCC.getOperand(0);
6578 Cond = NewSetCC.getOperand(1);
6579 addTest = false;
6580 }
6581 }
6582 }
6583
6584 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006586 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006587 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006589 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006590}
6591
Anton Korobeynikove060b532007-04-17 19:34:00 +00006592
6593// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6594// Calls to _alloca is needed to probe the stack when allocating more than 4k
6595// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6596// that the guard pages used by the OS virtual memory manager are allocated in
6597// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006598SDValue
6599X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006600 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006601 assert(Subtarget->isTargetCygMing() &&
6602 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006603 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006604
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006605 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue Chain = Op.getOperand(0);
6607 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006608 // FIXME: Ensure alignment here
6609
Dan Gohman475871a2008-07-27 21:46:04 +00006610 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006611
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006614
Dale Johannesendd64c412009-02-04 00:33:20 +00006615 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006616 Flag = Chain.getValue(1);
6617
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006618 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006619
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006620 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6621 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006622
Dale Johannesendd64c412009-02-04 00:33:20 +00006623 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006624
Dan Gohman475871a2008-07-27 21:46:04 +00006625 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006627}
6628
Dan Gohmand858e902010-04-17 15:26:15 +00006629SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006630 MachineFunction &MF = DAG.getMachineFunction();
6631 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6632
Dan Gohman69de1932008-02-06 22:27:42 +00006633 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006634 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006635
Evan Cheng25ab6902006-09-08 06:48:29 +00006636 if (!Subtarget->is64Bit()) {
6637 // vastart just stores the address of the VarArgsFrameIndex slot into the
6638 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006639 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6640 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006641 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6642 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006643 }
6644
6645 // __va_list_tag:
6646 // gp_offset (0 - 6 * 8)
6647 // fp_offset (48 - 48 + 8 * 16)
6648 // overflow_arg_area (point to parameters coming in memory).
6649 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006650 SmallVector<SDValue, 8> MemOps;
6651 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006652 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006654 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6655 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006656 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006657 MemOps.push_back(Store);
6658
6659 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006660 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006661 FIN, DAG.getIntPtrConstant(4));
6662 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006663 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6664 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006665 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006666 MemOps.push_back(Store);
6667
6668 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006669 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006670 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006671 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6672 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006673 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6674 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006675 MemOps.push_back(Store);
6676
6677 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006678 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006680 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6681 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006682 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6683 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006684 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006685 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687}
6688
Dan Gohmand858e902010-04-17 15:26:15 +00006689SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006690 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6691 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006692 SDValue Chain = Op.getOperand(0);
6693 SDValue SrcPtr = Op.getOperand(1);
6694 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006695
Chris Lattner75361b62010-04-07 22:58:41 +00006696 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006697 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006698}
6699
Dan Gohmand858e902010-04-17 15:26:15 +00006700SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006701 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006702 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue Chain = Op.getOperand(0);
6704 SDValue DstPtr = Op.getOperand(1);
6705 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006706 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6707 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006708 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006709
Dale Johannesendd64c412009-02-04 00:33:20 +00006710 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006711 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6712 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006713}
6714
Dan Gohman475871a2008-07-27 21:46:04 +00006715SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006716X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006717 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006718 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006720 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006721 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 case Intrinsic::x86_sse_comieq_ss:
6723 case Intrinsic::x86_sse_comilt_ss:
6724 case Intrinsic::x86_sse_comile_ss:
6725 case Intrinsic::x86_sse_comigt_ss:
6726 case Intrinsic::x86_sse_comige_ss:
6727 case Intrinsic::x86_sse_comineq_ss:
6728 case Intrinsic::x86_sse_ucomieq_ss:
6729 case Intrinsic::x86_sse_ucomilt_ss:
6730 case Intrinsic::x86_sse_ucomile_ss:
6731 case Intrinsic::x86_sse_ucomigt_ss:
6732 case Intrinsic::x86_sse_ucomige_ss:
6733 case Intrinsic::x86_sse_ucomineq_ss:
6734 case Intrinsic::x86_sse2_comieq_sd:
6735 case Intrinsic::x86_sse2_comilt_sd:
6736 case Intrinsic::x86_sse2_comile_sd:
6737 case Intrinsic::x86_sse2_comigt_sd:
6738 case Intrinsic::x86_sse2_comige_sd:
6739 case Intrinsic::x86_sse2_comineq_sd:
6740 case Intrinsic::x86_sse2_ucomieq_sd:
6741 case Intrinsic::x86_sse2_ucomilt_sd:
6742 case Intrinsic::x86_sse2_ucomile_sd:
6743 case Intrinsic::x86_sse2_ucomigt_sd:
6744 case Intrinsic::x86_sse2_ucomige_sd:
6745 case Intrinsic::x86_sse2_ucomineq_sd: {
6746 unsigned Opc = 0;
6747 ISD::CondCode CC = ISD::SETCC_INVALID;
6748 switch (IntNo) {
6749 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006750 case Intrinsic::x86_sse_comieq_ss:
6751 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006752 Opc = X86ISD::COMI;
6753 CC = ISD::SETEQ;
6754 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006755 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006756 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757 Opc = X86ISD::COMI;
6758 CC = ISD::SETLT;
6759 break;
6760 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006761 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762 Opc = X86ISD::COMI;
6763 CC = ISD::SETLE;
6764 break;
6765 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006766 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767 Opc = X86ISD::COMI;
6768 CC = ISD::SETGT;
6769 break;
6770 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006771 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006772 Opc = X86ISD::COMI;
6773 CC = ISD::SETGE;
6774 break;
6775 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006776 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 Opc = X86ISD::COMI;
6778 CC = ISD::SETNE;
6779 break;
6780 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006781 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 Opc = X86ISD::UCOMI;
6783 CC = ISD::SETEQ;
6784 break;
6785 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006786 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 Opc = X86ISD::UCOMI;
6788 CC = ISD::SETLT;
6789 break;
6790 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006791 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006792 Opc = X86ISD::UCOMI;
6793 CC = ISD::SETLE;
6794 break;
6795 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006796 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 Opc = X86ISD::UCOMI;
6798 CC = ISD::SETGT;
6799 break;
6800 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006801 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 Opc = X86ISD::UCOMI;
6803 CC = ISD::SETGE;
6804 break;
6805 case Intrinsic::x86_sse_ucomineq_ss:
6806 case Intrinsic::x86_sse2_ucomineq_sd:
6807 Opc = X86ISD::UCOMI;
6808 CC = ISD::SETNE;
6809 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006810 }
Evan Cheng734503b2006-09-11 02:19:56 +00006811
Dan Gohman475871a2008-07-27 21:46:04 +00006812 SDValue LHS = Op.getOperand(1);
6813 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006814 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006815 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6817 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6818 DAG.getConstant(X86CC, MVT::i8), Cond);
6819 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006820 }
Eric Christopher71c67532009-07-29 00:28:05 +00006821 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006822 // an integer value, not just an instruction so lower it to the ptest
6823 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006824 case Intrinsic::x86_sse41_ptestz:
6825 case Intrinsic::x86_sse41_ptestc:
6826 case Intrinsic::x86_sse41_ptestnzc:{
6827 unsigned X86CC = 0;
6828 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006829 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006830 case Intrinsic::x86_sse41_ptestz:
6831 // ZF = 1
6832 X86CC = X86::COND_E;
6833 break;
6834 case Intrinsic::x86_sse41_ptestc:
6835 // CF = 1
6836 X86CC = X86::COND_B;
6837 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006838 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006839 // ZF and CF = 0
6840 X86CC = X86::COND_A;
6841 break;
6842 }
Eric Christopherfd179292009-08-27 18:07:15 +00006843
Eric Christopher71c67532009-07-29 00:28:05 +00006844 SDValue LHS = Op.getOperand(1);
6845 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006846 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6847 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6848 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6849 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006850 }
Evan Cheng5759f972008-05-04 09:15:50 +00006851
6852 // Fix vector shift instructions where the last operand is a non-immediate
6853 // i32 value.
6854 case Intrinsic::x86_sse2_pslli_w:
6855 case Intrinsic::x86_sse2_pslli_d:
6856 case Intrinsic::x86_sse2_pslli_q:
6857 case Intrinsic::x86_sse2_psrli_w:
6858 case Intrinsic::x86_sse2_psrli_d:
6859 case Intrinsic::x86_sse2_psrli_q:
6860 case Intrinsic::x86_sse2_psrai_w:
6861 case Intrinsic::x86_sse2_psrai_d:
6862 case Intrinsic::x86_mmx_pslli_w:
6863 case Intrinsic::x86_mmx_pslli_d:
6864 case Intrinsic::x86_mmx_pslli_q:
6865 case Intrinsic::x86_mmx_psrli_w:
6866 case Intrinsic::x86_mmx_psrli_d:
6867 case Intrinsic::x86_mmx_psrli_q:
6868 case Intrinsic::x86_mmx_psrai_w:
6869 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006871 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006872 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006873
6874 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006876 switch (IntNo) {
6877 case Intrinsic::x86_sse2_pslli_w:
6878 NewIntNo = Intrinsic::x86_sse2_psll_w;
6879 break;
6880 case Intrinsic::x86_sse2_pslli_d:
6881 NewIntNo = Intrinsic::x86_sse2_psll_d;
6882 break;
6883 case Intrinsic::x86_sse2_pslli_q:
6884 NewIntNo = Intrinsic::x86_sse2_psll_q;
6885 break;
6886 case Intrinsic::x86_sse2_psrli_w:
6887 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6888 break;
6889 case Intrinsic::x86_sse2_psrli_d:
6890 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6891 break;
6892 case Intrinsic::x86_sse2_psrli_q:
6893 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6894 break;
6895 case Intrinsic::x86_sse2_psrai_w:
6896 NewIntNo = Intrinsic::x86_sse2_psra_w;
6897 break;
6898 case Intrinsic::x86_sse2_psrai_d:
6899 NewIntNo = Intrinsic::x86_sse2_psra_d;
6900 break;
6901 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006902 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006903 switch (IntNo) {
6904 case Intrinsic::x86_mmx_pslli_w:
6905 NewIntNo = Intrinsic::x86_mmx_psll_w;
6906 break;
6907 case Intrinsic::x86_mmx_pslli_d:
6908 NewIntNo = Intrinsic::x86_mmx_psll_d;
6909 break;
6910 case Intrinsic::x86_mmx_pslli_q:
6911 NewIntNo = Intrinsic::x86_mmx_psll_q;
6912 break;
6913 case Intrinsic::x86_mmx_psrli_w:
6914 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6915 break;
6916 case Intrinsic::x86_mmx_psrli_d:
6917 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6918 break;
6919 case Intrinsic::x86_mmx_psrli_q:
6920 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6921 break;
6922 case Intrinsic::x86_mmx_psrai_w:
6923 NewIntNo = Intrinsic::x86_mmx_psra_w;
6924 break;
6925 case Intrinsic::x86_mmx_psrai_d:
6926 NewIntNo = Intrinsic::x86_mmx_psra_d;
6927 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006928 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006929 }
6930 break;
6931 }
6932 }
Mon P Wangefa42202009-09-03 19:56:25 +00006933
6934 // The vector shift intrinsics with scalars uses 32b shift amounts but
6935 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6936 // to be zero.
6937 SDValue ShOps[4];
6938 ShOps[0] = ShAmt;
6939 ShOps[1] = DAG.getConstant(0, MVT::i32);
6940 if (ShAmtVT == MVT::v4i32) {
6941 ShOps[2] = DAG.getUNDEF(MVT::i32);
6942 ShOps[3] = DAG.getUNDEF(MVT::i32);
6943 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6944 } else {
6945 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6946 }
6947
Owen Andersone50ed302009-08-10 22:56:29 +00006948 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006949 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006950 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006952 Op.getOperand(1), ShAmt);
6953 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006954 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006955}
Evan Cheng72261582005-12-20 06:22:03 +00006956
Dan Gohmand858e902010-04-17 15:26:15 +00006957SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6958 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006959 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6960 MFI->setReturnAddressIsTaken(true);
6961
Bill Wendling64e87322009-01-16 19:25:27 +00006962 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006963 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006964
6965 if (Depth > 0) {
6966 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6967 SDValue Offset =
6968 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006970 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006971 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006973 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006974 }
6975
6976 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006977 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006978 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006979 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006980}
6981
Dan Gohmand858e902010-04-17 15:26:15 +00006982SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00006983 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6984 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00006985
Owen Andersone50ed302009-08-10 22:56:29 +00006986 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006987 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006988 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6989 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006990 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006991 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00006992 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
6993 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006994 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006995}
6996
Dan Gohman475871a2008-07-27 21:46:04 +00006997SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006998 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006999 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007000}
7001
Dan Gohmand858e902010-04-17 15:26:15 +00007002SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007003 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007004 SDValue Chain = Op.getOperand(0);
7005 SDValue Offset = Op.getOperand(1);
7006 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007007 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007008
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007009 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7010 getPointerTy());
7011 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007012
Dale Johannesene4d209d2009-02-03 20:21:25 +00007013 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007014 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007015 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007016 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007017 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007018 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007019
Dale Johannesene4d209d2009-02-03 20:21:25 +00007020 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007022 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007023}
7024
Dan Gohman475871a2008-07-27 21:46:04 +00007025SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007026 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007027 SDValue Root = Op.getOperand(0);
7028 SDValue Trmp = Op.getOperand(1); // trampoline
7029 SDValue FPtr = Op.getOperand(2); // nested function
7030 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007031 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007032
Dan Gohman69de1932008-02-06 22:27:42 +00007033 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007034
7035 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007036 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007037
7038 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007039 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7040 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007042 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7043 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007044
7045 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7046
7047 // Load the pointer to the nested function into R11.
7048 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007049 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007051 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7054 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007055 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7056 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007057
7058 // Load the 'nest' parameter value into R10.
7059 // R10 is specified in X86CallingConv.td
7060 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7062 DAG.getConstant(10, MVT::i64));
7063 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007064 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7067 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007068 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7069 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007070
7071 // Jump to the nested function.
7072 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7074 DAG.getConstant(20, MVT::i64));
7075 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007076 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007077
7078 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7080 DAG.getConstant(22, MVT::i64));
7081 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007082 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007083
Dan Gohman475871a2008-07-27 21:46:04 +00007084 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007086 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007087 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007088 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007090 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007091 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007092
7093 switch (CC) {
7094 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007095 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007096 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097 case CallingConv::X86_StdCall: {
7098 // Pass 'nest' parameter in ECX.
7099 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007100 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007101
7102 // Check that ECX wasn't needed by an 'inreg' parameter.
7103 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007104 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105
Chris Lattner58d74912008-03-12 17:45:29 +00007106 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107 unsigned InRegCount = 0;
7108 unsigned Idx = 1;
7109
7110 for (FunctionType::param_iterator I = FTy->param_begin(),
7111 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007112 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007114 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007115
7116 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007117 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 }
7119 }
7120 break;
7121 }
7122 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007123 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007124 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007125 // Pass 'nest' parameter in EAX.
7126 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007127 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128 break;
7129 }
7130
Dan Gohman475871a2008-07-27 21:46:04 +00007131 SDValue OutChains[4];
7132 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007133
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7135 DAG.getConstant(10, MVT::i32));
7136 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007137
Chris Lattnera62fe662010-02-05 19:20:30 +00007138 // This is storing the opcode for MOV32ri.
7139 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007140 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007141 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007143 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7146 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007147 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7148 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149
Chris Lattnera62fe662010-02-05 19:20:30 +00007150 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7152 DAG.getConstant(5, MVT::i32));
7153 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007154 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007155
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7157 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007158 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7159 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160
Dan Gohman475871a2008-07-27 21:46:04 +00007161 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007163 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007164 }
7165}
7166
Dan Gohmand858e902010-04-17 15:26:15 +00007167SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7168 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007169 /*
7170 The rounding mode is in bits 11:10 of FPSR, and has the following
7171 settings:
7172 00 Round to nearest
7173 01 Round to -inf
7174 10 Round to +inf
7175 11 Round to 0
7176
7177 FLT_ROUNDS, on the other hand, expects the following:
7178 -1 Undefined
7179 0 Round to 0
7180 1 Round to nearest
7181 2 Round to +inf
7182 3 Round to -inf
7183
7184 To perform the conversion, we do:
7185 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7186 */
7187
7188 MachineFunction &MF = DAG.getMachineFunction();
7189 const TargetMachine &TM = MF.getTarget();
7190 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7191 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007192 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007193 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007194
7195 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007196 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007197 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007198
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007200 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007201
7202 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007203 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7204 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007205
7206 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007207 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007208 DAG.getNode(ISD::SRL, dl, MVT::i16,
7209 DAG.getNode(ISD::AND, dl, MVT::i16,
7210 CWD, DAG.getConstant(0x800, MVT::i16)),
7211 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007212 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007213 DAG.getNode(ISD::SRL, dl, MVT::i16,
7214 DAG.getNode(ISD::AND, dl, MVT::i16,
7215 CWD, DAG.getConstant(0x400, MVT::i16)),
7216 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007217
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 DAG.getNode(ISD::AND, dl, MVT::i16,
7220 DAG.getNode(ISD::ADD, dl, MVT::i16,
7221 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7222 DAG.getConstant(1, MVT::i16)),
7223 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007224
7225
Duncan Sands83ec4b62008-06-06 12:08:01 +00007226 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007227 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007228}
7229
Dan Gohmand858e902010-04-17 15:26:15 +00007230SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007231 EVT VT = Op.getValueType();
7232 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007233 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007234 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007235
7236 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007238 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007240 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007241 }
Evan Cheng18efe262007-12-14 02:13:44 +00007242
Evan Cheng152804e2007-12-14 08:30:15 +00007243 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007245 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007246
7247 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007248 SDValue Ops[] = {
7249 Op,
7250 DAG.getConstant(NumBits+NumBits-1, OpVT),
7251 DAG.getConstant(X86::COND_E, MVT::i8),
7252 Op.getValue(1)
7253 };
7254 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007255
7256 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007258
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 if (VT == MVT::i8)
7260 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007261 return Op;
7262}
7263
Dan Gohmand858e902010-04-17 15:26:15 +00007264SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007265 EVT VT = Op.getValueType();
7266 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007267 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007268 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007269
7270 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 if (VT == MVT::i8) {
7272 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007274 }
Evan Cheng152804e2007-12-14 08:30:15 +00007275
7276 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007279
7280 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007281 SDValue Ops[] = {
7282 Op,
7283 DAG.getConstant(NumBits, OpVT),
7284 DAG.getConstant(X86::COND_E, MVT::i8),
7285 Op.getValue(1)
7286 };
7287 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007288
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 if (VT == MVT::i8)
7290 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007291 return Op;
7292}
7293
Dan Gohmand858e902010-04-17 15:26:15 +00007294SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007295 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007296 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007297 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007298
Mon P Wangaf9b9522008-12-18 21:42:19 +00007299 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7300 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7301 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7302 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7303 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7304 //
7305 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7306 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7307 // return AloBlo + AloBhi + AhiBlo;
7308
7309 SDValue A = Op.getOperand(0);
7310 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7314 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7317 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007318 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007320 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007321 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007323 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007326 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7329 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7332 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7334 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007335 return Res;
7336}
7337
7338
Dan Gohmand858e902010-04-17 15:26:15 +00007339SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007340 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7341 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007342 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7343 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007344 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007345 SDValue LHS = N->getOperand(0);
7346 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007347 unsigned BaseOp = 0;
7348 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007349 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007350
7351 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007352 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007353 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007354 // A subtract of one will be selected as a INC. Note that INC doesn't
7355 // set CF, so we can't do this for UADDO.
7356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7357 if (C->getAPIntValue() == 1) {
7358 BaseOp = X86ISD::INC;
7359 Cond = X86::COND_O;
7360 break;
7361 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007362 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007363 Cond = X86::COND_O;
7364 break;
7365 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007366 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007367 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007368 break;
7369 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007370 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7371 // set CF, so we can't do this for USUBO.
7372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7373 if (C->getAPIntValue() == 1) {
7374 BaseOp = X86ISD::DEC;
7375 Cond = X86::COND_O;
7376 break;
7377 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007378 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007379 Cond = X86::COND_O;
7380 break;
7381 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007382 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007383 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007384 break;
7385 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007386 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007387 Cond = X86::COND_O;
7388 break;
7389 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007390 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007391 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007392 break;
7393 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007394
Bill Wendling61edeb52008-12-02 01:06:39 +00007395 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007398
Bill Wendling61edeb52008-12-02 01:06:39 +00007399 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007402
Bill Wendling61edeb52008-12-02 01:06:39 +00007403 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7404 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007405}
7406
Dan Gohmand858e902010-04-17 15:26:15 +00007407SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007408 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007409 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007410 unsigned Reg = 0;
7411 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007413 default:
7414 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 case MVT::i8: Reg = X86::AL; size = 1; break;
7416 case MVT::i16: Reg = X86::AX; size = 2; break;
7417 case MVT::i32: Reg = X86::EAX; size = 4; break;
7418 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007419 assert(Subtarget->is64Bit() && "Node not type legal!");
7420 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007421 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007422 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007423 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007424 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007425 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007426 Op.getOperand(1),
7427 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007429 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007432 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007433 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007434 return cpOut;
7435}
7436
Duncan Sands1607f052008-12-01 11:39:25 +00007437SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007438 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007439 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007441 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007442 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7445 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007446 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7448 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007449 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007451 rdx.getValue(1)
7452 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007454}
7455
Dale Johannesen7d07b482010-05-21 00:52:33 +00007456SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7457 SelectionDAG &DAG) const {
7458 EVT SrcVT = Op.getOperand(0).getValueType();
7459 EVT DstVT = Op.getValueType();
7460 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7461 Subtarget->hasMMX() && !DisableMMX) &&
7462 "Unexpected custom BIT_CONVERT");
7463 assert((DstVT == MVT::i64 ||
7464 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7465 "Unexpected custom BIT_CONVERT");
7466 // i64 <=> MMX conversions are Legal.
7467 if (SrcVT==MVT::i64 && DstVT.isVector())
7468 return Op;
7469 if (DstVT==MVT::i64 && SrcVT.isVector())
7470 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007471 // MMX <=> MMX conversions are Legal.
7472 if (SrcVT.isVector() && DstVT.isVector())
7473 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007474 // All other conversions need to be expanded.
7475 return SDValue();
7476}
Dan Gohmand858e902010-04-17 15:26:15 +00007477SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007478 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007480 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007482 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007484 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007485 Node->getOperand(0),
7486 Node->getOperand(1), negOp,
7487 cast<AtomicSDNode>(Node)->getSrcValue(),
7488 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007489}
7490
Evan Cheng0db9fe62006-04-25 20:13:52 +00007491/// LowerOperation - Provide custom lowering hooks for some operations.
7492///
Dan Gohmand858e902010-04-17 15:26:15 +00007493SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007495 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007496 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7497 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007498 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007499 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7501 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7502 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7503 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7504 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7505 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007506 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007507 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007508 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509 case ISD::SHL_PARTS:
7510 case ISD::SRA_PARTS:
7511 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7512 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007513 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007515 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 case ISD::FABS: return LowerFABS(Op, DAG);
7517 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007518 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007519 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007520 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007521 case ISD::SELECT: return LowerSELECT(Op, DAG);
7522 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007524 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007525 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007526 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007528 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7529 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007530 case ISD::FRAME_TO_ARGS_OFFSET:
7531 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007532 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007533 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007534 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007535 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007536 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7537 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007538 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007539 case ISD::SADDO:
7540 case ISD::UADDO:
7541 case ISD::SSUBO:
7542 case ISD::USUBO:
7543 case ISD::SMULO:
7544 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007545 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007546 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007548}
7549
Duncan Sands1607f052008-12-01 11:39:25 +00007550void X86TargetLowering::
7551ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007552 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007553 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007556
7557 SDValue Chain = Node->getOperand(0);
7558 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007560 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007562 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007563 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007565 SDValue Result =
7566 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7567 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007568 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007570 Results.push_back(Result.getValue(2));
7571}
7572
Duncan Sands126d9072008-07-04 11:47:58 +00007573/// ReplaceNodeResults - Replace a node with an illegal result type
7574/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007575void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7576 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007577 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007579 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007580 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007581 assert(false && "Do not know how to custom type legalize this operation!");
7582 return;
7583 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007584 std::pair<SDValue,SDValue> Vals =
7585 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007586 SDValue FIST = Vals.first, StackSlot = Vals.second;
7587 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007588 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007589 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007590 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7591 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007592 }
7593 return;
7594 }
7595 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007597 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007600 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007601 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007602 eax.getValue(2));
7603 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7604 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007606 Results.push_back(edx.getValue(1));
7607 return;
7608 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007609 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007610 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007612 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007613 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7614 DAG.getConstant(0, MVT::i32));
7615 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7616 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007617 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7618 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007619 cpInL.getValue(1));
7620 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7622 DAG.getConstant(0, MVT::i32));
7623 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7624 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007625 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007626 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007627 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007628 swapInL.getValue(1));
7629 SDValue Ops[] = { swapInH.getValue(0),
7630 N->getOperand(1),
7631 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007633 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007634 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007636 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007638 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007640 Results.push_back(cpOutH.getValue(1));
7641 return;
7642 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007643 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007644 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7645 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007646 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007647 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7648 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007649 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007650 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7651 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007652 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007653 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7654 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007655 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007656 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7657 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007658 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007659 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7660 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007661 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007662 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7663 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007664 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007665}
7666
Evan Cheng72261582005-12-20 06:22:03 +00007667const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7668 switch (Opcode) {
7669 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007670 case X86ISD::BSF: return "X86ISD::BSF";
7671 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007672 case X86ISD::SHLD: return "X86ISD::SHLD";
7673 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007674 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007675 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007676 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007677 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007678 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007679 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007680 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7681 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7682 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007683 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007684 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007685 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007686 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007687 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007688 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007689 case X86ISD::COMI: return "X86ISD::COMI";
7690 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007691 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007692 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007693 case X86ISD::CMOV: return "X86ISD::CMOV";
7694 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007695 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007696 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7697 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007698 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007699 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007700 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007701 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007702 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007703 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7704 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007705 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007706 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007707 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007708 case X86ISD::FMAX: return "X86ISD::FMAX";
7709 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007710 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7711 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007712 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007713 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007714 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007715 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007716 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007717 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7718 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007719 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7720 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7721 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7722 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7723 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7724 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007725 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7726 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007727 case X86ISD::VSHL: return "X86ISD::VSHL";
7728 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007729 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7730 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7731 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7732 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7733 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7734 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7735 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7736 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7737 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7738 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007739 case X86ISD::ADD: return "X86ISD::ADD";
7740 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007741 case X86ISD::SMUL: return "X86ISD::SMUL";
7742 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007743 case X86ISD::INC: return "X86ISD::INC";
7744 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007745 case X86ISD::OR: return "X86ISD::OR";
7746 case X86ISD::XOR: return "X86ISD::XOR";
7747 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007748 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007749 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007750 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007751 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007752 }
7753}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007754
Chris Lattnerc9addb72007-03-30 23:15:24 +00007755// isLegalAddressingMode - Return true if the addressing mode represented
7756// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007757bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007758 const Type *Ty) const {
7759 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007760 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007761
Chris Lattnerc9addb72007-03-30 23:15:24 +00007762 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007763 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007764 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007765
Chris Lattnerc9addb72007-03-30 23:15:24 +00007766 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007767 unsigned GVFlags =
7768 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007769
Chris Lattnerdfed4132009-07-10 07:38:24 +00007770 // If a reference to this global requires an extra load, we can't fold it.
7771 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007772 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007773
Chris Lattnerdfed4132009-07-10 07:38:24 +00007774 // If BaseGV requires a register for the PIC base, we cannot also have a
7775 // BaseReg specified.
7776 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007777 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007778
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007779 // If lower 4G is not available, then we must use rip-relative addressing.
7780 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7781 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007783
Chris Lattnerc9addb72007-03-30 23:15:24 +00007784 switch (AM.Scale) {
7785 case 0:
7786 case 1:
7787 case 2:
7788 case 4:
7789 case 8:
7790 // These scales always work.
7791 break;
7792 case 3:
7793 case 5:
7794 case 9:
7795 // These scales are formed with basereg+scalereg. Only accept if there is
7796 // no basereg yet.
7797 if (AM.HasBaseReg)
7798 return false;
7799 break;
7800 default: // Other stuff never works.
7801 return false;
7802 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007803
Chris Lattnerc9addb72007-03-30 23:15:24 +00007804 return true;
7805}
7806
7807
Evan Cheng2bd122c2007-10-26 01:56:11 +00007808bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007809 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007810 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007811 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7812 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007813 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007814 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007815 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007816}
7817
Owen Andersone50ed302009-08-10 22:56:29 +00007818bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007819 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007820 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007821 unsigned NumBits1 = VT1.getSizeInBits();
7822 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007823 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007824 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007825 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007826}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007827
Dan Gohman97121ba2009-04-08 00:15:30 +00007828bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007829 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007830 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007831}
7832
Owen Andersone50ed302009-08-10 22:56:29 +00007833bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007834 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007835 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007836}
7837
Owen Andersone50ed302009-08-10 22:56:29 +00007838bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007839 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007841}
7842
Evan Cheng60c07e12006-07-05 22:17:51 +00007843/// isShuffleMaskLegal - Targets can use this to indicate that they only
7844/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7845/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7846/// are assumed to be legal.
7847bool
Eric Christopherfd179292009-08-27 18:07:15 +00007848X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007849 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007850 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007851 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007852 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007853
Nate Begemana09008b2009-10-19 02:17:23 +00007854 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007855 return (VT.getVectorNumElements() == 2 ||
7856 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7857 isMOVLMask(M, VT) ||
7858 isSHUFPMask(M, VT) ||
7859 isPSHUFDMask(M, VT) ||
7860 isPSHUFHWMask(M, VT) ||
7861 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007862 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007863 isUNPCKLMask(M, VT) ||
7864 isUNPCKHMask(M, VT) ||
7865 isUNPCKL_v_undef_Mask(M, VT) ||
7866 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007867}
7868
Dan Gohman7d8143f2008-04-09 20:09:42 +00007869bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007870X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007871 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007872 unsigned NumElts = VT.getVectorNumElements();
7873 // FIXME: This collection of masks seems suspect.
7874 if (NumElts == 2)
7875 return true;
7876 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7877 return (isMOVLMask(Mask, VT) ||
7878 isCommutedMOVLMask(Mask, VT, true) ||
7879 isSHUFPMask(Mask, VT) ||
7880 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007881 }
7882 return false;
7883}
7884
7885//===----------------------------------------------------------------------===//
7886// X86 Scheduler Hooks
7887//===----------------------------------------------------------------------===//
7888
Mon P Wang63307c32008-05-05 19:05:59 +00007889// private utility function
7890MachineBasicBlock *
7891X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7892 MachineBasicBlock *MBB,
7893 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007894 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007895 unsigned LoadOpc,
7896 unsigned CXchgOpc,
7897 unsigned copyOpc,
7898 unsigned notOpc,
7899 unsigned EAXreg,
7900 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007901 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007902 // For the atomic bitwise operator, we generate
7903 // thisMBB:
7904 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007905 // ld t1 = [bitinstr.addr]
7906 // op t2 = t1, [bitinstr.val]
7907 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007908 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7909 // bz newMBB
7910 // fallthrough -->nextMBB
7911 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7912 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007913 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007914 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Mon P Wang63307c32008-05-05 19:05:59 +00007916 /// First build the CFG
7917 MachineFunction *F = MBB->getParent();
7918 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007919 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7920 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7921 F->insert(MBBIter, newMBB);
7922 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007923
Mon P Wang63307c32008-05-05 19:05:59 +00007924 // Move all successors to thisMBB to nextMBB
7925 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007926
Mon P Wang63307c32008-05-05 19:05:59 +00007927 // Update thisMBB to fall through to newMBB
7928 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007929
Mon P Wang63307c32008-05-05 19:05:59 +00007930 // newMBB jumps to itself and fall through to nextMBB
7931 newMBB->addSuccessor(nextMBB);
7932 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007933
Mon P Wang63307c32008-05-05 19:05:59 +00007934 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007935 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007936 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007937 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007938 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007939 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007940 int numArgs = bInstr->getNumOperands() - 1;
7941 for (int i=0; i < numArgs; ++i)
7942 argOpers[i] = &bInstr->getOperand(i+1);
7943
7944 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007945 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7946 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007947
Dale Johannesen140be2d2008-08-19 18:47:28 +00007948 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007949 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007950 for (int i=0; i <= lastAddrIndx; ++i)
7951 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007952
Dale Johannesen140be2d2008-08-19 18:47:28 +00007953 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007954 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007955 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007956 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007957 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007958 tt = t1;
7959
Dale Johannesen140be2d2008-08-19 18:47:28 +00007960 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007961 assert((argOpers[valArgIndx]->isReg() ||
7962 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007963 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007964 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007966 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007967 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007968 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007969 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007970
Dale Johannesene4d209d2009-02-03 20:21:25 +00007971 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007972 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007973
Dale Johannesene4d209d2009-02-03 20:21:25 +00007974 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007975 for (int i=0; i <= lastAddrIndx; ++i)
7976 (*MIB).addOperand(*argOpers[i]);
7977 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007978 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007979 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7980 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007981
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007983 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007984
Mon P Wang63307c32008-05-05 19:05:59 +00007985 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007986 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007987
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007988 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007989 return nextMBB;
7990}
7991
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007992// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007993MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007994X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7995 MachineBasicBlock *MBB,
7996 unsigned regOpcL,
7997 unsigned regOpcH,
7998 unsigned immOpcL,
7999 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008000 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008001 // For the atomic bitwise operator, we generate
8002 // thisMBB (instructions are in pairs, except cmpxchg8b)
8003 // ld t1,t2 = [bitinstr.addr]
8004 // newMBB:
8005 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8006 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008007 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008008 // mov ECX, EBX <- t5, t6
8009 // mov EAX, EDX <- t1, t2
8010 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8011 // mov t3, t4 <- EAX, EDX
8012 // bz newMBB
8013 // result in out1, out2
8014 // fallthrough -->nextMBB
8015
8016 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8017 const unsigned LoadOpc = X86::MOV32rm;
8018 const unsigned copyOpc = X86::MOV32rr;
8019 const unsigned NotOpc = X86::NOT32r;
8020 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8021 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8022 MachineFunction::iterator MBBIter = MBB;
8023 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 /// First build the CFG
8026 MachineFunction *F = MBB->getParent();
8027 MachineBasicBlock *thisMBB = MBB;
8028 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8029 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8030 F->insert(MBBIter, newMBB);
8031 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008032
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 // Move all successors to thisMBB to nextMBB
8034 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008035
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 // Update thisMBB to fall through to newMBB
8037 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008038
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008039 // newMBB jumps to itself and fall through to nextMBB
8040 newMBB->addSuccessor(nextMBB);
8041 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008042
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008044 // Insert instructions into newMBB based on incoming instruction
8045 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008046 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008047 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 MachineOperand& dest1Oper = bInstr->getOperand(0);
8049 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008050 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008051 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008052 argOpers[i] = &bInstr->getOperand(i+2);
8053
Dan Gohman71ea4e52010-05-14 21:01:44 +00008054 // We use some of the operands multiple times, so conservatively just
8055 // clear any kill flags that might be present.
8056 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8057 argOpers[i]->setIsKill(false);
8058 }
8059
Evan Chengad5b52f2010-01-08 19:14:57 +00008060 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008061 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008062
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 for (int i=0; i <= lastAddrIndx; ++i)
8066 (*MIB).addOperand(*argOpers[i]);
8067 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008069 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008070 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008072 MachineOperand newOp3 = *(argOpers[3]);
8073 if (newOp3.isImm())
8074 newOp3.setImm(newOp3.getImm()+4);
8075 else
8076 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008077 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008078 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008079
8080 // t3/4 are defined later, at the bottom of the loop
8081 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8082 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008083 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008084 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8087
Evan Cheng306b4ca2010-01-08 23:41:50 +00008088 // The subsequent operations should be using the destination registers of
8089 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008090 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008091 t1 = F->getRegInfo().createVirtualRegister(RC);
8092 t2 = F->getRegInfo().createVirtualRegister(RC);
8093 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8094 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008096 t1 = dest1Oper.getReg();
8097 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 }
8099
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008100 int valArgIndx = lastAddrIndx + 1;
8101 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008102 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008103 "invalid operand");
8104 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8105 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008106 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008107 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008108 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008109 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008110 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008111 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008112 (*MIB).addOperand(*argOpers[valArgIndx]);
8113 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008114 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008115 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008116 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008117 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008121 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008122 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008123 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 MIB.addReg(t2);
8129
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008132 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Dale Johannesene4d209d2009-02-03 20:21:25 +00008135 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 for (int i=0; i <= lastAddrIndx; ++i)
8137 (*MIB).addOperand(*argOpers[i]);
8138
8139 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008140 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8141 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008148 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008149 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150
8151 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8152 return nextMBB;
8153}
8154
8155// private utility function
8156MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008157X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8158 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008159 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008160 // For the atomic min/max operator, we generate
8161 // thisMBB:
8162 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008163 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008164 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008165 // cmp t1, t2
8166 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008167 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008168 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8169 // bz newMBB
8170 // fallthrough -->nextMBB
8171 //
8172 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8173 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008174 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008175 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Mon P Wang63307c32008-05-05 19:05:59 +00008177 /// First build the CFG
8178 MachineFunction *F = MBB->getParent();
8179 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008180 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8181 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8182 F->insert(MBBIter, newMBB);
8183 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Dan Gohmand6708ea2009-08-15 01:38:56 +00008185 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008186 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008187
Mon P Wang63307c32008-05-05 19:05:59 +00008188 // Update thisMBB to fall through to newMBB
8189 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008190
Mon P Wang63307c32008-05-05 19:05:59 +00008191 // newMBB jumps to newMBB and fall through to nextMBB
8192 newMBB->addSuccessor(nextMBB);
8193 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008194
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008196 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008197 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008198 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008199 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008200 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008201 int numArgs = mInstr->getNumOperands() - 1;
8202 for (int i=0; i < numArgs; ++i)
8203 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008204
Mon P Wang63307c32008-05-05 19:05:59 +00008205 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008206 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8207 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008208
Mon P Wangab3e7472008-05-05 22:56:23 +00008209 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008211 for (int i=0; i <= lastAddrIndx; ++i)
8212 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008213
Mon P Wang63307c32008-05-05 19:05:59 +00008214 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008215 assert((argOpers[valArgIndx]->isReg() ||
8216 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008217 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008218
8219 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008220 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008222 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008224 (*MIB).addOperand(*argOpers[valArgIndx]);
8225
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008227 MIB.addReg(t1);
8228
Dale Johannesene4d209d2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008230 MIB.addReg(t1);
8231 MIB.addReg(t2);
8232
8233 // Generate movc
8234 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008235 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008236 MIB.addReg(t2);
8237 MIB.addReg(t1);
8238
8239 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008241 for (int i=0; i <= lastAddrIndx; ++i)
8242 (*MIB).addOperand(*argOpers[i]);
8243 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008244 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008245 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8246 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008247
Dale Johannesene4d209d2009-02-03 20:21:25 +00008248 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008249 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008250
Mon P Wang63307c32008-05-05 19:05:59 +00008251 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008252 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008253
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008254 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008255 return nextMBB;
8256}
8257
Eric Christopherf83a5de2009-08-27 18:08:16 +00008258// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8259// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008260MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008261X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008262 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008263
8264 MachineFunction *F = BB->getParent();
8265 DebugLoc dl = MI->getDebugLoc();
8266 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8267
8268 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008269 if (memArg)
8270 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8271 else
8272 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008273
8274 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8275
8276 for (unsigned i = 0; i < numArgs; ++i) {
8277 MachineOperand &Op = MI->getOperand(i+1);
8278
8279 if (!(Op.isReg() && Op.isImplicit()))
8280 MIB.addOperand(Op);
8281 }
8282
8283 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8284 .addReg(X86::XMM0);
8285
8286 F->DeleteMachineInstr(MI);
8287
8288 return BB;
8289}
8290
8291MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008292X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8293 MachineInstr *MI,
8294 MachineBasicBlock *MBB) const {
8295 // Emit code to save XMM registers to the stack. The ABI says that the
8296 // number of registers to save is given in %al, so it's theoretically
8297 // possible to do an indirect jump trick to avoid saving all of them,
8298 // however this code takes a simpler approach and just executes all
8299 // of the stores if %al is non-zero. It's less code, and it's probably
8300 // easier on the hardware branch predictor, and stores aren't all that
8301 // expensive anyway.
8302
8303 // Create the new basic blocks. One block contains all the XMM stores,
8304 // and one block is the final destination regardless of whether any
8305 // stores were performed.
8306 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8307 MachineFunction *F = MBB->getParent();
8308 MachineFunction::iterator MBBIter = MBB;
8309 ++MBBIter;
8310 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8311 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8312 F->insert(MBBIter, XMMSaveMBB);
8313 F->insert(MBBIter, EndMBB);
8314
8315 // Set up the CFG.
8316 // Move any original successors of MBB to the end block.
8317 EndMBB->transferSuccessors(MBB);
8318 // The original block will now fall through to the XMM save block.
8319 MBB->addSuccessor(XMMSaveMBB);
8320 // The XMMSaveMBB will fall through to the end block.
8321 XMMSaveMBB->addSuccessor(EndMBB);
8322
8323 // Now add the instructions.
8324 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8325 DebugLoc DL = MI->getDebugLoc();
8326
8327 unsigned CountReg = MI->getOperand(0).getReg();
8328 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8329 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8330
8331 if (!Subtarget->isTargetWin64()) {
8332 // If %al is 0, branch around the XMM save block.
8333 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008334 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008335 MBB->addSuccessor(EndMBB);
8336 }
8337
8338 // In the XMM save block, save all the XMM argument registers.
8339 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8340 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008341 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008342 F->getMachineMemOperand(
8343 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8344 MachineMemOperand::MOStore, Offset,
8345 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008346 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8347 .addFrameIndex(RegSaveFrameIndex)
8348 .addImm(/*Scale=*/1)
8349 .addReg(/*IndexReg=*/0)
8350 .addImm(/*Disp=*/Offset)
8351 .addReg(/*Segment=*/0)
8352 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008353 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008354 }
8355
8356 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8357
8358 return EndMBB;
8359}
Mon P Wang63307c32008-05-05 19:05:59 +00008360
Evan Cheng60c07e12006-07-05 22:17:51 +00008361MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008362X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008363 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008364 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8365 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008366
Chris Lattner52600972009-09-02 05:57:00 +00008367 // To "insert" a SELECT_CC instruction, we actually have to insert the
8368 // diamond control-flow pattern. The incoming instruction knows the
8369 // destination vreg to set, the condition code register to branch on, the
8370 // true/false values to select between, and a branch opcode to use.
8371 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8372 MachineFunction::iterator It = BB;
8373 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008374
Chris Lattner52600972009-09-02 05:57:00 +00008375 // thisMBB:
8376 // ...
8377 // TrueVal = ...
8378 // cmpTY ccX, r1, r2
8379 // bCC copy1MBB
8380 // fallthrough --> copy0MBB
8381 MachineBasicBlock *thisMBB = BB;
8382 MachineFunction *F = BB->getParent();
8383 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8384 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8385 unsigned Opc =
8386 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8387 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8388 F->insert(It, copy0MBB);
8389 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008390 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008391 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008392 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008393 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008394 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008395 // Next, remove all successors of the current block, and add the true
8396 // and fallthrough blocks as its successors.
8397 while (!BB->succ_empty())
8398 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008399 // Add the true and fallthrough blocks as its successors.
8400 BB->addSuccessor(copy0MBB);
8401 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008402
Chris Lattner52600972009-09-02 05:57:00 +00008403 // copy0MBB:
8404 // %FalseValue = ...
8405 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008406 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008407
Chris Lattner52600972009-09-02 05:57:00 +00008408 // sinkMBB:
8409 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8410 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008411 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008412 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8413 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8414
8415 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008416 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008417}
8418
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008419MachineBasicBlock *
8420X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008421 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008422 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8423 DebugLoc DL = MI->getDebugLoc();
8424 MachineFunction *F = BB->getParent();
8425
8426 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8427 // non-trivial part is impdef of ESP.
8428 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8429 // mingw-w64.
8430
8431 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8432 .addExternalSymbol("_alloca")
8433 .addReg(X86::EAX, RegState::Implicit)
8434 .addReg(X86::ESP, RegState::Implicit)
8435 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8436 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8437
8438 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8439 return BB;
8440}
Chris Lattner52600972009-09-02 05:57:00 +00008441
8442MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008443X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008444 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008445 switch (MI->getOpcode()) {
8446 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008447 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008448 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008449 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008450 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008451 case X86::CMOV_FR32:
8452 case X86::CMOV_FR64:
8453 case X86::CMOV_V4F32:
8454 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008455 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008456 case X86::CMOV_GR16:
8457 case X86::CMOV_GR32:
8458 case X86::CMOV_RFP32:
8459 case X86::CMOV_RFP64:
8460 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008461 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008462
Dale Johannesen849f2142007-07-03 00:53:03 +00008463 case X86::FP32_TO_INT16_IN_MEM:
8464 case X86::FP32_TO_INT32_IN_MEM:
8465 case X86::FP32_TO_INT64_IN_MEM:
8466 case X86::FP64_TO_INT16_IN_MEM:
8467 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008468 case X86::FP64_TO_INT64_IN_MEM:
8469 case X86::FP80_TO_INT16_IN_MEM:
8470 case X86::FP80_TO_INT32_IN_MEM:
8471 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008472 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8473 DebugLoc DL = MI->getDebugLoc();
8474
Evan Cheng60c07e12006-07-05 22:17:51 +00008475 // Change the floating point control register to use "round towards zero"
8476 // mode when truncating to an integer value.
8477 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008478 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008479 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008480
8481 // Load the old value of the high byte of the control word...
8482 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008483 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008484 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008485 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008486
8487 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008488 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008489 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008490
8491 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008492 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008493
8494 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008495 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008496 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008497
8498 // Get the X86 opcode to use.
8499 unsigned Opc;
8500 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008501 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008502 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8503 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8504 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8505 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8506 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8507 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008508 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8509 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8510 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008511 }
8512
8513 X86AddressMode AM;
8514 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008515 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008516 AM.BaseType = X86AddressMode::RegBase;
8517 AM.Base.Reg = Op.getReg();
8518 } else {
8519 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008520 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008521 }
8522 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008523 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008524 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008525 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008526 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008527 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008528 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008529 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008530 AM.GV = Op.getGlobal();
8531 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008532 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008533 }
Chris Lattner52600972009-09-02 05:57:00 +00008534 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008535 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008536
8537 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008538 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008539
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008540 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008541 return BB;
8542 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008543 // String/text processing lowering.
8544 case X86::PCMPISTRM128REG:
8545 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8546 case X86::PCMPISTRM128MEM:
8547 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8548 case X86::PCMPESTRM128REG:
8549 return EmitPCMP(MI, BB, 5, false /* in mem */);
8550 case X86::PCMPESTRM128MEM:
8551 return EmitPCMP(MI, BB, 5, true /* in mem */);
8552
8553 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008554 case X86::ATOMAND32:
8555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008556 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008557 X86::LCMPXCHG32, X86::MOV32rr,
8558 X86::NOT32r, X86::EAX,
8559 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008560 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008561 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8562 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008563 X86::LCMPXCHG32, X86::MOV32rr,
8564 X86::NOT32r, X86::EAX,
8565 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008566 case X86::ATOMXOR32:
8567 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008568 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008569 X86::LCMPXCHG32, X86::MOV32rr,
8570 X86::NOT32r, X86::EAX,
8571 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008572 case X86::ATOMNAND32:
8573 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008574 X86::AND32ri, X86::MOV32rm,
8575 X86::LCMPXCHG32, X86::MOV32rr,
8576 X86::NOT32r, X86::EAX,
8577 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008578 case X86::ATOMMIN32:
8579 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8580 case X86::ATOMMAX32:
8581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8582 case X86::ATOMUMIN32:
8583 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8584 case X86::ATOMUMAX32:
8585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008586
8587 case X86::ATOMAND16:
8588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8589 X86::AND16ri, X86::MOV16rm,
8590 X86::LCMPXCHG16, X86::MOV16rr,
8591 X86::NOT16r, X86::AX,
8592 X86::GR16RegisterClass);
8593 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008595 X86::OR16ri, X86::MOV16rm,
8596 X86::LCMPXCHG16, X86::MOV16rr,
8597 X86::NOT16r, X86::AX,
8598 X86::GR16RegisterClass);
8599 case X86::ATOMXOR16:
8600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8601 X86::XOR16ri, X86::MOV16rm,
8602 X86::LCMPXCHG16, X86::MOV16rr,
8603 X86::NOT16r, X86::AX,
8604 X86::GR16RegisterClass);
8605 case X86::ATOMNAND16:
8606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8607 X86::AND16ri, X86::MOV16rm,
8608 X86::LCMPXCHG16, X86::MOV16rr,
8609 X86::NOT16r, X86::AX,
8610 X86::GR16RegisterClass, true);
8611 case X86::ATOMMIN16:
8612 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8613 case X86::ATOMMAX16:
8614 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8615 case X86::ATOMUMIN16:
8616 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8617 case X86::ATOMUMAX16:
8618 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8619
8620 case X86::ATOMAND8:
8621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8622 X86::AND8ri, X86::MOV8rm,
8623 X86::LCMPXCHG8, X86::MOV8rr,
8624 X86::NOT8r, X86::AL,
8625 X86::GR8RegisterClass);
8626 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008628 X86::OR8ri, X86::MOV8rm,
8629 X86::LCMPXCHG8, X86::MOV8rr,
8630 X86::NOT8r, X86::AL,
8631 X86::GR8RegisterClass);
8632 case X86::ATOMXOR8:
8633 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8634 X86::XOR8ri, X86::MOV8rm,
8635 X86::LCMPXCHG8, X86::MOV8rr,
8636 X86::NOT8r, X86::AL,
8637 X86::GR8RegisterClass);
8638 case X86::ATOMNAND8:
8639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8640 X86::AND8ri, X86::MOV8rm,
8641 X86::LCMPXCHG8, X86::MOV8rr,
8642 X86::NOT8r, X86::AL,
8643 X86::GR8RegisterClass, true);
8644 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008645 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008646 case X86::ATOMAND64:
8647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008648 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008649 X86::LCMPXCHG64, X86::MOV64rr,
8650 X86::NOT64r, X86::RAX,
8651 X86::GR64RegisterClass);
8652 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008653 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8654 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008655 X86::LCMPXCHG64, X86::MOV64rr,
8656 X86::NOT64r, X86::RAX,
8657 X86::GR64RegisterClass);
8658 case X86::ATOMXOR64:
8659 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008660 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008661 X86::LCMPXCHG64, X86::MOV64rr,
8662 X86::NOT64r, X86::RAX,
8663 X86::GR64RegisterClass);
8664 case X86::ATOMNAND64:
8665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8666 X86::AND64ri32, X86::MOV64rm,
8667 X86::LCMPXCHG64, X86::MOV64rr,
8668 X86::NOT64r, X86::RAX,
8669 X86::GR64RegisterClass, true);
8670 case X86::ATOMMIN64:
8671 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8672 case X86::ATOMMAX64:
8673 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8674 case X86::ATOMUMIN64:
8675 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8676 case X86::ATOMUMAX64:
8677 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008678
8679 // This group does 64-bit operations on a 32-bit host.
8680 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008681 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008682 X86::AND32rr, X86::AND32rr,
8683 X86::AND32ri, X86::AND32ri,
8684 false);
8685 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008686 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008687 X86::OR32rr, X86::OR32rr,
8688 X86::OR32ri, X86::OR32ri,
8689 false);
8690 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008691 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008692 X86::XOR32rr, X86::XOR32rr,
8693 X86::XOR32ri, X86::XOR32ri,
8694 false);
8695 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008696 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008697 X86::AND32rr, X86::AND32rr,
8698 X86::AND32ri, X86::AND32ri,
8699 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008700 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008701 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008702 X86::ADD32rr, X86::ADC32rr,
8703 X86::ADD32ri, X86::ADC32ri,
8704 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008705 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008706 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008707 X86::SUB32rr, X86::SBB32rr,
8708 X86::SUB32ri, X86::SBB32ri,
8709 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008710 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008711 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008712 X86::MOV32rr, X86::MOV32rr,
8713 X86::MOV32ri, X86::MOV32ri,
8714 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008715 case X86::VASTART_SAVE_XMM_REGS:
8716 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008717 }
8718}
8719
8720//===----------------------------------------------------------------------===//
8721// X86 Optimization Hooks
8722//===----------------------------------------------------------------------===//
8723
Dan Gohman475871a2008-07-27 21:46:04 +00008724void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008725 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008726 APInt &KnownZero,
8727 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008728 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008729 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008730 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008731 assert((Opc >= ISD::BUILTIN_OP_END ||
8732 Opc == ISD::INTRINSIC_WO_CHAIN ||
8733 Opc == ISD::INTRINSIC_W_CHAIN ||
8734 Opc == ISD::INTRINSIC_VOID) &&
8735 "Should use MaskedValueIsZero if you don't know whether Op"
8736 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008737
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008738 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008739 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008740 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008741 case X86ISD::ADD:
8742 case X86ISD::SUB:
8743 case X86ISD::SMUL:
8744 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008745 case X86ISD::INC:
8746 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008747 case X86ISD::OR:
8748 case X86ISD::XOR:
8749 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008750 // These nodes' second result is a boolean.
8751 if (Op.getResNo() == 0)
8752 break;
8753 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008754 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008755 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8756 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008757 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008758 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008759}
Chris Lattner259e97c2006-01-31 19:43:35 +00008760
Evan Cheng206ee9d2006-07-07 08:33:52 +00008761/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008762/// node is a GlobalAddress + offset.
8763bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008764 const GlobalValue* &GA,
8765 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008766 if (N->getOpcode() == X86ISD::Wrapper) {
8767 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008768 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008769 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008770 return true;
8771 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008772 }
Evan Chengad4196b2008-05-12 19:56:52 +00008773 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008774}
8775
Evan Cheng206ee9d2006-07-07 08:33:52 +00008776/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8777/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8778/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008779/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008780static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008781 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008782 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008783 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008784 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008785
Eli Friedman7a5e5552009-06-07 06:52:44 +00008786 if (VT.getSizeInBits() != 128)
8787 return SDValue();
8788
Nate Begemanfdea31a2010-03-24 20:49:50 +00008789 SmallVector<SDValue, 16> Elts;
8790 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8791 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8792
8793 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008794}
Evan Chengd880b972008-05-09 21:53:03 +00008795
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008796/// PerformShuffleCombine - Detect vector gather/scatter index generation
8797/// and convert it from being a bunch of shuffles and extracts to a simple
8798/// store and scalar loads to extract the elements.
8799static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8800 const TargetLowering &TLI) {
8801 SDValue InputVector = N->getOperand(0);
8802
8803 // Only operate on vectors of 4 elements, where the alternative shuffling
8804 // gets to be more expensive.
8805 if (InputVector.getValueType() != MVT::v4i32)
8806 return SDValue();
8807
8808 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8809 // single use which is a sign-extend or zero-extend, and all elements are
8810 // used.
8811 SmallVector<SDNode *, 4> Uses;
8812 unsigned ExtractedElements = 0;
8813 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8814 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8815 if (UI.getUse().getResNo() != InputVector.getResNo())
8816 return SDValue();
8817
8818 SDNode *Extract = *UI;
8819 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8820 return SDValue();
8821
8822 if (Extract->getValueType(0) != MVT::i32)
8823 return SDValue();
8824 if (!Extract->hasOneUse())
8825 return SDValue();
8826 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8827 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8828 return SDValue();
8829 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8830 return SDValue();
8831
8832 // Record which element was extracted.
8833 ExtractedElements |=
8834 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8835
8836 Uses.push_back(Extract);
8837 }
8838
8839 // If not all the elements were used, this may not be worthwhile.
8840 if (ExtractedElements != 15)
8841 return SDValue();
8842
8843 // Ok, we've now decided to do the transformation.
8844 DebugLoc dl = InputVector.getDebugLoc();
8845
8846 // Store the value to a temporary stack slot.
8847 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8848 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8849 false, false, 0);
8850
8851 // Replace each use (extract) with a load of the appropriate element.
8852 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8853 UE = Uses.end(); UI != UE; ++UI) {
8854 SDNode *Extract = *UI;
8855
8856 // Compute the element's address.
8857 SDValue Idx = Extract->getOperand(1);
8858 unsigned EltSize =
8859 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8860 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8861 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8862
8863 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8864
8865 // Load the scalar.
8866 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8867 NULL, 0, false, false, 0);
8868
8869 // Replace the exact with the load.
8870 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8871 }
8872
8873 // The replacement was made in place; don't return anything.
8874 return SDValue();
8875}
8876
Chris Lattner83e6c992006-10-04 06:57:07 +00008877/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008878static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008879 const X86Subtarget *Subtarget) {
8880 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008881 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008882 // Get the LHS/RHS of the select.
8883 SDValue LHS = N->getOperand(1);
8884 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008885
Dan Gohman670e5392009-09-21 18:03:22 +00008886 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008887 // instructions match the semantics of the common C idiom x<y?x:y but not
8888 // x<=y?x:y, because of how they handle negative zero (which can be
8889 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008890 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008891 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008892 Cond.getOpcode() == ISD::SETCC) {
8893 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008894
Chris Lattner47b4ce82009-03-11 05:48:52 +00008895 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008896 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008897 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8898 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008899 switch (CC) {
8900 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008901 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008902 // Converting this to a min would handle NaNs incorrectly, and swapping
8903 // the operands would cause it to handle comparisons between positive
8904 // and negative zero incorrectly.
8905 if (!FiniteOnlyFPMath() &&
8906 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8907 if (!UnsafeFPMath &&
8908 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8909 break;
8910 std::swap(LHS, RHS);
8911 }
Dan Gohman670e5392009-09-21 18:03:22 +00008912 Opcode = X86ISD::FMIN;
8913 break;
8914 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008915 // Converting this to a min would handle comparisons between positive
8916 // and negative zero incorrectly.
8917 if (!UnsafeFPMath &&
8918 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8919 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008920 Opcode = X86ISD::FMIN;
8921 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008922 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008923 // Converting this to a min would handle both negative zeros and NaNs
8924 // incorrectly, but we can swap the operands to fix both.
8925 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008926 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008927 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008928 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008929 Opcode = X86ISD::FMIN;
8930 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008931
Dan Gohman670e5392009-09-21 18:03:22 +00008932 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008933 // Converting this to a max would handle comparisons between positive
8934 // and negative zero incorrectly.
8935 if (!UnsafeFPMath &&
8936 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8937 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008938 Opcode = X86ISD::FMAX;
8939 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008940 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008941 // Converting this to a max would handle NaNs incorrectly, and swapping
8942 // the operands would cause it to handle comparisons between positive
8943 // and negative zero incorrectly.
8944 if (!FiniteOnlyFPMath() &&
8945 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8946 if (!UnsafeFPMath &&
8947 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8948 break;
8949 std::swap(LHS, RHS);
8950 }
Dan Gohman670e5392009-09-21 18:03:22 +00008951 Opcode = X86ISD::FMAX;
8952 break;
8953 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008954 // Converting this to a max would handle both negative zeros and NaNs
8955 // incorrectly, but we can swap the operands to fix both.
8956 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008957 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008958 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008959 case ISD::SETGE:
8960 Opcode = X86ISD::FMAX;
8961 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008962 }
Dan Gohman670e5392009-09-21 18:03:22 +00008963 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008964 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8965 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008966 switch (CC) {
8967 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008968 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008969 // Converting this to a min would handle comparisons between positive
8970 // and negative zero incorrectly, and swapping the operands would
8971 // cause it to handle NaNs incorrectly.
8972 if (!UnsafeFPMath &&
8973 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8974 if (!FiniteOnlyFPMath() &&
8975 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8976 break;
8977 std::swap(LHS, RHS);
8978 }
Dan Gohman670e5392009-09-21 18:03:22 +00008979 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008980 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008981 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008982 // Converting this to a min would handle NaNs incorrectly.
8983 if (!UnsafeFPMath &&
8984 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8985 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008986 Opcode = X86ISD::FMIN;
8987 break;
8988 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008989 // Converting this to a min would handle both negative zeros and NaNs
8990 // incorrectly, but we can swap the operands to fix both.
8991 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008992 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008993 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008994 case ISD::SETGE:
8995 Opcode = X86ISD::FMIN;
8996 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008997
Dan Gohman670e5392009-09-21 18:03:22 +00008998 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008999 // Converting this to a max would handle NaNs incorrectly.
9000 if (!FiniteOnlyFPMath() &&
9001 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9002 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009003 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009004 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009005 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009006 // Converting this to a max would handle comparisons between positive
9007 // and negative zero incorrectly, and swapping the operands would
9008 // cause it to handle NaNs incorrectly.
9009 if (!UnsafeFPMath &&
9010 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9011 if (!FiniteOnlyFPMath() &&
9012 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9013 break;
9014 std::swap(LHS, RHS);
9015 }
Dan Gohman670e5392009-09-21 18:03:22 +00009016 Opcode = X86ISD::FMAX;
9017 break;
9018 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009019 // Converting this to a max would handle both negative zeros and NaNs
9020 // incorrectly, but we can swap the operands to fix both.
9021 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009022 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009023 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009024 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009025 Opcode = X86ISD::FMAX;
9026 break;
9027 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009028 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009029
Chris Lattner47b4ce82009-03-11 05:48:52 +00009030 if (Opcode)
9031 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009032 }
Eric Christopherfd179292009-08-27 18:07:15 +00009033
Chris Lattnerd1980a52009-03-12 06:52:53 +00009034 // If this is a select between two integer constants, try to do some
9035 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009036 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9037 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 // Don't do this for crazy integer types.
9039 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9040 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009041 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009042 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009043
Chris Lattnercee56e72009-03-13 05:53:31 +00009044 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009045 // Efficiently invertible.
9046 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9047 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9048 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9049 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009050 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009051 }
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Chris Lattnerd1980a52009-03-12 06:52:53 +00009053 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 if (FalseC->getAPIntValue() == 0 &&
9055 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009056 if (NeedsCondInvert) // Invert the condition if needed.
9057 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9058 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009059
Chris Lattnerd1980a52009-03-12 06:52:53 +00009060 // Zero extend the condition if needed.
9061 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnercee56e72009-03-13 05:53:31 +00009063 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009064 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009065 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009066 }
Eric Christopherfd179292009-08-27 18:07:15 +00009067
Chris Lattner97a29a52009-03-13 05:22:11 +00009068 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009069 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009070 if (NeedsCondInvert) // Invert the condition if needed.
9071 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9072 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009073
Chris Lattner97a29a52009-03-13 05:22:11 +00009074 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009075 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9076 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009077 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009078 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009079 }
Eric Christopherfd179292009-08-27 18:07:15 +00009080
Chris Lattnercee56e72009-03-13 05:53:31 +00009081 // Optimize cases that will turn into an LEA instruction. This requires
9082 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009083 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009084 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009086
Chris Lattnercee56e72009-03-13 05:53:31 +00009087 bool isFastMultiplier = false;
9088 if (Diff < 10) {
9089 switch ((unsigned char)Diff) {
9090 default: break;
9091 case 1: // result = add base, cond
9092 case 2: // result = lea base( , cond*2)
9093 case 3: // result = lea base(cond, cond*2)
9094 case 4: // result = lea base( , cond*4)
9095 case 5: // result = lea base(cond, cond*4)
9096 case 8: // result = lea base( , cond*8)
9097 case 9: // result = lea base(cond, cond*8)
9098 isFastMultiplier = true;
9099 break;
9100 }
9101 }
Eric Christopherfd179292009-08-27 18:07:15 +00009102
Chris Lattnercee56e72009-03-13 05:53:31 +00009103 if (isFastMultiplier) {
9104 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9105 if (NeedsCondInvert) // Invert the condition if needed.
9106 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9107 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009108
Chris Lattnercee56e72009-03-13 05:53:31 +00009109 // Zero extend the condition if needed.
9110 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9111 Cond);
9112 // Scale the condition by the difference.
9113 if (Diff != 1)
9114 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9115 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009116
Chris Lattnercee56e72009-03-13 05:53:31 +00009117 // Add the base if non-zero.
9118 if (FalseC->getAPIntValue() != 0)
9119 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9120 SDValue(FalseC, 0));
9121 return Cond;
9122 }
Eric Christopherfd179292009-08-27 18:07:15 +00009123 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009124 }
9125 }
Eric Christopherfd179292009-08-27 18:07:15 +00009126
Dan Gohman475871a2008-07-27 21:46:04 +00009127 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009128}
9129
Chris Lattnerd1980a52009-03-12 06:52:53 +00009130/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9131static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9132 TargetLowering::DAGCombinerInfo &DCI) {
9133 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009134
Chris Lattnerd1980a52009-03-12 06:52:53 +00009135 // If the flag operand isn't dead, don't touch this CMOV.
9136 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9137 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009138
Chris Lattnerd1980a52009-03-12 06:52:53 +00009139 // If this is a select between two integer constants, try to do some
9140 // optimizations. Note that the operands are ordered the opposite of SELECT
9141 // operands.
9142 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9143 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9144 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9145 // larger than FalseC (the false value).
9146 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009147
Chris Lattnerd1980a52009-03-12 06:52:53 +00009148 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9149 CC = X86::GetOppositeBranchCondition(CC);
9150 std::swap(TrueC, FalseC);
9151 }
Eric Christopherfd179292009-08-27 18:07:15 +00009152
Chris Lattnerd1980a52009-03-12 06:52:53 +00009153 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 // This is efficient for any integer data type (including i8/i16) and
9155 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009156 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9157 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009158 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9159 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009160
Chris Lattnerd1980a52009-03-12 06:52:53 +00009161 // Zero extend the condition if needed.
9162 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattnerd1980a52009-03-12 06:52:53 +00009164 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9165 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009166 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009167 if (N->getNumValues() == 2) // Dead flag value?
9168 return DCI.CombineTo(N, Cond, SDValue());
9169 return Cond;
9170 }
Eric Christopherfd179292009-08-27 18:07:15 +00009171
Chris Lattnercee56e72009-03-13 05:53:31 +00009172 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9173 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009174 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9175 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009176 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9177 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009178
Chris Lattner97a29a52009-03-13 05:22:11 +00009179 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009180 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9181 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009182 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9183 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009184
Chris Lattner97a29a52009-03-13 05:22:11 +00009185 if (N->getNumValues() == 2) // Dead flag value?
9186 return DCI.CombineTo(N, Cond, SDValue());
9187 return Cond;
9188 }
Eric Christopherfd179292009-08-27 18:07:15 +00009189
Chris Lattnercee56e72009-03-13 05:53:31 +00009190 // Optimize cases that will turn into an LEA instruction. This requires
9191 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009192 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009193 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009195
Chris Lattnercee56e72009-03-13 05:53:31 +00009196 bool isFastMultiplier = false;
9197 if (Diff < 10) {
9198 switch ((unsigned char)Diff) {
9199 default: break;
9200 case 1: // result = add base, cond
9201 case 2: // result = lea base( , cond*2)
9202 case 3: // result = lea base(cond, cond*2)
9203 case 4: // result = lea base( , cond*4)
9204 case 5: // result = lea base(cond, cond*4)
9205 case 8: // result = lea base( , cond*8)
9206 case 9: // result = lea base(cond, cond*8)
9207 isFastMultiplier = true;
9208 break;
9209 }
9210 }
Eric Christopherfd179292009-08-27 18:07:15 +00009211
Chris Lattnercee56e72009-03-13 05:53:31 +00009212 if (isFastMultiplier) {
9213 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9214 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009215 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9216 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009217 // Zero extend the condition if needed.
9218 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9219 Cond);
9220 // Scale the condition by the difference.
9221 if (Diff != 1)
9222 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9223 DAG.getConstant(Diff, Cond.getValueType()));
9224
9225 // Add the base if non-zero.
9226 if (FalseC->getAPIntValue() != 0)
9227 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9228 SDValue(FalseC, 0));
9229 if (N->getNumValues() == 2) // Dead flag value?
9230 return DCI.CombineTo(N, Cond, SDValue());
9231 return Cond;
9232 }
Eric Christopherfd179292009-08-27 18:07:15 +00009233 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009234 }
9235 }
9236 return SDValue();
9237}
9238
9239
Evan Cheng0b0cd912009-03-28 05:57:29 +00009240/// PerformMulCombine - Optimize a single multiply with constant into two
9241/// in order to implement it with two cheaper instructions, e.g.
9242/// LEA + SHL, LEA + LEA.
9243static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9244 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009245 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9246 return SDValue();
9247
Owen Andersone50ed302009-08-10 22:56:29 +00009248 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009250 return SDValue();
9251
9252 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9253 if (!C)
9254 return SDValue();
9255 uint64_t MulAmt = C->getZExtValue();
9256 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9257 return SDValue();
9258
9259 uint64_t MulAmt1 = 0;
9260 uint64_t MulAmt2 = 0;
9261 if ((MulAmt % 9) == 0) {
9262 MulAmt1 = 9;
9263 MulAmt2 = MulAmt / 9;
9264 } else if ((MulAmt % 5) == 0) {
9265 MulAmt1 = 5;
9266 MulAmt2 = MulAmt / 5;
9267 } else if ((MulAmt % 3) == 0) {
9268 MulAmt1 = 3;
9269 MulAmt2 = MulAmt / 3;
9270 }
9271 if (MulAmt2 &&
9272 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9273 DebugLoc DL = N->getDebugLoc();
9274
9275 if (isPowerOf2_64(MulAmt2) &&
9276 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9277 // If second multiplifer is pow2, issue it first. We want the multiply by
9278 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9279 // is an add.
9280 std::swap(MulAmt1, MulAmt2);
9281
9282 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009283 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009284 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009286 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009287 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009288 DAG.getConstant(MulAmt1, VT));
9289
Eric Christopherfd179292009-08-27 18:07:15 +00009290 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009291 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009293 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009294 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009295 DAG.getConstant(MulAmt2, VT));
9296
9297 // Do not add new nodes to DAG combiner worklist.
9298 DCI.CombineTo(N, NewMul, false);
9299 }
9300 return SDValue();
9301}
9302
Evan Chengad9c0a32009-12-15 00:53:42 +00009303static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9304 SDValue N0 = N->getOperand(0);
9305 SDValue N1 = N->getOperand(1);
9306 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9307 EVT VT = N0.getValueType();
9308
9309 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9310 // since the result of setcc_c is all zero's or all ones.
9311 if (N1C && N0.getOpcode() == ISD::AND &&
9312 N0.getOperand(1).getOpcode() == ISD::Constant) {
9313 SDValue N00 = N0.getOperand(0);
9314 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9315 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9316 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9317 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9318 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9319 APInt ShAmt = N1C->getAPIntValue();
9320 Mask = Mask.shl(ShAmt);
9321 if (Mask != 0)
9322 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9323 N00, DAG.getConstant(Mask, VT));
9324 }
9325 }
9326
9327 return SDValue();
9328}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009329
Nate Begeman740ab032009-01-26 00:52:55 +00009330/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9331/// when possible.
9332static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9333 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009334 EVT VT = N->getValueType(0);
9335 if (!VT.isVector() && VT.isInteger() &&
9336 N->getOpcode() == ISD::SHL)
9337 return PerformSHLCombine(N, DAG);
9338
Nate Begeman740ab032009-01-26 00:52:55 +00009339 // On X86 with SSE2 support, we can transform this to a vector shift if
9340 // all elements are shifted by the same amount. We can't do this in legalize
9341 // because the a constant vector is typically transformed to a constant pool
9342 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009343 if (!Subtarget->hasSSE2())
9344 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009345
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009347 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009348
Mon P Wang3becd092009-01-28 08:12:05 +00009349 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009350 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009351 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009352 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009353 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9354 unsigned NumElts = VT.getVectorNumElements();
9355 unsigned i = 0;
9356 for (; i != NumElts; ++i) {
9357 SDValue Arg = ShAmtOp.getOperand(i);
9358 if (Arg.getOpcode() == ISD::UNDEF) continue;
9359 BaseShAmt = Arg;
9360 break;
9361 }
9362 for (; i != NumElts; ++i) {
9363 SDValue Arg = ShAmtOp.getOperand(i);
9364 if (Arg.getOpcode() == ISD::UNDEF) continue;
9365 if (Arg != BaseShAmt) {
9366 return SDValue();
9367 }
9368 }
9369 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009370 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009371 SDValue InVec = ShAmtOp.getOperand(0);
9372 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9373 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9374 unsigned i = 0;
9375 for (; i != NumElts; ++i) {
9376 SDValue Arg = InVec.getOperand(i);
9377 if (Arg.getOpcode() == ISD::UNDEF) continue;
9378 BaseShAmt = Arg;
9379 break;
9380 }
9381 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009383 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009384 if (C->getZExtValue() == SplatIdx)
9385 BaseShAmt = InVec.getOperand(1);
9386 }
9387 }
9388 if (BaseShAmt.getNode() == 0)
9389 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9390 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009391 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009392 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009393
Mon P Wangefa42202009-09-03 19:56:25 +00009394 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009395 if (EltVT.bitsGT(MVT::i32))
9396 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9397 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009398 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009399
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009400 // The shift amount is identical so we can do a vector shift.
9401 SDValue ValOp = N->getOperand(0);
9402 switch (N->getOpcode()) {
9403 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009404 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009405 break;
9406 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009407 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009408 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009409 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009410 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009411 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009412 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009413 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009414 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009415 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009416 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009417 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009418 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009419 break;
9420 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009421 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009422 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009423 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009424 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009425 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009426 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009427 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009428 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009429 break;
9430 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009431 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009432 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009433 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009434 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009435 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009436 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009438 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009439 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009440 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009441 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009442 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009443 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009444 }
9445 return SDValue();
9446}
9447
Evan Cheng760d1942010-01-04 21:22:48 +00009448static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009449 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009450 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009451 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009452 return SDValue();
9453
Evan Cheng760d1942010-01-04 21:22:48 +00009454 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009455 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009456 return SDValue();
9457
9458 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9459 SDValue N0 = N->getOperand(0);
9460 SDValue N1 = N->getOperand(1);
9461 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9462 std::swap(N0, N1);
9463 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9464 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009465 if (!N0.hasOneUse() || !N1.hasOneUse())
9466 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009467
9468 SDValue ShAmt0 = N0.getOperand(1);
9469 if (ShAmt0.getValueType() != MVT::i8)
9470 return SDValue();
9471 SDValue ShAmt1 = N1.getOperand(1);
9472 if (ShAmt1.getValueType() != MVT::i8)
9473 return SDValue();
9474 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9475 ShAmt0 = ShAmt0.getOperand(0);
9476 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9477 ShAmt1 = ShAmt1.getOperand(0);
9478
9479 DebugLoc DL = N->getDebugLoc();
9480 unsigned Opc = X86ISD::SHLD;
9481 SDValue Op0 = N0.getOperand(0);
9482 SDValue Op1 = N1.getOperand(0);
9483 if (ShAmt0.getOpcode() == ISD::SUB) {
9484 Opc = X86ISD::SHRD;
9485 std::swap(Op0, Op1);
9486 std::swap(ShAmt0, ShAmt1);
9487 }
9488
Evan Cheng8b1190a2010-04-28 01:18:01 +00009489 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009490 if (ShAmt1.getOpcode() == ISD::SUB) {
9491 SDValue Sum = ShAmt1.getOperand(0);
9492 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009493 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009494 ShAmt1.getOperand(1) == ShAmt0)
9495 return DAG.getNode(Opc, DL, VT,
9496 Op0, Op1,
9497 DAG.getNode(ISD::TRUNCATE, DL,
9498 MVT::i8, ShAmt0));
9499 }
9500 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9501 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9502 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009503 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009504 return DAG.getNode(Opc, DL, VT,
9505 N0.getOperand(0), N1.getOperand(0),
9506 DAG.getNode(ISD::TRUNCATE, DL,
9507 MVT::i8, ShAmt0));
9508 }
9509
9510 return SDValue();
9511}
9512
Chris Lattner149a4e52008-02-22 02:09:43 +00009513/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009514static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009515 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009516 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9517 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009518 // A preferable solution to the general problem is to figure out the right
9519 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009520
9521 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009522 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009523 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009524 if (VT.getSizeInBits() != 64)
9525 return SDValue();
9526
Devang Patel578efa92009-06-05 21:57:13 +00009527 const Function *F = DAG.getMachineFunction().getFunction();
9528 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009529 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009530 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009531 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009533 isa<LoadSDNode>(St->getValue()) &&
9534 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9535 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009536 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009537 LoadSDNode *Ld = 0;
9538 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009539 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009540 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009541 // Must be a store of a load. We currently handle two cases: the load
9542 // is a direct child, and it's under an intervening TokenFactor. It is
9543 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009544 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009545 Ld = cast<LoadSDNode>(St->getChain());
9546 else if (St->getValue().hasOneUse() &&
9547 ChainVal->getOpcode() == ISD::TokenFactor) {
9548 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009549 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009550 TokenFactorIndex = i;
9551 Ld = cast<LoadSDNode>(St->getValue());
9552 } else
9553 Ops.push_back(ChainVal->getOperand(i));
9554 }
9555 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009556
Evan Cheng536e6672009-03-12 05:59:15 +00009557 if (!Ld || !ISD::isNormalLoad(Ld))
9558 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009559
Evan Cheng536e6672009-03-12 05:59:15 +00009560 // If this is not the MMX case, i.e. we are just turning i64 load/store
9561 // into f64 load/store, avoid the transformation if there are multiple
9562 // uses of the loaded value.
9563 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9564 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009565
Evan Cheng536e6672009-03-12 05:59:15 +00009566 DebugLoc LdDL = Ld->getDebugLoc();
9567 DebugLoc StDL = N->getDebugLoc();
9568 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9569 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9570 // pair instead.
9571 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009572 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009573 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9574 Ld->getBasePtr(), Ld->getSrcValue(),
9575 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009576 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009577 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009578 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009579 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009580 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009581 Ops.size());
9582 }
Evan Cheng536e6672009-03-12 05:59:15 +00009583 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009584 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009585 St->isVolatile(), St->isNonTemporal(),
9586 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009587 }
Evan Cheng536e6672009-03-12 05:59:15 +00009588
9589 // Otherwise, lower to two pairs of 32-bit loads / stores.
9590 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9592 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009593
Owen Anderson825b72b2009-08-11 20:47:22 +00009594 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009595 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009596 Ld->isVolatile(), Ld->isNonTemporal(),
9597 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009599 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009600 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009601 MinAlign(Ld->getAlignment(), 4));
9602
9603 SDValue NewChain = LoLd.getValue(1);
9604 if (TokenFactorIndex != -1) {
9605 Ops.push_back(LoLd);
9606 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009608 Ops.size());
9609 }
9610
9611 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9613 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009614
9615 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9616 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009617 St->isVolatile(), St->isNonTemporal(),
9618 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009619 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9620 St->getSrcValue(),
9621 St->getSrcValueOffset() + 4,
9622 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009623 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009624 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009626 }
Dan Gohman475871a2008-07-27 21:46:04 +00009627 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009628}
9629
Chris Lattner6cf73262008-01-25 06:14:17 +00009630/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9631/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009632static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009633 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9634 // F[X]OR(0.0, x) -> x
9635 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009636 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9637 if (C->getValueAPF().isPosZero())
9638 return N->getOperand(1);
9639 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9640 if (C->getValueAPF().isPosZero())
9641 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009642 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009643}
9644
9645/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009646static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009647 // FAND(0.0, x) -> 0.0
9648 // FAND(x, 0.0) -> 0.0
9649 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9650 if (C->getValueAPF().isPosZero())
9651 return N->getOperand(0);
9652 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9653 if (C->getValueAPF().isPosZero())
9654 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009655 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009656}
9657
Dan Gohmane5af2d32009-01-29 01:59:02 +00009658static SDValue PerformBTCombine(SDNode *N,
9659 SelectionDAG &DAG,
9660 TargetLowering::DAGCombinerInfo &DCI) {
9661 // BT ignores high bits in the bit index operand.
9662 SDValue Op1 = N->getOperand(1);
9663 if (Op1.hasOneUse()) {
9664 unsigned BitWidth = Op1.getValueSizeInBits();
9665 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9666 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009667 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9668 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009670 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9671 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9672 DCI.CommitTargetLoweringOpt(TLO);
9673 }
9674 return SDValue();
9675}
Chris Lattner83e6c992006-10-04 06:57:07 +00009676
Eli Friedman7a5e5552009-06-07 06:52:44 +00009677static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9678 SDValue Op = N->getOperand(0);
9679 if (Op.getOpcode() == ISD::BIT_CONVERT)
9680 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009681 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009682 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009683 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009684 OpVT.getVectorElementType().getSizeInBits()) {
9685 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9686 }
9687 return SDValue();
9688}
9689
Owen Anderson99177002009-06-29 18:04:45 +00009690// On X86 and X86-64, atomic operations are lowered to locked instructions.
9691// Locked instructions, in turn, have implicit fence semantics (all memory
9692// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009693// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009694// fence-atomic-fence.
9695static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9696 SDValue atomic = N->getOperand(0);
9697 switch (atomic.getOpcode()) {
9698 case ISD::ATOMIC_CMP_SWAP:
9699 case ISD::ATOMIC_SWAP:
9700 case ISD::ATOMIC_LOAD_ADD:
9701 case ISD::ATOMIC_LOAD_SUB:
9702 case ISD::ATOMIC_LOAD_AND:
9703 case ISD::ATOMIC_LOAD_OR:
9704 case ISD::ATOMIC_LOAD_XOR:
9705 case ISD::ATOMIC_LOAD_NAND:
9706 case ISD::ATOMIC_LOAD_MIN:
9707 case ISD::ATOMIC_LOAD_MAX:
9708 case ISD::ATOMIC_LOAD_UMIN:
9709 case ISD::ATOMIC_LOAD_UMAX:
9710 break;
9711 default:
9712 return SDValue();
9713 }
Eric Christopherfd179292009-08-27 18:07:15 +00009714
Owen Anderson99177002009-06-29 18:04:45 +00009715 SDValue fence = atomic.getOperand(0);
9716 if (fence.getOpcode() != ISD::MEMBARRIER)
9717 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009718
Owen Anderson99177002009-06-29 18:04:45 +00009719 switch (atomic.getOpcode()) {
9720 case ISD::ATOMIC_CMP_SWAP:
9721 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9722 atomic.getOperand(1), atomic.getOperand(2),
9723 atomic.getOperand(3));
9724 case ISD::ATOMIC_SWAP:
9725 case ISD::ATOMIC_LOAD_ADD:
9726 case ISD::ATOMIC_LOAD_SUB:
9727 case ISD::ATOMIC_LOAD_AND:
9728 case ISD::ATOMIC_LOAD_OR:
9729 case ISD::ATOMIC_LOAD_XOR:
9730 case ISD::ATOMIC_LOAD_NAND:
9731 case ISD::ATOMIC_LOAD_MIN:
9732 case ISD::ATOMIC_LOAD_MAX:
9733 case ISD::ATOMIC_LOAD_UMIN:
9734 case ISD::ATOMIC_LOAD_UMAX:
9735 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9736 atomic.getOperand(1), atomic.getOperand(2));
9737 default:
9738 return SDValue();
9739 }
9740}
9741
Evan Cheng2e489c42009-12-16 00:53:11 +00009742static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9743 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9744 // (and (i32 x86isd::setcc_carry), 1)
9745 // This eliminates the zext. This transformation is necessary because
9746 // ISD::SETCC is always legalized to i8.
9747 DebugLoc dl = N->getDebugLoc();
9748 SDValue N0 = N->getOperand(0);
9749 EVT VT = N->getValueType(0);
9750 if (N0.getOpcode() == ISD::AND &&
9751 N0.hasOneUse() &&
9752 N0.getOperand(0).hasOneUse()) {
9753 SDValue N00 = N0.getOperand(0);
9754 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9755 return SDValue();
9756 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9757 if (!C || C->getZExtValue() != 1)
9758 return SDValue();
9759 return DAG.getNode(ISD::AND, dl, VT,
9760 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9761 N00.getOperand(0), N00.getOperand(1)),
9762 DAG.getConstant(1, VT));
9763 }
9764
9765 return SDValue();
9766}
9767
Dan Gohman475871a2008-07-27 21:46:04 +00009768SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009769 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009770 SelectionDAG &DAG = DCI.DAG;
9771 switch (N->getOpcode()) {
9772 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009773 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009774 case ISD::EXTRACT_VECTOR_ELT:
9775 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009776 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009777 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009778 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009779 case ISD::SHL:
9780 case ISD::SRA:
9781 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009782 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009783 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009784 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009785 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9786 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009787 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009788 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009789 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009790 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009791 }
9792
Dan Gohman475871a2008-07-27 21:46:04 +00009793 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009794}
9795
Evan Chenge5b51ac2010-04-17 06:13:15 +00009796/// isTypeDesirableForOp - Return true if the target has native support for
9797/// the specified value type and it is 'desirable' to use the type for the
9798/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9799/// instruction encodings are longer and some i16 instructions are slow.
9800bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9801 if (!isTypeLegal(VT))
9802 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009803 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009804 return true;
9805
9806 switch (Opc) {
9807 default:
9808 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009809 case ISD::LOAD:
9810 case ISD::SIGN_EXTEND:
9811 case ISD::ZERO_EXTEND:
9812 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009813 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009814 case ISD::SRL:
9815 case ISD::SUB:
9816 case ISD::ADD:
9817 case ISD::MUL:
9818 case ISD::AND:
9819 case ISD::OR:
9820 case ISD::XOR:
9821 return false;
9822 }
9823}
9824
Evan Chengc82c20b2010-04-24 04:44:57 +00009825static bool MayFoldLoad(SDValue Op) {
9826 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9827}
9828
9829static bool MayFoldIntoStore(SDValue Op) {
9830 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9831}
9832
Evan Chenge5b51ac2010-04-17 06:13:15 +00009833/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009834/// beneficial for dag combiner to promote the specified node. If true, it
9835/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009836bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009837 EVT VT = Op.getValueType();
9838 if (VT != MVT::i16)
9839 return false;
9840
Evan Cheng4c26e932010-04-19 19:29:22 +00009841 bool Promote = false;
9842 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009843 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009844 default: break;
9845 case ISD::LOAD: {
9846 LoadSDNode *LD = cast<LoadSDNode>(Op);
9847 // If the non-extending load has a single use and it's not live out, then it
9848 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009849 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9850 Op.hasOneUse()*/) {
9851 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9852 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9853 // The only case where we'd want to promote LOAD (rather then it being
9854 // promoted as an operand is when it's only use is liveout.
9855 if (UI->getOpcode() != ISD::CopyToReg)
9856 return false;
9857 }
9858 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009859 Promote = true;
9860 break;
9861 }
9862 case ISD::SIGN_EXTEND:
9863 case ISD::ZERO_EXTEND:
9864 case ISD::ANY_EXTEND:
9865 Promote = true;
9866 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009867 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009868 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009869 SDValue N0 = Op.getOperand(0);
9870 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009871 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009872 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009873 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009874 break;
9875 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009876 case ISD::ADD:
9877 case ISD::MUL:
9878 case ISD::AND:
9879 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009880 case ISD::XOR:
9881 Commute = true;
9882 // fallthrough
9883 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009884 SDValue N0 = Op.getOperand(0);
9885 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009886 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009887 return false;
9888 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009889 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009890 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009891 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009892 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009893 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009894 }
9895 }
9896
9897 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009898 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009899}
9900
Evan Cheng60c07e12006-07-05 22:17:51 +00009901//===----------------------------------------------------------------------===//
9902// X86 Inline Assembly Support
9903//===----------------------------------------------------------------------===//
9904
Chris Lattnerb8105652009-07-20 17:51:36 +00009905static bool LowerToBSwap(CallInst *CI) {
9906 // FIXME: this should verify that we are targetting a 486 or better. If not,
9907 // we will turn this bswap into something that will be lowered to logical ops
9908 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9909 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009910
Chris Lattnerb8105652009-07-20 17:51:36 +00009911 // Verify this is a simple bswap.
9912 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009913 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009914 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009915 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009916
Chris Lattnerb8105652009-07-20 17:51:36 +00009917 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9918 if (!Ty || Ty->getBitWidth() % 16 != 0)
9919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009920
Chris Lattnerb8105652009-07-20 17:51:36 +00009921 // Okay, we can do this xform, do so now.
9922 const Type *Tys[] = { Ty };
9923 Module *M = CI->getParent()->getParent()->getParent();
9924 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009925
Eric Christopher551754c2010-04-16 23:37:20 +00009926 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009927 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009928
Chris Lattnerb8105652009-07-20 17:51:36 +00009929 CI->replaceAllUsesWith(Op);
9930 CI->eraseFromParent();
9931 return true;
9932}
9933
9934bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9935 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9936 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9937
9938 std::string AsmStr = IA->getAsmString();
9939
9940 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009941 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009942 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9943
9944 switch (AsmPieces.size()) {
9945 default: return false;
9946 case 1:
9947 AsmStr = AsmPieces[0];
9948 AsmPieces.clear();
9949 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9950
9951 // bswap $0
9952 if (AsmPieces.size() == 2 &&
9953 (AsmPieces[0] == "bswap" ||
9954 AsmPieces[0] == "bswapq" ||
9955 AsmPieces[0] == "bswapl") &&
9956 (AsmPieces[1] == "$0" ||
9957 AsmPieces[1] == "${0:q}")) {
9958 // No need to check constraints, nothing other than the equivalent of
9959 // "=r,0" would be valid here.
9960 return LowerToBSwap(CI);
9961 }
9962 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009963 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009964 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009965 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009966 AsmPieces[1] == "$$8," &&
9967 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009968 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9969 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009970 const std::string &Constraints = IA->getConstraintString();
9971 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009972 std::sort(AsmPieces.begin(), AsmPieces.end());
9973 if (AsmPieces.size() == 4 &&
9974 AsmPieces[0] == "~{cc}" &&
9975 AsmPieces[1] == "~{dirflag}" &&
9976 AsmPieces[2] == "~{flags}" &&
9977 AsmPieces[3] == "~{fpsr}") {
9978 return LowerToBSwap(CI);
9979 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009980 }
9981 break;
9982 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009983 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009984 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009985 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9986 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9987 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009988 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009989 SplitString(AsmPieces[0], Words, " \t");
9990 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9991 Words.clear();
9992 SplitString(AsmPieces[1], Words, " \t");
9993 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9994 Words.clear();
9995 SplitString(AsmPieces[2], Words, " \t,");
9996 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9997 Words[2] == "%edx") {
9998 return LowerToBSwap(CI);
9999 }
10000 }
10001 }
10002 }
10003 break;
10004 }
10005 return false;
10006}
10007
10008
10009
Chris Lattnerf4dff842006-07-11 02:54:03 +000010010/// getConstraintType - Given a constraint letter, return the type of
10011/// constraint it is for this target.
10012X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010013X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10014 if (Constraint.size() == 1) {
10015 switch (Constraint[0]) {
10016 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010017 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010018 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010019 case 'r':
10020 case 'R':
10021 case 'l':
10022 case 'q':
10023 case 'Q':
10024 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010025 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010026 case 'Y':
10027 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010028 case 'e':
10029 case 'Z':
10030 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010031 default:
10032 break;
10033 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010034 }
Chris Lattner4234f572007-03-25 02:14:49 +000010035 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010036}
10037
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010038/// LowerXConstraint - try to replace an X constraint, which matches anything,
10039/// with another that has more specific requirements based on the type of the
10040/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010041const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010042LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010043 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10044 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010045 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010046 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010047 return "Y";
10048 if (Subtarget->hasSSE1())
10049 return "x";
10050 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010051
Chris Lattner5e764232008-04-26 23:02:14 +000010052 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010053}
10054
Chris Lattner48884cd2007-08-25 00:47:38 +000010055/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10056/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010057void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010058 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010059 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010060 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010061 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010062 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010063
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010064 switch (Constraint) {
10065 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010066 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010068 if (C->getZExtValue() <= 31) {
10069 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010070 break;
10071 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010072 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010073 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010074 case 'J':
10075 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010076 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010077 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10078 break;
10079 }
10080 }
10081 return;
10082 case 'K':
10083 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010084 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010085 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10086 break;
10087 }
10088 }
10089 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010090 case 'N':
10091 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010092 if (C->getZExtValue() <= 255) {
10093 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010094 break;
10095 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010096 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010097 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010098 case 'e': {
10099 // 32-bit signed value
10100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10101 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010102 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10103 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010104 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010106 break;
10107 }
10108 // FIXME gcc accepts some relocatable values here too, but only in certain
10109 // memory models; it's complicated.
10110 }
10111 return;
10112 }
10113 case 'Z': {
10114 // 32-bit unsigned value
10115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10116 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010117 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10118 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010119 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10120 break;
10121 }
10122 }
10123 // FIXME gcc accepts some relocatable values here too, but only in certain
10124 // memory models; it's complicated.
10125 return;
10126 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010127 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010128 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010129 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010130 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010132 break;
10133 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010134
Chris Lattnerdc43a882007-05-03 16:52:29 +000010135 // If we are in non-pic codegen mode, we allow the address of a global (with
10136 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010137 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010138 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010139
Chris Lattner49921962009-05-08 18:23:14 +000010140 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10141 while (1) {
10142 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10143 Offset += GA->getOffset();
10144 break;
10145 } else if (Op.getOpcode() == ISD::ADD) {
10146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10147 Offset += C->getZExtValue();
10148 Op = Op.getOperand(0);
10149 continue;
10150 }
10151 } else if (Op.getOpcode() == ISD::SUB) {
10152 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10153 Offset += -C->getZExtValue();
10154 Op = Op.getOperand(0);
10155 continue;
10156 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010157 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010158
Chris Lattner49921962009-05-08 18:23:14 +000010159 // Otherwise, this isn't something we can handle, reject it.
10160 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010161 }
Eric Christopherfd179292009-08-27 18:07:15 +000010162
Dan Gohman46510a72010-04-15 01:51:59 +000010163 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010164 // If we require an extra load to get this address, as in PIC mode, we
10165 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010166 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10167 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010168 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010169
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010170 if (hasMemory)
10171 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10172 else
10173 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010174 Result = Op;
10175 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010176 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010177 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010178
Gabor Greifba36cb52008-08-28 21:40:38 +000010179 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010180 Ops.push_back(Result);
10181 return;
10182 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010183 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10184 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010185}
10186
Chris Lattner259e97c2006-01-31 19:43:35 +000010187std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010188getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010189 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010190 if (Constraint.size() == 1) {
10191 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010192 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010193 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010194 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10195 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010196 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010197 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10198 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10199 X86::R10D,X86::R11D,X86::R12D,
10200 X86::R13D,X86::R14D,X86::R15D,
10201 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010203 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10204 X86::SI, X86::DI, X86::R8W,X86::R9W,
10205 X86::R10W,X86::R11W,X86::R12W,
10206 X86::R13W,X86::R14W,X86::R15W,
10207 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010209 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10210 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10211 X86::R10B,X86::R11B,X86::R12B,
10212 X86::R13B,X86::R14B,X86::R15B,
10213 X86::BPL, X86::SPL, 0);
10214
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010216 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10217 X86::RSI, X86::RDI, X86::R8, X86::R9,
10218 X86::R10, X86::R11, X86::R12,
10219 X86::R13, X86::R14, X86::R15,
10220 X86::RBP, X86::RSP, 0);
10221
10222 break;
10223 }
Eric Christopherfd179292009-08-27 18:07:15 +000010224 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010225 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010227 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010229 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010231 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010233 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10234 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010235 }
10236 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010237
Chris Lattner1efa40f2006-02-22 00:56:39 +000010238 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010239}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010240
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010241std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010242X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010243 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010244 // First, see if this is a constraint that directly corresponds to an LLVM
10245 // register class.
10246 if (Constraint.size() == 1) {
10247 // GCC Constraint Letters
10248 switch (Constraint[0]) {
10249 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010250 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010251 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010252 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010253 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010254 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010255 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010256 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010257 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010258 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010259 case 'R': // LEGACY_REGS
10260 if (VT == MVT::i8)
10261 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10262 if (VT == MVT::i16)
10263 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10264 if (VT == MVT::i32 || !Subtarget->is64Bit())
10265 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10266 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010267 case 'f': // FP Stack registers.
10268 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10269 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010270 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010271 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010273 return std::make_pair(0U, X86::RFP64RegisterClass);
10274 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010275 case 'y': // MMX_REGS if MMX allowed.
10276 if (!Subtarget->hasMMX()) break;
10277 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010278 case 'Y': // SSE_REGS if SSE2 allowed
10279 if (!Subtarget->hasSSE2()) break;
10280 // FALL THROUGH.
10281 case 'x': // SSE_REGS if SSE1 allowed
10282 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010283
Owen Anderson825b72b2009-08-11 20:47:22 +000010284 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010285 default: break;
10286 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 case MVT::f32:
10288 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010289 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010290 case MVT::f64:
10291 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010292 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010293 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010294 case MVT::v16i8:
10295 case MVT::v8i16:
10296 case MVT::v4i32:
10297 case MVT::v2i64:
10298 case MVT::v4f32:
10299 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010300 return std::make_pair(0U, X86::VR128RegisterClass);
10301 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010302 break;
10303 }
10304 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010305
Chris Lattnerf76d1802006-07-31 23:26:50 +000010306 // Use the default implementation in TargetLowering to convert the register
10307 // constraint into a member of a register class.
10308 std::pair<unsigned, const TargetRegisterClass*> Res;
10309 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010310
10311 // Not found as a standard register?
10312 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010313 // Map st(0) -> st(7) -> ST0
10314 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10315 tolower(Constraint[1]) == 's' &&
10316 tolower(Constraint[2]) == 't' &&
10317 Constraint[3] == '(' &&
10318 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10319 Constraint[5] == ')' &&
10320 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010321
Chris Lattner56d77c72009-09-13 22:41:48 +000010322 Res.first = X86::ST0+Constraint[4]-'0';
10323 Res.second = X86::RFP80RegisterClass;
10324 return Res;
10325 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010326
Chris Lattner56d77c72009-09-13 22:41:48 +000010327 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010328 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010329 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010330 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010331 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010332 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010333
10334 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010335 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010336 Res.first = X86::EFLAGS;
10337 Res.second = X86::CCRRegisterClass;
10338 return Res;
10339 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010340
Dale Johannesen330169f2008-11-13 21:52:36 +000010341 // 'A' means EAX + EDX.
10342 if (Constraint == "A") {
10343 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010344 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010345 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010346 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010347 return Res;
10348 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010349
Chris Lattnerf76d1802006-07-31 23:26:50 +000010350 // Otherwise, check to see if this is a register class of the wrong value
10351 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10352 // turn into {ax},{dx}.
10353 if (Res.second->hasType(VT))
10354 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010355
Chris Lattnerf76d1802006-07-31 23:26:50 +000010356 // All of the single-register GCC register classes map their values onto
10357 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10358 // really want an 8-bit or 32-bit register, map to the appropriate register
10359 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010360 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010361 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010362 unsigned DestReg = 0;
10363 switch (Res.first) {
10364 default: break;
10365 case X86::AX: DestReg = X86::AL; break;
10366 case X86::DX: DestReg = X86::DL; break;
10367 case X86::CX: DestReg = X86::CL; break;
10368 case X86::BX: DestReg = X86::BL; break;
10369 }
10370 if (DestReg) {
10371 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010372 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010373 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010374 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010375 unsigned DestReg = 0;
10376 switch (Res.first) {
10377 default: break;
10378 case X86::AX: DestReg = X86::EAX; break;
10379 case X86::DX: DestReg = X86::EDX; break;
10380 case X86::CX: DestReg = X86::ECX; break;
10381 case X86::BX: DestReg = X86::EBX; break;
10382 case X86::SI: DestReg = X86::ESI; break;
10383 case X86::DI: DestReg = X86::EDI; break;
10384 case X86::BP: DestReg = X86::EBP; break;
10385 case X86::SP: DestReg = X86::ESP; break;
10386 }
10387 if (DestReg) {
10388 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010389 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010390 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010391 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010392 unsigned DestReg = 0;
10393 switch (Res.first) {
10394 default: break;
10395 case X86::AX: DestReg = X86::RAX; break;
10396 case X86::DX: DestReg = X86::RDX; break;
10397 case X86::CX: DestReg = X86::RCX; break;
10398 case X86::BX: DestReg = X86::RBX; break;
10399 case X86::SI: DestReg = X86::RSI; break;
10400 case X86::DI: DestReg = X86::RDI; break;
10401 case X86::BP: DestReg = X86::RBP; break;
10402 case X86::SP: DestReg = X86::RSP; break;
10403 }
10404 if (DestReg) {
10405 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010406 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010407 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010408 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010409 } else if (Res.second == X86::FR32RegisterClass ||
10410 Res.second == X86::FR64RegisterClass ||
10411 Res.second == X86::VR128RegisterClass) {
10412 // Handle references to XMM physical registers that got mapped into the
10413 // wrong class. This can happen with constraints like {xmm0} where the
10414 // target independent register mapper will just pick the first match it can
10415 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010417 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010418 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010419 Res.second = X86::FR64RegisterClass;
10420 else if (X86::VR128RegisterClass->hasType(VT))
10421 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010422 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010423
Chris Lattnerf76d1802006-07-31 23:26:50 +000010424 return Res;
10425}