blob: ee60a9f8154f935f99777e95b828c025a59fd73d [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000200 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
355 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000356 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000357 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
358 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
359 }
360 } else if (PartBits == ValueVT.getSizeInBits()) {
361 // Different types of the same size.
362 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000364 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
365 // If the parts cover less bits than value has, truncate the value.
366 assert(PartVT.isInteger() && ValueVT.isInteger() &&
367 "Unknown mismatch!");
368 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
369 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
370 }
371
372 // The value may have changed - recompute ValueVT.
373 ValueVT = Val.getValueType();
374 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
375 "Failed to tile the value with PartVT!");
376
377 if (NumParts == 1) {
378 assert(PartVT == ValueVT && "Type conversion failed!");
379 Parts[0] = Val;
380 return;
381 }
382
383 // Expand the value into multiple parts.
384 if (NumParts & (NumParts - 1)) {
385 // The number of parts is not a power of 2. Split off and copy the tail.
386 assert(PartVT.isInteger() && ValueVT.isInteger() &&
387 "Do not know what to expand to!");
388 unsigned RoundParts = 1 << Log2_32(NumParts);
389 unsigned RoundBits = RoundParts * PartBits;
390 unsigned OddParts = NumParts - RoundParts;
391 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
392 DAG.getIntPtrConstant(RoundBits));
393 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
394
395 if (TLI.isBigEndian())
396 // The odd parts were reversed by getCopyToParts - unreverse them.
397 std::reverse(Parts + RoundParts, Parts + NumParts);
398
399 NumParts = RoundParts;
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
402 }
403
404 // The number of parts is a power of 2. Repeatedly bisect the value using
405 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 EVT::getIntegerVT(*DAG.getContext(),
408 ValueVT.getSizeInBits()),
409 Val);
410
411 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
412 for (unsigned i = 0; i < NumParts; i += StepSize) {
413 unsigned ThisBits = StepSize * PartBits / 2;
414 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
415 SDValue &Part0 = Parts[i];
416 SDValue &Part1 = Parts[i+StepSize/2];
417
418 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
419 ThisVT, Part0, DAG.getIntPtrConstant(1));
420 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
421 ThisVT, Part0, DAG.getIntPtrConstant(0));
422
423 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000424 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
425 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 }
427 }
428 }
429
430 if (TLI.isBigEndian())
431 std::reverse(Parts, Parts + OrigNumParts);
432}
433
434
435/// getCopyToPartsVector - Create a series of nodes that contain the specified
436/// value split into legal parts.
437static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
438 SDValue Val, SDValue *Parts, unsigned NumParts,
439 EVT PartVT) {
440 EVT ValueVT = Val.getValueType();
441 assert(ValueVT.isVector() && "Not a vector");
442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000443
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000445 if (PartVT == ValueVT) {
446 // Nothing to do.
447 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
448 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000449 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000451 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
453 EVT ElementVT = PartVT.getVectorElementType();
454 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
455 // undef elements.
456 SmallVector<SDValue, 16> Ops;
457 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
458 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnere6f7c262010-08-25 22:49:25 +0000461 for (unsigned i = ValueVT.getVectorNumElements(),
462 e = PartVT.getVectorNumElements(); i != e; ++i)
463 Ops.push_back(DAG.getUNDEF(ElementVT));
464
465 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
466
467 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000468
Chris Lattnere6f7c262010-08-25 22:49:25 +0000469 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
470 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000471 } else if (PartVT.isVector() &&
472 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000473 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000474 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
475
476 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000477 bool Smaller = PartVT.bitsLE(ValueVT);
478 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
479 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000481 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000482 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 "Only trivial vector-to-scalar conversions should get here!");
484 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
485 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000486
487 bool Smaller = ValueVT.bitsLE(PartVT);
488 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
489 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000490 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000491
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 Parts[0] = Val;
493 return;
494 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000497 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000498 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000499 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000500 IntermediateVT,
501 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
505 NumParts = NumRegs; // Silence a compiler warning.
506 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 // Split the vector into intermediate operands.
509 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000512 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000514 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000516 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000517 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000518 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 // Split the intermediate operands into legal parts.
521 if (NumParts == NumIntermediates) {
522 // If the register was not expanded, promote or copy the value,
523 // as appropriate.
524 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 } else if (NumParts > 0) {
527 // If the intermediate type was expanded, split each the value into
528 // legal parts.
529 assert(NumParts % NumIntermediates == 0 &&
530 "Must expand into a divisible number of parts!");
531 unsigned Factor = NumParts / NumIntermediates;
532 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000533 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000534 }
535}
536
Chris Lattnera13b8602010-08-24 23:10:06 +0000537
538
539
Dan Gohman462f6b52010-05-29 17:53:24 +0000540namespace {
541 /// RegsForValue - This struct represents the registers (physical or virtual)
542 /// that a particular set of values is assigned, and the type information
543 /// about the value. The most common situation is to represent one value at a
544 /// time, but struct or array values are handled element-wise as multiple
545 /// values. The splitting of aggregates is performed recursively, so that we
546 /// never have aggregate-typed registers. The values at this point do not
547 /// necessarily have legal types, so each value may require one or more
548 /// registers of some legal type.
549 ///
550 struct RegsForValue {
551 /// ValueVTs - The value types of the values, which may not be legal, and
552 /// may need be promoted or synthesized from one or more registers.
553 ///
554 SmallVector<EVT, 4> ValueVTs;
555
556 /// RegVTs - The value types of the registers. This is the same size as
557 /// ValueVTs and it records, for each value, what the type of the assigned
558 /// register or registers are. (Individual values are never synthesized
559 /// from more than one type of register.)
560 ///
561 /// With virtual registers, the contents of RegVTs is redundant with TLI's
562 /// getRegisterType member function, however when with physical registers
563 /// it is necessary to have a separate record of the types.
564 ///
565 SmallVector<EVT, 4> RegVTs;
566
567 /// Regs - This list holds the registers assigned to the values.
568 /// Each legal or promoted value requires one register, and each
569 /// expanded value requires multiple registers.
570 ///
571 SmallVector<unsigned, 4> Regs;
572
573 RegsForValue() {}
574
575 RegsForValue(const SmallVector<unsigned, 4> &regs,
576 EVT regvt, EVT valuevt)
577 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
578
Dan Gohman462f6b52010-05-29 17:53:24 +0000579 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000581 ComputeValueVTs(tli, Ty, ValueVTs);
582
583 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
584 EVT ValueVT = ValueVTs[Value];
585 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
586 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
587 for (unsigned i = 0; i != NumRegs; ++i)
588 Regs.push_back(Reg + i);
589 RegVTs.push_back(RegisterVT);
590 Reg += NumRegs;
591 }
592 }
593
594 /// areValueTypesLegal - Return true if types of all the values are legal.
595 bool areValueTypesLegal(const TargetLowering &TLI) {
596 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
597 EVT RegisterVT = RegVTs[Value];
598 if (!TLI.isTypeLegal(RegisterVT))
599 return false;
600 }
601 return true;
602 }
603
604 /// append - Add the specified values to this one.
605 void append(const RegsForValue &RHS) {
606 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
607 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
608 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
609 }
610
611 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
612 /// this value and returns the result as a ValueVTs value. This uses
613 /// Chain/Flag as the input and updates them for the output Chain/Flag.
614 /// If the Flag pointer is NULL, no flag is used.
615 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
616 DebugLoc dl,
617 SDValue &Chain, SDValue *Flag) const;
618
619 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
620 /// specified value into the registers specified by this object. This uses
621 /// Chain/Flag as the input and updates them for the output Chain/Flag.
622 /// If the Flag pointer is NULL, no flag is used.
623 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
627 /// operand list. This adds the code marker, matching input operand index
628 /// (if applicable), and includes the number of values added into it.
629 void AddInlineAsmOperands(unsigned Kind,
630 bool HasMatching, unsigned MatchingIdx,
631 SelectionDAG &DAG,
632 std::vector<SDValue> &Ops) const;
633 };
634}
635
636/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637/// this value and returns the result as a ValueVT value. This uses
638/// Chain/Flag as the input and updates them for the output Chain/Flag.
639/// If the Flag pointer is NULL, no flag is used.
640SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
641 FunctionLoweringInfo &FuncInfo,
642 DebugLoc dl,
643 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000644 // A Value with type {} or [0 x %t] needs no registers.
645 if (ValueVTs.empty())
646 return SDValue();
647
Dan Gohman462f6b52010-05-29 17:53:24 +0000648 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
649
650 // Assemble the legal parts into the final values.
651 SmallVector<SDValue, 4> Values(ValueVTs.size());
652 SmallVector<SDValue, 8> Parts;
653 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
654 // Copy the legal parts from the registers.
655 EVT ValueVT = ValueVTs[Value];
656 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
657 EVT RegisterVT = RegVTs[Value];
658
659 Parts.resize(NumRegs);
660 for (unsigned i = 0; i != NumRegs; ++i) {
661 SDValue P;
662 if (Flag == 0) {
663 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
664 } else {
665 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
666 *Flag = P.getValue(2);
667 }
668
669 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000670 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000671
672 // If the source register was virtual and if we know something about it,
673 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000674 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000675 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000677
678 const FunctionLoweringInfo::LiveOutInfo *LOI =
679 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
680 if (!LOI)
681 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000682
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684 unsigned NumSignBits = LOI->NumSignBits;
685 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000686
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000687 // FIXME: We capture more information than the dag can represent. For
688 // now, just use the tightest assertzext/assertsext possible.
689 bool isSExt = true;
690 EVT FromVT(MVT::Other);
691 if (NumSignBits == RegSize)
692 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
693 else if (NumZeroBits >= RegSize-1)
694 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
695 else if (NumSignBits > RegSize-8)
696 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
697 else if (NumZeroBits >= RegSize-8)
698 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
699 else if (NumSignBits > RegSize-16)
700 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
701 else if (NumZeroBits >= RegSize-16)
702 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
703 else if (NumSignBits > RegSize-32)
704 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
705 else if (NumZeroBits >= RegSize-32)
706 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
707 else
708 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000709
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000710 // Add an assertion node.
711 assert(FromVT != MVT::Other);
712 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
713 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000714 }
715
716 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
717 NumRegs, RegisterVT, ValueVT);
718 Part += NumRegs;
719 Parts.clear();
720 }
721
722 return DAG.getNode(ISD::MERGE_VALUES, dl,
723 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
724 &Values[0], ValueVTs.size());
725}
726
727/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
728/// specified value into the registers specified by this object. This uses
729/// Chain/Flag as the input and updates them for the output Chain/Flag.
730/// If the Flag pointer is NULL, no flag is used.
731void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
732 SDValue &Chain, SDValue *Flag) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 // Get the list of the values's legal parts.
736 unsigned NumRegs = Regs.size();
737 SmallVector<SDValue, 8> Parts(NumRegs);
738 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
739 EVT ValueVT = ValueVTs[Value];
740 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
741 EVT RegisterVT = RegVTs[Value];
742
Chris Lattner3ac18842010-08-24 23:20:40 +0000743 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000744 &Parts[Part], NumParts, RegisterVT);
745 Part += NumParts;
746 }
747
748 // Copy the parts into the registers.
749 SmallVector<SDValue, 8> Chains(NumRegs);
750 for (unsigned i = 0; i != NumRegs; ++i) {
751 SDValue Part;
752 if (Flag == 0) {
753 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
754 } else {
755 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
756 *Flag = Part.getValue(1);
757 }
758
759 Chains[i] = Part.getValue(0);
760 }
761
762 if (NumRegs == 1 || Flag)
763 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
764 // flagged to it. That is the CopyToReg nodes and the user are considered
765 // a single scheduling unit. If we create a TokenFactor and return it as
766 // chain, then the TokenFactor is both a predecessor (operand) of the
767 // user as well as a successor (the TF operands are flagged to the user).
768 // c1, f1 = CopyToReg
769 // c2, f2 = CopyToReg
770 // c3 = TokenFactor c1, c2
771 // ...
772 // = op c3, ..., f2
773 Chain = Chains[NumRegs-1];
774 else
775 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
776}
777
778/// AddInlineAsmOperands - Add this value to the specified inlineasm node
779/// operand list. This adds the code marker and includes the number of
780/// values added into it.
781void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
782 unsigned MatchingIdx,
783 SelectionDAG &DAG,
784 std::vector<SDValue> &Ops) const {
785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
786
787 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
788 if (HasMatching)
789 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000790 else if (!Regs.empty() &&
791 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
792 // Put the register class of the virtual registers in the flag word. That
793 // way, later passes can recompute register class constraints for inline
794 // assembly as well as normal instructions.
795 // Don't do this for tied operands that can use the regclass information
796 // from the def.
797 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
798 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
799 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
800 }
801
Dan Gohman462f6b52010-05-29 17:53:24 +0000802 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
803 Ops.push_back(Res);
804
805 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
806 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
807 EVT RegisterVT = RegVTs[Value];
808 for (unsigned i = 0; i != NumRegs; ++i) {
809 assert(Reg < Regs.size() && "Mismatch in # registers expected");
810 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Owen Anderson243eb9e2011-12-08 22:15:21 +0000815void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
816 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 AA = &aa;
818 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000819 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000821 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822}
823
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000824/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000825/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000826/// for a new block. This doesn't clear out information about
827/// additional blocks that are needed to complete switch lowering
828/// or PHI node updating; that information is cleared out as it is
829/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000830void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000832 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833 PendingLoads.clear();
834 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000835 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000836 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837}
838
Devang Patel23385752011-05-23 17:44:13 +0000839/// clearDanglingDebugInfo - Clear the dangling debug information
840/// map. This function is seperated from the clear so that debug
841/// information that is dangling in a basic block can be properly
842/// resolved in a different basic block. This allows the
843/// SelectionDAG to resolve dangling debug information attached
844/// to PHI nodes.
845void SelectionDAGBuilder::clearDanglingDebugInfo() {
846 DanglingDebugInfoMap.clear();
847}
848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849/// getRoot - Return the current virtual root of the Selection DAG,
850/// flushing any PendingLoad items. This must be done before emitting
851/// a store or any other node that may need to be ordered after any
852/// prior load instructions.
853///
Dan Gohman2048b852009-11-23 18:04:58 +0000854SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855 if (PendingLoads.empty())
856 return DAG.getRoot();
857
858 if (PendingLoads.size() == 1) {
859 SDValue Root = PendingLoads[0];
860 DAG.setRoot(Root);
861 PendingLoads.clear();
862 return Root;
863 }
864
865 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867 &PendingLoads[0], PendingLoads.size());
868 PendingLoads.clear();
869 DAG.setRoot(Root);
870 return Root;
871}
872
873/// getControlRoot - Similar to getRoot, but instead of flushing all the
874/// PendingLoad items, flush all the PendingExports items. It is necessary
875/// to do this before emitting a terminator instruction.
876///
Dan Gohman2048b852009-11-23 18:04:58 +0000877SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878 SDValue Root = DAG.getRoot();
879
880 if (PendingExports.empty())
881 return Root;
882
883 // Turn all of the CopyToReg chains into one factored node.
884 if (Root.getOpcode() != ISD::EntryToken) {
885 unsigned i = 0, e = PendingExports.size();
886 for (; i != e; ++i) {
887 assert(PendingExports[i].getNode()->getNumOperands() > 1);
888 if (PendingExports[i].getNode()->getOperand(0) == Root)
889 break; // Don't add the root if we already indirectly depend on it.
890 }
891
892 if (i == e)
893 PendingExports.push_back(Root);
894 }
895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000897 &PendingExports[0],
898 PendingExports.size());
899 PendingExports.clear();
900 DAG.setRoot(Root);
901 return Root;
902}
903
Bill Wendling4533cac2010-01-28 21:51:40 +0000904void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
905 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
906 DAG.AssignOrdering(Node, SDNodeOrder);
907
908 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
909 AssignOrderingToNode(Node->getOperand(I).getNode());
910}
911
Dan Gohman46510a72010-04-15 01:51:59 +0000912void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000913 // Set up outgoing PHI node register values before emitting the terminator.
914 if (isa<TerminatorInst>(&I))
915 HandlePHINodesInSuccessorBlocks(I.getParent());
916
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000917 CurDebugLoc = I.getDebugLoc();
918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000920
Dan Gohman92884f72010-04-20 15:03:56 +0000921 if (!isa<TerminatorInst>(&I) && !HasTailCall)
922 CopyToExportRegsIfNeeded(&I);
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925}
926
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000927void SelectionDAGBuilder::visitPHI(const PHINode &) {
928 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
929}
930
Dan Gohman46510a72010-04-15 01:51:59 +0000931void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 // Note: this doesn't use InstVisitor, because it has to work with
933 // ConstantExpr's in addition to instructions.
934 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000935 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000936 // Build the switch statement using the Instruction.def file.
937#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000938 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939#include "llvm/Instruction.def"
940 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000941
942 // Assign the ordering to the freshly created DAG nodes.
943 if (NodeMap.count(&I)) {
944 ++SDNodeOrder;
945 AssignOrderingToNode(getValue(&I).getNode());
946 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000947}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000948
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
950// generate the debug data structures now that we've seen its definition.
951void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
952 SDValue Val) {
953 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000954 if (DDI.getDI()) {
955 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956 DebugLoc dl = DDI.getdl();
957 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000958 MDNode *Variable = DI->getVariable();
959 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000960 SDDbgValue *SDV;
961 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000962 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 SDV = DAG.getDbgValue(Variable, Val.getNode(),
964 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
965 DAG.AddDbgValue(SDV, Val.getNode(), false);
966 }
Owen Anderson95771af2011-02-25 21:41:48 +0000967 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000968 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000969 DanglingDebugInfoMap[V] = DanglingDebugInfo();
970 }
971}
972
Nick Lewycky8de34002011-09-30 22:19:53 +0000973/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000974SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000975 // If we already have an SDValue for this value, use it. It's important
976 // to do this first, so that we don't create a CopyFromReg if we already
977 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 SDValue &N = NodeMap[V];
979 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000980
Dan Gohman28a17352010-07-01 01:59:43 +0000981 // If there's a virtual register allocated and initialized for this
982 // value, use it.
983 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
984 if (It != FuncInfo.ValueMap.end()) {
985 unsigned InReg = It->second;
986 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
987 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000988 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000989 resolveDanglingDebugInfo(V, N);
990 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000991 }
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
1000/// getNonRegisterValue - Return an SDValue for the given Value, but
1001/// don't look in FuncInfo.ValueMap for a virtual register.
1002SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1003 // If we already have an SDValue for this value, use it.
1004 SDValue &N = NodeMap[V];
1005 if (N.getNode()) return N;
1006
1007 // Otherwise create a new SDValue and remember it.
1008 SDValue Val = getValueImpl(V);
1009 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001010 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001011 return Val;
1012}
1013
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001014/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001015/// Create an SDValue for the given value.
1016SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001017 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001018 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001019
Dan Gohman383b5f62010-04-17 15:32:28 +00001020 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001021 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022
Dan Gohman383b5f62010-04-17 15:32:28 +00001023 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001024 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001027 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001028
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001030 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Nate Begeman9008ca62009-04-27 18:41:29 +00001032 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001033 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 visit(CE->getOpcode(), *CE);
1037 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001038 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 return N1;
1040 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1043 SmallVector<SDValue, 4> Constants;
1044 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1045 OI != OE; ++OI) {
1046 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001047 // If the operand is an empty aggregate, there are no values.
1048 if (!Val) continue;
1049 // Add each leaf value from the operand to the Constants list
1050 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001051 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1052 Constants.push_back(SDValue(Val, i));
1053 }
Bill Wendling87710f02009-12-21 23:47:40 +00001054
Bill Wendling4533cac2010-01-28 21:51:40 +00001055 return DAG.getMergeValues(&Constants[0], Constants.size(),
1056 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 }
1058
Duncan Sands1df98592010-02-16 11:11:14 +00001059 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001060 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1061 "Unknown struct or array constant!");
1062
Owen Andersone50ed302009-08-10 22:56:29 +00001063 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1065 unsigned NumElts = ValueVTs.size();
1066 if (NumElts == 0)
1067 return SDValue(); // empty struct
1068 SmallVector<SDValue, 4> Constants(NumElts);
1069 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001070 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001072 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 else if (EltVT.isFloatingPoint())
1074 Constants[i] = DAG.getConstantFP(0, EltVT);
1075 else
1076 Constants[i] = DAG.getConstant(0, EltVT);
1077 }
Bill Wendling87710f02009-12-21 23:47:40 +00001078
Bill Wendling4533cac2010-01-28 21:51:40 +00001079 return DAG.getMergeValues(&Constants[0], NumElts,
1080 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081 }
1082
Dan Gohman383b5f62010-04-17 15:32:28 +00001083 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001084 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001085
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001086 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 // Now that we know the number and type of the elements, get that number of
1090 // elements into the Ops array based on what kind of constant it is.
1091 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001092 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 for (unsigned i = 0; i != NumElements; ++i)
1094 Ops.push_back(getValue(CP->getOperand(i)));
1095 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001096 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001097 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098
1099 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001100 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 Op = DAG.getConstantFP(0, EltVT);
1102 else
1103 Op = DAG.getConstant(0, EltVT);
1104 Ops.assign(NumElements, Op);
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001107 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001108 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1109 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 // If this is a static alloca, generate it as the frameindex instead of
1113 // computation.
1114 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1115 DenseMap<const AllocaInst*, int>::iterator SI =
1116 FuncInfo.StaticAllocaMap.find(AI);
1117 if (SI != FuncInfo.StaticAllocaMap.end())
1118 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1119 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001120
Dan Gohman28a17352010-07-01 01:59:43 +00001121 // If this is an instruction which fast-isel has deferred, select it now.
1122 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001123 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1124 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1125 SDValue Chain = DAG.getEntryNode();
1126 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001127 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001128
Dan Gohman28a17352010-07-01 01:59:43 +00001129 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130}
1131
Dan Gohman46510a72010-04-15 01:51:59 +00001132void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 SDValue Chain = getControlRoot();
1134 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001135 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001136
Dan Gohman7451d3e2010-05-29 17:03:36 +00001137 if (!FuncInfo.CanLowerReturn) {
1138 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 const Function *F = I.getParent()->getParent();
1140
1141 // Emit a store of the return value through the virtual register.
1142 // Leave Outs empty so that LowerReturn won't try to load return
1143 // registers the usual way.
1144 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001145 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001146 PtrValueVTs);
1147
1148 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1149 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001150
Owen Andersone50ed302009-08-10 22:56:29 +00001151 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001152 SmallVector<uint64_t, 4> Offsets;
1153 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001155
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001156 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001157 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001158 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1159 RetPtr.getValueType(), RetPtr,
1160 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001161 Chains[i] =
1162 DAG.getStore(Chain, getCurDebugLoc(),
1163 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001164 // FIXME: better loc info would be nice.
1165 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001166 }
1167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1169 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001170 } else if (I.getNumOperands() != 0) {
1171 SmallVector<EVT, 4> ValueVTs;
1172 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1173 unsigned NumValues = ValueVTs.size();
1174 if (NumValues) {
1175 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1177 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001179 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 const Function *F = I.getParent()->getParent();
1182 if (F->paramHasAttr(0, Attribute::SExt))
1183 ExtendKind = ISD::SIGN_EXTEND;
1184 else if (F->paramHasAttr(0, Attribute::ZExt))
1185 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001187 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1188 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001189
1190 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1191 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1192 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001193 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001194 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1195 &Parts[0], NumParts, PartVT, ExtendKind);
1196
1197 // 'inreg' on function refers to return value
1198 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1199 if (F->paramHasAttr(0, Attribute::InReg))
1200 Flags.setInReg();
1201
1202 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001203 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001205 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Flags.setZExt();
1207
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 for (unsigned i = 0; i < NumParts; ++i) {
1209 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1210 /*isfixed=*/true));
1211 OutVals.push_back(Parts[i]);
1212 }
Evan Cheng3927f432009-03-25 20:20:11 +00001213 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 }
1215 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216
1217 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001218 CallingConv::ID CallConv =
1219 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001221 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001222
1223 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001225 "LowerReturn didn't return a valid chain!");
1226
1227 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229}
1230
Dan Gohmanad62f532009-04-23 23:13:24 +00001231/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1232/// created for it, emit nodes to copy the value into the virtual
1233/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001234void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001235 // Skip empty types
1236 if (V->getType()->isEmptyTy())
1237 return;
1238
Dan Gohman33b7a292010-04-16 17:15:02 +00001239 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1240 if (VMI != FuncInfo.ValueMap.end()) {
1241 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1242 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001243 }
1244}
1245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001246/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1247/// the current basic block, add it to ValueMap now so that we'll get a
1248/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001249void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // No need to export constants.
1251 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // Already exported?
1254 if (FuncInfo.isExportedInst(V)) return;
1255
1256 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1257 CopyValueToVirtualRegister(V, Reg);
1258}
1259
Dan Gohman46510a72010-04-15 01:51:59 +00001260bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001261 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 // The operands of the setcc have to be in this block. We don't know
1263 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 // Can export from current BB.
1266 if (VI->getParent() == FromBB)
1267 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 // Is already exported, noop.
1270 return FuncInfo.isExportedInst(V);
1271 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // If this is an argument, we can export it if the BB is the entry block or
1274 // if it is already exported.
1275 if (isa<Argument>(V)) {
1276 if (FromBB == &FromBB->getParent()->getEntryBlock())
1277 return true;
1278
1279 // Otherwise, can only export this if it is already exported.
1280 return FuncInfo.isExportedInst(V);
1281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Otherwise, constants can always be exported.
1284 return true;
1285}
1286
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001287/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001288uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1289 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001290 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1291 if (!BPI)
1292 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001293 const BasicBlock *SrcBB = Src->getBasicBlock();
1294 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001295 return BPI->getEdgeWeight(SrcBB, DstBB);
1296}
1297
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001298void SelectionDAGBuilder::
1299addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1300 uint32_t Weight /* = 0 */) {
1301 if (!Weight)
1302 Weight = getEdgeWeight(Src, Dst);
1303 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001304}
1305
1306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307static bool InBlock(const Value *V, const BasicBlock *BB) {
1308 if (const Instruction *I = dyn_cast<Instruction>(V))
1309 return I->getParent() == BB;
1310 return true;
1311}
1312
Dan Gohmanc2277342008-10-17 21:16:08 +00001313/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1314/// This function emits a branch and is used at the leaves of an OR or an
1315/// AND operator tree.
1316///
1317void
Dan Gohman46510a72010-04-15 01:51:59 +00001318SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001319 MachineBasicBlock *TBB,
1320 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001321 MachineBasicBlock *CurBB,
1322 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001323 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 // If the leaf of the tree is a comparison, merge the condition into
1326 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001327 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001328 // The operands of the cmp have to be in this block. We don't know
1329 // how to export them from some other block. If this is the first block
1330 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001332 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1333 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001335 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001336 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001337 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001338 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001339 if (TM.Options.NoNaNsFPMath)
1340 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 } else {
1342 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001343 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001345
1346 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1348 SwitchCases.push_back(CB);
1349 return;
1350 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 }
1352
1353 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001354 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001355 NULL, TBB, FBB, CurBB);
1356 SwitchCases.push_back(CB);
1357}
1358
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001359/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001360void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001361 MachineBasicBlock *TBB,
1362 MachineBasicBlock *FBB,
1363 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001364 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001365 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001366 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001367 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001368 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001369 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1370 BOp->getParent() != CurBB->getBasicBlock() ||
1371 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1372 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 return;
1375 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Create TmpBB after CurBB.
1378 MachineFunction::iterator BBI = CurBB;
1379 MachineFunction &MF = DAG.getMachineFunction();
1380 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1381 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 if (Opc == Instruction::Or) {
1384 // Codegen X | Y as:
1385 // jmp_if_X TBB
1386 // jmp TmpBB
1387 // TmpBB:
1388 // jmp_if_Y TBB
1389 // jmp FBB
1390 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001393 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001396 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 } else {
1398 assert(Opc == Instruction::And && "Unknown merge op!");
1399 // Codegen X & Y as:
1400 // jmp_if_X TmpBB
1401 // jmp FBB
1402 // TmpBB:
1403 // jmp_if_Y TBB
1404 // jmp FBB
1405 //
1406 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001409 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001412 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 }
1414}
1415
1416/// If the set of cases should be emitted as a series of branches, return true.
1417/// If we should emit this as a bunch of and/or'd together conditions, return
1418/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001419bool
Dan Gohman2048b852009-11-23 18:04:58 +00001420SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 // If this is two comparisons of the same values or'd or and'd together, they
1424 // will get folded into a single comparison, so don't emit two blocks.
1425 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1426 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1427 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1428 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1429 return false;
1430 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Chris Lattner133ce872010-01-02 00:00:03 +00001432 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1433 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1434 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1435 Cases[0].CC == Cases[1].CC &&
1436 isa<Constant>(Cases[0].CmpRHS) &&
1437 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1438 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1439 return false;
1440 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1441 return false;
1442 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 return true;
1445}
1446
Dan Gohman46510a72010-04-15 01:51:59 +00001447void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001448 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // Update machine-CFG edges.
1451 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1452
1453 // Figure out which block is immediately after the current one.
1454 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001456 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 NextBlock = BBI;
1458
1459 if (I.isUnconditional()) {
1460 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001461 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001464 if (Succ0MBB != NextBlock)
1465 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001467 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 return;
1470 }
1471
1472 // If this condition is one of the special cases we handle, do special stuff
1473 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001474 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1476
1477 // If this is a series of conditions that are or'd or and'd together, emit
1478 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001479 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // For example, instead of something like:
1481 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001482 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001484 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // or C, F
1486 // jnz foo
1487 // Emit:
1488 // cmp A, B
1489 // je foo
1490 // cmp D, E
1491 // jle foo
1492 //
Dan Gohman46510a72010-04-15 01:51:59 +00001493 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001494 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001495 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 (BOp->getOpcode() == Instruction::And ||
1497 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1499 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 // If the compares in later blocks need to use values not currently
1501 // exported from this block, export them now. This block should always
1502 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Allow some cases to be rejected.
1506 if (ShouldEmitAsBranches(SwitchCases)) {
1507 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1508 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1509 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001513 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 SwitchCases.erase(SwitchCases.begin());
1515 return;
1516 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Okay, we decided not to do this, remove any inserted MBB's and clear
1519 // SwitchCases.
1520 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001521 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001522
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 SwitchCases.clear();
1524 }
1525 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001528 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001529 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531 // Use visitSwitchCase to actually insert the fast branch sequence for this
1532 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001533 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534}
1535
1536/// visitSwitchCase - Emits the necessary code to represent a single node in
1537/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001538void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1539 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 SDValue Cond;
1541 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001542 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001543
1544 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545 if (CB.CmpMHS == NULL) {
1546 // Fold "(X == true)" to X and "(X == false)" to !X to
1547 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001548 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001549 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001551 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001552 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001554 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 } else {
1558 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1559
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1561 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
1563 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001564 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565
1566 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001568 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001570 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001571 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 DAG.getConstant(High-Low, VT), ISD::SETULE);
1574 }
1575 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001578 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1579 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 // Set NextBlock to be the MBB immediately after the current one, if any.
1582 // This is used to avoid emitting unnecessary branches to the next block.
1583 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001585 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 // If the lhs block is the next block, invert the condition so that we can
1589 // fall through to the lhs instead of the rhs block.
1590 if (CB.TrueBB == NextBlock) {
1591 std::swap(CB.TrueBB, CB.FalseBB);
1592 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001595
Dale Johannesenf5d97892009-02-04 01:48:28 +00001596 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001598 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001599
Evan Cheng266a99d2010-09-23 06:51:55 +00001600 // Insert the false branch. Do this even if it's a fall through branch,
1601 // this makes it easier to do DAG optimizations which require inverting
1602 // the branch condition.
1603 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1604 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001605
1606 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607}
1608
1609/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001610void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 // Emit the code for the jump table
1612 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001613 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001614 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1615 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001617 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1618 MVT::Other, Index.getValue(1),
1619 Table, Index);
1620 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621}
1622
1623/// visitJumpTableHeader - This function emits necessary code to produce index
1624/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001625void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001626 JumpTableHeader &JTH,
1627 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001628 // Subtract the lowest switch case value from the value being switched on and
1629 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 // difference between smallest and largest cases.
1631 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001633 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001634 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001635
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001637 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 // can be used as an index into the jump table in a subsequent basic block.
1639 // This value may be smaller or larger than the target's pointer type, and
1640 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001641 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001642
Dan Gohman89496d02010-07-02 00:10:16 +00001643 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001644 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1645 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 JT.Reg = JumpTableReg;
1647
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001648 // Emit the range check for the jump table, and branch to the default block
1649 // for the switch statement if the value being switched on exceeds the largest
1650 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001651 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001652 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 DAG.getConstant(JTH.Last-JTH.First,VT),
1654 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655
1656 // Set NextBlock to be the MBB immediately after the current one, if any.
1657 // This is used to avoid emitting unnecessary branches to the next block.
1658 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001659 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001660
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001661 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662 NextBlock = BBI;
1663
Dale Johannesen66978ee2009-01-31 02:22:37 +00001664 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001666 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
Bill Wendling4533cac2010-01-28 21:51:40 +00001668 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001669 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1670 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001671
Bill Wendling87710f02009-12-21 23:47:40 +00001672 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673}
1674
1675/// visitBitTestHeader - This function emits necessary code to produce value
1676/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001677void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1678 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679 // Subtract the minimum value
1680 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001681 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001682 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001683 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684
1685 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001686 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001687 TLI.getSetCCResultType(Sub.getValueType()),
1688 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690
Evan Chengd08e5b42011-01-06 01:02:44 +00001691 // Determine the type of the test operands.
1692 bool UsePtrType = false;
1693 if (!TLI.isTypeLegal(VT))
1694 UsePtrType = true;
1695 else {
1696 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001697 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001698 // Switch table case range are encoded into series of masks.
1699 // Just use pointer type, it's guaranteed to fit.
1700 UsePtrType = true;
1701 break;
1702 }
1703 }
1704 if (UsePtrType) {
1705 VT = TLI.getPointerTy();
1706 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1707 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
Evan Chengd08e5b42011-01-06 01:02:44 +00001709 B.RegVT = VT;
1710 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001711 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001712 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 // Set NextBlock to be the MBB immediately after the current one, if any.
1715 // This is used to avoid emitting unnecessary branches to the next block.
1716 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001717 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001718 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 NextBlock = BBI;
1720
1721 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1722
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001723 addSuccessorWithWeight(SwitchBB, B.Default);
1724 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725
Dale Johannesen66978ee2009-01-31 02:22:37 +00001726 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001728 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001729
Evan Cheng8c1f4322010-09-23 18:32:19 +00001730 if (MBB != NextBlock)
1731 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1732 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001733
Bill Wendling87710f02009-12-21 23:47:40 +00001734 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735}
1736
1737/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001738void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1739 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001740 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001741 BitTestCase &B,
1742 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001743 EVT VT = BB.RegVT;
1744 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1745 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001746 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001747 unsigned PopCount = CountPopulation_64(B.Mask);
1748 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001749 // Testing for a single bit; just compare the shift count with what it
1750 // would need to be to shift a 1 bit in that position.
1751 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001754 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001755 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001756 } else if (PopCount == BB.Range) {
1757 // There is only one zero bit in the range, test for it directly.
1758 Cmp = DAG.getSetCC(getCurDebugLoc(),
1759 TLI.getSetCCResultType(VT),
1760 ShiftOp,
1761 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1762 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001763 } else {
1764 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001765 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1766 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001767
Dan Gohman8e0163a2010-06-24 02:06:24 +00001768 // Emit bit tests and jumps
1769 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001770 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001771 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001772 TLI.getSetCCResultType(VT),
1773 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001774 ISD::SETNE);
1775 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001777 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1778 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001779
Dale Johannesen66978ee2009-01-31 02:22:37 +00001780 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001782 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783
1784 // Set NextBlock to be the MBB immediately after the current one, if any.
1785 // This is used to avoid emitting unnecessary branches to the next block.
1786 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001787 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001788 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789 NextBlock = BBI;
1790
Evan Cheng8c1f4322010-09-23 18:32:19 +00001791 if (NextMBB != NextBlock)
1792 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1793 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001794
Bill Wendling87710f02009-12-21 23:47:40 +00001795 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001796}
1797
Dan Gohman46510a72010-04-15 01:51:59 +00001798void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001799 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001800
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801 // Retrieve successors.
1802 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1803 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1804
Gabor Greifb67e6b32009-01-15 11:10:44 +00001805 const Value *Callee(I.getCalledValue());
1806 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807 visitInlineAsm(&I);
1808 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001809 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810
1811 // If the value of the invoke is used outside of its defining block, make it
1812 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001813 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814
1815 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001816 addSuccessorWithWeight(InvokeMBB, Return);
1817 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818
1819 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001820 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1821 MVT::Other, getControlRoot(),
1822 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823}
1824
Dan Gohman46510a72010-04-15 01:51:59 +00001825void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826}
1827
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001828void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1829 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1830}
1831
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001832void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1833 assert(FuncInfo.MBB->isLandingPad() &&
1834 "Call to landingpad not in landing pad!");
1835
1836 MachineBasicBlock *MBB = FuncInfo.MBB;
1837 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1838 AddLandingPadInfo(LP, MMI, MBB);
1839
1840 SmallVector<EVT, 2> ValueVTs;
1841 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1842
1843 // Insert the EXCEPTIONADDR instruction.
1844 assert(FuncInfo.MBB->isLandingPad() &&
1845 "Call to eh.exception not in landing pad!");
1846 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1847 SDValue Ops[2];
1848 Ops[0] = DAG.getRoot();
1849 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1850 SDValue Chain = Op1.getValue(1);
1851
1852 // Insert the EHSELECTION instruction.
1853 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1854 Ops[0] = Op1;
1855 Ops[1] = Chain;
1856 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1857 Chain = Op2.getValue(1);
1858 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1859
1860 Ops[0] = Op1;
1861 Ops[1] = Op2;
1862 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1863 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1864 &Ops[0], 2);
1865
1866 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1867 setValue(&LP, RetPair.first);
1868 DAG.setRoot(RetPair.second);
1869}
1870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1872/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001873bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1874 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001875 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001876 MachineBasicBlock *Default,
1877 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883 return false;
1884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885 // Get the MachineFunction which holds the current MBB. This is used when
1886 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001887 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888
1889 // Figure out which block is immediately after the current one.
1890 MachineBasicBlock *NextBlock = 0;
1891 MachineFunction::iterator BBI = CR.CaseBB;
1892
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001893 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 NextBlock = BBI;
1895
Benjamin Kramerce750f02010-11-22 09:45:38 +00001896 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 // is the same as the other, but has one bit unset that the other has set,
1898 // use bit manipulation to do two compares at once. For example:
1899 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001900 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1901 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1902 if (Size == 2 && CR.CaseBB == SwitchBB) {
1903 Case &Small = *CR.Range.first;
1904 Case &Big = *(CR.Range.second-1);
1905
1906 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1907 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1908 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1909
1910 // Check that there is only one bit different.
1911 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1912 (SmallValue | BigValue) == BigValue) {
1913 // Isolate the common bit.
1914 APInt CommonBit = BigValue & ~SmallValue;
1915 assert((SmallValue | CommonBit) == BigValue &&
1916 CommonBit.countPopulation() == 1 && "Not a common bit?");
1917
1918 SDValue CondLHS = getValue(SV);
1919 EVT VT = CondLHS.getValueType();
1920 DebugLoc DL = getCurDebugLoc();
1921
1922 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1923 DAG.getConstant(CommonBit, VT));
1924 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1925 Or, DAG.getConstant(BigValue, VT),
1926 ISD::SETEQ);
1927
1928 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001929 addSuccessorWithWeight(SwitchBB, Small.BB);
1930 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001931
1932 // Insert the true branch.
1933 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1934 getControlRoot(), Cond,
1935 DAG.getBasicBlock(Small.BB));
1936
1937 // Insert the false branch.
1938 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1939 DAG.getBasicBlock(Default));
1940
1941 DAG.setRoot(BrCond);
1942 return true;
1943 }
1944 }
1945 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 // Rearrange the case blocks so that the last one falls through if possible.
1948 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1949 // The last case block won't fall through into 'NextBlock' if we emit the
1950 // branches in this order. See if rearranging a case value would help.
1951 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1952 if (I->BB == NextBlock) {
1953 std::swap(*I, BackCase);
1954 break;
1955 }
1956 }
1957 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959 // Create a CaseBlock record representing a conditional branch to
1960 // the Case's target mbb if the value being switched on SV is equal
1961 // to C.
1962 MachineBasicBlock *CurBlock = CR.CaseBB;
1963 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1964 MachineBasicBlock *FallThrough;
1965 if (I != E-1) {
1966 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1967 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001968
1969 // Put SV in a virtual register to make it available from the new blocks.
1970 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 } else {
1972 // If the last case doesn't match, go to the default block.
1973 FallThrough = Default;
1974 }
1975
Dan Gohman46510a72010-04-15 01:51:59 +00001976 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 ISD::CondCode CC;
1978 if (I->High == I->Low) {
1979 // This is just small small case range :) containing exactly 1 case
1980 CC = ISD::SETEQ;
1981 LHS = SV; RHS = I->High; MHS = NULL;
1982 } else {
1983 CC = ISD::SETLE;
1984 LHS = I->Low; MHS = SV; RHS = I->High;
1985 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001986
1987 uint32_t ExtraWeight = I->ExtraWeight;
1988 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1989 /* me */ CurBlock,
1990 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992 // If emitting the first comparison, just call visitSwitchCase to emit the
1993 // code into the current block. Otherwise, push the CaseBlock onto the
1994 // vector to be later processed by SDISel, and insert the node's MBB
1995 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001996 if (CurBlock == SwitchBB)
1997 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 else
1999 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 CurBlock = FallThrough;
2002 }
2003
2004 return true;
2005}
2006
2007static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002008 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2010 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002012
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002013static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002014 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002015 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002016 return (LastExt - FirstExt + 1ULL);
2017}
2018
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002020bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2021 CaseRecVector &WorkList,
2022 const Value *SV,
2023 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002024 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 Case& FrontCase = *CR.Range.first;
2026 Case& BackCase = *(CR.Range.second-1);
2027
Chris Lattnere880efe2009-11-07 07:50:34 +00002028 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2029 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030
Chris Lattnere880efe2009-11-07 07:50:34 +00002031 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002032 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 TSize += I->size();
2034
Dan Gohmane0567812010-04-08 23:03:40 +00002035 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002037
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002038 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002039 // The density is TSize / Range. Require at least 40%.
2040 // It should not be possible for IntTSize to saturate for sane code, but make
2041 // sure we handle Range saturation correctly.
2042 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2043 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2044 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 return false;
2046
David Greene4b69d992010-01-05 01:24:57 +00002047 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002048 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002049 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050
2051 // Get the MachineFunction which holds the current MBB. This is used when
2052 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002053 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054
2055 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002057 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058
2059 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2060
2061 // Create a new basic block to hold the code for loading the address
2062 // of the jump table, and jumping to it. Update successor information;
2063 // we will either branch to the default case for the switch, or the jump
2064 // table.
2065 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2066 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002067
2068 addSuccessorWithWeight(CR.CaseBB, Default);
2069 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 // Build a vector of destination BBs, corresponding to each target
2072 // of the jump table. If the value of the jump table slot corresponds to
2073 // a case statement, push the case's BB onto the vector, otherwise, push
2074 // the default BB.
2075 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002078 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2079 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002080
2081 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 DestBBs.push_back(I->BB);
2083 if (TEI==High)
2084 ++I;
2085 } else {
2086 DestBBs.push_back(Default);
2087 }
2088 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2092 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 E = DestBBs.end(); I != E; ++I) {
2094 if (!SuccsHandled[(*I)->getNumber()]) {
2095 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002096 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 }
2098 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002100 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002101 unsigned JTEncoding = TLI.getJumpTableEncoding();
2102 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002103 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105 // Set the jump table information so that we can codegen it as a second
2106 // MachineBasicBlock
2107 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002108 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2109 if (CR.CaseBB == SwitchBB)
2110 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002113 return true;
2114}
2115
2116/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2117/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002118bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2119 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002120 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002121 MachineBasicBlock *Default,
2122 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 // Get the MachineFunction which holds the current MBB. This is used when
2124 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002125 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126
2127 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002129 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130
2131 Case& FrontCase = *CR.Range.first;
2132 Case& BackCase = *(CR.Range.second-1);
2133 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2134
2135 // Size is the number of Cases represented by this range.
2136 unsigned Size = CR.Range.second - CR.Range.first;
2137
Chris Lattnere880efe2009-11-07 07:50:34 +00002138 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2139 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 double FMetric = 0;
2141 CaseItr Pivot = CR.Range.first + Size/2;
2142
2143 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2144 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002145 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2147 I!=E; ++I)
2148 TSize += I->size();
2149
Chris Lattnere880efe2009-11-07 07:50:34 +00002150 APInt LSize = FrontCase.size();
2151 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002152 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002153 << "First: " << First << ", Last: " << Last <<'\n'
2154 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2156 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002157 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2158 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002159 APInt Range = ComputeRange(LEnd, RBegin);
2160 assert((Range - 2ULL).isNonNegative() &&
2161 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002162 // Use volatile double here to avoid excess precision issues on some hosts,
2163 // e.g. that use 80-bit X87 registers.
2164 volatile double LDensity =
2165 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002166 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002167 volatile double RDensity =
2168 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002169 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002170 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002172 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002173 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2174 << "LDensity: " << LDensity
2175 << ", RDensity: " << RDensity << '\n'
2176 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 if (FMetric < Metric) {
2178 Pivot = J;
2179 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002180 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 }
2182
2183 LSize += J->size();
2184 RSize -= J->size();
2185 }
2186 if (areJTsAllowed(TLI)) {
2187 // If our case is dense we *really* should handle it earlier!
2188 assert((FMetric > 0) && "Should handle dense range earlier!");
2189 } else {
2190 Pivot = CR.Range.first + Size/2;
2191 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 CaseRange LHSR(CR.Range.first, Pivot);
2194 CaseRange RHSR(Pivot, CR.Range.second);
2195 Constant *C = Pivot->Low;
2196 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002199 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002201 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // Pivot's Value, then we can branch directly to the LHS's Target,
2203 // rather than creating a leaf node for it.
2204 if ((LHSR.second - LHSR.first) == 1 &&
2205 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002206 cast<ConstantInt>(C)->getValue() ==
2207 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 TrueBB = LHSR.first->BB;
2209 } else {
2210 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2211 CurMF->insert(BBI, TrueBB);
2212 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002213
2214 // Put SV in a virtual register to make it available from the new blocks.
2215 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // Similar to the optimization above, if the Value being switched on is
2219 // known to be less than the Constant CR.LT, and the current Case Value
2220 // is CR.LT - 1, then we can branch directly to the target block for
2221 // the current Case Value, rather than emitting a RHS leaf node for it.
2222 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2224 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 FalseBB = RHSR.first->BB;
2226 } else {
2227 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2228 CurMF->insert(BBI, FalseBB);
2229 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002230
2231 // Put SV in a virtual register to make it available from the new blocks.
2232 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 }
2234
2235 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002236 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 // Otherwise, branch to LHS.
2238 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2239
Dan Gohman99be8ae2010-04-19 22:41:47 +00002240 if (CR.CaseBB == SwitchBB)
2241 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 else
2243 SwitchCases.push_back(CB);
2244
2245 return true;
2246}
2247
2248/// handleBitTestsSwitchCase - if current case range has few destination and
2249/// range span less, than machine word bitwidth, encode case range into series
2250/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002251bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2252 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002253 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002254 MachineBasicBlock* Default,
2255 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002256 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002257 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258
2259 Case& FrontCase = *CR.Range.first;
2260 Case& BackCase = *(CR.Range.second-1);
2261
2262 // Get the MachineFunction which holds the current MBB. This is used when
2263 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002264 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002266 // If target does not have legal shift left, do not emit bit tests at all.
2267 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2268 return false;
2269
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2272 I!=E; ++I) {
2273 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 // Count unique destinations
2278 SmallSet<MachineBasicBlock*, 4> Dests;
2279 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2280 Dests.insert(I->BB);
2281 if (Dests.size() > 3)
2282 // Don't bother the code below, if there are too much unique destinations
2283 return false;
2284 }
David Greene4b69d992010-01-05 01:24:57 +00002285 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002286 << Dests.size() << '\n'
2287 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2291 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002292 APInt cmpRange = maxValue - minValue;
2293
David Greene4b69d992010-01-05 01:24:57 +00002294 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002295 << "Low bound: " << minValue << '\n'
2296 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
Dan Gohmane0567812010-04-08 23:03:40 +00002298 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 (!(Dests.size() == 1 && numCmps >= 3) &&
2300 !(Dests.size() == 2 && numCmps >= 5) &&
2301 !(Dests.size() >= 3 && numCmps >= 6)))
2302 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303
David Greene4b69d992010-01-05 01:24:57 +00002304 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 // Optimize the case where all the case values fit in a
2308 // word without having to subtract minValue. In this case,
2309 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002310 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 CaseBitsVector CasesBits;
2317 unsigned i, count = 0;
2318
2319 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2320 MachineBasicBlock* Dest = I->BB;
2321 for (i = 0; i < count; ++i)
2322 if (Dest == CasesBits[i].BB)
2323 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 if (i == count) {
2326 assert((count < 3) && "Too much destinations to test!");
2327 CasesBits.push_back(CaseBits(0, Dest, 0));
2328 count++;
2329 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002330
2331 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2332 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2333
2334 uint64_t lo = (lowValue - lowBound).getZExtValue();
2335 uint64_t hi = (highValue - lowBound).getZExtValue();
2336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 for (uint64_t j = lo; j <= hi; j++) {
2338 CasesBits[i].Mask |= 1ULL << j;
2339 CasesBits[i].Bits++;
2340 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 }
2343 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 BitTestInfo BTC;
2346
2347 // Figure out which block is immediately after the current one.
2348 MachineFunction::iterator BBI = CR.CaseBB;
2349 ++BBI;
2350
2351 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2352
David Greene4b69d992010-01-05 01:24:57 +00002353 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002355 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002356 << ", Bits: " << CasesBits[i].Bits
2357 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358
2359 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2360 CurMF->insert(BBI, CaseBB);
2361 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2362 CaseBB,
2363 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002364
2365 // Put SV in a virtual register to make it available from the new blocks.
2366 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002368
2369 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002370 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 CR.CaseBB, Default, BTC);
2372
Dan Gohman99be8ae2010-04-19 22:41:47 +00002373 if (CR.CaseBB == SwitchBB)
2374 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 BitTestCases.push_back(BTB);
2377
2378 return true;
2379}
2380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002382size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2383 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002384 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002386 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002389 BasicBlock *SuccBB = SI.getSuccessor(i);
2390 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2391
2392 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 Cases.push_back(Case(SI.getSuccessorValue(i),
2395 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002396 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 }
2398 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2399
2400 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 // Must recompute end() each iteration because it may be
2403 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002404 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2405 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002406 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2407 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408 MachineBasicBlock* nextBB = J->BB;
2409 MachineBasicBlock* currentBB = I->BB;
2410
2411 // If the two neighboring cases go to the same destination, merge them
2412 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002413 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 I->High = J->High;
2415 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002416
2417 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2418 uint32_t CurWeight = currentBB->getBasicBlock() ?
2419 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2420 uint32_t NextWeight = nextBB->getBasicBlock() ?
2421 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2422
2423 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2424 CurWeight + NextWeight);
2425 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 } else {
2427 I = J++;
2428 }
2429 }
2430
2431 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2432 if (I->Low != I->High)
2433 // A range counts double, since it requires two compares.
2434 ++numCmps;
2435 }
2436
2437 return numCmps;
2438}
2439
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002440void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2441 MachineBasicBlock *Last) {
2442 // Update JTCases.
2443 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2444 if (JTCases[i].first.HeaderBB == First)
2445 JTCases[i].first.HeaderBB = Last;
2446
2447 // Update BitTestCases.
2448 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2449 if (BitTestCases[i].Parent == First)
2450 BitTestCases[i].Parent = Last;
2451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002454 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 // Figure out which block is immediately after the current one.
2457 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2459
2460 // If there is only the default destination, branch to it if it is not the
2461 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002462 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 // Update machine-CFG edges.
2464
2465 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002466 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002467 if (Default != NextBlock)
2468 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2469 MVT::Other, getControlRoot(),
2470 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002471
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 return;
2473 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 // If there are any non-default case statements, create a vector of Cases
2476 // representing each one, and sort the vector so that we can efficiently
2477 // create a binary search tree from them.
2478 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002479 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002480 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002481 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002482 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483
2484 // Get the Value to be switched on and default basic blocks, which will be
2485 // inserted into CaseBlock records, representing basic blocks in the binary
2486 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002487 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488
2489 // Push the initial CaseRec onto the worklist
2490 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002491 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2492 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493
2494 while (!WorkList.empty()) {
2495 // Grab a record representing a case range to process off the worklist
2496 CaseRec CR = WorkList.back();
2497 WorkList.pop_back();
2498
Dan Gohman99be8ae2010-04-19 22:41:47 +00002499 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 // If the range has few cases (two or less) emit a series of specific
2503 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002504 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002506
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002507 // If the switch has more than 5 blocks, and at least 40% dense, and the
2508 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002510 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2514 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002515 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 }
2517}
2518
Dan Gohman46510a72010-04-15 01:51:59 +00002519void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002520 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002521
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002522 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002523 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002524 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002525 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002526 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002527 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002528 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002529 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2530 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2531 addSuccessorWithWeight(IndirectBrMBB, Succ);
2532 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002533
Bill Wendling4533cac2010-01-28 21:51:40 +00002534 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2535 MVT::Other, getControlRoot(),
2536 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002537}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002541 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002542 if (isa<Constant>(I.getOperand(0)) &&
2543 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2544 SDValue Op2 = getValue(I.getOperand(1));
2545 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2546 Op2.getValueType(), Op2));
2547 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002549
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002550 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551}
2552
Dan Gohman46510a72010-04-15 01:51:59 +00002553void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554 SDValue Op1 = getValue(I.getOperand(0));
2555 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002556 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2557 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558}
2559
Dan Gohman46510a72010-04-15 01:51:59 +00002560void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561 SDValue Op1 = getValue(I.getOperand(0));
2562 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002563
2564 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2565
Chris Lattnerd3027732011-02-13 09:02:52 +00002566 // Coerce the shift amount to the right type if we can.
2567 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002568 unsigned ShiftSize = ShiftTy.getSizeInBits();
2569 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002570 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002571
Dan Gohman57fc82d2009-04-09 03:51:29 +00002572 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002573 if (ShiftSize > Op2Size)
2574 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002575
Dan Gohman57fc82d2009-04-09 03:51:29 +00002576 // If the operand is larger than the shift count type but the shift
2577 // count type has enough bits to represent any shift value, truncate
2578 // it now. This is a common case and it exposes the truncate to
2579 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002580 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2581 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2582 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002583 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002584 else
Chris Lattnere0751182011-02-13 19:09:16 +00002585 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002586 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002587
Bill Wendling4533cac2010-01-28 21:51:40 +00002588 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2589 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590}
2591
Benjamin Kramer9c640302011-07-08 10:31:30 +00002592void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002593 SDValue Op1 = getValue(I.getOperand(0));
2594 SDValue Op2 = getValue(I.getOperand(1));
2595
2596 // Turn exact SDivs into multiplications.
2597 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2598 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002599 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2600 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002601 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2602 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2603 else
2604 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2605 Op1, Op2));
2606}
2607
Dan Gohman46510a72010-04-15 01:51:59 +00002608void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002610 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002612 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 predicate = ICmpInst::Predicate(IC->getPredicate());
2614 SDValue Op1 = getValue(I.getOperand(0));
2615 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002616 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002617
Owen Andersone50ed302009-08-10 22:56:29 +00002618 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002619 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620}
2621
Dan Gohman46510a72010-04-15 01:51:59 +00002622void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002624 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002626 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 predicate = FCmpInst::Predicate(FC->getPredicate());
2628 SDValue Op1 = getValue(I.getOperand(0));
2629 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002630 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002631 if (TM.Options.NoNaNsFPMath)
2632 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002634 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635}
2636
Dan Gohman46510a72010-04-15 01:51:59 +00002637void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002638 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002639 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2640 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002641 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002642
Bill Wendling49fcff82009-12-21 22:30:11 +00002643 SmallVector<SDValue, 4> Values(NumValues);
2644 SDValue Cond = getValue(I.getOperand(0));
2645 SDValue TrueVal = getValue(I.getOperand(1));
2646 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002647 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2648 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002649
Bill Wendling4533cac2010-01-28 21:51:40 +00002650 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002651 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2652 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002653 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002654 SDValue(TrueVal.getNode(),
2655 TrueVal.getResNo() + i),
2656 SDValue(FalseVal.getNode(),
2657 FalseVal.getResNo() + i));
2658
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2660 DAG.getVTList(&ValueVTs[0], NumValues),
2661 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002662}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663
Dan Gohman46510a72010-04-15 01:51:59 +00002664void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2666 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002667 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002668 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669}
2670
Dan Gohman46510a72010-04-15 01:51:59 +00002671void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2673 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2674 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002675 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677}
2678
Dan Gohman46510a72010-04-15 01:51:59 +00002679void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2681 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2682 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002683 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002684 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685}
2686
Dan Gohman46510a72010-04-15 01:51:59 +00002687void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688 // FPTrunc is never a no-op cast, no need to check
2689 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002690 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002692 DestVT, N,
2693 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002697 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002699 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002700 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701}
2702
Dan Gohman46510a72010-04-15 01:51:59 +00002703void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 // FPToUI is never a no-op cast, no need to check
2705 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002707 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708}
2709
Dan Gohman46510a72010-04-15 01:51:59 +00002710void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 // FPToSI is never a no-op cast, no need to check
2712 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002713 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002714 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715}
2716
Dan Gohman46510a72010-04-15 01:51:59 +00002717void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 // UIToFP is never a no-op cast, no need to check
2719 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002720 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002721 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722}
2723
Dan Gohman46510a72010-04-15 01:51:59 +00002724void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002725 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002727 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002728 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729}
2730
Dan Gohman46510a72010-04-15 01:51:59 +00002731void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 // What to do depends on the size of the integer and the size of the pointer.
2733 // We can either truncate, zero extend, or no-op, accordingly.
2734 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002735 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 // What to do depends on the size of the integer and the size of the pointer.
2741 // We can either truncate, zero extend, or no-op, accordingly.
2742 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002743 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002744 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745}
2746
Dan Gohman46510a72010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002749 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750
Bill Wendling49fcff82009-12-21 22:30:11 +00002751 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002753 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 DestVT, N)); // convert types.
2756 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002757 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758}
2759
Dan Gohman46510a72010-04-15 01:51:59 +00002760void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 SDValue InVec = getValue(I.getOperand(0));
2762 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002763 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002764 TLI.getPointerTy(),
2765 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002766 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2767 TLI.getValueType(I.getType()),
2768 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769}
2770
Dan Gohman46510a72010-04-15 01:51:59 +00002771void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002773 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002774 TLI.getPointerTy(),
2775 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002776 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2777 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778}
2779
Craig Topper51578342012-01-04 09:23:09 +00002780// Utility for visitShuffleVector - Return true if every element in Mask,
2781// begining // from position Pos and ending in Pos+Size, falls within the
2782// specified sequential range [L, L+Pos). or is undef.
2783static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
2784 int Pos, int Size, int Low) {
2785 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
2786 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002788 return true;
2789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002793 SDValue Src1 = getValue(I.getOperand(0));
2794 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 // Convert the ConstantVector mask operand into an array of ints, with -1
2797 // representing undef values.
2798 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002799 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002800 unsigned MaskNumElts = MaskElts.size();
2801 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 if (isa<UndefValue>(MaskElts[i]))
2803 Mask.push_back(-1);
2804 else
2805 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2806 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002807
Owen Andersone50ed302009-08-10 22:56:29 +00002808 EVT VT = TLI.getValueType(I.getType());
2809 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002811
Mon P Wangc7849c22008-11-16 05:06:27 +00002812 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002813 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2814 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002815 return;
2816 }
2817
2818 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002819 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2820 // Mask is longer than the source vectors and is a multiple of the source
2821 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002822 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002823 if (SrcNumElts*2 == MaskNumElts) {
2824 // First check for Src1 in low and Src2 in high
2825 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2826 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2827 // The shuffle is concatenating two vectors together.
2828 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2829 VT, Src1, Src2));
2830 return;
2831 }
2832 // Then check for Src2 in low and Src1 in high
2833 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2834 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2835 // The shuffle is concatenating two vectors together.
2836 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2837 VT, Src2, Src1));
2838 return;
2839 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002840 }
2841
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 // Pad both vectors with undefs to make them the same length as the mask.
2843 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2845 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002846 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2849 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002850 MOps1[0] = Src1;
2851 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002852
2853 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2854 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 &MOps1[0], NumConcat);
2856 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002857 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002859
Mon P Wangaeb06d22008-11-10 04:46:22 +00002860 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002862 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002864 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 MappedOps.push_back(Idx);
2866 else
2867 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002868 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002869
Bill Wendling4533cac2010-01-28 21:51:40 +00002870 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2871 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002872 return;
2873 }
2874
Mon P Wangc7849c22008-11-16 05:06:27 +00002875 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002876 // Analyze the access pattern of the vector to see if we can extract
2877 // two subvectors and do the shuffle. The analysis is done by calculating
2878 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002879 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2880 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002881 int MaxRange[2] = {-1, -1};
2882
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 int Idx = Mask[i];
2885 int Input = 0;
2886 if (Idx < 0)
2887 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002888
Nate Begeman5a5ca152009-04-29 05:20:52 +00002889 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 Input = 1;
2891 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002892 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 if (Idx > MaxRange[Input])
2894 MaxRange[Input] = Idx;
2895 if (Idx < MinRange[Input])
2896 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002897 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002898
Mon P Wangc7849c22008-11-16 05:06:27 +00002899 // Check if the access is smaller than the vector size and can we find
2900 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002901 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2902 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002903 int StartIdx[2]; // StartIdx to extract from
2904 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002905 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 RangeUse[Input] = 0; // Unused
2907 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002909 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002910 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002911 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002912 RangeUse[Input] = 1; // Extract from beginning of the vector
2913 StartIdx[Input] = 0;
2914 } else {
2915 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002916 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002917 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002918 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002919 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002920 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002921 }
2922
Bill Wendling636e2582009-08-21 18:16:06 +00002923 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002924 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002925 return;
2926 }
2927 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2928 // Extract appropriate subvector and generate a vector shuffle
2929 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002930 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002931 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002932 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002933 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002934 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002935 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002936 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002937
Mon P Wangc7849c22008-11-16 05:06:27 +00002938 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002940 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 int Idx = Mask[i];
2942 if (Idx < 0)
2943 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 MappedOps.push_back(Idx - StartIdx[0]);
2946 else
2947 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002948 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002949
Bill Wendling4533cac2010-01-28 21:51:40 +00002950 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2951 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002952 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 }
2954 }
2955
Mon P Wangc7849c22008-11-16 05:06:27 +00002956 // We can't use either concat vectors or extract subvectors so fall back to
2957 // replacing the shuffle with extract and build vector.
2958 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002959 EVT EltVT = VT.getVectorElementType();
2960 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002961 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002962 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002964 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002965 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002967 SDValue Res;
2968
Nate Begeman5a5ca152009-04-29 05:20:52 +00002969 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002970 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2971 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002972 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002973 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2974 EltVT, Src2,
2975 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2976
2977 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978 }
2979 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002980
Bill Wendling4533cac2010-01-28 21:51:40 +00002981 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2982 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983}
2984
Dan Gohman46510a72010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 const Value *Op0 = I.getOperand(0);
2987 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002988 Type *AggTy = I.getType();
2989 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 bool IntoUndef = isa<UndefValue>(Op0);
2991 bool FromUndef = isa<UndefValue>(Op1);
2992
Jay Foadfc6d3a42011-07-13 10:26:04 +00002993 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994
Owen Andersone50ed302009-08-10 22:56:29 +00002995 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002997 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2999
3000 unsigned NumAggValues = AggValueVTs.size();
3001 unsigned NumValValues = ValValueVTs.size();
3002 SmallVector<SDValue, 4> Values(NumAggValues);
3003
3004 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 unsigned i = 0;
3006 // Copy the beginning value(s) from the original aggregate.
3007 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003008 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 SDValue(Agg.getNode(), Agg.getResNo() + i);
3010 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003011 if (NumValValues) {
3012 SDValue Val = getValue(Op1);
3013 for (; i != LinearIndex + NumValValues; ++i)
3014 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3015 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3016 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 // Copy remaining value(s) from the original aggregate.
3018 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003019 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 SDValue(Agg.getNode(), Agg.getResNo() + i);
3021
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3023 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3024 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025}
3026
Dan Gohman46510a72010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003029 Type *AggTy = Op0->getType();
3030 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 bool OutOfUndef = isa<UndefValue>(Op0);
3032
Jay Foadfc6d3a42011-07-13 10:26:04 +00003033 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034
Owen Andersone50ed302009-08-10 22:56:29 +00003035 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3037
3038 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003039
3040 // Ignore a extractvalue that produces an empty object
3041 if (!NumValValues) {
3042 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3043 return;
3044 }
3045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046 SmallVector<SDValue, 4> Values(NumValValues);
3047
3048 SDValue Agg = getValue(Op0);
3049 // Copy out the selected value(s).
3050 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3051 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003052 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003053 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003054 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055
Bill Wendling4533cac2010-01-28 21:51:40 +00003056 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3057 DAG.getVTList(&ValValueVTs[0], NumValValues),
3058 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059}
3060
Dan Gohman46510a72010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003063 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064
Dan Gohman46510a72010-04-15 01:51:59 +00003065 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003067 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003068 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3070 if (Field) {
3071 // N = N + Offset
3072 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003073 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 DAG.getIntPtrConstant(Offset));
3075 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003077 Ty = StTy->getElementType(Field);
3078 } else {
3079 Ty = cast<SequentialType>(Ty)->getElementType();
3080
3081 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003082 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003083 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003084 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003085 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003086 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003088 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003089 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003090 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3091 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003093 else
Evan Chengb1032a82009-02-09 20:54:38 +00003094 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003095
Dale Johannesen66978ee2009-01-31 02:22:37 +00003096 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003097 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003098 continue;
3099 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003102 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3103 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 SDValue IdxN = getValue(Idx);
3105
3106 // If the index is smaller or larger than intptr_t, truncate or extend
3107 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003108 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109
3110 // If this is a multiply by a power of two, turn it into a shl
3111 // immediately. This is a very common case.
3112 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003113 if (ElementSize.isPowerOf2()) {
3114 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003115 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003116 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003117 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003119 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003120 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003121 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 }
3123 }
3124
Scott Michelfdc40a02009-02-17 22:15:04 +00003125 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003126 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 }
3128 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130 setValue(&I, N);
3131}
3132
Dan Gohman46510a72010-04-15 01:51:59 +00003133void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 // If this is a fixed sized alloca in the entry block of the function,
3135 // allocate it statically on the stack.
3136 if (FuncInfo.StaticAllocaMap.count(&I))
3137 return; // getValue will auto-populate this.
3138
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003139 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003140 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 unsigned Align =
3142 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3143 I.getAlignment());
3144
3145 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003146
Owen Andersone50ed302009-08-10 22:56:29 +00003147 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003148 if (AllocSize.getValueType() != IntPtr)
3149 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3150
3151 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3152 AllocSize,
3153 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 // Handle alignment. If the requested alignment is less than or equal to
3156 // the stack alignment, ignore it. If the size is greater than or equal to
3157 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003158 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 if (Align <= StackAlign)
3160 Align = 0;
3161
3162 // Round the size of the allocation up to the stack alignment size
3163 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003164 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003165 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003169 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003170 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3172
3173 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003175 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003176 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 setValue(&I, DSA);
3178 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003180 // Inform the Frame Information that we have just allocated a variable-sized
3181 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003182 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183}
3184
Dan Gohman46510a72010-04-15 01:51:59 +00003185void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003186 if (I.isAtomic())
3187 return visitAtomicLoad(I);
3188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003189 const Value *SV = I.getOperand(0);
3190 SDValue Ptr = getValue(SV);
3191
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003192 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003195 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003196 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003198 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199
Owen Andersone50ed302009-08-10 22:56:29 +00003200 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201 SmallVector<uint64_t, 4> Offsets;
3202 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3203 unsigned NumValues = ValueVTs.size();
3204 if (NumValues == 0)
3205 return;
3206
3207 SDValue Root;
3208 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003209 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 // Serialize volatile loads with other side effects.
3211 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003212 else if (AA->pointsToConstantMemory(
3213 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 // Do not serialize (non-volatile) loads of constant memory with anything.
3215 Root = DAG.getEntryNode();
3216 ConstantMemory = true;
3217 } else {
3218 // Do not serialize non-volatile loads against each other.
3219 Root = DAG.getRoot();
3220 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003222 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003223 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3224 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003225 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003226 unsigned ChainI = 0;
3227 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3228 // Serializing loads here may result in excessive register pressure, and
3229 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3230 // could recover a bit by hoisting nodes upward in the chain by recognizing
3231 // they are side-effect free or do not alias. The optimizer should really
3232 // avoid this case by converting large object/array copies to llvm.memcpy
3233 // (MaxParallelChains should always remain as failsafe).
3234 if (ChainI == MaxParallelChains) {
3235 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3236 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3237 MVT::Other, &Chains[0], ChainI);
3238 Root = Chain;
3239 ChainI = 0;
3240 }
Bill Wendling856ff412009-12-22 00:12:37 +00003241 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3242 PtrVT, Ptr,
3243 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003244 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003245 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003246 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003248 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003249 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003252 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003253 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003254 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 if (isVolatile)
3256 DAG.setRoot(Chain);
3257 else
3258 PendingLoads.push_back(Chain);
3259 }
3260
Bill Wendling4533cac2010-01-28 21:51:40 +00003261 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3262 DAG.getVTList(&ValueVTs[0], NumValues),
3263 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003264}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003265
Dan Gohman46510a72010-04-15 01:51:59 +00003266void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003267 if (I.isAtomic())
3268 return visitAtomicStore(I);
3269
Dan Gohman46510a72010-04-15 01:51:59 +00003270 const Value *SrcV = I.getOperand(0);
3271 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272
Owen Andersone50ed302009-08-10 22:56:29 +00003273 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003274 SmallVector<uint64_t, 4> Offsets;
3275 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3276 unsigned NumValues = ValueVTs.size();
3277 if (NumValues == 0)
3278 return;
3279
3280 // Get the lowered operands. Note that we do this after
3281 // checking if NumResults is zero, because with zero results
3282 // the operands won't have values in the map.
3283 SDValue Src = getValue(SrcV);
3284 SDValue Ptr = getValue(PtrV);
3285
3286 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003287 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3288 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003289 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003290 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003291 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003292 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003293 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003294
Andrew Trickde91f3c2010-11-12 17:50:46 +00003295 unsigned ChainI = 0;
3296 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3297 // See visitLoad comments.
3298 if (ChainI == MaxParallelChains) {
3299 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3300 MVT::Other, &Chains[0], ChainI);
3301 Root = Chain;
3302 ChainI = 0;
3303 }
Bill Wendling856ff412009-12-22 00:12:37 +00003304 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3305 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003306 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3307 SDValue(Src.getNode(), Src.getResNo() + i),
3308 Add, MachinePointerInfo(PtrV, Offsets[i]),
3309 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3310 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003311 }
3312
Devang Patel7e13efa2010-10-26 22:14:52 +00003313 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003314 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003315 ++SDNodeOrder;
3316 AssignOrderingToNode(StoreNode.getNode());
3317 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318}
3319
Eli Friedman26689ac2011-08-03 21:06:02 +00003320static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003321 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003322 bool Before, DebugLoc dl,
3323 SelectionDAG &DAG,
3324 const TargetLowering &TLI) {
3325 // Fence, if necessary
3326 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003327 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003328 Order = Release;
3329 else if (Order == Acquire || Order == Monotonic)
3330 return Chain;
3331 } else {
3332 if (Order == AcquireRelease)
3333 Order = Acquire;
3334 else if (Order == Release || Order == Monotonic)
3335 return Chain;
3336 }
3337 SDValue Ops[3];
3338 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003339 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3340 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003341 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3342}
3343
Eli Friedmanff030482011-07-28 21:48:00 +00003344void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003345 DebugLoc dl = getCurDebugLoc();
3346 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003347 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003348
3349 SDValue InChain = getRoot();
3350
3351 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003352 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3353 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003354
Eli Friedman55ba8162011-07-29 03:05:32 +00003355 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003356 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003357 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003358 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003359 getValue(I.getPointerOperand()),
3360 getValue(I.getCompareOperand()),
3361 getValue(I.getNewValOperand()),
3362 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003363 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3364 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003365
3366 SDValue OutChain = L.getValue(1);
3367
3368 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003369 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3370 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003371
Eli Friedman55ba8162011-07-29 03:05:32 +00003372 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003373 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003374}
3375
3376void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003377 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003378 ISD::NodeType NT;
3379 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003380 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003381 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3382 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3383 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3384 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3385 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3386 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3387 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3388 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3389 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3390 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3391 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3392 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003393 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003394 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003395
3396 SDValue InChain = getRoot();
3397
3398 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003399 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3400 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003401
Eli Friedman55ba8162011-07-29 03:05:32 +00003402 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003403 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003404 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003405 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003406 getValue(I.getPointerOperand()),
3407 getValue(I.getValOperand()),
3408 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003409 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003410 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003411
3412 SDValue OutChain = L.getValue(1);
3413
3414 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003415 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3416 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003417
Eli Friedman55ba8162011-07-29 03:05:32 +00003418 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003419 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003420}
3421
Eli Friedman47f35132011-07-25 23:16:38 +00003422void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003423 DebugLoc dl = getCurDebugLoc();
3424 SDValue Ops[3];
3425 Ops[0] = getRoot();
3426 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3427 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3428 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003429}
3430
Eli Friedman327236c2011-08-24 20:50:09 +00003431void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3432 DebugLoc dl = getCurDebugLoc();
3433 AtomicOrdering Order = I.getOrdering();
3434 SynchronizationScope Scope = I.getSynchScope();
3435
3436 SDValue InChain = getRoot();
3437
Eli Friedman327236c2011-08-24 20:50:09 +00003438 EVT VT = EVT::getEVT(I.getType());
3439
Eli Friedman596f4472011-09-13 22:19:59 +00003440 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003441 report_fatal_error("Cannot generate unaligned atomic load");
3442
Eli Friedman327236c2011-08-24 20:50:09 +00003443 SDValue L =
3444 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3445 getValue(I.getPointerOperand()),
3446 I.getPointerOperand(), I.getAlignment(),
3447 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3448 Scope);
3449
3450 SDValue OutChain = L.getValue(1);
3451
3452 if (TLI.getInsertFencesForAtomic())
3453 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3454 DAG, TLI);
3455
3456 setValue(&I, L);
3457 DAG.setRoot(OutChain);
3458}
3459
3460void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3461 DebugLoc dl = getCurDebugLoc();
3462
3463 AtomicOrdering Order = I.getOrdering();
3464 SynchronizationScope Scope = I.getSynchScope();
3465
3466 SDValue InChain = getRoot();
3467
Eli Friedmanfe731212011-09-13 20:50:54 +00003468 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3469
Eli Friedman596f4472011-09-13 22:19:59 +00003470 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003471 report_fatal_error("Cannot generate unaligned atomic store");
3472
Eli Friedman327236c2011-08-24 20:50:09 +00003473 if (TLI.getInsertFencesForAtomic())
3474 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3475 DAG, TLI);
3476
3477 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003478 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003479 InChain,
3480 getValue(I.getPointerOperand()),
3481 getValue(I.getValueOperand()),
3482 I.getPointerOperand(), I.getAlignment(),
3483 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3484 Scope);
3485
3486 if (TLI.getInsertFencesForAtomic())
3487 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3488 DAG, TLI);
3489
3490 DAG.setRoot(OutChain);
3491}
3492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003493/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3494/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003495void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003496 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003497 bool HasChain = !I.doesNotAccessMemory();
3498 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3499
3500 // Build the operand list.
3501 SmallVector<SDValue, 8> Ops;
3502 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3503 if (OnlyLoad) {
3504 // We don't need to serialize loads against other loads.
3505 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003506 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003507 Ops.push_back(getRoot());
3508 }
3509 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003510
3511 // Info is set by getTgtMemInstrinsic
3512 TargetLowering::IntrinsicInfo Info;
3513 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3514
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003515 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003516 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3517 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003518 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003519
3520 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003521 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3522 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003523 Ops.push_back(Op);
3524 }
3525
Owen Andersone50ed302009-08-10 22:56:29 +00003526 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003527 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003529 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003531
Bob Wilson8d919552009-07-31 22:41:21 +00003532 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003533
3534 // Create the node.
3535 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003536 if (IsTgtIntrinsic) {
3537 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003538 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003539 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003540 Info.memVT,
3541 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003542 Info.align, Info.vol,
3543 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003544 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003545 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003546 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003547 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003549 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003550 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003551 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003552 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003553 }
3554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003555 if (HasChain) {
3556 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3557 if (OnlyLoad)
3558 PendingLoads.push_back(Chain);
3559 else
3560 DAG.setRoot(Chain);
3561 }
Bill Wendling856ff412009-12-22 00:12:37 +00003562
Benjamin Kramerf0127052010-01-05 13:12:22 +00003563 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003564 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003565 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003566 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003567 }
Bill Wendling856ff412009-12-22 00:12:37 +00003568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003569 setValue(&I, Result);
3570 }
3571}
3572
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573/// GetSignificand - Get the significand and build it into a floating-point
3574/// number with exponent of 1:
3575///
3576/// Op = (Op & 0x007fffff) | 0x3f800000;
3577///
3578/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003579static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003580GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3582 DAG.getConstant(0x007fffff, MVT::i32));
3583 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3584 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003586}
3587
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588/// GetExponent - Get the exponent:
3589///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003590/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591///
3592/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003593static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003594GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003595 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3597 DAG.getConstant(0x7f800000, MVT::i32));
3598 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003599 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3601 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003602 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003603}
3604
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605/// getF32Constant - Get 32-bit floating point constant.
3606static SDValue
3607getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609}
3610
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003611// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003612const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003613SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003614 SDValue Op1 = getValue(I.getArgOperand(0));
3615 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003616
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003618 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003619 return 0;
3620}
Bill Wendling74c37652008-12-09 22:08:41 +00003621
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003622/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3623/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003624void
Dan Gohman46510a72010-04-15 01:51:59 +00003625SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003626 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003627 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003628
Gabor Greif0635f352010-06-25 09:38:13 +00003629 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003630 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003631 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003632
3633 // Put the exponent in the right bit position for later addition to the
3634 // final result:
3635 //
3636 // #define LOG2OFe 1.4426950f
3637 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003641
3642 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3644 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003645
3646 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003648 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003649
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003650 if (LimitFloatPrecision <= 6) {
3651 // For floating-point precision of 6:
3652 //
3653 // TwoToFractionalPartOfX =
3654 // 0.997535578f +
3655 // (0.735607626f + 0.252464424f * x) * x;
3656 //
3657 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003661 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3663 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003665 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003666
3667 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003669 TwoToFracPartOfX, IntegerPartOfX);
3670
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003671 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003672 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3673 // For floating-point precision of 12:
3674 //
3675 // TwoToFractionalPartOfX =
3676 // 0.999892986f +
3677 // (0.696457318f +
3678 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3679 //
3680 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3686 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3689 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003691 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003692
3693 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003695 TwoToFracPartOfX, IntegerPartOfX);
3696
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003697 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003698 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3699 // For floating-point precision of 18:
3700 //
3701 // TwoToFractionalPartOfX =
3702 // 0.999999982f +
3703 // (0.693148872f +
3704 // (0.240227044f +
3705 // (0.554906021e-1f +
3706 // (0.961591928e-2f +
3707 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3708 //
3709 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3715 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3718 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3721 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3724 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003725 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3727 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003731
3732 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003734 TwoToFracPartOfX, IntegerPartOfX);
3735
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003736 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003737 }
3738 } else {
3739 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003740 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003741 getValue(I.getArgOperand(0)).getValueType(),
3742 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003743 }
3744
Dale Johannesen59e577f2008-09-05 18:38:42 +00003745 setValue(&I, result);
3746}
3747
Bill Wendling39150252008-09-09 20:39:27 +00003748/// visitLog - Lower a log intrinsic. Handles the special sequences for
3749/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003750void
Dan Gohman46510a72010-04-15 01:51:59 +00003751SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003752 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003753 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003754
Gabor Greif0635f352010-06-25 09:38:13 +00003755 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003756 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003757 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003758 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003759
3760 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003761 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003764
3765 // Get the significand and build it into a floating-point number with
3766 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003767 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003768
3769 if (LimitFloatPrecision <= 6) {
3770 // For floating-point precision of 6:
3771 //
3772 // LogofMantissa =
3773 // -1.1609546f +
3774 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003775 //
Bill Wendling39150252008-09-09 20:39:27 +00003776 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3782 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003784
Scott Michelfdc40a02009-02-17 22:15:04 +00003785 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003787 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3788 // For floating-point precision of 12:
3789 //
3790 // LogOfMantissa =
3791 // -1.7417939f +
3792 // (2.8212026f +
3793 // (-1.4699568f +
3794 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3795 //
3796 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3802 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3805 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3808 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003810
Scott Michelfdc40a02009-02-17 22:15:04 +00003811 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003813 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3814 // For floating-point precision of 18:
3815 //
3816 // LogOfMantissa =
3817 // -2.1072184f +
3818 // (4.2372794f +
3819 // (-3.7029485f +
3820 // (2.2781945f +
3821 // (-0.87823314f +
3822 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3823 //
3824 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3830 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3833 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003834 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3836 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003837 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3839 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003840 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3842 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003844
Scott Michelfdc40a02009-02-17 22:15:04 +00003845 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003847 }
3848 } else {
3849 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003850 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003851 getValue(I.getArgOperand(0)).getValueType(),
3852 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003853 }
3854
Dale Johannesen59e577f2008-09-05 18:38:42 +00003855 setValue(&I, result);
3856}
3857
Bill Wendling3eb59402008-09-09 00:28:24 +00003858/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3859/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003860void
Dan Gohman46510a72010-04-15 01:51:59 +00003861SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003862 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003863 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003864
Gabor Greif0635f352010-06-25 09:38:13 +00003865 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003866 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003867 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003868 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003869
Bill Wendling39150252008-09-09 20:39:27 +00003870 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003871 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003872
Bill Wendling3eb59402008-09-09 00:28:24 +00003873 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003874 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003875 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003876
Bill Wendling3eb59402008-09-09 00:28:24 +00003877 // Different possible minimax approximations of significand in
3878 // floating-point for various degrees of accuracy over [1,2].
3879 if (LimitFloatPrecision <= 6) {
3880 // For floating-point precision of 6:
3881 //
3882 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3883 //
3884 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3890 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003892
Scott Michelfdc40a02009-02-17 22:15:04 +00003893 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003895 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3896 // For floating-point precision of 12:
3897 //
3898 // Log2ofMantissa =
3899 // -2.51285454f +
3900 // (4.07009056f +
3901 // (-2.12067489f +
3902 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003903 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003904 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3910 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3913 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3916 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003917 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003918
Scott Michelfdc40a02009-02-17 22:15:04 +00003919 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003921 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3922 // For floating-point precision of 18:
3923 //
3924 // Log2ofMantissa =
3925 // -3.0400495f +
3926 // (6.1129976f +
3927 // (-5.3420409f +
3928 // (3.2865683f +
3929 // (-1.2669343f +
3930 // (0.27515199f -
3931 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3932 //
3933 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3939 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3942 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3945 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3948 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3951 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003953
Scott Michelfdc40a02009-02-17 22:15:04 +00003954 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003956 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003957 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003958 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003959 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003960 getValue(I.getArgOperand(0)).getValueType(),
3961 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003962 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003963
Dale Johannesen59e577f2008-09-05 18:38:42 +00003964 setValue(&I, result);
3965}
3966
Bill Wendling3eb59402008-09-09 00:28:24 +00003967/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3968/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003969void
Dan Gohman46510a72010-04-15 01:51:59 +00003970SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003971 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003972 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003973
Gabor Greif0635f352010-06-25 09:38:13 +00003974 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003975 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003976 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003977 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003978
Bill Wendling39150252008-09-09 20:39:27 +00003979 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003980 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003983
3984 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003985 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003986 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003987
3988 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003989 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003990 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003991 // Log10ofMantissa =
3992 // -0.50419619f +
3993 // (0.60948995f - 0.10380950f * x) * x;
3994 //
3995 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003997 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4001 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004003
Scott Michelfdc40a02009-02-17 22:15:04 +00004004 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004006 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4007 // For floating-point precision of 12:
4008 //
4009 // Log10ofMantissa =
4010 // -0.64831180f +
4011 // (0.91751397f +
4012 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4013 //
4014 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4020 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4023 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004025
Scott Michelfdc40a02009-02-17 22:15:04 +00004026 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004028 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004029 // For floating-point precision of 18:
4030 //
4031 // Log10ofMantissa =
4032 // -0.84299375f +
4033 // (1.5327582f +
4034 // (-1.0688956f +
4035 // (0.49102474f +
4036 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4037 //
4038 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004042 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4044 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004045 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4047 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004048 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4050 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004051 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4053 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004054 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004055
Scott Michelfdc40a02009-02-17 22:15:04 +00004056 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004058 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004059 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004060 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004061 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004062 getValue(I.getArgOperand(0)).getValueType(),
4063 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004064 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004065
Dale Johannesen59e577f2008-09-05 18:38:42 +00004066 setValue(&I, result);
4067}
4068
Bill Wendlinge10c8142008-09-09 22:39:21 +00004069/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4070/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004071void
Dan Gohman46510a72010-04-15 01:51:59 +00004072SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004073 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004074 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004075
Gabor Greif0635f352010-06-25 09:38:13 +00004076 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004077 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004078 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004079
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004081
4082 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4084 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004085
4086 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004088 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089
4090 if (LimitFloatPrecision <= 6) {
4091 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004092 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004093 // TwoToFractionalPartOfX =
4094 // 0.997535578f +
4095 // (0.735607626f + 0.252464424f * x) * x;
4096 //
4097 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004099 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004101 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4103 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004105 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004106 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004109 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004111 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4112 // For floating-point precision of 12:
4113 //
4114 // TwoToFractionalPartOfX =
4115 // 0.999892986f +
4116 // (0.696457318f +
4117 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4118 //
4119 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004123 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4125 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4128 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004131 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004133
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004134 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004136 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4137 // For floating-point precision of 18:
4138 //
4139 // TwoToFractionalPartOfX =
4140 // 0.999999982f +
4141 // (0.693148872f +
4142 // (0.240227044f +
4143 // (0.554906021e-1f +
4144 // (0.961591928e-2f +
4145 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4146 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4152 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004153 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4155 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004156 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4158 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4161 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4164 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004165 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004167 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004169
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004170 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004172 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004173 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004174 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004175 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004176 getValue(I.getArgOperand(0)).getValueType(),
4177 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004178 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004179
Dale Johannesen601d3c02008-09-05 01:48:15 +00004180 setValue(&I, result);
4181}
4182
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4184/// limited-precision mode with x == 10.0f.
4185void
Dan Gohman46510a72010-04-15 01:51:59 +00004186SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004187 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004188 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004189 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004190 bool IsExp10 = false;
4191
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004193 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4195 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4196 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4197 APFloat Ten(10.0f);
4198 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4199 }
4200 }
4201 }
4202
4203 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004204 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004205
4206 // Put the exponent in the right bit position for later addition to the
4207 // final result:
4208 //
4209 // #define LOG2OF10 3.3219281f
4210 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004212 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004214
4215 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4217 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004218
4219 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004221 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004222
4223 if (LimitFloatPrecision <= 6) {
4224 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004225 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004226 // twoToFractionalPartOfX =
4227 // 0.997535578f +
4228 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004229 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004230 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004234 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4236 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004238 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004239 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004241
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004244 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4245 // For floating-point precision of 12:
4246 //
4247 // TwoToFractionalPartOfX =
4248 // 0.999892986f +
4249 // (0.696457318f +
4250 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4251 //
4252 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004256 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4258 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4261 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004263 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004264 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004266
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004267 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004269 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4270 // For floating-point precision of 18:
4271 //
4272 // TwoToFractionalPartOfX =
4273 // 0.999999982f +
4274 // (0.693148872f +
4275 // (0.240227044f +
4276 // (0.554906021e-1f +
4277 // (0.961591928e-2f +
4278 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4279 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004283 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4285 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004286 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4288 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004289 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4291 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004292 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4294 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004295 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4297 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004298 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004299 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004300 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004302
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004303 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004305 }
4306 } else {
4307 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004308 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004309 getValue(I.getArgOperand(0)).getValueType(),
4310 getValue(I.getArgOperand(0)),
4311 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004312 }
4313
4314 setValue(&I, result);
4315}
4316
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004317
4318/// ExpandPowI - Expand a llvm.powi intrinsic.
4319static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4320 SelectionDAG &DAG) {
4321 // If RHS is a constant, we can expand this out to a multiplication tree,
4322 // otherwise we end up lowering to a call to __powidf2 (for example). When
4323 // optimizing for size, we only want to do this if the expansion would produce
4324 // a small number of multiplies, otherwise we do the full expansion.
4325 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4326 // Get the exponent as a positive value.
4327 unsigned Val = RHSC->getSExtValue();
4328 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004329
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004330 // powi(x, 0) -> 1.0
4331 if (Val == 0)
4332 return DAG.getConstantFP(1.0, LHS.getValueType());
4333
Dan Gohmanae541aa2010-04-15 04:33:49 +00004334 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004335 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4336 // If optimizing for size, don't insert too many multiplies. This
4337 // inserts up to 5 multiplies.
4338 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4339 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004340 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004341 // powi(x,15) generates one more multiply than it should), but this has
4342 // the benefit of being both really simple and much better than a libcall.
4343 SDValue Res; // Logically starts equal to 1.0
4344 SDValue CurSquare = LHS;
4345 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004346 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004347 if (Res.getNode())
4348 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4349 else
4350 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004351 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004352
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004353 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4354 CurSquare, CurSquare);
4355 Val >>= 1;
4356 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004357
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004358 // If the original was negative, invert the result, producing 1/(x*x*x).
4359 if (RHSC->getSExtValue() < 0)
4360 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4361 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4362 return Res;
4363 }
4364 }
4365
4366 // Otherwise, expand to a libcall.
4367 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4368}
4369
Devang Patel227dfdb2011-05-16 21:24:05 +00004370// getTruncatedArgReg - Find underlying register used for an truncated
4371// argument.
4372static unsigned getTruncatedArgReg(const SDValue &N) {
4373 if (N.getOpcode() != ISD::TRUNCATE)
4374 return 0;
4375
4376 const SDValue &Ext = N.getOperand(0);
4377 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4378 const SDValue &CFR = Ext.getOperand(0);
4379 if (CFR.getOpcode() == ISD::CopyFromReg)
4380 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4381 else
4382 if (CFR.getOpcode() == ISD::TRUNCATE)
4383 return getTruncatedArgReg(CFR);
4384 }
4385 return 0;
4386}
4387
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004388/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4389/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4390/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004391bool
Devang Patel78a06e52010-08-25 20:39:26 +00004392SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004393 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004394 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004395 const Argument *Arg = dyn_cast<Argument>(V);
4396 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004397 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004398
Devang Patel719f6a92010-04-29 20:40:36 +00004399 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004400 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4401 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4402
Devang Patela83ce982010-04-29 18:50:36 +00004403 // Ignore inlined function arguments here.
4404 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004405 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004406 return false;
4407
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004408 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004409 // Some arguments' frame index is recorded during argument lowering.
4410 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4411 if (Offset)
4412 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004413
Devang Patel9aee3352011-09-08 22:59:09 +00004414 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004415 if (N.getOpcode() == ISD::CopyFromReg)
4416 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4417 else
4418 Reg = getTruncatedArgReg(N);
4419 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004420 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4421 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4422 if (PR)
4423 Reg = PR;
4424 }
4425 }
4426
Evan Chenga36acad2010-04-29 06:33:38 +00004427 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004428 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004429 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004430 if (VMI != FuncInfo.ValueMap.end())
4431 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004432 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004433
Devang Patel8bc9ef72010-11-02 17:19:03 +00004434 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004435 // Check if frame index is available.
4436 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004437 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004438 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4439 Reg = TRI->getFrameRegister(MF);
4440 Offset = FINode->getIndex();
4441 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004442 }
4443
4444 if (!Reg)
4445 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004446
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004447 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4448 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004449 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004450 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004451 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004452}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004453
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004454// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004455#if defined(_MSC_VER) && defined(setjmp) && \
4456 !defined(setjmp_undefined_for_msvc)
4457# pragma push_macro("setjmp")
4458# undef setjmp
4459# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004460#endif
4461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4463/// we want to emit this as a call to a named external function, return the name
4464/// otherwise lower it and return null.
4465const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004466SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004467 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004468 SDValue Res;
4469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 switch (Intrinsic) {
4471 default:
4472 // By default, turn this into a target intrinsic node.
4473 visitTargetIntrinsic(I, Intrinsic);
4474 return 0;
4475 case Intrinsic::vastart: visitVAStart(I); return 0;
4476 case Intrinsic::vaend: visitVAEnd(I); return 0;
4477 case Intrinsic::vacopy: visitVACopy(I); return 0;
4478 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004479 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004480 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004482 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004483 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004484 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 return 0;
4486 case Intrinsic::setjmp:
4487 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 case Intrinsic::longjmp:
4489 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004490 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004491 // Assert for address < 256 since we support only user defined address
4492 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004493 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004494 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004495 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004496 < 256 &&
4497 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004498 SDValue Op1 = getValue(I.getArgOperand(0));
4499 SDValue Op2 = getValue(I.getArgOperand(1));
4500 SDValue Op3 = getValue(I.getArgOperand(2));
4501 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4502 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004503 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004504 MachinePointerInfo(I.getArgOperand(0)),
4505 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 return 0;
4507 }
Chris Lattner824b9582008-11-21 16:42:48 +00004508 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004509 // Assert for address < 256 since we support only user defined address
4510 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004511 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004512 < 256 &&
4513 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004514 SDValue Op1 = getValue(I.getArgOperand(0));
4515 SDValue Op2 = getValue(I.getArgOperand(1));
4516 SDValue Op3 = getValue(I.getArgOperand(2));
4517 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4518 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004519 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004520 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521 return 0;
4522 }
Chris Lattner824b9582008-11-21 16:42:48 +00004523 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004524 // Assert for address < 256 since we support only user defined address
4525 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004526 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004527 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004528 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004529 < 256 &&
4530 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004531 SDValue Op1 = getValue(I.getArgOperand(0));
4532 SDValue Op2 = getValue(I.getArgOperand(1));
4533 SDValue Op3 = getValue(I.getArgOperand(2));
4534 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4535 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004536 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004537 MachinePointerInfo(I.getArgOperand(0)),
4538 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004539 return 0;
4540 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004541 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004542 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004543 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004544 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004545 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004546 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004547
4548 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4549 // but do not always have a corresponding SDNode built. The SDNodeOrder
4550 // absolute, but not relative, values are different depending on whether
4551 // debug info exists.
4552 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004553
4554 // Check if address has undef value.
4555 if (isa<UndefValue>(Address) ||
4556 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004557 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004558 return 0;
4559 }
4560
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004561 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004562 if (!N.getNode() && isa<Argument>(Address))
4563 // Check unused arguments map.
4564 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004565 SDDbgValue *SDV;
4566 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004567 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004568 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004569 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4570 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4571 Address = BCI->getOperand(0);
4572 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4573
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004574 if (isParameter && !AI) {
4575 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4576 if (FINode)
4577 // Byval parameter. We have a frame index at this point.
4578 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4579 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004580 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004581 // Address is an argument, so try to emit its dbg value using
4582 // virtual register info from the FuncInfo.ValueMap.
4583 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004584 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004585 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004586 } else if (AI)
4587 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4588 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004589 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004590 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004591 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004592 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004593 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004594 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4595 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004596 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004597 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004598 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004599 // If variable is pinned by a alloca in dominating bb then
4600 // use StaticAllocaMap.
4601 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004602 if (AI->getParent() != DI.getParent()) {
4603 DenseMap<const AllocaInst*, int>::iterator SI =
4604 FuncInfo.StaticAllocaMap.find(AI);
4605 if (SI != FuncInfo.StaticAllocaMap.end()) {
4606 SDV = DAG.getDbgValue(Variable, SI->second,
4607 0, dl, SDNodeOrder);
4608 DAG.AddDbgValue(SDV, 0, false);
4609 return 0;
4610 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004611 }
4612 }
Devang Patelafeaae72010-12-06 22:39:26 +00004613 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004614 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004615 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004617 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004618 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004619 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004620 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004621 return 0;
4622
4623 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004624 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004625 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004626 if (!V)
4627 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004628
4629 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4630 // but do not always have a corresponding SDNode built. The SDNodeOrder
4631 // absolute, but not relative, values are different depending on whether
4632 // debug info exists.
4633 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004634 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004635 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004636 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4637 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004638 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004639 // Do not use getValue() in here; we don't want to generate code at
4640 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004641 SDValue N = NodeMap[V];
4642 if (!N.getNode() && isa<Argument>(V))
4643 // Check unused arguments map.
4644 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004645 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004646 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004647 SDV = DAG.getDbgValue(Variable, N.getNode(),
4648 N.getResNo(), Offset, dl, SDNodeOrder);
4649 DAG.AddDbgValue(SDV, N.getNode(), false);
4650 }
Devang Patela778f5c2011-02-18 22:43:42 +00004651 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004652 // Do not call getValue(V) yet, as we don't want to generate code.
4653 // Remember it for later.
4654 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4655 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004656 } else {
Devang Patel00190342010-03-15 19:15:44 +00004657 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004658 // data available is an unreferenced parameter.
4659 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004660 }
Devang Patel00190342010-03-15 19:15:44 +00004661 }
4662
4663 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004664 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004665 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004666 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004667 // Don't handle byval struct arguments or VLAs, for example.
4668 if (!AI)
4669 return 0;
4670 DenseMap<const AllocaInst*, int>::iterator SI =
4671 FuncInfo.StaticAllocaMap.find(AI);
4672 if (SI == FuncInfo.StaticAllocaMap.end())
4673 return 0; // VLAs.
4674 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004675
Chris Lattner512063d2010-04-05 06:19:28 +00004676 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4677 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4678 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004679 return 0;
4680 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004683 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004684 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 SDValue Ops[1];
4687 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004688 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 setValue(&I, Op);
4690 DAG.setRoot(Op.getValue(1));
4691 return 0;
4692 }
4693
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004694 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004695 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004696 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004697 if (CallMBB->isLandingPad())
4698 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004699 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004701 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004703 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4704 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004705 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004707
Chris Lattner3a5815f2009-09-17 23:54:54 +00004708 // Insert the EHSELECTION instruction.
4709 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4710 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004711 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004712 Ops[1] = getRoot();
4713 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004714 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004715 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004716 return 0;
4717 }
4718
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004719 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004720 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004721 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004722 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4723 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004724 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 return 0;
4726 }
4727
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004728 case Intrinsic::eh_return_i32:
4729 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004730 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4731 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4732 MVT::Other,
4733 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004734 getValue(I.getArgOperand(0)),
4735 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004737 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004738 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004739 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004741 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004742 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004743 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004744 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004745 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004746 TLI.getPointerTy()),
4747 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004748 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004749 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004750 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004751 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4752 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004753 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004755 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004756 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004757 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004758 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004759 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004760
Chris Lattner512063d2010-04-05 06:19:28 +00004761 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004762 return 0;
4763 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004764 case Intrinsic::eh_sjlj_functioncontext: {
4765 // Get and store the index of the function context.
4766 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004767 AllocaInst *FnCtx =
4768 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004769 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4770 MFI->setFunctionContextIndex(FI);
4771 return 0;
4772 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004773 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004774 SDValue Ops[2];
4775 Ops[0] = getRoot();
4776 Ops[1] = getValue(I.getArgOperand(0));
4777 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4778 DAG.getVTList(MVT::i32, MVT::Other),
4779 Ops, 2);
4780 setValue(&I, Op.getValue(0));
4781 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004782 return 0;
4783 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004784 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004785 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004786 getRoot(), getValue(I.getArgOperand(0))));
4787 return 0;
4788 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004789
Dale Johannesen0488fb62010-09-30 23:57:10 +00004790 case Intrinsic::x86_mmx_pslli_w:
4791 case Intrinsic::x86_mmx_pslli_d:
4792 case Intrinsic::x86_mmx_pslli_q:
4793 case Intrinsic::x86_mmx_psrli_w:
4794 case Intrinsic::x86_mmx_psrli_d:
4795 case Intrinsic::x86_mmx_psrli_q:
4796 case Intrinsic::x86_mmx_psrai_w:
4797 case Intrinsic::x86_mmx_psrai_d: {
4798 SDValue ShAmt = getValue(I.getArgOperand(1));
4799 if (isa<ConstantSDNode>(ShAmt)) {
4800 visitTargetIntrinsic(I, Intrinsic);
4801 return 0;
4802 }
4803 unsigned NewIntrinsic = 0;
4804 EVT ShAmtVT = MVT::v2i32;
4805 switch (Intrinsic) {
4806 case Intrinsic::x86_mmx_pslli_w:
4807 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4808 break;
4809 case Intrinsic::x86_mmx_pslli_d:
4810 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4811 break;
4812 case Intrinsic::x86_mmx_pslli_q:
4813 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4814 break;
4815 case Intrinsic::x86_mmx_psrli_w:
4816 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4817 break;
4818 case Intrinsic::x86_mmx_psrli_d:
4819 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4820 break;
4821 case Intrinsic::x86_mmx_psrli_q:
4822 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4823 break;
4824 case Intrinsic::x86_mmx_psrai_w:
4825 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4826 break;
4827 case Intrinsic::x86_mmx_psrai_d:
4828 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4829 break;
4830 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4831 }
4832
4833 // The vector shift intrinsics with scalars uses 32b shift amounts but
4834 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4835 // to be zero.
4836 // We must do this early because v2i32 is not a legal type.
4837 DebugLoc dl = getCurDebugLoc();
4838 SDValue ShOps[2];
4839 ShOps[0] = ShAmt;
4840 ShOps[1] = DAG.getConstant(0, MVT::i32);
4841 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4842 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004843 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004844 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4845 DAG.getConstant(NewIntrinsic, MVT::i32),
4846 getValue(I.getArgOperand(0)), ShAmt);
4847 setValue(&I, Res);
4848 return 0;
4849 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004850 case Intrinsic::convertff:
4851 case Intrinsic::convertfsi:
4852 case Intrinsic::convertfui:
4853 case Intrinsic::convertsif:
4854 case Intrinsic::convertuif:
4855 case Intrinsic::convertss:
4856 case Intrinsic::convertsu:
4857 case Intrinsic::convertus:
4858 case Intrinsic::convertuu: {
4859 ISD::CvtCode Code = ISD::CVT_INVALID;
4860 switch (Intrinsic) {
4861 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4862 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4863 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4864 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4865 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4866 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4867 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4868 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4869 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4870 }
Owen Andersone50ed302009-08-10 22:56:29 +00004871 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004872 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004873 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4874 DAG.getValueType(DestVT),
4875 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004876 getValue(I.getArgOperand(1)),
4877 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004878 Code);
4879 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004880 return 0;
4881 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004883 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004884 getValue(I.getArgOperand(0)).getValueType(),
4885 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 return 0;
4887 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004888 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4889 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 return 0;
4891 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004892 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004893 getValue(I.getArgOperand(0)).getValueType(),
4894 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004895 return 0;
4896 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004897 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004898 getValue(I.getArgOperand(0)).getValueType(),
4899 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004901 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004902 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004903 return 0;
4904 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004905 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004906 return 0;
4907 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004908 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004909 return 0;
4910 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004911 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004912 return 0;
4913 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004914 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004915 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004916 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004917 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004919 case Intrinsic::fma:
4920 setValue(&I, DAG.getNode(ISD::FMA, dl,
4921 getValue(I.getArgOperand(0)).getValueType(),
4922 getValue(I.getArgOperand(0)),
4923 getValue(I.getArgOperand(1)),
4924 getValue(I.getArgOperand(2))));
4925 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004926 case Intrinsic::convert_to_fp16:
4927 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004928 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004929 return 0;
4930 case Intrinsic::convert_from_fp16:
4931 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004932 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004933 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004935 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004936 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004937 return 0;
4938 }
4939 case Intrinsic::readcyclecounter: {
4940 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004941 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4942 DAG.getVTList(MVT::i64, MVT::Other),
4943 &Op, 1);
4944 setValue(&I, Res);
4945 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004949 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004950 getValue(I.getArgOperand(0)).getValueType(),
4951 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 return 0;
4953 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004954 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004955 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004957 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4958 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 return 0;
4960 }
4961 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004962 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004963 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004965 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4966 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 return 0;
4968 }
4969 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004970 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004972 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
4975 case Intrinsic::stacksave: {
4976 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004977 Res = DAG.getNode(ISD::STACKSAVE, dl,
4978 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4979 setValue(&I, Res);
4980 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 return 0;
4982 }
4983 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004984 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004985 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004986 return 0;
4987 }
Bill Wendling57344502008-11-18 11:01:33 +00004988 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004989 // Emit code into the DAG to store the stack guard onto the stack.
4990 MachineFunction &MF = DAG.getMachineFunction();
4991 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004992 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004993
Gabor Greif0635f352010-06-25 09:38:13 +00004994 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4995 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004996
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004997 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004998 MFI->setStackProtectorIndex(FI);
4999
5000 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5001
5002 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005003 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005004 MachinePointerInfo::getFixedStack(FI),
5005 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005006 setValue(&I, Res);
5007 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005008 return 0;
5009 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005010 case Intrinsic::objectsize: {
5011 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005012 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005013
5014 assert(CI && "Non-constant type in __builtin_object_size?");
5015
Gabor Greif0635f352010-06-25 09:38:13 +00005016 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005017 EVT Ty = Arg.getValueType();
5018
Dan Gohmane368b462010-06-18 14:22:04 +00005019 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005020 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005021 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005022 Res = DAG.getConstant(0, Ty);
5023
5024 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005025 return 0;
5026 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 case Intrinsic::var_annotation:
5028 // Discard annotate attributes
5029 return 0;
5030
5031 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005032 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033
5034 SDValue Ops[6];
5035 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005036 Ops[1] = getValue(I.getArgOperand(0));
5037 Ops[2] = getValue(I.getArgOperand(1));
5038 Ops[3] = getValue(I.getArgOperand(2));
5039 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 Ops[5] = DAG.getSrcValue(F);
5041
Duncan Sands4a544a72011-09-06 13:37:06 +00005042 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043
Duncan Sands4a544a72011-09-06 13:37:06 +00005044 DAG.setRoot(Res);
5045 return 0;
5046 }
5047 case Intrinsic::adjust_trampoline: {
5048 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5049 TLI.getPointerTy(),
5050 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 return 0;
5052 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 case Intrinsic::gcroot:
5054 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005055 const Value *Alloca = I.getArgOperand(0);
5056 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5059 GFI->addStackRoot(FI->getIndex(), TypeMap);
5060 }
5061 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062 case Intrinsic::gcread:
5063 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005064 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005065 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005066 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005068
5069 case Intrinsic::expect: {
5070 // Just replace __builtin_expect(exp, c) with EXP.
5071 setValue(&I, getValue(I.getArgOperand(0)));
5072 return 0;
5073 }
5074
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005075 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005076 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005077 if (TrapFuncName.empty()) {
5078 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5079 return 0;
5080 }
5081 TargetLowering::ArgListTy Args;
5082 std::pair<SDValue, SDValue> Result =
5083 TLI.LowerCallTo(getRoot(), I.getType(),
5084 false, false, false, false, 0, CallingConv::C,
5085 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5086 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5087 Args, DAG, getCurDebugLoc());
5088 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005089 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005090 }
Bill Wendlingef375462008-11-21 02:38:44 +00005091 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005092 return implVisitAluOverflow(I, ISD::UADDO);
5093 case Intrinsic::sadd_with_overflow:
5094 return implVisitAluOverflow(I, ISD::SADDO);
5095 case Intrinsic::usub_with_overflow:
5096 return implVisitAluOverflow(I, ISD::USUBO);
5097 case Intrinsic::ssub_with_overflow:
5098 return implVisitAluOverflow(I, ISD::SSUBO);
5099 case Intrinsic::umul_with_overflow:
5100 return implVisitAluOverflow(I, ISD::UMULO);
5101 case Intrinsic::smul_with_overflow:
5102 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005104 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005105 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005106 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005107 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005108 Ops[1] = getValue(I.getArgOperand(0));
5109 Ops[2] = getValue(I.getArgOperand(1));
5110 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005111 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005112 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5113 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005114 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005115 EVT::getIntegerVT(*Context, 8),
5116 MachinePointerInfo(I.getArgOperand(0)),
5117 0, /* align */
5118 false, /* volatile */
5119 rw==0, /* read */
5120 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005121 return 0;
5122 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005123
5124 case Intrinsic::invariant_start:
5125 case Intrinsic::lifetime_start:
5126 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005127 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005128 return 0;
5129 case Intrinsic::invariant_end:
5130 case Intrinsic::lifetime_end:
5131 // Discard region information.
5132 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 }
5134}
5135
Dan Gohman46510a72010-04-15 01:51:59 +00005136void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005137 bool isTailCall,
5138 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005139 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5140 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5141 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005142 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005143 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144
5145 TargetLowering::ArgListTy Args;
5146 TargetLowering::ArgListEntry Entry;
5147 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005148
5149 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005150 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005151 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005152 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5153 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005154
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005155 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005156 DAG.getMachineFunction(),
5157 FTy->isVarArg(), Outs,
5158 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005159
5160 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005161 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005162
5163 if (!CanLowerReturn) {
5164 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5165 FTy->getReturnType());
5166 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5167 FTy->getReturnType());
5168 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005169 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005170 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005171
Chris Lattnerecf42c42010-09-21 16:36:31 +00005172 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005173 Entry.Node = DemoteStackSlot;
5174 Entry.Ty = StackSlotPtrType;
5175 Entry.isSExt = false;
5176 Entry.isZExt = false;
5177 Entry.isInReg = false;
5178 Entry.isSRet = true;
5179 Entry.isNest = false;
5180 Entry.isByVal = false;
5181 Entry.Alignment = Align;
5182 Args.push_back(Entry);
5183 RetTy = Type::getVoidTy(FTy->getContext());
5184 }
5185
Dan Gohman46510a72010-04-15 01:51:59 +00005186 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005187 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005188 const Value *V = *i;
5189
5190 // Skip empty types
5191 if (V->getType()->isEmptyTy())
5192 continue;
5193
5194 SDValue ArgNode = getValue(V);
5195 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196
5197 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005198 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5199 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5200 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5201 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5202 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5203 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005204 Entry.Alignment = CS.getParamAlignment(attrInd);
5205 Args.push_back(Entry);
5206 }
5207
Chris Lattner512063d2010-04-05 06:19:28 +00005208 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 // Insert a label before the invoke call to mark the try range. This can be
5210 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005211 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005212
Jim Grosbachca752c92010-01-28 01:45:32 +00005213 // For SjLj, keep track of which landing pads go with which invokes
5214 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005215 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005216 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005217 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005218 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005219
Jim Grosbachca752c92010-01-28 01:45:32 +00005220 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005221 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005222 }
5223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 // Both PendingLoads and PendingExports must be flushed here;
5225 // this call might not return.
5226 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005227 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 }
5229
Dan Gohman98ca4f22009-08-05 01:29:28 +00005230 // Check if target-independent constraints permit a tail call here.
5231 // Target-dependent constraints are checked within TLI.LowerCallTo.
5232 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005233 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005234 isTailCall = false;
5235
Dan Gohmanbadcda42010-08-28 00:51:03 +00005236 // If there's a possibility that fast-isel has already selected some amount
5237 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005238 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005239 isTailCall = false;
5240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005242 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005243 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005244 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005245 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005246 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005247 isTailCall,
5248 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005249 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005250 assert((isTailCall || Result.second.getNode()) &&
5251 "Non-null chain expected with non-tail call!");
5252 assert((Result.second.getNode() || !Result.first.getNode()) &&
5253 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005254 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005255 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005256 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005257 // The instruction result is the result of loading from the
5258 // hidden sret parameter.
5259 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005260 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005261
5262 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5263 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5264 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005265 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005266 SmallVector<SDValue, 4> Values(NumValues);
5267 SmallVector<SDValue, 4> Chains(NumValues);
5268
5269 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005270 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5271 DemoteStackSlot,
5272 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005273 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005274 Add,
5275 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005276 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005277 Values[i] = L;
5278 Chains[i] = L.getValue(1);
5279 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005280
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005281 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5282 MVT::Other, &Chains[0], NumValues);
5283 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005284
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005285 // Collect the legal value parts into potentially illegal values
5286 // that correspond to the original function's return values.
5287 SmallVector<EVT, 4> RetTys;
5288 RetTy = FTy->getReturnType();
5289 ComputeValueVTs(TLI, RetTy, RetTys);
5290 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5291 SmallVector<SDValue, 4> ReturnValues;
5292 unsigned CurReg = 0;
5293 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5294 EVT VT = RetTys[I];
5295 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5296 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005297
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005298 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005299 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005300 RegisterVT, VT, AssertOp);
5301 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005302 CurReg += NumRegs;
5303 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005304
Bill Wendling4533cac2010-01-28 21:51:40 +00005305 setValue(CS.getInstruction(),
5306 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5307 DAG.getVTList(&RetTys[0], RetTys.size()),
5308 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005309 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005310
Evan Chengc249e482011-04-01 19:57:01 +00005311 // Assign order to nodes here. If the call does not produce a result, it won't
5312 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005313 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005314 // As a special case, a null chain means that a tail call has been emitted and
5315 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005316 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005317 ++SDNodeOrder;
5318 AssignOrderingToNode(DAG.getRoot().getNode());
5319 } else {
5320 DAG.setRoot(Result.second);
5321 ++SDNodeOrder;
5322 AssignOrderingToNode(Result.second.getNode());
5323 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324
Chris Lattner512063d2010-04-05 06:19:28 +00005325 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 // Insert a label at the end of the invoke call to mark the try range. This
5327 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005328 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005329 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005330
5331 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005332 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005333 }
5334}
5335
Chris Lattner8047d9a2009-12-24 00:37:38 +00005336/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5337/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005338static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5339 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005340 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005341 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005342 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005343 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005344 if (C->isNullValue())
5345 continue;
5346 // Unknown instruction.
5347 return false;
5348 }
5349 return true;
5350}
5351
Dan Gohman46510a72010-04-15 01:51:59 +00005352static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005353 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005354 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005355
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356 // Check to see if this load can be trivially constant folded, e.g. if the
5357 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005358 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005360 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005361 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005362
Dan Gohman46510a72010-04-15 01:51:59 +00005363 if (const Constant *LoadCst =
5364 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5365 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005366 return Builder.getValue(LoadCst);
5367 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005368
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5370 // still constant memory, the input chain can be the entry node.
5371 SDValue Root;
5372 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005373
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 // Do not serialize (non-volatile) loads of constant memory with anything.
5375 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5376 Root = Builder.DAG.getEntryNode();
5377 ConstantMemory = true;
5378 } else {
5379 // Do not serialize non-volatile loads against each other.
5380 Root = Builder.DAG.getRoot();
5381 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005382
Chris Lattner8047d9a2009-12-24 00:37:38 +00005383 SDValue Ptr = Builder.getValue(PtrVal);
5384 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005385 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005386 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005387 false /*nontemporal*/,
5388 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005389
Chris Lattner8047d9a2009-12-24 00:37:38 +00005390 if (!ConstantMemory)
5391 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5392 return LoadVal;
5393}
5394
5395
5396/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5397/// If so, return true and lower it, otherwise return false and it will be
5398/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005399bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005400 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005401 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005403
Gabor Greif0635f352010-06-25 09:38:13 +00005404 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005405 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005406 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005407 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005408 return false;
5409
Gabor Greif0635f352010-06-25 09:38:13 +00005410 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005411
Chris Lattner8047d9a2009-12-24 00:37:38 +00005412 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5413 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005414 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5415 bool ActuallyDoIt = true;
5416 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005417 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005418 switch (Size->getZExtValue()) {
5419 default:
5420 LoadVT = MVT::Other;
5421 LoadTy = 0;
5422 ActuallyDoIt = false;
5423 break;
5424 case 2:
5425 LoadVT = MVT::i16;
5426 LoadTy = Type::getInt16Ty(Size->getContext());
5427 break;
5428 case 4:
5429 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005430 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005431 break;
5432 case 8:
5433 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005434 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005435 break;
5436 /*
5437 case 16:
5438 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005439 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005440 LoadTy = VectorType::get(LoadTy, 4);
5441 break;
5442 */
5443 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005444
Chris Lattner04b091a2009-12-24 01:07:17 +00005445 // This turns into unaligned loads. We only do this if the target natively
5446 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5447 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005448
Chris Lattner04b091a2009-12-24 01:07:17 +00005449 // Require that we can find a legal MVT, and only do this if the target
5450 // supports unaligned loads of that type. Expanding into byte loads would
5451 // bloat the code.
5452 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5453 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5454 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5455 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5456 ActuallyDoIt = false;
5457 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005458
Chris Lattner04b091a2009-12-24 01:07:17 +00005459 if (ActuallyDoIt) {
5460 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5461 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005462
Chris Lattner04b091a2009-12-24 01:07:17 +00005463 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5464 ISD::SETNE);
5465 EVT CallVT = TLI.getValueType(I.getType(), true);
5466 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5467 return true;
5468 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005469 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005470
5471
Chris Lattner8047d9a2009-12-24 00:37:38 +00005472 return false;
5473}
5474
5475
Dan Gohman46510a72010-04-15 01:51:59 +00005476void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005477 // Handle inline assembly differently.
5478 if (isa<InlineAsm>(I.getCalledValue())) {
5479 visitInlineAsm(&I);
5480 return;
5481 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005482
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005483 // See if any floating point values are being passed to this function. This is
5484 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005485 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005486 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5487 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5488 if (FT->isVarArg() &&
5489 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5490 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005491 Type* T = I.getArgOperand(i)->getType();
5492 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005493 i != e; ++i) {
5494 if (!i->isFloatingPointTy()) continue;
5495 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5496 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005497 }
5498 }
5499 }
5500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 const char *RenameFn = 0;
5502 if (Function *F = I.getCalledFunction()) {
5503 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005504 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005505 if (unsigned IID = II->getIntrinsicID(F)) {
5506 RenameFn = visitIntrinsicCall(I, IID);
5507 if (!RenameFn)
5508 return;
5509 }
5510 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 if (unsigned IID = F->getIntrinsicID()) {
5512 RenameFn = visitIntrinsicCall(I, IID);
5513 if (!RenameFn)
5514 return;
5515 }
5516 }
5517
5518 // Check for well-known libc/libm calls. If the function is internal, it
5519 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005520 if (!F->hasLocalLinkage() && F->hasName()) {
5521 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005522 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5523 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5524 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005525 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005526 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5527 I.getType() == I.getArgOperand(0)->getType() &&
5528 I.getType() == I.getArgOperand(1)->getType()) {
5529 SDValue LHS = getValue(I.getArgOperand(0));
5530 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005531 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5532 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 return;
5534 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005535 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5536 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5537 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005538 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005539 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5540 I.getType() == I.getArgOperand(0)->getType()) {
5541 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005542 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5543 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 return;
5545 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005546 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5547 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5548 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005549 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005550 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5551 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005552 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005553 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005554 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5555 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 return;
5557 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005558 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5559 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5560 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005561 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005562 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5563 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005564 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005565 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005566 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5567 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 return;
5569 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005570 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5571 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5572 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005573 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005574 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5575 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005576 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005577 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005578 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5579 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005580 return;
5581 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005582 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5583 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5584 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005585 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5586 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5587 I.getType() == I.getArgOperand(0)->getType()) {
5588 SDValue Tmp = getValue(I.getArgOperand(0));
5589 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5590 Tmp.getValueType(), Tmp));
5591 return;
5592 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005593 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5594 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5595 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005596 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5597 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5598 I.getType() == I.getArgOperand(0)->getType()) {
5599 SDValue Tmp = getValue(I.getArgOperand(0));
5600 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5601 Tmp.getValueType(), Tmp));
5602 return;
5603 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005604 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5605 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5606 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005607 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5608 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5609 I.getType() == I.getArgOperand(0)->getType()) {
5610 SDValue Tmp = getValue(I.getArgOperand(0));
5611 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5612 Tmp.getValueType(), Tmp));
5613 return;
5614 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005615 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5616 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5617 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005618 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5619 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5620 I.getType() == I.getArgOperand(0)->getType()) {
5621 SDValue Tmp = getValue(I.getArgOperand(0));
5622 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5623 Tmp.getValueType(), Tmp));
5624 return;
5625 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005626 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5627 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5628 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005629 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5630 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5631 I.getType() == I.getArgOperand(0)->getType()) {
5632 SDValue Tmp = getValue(I.getArgOperand(0));
5633 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5634 Tmp.getValueType(), Tmp));
5635 return;
5636 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005637 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5638 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5639 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5640 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5641 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5642 I.getType() == I.getArgOperand(0)->getType()) {
5643 SDValue Tmp = getValue(I.getArgOperand(0));
5644 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5645 Tmp.getValueType(), Tmp));
5646 return;
5647 }
5648 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5649 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5650 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5651 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5652 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5653 I.getType() == I.getArgOperand(0)->getType()) {
5654 SDValue Tmp = getValue(I.getArgOperand(0));
5655 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5656 Tmp.getValueType(), Tmp));
5657 return;
5658 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005659 } else if (Name == "memcmp") {
5660 if (visitMemCmpCall(I))
5661 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 }
5663 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 SDValue Callee;
5667 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005668 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 else
Bill Wendling056292f2008-09-16 21:48:12 +00005670 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671
Bill Wendling0d580132009-12-23 01:28:19 +00005672 // Check if we can potentially perform a tail call. More detailed checking is
5673 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005674 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675}
5676
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005677namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679/// AsmOperandInfo - This contains information for each constraint that we are
5680/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005681class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005682public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 /// CallOperand - If this is the result output operand or a clobber
5684 /// this is null, otherwise it is the incoming operand to the CallInst.
5685 /// This gets modified as the asm is processed.
5686 SDValue CallOperand;
5687
5688 /// AssignedRegs - If this is a register or register class operand, this
5689 /// contains the set of register corresponding to the operand.
5690 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
John Thompsoneac6e1d2010-09-13 18:15:37 +00005692 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5697 /// busy in OutputRegs/InputRegs.
5698 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 std::set<unsigned> &InputRegs,
5701 const TargetRegisterInfo &TRI) const {
5702 if (isOutReg) {
5703 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5704 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5705 }
5706 if (isInReg) {
5707 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5708 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5709 }
5710 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005711
Owen Andersone50ed302009-08-10 22:56:29 +00005712 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005713 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005715 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005716 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005717 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005719
Chris Lattner81249c92008-10-17 17:05:25 +00005720 if (isa<BasicBlock>(CallOperandVal))
5721 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005723 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005724
Eric Christophercef81b72011-05-09 20:04:43 +00005725 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005726 // If this is an indirect operand, the operand is a pointer to the
5727 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005728 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005729 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005730 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005731 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005732 OpTy = PtrTy->getElementType();
5733 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Eric Christophercef81b72011-05-09 20:04:43 +00005735 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005736 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005737 if (STy->getNumElements() == 1)
5738 OpTy = STy->getElementType(0);
5739
Chris Lattner81249c92008-10-17 17:05:25 +00005740 // If OpTy is not a single value, it may be a struct/union that we
5741 // can tile with integers.
5742 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5743 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5744 switch (BitSize) {
5745 default: break;
5746 case 1:
5747 case 8:
5748 case 16:
5749 case 32:
5750 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005751 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005752 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005753 break;
5754 }
5755 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005756
Chris Lattner81249c92008-10-17 17:05:25 +00005757 return TLI.getValueType(OpTy, true);
5758 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760private:
5761 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5762 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005763 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764 const TargetRegisterInfo &TRI) {
5765 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5766 Regs.insert(Reg);
5767 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5768 for (; *Aliases; ++Aliases)
5769 Regs.insert(*Aliases);
5770 }
5771};
Dan Gohman462f6b52010-05-29 17:53:24 +00005772
John Thompson44ab89e2010-10-29 17:29:13 +00005773typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5774
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005775} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777/// GetRegistersForValue - Assign registers (virtual or physical) for the
5778/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005779/// register allocator to handle the assignment process. However, if the asm
5780/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781/// allocation. This produces generally horrible, but correct, code.
5782///
5783/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784/// Input and OutputRegs are the set of already allocated physical registers.
5785///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005786static void GetRegistersForValue(SelectionDAG &DAG,
5787 const TargetLowering &TLI,
5788 DebugLoc DL,
5789 SDISelAsmOperandInfo &OpInfo,
5790 std::set<unsigned> &OutputRegs,
5791 std::set<unsigned> &InputRegs) {
5792 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005793
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 // Compute whether this value requires an input register, an output register,
5795 // or both.
5796 bool isOutReg = false;
5797 bool isInReg = false;
5798 switch (OpInfo.Type) {
5799 case InlineAsm::isOutput:
5800 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005801
5802 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005803 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005804 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 break;
5806 case InlineAsm::isInput:
5807 isInReg = true;
5808 isOutReg = false;
5809 break;
5810 case InlineAsm::isClobber:
5811 isOutReg = true;
5812 isInReg = true;
5813 break;
5814 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005815
5816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 MachineFunction &MF = DAG.getMachineFunction();
5818 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 // If this is a constraint for a single physreg, or a constraint for a
5821 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005822 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5824 OpInfo.ConstraintVT);
5825
5826 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005828 // If this is a FP input in an integer register (or visa versa) insert a bit
5829 // cast of the input value. More generally, handle any case where the input
5830 // value disagrees with the register class we plan to stick this in.
5831 if (OpInfo.Type == InlineAsm::isInput &&
5832 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005833 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005834 // types are identical size, use a bitcast to convert (e.g. two differing
5835 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005836 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005837 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005838 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005839 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005840 OpInfo.ConstraintVT = RegVT;
5841 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5842 // If the input is a FP value and we want it in FP registers, do a
5843 // bitcast to the corresponding integer type. This turns an f64 value
5844 // into i64, which can be passed with two i32 values on a 32-bit
5845 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005846 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005847 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005848 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005849 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005850 OpInfo.ConstraintVT = RegVT;
5851 }
5852 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005853
Owen Anderson23b9b192009-08-12 00:36:31 +00005854 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005855 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005856
Owen Andersone50ed302009-08-10 22:56:29 +00005857 EVT RegVT;
5858 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859
5860 // If this is a constraint for a specific physical register, like {r17},
5861 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005862 if (unsigned AssignedReg = PhysReg.first) {
5863 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005865 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 // Get the actual register value type. This is important, because the user
5868 // may have asked for (e.g.) the AX register in i32 type. We need to
5869 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005870 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005873 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874
5875 // If this is an expanded reference, add the rest of the regs to Regs.
5876 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005877 TargetRegisterClass::iterator I = RC->begin();
5878 for (; *I != AssignedReg; ++I)
5879 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 // Already added the first reg.
5882 --NumRegs; ++I;
5883 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005884 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 Regs.push_back(*I);
5886 }
5887 }
Bill Wendling651ad132009-12-22 01:25:10 +00005888
Dan Gohman7451d3e2010-05-29 17:03:36 +00005889 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5891 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5892 return;
5893 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 // Otherwise, if this was a reference to an LLVM register class, create vregs
5896 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005897 if (const TargetRegisterClass *RC = PhysReg.second) {
5898 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005900 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901
Evan Chengfb112882009-03-23 08:01:15 +00005902 // Create the appropriate number of virtual registers.
5903 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5904 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005905 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005906
Dan Gohman7451d3e2010-05-29 17:03:36 +00005907 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005908 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911 // Otherwise, we couldn't allocate enough registers for this.
5912}
5913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914/// visitInlineAsm - Handle a call to an InlineAsm object.
5915///
Dan Gohman46510a72010-04-15 01:51:59 +00005916void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5917 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918
5919 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005920 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 std::set<unsigned> OutputRegs, InputRegs;
5923
Evan Chengce1cdac2011-05-06 20:52:23 +00005924 TargetLowering::AsmOperandInfoVector
5925 TargetConstraints = TLI.ParseConstraints(CS);
5926
John Thompsoneac6e1d2010-09-13 18:15:37 +00005927 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5930 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005931 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5932 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005934
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936
5937 // Compute the value type for each operand.
5938 switch (OpInfo.Type) {
5939 case InlineAsm::isOutput:
5940 // Indirect outputs just consume an argument.
5941 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005942 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 break;
5944 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 // The return value of the call is this value. As such, there is no
5947 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005948 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005949 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5951 } else {
5952 assert(ResNo == 0 && "Asm only has one result!");
5953 OpVT = TLI.getValueType(CS.getType());
5954 }
5955 ++ResNo;
5956 break;
5957 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005958 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 break;
5960 case InlineAsm::isClobber:
5961 // Nothing to do.
5962 break;
5963 }
5964
5965 // If this is an input or an indirect output, process the call argument.
5966 // BasicBlocks are labels, currently appearing only in asm's.
5967 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005968 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005970 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005973
Owen Anderson1d0be152009-08-13 21:58:54 +00005974 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005978
John Thompsoneac6e1d2010-09-13 18:15:37 +00005979 // Indirect operand accesses access memory.
5980 if (OpInfo.isIndirect)
5981 hasMemory = true;
5982 else {
5983 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005984 TargetLowering::ConstraintType
5985 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005986 if (CType == TargetLowering::C_Memory) {
5987 hasMemory = true;
5988 break;
5989 }
5990 }
5991 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005992 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005993
John Thompsoneac6e1d2010-09-13 18:15:37 +00005994 SDValue Chain, Flag;
5995
5996 // We won't need to flush pending loads if this asm doesn't touch
5997 // memory and is nonvolatile.
5998 if (hasMemory || IA->hasSideEffects())
5999 Chain = getRoot();
6000 else
6001 Chain = DAG.getRoot();
6002
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006003 // Second pass over the constraints: compute which constraint option to use
6004 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006005 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006006 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006007
John Thompson54584742010-09-24 22:24:05 +00006008 // If this is an output operand with a matching input operand, look up the
6009 // matching input. If their types mismatch, e.g. one is an integer, the
6010 // other is floating point, or their sizes are different, flag it as an
6011 // error.
6012 if (OpInfo.hasMatchingInput()) {
6013 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00006014
John Thompson54584742010-09-24 22:24:05 +00006015 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00006016 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006017 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6018 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00006019 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00006020 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
6021 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006022 if ((OpInfo.ConstraintVT.isInteger() !=
6023 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006024 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006025 report_fatal_error("Unsupported asm: input constraint"
6026 " with a matching output constraint of"
6027 " incompatible type!");
6028 }
6029 Input.ConstraintVT = OpInfo.ConstraintVT;
6030 }
6031 }
6032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006034 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 // If this is a memory input, and if the operand is not indirect, do what we
6037 // need to to provide an address for the memory input.
6038 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6039 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006040 assert((OpInfo.isMultipleAlternative ||
6041 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 // Memory operands really want the address of the value. If we don't have
6045 // an indirect input, put it in the constpool if we can, otherwise spill
6046 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006047 // TODO: This isn't quite right. We need to handle these according to
6048 // the addressing mode that the constraint wants. Also, this may take
6049 // an additional register for the computation and we don't want that
6050 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 // If the operand is a float, integer, or vector constant, spill to a
6053 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006054 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006055 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6056 isa<ConstantVector>(OpVal)) {
6057 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6058 TLI.getPointerTy());
6059 } else {
6060 // Otherwise, create a stack slot and emit a store to it before the
6061 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006062 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006063 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6065 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006066 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006068 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006069 OpInfo.CallOperand, StackSlot,
6070 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006071 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 OpInfo.CallOperand = StackSlot;
6073 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 // There is no longer a Value* corresponding to this operand.
6076 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006078 // It is now an indirect operand.
6079 OpInfo.isIndirect = true;
6080 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 // If this constraint is for a specific register, allocate it before
6083 // anything else.
6084 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006085 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6086 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006090 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6092 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 // C_Register operands have already been allocated, Other/Memory don't need
6095 // to be.
6096 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006097 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6098 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006099 }
6100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6102 std::vector<SDValue> AsmNodeOperands;
6103 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6104 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006105 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6106 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006107
Chris Lattnerdecc2672010-04-07 05:20:54 +00006108 // If we have a !srcloc metadata node associated with it, we want to attach
6109 // this to the ultimately generated inline asm machineinstr. To do this, we
6110 // pass in the third operand as this (potentially null) inline asm MDNode.
6111 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6112 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006113
Evan Chengc36b7062011-01-07 23:50:32 +00006114 // Remember the HasSideEffect and AlignStack bits as operand 3.
6115 unsigned ExtraInfo = 0;
6116 if (IA->hasSideEffects())
6117 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6118 if (IA->isAlignStack())
6119 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6120 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6121 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 // Loop over all of the inputs, copying the operand values into the
6124 // appropriate registers and processing the output regs.
6125 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6128 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6131 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6132
6133 switch (OpInfo.Type) {
6134 case InlineAsm::isOutput: {
6135 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6136 OpInfo.ConstraintType != TargetLowering::C_Register) {
6137 // Memory output, or 'other' output (e.g. 'X' constraint).
6138 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6139
6140 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006141 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6142 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 TLI.getPointerTy()));
6144 AsmNodeOperands.push_back(OpInfo.CallOperand);
6145 break;
6146 }
6147
6148 // Otherwise, this is a register or register class output.
6149
6150 // Copy the output from the appropriate register. Find a register that
6151 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006152 if (OpInfo.AssignedRegs.Regs.empty()) {
6153 LLVMContext &Ctx = *DAG.getContext();
6154 Ctx.emitError(CS.getInstruction(),
6155 "couldn't allocate output register for constraint '" +
6156 Twine(OpInfo.ConstraintCode) + "'");
6157 break;
6158 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159
6160 // If this is an indirect operand, store through the pointer after the
6161 // asm.
6162 if (OpInfo.isIndirect) {
6163 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6164 OpInfo.CallOperandVal));
6165 } else {
6166 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006167 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 // Concatenate this output onto the outputs list.
6169 RetValRegs.append(OpInfo.AssignedRegs);
6170 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 // Add information to the INLINEASM node to know that this register is
6173 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006174 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006175 InlineAsm::Kind_RegDefEarlyClobber :
6176 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006177 false,
6178 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006179 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006180 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006181 break;
6182 }
6183 case InlineAsm::isInput: {
6184 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006185
Chris Lattner6bdcda32008-10-17 16:47:46 +00006186 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 // If this is required to match an output register we have already set,
6188 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006189 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 // Scan until we find the definition we already emitted of this operand.
6192 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006193 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194 for (; OperandNo; --OperandNo) {
6195 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006196 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006197 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006198 assert((InlineAsm::isRegDefKind(OpFlag) ||
6199 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6200 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006201 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 }
6203
Evan Cheng697cbbf2009-03-20 18:03:34 +00006204 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006205 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006206 if (InlineAsm::isRegDefKind(OpFlag) ||
6207 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006208 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006209 if (OpInfo.isIndirect) {
6210 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006211 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006212 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6213 " don't know how to handle tied "
6214 "indirect register inputs");
6215 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006219 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006220 MatchedRegs.RegVTs.push_back(RegVT);
6221 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006222 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006223 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006224 MatchedRegs.Regs.push_back
6225 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006226
6227 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006228 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006229 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006230 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006231 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006232 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006234 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006235
Chris Lattnerdecc2672010-04-07 05:20:54 +00006236 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6237 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6238 "Unexpected number of operands");
6239 // Add information to the INLINEASM node to know about this input.
6240 // See InlineAsm.h isUseOperandTiedToDef.
6241 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6242 OpInfo.getMatchedOperand());
6243 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6244 TLI.getPointerTy()));
6245 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6246 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006248
Dale Johannesenb5611a62010-07-13 20:17:05 +00006249 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006250 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6251 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006252 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006253
Dale Johannesenb5611a62010-07-13 20:17:05 +00006254 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006255 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006256 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006257 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006258 if (Ops.empty()) {
6259 LLVMContext &Ctx = *DAG.getContext();
6260 Ctx.emitError(CS.getInstruction(),
6261 "invalid operand for inline asm constraint '" +
6262 Twine(OpInfo.ConstraintCode) + "'");
6263 break;
6264 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006267 unsigned ResOpType =
6268 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006269 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006270 TLI.getPointerTy()));
6271 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6272 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006273 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006274
Chris Lattnerdecc2672010-04-07 05:20:54 +00006275 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6277 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6278 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006280 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006281 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006282 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283 TLI.getPointerTy()));
6284 AsmNodeOperands.push_back(InOperandVal);
6285 break;
6286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6289 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6290 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006291 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006292 "Don't know how to handle indirect register inputs yet!");
6293
6294 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006295 if (OpInfo.AssignedRegs.Regs.empty()) {
6296 LLVMContext &Ctx = *DAG.getContext();
6297 Ctx.emitError(CS.getInstruction(),
6298 "couldn't allocate input reg for constraint '" +
6299 Twine(OpInfo.ConstraintCode) + "'");
6300 break;
6301 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302
Dale Johannesen66978ee2009-01-31 02:22:37 +00006303 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006304 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006305
Chris Lattnerdecc2672010-04-07 05:20:54 +00006306 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006307 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 break;
6309 }
6310 case InlineAsm::isClobber: {
6311 // Add the clobbered value to the operand list, so that the register
6312 // allocator is aware that the physreg got clobbered.
6313 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006314 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006315 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006316 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006317 break;
6318 }
6319 }
6320 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006321
Chris Lattnerdecc2672010-04-07 05:20:54 +00006322 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006323 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006325
Dale Johannesen66978ee2009-01-31 02:22:37 +00006326 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006327 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 &AsmNodeOperands[0], AsmNodeOperands.size());
6329 Flag = Chain.getValue(1);
6330
6331 // If this asm returns a register value, copy the result from that register
6332 // and set it as the value of the call.
6333 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006334 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006335 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006336
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006337 // FIXME: Why don't we do this for inline asms with MRVs?
6338 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006339 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006340
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006341 // If any of the results of the inline asm is a vector, it may have the
6342 // wrong width/num elts. This can happen for register classes that can
6343 // contain multiple different value types. The preg or vreg allocated may
6344 // not have the same VT as was expected. Convert it to the right type
6345 // with bit_convert.
6346 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006347 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006348 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006349
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006350 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006351 ResultType.isInteger() && Val.getValueType().isInteger()) {
6352 // If a result value was tied to an input value, the computed result may
6353 // have a wider width than the expected result. Extract the relevant
6354 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006355 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006357
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006358 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006359 }
Dan Gohman95915732008-10-18 01:03:45 +00006360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006362 // Don't need to use this as a chain in this case.
6363 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6364 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006365 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006366
Dan Gohman46510a72010-04-15 01:51:59 +00006367 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369 // Process indirect outputs, first output all of the flagged copies out of
6370 // physregs.
6371 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6372 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006373 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006374 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006375 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6377 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 // Emit the non-flagged stores from the physregs.
6380 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006381 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6382 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6383 StoresToEmit[i].first,
6384 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006385 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006386 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006387 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006388 }
6389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 DAG.setRoot(Chain);
6395}
6396
Dan Gohman46510a72010-04-15 01:51:59 +00006397void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006398 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6399 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006400 getValue(I.getArgOperand(0)),
6401 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402}
6403
Dan Gohman46510a72010-04-15 01:51:59 +00006404void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006405 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006406 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6407 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006408 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006409 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410 setValue(&I, V);
6411 DAG.setRoot(V.getValue(1));
6412}
6413
Dan Gohman46510a72010-04-15 01:51:59 +00006414void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006415 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6416 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006417 getValue(I.getArgOperand(0)),
6418 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419}
6420
Dan Gohman46510a72010-04-15 01:51:59 +00006421void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006422 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6423 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006424 getValue(I.getArgOperand(0)),
6425 getValue(I.getArgOperand(1)),
6426 DAG.getSrcValue(I.getArgOperand(0)),
6427 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428}
6429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006431/// implementation, which just calls LowerCall.
6432/// FIXME: When all targets are
6433/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006435TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006437 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006438 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006439 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006440 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006441 ArgListTy &Args, SelectionDAG &DAG,
6442 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006444 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006445 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006447 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6449 for (unsigned Value = 0, NumValues = ValueVTs.size();
6450 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006451 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006452 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006453 SDValue Op = SDValue(Args[i].Node.getNode(),
6454 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006455 ISD::ArgFlagsTy Flags;
6456 unsigned OriginalAlignment =
6457 getTargetData()->getABITypeAlignment(ArgTy);
6458
6459 if (Args[i].isZExt)
6460 Flags.setZExt();
6461 if (Args[i].isSExt)
6462 Flags.setSExt();
6463 if (Args[i].isInReg)
6464 Flags.setInReg();
6465 if (Args[i].isSRet)
6466 Flags.setSRet();
6467 if (Args[i].isByVal) {
6468 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006469 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6470 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006471 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 // For ByVal, alignment should come from FE. BE will guess if this
6473 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006474 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 if (Args[i].Alignment)
6476 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006477 else
6478 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006479 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 }
6481 if (Args[i].isNest)
6482 Flags.setNest();
6483 Flags.setOrigAlign(OriginalAlignment);
6484
Owen Anderson23b9b192009-08-12 00:36:31 +00006485 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6486 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006487 SmallVector<SDValue, 4> Parts(NumParts);
6488 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6489
6490 if (Args[i].isSExt)
6491 ExtendKind = ISD::SIGN_EXTEND;
6492 else if (Args[i].isZExt)
6493 ExtendKind = ISD::ZERO_EXTEND;
6494
Bill Wendling46ada192010-03-02 01:55:18 +00006495 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006496 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006497
Dan Gohman98ca4f22009-08-05 01:29:28 +00006498 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006499 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006500 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6501 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006502 if (NumParts > 1 && j == 0)
6503 MyFlags.Flags.setSplit();
6504 else if (j != 0)
6505 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006506
Dan Gohman98ca4f22009-08-05 01:29:28 +00006507 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006508 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 }
6510 }
6511 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006512
Dan Gohman98ca4f22009-08-05 01:29:28 +00006513 // Handle the incoming return values from the call.
6514 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006515 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006517 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006518 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006519 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6520 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006521 for (unsigned i = 0; i != NumRegs; ++i) {
6522 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006523 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 MyFlags.Used = isReturnValueUsed;
6525 if (RetSExt)
6526 MyFlags.Flags.setSExt();
6527 if (RetZExt)
6528 MyFlags.Flags.setZExt();
6529 if (isInreg)
6530 MyFlags.Flags.setInReg();
6531 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006532 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006533 }
6534
Dan Gohman98ca4f22009-08-05 01:29:28 +00006535 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006536 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006537 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006538
6539 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006540 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006541 "LowerCall didn't return a valid chain!");
6542 assert((!isTailCall || InVals.empty()) &&
6543 "LowerCall emitted a return value for a tail call!");
6544 assert((isTailCall || InVals.size() == Ins.size()) &&
6545 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006546
6547 // For a tail call, the return value is merely live-out and there aren't
6548 // any nodes in the DAG representing it. Return a special value to
6549 // indicate that a tail call has been emitted and no more Instructions
6550 // should be processed in the current block.
6551 if (isTailCall) {
6552 DAG.setRoot(Chain);
6553 return std::make_pair(SDValue(), SDValue());
6554 }
6555
Evan Chengaf1871f2010-03-11 19:38:18 +00006556 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6557 assert(InVals[i].getNode() &&
6558 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006559 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006560 "LowerCall emitted a value with the wrong type!");
6561 });
6562
Dan Gohman98ca4f22009-08-05 01:29:28 +00006563 // Collect the legal value parts into potentially illegal values
6564 // that correspond to the original function's return values.
6565 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6566 if (RetSExt)
6567 AssertOp = ISD::AssertSext;
6568 else if (RetZExt)
6569 AssertOp = ISD::AssertZext;
6570 SmallVector<SDValue, 4> ReturnValues;
6571 unsigned CurReg = 0;
6572 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006573 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006574 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6575 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006576
Bill Wendling46ada192010-03-02 01:55:18 +00006577 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006578 NumRegs, RegisterVT, VT,
6579 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006580 CurReg += NumRegs;
6581 }
6582
6583 // For a function returning void, there is no return value. We can't create
6584 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006585 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006586 if (ReturnValues.empty())
6587 return std::make_pair(SDValue(), Chain);
6588
6589 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6590 DAG.getVTList(&RetTys[0], RetTys.size()),
6591 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006592 return std::make_pair(Res, Chain);
6593}
6594
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006595void TargetLowering::LowerOperationWrapper(SDNode *N,
6596 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006597 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006598 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006599 if (Res.getNode())
6600 Results.push_back(Res);
6601}
6602
Dan Gohmand858e902010-04-17 15:26:15 +00006603SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006604 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006605}
6606
Dan Gohman46510a72010-04-15 01:51:59 +00006607void
6608SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006609 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006610 assert((Op.getOpcode() != ISD::CopyFromReg ||
6611 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6612 "Copy from a reg to the same reg!");
6613 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6614
Owen Anderson23b9b192009-08-12 00:36:31 +00006615 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006616 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006617 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006618 PendingExports.push_back(Chain);
6619}
6620
6621#include "llvm/CodeGen/SelectionDAGISel.h"
6622
Eli Friedman23d32432011-05-05 16:53:34 +00006623/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6624/// entry block, return true. This includes arguments used by switches, since
6625/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006626static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006627 // With FastISel active, we may be splitting blocks, so force creation
6628 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006629 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006630 return A->use_empty();
6631
6632 const BasicBlock *Entry = A->getParent()->begin();
6633 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6634 UI != E; ++UI) {
6635 const User *U = *UI;
6636 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6637 return false; // Use not in entry block.
6638 }
6639 return true;
6640}
6641
Dan Gohman46510a72010-04-15 01:51:59 +00006642void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006643 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006644 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006645 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006646 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006647 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006648 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006649
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006650 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006651 SmallVector<ISD::OutputArg, 4> Outs;
6652 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6653 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006654
Dan Gohman7451d3e2010-05-29 17:03:36 +00006655 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006656 // Put in an sret pointer parameter before all the other parameters.
6657 SmallVector<EVT, 1> ValueVTs;
6658 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6659
6660 // NOTE: Assuming that a pointer will never break down to more than one VT
6661 // or one register.
6662 ISD::ArgFlagsTy Flags;
6663 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006664 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006665 ISD::InputArg RetArg(Flags, RegisterVT, true);
6666 Ins.push_back(RetArg);
6667 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006668
Dan Gohman98ca4f22009-08-05 01:29:28 +00006669 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006670 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006671 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006672 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006673 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006674 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6675 bool isArgValueUsed = !I->use_empty();
6676 for (unsigned Value = 0, NumValues = ValueVTs.size();
6677 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006678 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006679 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006680 ISD::ArgFlagsTy Flags;
6681 unsigned OriginalAlignment =
6682 TD->getABITypeAlignment(ArgTy);
6683
6684 if (F.paramHasAttr(Idx, Attribute::ZExt))
6685 Flags.setZExt();
6686 if (F.paramHasAttr(Idx, Attribute::SExt))
6687 Flags.setSExt();
6688 if (F.paramHasAttr(Idx, Attribute::InReg))
6689 Flags.setInReg();
6690 if (F.paramHasAttr(Idx, Attribute::StructRet))
6691 Flags.setSRet();
6692 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6693 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006694 PointerType *Ty = cast<PointerType>(I->getType());
6695 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006696 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006697 // For ByVal, alignment should be passed from FE. BE will guess if
6698 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006699 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006700 if (F.getParamAlignment(Idx))
6701 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006702 else
6703 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006704 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006705 }
6706 if (F.paramHasAttr(Idx, Attribute::Nest))
6707 Flags.setNest();
6708 Flags.setOrigAlign(OriginalAlignment);
6709
Owen Anderson23b9b192009-08-12 00:36:31 +00006710 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6711 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006712 for (unsigned i = 0; i != NumRegs; ++i) {
6713 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6714 if (NumRegs > 1 && i == 0)
6715 MyFlags.Flags.setSplit();
6716 // if it isn't first piece, alignment must be 1
6717 else if (i > 0)
6718 MyFlags.Flags.setOrigAlign(1);
6719 Ins.push_back(MyFlags);
6720 }
6721 }
6722 }
6723
6724 // Call the target to set up the argument values.
6725 SmallVector<SDValue, 8> InVals;
6726 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6727 F.isVarArg(), Ins,
6728 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006729
6730 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006732 "LowerFormalArguments didn't return a valid chain!");
6733 assert(InVals.size() == Ins.size() &&
6734 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006735 DEBUG({
6736 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6737 assert(InVals[i].getNode() &&
6738 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006739 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006740 "LowerFormalArguments emitted a value with the wrong type!");
6741 }
6742 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006743
Dan Gohman5e866062009-08-06 15:37:27 +00006744 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006745 DAG.setRoot(NewRoot);
6746
6747 // Set up the argument values.
6748 unsigned i = 0;
6749 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006750 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006751 // Create a virtual register for the sret pointer, and put in a copy
6752 // from the sret argument into it.
6753 SmallVector<EVT, 1> ValueVTs;
6754 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6755 EVT VT = ValueVTs[0];
6756 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6757 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006758 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006759 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006760
Dan Gohman2048b852009-11-23 18:04:58 +00006761 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006762 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6763 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006764 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006765 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6766 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006767 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006768
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006769 // i indexes lowered arguments. Bump it past the hidden sret argument.
6770 // Idx indexes LLVM arguments. Don't touch it.
6771 ++i;
6772 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006773
Dan Gohman46510a72010-04-15 01:51:59 +00006774 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006775 ++I, ++Idx) {
6776 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006777 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006778 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006779 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006780
6781 // If this argument is unused then remember its value. It is used to generate
6782 // debugging information.
6783 if (I->use_empty() && NumValues)
6784 SDB->setUnusedArgValue(I, InVals[i]);
6785
Eli Friedman23d32432011-05-05 16:53:34 +00006786 for (unsigned Val = 0; Val != NumValues; ++Val) {
6787 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006788 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6789 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006790
6791 if (!I->use_empty()) {
6792 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6793 if (F.paramHasAttr(Idx, Attribute::SExt))
6794 AssertOp = ISD::AssertSext;
6795 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6796 AssertOp = ISD::AssertZext;
6797
Bill Wendling46ada192010-03-02 01:55:18 +00006798 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006799 NumParts, PartVT, VT,
6800 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006801 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006802
Dan Gohman98ca4f22009-08-05 01:29:28 +00006803 i += NumParts;
6804 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006805
Eli Friedman23d32432011-05-05 16:53:34 +00006806 // We don't need to do anything else for unused arguments.
6807 if (ArgValues.empty())
6808 continue;
6809
Devang Patel9aee3352011-09-08 22:59:09 +00006810 // Note down frame index.
6811 if (FrameIndexSDNode *FI =
6812 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6813 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006814
Eli Friedman23d32432011-05-05 16:53:34 +00006815 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6816 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006817
Eli Friedman23d32432011-05-05 16:53:34 +00006818 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006819 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006820 if (LoadSDNode *LNode =
6821 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6822 if (FrameIndexSDNode *FI =
6823 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6824 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6825 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006826
Eli Friedman23d32432011-05-05 16:53:34 +00006827 // If this argument is live outside of the entry block, insert a copy from
6828 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006829 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006830 // If we can, though, try to skip creating an unnecessary vreg.
6831 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006832 // general. It's also subtly incompatible with the hacks FastISel
6833 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006834 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6835 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6836 FuncInfo->ValueMap[I] = Reg;
6837 continue;
6838 }
6839 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006840 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006841 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006842 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006844 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006845
Dan Gohman98ca4f22009-08-05 01:29:28 +00006846 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847
6848 // Finally, if the target has anything special to do, allow it to do so.
6849 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006850 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006851}
6852
6853/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6854/// ensure constants are generated when needed. Remember the virtual registers
6855/// that need to be added to the Machine PHI nodes as input. We cannot just
6856/// directly add them, because expansion might result in multiple MBB's for one
6857/// BB. As such, the start of the BB might correspond to a different MBB than
6858/// the end.
6859///
6860void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006861SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006862 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006863
6864 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6865
6866 // Check successor nodes' PHI nodes that expect a constant to be available
6867 // from this block.
6868 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006869 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006870 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006871 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006873 // If this terminator has multiple identical successors (common for
6874 // switches), only handle each succ once.
6875 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006877 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006878
6879 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6880 // nodes and Machine PHI nodes, but the incoming operands have not been
6881 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006882 for (BasicBlock::const_iterator I = SuccBB->begin();
6883 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006884 // Ignore dead phi's.
6885 if (PN->use_empty()) continue;
6886
Rafael Espindola3fa82832011-05-13 15:18:06 +00006887 // Skip empty types
6888 if (PN->getType()->isEmptyTy())
6889 continue;
6890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006891 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006892 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006893
Dan Gohman46510a72010-04-15 01:51:59 +00006894 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006895 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006896 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006897 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006898 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006899 }
6900 Reg = RegOut;
6901 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006902 DenseMap<const Value *, unsigned>::iterator I =
6903 FuncInfo.ValueMap.find(PHIOp);
6904 if (I != FuncInfo.ValueMap.end())
6905 Reg = I->second;
6906 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006907 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006908 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006909 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006910 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006911 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006912 }
6913 }
6914
6915 // Remember that this register needs to added to the machine PHI node as
6916 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006917 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006918 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6919 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006920 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006921 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006922 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006923 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006924 Reg += NumRegisters;
6925 }
6926 }
6927 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006928 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006929}