blob: 090670b89865fdf11c5584cb55135c7e65aba9dc [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Eli Friedmanc573e2c2011-04-29 22:48:03 +000047def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
48 return ARM_AM::getT2SOImmVal(Imm) != -1;
49 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000050 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000051}
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Jim Grosbach64171712010-02-16 21:07:46 +000053// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000054// of a t2_so_imm.
55def t2_so_imm_not : Operand<i32>,
56 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000057 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
58}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000059
60// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
61def t2_so_imm_neg : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000063 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000064}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
Evan Chenga67efd12009-06-23 19:39:13 +000066/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000067def imm1_31 : ImmLeaf<i32, [{
68 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000069}]>;
70
Evan Chengf49810c2009-06-23 17:48:47 +000071/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000072def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000073 ImmLeaf<i32, [{
74 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000075}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077def imm0_4095_neg : PatLeaf<(i32 imm), [{
78 return (uint32_t)(-N->getZExtValue()) < 4096;
79}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000080
Evan Chengfa2ea1a2009-08-04 01:41:15 +000081def imm0_255_neg : PatLeaf<(i32 imm), [{
82 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000083}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000084
Jim Grosbach502e0aa2010-07-14 17:45:16 +000085def imm0_255_not : PatLeaf<(i32 imm), [{
86 return (uint32_t)(~N->getZExtValue()) < 255;
87}], imm_comp_XFORM>;
88
Andrew Trickd49ffe82011-04-29 14:18:15 +000089def lo5AllOne : PatLeaf<(i32 imm), [{
90 // Returns true if all low 5-bits are 1.
91 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
92}]>;
93
Evan Cheng055b0312009-06-29 07:51:04 +000094// Define Thumb2 specific addressing modes.
95
96// t2addrmode_imm12 := reg + imm12
97def t2addrmode_imm12 : Operand<i32>,
98 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +000099 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000100 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000101 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000102 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000103}
104
Owen Andersonc9bd4962011-03-18 17:42:55 +0000105// t2ldrlabel := imm12
106def t2ldrlabel : Operand<i32> {
107 let EncoderMethod = "getAddrModeImm12OpValue";
108}
109
110
Owen Andersona838a252010-12-14 00:36:49 +0000111// ADR instruction labels.
112def t2adrlabel : Operand<i32> {
113 let EncoderMethod = "getT2AdrLabelOpValue";
114}
115
116
Johnny Chen0635fc52010-03-04 17:40:44 +0000117// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000118def t2addrmode_imm8 : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
120 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000121 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000122 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000123 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000124}
125
Evan Cheng6d94f112009-07-03 00:06:39 +0000126def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000127 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
128 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000129 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000131 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000132}
133
Evan Cheng5c874172009-07-09 22:21:59 +0000134// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000135def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000136 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000137 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000139 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000140}
141
Johnny Chenae1757b2010-03-11 01:13:36 +0000142def t2am_imm8s4_offset : Operand<i32> {
143 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
144}
145
Evan Chengcba962d2009-07-09 20:40:44 +0000146// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000147def t2addrmode_so_reg : Operand<i32>,
148 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
149 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000150 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000151 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000152 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000153}
154
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000155// t2addrmode_reg := reg
156// Used by load/store exclusive instructions. Useful to enable right assembly
157// parsing and printing. Not used for any codegen matching.
158//
159def t2addrmode_reg : Operand<i32> {
160 let PrintMethod = "printAddrMode7Operand";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000161 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000162 let ParserMatchClass = MemMode7AsmOperand;
163}
Evan Cheng055b0312009-06-29 07:51:04 +0000164
Anton Korobeynikov52237112009-06-17 18:13:58 +0000165//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000166// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//
168
Owen Andersona99e7782010-11-15 18:45:17 +0000169
170class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000171 string opc, string asm, list<dag> pattern>
172 : T2I<oops, iops, itin, opc, asm, pattern> {
173 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000174 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000175
Jim Grosbach86386922010-12-08 22:10:43 +0000176 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000177 let Inst{26} = imm{11};
178 let Inst{14-12} = imm{10-8};
179 let Inst{7-0} = imm{7-0};
180}
181
Owen Andersonbb6315d2010-11-15 19:58:36 +0000182
Owen Andersona99e7782010-11-15 18:45:17 +0000183class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
184 string opc, string asm, list<dag> pattern>
185 : T2sI<oops, iops, itin, opc, asm, pattern> {
186 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000187 bits<4> Rn;
188 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000189
Jim Grosbach86386922010-12-08 22:10:43 +0000190 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 let Inst{26} = imm{11};
192 let Inst{14-12} = imm{10-8};
193 let Inst{7-0} = imm{7-0};
194}
195
Owen Andersonbb6315d2010-11-15 19:58:36 +0000196class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
197 string opc, string asm, list<dag> pattern>
198 : T2I<oops, iops, itin, opc, asm, pattern> {
199 bits<4> Rn;
200 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000201
Jim Grosbach86386922010-12-08 22:10:43 +0000202 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000203 let Inst{26} = imm{11};
204 let Inst{14-12} = imm{10-8};
205 let Inst{7-0} = imm{7-0};
206}
207
208
Owen Andersona99e7782010-11-15 18:45:17 +0000209class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
210 string opc, string asm, list<dag> pattern>
211 : T2I<oops, iops, itin, opc, asm, pattern> {
212 bits<4> Rd;
213 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000214
Jim Grosbach86386922010-12-08 22:10:43 +0000215 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000216 let Inst{3-0} = ShiftedRm{3-0};
217 let Inst{5-4} = ShiftedRm{6-5};
218 let Inst{14-12} = ShiftedRm{11-9};
219 let Inst{7-6} = ShiftedRm{8-7};
220}
221
222class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
223 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000224 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000225 bits<4> Rd;
226 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000227
Jim Grosbach86386922010-12-08 22:10:43 +0000228 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000229 let Inst{3-0} = ShiftedRm{3-0};
230 let Inst{5-4} = ShiftedRm{6-5};
231 let Inst{14-12} = ShiftedRm{11-9};
232 let Inst{7-6} = ShiftedRm{8-7};
233}
234
Owen Andersonbb6315d2010-11-15 19:58:36 +0000235class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
236 string opc, string asm, list<dag> pattern>
237 : T2I<oops, iops, itin, opc, asm, pattern> {
238 bits<4> Rn;
239 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000240
Jim Grosbach86386922010-12-08 22:10:43 +0000241 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000242 let Inst{3-0} = ShiftedRm{3-0};
243 let Inst{5-4} = ShiftedRm{6-5};
244 let Inst{14-12} = ShiftedRm{11-9};
245 let Inst{7-6} = ShiftedRm{8-7};
246}
247
Owen Andersona99e7782010-11-15 18:45:17 +0000248class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
249 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000250 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000251 bits<4> Rd;
252 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000253
Jim Grosbach86386922010-12-08 22:10:43 +0000254 let Inst{11-8} = Rd;
255 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000256}
257
258class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
259 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000260 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000261 bits<4> Rd;
262 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000263
Jim Grosbach86386922010-12-08 22:10:43 +0000264 let Inst{11-8} = Rd;
265 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000266}
267
Owen Andersonbb6315d2010-11-15 19:58:36 +0000268class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
269 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000270 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000271 bits<4> Rn;
272 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000273
Jim Grosbach86386922010-12-08 22:10:43 +0000274 let Inst{19-16} = Rn;
275 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000276}
277
Owen Andersona99e7782010-11-15 18:45:17 +0000278
279class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
280 string opc, string asm, list<dag> pattern>
281 : T2I<oops, iops, itin, opc, asm, pattern> {
282 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000283 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000284 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000285
Jim Grosbach86386922010-12-08 22:10:43 +0000286 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000287 let Inst{19-16} = Rn;
288 let Inst{26} = imm{11};
289 let Inst{14-12} = imm{10-8};
290 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Jim Grosbach86386922010-12-08 22:10:43 +0000300 let Inst{11-8} = Rd;
301 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Jim Grosbach86386922010-12-08 22:10:43 +0000314 let Inst{11-8} = Rd;
315 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Jim Grosbach86386922010-12-08 22:10:43 +0000327 let Inst{11-8} = Rd;
328 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000339
Jim Grosbach86386922010-12-08 22:10:43 +0000340 let Inst{11-8} = Rd;
341 let Inst{19-16} = Rn;
342 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{19-16} = Rn;
354 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Jim Grosbach86386922010-12-08 22:10:43 +0000364 let Inst{11-8} = Rd;
365 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{19-16} = Rn;
396 let Inst{15-12} = Ra;
397 let Inst{11-8} = Rd;
398 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000399}
400
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000401class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
402 dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000404 : T2I<oops, iops, itin, opc, asm, pattern> {
405 bits<4> RdLo;
406 bits<4> RdHi;
407 bits<4> Rn;
408 bits<4> Rm;
409
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000410 let Inst{31-23} = 0b111110111;
411 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000412 let Inst{19-16} = Rn;
413 let Inst{15-12} = RdLo;
414 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000415 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000416 let Inst{3-0} = Rm;
417}
418
Owen Anderson35141a92010-11-18 01:08:42 +0000419
Evan Chenga67efd12009-06-23 19:39:13 +0000420/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000421/// unary operation that produces a value. These are predicable and can be
422/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000423multiclass T2I_un_irs<bits<4> opcod, string opc,
424 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
425 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000426 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000427 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
428 opc, "\t$Rd, $imm",
429 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000430 let isAsCheapAsAMove = Cheap;
431 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000432 let Inst{31-27} = 0b11110;
433 let Inst{25} = 0;
434 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000435 let Inst{19-16} = 0b1111; // Rn
436 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000437 }
438 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000439 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
440 opc, ".w\t$Rd, $Rm",
441 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11101;
443 let Inst{26-25} = 0b01;
444 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{19-16} = 0b1111; // Rn
446 let Inst{14-12} = 0b000; // imm3
447 let Inst{7-6} = 0b00; // imm2
448 let Inst{5-4} = 0b00; // type
449 }
Evan Chenga67efd12009-06-23 19:39:13 +0000450 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000451 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
452 opc, ".w\t$Rd, $ShiftedRm",
453 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{31-27} = 0b11101;
455 let Inst{26-25} = 0b01;
456 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{19-16} = 0b1111; // Rn
458 }
Evan Chenga67efd12009-06-23 19:39:13 +0000459}
460
461/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000462/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000463/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000464multiclass T2I_bin_irs<bits<4> opcod, string opc,
465 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
466 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000467 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000468 def ri : T2sTwoRegImm<
469 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
470 opc, "\t$Rd, $Rn, $imm",
471 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{31-27} = 0b11110;
473 let Inst{25} = 0;
474 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{15} = 0;
476 }
Evan Chenga67efd12009-06-23 19:39:13 +0000477 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000478 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
479 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
480 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{31-27} = 0b11101;
483 let Inst{26-25} = 0b01;
484 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{14-12} = 0b000; // imm3
486 let Inst{7-6} = 0b00; // imm2
487 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000488 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000489 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000490 def rs : T2sTwoRegShiftedReg<
491 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
492 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
493 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000494 let Inst{31-27} = 0b11101;
495 let Inst{26-25} = 0b01;
496 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000497 }
498}
499
David Goodwin1f096272009-07-27 23:34:12 +0000500/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
501// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
503 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
504 PatFrag opnode, bit Commutable = 0> :
505 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000506
Evan Cheng1e249e32009-06-25 20:59:23 +0000507/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000508/// reversed. The 'rr' form is only defined for the disassembler; for codegen
509/// it is equivalent to the T2I_bin_irs counterpart.
510multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000511 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000512 def ri : T2sTwoRegImm<
513 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
514 opc, ".w\t$Rd, $Rn, $imm",
515 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000516 let Inst{31-27} = 0b11110;
517 let Inst{25} = 0;
518 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000519 let Inst{15} = 0;
520 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000521 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000522 def rr : T2sThreeReg<
523 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
524 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000525 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000526 let Inst{31-27} = 0b11101;
527 let Inst{26-25} = 0b01;
528 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000529 let Inst{14-12} = 0b000; // imm3
530 let Inst{7-6} = 0b00; // imm2
531 let Inst{5-4} = 0b00; // type
532 }
Evan Chengf49810c2009-06-23 17:48:47 +0000533 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000534 def rs : T2sTwoRegShiftedReg<
535 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
536 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
537 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000538 let Inst{31-27} = 0b11101;
539 let Inst{26-25} = 0b01;
540 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000541 }
Evan Chengf49810c2009-06-23 17:48:47 +0000542}
543
Evan Chenga67efd12009-06-23 19:39:13 +0000544/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000545/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000546let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000547multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
548 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
549 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000550 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000551 def ri : T2TwoRegImm<
552 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
553 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
554 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000555 let Inst{31-27} = 0b11110;
556 let Inst{25} = 0;
557 let Inst{24-21} = opcod;
558 let Inst{20} = 1; // The S bit.
559 let Inst{15} = 0;
560 }
Evan Chenga67efd12009-06-23 19:39:13 +0000561 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000562 def rr : T2ThreeReg<
563 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
564 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
565 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000566 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000567 let Inst{31-27} = 0b11101;
568 let Inst{26-25} = 0b01;
569 let Inst{24-21} = opcod;
570 let Inst{20} = 1; // The S bit.
571 let Inst{14-12} = 0b000; // imm3
572 let Inst{7-6} = 0b00; // imm2
573 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000574 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000575 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000576 def rs : T2TwoRegShiftedReg<
577 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
578 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
579 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000580 let Inst{31-27} = 0b11101;
581 let Inst{26-25} = 0b01;
582 let Inst{24-21} = opcod;
583 let Inst{20} = 1; // The S bit.
584 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000585}
586}
587
Evan Chenga67efd12009-06-23 19:39:13 +0000588/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
589/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000590multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
591 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000592 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000593 // The register-immediate version is re-materializable. This is useful
594 // in particular for taking the address of a local.
595 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def ri : T2sTwoRegImm<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
598 opc, ".w\t$Rd, $Rn, $imm",
599 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11110;
601 let Inst{25} = 0;
602 let Inst{24} = 1;
603 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{15} = 0;
605 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000606 }
Evan Chengf49810c2009-06-23 17:48:47 +0000607 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000608 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000609 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
610 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
611 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000612 bits<4> Rd;
613 bits<4> Rn;
614 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000616 let Inst{26} = imm{11};
617 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000618 let Inst{23-21} = op23_21;
619 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000621 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000622 let Inst{14-12} = imm{10-8};
623 let Inst{11-8} = Rd;
624 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000625 }
Evan Chenga67efd12009-06-23 19:39:13 +0000626 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
628 opc, ".w\t$Rd, $Rn, $Rm",
629 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{31-27} = 0b11101;
632 let Inst{26-25} = 0b01;
633 let Inst{24} = 1;
634 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{14-12} = 0b000; // imm3
636 let Inst{7-6} = 0b00; // imm2
637 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Chengf49810c2009-06-23 17:48:47 +0000639 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000640 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000641 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
643 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000644 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000646 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000648 }
Evan Chengf49810c2009-06-23 17:48:47 +0000649}
650
Jim Grosbach6935efc2009-11-24 00:20:27 +0000651/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000652/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000653/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000654let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000655multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
656 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000657 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000658 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000659 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
660 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000661 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{31-27} = 0b11110;
663 let Inst{25} = 0;
664 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{15} = 0;
666 }
Evan Chenga67efd12009-06-23 19:39:13 +0000667 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000668 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000669 opc, ".w\t$Rd, $Rn, $Rm",
670 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000671 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000673 let Inst{31-27} = 0b11101;
674 let Inst{26-25} = 0b01;
675 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{14-12} = 0b000; // imm3
677 let Inst{7-6} = 0b00; // imm2
678 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000679 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000680 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000681 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000682 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000683 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
684 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{31-27} = 0b11101;
687 let Inst{26-25} = 0b01;
688 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000690}
Andrew Trick1c3af772011-04-23 03:55:32 +0000691}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000692
693// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000694// NOTE: CPSR def omitted because it will be handled by the custom inserter.
695let usesCustomInserter = 1 in {
696multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000697 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000698 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
699 Size4Bytes, IIC_iALUi,
700 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000701 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000702 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
703 Size4Bytes, IIC_iALUr,
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000706 }
Evan Cheng62674222009-06-25 23:34:10 +0000707 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000708 def rs : t2PseudoInst<
709 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
710 Size4Bytes, IIC_iALUsi,
711 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000712}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000713}
Evan Chengf49810c2009-06-23 17:48:47 +0000714
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000715/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
716/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000717let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000718multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000719 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000720 def ri : T2TwoRegImm<
721 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
722 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
723 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000724 let Inst{31-27} = 0b11110;
725 let Inst{25} = 0;
726 let Inst{24-21} = opcod;
727 let Inst{20} = 1; // The S bit.
728 let Inst{15} = 0;
729 }
Evan Chengf49810c2009-06-23 17:48:47 +0000730 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def rs : T2TwoRegShiftedReg<
732 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
733 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
734 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{31-27} = 0b11101;
736 let Inst{26-25} = 0b01;
737 let Inst{24-21} = opcod;
738 let Inst{20} = 1; // The S bit.
739 }
Evan Chengf49810c2009-06-23 17:48:47 +0000740}
741}
742
Evan Chenga67efd12009-06-23 19:39:13 +0000743/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
744// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000745multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000746 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000747 def ri : T2sTwoRegShiftImm<
748 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
749 opc, ".w\t$Rd, $Rm, $imm",
750 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000751 let Inst{31-27} = 0b11101;
752 let Inst{26-21} = 0b010010;
753 let Inst{19-16} = 0b1111; // Rn
754 let Inst{5-4} = opcod;
755 }
Evan Chenga67efd12009-06-23 19:39:13 +0000756 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000757 def rr : T2sThreeReg<
758 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
759 opc, ".w\t$Rd, $Rn, $Rm",
760 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{31-27} = 0b11111;
762 let Inst{26-23} = 0b0100;
763 let Inst{22-21} = opcod;
764 let Inst{15-12} = 0b1111;
765 let Inst{7-4} = 0b0000;
766 }
Evan Chenga67efd12009-06-23 19:39:13 +0000767}
Evan Chengf49810c2009-06-23 17:48:47 +0000768
Johnny Chend68e1192009-12-15 17:24:14 +0000769/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000770/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000771/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000772let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000773multiclass T2I_cmp_irs<bits<4> opcod, string opc,
774 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
775 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000776 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000777 def ri : T2OneRegCmpImm<
778 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
779 opc, ".w\t$Rn, $imm",
780 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000781 let Inst{31-27} = 0b11110;
782 let Inst{25} = 0;
783 let Inst{24-21} = opcod;
784 let Inst{20} = 1; // The S bit.
785 let Inst{15} = 0;
786 let Inst{11-8} = 0b1111; // Rd
787 }
Evan Chenga67efd12009-06-23 19:39:13 +0000788 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def rr : T2TwoRegCmp<
790 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000791 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000792 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11101;
794 let Inst{26-25} = 0b01;
795 let Inst{24-21} = opcod;
796 let Inst{20} = 1; // The S bit.
797 let Inst{14-12} = 0b000; // imm3
798 let Inst{11-8} = 0b1111; // Rd
799 let Inst{7-6} = 0b00; // imm2
800 let Inst{5-4} = 0b00; // type
801 }
Evan Chengf49810c2009-06-23 17:48:47 +0000802 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000803 def rs : T2OneRegCmpShiftedReg<
804 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
805 opc, ".w\t$Rn, $ShiftedRm",
806 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000807 let Inst{31-27} = 0b11101;
808 let Inst{26-25} = 0b01;
809 let Inst{24-21} = opcod;
810 let Inst{20} = 1; // The S bit.
811 let Inst{11-8} = 0b1111; // Rd
812 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000813}
814}
815
Evan Chengf3c21b82009-06-30 02:15:48 +0000816/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000817multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000818 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000819 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
820 opc, ".w\t$Rt, $addr",
821 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000822 let Inst{31-27} = 0b11111;
823 let Inst{26-25} = 0b00;
824 let Inst{24} = signed;
825 let Inst{23} = 1;
826 let Inst{22-21} = opcod;
827 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000828
Owen Anderson75579f72010-11-29 22:44:32 +0000829 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000830 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000831
Owen Anderson80dd3e02010-11-30 22:45:47 +0000832 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000833 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000834 let Inst{19-16} = addr{16-13}; // Rn
835 let Inst{23} = addr{12}; // U
836 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000837 }
Owen Anderson75579f72010-11-29 22:44:32 +0000838 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
839 opc, "\t$Rt, $addr",
840 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000841 let Inst{31-27} = 0b11111;
842 let Inst{26-25} = 0b00;
843 let Inst{24} = signed;
844 let Inst{23} = 0;
845 let Inst{22-21} = opcod;
846 let Inst{20} = 1; // load
847 let Inst{11} = 1;
848 // Offset: index==TRUE, wback==FALSE
849 let Inst{10} = 1; // The P bit.
850 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000851
Owen Anderson75579f72010-11-29 22:44:32 +0000852 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000853 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000854
Owen Anderson75579f72010-11-29 22:44:32 +0000855 bits<13> addr;
856 let Inst{19-16} = addr{12-9}; // Rn
857 let Inst{9} = addr{8}; // U
858 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000859 }
Owen Anderson75579f72010-11-29 22:44:32 +0000860 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
861 opc, ".w\t$Rt, $addr",
862 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000863 let Inst{31-27} = 0b11111;
864 let Inst{26-25} = 0b00;
865 let Inst{24} = signed;
866 let Inst{23} = 0;
867 let Inst{22-21} = opcod;
868 let Inst{20} = 1; // load
869 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000870
Owen Anderson75579f72010-11-29 22:44:32 +0000871 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000872 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000873
Owen Anderson75579f72010-11-29 22:44:32 +0000874 bits<10> addr;
875 let Inst{19-16} = addr{9-6}; // Rn
876 let Inst{3-0} = addr{5-2}; // Rm
877 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000878 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000879
Owen Anderson971b83b2011-02-08 22:39:40 +0000880 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000881 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000882 opc, ".w\t$Rt, $addr",
883 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
884 let isReMaterializable = 1;
885 let Inst{31-27} = 0b11111;
886 let Inst{26-25} = 0b00;
887 let Inst{24} = signed;
888 let Inst{23} = ?; // add = (U == '1')
889 let Inst{22-21} = opcod;
890 let Inst{20} = 1; // load
891 let Inst{19-16} = 0b1111; // Rn
892 bits<4> Rt;
893 bits<12> addr;
894 let Inst{15-12} = Rt{3-0};
895 let Inst{11-0} = addr{11-0};
896 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000897}
898
David Goodwin73b8f162009-06-30 22:11:34 +0000899/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000900multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000901 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000902 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
903 opc, ".w\t$Rt, $addr",
904 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000905 let Inst{31-27} = 0b11111;
906 let Inst{26-23} = 0b0001;
907 let Inst{22-21} = opcod;
908 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000909
Owen Anderson75579f72010-11-29 22:44:32 +0000910 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000911 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000912
Owen Anderson80dd3e02010-11-30 22:45:47 +0000913 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000914 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000915 let Inst{19-16} = addr{16-13}; // Rn
916 let Inst{23} = addr{12}; // U
917 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000918 }
Owen Anderson75579f72010-11-29 22:44:32 +0000919 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
920 opc, "\t$Rt, $addr",
921 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000922 let Inst{31-27} = 0b11111;
923 let Inst{26-23} = 0b0000;
924 let Inst{22-21} = opcod;
925 let Inst{20} = 0; // !load
926 let Inst{11} = 1;
927 // Offset: index==TRUE, wback==FALSE
928 let Inst{10} = 1; // The P bit.
929 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000930
Owen Anderson75579f72010-11-29 22:44:32 +0000931 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000932 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000933
Owen Anderson75579f72010-11-29 22:44:32 +0000934 bits<13> addr;
935 let Inst{19-16} = addr{12-9}; // Rn
936 let Inst{9} = addr{8}; // U
937 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson75579f72010-11-29 22:44:32 +0000939 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
940 opc, ".w\t$Rt, $addr",
941 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-23} = 0b0000;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 0; // !load
946 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000947
Owen Anderson75579f72010-11-29 22:44:32 +0000948 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000949 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<10> addr;
952 let Inst{19-16} = addr{9-6}; // Rn
953 let Inst{3-0} = addr{5-2}; // Rm
954 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000955 }
David Goodwin73b8f162009-06-30 22:11:34 +0000956}
957
Evan Cheng0e55fd62010-09-30 01:08:25 +0000958/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000959/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000960multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000961 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
962 opc, ".w\t$Rd, $Rm",
963 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000964 let Inst{31-27} = 0b11111;
965 let Inst{26-23} = 0b0100;
966 let Inst{22-20} = opcod;
967 let Inst{19-16} = 0b1111; // Rn
968 let Inst{15-12} = 0b1111;
969 let Inst{7} = 1;
970 let Inst{5-4} = 0b00; // rotate
971 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000972 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000973 opc, ".w\t$Rd, $Rm, ror $rot",
974 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000975 let Inst{31-27} = 0b11111;
976 let Inst{26-23} = 0b0100;
977 let Inst{22-20} = opcod;
978 let Inst{19-16} = 0b1111; // Rn
979 let Inst{15-12} = 0b1111;
980 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000981
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000982 bits<2> rot;
983 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000984 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000985}
986
Eli Friedman761fa7a2010-06-24 18:20:04 +0000987// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000988multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000989 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
990 opc, "\t$Rd, $Rm",
991 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000992 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000993 let Inst{31-27} = 0b11111;
994 let Inst{26-23} = 0b0100;
995 let Inst{22-20} = opcod;
996 let Inst{19-16} = 0b1111; // Rn
997 let Inst{15-12} = 0b1111;
998 let Inst{7} = 1;
999 let Inst{5-4} = 0b00; // rotate
1000 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001001 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1002 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001003 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001004 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001005 let Inst{31-27} = 0b11111;
1006 let Inst{26-23} = 0b0100;
1007 let Inst{22-20} = opcod;
1008 let Inst{19-16} = 0b1111; // Rn
1009 let Inst{15-12} = 0b1111;
1010 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001011
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001012 bits<2> rot;
1013 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001014 }
1015}
1016
Eli Friedman761fa7a2010-06-24 18:20:04 +00001017// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1018// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001019multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001020 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1021 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001022 let Inst{31-27} = 0b11111;
1023 let Inst{26-23} = 0b0100;
1024 let Inst{22-20} = opcod;
1025 let Inst{19-16} = 0b1111; // Rn
1026 let Inst{15-12} = 0b1111;
1027 let Inst{7} = 1;
1028 let Inst{5-4} = 0b00; // rotate
1029 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001030 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1031 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001032 let Inst{31-27} = 0b11111;
1033 let Inst{26-23} = 0b0100;
1034 let Inst{22-20} = opcod;
1035 let Inst{19-16} = 0b1111; // Rn
1036 let Inst{15-12} = 0b1111;
1037 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001038
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001039 bits<2> rot;
1040 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001041 }
1042}
1043
Evan Cheng0e55fd62010-09-30 01:08:25 +00001044/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001045/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001046multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001047 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1048 opc, "\t$Rd, $Rn, $Rm",
1049 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001050 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001051 let Inst{31-27} = 0b11111;
1052 let Inst{26-23} = 0b0100;
1053 let Inst{22-20} = opcod;
1054 let Inst{15-12} = 0b1111;
1055 let Inst{7} = 1;
1056 let Inst{5-4} = 0b00; // rotate
1057 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001058 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1059 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001060 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1061 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1062 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001063 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001069
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001070 bits<2> rot;
1071 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001072 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001073}
1074
Johnny Chen93042d12010-03-02 18:14:57 +00001075// DO variant - disassembly only, no pattern
1076
Evan Cheng0e55fd62010-09-30 01:08:25 +00001077multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001078 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1079 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001080 let Inst{31-27} = 0b11111;
1081 let Inst{26-23} = 0b0100;
1082 let Inst{22-20} = opcod;
1083 let Inst{15-12} = 0b1111;
1084 let Inst{7} = 1;
1085 let Inst{5-4} = 0b00; // rotate
1086 }
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001087 def rr_rot :T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001088 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001089 let Inst{31-27} = 0b11111;
1090 let Inst{26-23} = 0b0100;
1091 let Inst{22-20} = opcod;
1092 let Inst{15-12} = 0b1111;
1093 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001094
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001095 bits<2> rot;
1096 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001097 }
1098}
1099
Anton Korobeynikov52237112009-06-17 18:13:58 +00001100//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001101// Instructions
1102//===----------------------------------------------------------------------===//
1103
1104//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001105// Miscellaneous Instructions.
1106//
1107
Owen Andersonda663f72010-11-15 21:30:39 +00001108class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1109 string asm, list<dag> pattern>
1110 : T2XI<oops, iops, itin, asm, pattern> {
1111 bits<4> Rd;
1112 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001113
Jim Grosbach86386922010-12-08 22:10:43 +00001114 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001115 let Inst{26} = label{11};
1116 let Inst{14-12} = label{10-8};
1117 let Inst{7-0} = label{7-0};
1118}
1119
Evan Chenga09b9ca2009-06-24 23:47:58 +00001120// LEApcrel - Load a pc-relative address into a register without offending the
1121// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001122def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1123 (ins t2adrlabel:$addr, pred:$p),
1124 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001125 let Inst{31-27} = 0b11110;
1126 let Inst{25-24} = 0b10;
1127 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1128 let Inst{22} = 0;
1129 let Inst{20} = 0;
1130 let Inst{19-16} = 0b1111; // Rn
1131 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001132
Owen Andersona838a252010-12-14 00:36:49 +00001133 bits<4> Rd;
1134 bits<13> addr;
1135 let Inst{11-8} = Rd;
1136 let Inst{23} = addr{12};
1137 let Inst{21} = addr{12};
1138 let Inst{26} = addr{11};
1139 let Inst{14-12} = addr{10-8};
1140 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001141}
Owen Andersona838a252010-12-14 00:36:49 +00001142
1143let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001144def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1145 Size4Bytes, IIC_iALUi, []>;
1146def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1147 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1148 Size4Bytes, IIC_iALUi,
1149 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001150
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001151
1152// FIXME: None of these add/sub SP special instructions should be necessary
1153// at all for thumb2 since they use the same encodings as the generic
1154// add/sub instructions. In thumb1 we need them since they have dedicated
1155// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001156// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001157let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001158def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1159 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001160 let Inst{31-27} = 0b11110;
1161 let Inst{25} = 0;
1162 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001163 let Inst{15} = 0;
1164}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001165def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1166 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001168 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{15} = 0;
1170}
Evan Cheng86198642009-08-07 00:34:42 +00001171
1172// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001173def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001174 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1175 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001176 let Inst{31-27} = 0b11101;
1177 let Inst{26-25} = 0b01;
1178 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001179 let Inst{15} = 0;
1180}
Evan Cheng86198642009-08-07 00:34:42 +00001181
1182// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001183def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1184 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001185 let Inst{31-27} = 0b11110;
1186 let Inst{25} = 0;
1187 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001188 let Inst{15} = 0;
1189}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001190def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1191 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001192 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001193 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001194 let Inst{15} = 0;
1195}
Evan Cheng86198642009-08-07 00:34:42 +00001196
1197// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001198def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001200 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001201 let Inst{31-27} = 0b11101;
1202 let Inst{26-25} = 0b01;
1203 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001204 let Inst{19-16} = 0b1101; // Rn = sp
1205 let Inst{15} = 0;
1206}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001207} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001208
Evan Chenga09b9ca2009-06-24 23:47:58 +00001209//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001210// Load / store Instructions.
1211//
1212
Evan Cheng055b0312009-06-29 07:51:04 +00001213// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001214let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001215defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001216 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001217
Evan Chengf3c21b82009-06-30 02:15:48 +00001218// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001219defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001220 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001221defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001222 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001223
Evan Chengf3c21b82009-06-30 02:15:48 +00001224// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001225defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001226 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001227defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001228 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001229
Owen Anderson9d63d902010-12-01 19:18:46 +00001230let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001231// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001232def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001233 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001234 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001235} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001236
1237// zextload i1 -> zextload i8
1238def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1239 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1240def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1241 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1242def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1243 (t2LDRBs t2addrmode_so_reg:$addr)>;
1244def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1245 (t2LDRBpci tconstpool:$addr)>;
1246
1247// extload -> zextload
1248// FIXME: Reduce the number of patterns by legalizing extload to zextload
1249// earlier?
1250def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1251 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1252def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1253 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1254def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1255 (t2LDRBs t2addrmode_so_reg:$addr)>;
1256def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1257 (t2LDRBpci tconstpool:$addr)>;
1258
1259def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1260 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1261def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1262 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1263def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1264 (t2LDRBs t2addrmode_so_reg:$addr)>;
1265def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1266 (t2LDRBpci tconstpool:$addr)>;
1267
1268def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1269 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1270def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1271 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1272def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1273 (t2LDRHs t2addrmode_so_reg:$addr)>;
1274def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1275 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001276
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001277// FIXME: The destination register of the loads and stores can't be PC, but
1278// can be SP. We need another regclass (similar to rGPR) to represent
1279// that. Not a pressing issue since these are selected manually,
1280// not via pattern.
1281
Evan Chenge88d5ce2009-07-02 07:28:31 +00001282// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001283
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001284let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001285def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001286 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001288 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001289 []>;
1290
Owen Anderson6b0fa632010-12-09 02:56:12 +00001291def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1292 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001293 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001294 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001295 []>;
1296
Owen Anderson6b0fa632010-12-09 02:56:12 +00001297def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001298 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001300 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001301 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001302def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1303 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001304 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001305 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001306 []>;
1307
Owen Anderson6b0fa632010-12-09 02:56:12 +00001308def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001309 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001311 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001312 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001313def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1314 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001315 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001316 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001317 []>;
1318
Owen Anderson6b0fa632010-12-09 02:56:12 +00001319def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001320 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001322 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001323 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001324def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1325 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001327 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001328 []>;
1329
Owen Anderson6b0fa632010-12-09 02:56:12 +00001330def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001331 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001332 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001333 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001334 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1336 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001338 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001339 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001340} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001341
Johnny Chene54a3ef2010-03-03 18:45:36 +00001342// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1343// for disassembly only.
1344// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001346 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001347 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001348 let Inst{31-27} = 0b11111;
1349 let Inst{26-25} = 0b00;
1350 let Inst{24} = signed;
1351 let Inst{23} = 0;
1352 let Inst{22-21} = type;
1353 let Inst{20} = 1; // load
1354 let Inst{11} = 1;
1355 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001356
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001357 bits<4> Rt;
1358 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001359 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001360 let Inst{19-16} = addr{12-9};
1361 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001362}
1363
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1365def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1366def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1367def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1368def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001369
David Goodwin73b8f162009-06-30 22:11:34 +00001370// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001371defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001373defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001375defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001377
David Goodwin6647cea2009-06-30 22:50:01 +00001378// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001379let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001380def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001381 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1382 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001383
Evan Cheng6d94f112009-07-03 00:06:39 +00001384// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001385def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001386 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001388 "str", "\t$Rt, [$Rn, $addr]!",
1389 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001390 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001391 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001392
Owen Anderson6b0fa632010-12-09 02:56:12 +00001393def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001394 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001396 "str", "\t$Rt, [$Rn], $addr",
1397 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001398 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001399 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001400
Owen Anderson6b0fa632010-12-09 02:56:12 +00001401def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001402 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001404 "strh", "\t$Rt, [$Rn, $addr]!",
1405 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001406 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001407 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001408
Owen Anderson6b0fa632010-12-09 02:56:12 +00001409def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001410 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001412 "strh", "\t$Rt, [$Rn], $addr",
1413 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001414 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001415 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001416
Owen Anderson6b0fa632010-12-09 02:56:12 +00001417def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001418 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001420 "strb", "\t$Rt, [$Rn, $addr]!",
1421 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001422 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001423 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001424
Owen Anderson6b0fa632010-12-09 02:56:12 +00001425def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001428 "strb", "\t$Rt, [$Rn], $addr",
1429 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001430 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001432
Johnny Chene54a3ef2010-03-03 18:45:36 +00001433// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1434// only.
1435// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001437 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001438 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001439 let Inst{31-27} = 0b11111;
1440 let Inst{26-25} = 0b00;
1441 let Inst{24} = 0; // not signed
1442 let Inst{23} = 0;
1443 let Inst{22-21} = type;
1444 let Inst{20} = 0; // store
1445 let Inst{11} = 1;
1446 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001447
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001448 bits<4> Rt;
1449 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001450 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001451 let Inst{19-16} = addr{12-9};
1452 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001453}
1454
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1456def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1457def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001458
Johnny Chenae1757b2010-03-11 01:13:36 +00001459// ldrd / strd pre / post variants
1460// For disassembly only.
1461
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001462def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001464 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001465
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001466def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001468 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001469
1470def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001471 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001472 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001473
1474def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001475 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001476 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001477
Johnny Chen0635fc52010-03-04 17:40:44 +00001478// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1479// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001480// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1481// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001482multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001483
Evan Chengdfed19f2010-11-03 06:34:55 +00001484 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001485 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001486 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001487 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001489 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001490 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001491 let Inst{20} = 1;
1492 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001493
Owen Anderson80dd3e02010-11-30 22:45:47 +00001494 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001495 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001496 let Inst{19-16} = addr{16-13}; // Rn
1497 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001498 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001499 }
1500
Evan Chengdfed19f2010-11-03 06:34:55 +00001501 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001502 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001503 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001504 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001505 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001506 let Inst{23} = 0; // U = 0
1507 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001508 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001509 let Inst{20} = 1;
1510 let Inst{15-12} = 0b1111;
1511 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001512
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001513 bits<13> addr;
1514 let Inst{19-16} = addr{12-9}; // Rn
1515 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001516 }
1517
Evan Chengdfed19f2010-11-03 06:34:55 +00001518 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001519 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001520 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001521 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001522 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001523 let Inst{23} = 0; // add = TRUE for T1
1524 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001525 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001526 let Inst{20} = 1;
1527 let Inst{15-12} = 0b1111;
1528 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001529
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001530 bits<10> addr;
1531 let Inst{19-16} = addr{9-6}; // Rn
1532 let Inst{3-0} = addr{5-2}; // Rm
1533 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001535}
1536
Evan Cheng416941d2010-11-04 05:19:35 +00001537defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1538defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1539defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001540
Evan Cheng2889cce2009-07-03 00:18:36 +00001541//===----------------------------------------------------------------------===//
1542// Load / store multiple Instructions.
1543//
1544
Bill Wendling6c470b82010-11-13 09:09:38 +00001545multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1546 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001547 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001548 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001549 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 bits<4> Rn;
1551 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001552
Bill Wendling6c470b82010-11-13 09:09:38 +00001553 let Inst{31-27} = 0b11101;
1554 let Inst{26-25} = 0b00;
1555 let Inst{24-23} = 0b01; // Increment After
1556 let Inst{22} = 0;
1557 let Inst{21} = 0; // No writeback
1558 let Inst{20} = L_bit;
1559 let Inst{19-16} = Rn;
1560 let Inst{15-0} = regs;
1561 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001562 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001563 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001564 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 bits<4> Rn;
1566 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001567
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 let Inst{31-27} = 0b11101;
1569 let Inst{26-25} = 0b00;
1570 let Inst{24-23} = 0b01; // Increment After
1571 let Inst{22} = 0;
1572 let Inst{21} = 1; // Writeback
1573 let Inst{20} = L_bit;
1574 let Inst{19-16} = Rn;
1575 let Inst{15-0} = regs;
1576 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001577 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001578 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1579 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1580 bits<4> Rn;
1581 bits<16> regs;
1582
1583 let Inst{31-27} = 0b11101;
1584 let Inst{26-25} = 0b00;
1585 let Inst{24-23} = 0b10; // Decrement Before
1586 let Inst{22} = 0;
1587 let Inst{21} = 0; // No writeback
1588 let Inst{20} = L_bit;
1589 let Inst{19-16} = Rn;
1590 let Inst{15-0} = regs;
1591 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001592 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001593 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1594 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1595 bits<4> Rn;
1596 bits<16> regs;
1597
1598 let Inst{31-27} = 0b11101;
1599 let Inst{26-25} = 0b00;
1600 let Inst{24-23} = 0b10; // Decrement Before
1601 let Inst{22} = 0;
1602 let Inst{21} = 1; // Writeback
1603 let Inst{20} = L_bit;
1604 let Inst{19-16} = Rn;
1605 let Inst{15-0} = regs;
1606 }
1607}
1608
Bill Wendlingc93989a2010-11-13 11:20:05 +00001609let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001610
1611let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1612defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1613
1614let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1615defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1616
1617} // neverHasSideEffects
1618
Bob Wilson815baeb2010-03-13 01:08:20 +00001619
Evan Cheng9cb9e672009-06-27 02:26:13 +00001620//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001621// Move Instructions.
1622//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001623
Evan Chengf49810c2009-06-23 17:48:47 +00001624let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001625def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1626 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001627 let Inst{31-27} = 0b11101;
1628 let Inst{26-25} = 0b01;
1629 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001630 let Inst{19-16} = 0b1111; // Rn
1631 let Inst{14-12} = 0b000;
1632 let Inst{7-4} = 0b0000;
1633}
Evan Chengf49810c2009-06-23 17:48:47 +00001634
Evan Cheng5adb66a2009-09-28 09:14:39 +00001635// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001636let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1637 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001638def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1639 "mov", ".w\t$Rd, $imm",
1640 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001641 let Inst{31-27} = 0b11110;
1642 let Inst{25} = 0;
1643 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001644 let Inst{19-16} = 0b1111; // Rn
1645 let Inst{15} = 0;
1646}
David Goodwin83b35932009-06-26 16:10:07 +00001647
Evan Chengc4af4632010-11-17 20:13:28 +00001648let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001649def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001650 "movw", "\t$Rd, $imm",
1651 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001652 let Inst{31-27} = 0b11110;
1653 let Inst{25} = 1;
1654 let Inst{24-21} = 0b0010;
1655 let Inst{20} = 0; // The S bit.
1656 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001657
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001658 bits<4> Rd;
1659 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001660
Jim Grosbach86386922010-12-08 22:10:43 +00001661 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001662 let Inst{19-16} = imm{15-12};
1663 let Inst{26} = imm{11};
1664 let Inst{14-12} = imm{10-8};
1665 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001666}
Evan Chengf49810c2009-06-23 17:48:47 +00001667
Evan Cheng53519f02011-01-21 18:55:51 +00001668def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001669 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1670
1671let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001672def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1673 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001674 "movt", "\t$Rd, $imm",
1675 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001676 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001677 let Inst{31-27} = 0b11110;
1678 let Inst{25} = 1;
1679 let Inst{24-21} = 0b0110;
1680 let Inst{20} = 0; // The S bit.
1681 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001682
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001683 bits<4> Rd;
1684 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001685
Jim Grosbach86386922010-12-08 22:10:43 +00001686 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001687 let Inst{19-16} = imm{15-12};
1688 let Inst{26} = imm{11};
1689 let Inst{14-12} = imm{10-8};
1690 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001691}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001692
Evan Cheng53519f02011-01-21 18:55:51 +00001693def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001694 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1695} // Constraints
1696
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001697def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001698
Anton Korobeynikov52237112009-06-17 18:13:58 +00001699//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001700// Extend Instructions.
1701//
1702
1703// Sign extenders
1704
Evan Cheng0e55fd62010-09-30 01:08:25 +00001705defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001706 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001707defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001708 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001709defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001710
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001712 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001713defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001714 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001715defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001716
Johnny Chen93042d12010-03-02 18:14:57 +00001717// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001718
1719// Zero extenders
1720
1721let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001722defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001723 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001724defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001725 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001727 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001728
Jim Grosbach79464942010-07-28 23:17:45 +00001729// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1730// The transformation should probably be done as a combiner action
1731// instead so we can include a check for masking back in the upper
1732// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001733//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001734// (t2UXTB16r_rot rGPR:$Src, 24)>,
1735// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001736def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001737 (t2UXTB16r_rot rGPR:$Src, 8)>,
1738 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001739
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001741 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001743 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001745}
1746
1747//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001748// Arithmetic Instructions.
1749//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001750
Johnny Chend68e1192009-12-15 17:24:14 +00001751defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1752 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1753defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1754 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001755
Evan Chengf49810c2009-06-23 17:48:47 +00001756// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001757defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001758 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001759 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1760defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001761 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001762 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763
Johnny Chend68e1192009-12-15 17:24:14 +00001764defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001765 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001766defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001767 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001768defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1769 node:$RHS)>, 1>;
1770defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1771 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001772
David Goodwin752aa7d2009-07-27 16:39:05 +00001773// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001774defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001775 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1776defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1777 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001778
1779// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001780// The assume-no-carry-in form uses the negation of the input since add/sub
1781// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1782// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1783// details.
1784// The AddedComplexity preferences the first variant over the others since
1785// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001786let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001787def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1788 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1789def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1790 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1791def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1792 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1793let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001794def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1795 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1796def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1797 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001798// The with-carry-in form matches bitwise not instead of the negation.
1799// Effectively, the inverse interpretation of the carry flag already accounts
1800// for part of the negation.
1801let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001802def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1803 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1804def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1805 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1806let AddedComplexity = 1 in
1807def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001808 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001809def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001810 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001811
Johnny Chen93042d12010-03-02 18:14:57 +00001812// Select Bytes -- for disassembly only
1813
Owen Andersonc7373f82010-11-30 20:00:01 +00001814def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1815 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001816 let Inst{31-27} = 0b11111;
1817 let Inst{26-24} = 0b010;
1818 let Inst{23} = 0b1;
1819 let Inst{22-20} = 0b010;
1820 let Inst{15-12} = 0b1111;
1821 let Inst{7} = 0b1;
1822 let Inst{6-4} = 0b000;
1823}
1824
Johnny Chenadc77332010-02-26 22:04:29 +00001825// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1826// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001827class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001828 list<dag> pat = [/* For disassembly only; pattern left blank */],
1829 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1830 string asm = "\t$Rd, $Rn, $Rm">
1831 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001832 let Inst{31-27} = 0b11111;
1833 let Inst{26-23} = 0b0101;
1834 let Inst{22-20} = op22_20;
1835 let Inst{15-12} = 0b1111;
1836 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001837
Owen Anderson46c478e2010-11-17 19:57:38 +00001838 bits<4> Rd;
1839 bits<4> Rn;
1840 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001841
Jim Grosbach86386922010-12-08 22:10:43 +00001842 let Inst{11-8} = Rd;
1843 let Inst{19-16} = Rn;
1844 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001845}
1846
1847// Saturating add/subtract -- for disassembly only
1848
Nate Begeman692433b2010-07-29 17:56:55 +00001849def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001850 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1851 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001852def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1853def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1854def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001855def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1856 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1857def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1858 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001859def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001860def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001861 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1862 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001863def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1864def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1865def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1866def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1867def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1868def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1869def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1870def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1871
1872// Signed/Unsigned add/subtract -- for disassembly only
1873
1874def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1875def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1876def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1877def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1878def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1879def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1880def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1881def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1882def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1883def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1884def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1885def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1886
1887// Signed/Unsigned halving add/subtract -- for disassembly only
1888
1889def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1890def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1891def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1892def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1893def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1894def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1895def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1896def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1897def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1898def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1899def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1900def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1901
Owen Anderson821752e2010-11-18 20:32:18 +00001902// Helper class for disassembly only
1903// A6.3.16 & A6.3.17
1904// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1905class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1906 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1907 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1908 let Inst{31-27} = 0b11111;
1909 let Inst{26-24} = 0b011;
1910 let Inst{23} = long;
1911 let Inst{22-20} = op22_20;
1912 let Inst{7-4} = op7_4;
1913}
1914
1915class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1916 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1917 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1918 let Inst{31-27} = 0b11111;
1919 let Inst{26-24} = 0b011;
1920 let Inst{23} = long;
1921 let Inst{22-20} = op22_20;
1922 let Inst{7-4} = op7_4;
1923}
1924
Johnny Chenadc77332010-02-26 22:04:29 +00001925// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1926
Owen Anderson821752e2010-11-18 20:32:18 +00001927def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1928 (ins rGPR:$Rn, rGPR:$Rm),
1929 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001930 let Inst{15-12} = 0b1111;
1931}
Owen Anderson821752e2010-11-18 20:32:18 +00001932def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001933 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001934 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001935
1936// Signed/Unsigned saturate -- for disassembly only
1937
Owen Anderson46c478e2010-11-17 19:57:38 +00001938class T2SatI<dag oops, dag iops, InstrItinClass itin,
1939 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001940 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001941 bits<4> Rd;
1942 bits<4> Rn;
1943 bits<5> sat_imm;
1944 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001945
Jim Grosbach86386922010-12-08 22:10:43 +00001946 let Inst{11-8} = Rd;
1947 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001948 let Inst{4-0} = sat_imm{4-0};
1949 let Inst{21} = sh{6};
1950 let Inst{14-12} = sh{4-2};
1951 let Inst{7-6} = sh{1-0};
1952}
1953
Owen Andersonc7373f82010-11-30 20:00:01 +00001954def t2SSAT: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001955 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1956 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1957 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001958 let Inst{31-27} = 0b11110;
1959 let Inst{25-22} = 0b1100;
1960 let Inst{20} = 0;
1961 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001962}
1963
Owen Andersonc7373f82010-11-30 20:00:01 +00001964def t2SSAT16: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001965 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn), NoItinerary,
1966 "ssat16", "\t$Rd, $sat_imm, $Rn",
1967 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001968 let Inst{31-27} = 0b11110;
1969 let Inst{25-22} = 0b1100;
1970 let Inst{20} = 0;
1971 let Inst{15} = 0;
1972 let Inst{21} = 1; // sh = '1'
1973 let Inst{14-12} = 0b000; // imm3 = '000'
1974 let Inst{7-6} = 0b00; // imm2 = '00'
1975}
1976
Owen Andersonc7373f82010-11-30 20:00:01 +00001977def t2USAT: T2SatI<
1978 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1979 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001980 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001981 let Inst{31-27} = 0b11110;
1982 let Inst{25-22} = 0b1110;
1983 let Inst{20} = 0;
1984 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001985}
1986
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001987def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
1988 NoItinerary,
1989 "usat16", "\t$dst, $sat_imm, $Rn",
1990 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001991 let Inst{31-27} = 0b11110;
1992 let Inst{25-22} = 0b1110;
1993 let Inst{20} = 0;
1994 let Inst{15} = 0;
1995 let Inst{21} = 1; // sh = '1'
1996 let Inst{14-12} = 0b000; // imm3 = '000'
1997 let Inst{7-6} = 0b00; // imm2 = '00'
1998}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001999
Bob Wilson38aa2872010-08-13 21:48:10 +00002000def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2001def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002002
Evan Chengf49810c2009-06-23 17:48:47 +00002003//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002004// Shift and rotate Instructions.
2005//
2006
Johnny Chend68e1192009-12-15 17:24:14 +00002007defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2008defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2009defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2010defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002011
Andrew Trickd49ffe82011-04-29 14:18:15 +00002012// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2013def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2014 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2015
David Goodwinca01a8d2009-09-01 18:32:09 +00002016let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002017def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2018 "rrx", "\t$Rd, $Rm",
2019 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002020 let Inst{31-27} = 0b11101;
2021 let Inst{26-25} = 0b01;
2022 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002023 let Inst{19-16} = 0b1111; // Rn
2024 let Inst{14-12} = 0b000;
2025 let Inst{7-4} = 0b0011;
2026}
David Goodwinca01a8d2009-09-01 18:32:09 +00002027}
Evan Chenga67efd12009-06-23 19:39:13 +00002028
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002029let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002030def t2MOVsrl_flag : T2TwoRegShiftImm<
2031 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2032 "lsrs", ".w\t$Rd, $Rm, #1",
2033 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002034 let Inst{31-27} = 0b11101;
2035 let Inst{26-25} = 0b01;
2036 let Inst{24-21} = 0b0010;
2037 let Inst{20} = 1; // The S bit.
2038 let Inst{19-16} = 0b1111; // Rn
2039 let Inst{5-4} = 0b01; // Shift type.
2040 // Shift amount = Inst{14-12:7-6} = 1.
2041 let Inst{14-12} = 0b000;
2042 let Inst{7-6} = 0b01;
2043}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002044def t2MOVsra_flag : T2TwoRegShiftImm<
2045 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2046 "asrs", ".w\t$Rd, $Rm, #1",
2047 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002048 let Inst{31-27} = 0b11101;
2049 let Inst{26-25} = 0b01;
2050 let Inst{24-21} = 0b0010;
2051 let Inst{20} = 1; // The S bit.
2052 let Inst{19-16} = 0b1111; // Rn
2053 let Inst{5-4} = 0b10; // Shift type.
2054 // Shift amount = Inst{14-12:7-6} = 1.
2055 let Inst{14-12} = 0b000;
2056 let Inst{7-6} = 0b01;
2057}
David Goodwin3583df72009-07-28 17:06:49 +00002058}
2059
Evan Chenga67efd12009-06-23 19:39:13 +00002060//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002061// Bitwise Instructions.
2062//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002063
Johnny Chend68e1192009-12-15 17:24:14 +00002064defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002065 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002066 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2067defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002068 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002069 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2070defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002071 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002072 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002073
Johnny Chend68e1192009-12-15 17:24:14 +00002074defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002075 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002076 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002077
Owen Anderson2f7aed32010-11-17 22:16:31 +00002078class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2079 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002080 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002081 bits<4> Rd;
2082 bits<5> msb;
2083 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002084
Jim Grosbach86386922010-12-08 22:10:43 +00002085 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002086 let Inst{4-0} = msb{4-0};
2087 let Inst{14-12} = lsb{4-2};
2088 let Inst{7-6} = lsb{1-0};
2089}
2090
2091class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2092 string opc, string asm, list<dag> pattern>
2093 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2094 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002095
Jim Grosbach86386922010-12-08 22:10:43 +00002096 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002097}
2098
2099let Constraints = "$src = $Rd" in
2100def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2101 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2102 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002103 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002104 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002105 let Inst{25} = 1;
2106 let Inst{24-20} = 0b10110;
2107 let Inst{19-16} = 0b1111; // Rn
2108 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002109 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002110
Owen Anderson2f7aed32010-11-17 22:16:31 +00002111 bits<10> imm;
2112 let msb{4-0} = imm{9-5};
2113 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002114}
Evan Chengf49810c2009-06-23 17:48:47 +00002115
Owen Anderson2f7aed32010-11-17 22:16:31 +00002116def t2SBFX: T2TwoRegBitFI<
2117 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2118 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002119 let Inst{31-27} = 0b11110;
2120 let Inst{25} = 1;
2121 let Inst{24-20} = 0b10100;
2122 let Inst{15} = 0;
2123}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002124
Owen Anderson2f7aed32010-11-17 22:16:31 +00002125def t2UBFX: T2TwoRegBitFI<
2126 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2127 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{31-27} = 0b11110;
2129 let Inst{25} = 1;
2130 let Inst{24-20} = 0b11100;
2131 let Inst{15} = 0;
2132}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002133
Johnny Chen9474d552010-02-02 19:31:58 +00002134// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002135let Constraints = "$src = $Rd" in {
2136 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2137 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2138 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2139 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2140 bf_inv_mask_imm:$imm))]> {
2141 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002142 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002143 let Inst{25} = 1;
2144 let Inst{24-20} = 0b10110;
2145 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002146 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002147
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002148 bits<10> imm;
2149 let msb{4-0} = imm{9-5};
2150 let lsb{4-0} = imm{4-0};
2151 }
2152
2153 // GNU as only supports this form of bfi (w/ 4 arguments)
2154 let isAsmParserOnly = 1 in
2155 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2156 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2157 width_imm:$width),
2158 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2159 []> {
2160 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002161 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002162 let Inst{25} = 1;
2163 let Inst{24-20} = 0b10110;
2164 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002165 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002166
2167 bits<5> lsbit;
2168 bits<5> width;
2169 let msb{4-0} = width; // Custom encoder => lsb+width-1
2170 let lsb{4-0} = lsbit;
2171 }
Johnny Chen9474d552010-02-02 19:31:58 +00002172}
Evan Chengf49810c2009-06-23 17:48:47 +00002173
Evan Cheng7e1bf302010-09-29 00:27:46 +00002174defm t2ORN : T2I_bin_irs<0b0011, "orn",
2175 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2176 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002177
2178// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2179let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002180defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002181 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002182 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002183
2184
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002185let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002186def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2187 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002188
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002189// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002190def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2191 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002192 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002193
2194def : T2Pat<(t2_so_imm_not:$src),
2195 (t2MVNi t2_so_imm_not:$src)>;
2196
Evan Chengf49810c2009-06-23 17:48:47 +00002197//===----------------------------------------------------------------------===//
2198// Multiply Instructions.
2199//
Evan Cheng8de898a2009-06-26 00:19:44 +00002200let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002201def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2202 "mul", "\t$Rd, $Rn, $Rm",
2203 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002204 let Inst{31-27} = 0b11111;
2205 let Inst{26-23} = 0b0110;
2206 let Inst{22-20} = 0b000;
2207 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2208 let Inst{7-4} = 0b0000; // Multiply
2209}
Evan Chengf49810c2009-06-23 17:48:47 +00002210
Owen Anderson35141a92010-11-18 01:08:42 +00002211def t2MLA: T2FourReg<
2212 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2213 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2214 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{31-27} = 0b11111;
2216 let Inst{26-23} = 0b0110;
2217 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002218 let Inst{7-4} = 0b0000; // Multiply
2219}
Evan Chengf49810c2009-06-23 17:48:47 +00002220
Owen Anderson35141a92010-11-18 01:08:42 +00002221def t2MLS: T2FourReg<
2222 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2223 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2224 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002225 let Inst{31-27} = 0b11111;
2226 let Inst{26-23} = 0b0110;
2227 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002228 let Inst{7-4} = 0b0001; // Multiply and Subtract
2229}
Evan Chengf49810c2009-06-23 17:48:47 +00002230
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002231// Extra precision multiplies with low / high results
2232let neverHasSideEffects = 1 in {
2233let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002234def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002235 (outs rGPR:$Rd, rGPR:$Ra),
2236 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002237 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002239def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002240 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002241 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002242 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002243} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002244
2245// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002246def t2SMLAL : T2MulLong<0b100, 0b0000,
2247 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002248 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002249 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002250
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002251def t2UMLAL : T2MulLong<0b110, 0b0000,
2252 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002253 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002254 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002255
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002256def t2UMAAL : T2MulLong<0b110, 0b0110,
2257 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002258 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002259 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002260} // neverHasSideEffects
2261
Johnny Chen93042d12010-03-02 18:14:57 +00002262// Rounding variants of the below included for disassembly only
2263
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002264// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002265def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2266 "smmul", "\t$Rd, $Rn, $Rm",
2267 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002268 let Inst{31-27} = 0b11111;
2269 let Inst{26-23} = 0b0110;
2270 let Inst{22-20} = 0b101;
2271 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2272 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2273}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274
Owen Anderson821752e2010-11-18 20:32:18 +00002275def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2276 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002277 let Inst{31-27} = 0b11111;
2278 let Inst{26-23} = 0b0110;
2279 let Inst{22-20} = 0b101;
2280 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2281 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2282}
2283
Owen Anderson821752e2010-11-18 20:32:18 +00002284def t2SMMLA : T2FourReg<
2285 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2286 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2287 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002288 let Inst{31-27} = 0b11111;
2289 let Inst{26-23} = 0b0110;
2290 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002291 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2292}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002293
Owen Anderson821752e2010-11-18 20:32:18 +00002294def t2SMMLAR: T2FourReg<
2295 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2296 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002297 let Inst{31-27} = 0b11111;
2298 let Inst{26-23} = 0b0110;
2299 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002300 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2301}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002302
Owen Anderson821752e2010-11-18 20:32:18 +00002303def t2SMMLS: T2FourReg<
2304 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2305 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2306 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2311}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002312
Owen Anderson821752e2010-11-18 20:32:18 +00002313def t2SMMLSR:T2FourReg<
2314 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2315 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002316 let Inst{31-27} = 0b11111;
2317 let Inst{26-23} = 0b0110;
2318 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002319 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2320}
2321
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002322multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002323 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2324 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2325 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2326 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002327 let Inst{31-27} = 0b11111;
2328 let Inst{26-23} = 0b0110;
2329 let Inst{22-20} = 0b001;
2330 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2331 let Inst{7-6} = 0b00;
2332 let Inst{5-4} = 0b00;
2333 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002334
Owen Anderson821752e2010-11-18 20:32:18 +00002335 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2336 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2337 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2338 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002339 let Inst{31-27} = 0b11111;
2340 let Inst{26-23} = 0b0110;
2341 let Inst{22-20} = 0b001;
2342 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2343 let Inst{7-6} = 0b00;
2344 let Inst{5-4} = 0b01;
2345 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002346
Owen Anderson821752e2010-11-18 20:32:18 +00002347 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2348 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2349 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2350 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b001;
2354 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2355 let Inst{7-6} = 0b00;
2356 let Inst{5-4} = 0b10;
2357 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358
Owen Anderson821752e2010-11-18 20:32:18 +00002359 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2360 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2361 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2362 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002363 let Inst{31-27} = 0b11111;
2364 let Inst{26-23} = 0b0110;
2365 let Inst{22-20} = 0b001;
2366 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2367 let Inst{7-6} = 0b00;
2368 let Inst{5-4} = 0b11;
2369 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002370
Owen Anderson821752e2010-11-18 20:32:18 +00002371 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2372 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2373 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2374 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002375 let Inst{31-27} = 0b11111;
2376 let Inst{26-23} = 0b0110;
2377 let Inst{22-20} = 0b011;
2378 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2379 let Inst{7-6} = 0b00;
2380 let Inst{5-4} = 0b00;
2381 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002382
Owen Anderson821752e2010-11-18 20:32:18 +00002383 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2384 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2385 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2386 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b011;
2390 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2391 let Inst{7-6} = 0b00;
2392 let Inst{5-4} = 0b01;
2393 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002394}
2395
2396
2397multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002398 def BB : T2FourReg<
2399 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2400 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2401 [(set rGPR:$Rd, (add rGPR:$Ra,
2402 (opnode (sext_inreg rGPR:$Rn, i16),
2403 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002404 let Inst{31-27} = 0b11111;
2405 let Inst{26-23} = 0b0110;
2406 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{7-6} = 0b00;
2408 let Inst{5-4} = 0b00;
2409 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002410
Owen Anderson821752e2010-11-18 20:32:18 +00002411 def BT : T2FourReg<
2412 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2413 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2414 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2415 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{31-27} = 0b11111;
2417 let Inst{26-23} = 0b0110;
2418 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002419 let Inst{7-6} = 0b00;
2420 let Inst{5-4} = 0b01;
2421 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002422
Owen Anderson821752e2010-11-18 20:32:18 +00002423 def TB : T2FourReg<
2424 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2425 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2426 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2427 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002428 let Inst{31-27} = 0b11111;
2429 let Inst{26-23} = 0b0110;
2430 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{7-6} = 0b00;
2432 let Inst{5-4} = 0b10;
2433 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Owen Anderson821752e2010-11-18 20:32:18 +00002435 def TT : T2FourReg<
2436 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2437 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2438 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2439 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{31-27} = 0b11111;
2441 let Inst{26-23} = 0b0110;
2442 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002443 let Inst{7-6} = 0b00;
2444 let Inst{5-4} = 0b11;
2445 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002446
Owen Anderson821752e2010-11-18 20:32:18 +00002447 def WB : T2FourReg<
2448 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2449 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2450 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2451 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{31-27} = 0b11111;
2453 let Inst{26-23} = 0b0110;
2454 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002455 let Inst{7-6} = 0b00;
2456 let Inst{5-4} = 0b00;
2457 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002458
Owen Anderson821752e2010-11-18 20:32:18 +00002459 def WT : T2FourReg<
2460 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2461 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2462 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2463 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002464 let Inst{31-27} = 0b11111;
2465 let Inst{26-23} = 0b0110;
2466 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002467 let Inst{7-6} = 0b00;
2468 let Inst{5-4} = 0b01;
2469 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002470}
2471
2472defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2473defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2474
Johnny Chenadc77332010-02-26 22:04:29 +00002475// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002478 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002479def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2480 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002481 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002482def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2483 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002484 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2486 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002487 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002488
Johnny Chenadc77332010-02-26 22:04:29 +00002489// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2490// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMUAD: T2ThreeReg_mac<
2493 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2494 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002495 let Inst{15-12} = 0b1111;
2496}
Owen Anderson821752e2010-11-18 20:32:18 +00002497def t2SMUADX:T2ThreeReg_mac<
2498 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2499 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002500 let Inst{15-12} = 0b1111;
2501}
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUSD: T2ThreeReg_mac<
2503 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2504 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002505 let Inst{15-12} = 0b1111;
2506}
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMUSDX:T2ThreeReg_mac<
2508 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2509 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002510 let Inst{15-12} = 0b1111;
2511}
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMLAD : T2ThreeReg_mac<
2513 0, 0b010, 0b0000, (outs rGPR:$Rd),
2514 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2515 "\t$Rd, $Rn, $Rm, $Ra", []>;
2516def t2SMLADX : T2FourReg_mac<
2517 0, 0b010, 0b0001, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2519 "\t$Rd, $Rn, $Rm, $Ra", []>;
2520def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2521 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2522 "\t$Rd, $Rn, $Rm, $Ra", []>;
2523def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2524 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2525 "\t$Rd, $Rn, $Rm, $Ra", []>;
2526def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2528 "\t$Ra, $Rd, $Rm, $Rn", []>;
2529def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2530 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2531 "\t$Ra, $Rd, $Rm, $Rn", []>;
2532def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2533 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2534 "\t$Ra, $Rd, $Rm, $Rn", []>;
2535def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2536 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2537 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002538
2539//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002540// Division Instructions.
2541// Signed and unsigned division on v7-M
2542//
2543def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2544 "sdiv", "\t$Rd, $Rn, $Rm",
2545 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2546 Requires<[HasDivide, IsThumb2]> {
2547 let Inst{31-27} = 0b11111;
2548 let Inst{26-21} = 0b011100;
2549 let Inst{20} = 0b1;
2550 let Inst{15-12} = 0b1111;
2551 let Inst{7-4} = 0b1111;
2552}
2553
2554def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2555 "udiv", "\t$Rd, $Rn, $Rm",
2556 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2557 Requires<[HasDivide, IsThumb2]> {
2558 let Inst{31-27} = 0b11111;
2559 let Inst{26-21} = 0b011101;
2560 let Inst{20} = 0b1;
2561 let Inst{15-12} = 0b1111;
2562 let Inst{7-4} = 0b1111;
2563}
2564
2565//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002566// Misc. Arithmetic Instructions.
2567//
2568
Jim Grosbach80dc1162010-02-16 21:23:02 +00002569class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2570 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002571 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002572 let Inst{31-27} = 0b11111;
2573 let Inst{26-22} = 0b01010;
2574 let Inst{21-20} = op1;
2575 let Inst{15-12} = 0b1111;
2576 let Inst{7-6} = 0b10;
2577 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002578 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002579}
Evan Chengf49810c2009-06-23 17:48:47 +00002580
Owen Anderson612fb5b2010-11-18 21:15:19 +00002581def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2582 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002583
Owen Anderson612fb5b2010-11-18 21:15:19 +00002584def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2585 "rbit", "\t$Rd, $Rm",
2586 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002587
Owen Anderson612fb5b2010-11-18 21:15:19 +00002588def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2589 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002590
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2592 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002593 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002594
Owen Anderson612fb5b2010-11-18 21:15:19 +00002595def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2596 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002597 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002598
Evan Chengf60ceac2011-06-15 17:17:48 +00002599def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002600 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002601 (t2REVSH rGPR:$Rm)>;
2602
Owen Anderson612fb5b2010-11-18 21:15:19 +00002603def t2PKHBT : T2ThreeReg<
2604 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2605 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2606 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2607 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002608 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002609 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002610 let Inst{31-27} = 0b11101;
2611 let Inst{26-25} = 0b01;
2612 let Inst{24-20} = 0b01100;
2613 let Inst{5} = 0; // BT form
2614 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002615
Owen Anderson71c11822010-11-18 23:29:56 +00002616 bits<8> sh;
2617 let Inst{14-12} = sh{7-5};
2618 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002619}
Evan Cheng40289b02009-07-07 05:35:52 +00002620
2621// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002622def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2623 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002624 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002625def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2626 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002627 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002628
Bob Wilsondc66eda2010-08-16 22:26:55 +00002629// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2630// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002631def t2PKHTB : T2ThreeReg<
2632 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2633 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2634 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2635 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002636 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002637 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002638 let Inst{31-27} = 0b11101;
2639 let Inst{26-25} = 0b01;
2640 let Inst{24-20} = 0b01100;
2641 let Inst{5} = 1; // TB form
2642 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002643
Owen Anderson71c11822010-11-18 23:29:56 +00002644 bits<8> sh;
2645 let Inst{14-12} = sh{7-5};
2646 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002647}
Evan Cheng40289b02009-07-07 05:35:52 +00002648
2649// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2650// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002651def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002652 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002653 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002654def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002655 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2656 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002657 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002658
2659//===----------------------------------------------------------------------===//
2660// Comparison Instructions...
2661//
Johnny Chend68e1192009-12-15 17:24:14 +00002662defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002663 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002664 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002665
2666def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2667 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2668def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2669 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2670def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2671 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002672
Dan Gohman4b7dff92010-08-26 15:50:25 +00002673//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2674// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002675//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2676// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002677defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002678 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002679 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2680
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002681//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2682// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002683
2684def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2685 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002686
Johnny Chend68e1192009-12-15 17:24:14 +00002687defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002688 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002689 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002690defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002691 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002692 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002693
Evan Chenge253c952009-07-07 20:39:03 +00002694// Conditional moves
2695// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002696// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002697let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002698def t2MOVCCr : T2TwoReg<
2699 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2700 "mov", ".w\t$Rd, $Rm",
2701 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2702 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002703 let Inst{31-27} = 0b11101;
2704 let Inst{26-25} = 0b01;
2705 let Inst{24-21} = 0b0010;
2706 let Inst{20} = 0; // The S bit.
2707 let Inst{19-16} = 0b1111; // Rn
2708 let Inst{14-12} = 0b000;
2709 let Inst{7-4} = 0b0000;
2710}
Evan Chenge253c952009-07-07 20:39:03 +00002711
Evan Chengc4af4632010-11-17 20:13:28 +00002712let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002713def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2714 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2715[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2716 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002717 let Inst{31-27} = 0b11110;
2718 let Inst{25} = 0;
2719 let Inst{24-21} = 0b0010;
2720 let Inst{20} = 0; // The S bit.
2721 let Inst{19-16} = 0b1111; // Rn
2722 let Inst{15} = 0;
2723}
Evan Chengf49810c2009-06-23 17:48:47 +00002724
Evan Chengc4af4632010-11-17 20:13:28 +00002725let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002726def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002727 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002728 "movw", "\t$Rd, $imm", []>,
2729 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002730 let Inst{31-27} = 0b11110;
2731 let Inst{25} = 1;
2732 let Inst{24-21} = 0b0010;
2733 let Inst{20} = 0; // The S bit.
2734 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002735
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002736 bits<4> Rd;
2737 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002738
Jim Grosbach86386922010-12-08 22:10:43 +00002739 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002740 let Inst{19-16} = imm{15-12};
2741 let Inst{26} = imm{11};
2742 let Inst{14-12} = imm{10-8};
2743 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002744}
2745
Evan Chengc4af4632010-11-17 20:13:28 +00002746let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002747def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2748 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002749 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002750
Evan Chengc4af4632010-11-17 20:13:28 +00002751let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002752def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2753 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2754[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002755 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002756 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002757 let Inst{31-27} = 0b11110;
2758 let Inst{25} = 0;
2759 let Inst{24-21} = 0b0011;
2760 let Inst{20} = 0; // The S bit.
2761 let Inst{19-16} = 0b1111; // Rn
2762 let Inst{15} = 0;
2763}
2764
Johnny Chend68e1192009-12-15 17:24:14 +00002765class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2766 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002767 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002768 let Inst{31-27} = 0b11101;
2769 let Inst{26-25} = 0b01;
2770 let Inst{24-21} = 0b0010;
2771 let Inst{20} = 0; // The S bit.
2772 let Inst{19-16} = 0b1111; // Rn
2773 let Inst{5-4} = opcod; // Shift type.
2774}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002775def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2776 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2777 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2778 RegConstraint<"$false = $Rd">;
2779def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2780 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2781 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2782 RegConstraint<"$false = $Rd">;
2783def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2784 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2785 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2786 RegConstraint<"$false = $Rd">;
2787def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2788 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2789 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2790 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002791} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002792
David Goodwin5e47a9a2009-06-30 18:04:13 +00002793//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002794// Atomic operations intrinsics
2795//
2796
2797// memory barriers protect the atomic sequences
2798let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002799def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2800 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2801 Requires<[IsThumb, HasDB]> {
2802 bits<4> opt;
2803 let Inst{31-4} = 0xf3bf8f5;
2804 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002805}
2806}
2807
Bob Wilsonf74a4292010-10-30 00:54:37 +00002808def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2809 "dsb", "\t$opt",
2810 [/* For disassembly only; pattern left blank */]>,
2811 Requires<[IsThumb, HasDB]> {
2812 bits<4> opt;
2813 let Inst{31-4} = 0xf3bf8f4;
2814 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002815}
2816
Johnny Chena4339822010-03-03 00:16:28 +00002817// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002818def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002819 [/* For disassembly only; pattern left blank */]>,
2820 Requires<[IsThumb2, HasV7]> {
2821 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002822 let Inst{3-0} = 0b1111;
2823}
2824
Johnny Chend68e1192009-12-15 17:24:14 +00002825class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2826 InstrItinClass itin, string opc, string asm, string cstr,
2827 list<dag> pattern, bits<4> rt2 = 0b1111>
2828 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2829 let Inst{31-27} = 0b11101;
2830 let Inst{26-20} = 0b0001101;
2831 let Inst{11-8} = rt2;
2832 let Inst{7-6} = 0b01;
2833 let Inst{5-4} = opcod;
2834 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002835
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002836 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002837 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002838 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002839 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002840}
2841class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2842 InstrItinClass itin, string opc, string asm, string cstr,
2843 list<dag> pattern, bits<4> rt2 = 0b1111>
2844 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2845 let Inst{31-27} = 0b11101;
2846 let Inst{26-20} = 0b0001100;
2847 let Inst{11-8} = rt2;
2848 let Inst{7-6} = 0b01;
2849 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002850
Owen Anderson91a7c592010-11-19 00:28:38 +00002851 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002852 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002853 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002854 let Inst{3-0} = Rd;
2855 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002856 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002857}
2858
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002859let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002860def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2861 AddrModeNone, Size4Bytes, NoItinerary,
2862 "ldrexb", "\t$Rt, $addr", "", []>;
2863def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2864 AddrModeNone, Size4Bytes, NoItinerary,
2865 "ldrexh", "\t$Rt, $addr", "", []>;
2866def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2867 AddrModeNone, Size4Bytes, NoItinerary,
2868 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002869 let Inst{31-27} = 0b11101;
2870 let Inst{26-20} = 0b0000101;
2871 let Inst{11-8} = 0b1111;
2872 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002873
Owen Anderson808c7d12010-12-10 21:52:38 +00002874 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002875 bits<4> addr;
2876 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002877 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002878}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002879let hasExtraDefRegAllocReq = 1 in
2880def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2881 (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002882 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002883 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002884 [], {?, ?, ?, ?}> {
2885 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002886 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002887}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002888}
2889
Owen Anderson91a7c592010-11-19 00:28:38 +00002890let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002891def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2892 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2893 AddrModeNone, Size4Bytes, NoItinerary,
2894 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2895def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2896 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2897 AddrModeNone, Size4Bytes, NoItinerary,
2898 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002899def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2900 AddrModeNone, Size4Bytes, NoItinerary,
2901 "strex", "\t$Rd, $Rt, $addr", "",
2902 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002903 let Inst{31-27} = 0b11101;
2904 let Inst{26-20} = 0b0000100;
2905 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002906
Owen Anderson808c7d12010-12-10 21:52:38 +00002907 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002908 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002909 bits<4> Rt;
2910 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002911 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002912 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002913}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002914}
2915
2916let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002917def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002918 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002919 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002920 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002921 {?, ?, ?, ?}> {
2922 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002923 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002924}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002925
Johnny Chen10a77e12010-03-02 22:11:06 +00002926// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002927def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2928 [/* For disassembly only; pattern left blank */]>,
2929 Requires<[IsThumb2, HasV7]> {
2930 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002931 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002932 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002933 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002934 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002935 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002936 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002937}
2938
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002939//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002940// TLS Instructions
2941//
2942
2943// __aeabi_read_tp preserves the registers r1-r3.
2944let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002945 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002946 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002947 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002948 [(set R0, ARMthread_pointer)]> {
2949 let Inst{31-27} = 0b11110;
2950 let Inst{15-14} = 0b11;
2951 let Inst{12} = 1;
2952 }
David Goodwin334c2642009-07-08 16:09:28 +00002953}
2954
2955//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002956// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002957// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002958// address and save #0 in R0 for the non-longjmp case.
2959// Since by its nature we may be coming from some other function to get
2960// here, and we're using the stack frame for the containing function to
2961// save/restore registers, we can't keep anything live in regs across
2962// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002963// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002964// except for our own input by listing the relevant registers in Defs. By
2965// doing so, we also cause the prologue/epilogue code to actively preserve
2966// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002967// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002968let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002969 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002970 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2971 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002972 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002973 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002974 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002975 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002976}
2977
Bob Wilsonec80e262010-04-09 20:41:18 +00002978let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002979 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002980 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002981 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002982 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002983 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002984 Requires<[IsThumb2, NoVFP]>;
2985}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002986
2987
2988//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002989// Control-Flow Instructions
2990//
2991
Evan Chengc50a1cb2009-07-09 22:58:39 +00002992// FIXME: remove when we have a way to marking a MI with these properties.
2993// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2994// operand list.
2995// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002996let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002997 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002998def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002999 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00003000 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003001 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003002 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003003 bits<4> Rn;
3004 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003005
Bill Wendling7b718782010-11-16 02:08:45 +00003006 let Inst{31-27} = 0b11101;
3007 let Inst{26-25} = 0b00;
3008 let Inst{24-23} = 0b01; // Increment After
3009 let Inst{22} = 0;
3010 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003011 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003012 let Inst{19-16} = Rn;
3013 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003014}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003015
David Goodwin5e47a9a2009-06-30 18:04:13 +00003016let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3017let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003018def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003019 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003020 [(br bb:$target)]> {
3021 let Inst{31-27} = 0b11110;
3022 let Inst{15-14} = 0b10;
3023 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003024
3025 bits<20> target;
3026 let Inst{26} = target{19};
3027 let Inst{11} = target{18};
3028 let Inst{13} = target{17};
3029 let Inst{21-16} = target{16-11};
3030 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003031}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003032
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003033let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003034def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003035 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003036 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003037 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003038
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003039// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003040def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003041 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3042 SizeSpecial, IIC_Br, []>;
3043
Jim Grosbachd4811102010-12-15 19:03:16 +00003044def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003045 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3046 SizeSpecial, IIC_Br, []>;
3047
3048def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3049 "tbb", "\t[$Rn, $Rm]", []> {
3050 bits<4> Rn;
3051 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003052 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003053 let Inst{19-16} = Rn;
3054 let Inst{15-5} = 0b11110000000;
3055 let Inst{4} = 0; // B form
3056 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003057}
Evan Cheng5657c012009-07-29 02:18:14 +00003058
Jim Grosbach5ca66692010-11-29 22:37:40 +00003059def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3060 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3061 bits<4> Rn;
3062 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003063 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003064 let Inst{19-16} = Rn;
3065 let Inst{15-5} = 0b11110000000;
3066 let Inst{4} = 1; // H form
3067 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003068}
Evan Cheng5657c012009-07-29 02:18:14 +00003069} // isNotDuplicable, isIndirectBranch
3070
David Goodwinc9a59b52009-06-30 19:50:22 +00003071} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003072
3073// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3074// a two-value operand where a dag node expects two operands. :(
3075let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003076def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003077 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003078 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3079 let Inst{31-27} = 0b11110;
3080 let Inst{15-14} = 0b10;
3081 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003082
Owen Andersonfb20d892010-12-09 00:27:41 +00003083 bits<4> p;
3084 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003085
Owen Andersonfb20d892010-12-09 00:27:41 +00003086 bits<21> target;
3087 let Inst{26} = target{20};
3088 let Inst{11} = target{19};
3089 let Inst{13} = target{18};
3090 let Inst{21-16} = target{17-12};
3091 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003092}
Evan Chengf49810c2009-06-23 17:48:47 +00003093
Evan Cheng06e16582009-07-10 01:54:42 +00003094
3095// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003096let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003097def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003098 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003099 "it$mask\t$cc", "", []> {
3100 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003101 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003102 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003103
3104 bits<4> cc;
3105 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003106 let Inst{7-4} = cc;
3107 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003108}
Evan Cheng06e16582009-07-10 01:54:42 +00003109
Johnny Chence6275f2010-02-25 19:05:29 +00003110// Branch and Exchange Jazelle -- for disassembly only
3111// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003112def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003113 [/* For disassembly only; pattern left blank */]> {
3114 let Inst{31-27} = 0b11110;
3115 let Inst{26} = 0;
3116 let Inst{25-20} = 0b111100;
3117 let Inst{15-14} = 0b10;
3118 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003119
Owen Anderson05bf5952010-11-29 18:54:38 +00003120 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003121 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003122}
3123
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003124// Change Processor State is a system instruction -- for disassembly and
3125// parsing only.
3126// FIXME: Since the asm parser has currently no clean way to handle optional
3127// operands, create 3 versions of the same instruction. Once there's a clean
3128// framework to represent optional operands, change this behavior.
3129class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3130 !strconcat("cps", asm_op),
3131 [/* For disassembly only; pattern left blank */]> {
3132 bits<2> imod;
3133 bits<3> iflags;
3134 bits<5> mode;
3135 bit M;
3136
Johnny Chen93042d12010-03-02 18:14:57 +00003137 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003138 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003139 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003140 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003141 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003142 let Inst{12} = 0;
3143 let Inst{10-9} = imod;
3144 let Inst{8} = M;
3145 let Inst{7-5} = iflags;
3146 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003147}
3148
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003149let M = 1 in
3150 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3151 "$imod.w\t$iflags, $mode">;
3152let mode = 0, M = 0 in
3153 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3154 "$imod.w\t$iflags">;
3155let imod = 0, iflags = 0, M = 1 in
3156 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3157
Johnny Chen0f7866e2010-03-03 02:09:43 +00003158// A6.3.4 Branches and miscellaneous control
3159// Table A6-14 Change Processor State, and hint instructions
3160// Helper class for disassembly only.
3161class T2I_hint<bits<8> op7_0, string opc, string asm>
3162 : T2I<(outs), (ins), NoItinerary, opc, asm,
3163 [/* For disassembly only; pattern left blank */]> {
3164 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003165 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003166 let Inst{15-14} = 0b10;
3167 let Inst{12} = 0;
3168 let Inst{10-8} = 0b000;
3169 let Inst{7-0} = op7_0;
3170}
3171
3172def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3173def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3174def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3175def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3176def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3177
3178def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3179 [/* For disassembly only; pattern left blank */]> {
3180 let Inst{31-20} = 0xf3a;
3181 let Inst{15-14} = 0b10;
3182 let Inst{12} = 0;
3183 let Inst{10-8} = 0b000;
3184 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003185
Owen Andersonc7373f82010-11-30 20:00:01 +00003186 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003187 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003188}
3189
Johnny Chen6341c5a2010-02-25 20:25:24 +00003190// Secure Monitor Call is a system instruction -- for disassembly only
3191// Option = Inst{19-16}
3192def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3193 [/* For disassembly only; pattern left blank */]> {
3194 let Inst{31-27} = 0b11110;
3195 let Inst{26-20} = 0b1111111;
3196 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003197
Owen Andersond18a9c92010-11-29 19:22:08 +00003198 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003199 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003200}
3201
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003202class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003203 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003204 string opc, string asm, list<dag> pattern>
3205 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003206 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003207
Owen Andersond18a9c92010-11-29 19:22:08 +00003208 bits<5> mode;
3209 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003210}
3211
3212// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003213def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003214 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215 [/* For disassembly only; pattern left blank */]>;
3216def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003217 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003218 [/* For disassembly only; pattern left blank */]>;
3219def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003220 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003221 [/* For disassembly only; pattern left blank */]>;
3222def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003223 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003225
3226// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003227
Owen Anderson5404c2b2010-11-29 20:38:48 +00003228class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003229 string opc, string asm, list<dag> pattern>
3230 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003231 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003232
Owen Andersond18a9c92010-11-29 19:22:08 +00003233 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003234 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003235 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003236}
3237
Owen Anderson5404c2b2010-11-29 20:38:48 +00003238def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003239 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003240 [/* For disassembly only; pattern left blank */]>;
3241def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003242 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003243 [/* For disassembly only; pattern left blank */]>;
3244def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003245 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003246 [/* For disassembly only; pattern left blank */]>;
3247def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003248 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003250
Evan Chengf49810c2009-06-23 17:48:47 +00003251//===----------------------------------------------------------------------===//
3252// Non-Instruction Patterns
3253//
3254
Evan Cheng5adb66a2009-09-28 09:14:39 +00003255// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003256// This is a single pseudo instruction to make it re-materializable.
3257// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003258let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003259def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003260 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003261 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003262
Evan Cheng53519f02011-01-21 18:55:51 +00003263// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003264// It also makes it possible to rematerialize the instructions.
3265// FIXME: Remove this when we can do generalized remat and when machine licm
3266// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003267let isReMaterializable = 1 in {
3268def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3269 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003270 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3271 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003272
Evan Cheng53519f02011-01-21 18:55:51 +00003273def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3274 IIC_iMOVix2,
3275 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3276 Requires<[IsThumb2, UseMovt]>;
3277}
3278
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003279// ConstantPool, GlobalAddress, and JumpTable
3280def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3281 Requires<[IsThumb2, DontUseMovt]>;
3282def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3283def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3284 Requires<[IsThumb2, UseMovt]>;
3285
3286def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3287 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3288
Evan Chengb9803a82009-11-06 23:52:48 +00003289// Pseudo instruction that combines ldr from constpool and add pc. This should
3290// be expanded into two instructions late to allow if-conversion and
3291// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003292let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003293def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003294 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003295 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003296 imm:$cp))]>,
3297 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003298
3299//===----------------------------------------------------------------------===//
3300// Move between special register and ARM core register -- for disassembly only
3301//
3302
Owen Anderson5404c2b2010-11-29 20:38:48 +00003303class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3304 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003305 string opc, string asm, list<dag> pattern>
3306 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003307 let Inst{31-20} = op31_20{11-0};
3308 let Inst{15-14} = op15_14{1-0};
3309 let Inst{12} = op12{0};
3310}
3311
3312class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3313 dag oops, dag iops, InstrItinClass itin,
3314 string opc, string asm, list<dag> pattern>
3315 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003316 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003317 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003318 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003319}
3320
Owen Anderson5404c2b2010-11-29 20:38:48 +00003321def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3322 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3323 [/* For disassembly only; pattern left blank */]>;
3324def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003325 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003326 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003327
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003328// Move from ARM core register to Special Register
3329//
3330// No need to have both system and application versions, the encodings are the
3331// same and the assembly parser has no way to distinguish between them. The mask
3332// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3333// the mask with the fields to be accessed in the special register.
3334def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3335 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3336 NoItinerary, "msr", "\t$mask, $Rn",
3337 [/* For disassembly only; pattern left blank */]> {
3338 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003339 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003340 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003341 let Inst{20} = mask{4}; // R Bit
3342 let Inst{13} = 0b0;
3343 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003344}
3345
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003346//===----------------------------------------------------------------------===//
3347// Move between coprocessor and ARM core register -- for disassembly only
3348//
3349
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003350class t2MovRCopro<string opc, bit direction, dag oops, dag iops,
3351 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003352 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003353 pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003354 let Inst{27-24} = 0b1110;
3355 let Inst{20} = direction;
3356 let Inst{4} = 1;
3357
3358 bits<4> Rt;
3359 bits<4> cop;
3360 bits<3> opc1;
3361 bits<3> opc2;
3362 bits<4> CRm;
3363 bits<4> CRn;
3364
3365 let Inst{15-12} = Rt;
3366 let Inst{11-8} = cop;
3367 let Inst{23-21} = opc1;
3368 let Inst{7-5} = opc2;
3369 let Inst{3-0} = CRm;
3370 let Inst{19-16} = CRn;
3371}
3372
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003373def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3374 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003375 c_imm:$CRm, i32imm:$opc2),
3376 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3377 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003378def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3379 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003380 c_imm:$CRm, i32imm:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003381
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003382def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3383 imm:$CRm, imm:$opc2),
3384 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3385
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003386class t2MovRRCopro<string opc, bit direction,
3387 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003388 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003389 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003390 let Inst{27-24} = 0b1100;
3391 let Inst{23-21} = 0b010;
3392 let Inst{20} = direction;
3393
3394 bits<4> Rt;
3395 bits<4> Rt2;
3396 bits<4> cop;
3397 bits<4> opc1;
3398 bits<4> CRm;
3399
3400 let Inst{15-12} = Rt;
3401 let Inst{19-16} = Rt2;
3402 let Inst{11-8} = cop;
3403 let Inst{7-4} = opc1;
3404 let Inst{3-0} = CRm;
3405}
3406
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003407def t2MCRR2 : t2MovRRCopro<"mcrr2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003408 0 /* from ARM core register to coprocessor */,
3409 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3410 GPR:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003411def t2MRRC2 : t2MovRRCopro<"mrrc2",
3412 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003413
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003414//===----------------------------------------------------------------------===//
3415// Other Coprocessor Instructions. For disassembly only.
3416//
3417
3418def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3419 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3420 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003421 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3422 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003423 let Inst{27-24} = 0b1110;
3424
3425 bits<4> opc1;
3426 bits<4> CRn;
3427 bits<4> CRd;
3428 bits<4> cop;
3429 bits<3> opc2;
3430 bits<4> CRm;
3431
3432 let Inst{3-0} = CRm;
3433 let Inst{4} = 0;
3434 let Inst{7-5} = opc2;
3435 let Inst{11-8} = cop;
3436 let Inst{15-12} = CRd;
3437 let Inst{19-16} = CRn;
3438 let Inst{23-20} = opc1;
3439}