Misha Brukman | 2a8350a | 2005-02-05 02:24:26 +0000 | [diff] [blame] | 1 | //===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===// |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 7 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Alpha implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "Alpha.h" |
| 15 | #include "AlphaInstrInfo.h" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 16 | #include "AlphaMachineFunctionInfo.h" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/SmallVector.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Torok Edwin | 804e0fe | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 21 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 22fee2d | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 22 | |
| 23 | #define GET_INSTRINFO_MC_DESC |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame^] | 24 | #define GET_INSTRINFO_CTOR |
Evan Cheng | 22fee2d | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 25 | #include "AlphaGenInstrInfo.inc" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
| 28 | AlphaInstrInfo::AlphaInstrInfo() |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame^] | 29 | : AlphaGenInstrInfo(Alpha::ADJUSTSTACKDOWN, Alpha::ADJUSTSTACKUP), |
| 30 | RI(*this) { |
| 31 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 32 | |
| 33 | |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 34 | unsigned |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 35 | AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 36 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 37 | switch (MI->getOpcode()) { |
| 38 | case Alpha::LDL: |
| 39 | case Alpha::LDQ: |
| 40 | case Alpha::LDBU: |
| 41 | case Alpha::LDWU: |
| 42 | case Alpha::LDS: |
| 43 | case Alpha::LDT: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 44 | if (MI->getOperand(1).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 45 | FrameIndex = MI->getOperand(1).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 46 | return MI->getOperand(0).getReg(); |
| 47 | } |
| 48 | break; |
| 49 | } |
| 50 | return 0; |
| 51 | } |
| 52 | |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 53 | unsigned |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 54 | AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 55 | int &FrameIndex) const { |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 56 | switch (MI->getOpcode()) { |
| 57 | case Alpha::STL: |
| 58 | case Alpha::STQ: |
| 59 | case Alpha::STB: |
| 60 | case Alpha::STW: |
| 61 | case Alpha::STS: |
| 62 | case Alpha::STT: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 63 | if (MI->getOperand(1).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 64 | FrameIndex = MI->getOperand(1).getIndex(); |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 65 | return MI->getOperand(0).getReg(); |
| 66 | } |
| 67 | break; |
| 68 | } |
| 69 | return 0; |
| 70 | } |
| 71 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 72 | static bool isAlphaIntCondCode(unsigned Opcode) { |
| 73 | switch (Opcode) { |
| 74 | case Alpha::BEQ: |
| 75 | case Alpha::BNE: |
| 76 | case Alpha::BGE: |
| 77 | case Alpha::BGT: |
| 78 | case Alpha::BLE: |
| 79 | case Alpha::BLT: |
| 80 | case Alpha::BLBC: |
| 81 | case Alpha::BLBS: |
| 82 | return true; |
| 83 | default: |
| 84 | return false; |
| 85 | } |
| 86 | } |
| 87 | |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 88 | unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 89 | MachineBasicBlock *TBB, |
| 90 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 91 | const SmallVectorImpl<MachineOperand> &Cond, |
| 92 | DebugLoc DL) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 93 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 94 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 95 | "Alpha branch conditions have two components!"); |
| 96 | |
| 97 | // One-way branch. |
| 98 | if (FBB == 0) { |
| 99 | if (Cond.empty()) // Unconditional branch |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 100 | BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 101 | else // Conditional branch |
| 102 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 103 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 104 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 105 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 106 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 107 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 108 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 109 | } |
| 110 | |
| 111 | // Two-way Conditional Branch. |
| 112 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 113 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 114 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 115 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 116 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 117 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 118 | BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 119 | return 2; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 120 | } |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 121 | |
Jakob Stoklund Olesen | 99666a3 | 2010-07-11 01:08:23 +0000 | [diff] [blame] | 122 | void AlphaInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 123 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 124 | unsigned DestReg, unsigned SrcReg, |
| 125 | bool KillSrc) const { |
| 126 | if (Alpha::GPRCRegClass.contains(DestReg, SrcReg)) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 127 | BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg) |
| 128 | .addReg(SrcReg) |
Jakob Stoklund Olesen | 99666a3 | 2010-07-11 01:08:23 +0000 | [diff] [blame] | 129 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 130 | } else if (Alpha::F4RCRegClass.contains(DestReg, SrcReg)) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 131 | BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg) |
| 132 | .addReg(SrcReg) |
Jakob Stoklund Olesen | 99666a3 | 2010-07-11 01:08:23 +0000 | [diff] [blame] | 133 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 134 | } else if (Alpha::F8RCRegClass.contains(DestReg, SrcReg)) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 135 | BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg) |
| 136 | .addReg(SrcReg) |
Jakob Stoklund Olesen | 99666a3 | 2010-07-11 01:08:23 +0000 | [diff] [blame] | 137 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 138 | } else { |
Jakob Stoklund Olesen | 99666a3 | 2010-07-11 01:08:23 +0000 | [diff] [blame] | 139 | llvm_unreachable("Attempt to copy register that is not GPR or FPR"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 140 | } |
| 141 | } |
| 142 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 143 | void |
| 144 | AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 145 | MachineBasicBlock::iterator MI, |
| 146 | unsigned SrcReg, bool isKill, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 147 | const TargetRegisterClass *RC, |
| 148 | const TargetRegisterInfo *TRI) const { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 149 | //cerr << "Trying to store " << getPrettyName(SrcReg) << " to " |
| 150 | // << FrameIdx << "\n"; |
| 151 | //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 152 | |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 153 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 154 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 155 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 156 | if (RC == Alpha::F4RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 157 | BuildMI(MBB, MI, DL, get(Alpha::STS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 158 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 159 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 160 | else if (RC == Alpha::F8RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 161 | BuildMI(MBB, MI, DL, get(Alpha::STT)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 162 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 163 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 164 | else if (RC == Alpha::GPRCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 165 | BuildMI(MBB, MI, DL, get(Alpha::STQ)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 166 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 167 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 168 | else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 169 | llvm_unreachable("Unhandled register class"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 172 | void |
| 173 | AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 174 | MachineBasicBlock::iterator MI, |
| 175 | unsigned DestReg, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 176 | const TargetRegisterClass *RC, |
| 177 | const TargetRegisterInfo *TRI) const { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 178 | //cerr << "Trying to load " << getPrettyName(DestReg) << " to " |
| 179 | // << FrameIdx << "\n"; |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 180 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 181 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 182 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 183 | if (RC == Alpha::F4RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 184 | BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 185 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 186 | else if (RC == Alpha::F8RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 187 | BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 188 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 189 | else if (RC == Alpha::GPRCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 190 | BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 191 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 192 | else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 193 | llvm_unreachable("Unhandled register class"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 194 | } |
| 195 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 196 | static unsigned AlphaRevCondCode(unsigned Opcode) { |
| 197 | switch (Opcode) { |
| 198 | case Alpha::BEQ: return Alpha::BNE; |
| 199 | case Alpha::BNE: return Alpha::BEQ; |
| 200 | case Alpha::BGE: return Alpha::BLT; |
| 201 | case Alpha::BGT: return Alpha::BLE; |
| 202 | case Alpha::BLE: return Alpha::BGT; |
| 203 | case Alpha::BLT: return Alpha::BGE; |
| 204 | case Alpha::BLBC: return Alpha::BLBS; |
| 205 | case Alpha::BLBS: return Alpha::BLBC; |
| 206 | case Alpha::FBEQ: return Alpha::FBNE; |
| 207 | case Alpha::FBNE: return Alpha::FBEQ; |
| 208 | case Alpha::FBGE: return Alpha::FBLT; |
| 209 | case Alpha::FBGT: return Alpha::FBLE; |
| 210 | case Alpha::FBLE: return Alpha::FBGT; |
| 211 | case Alpha::FBLT: return Alpha::FBGE; |
| 212 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 213 | llvm_unreachable("Unknown opcode"); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 214 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame] | 215 | return 0; // Not reached |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 216 | } |
| 217 | |
| 218 | // Branch analysis. |
| 219 | bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 220 | MachineBasicBlock *&FBB, |
| 221 | SmallVectorImpl<MachineOperand> &Cond, |
| 222 | bool AllowModify) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 223 | // If the block has no terminators, it just falls into the block after it. |
| 224 | MachineBasicBlock::iterator I = MBB.end(); |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 225 | if (I == MBB.begin()) |
| 226 | return false; |
| 227 | --I; |
| 228 | while (I->isDebugValue()) { |
| 229 | if (I == MBB.begin()) |
| 230 | return false; |
| 231 | --I; |
| 232 | } |
| 233 | if (!isUnpredicatedTerminator(I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 234 | return false; |
| 235 | |
| 236 | // Get the last instruction in the block. |
| 237 | MachineInstr *LastInst = I; |
| 238 | |
| 239 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 240 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 241 | if (LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 242 | TBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 243 | return false; |
| 244 | } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 245 | LastInst->getOpcode() == Alpha::COND_BRANCH_F) { |
| 246 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 247 | TBB = LastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 248 | Cond.push_back(LastInst->getOperand(0)); |
| 249 | Cond.push_back(LastInst->getOperand(1)); |
| 250 | return false; |
| 251 | } |
| 252 | // Otherwise, don't know what this is. |
| 253 | return true; |
| 254 | } |
| 255 | |
| 256 | // Get the instruction before it if it's a terminator. |
| 257 | MachineInstr *SecondLastInst = I; |
| 258 | |
| 259 | // If there are three terminators, we don't know what sort of block this is. |
| 260 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 261 | isUnpredicatedTerminator(--I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 262 | return true; |
| 263 | |
| 264 | // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it. |
| 265 | if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 266 | SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) && |
| 267 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 268 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 269 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 270 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 271 | FBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 272 | return false; |
| 273 | } |
| 274 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 275 | // If the block ends with two Alpha::BRs, handle it. The second one is not |
| 276 | // executed, so remove it. |
| 277 | if (SecondLastInst->getOpcode() == Alpha::BR && |
| 278 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 279 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 280 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 281 | if (AllowModify) |
| 282 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 283 | return false; |
| 284 | } |
| 285 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 286 | // Otherwise, can't handle this. |
| 287 | return true; |
| 288 | } |
| 289 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 290 | unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 291 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 292 | if (I == MBB.begin()) return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 293 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 294 | while (I->isDebugValue()) { |
| 295 | if (I == MBB.begin()) |
| 296 | return 0; |
| 297 | --I; |
| 298 | } |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 299 | if (I->getOpcode() != Alpha::BR && |
| 300 | I->getOpcode() != Alpha::COND_BRANCH_I && |
| 301 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 302 | return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 303 | |
| 304 | // Remove the branch. |
| 305 | I->eraseFromParent(); |
| 306 | |
| 307 | I = MBB.end(); |
| 308 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 309 | if (I == MBB.begin()) return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 310 | --I; |
| 311 | if (I->getOpcode() != Alpha::COND_BRANCH_I && |
| 312 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 313 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 314 | |
| 315 | // Remove the branch. |
| 316 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 317 | return 2; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 321 | MachineBasicBlock::iterator MI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 322 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 323 | BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31) |
| 324 | .addReg(Alpha::R31) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 325 | .addReg(Alpha::R31); |
| 326 | } |
| 327 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 328 | bool AlphaInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 329 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 330 | assert(Cond.size() == 2 && "Invalid Alpha branch opcode!"); |
| 331 | Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm())); |
| 332 | return false; |
| 333 | } |
| 334 | |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 335 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 336 | /// the global base register value. Output instructions required to |
| 337 | /// initialize the register in the function entry block, if necessary. |
| 338 | /// |
| 339 | unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const { |
| 340 | AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>(); |
| 341 | unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg(); |
| 342 | if (GlobalBaseReg != 0) |
| 343 | return GlobalBaseReg; |
| 344 | |
| 345 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 346 | MachineBasicBlock &FirstMBB = MF->front(); |
| 347 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 348 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 349 | const TargetInstrInfo *TII = MF->getTarget().getInstrInfo(); |
| 350 | |
| 351 | GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass); |
Jakob Stoklund Olesen | 3ecf1f0 | 2010-07-10 22:43:03 +0000 | [diff] [blame] | 352 | BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), |
| 353 | GlobalBaseReg).addReg(Alpha::R29); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 354 | RegInfo.addLiveIn(Alpha::R29); |
| 355 | |
| 356 | AlphaFI->setGlobalBaseReg(GlobalBaseReg); |
| 357 | return GlobalBaseReg; |
| 358 | } |
| 359 | |
| 360 | /// getGlobalRetAddr - Return a virtual register initialized with the |
| 361 | /// the global base register value. Output instructions required to |
| 362 | /// initialize the register in the function entry block, if necessary. |
| 363 | /// |
| 364 | unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const { |
| 365 | AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>(); |
| 366 | unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr(); |
| 367 | if (GlobalRetAddr != 0) |
| 368 | return GlobalRetAddr; |
| 369 | |
| 370 | // Insert the set of GlobalRetAddr into the first MBB of the function |
| 371 | MachineBasicBlock &FirstMBB = MF->front(); |
| 372 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 373 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 374 | const TargetInstrInfo *TII = MF->getTarget().getInstrInfo(); |
| 375 | |
| 376 | GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass); |
Jakob Stoklund Olesen | 3ecf1f0 | 2010-07-10 22:43:03 +0000 | [diff] [blame] | 377 | BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), |
| 378 | GlobalRetAddr).addReg(Alpha::R26); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 379 | RegInfo.addLiveIn(Alpha::R26); |
| 380 | |
| 381 | AlphaFI->setGlobalRetAddr(GlobalRetAddr); |
| 382 | return GlobalRetAddr; |
| 383 | } |