blob: f394332d4d6b739ad1124770a18ddb23caf4c1ed [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000025#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000026#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000028#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000029#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000031#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032using namespace llvm;
33
Chris Lattner4eab7142006-11-10 02:08:47 +000034static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
35
Chris Lattner331d1bc2006-11-02 01:44:04 +000036PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
37 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038
Nate Begeman405e3ec2005-10-21 00:02:42 +000039 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040
Chris Lattnerd145a612005-09-27 22:18:25 +000041 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000042 setUseUnderscoreSetJmp(true);
43 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000044
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000046 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
47 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
48 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049
Evan Chengc5484282006-10-04 00:56:09 +000050 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
51 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
52 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
53
Evan Cheng8b2794a2006-10-13 21:14:26 +000054 // PowerPC does not have truncstore for i1.
55 setStoreXAction(MVT::i1, Promote);
56
Chris Lattner94e509c2006-11-10 23:58:45 +000057 // PowerPC has pre-inc load and store's.
58 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
59 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000061 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000063 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
68
Chris Lattnera54aa942006-01-29 06:26:08 +000069 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
70 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
71
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072 // PowerPC has no intrinsics for these particular operations
73 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
74 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
75 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
76
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 // PowerPC has no SREM/UREM instructions
78 setOperationAction(ISD::SREM, MVT::i32, Expand);
79 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000080 setOperationAction(ISD::SREM, MVT::i64, Expand);
81 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082
83 // We don't support sin/cos/sqrt/fmod
84 setOperationAction(ISD::FSIN , MVT::f64, Expand);
85 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000086 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 setOperationAction(ISD::FSIN , MVT::f32, Expand);
88 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000089 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000090
91 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000092 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000093 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
94 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
95 }
96
Chris Lattner9601a862006-03-05 05:08:37 +000097 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
98 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
99
Nate Begemand88fc032006-01-14 03:14:10 +0000100 // PowerPC does not have BSWAP, CTPOP or CTTZ
101 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
103 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000104 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
105 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
106 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
Nate Begeman35ef9132006-01-11 21:21:00 +0000108 // PowerPC does not have ROTR
109 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
110
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 // PowerPC does not have Select
112 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000113 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 setOperationAction(ISD::SELECT, MVT::f32, Expand);
115 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000116
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000117 // PowerPC wants to turn select_cc of FP into fsel when possible.
118 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
119 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000120
Nate Begeman750ac1b2006-02-01 07:19:44 +0000121 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000122 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000123
Nate Begeman81e80972006-03-17 01:40:33 +0000124 // PowerPC does not have BRCOND which requires SetCC
125 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000126
127 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000128
Chris Lattnerf7605322005-08-31 21:09:52 +0000129 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
130 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000131
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000132 // PowerPC does not have [U|S]INT_TO_FP
133 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
134 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
135
Chris Lattner53e88452005-12-23 05:13:35 +0000136 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
137 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000138 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
139 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000140
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000141 // We cannot sextinreg(i1). Expand to shifts.
142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000143
Jim Laskeyabf6d172006-01-05 01:25:28 +0000144 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000145 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000146 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000147 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000148 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000149 } else {
150 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
151 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
152 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
153 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
154 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000155
Nate Begeman28a6b022005-12-10 02:36:00 +0000156 // We want to legalize GlobalAddress and ConstantPool nodes into the
157 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000158 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000159 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000160 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000161 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
162 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
163 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
164
Nate Begemanee625572006-01-27 21:09:22 +0000165 // RET must be custom lowered, to meet ABI requirements
166 setOperationAction(ISD::RET , MVT::Other, Custom);
167
Nate Begemanacc398c2006-01-25 18:21:52 +0000168 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
169 setOperationAction(ISD::VASTART , MVT::Other, Custom);
170
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000171 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000172 setOperationAction(ISD::VAARG , MVT::Other, Expand);
173 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
174 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000175 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000176 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000177 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
178 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000179
Chris Lattner6d92cad2006-03-26 10:06:40 +0000180 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000181 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000182
Chris Lattnera7a58542006-06-16 17:34:12 +0000183 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000184 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000185 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000186 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000188 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000189 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
190
Chris Lattner7fbcef72006-03-24 07:53:47 +0000191 // FIXME: disable this lowered code. This generates 64-bit register values,
192 // and we don't model the fact that the top part is clobbered by calls. We
193 // need to flag these together so that the value isn't live across a call.
194 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
195
Nate Begemanae749a92005-10-25 23:48:36 +0000196 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
197 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
198 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000199 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000200 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000201 }
202
Chris Lattnera7a58542006-06-16 17:34:12 +0000203 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000204 // 64 bit PowerPC implementations can support i64 types directly
205 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000206 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
207 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000208 } else {
209 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000210 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
211 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
212 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 }
Evan Chengd30bf012006-03-01 01:11:20 +0000214
Nate Begeman425a9692005-11-29 08:17:20 +0000215 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000216 // First set operation action for all vector types to expand. Then we
217 // will selectively turn on ones that can be effectively codegen'd.
218 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
219 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000220 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000221 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
222 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000223
Chris Lattner7ff7e672006-04-04 17:25:31 +0000224 // We promote all shuffles to v16i8.
225 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000226 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
227
228 // We promote all non-typed operations to v4i32.
229 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
230 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
231 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
232 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
233 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
234 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
235 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
236 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
237 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
238 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
239 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
240 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000241
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000242 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000243 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
244 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
245 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
246 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
247 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000248 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
250 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
251 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000252
253 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000254 }
255
Chris Lattner7ff7e672006-04-04 17:25:31 +0000256 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
257 // with merges, splats, etc.
258 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
259
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000260 setOperationAction(ISD::AND , MVT::v4i32, Legal);
261 setOperationAction(ISD::OR , MVT::v4i32, Legal);
262 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
263 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
264 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
265 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
266
Nate Begeman425a9692005-11-29 08:17:20 +0000267 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000268 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000269 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
270 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000271
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000273 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000274 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000275 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000276
Chris Lattnerb2177b92006-03-19 06:55:52 +0000277 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
278 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000279
Chris Lattner541f91b2006-04-02 00:43:36 +0000280 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
281 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000282 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
283 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000284 }
285
Chris Lattnerc08f9022006-06-27 00:04:13 +0000286 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000287 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000288 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000289
Jim Laskey2ad9f172007-02-22 14:56:36 +0000290 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000291 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000292 setExceptionPointerRegister(PPC::X3);
293 setExceptionSelectorRegister(PPC::X4);
294 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000295 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000296 setExceptionPointerRegister(PPC::R3);
297 setExceptionSelectorRegister(PPC::R4);
298 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000299
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000300 // We have target-specific dag combine patterns for the following nodes:
301 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000302 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000303 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000304 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000305
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000306 computeRegisterProperties();
307}
308
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000309const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
310 switch (Opcode) {
311 default: return 0;
312 case PPCISD::FSEL: return "PPCISD::FSEL";
313 case PPCISD::FCFID: return "PPCISD::FCFID";
314 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
315 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000316 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000317 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
318 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000319 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000320 case PPCISD::Hi: return "PPCISD::Hi";
321 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000322 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000323 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
324 case PPCISD::SRL: return "PPCISD::SRL";
325 case PPCISD::SRA: return "PPCISD::SRA";
326 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000327 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
328 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000329 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000330 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000331 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
332 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000333 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000334 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000335 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000336 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000337 case PPCISD::LBRX: return "PPCISD::LBRX";
338 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000339 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000340 }
341}
342
Chris Lattner1a635d62006-04-14 06:01:58 +0000343//===----------------------------------------------------------------------===//
344// Node matching predicates, for use by the tblgen matching code.
345//===----------------------------------------------------------------------===//
346
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000347/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
348static bool isFloatingPointZero(SDOperand Op) {
349 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
350 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000351 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000352 // Maybe this has already been legalized into the constant pool?
353 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000354 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000355 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
356 }
357 return false;
358}
359
Chris Lattnerddb739e2006-04-06 17:23:16 +0000360/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
361/// true if Op is undef or if it matches the specified value.
362static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
363 return Op.getOpcode() == ISD::UNDEF ||
364 cast<ConstantSDNode>(Op)->getValue() == Val;
365}
366
367/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
368/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000369bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
370 if (!isUnary) {
371 for (unsigned i = 0; i != 16; ++i)
372 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
373 return false;
374 } else {
375 for (unsigned i = 0; i != 8; ++i)
376 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
377 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
378 return false;
379 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000380 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000381}
382
383/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
384/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000385bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
386 if (!isUnary) {
387 for (unsigned i = 0; i != 16; i += 2)
388 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
389 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
390 return false;
391 } else {
392 for (unsigned i = 0; i != 8; i += 2)
393 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
394 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
395 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
396 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
397 return false;
398 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000399 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000400}
401
Chris Lattnercaad1632006-04-06 22:02:42 +0000402/// isVMerge - Common function, used to match vmrg* shuffles.
403///
404static bool isVMerge(SDNode *N, unsigned UnitSize,
405 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000406 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
407 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
408 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
409 "Unsupported merge size!");
410
411 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
412 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
413 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000414 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000415 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000416 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000417 return false;
418 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000419 return true;
420}
421
422/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
423/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
424bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
425 if (!isUnary)
426 return isVMerge(N, UnitSize, 8, 24);
427 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000428}
429
430/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
431/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000432bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
433 if (!isUnary)
434 return isVMerge(N, UnitSize, 0, 16);
435 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000436}
437
438
Chris Lattnerd0608e12006-04-06 18:26:28 +0000439/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
440/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000441int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000442 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
443 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000444 // Find the first non-undef value in the shuffle mask.
445 unsigned i;
446 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
447 /*search*/;
448
449 if (i == 16) return -1; // all undef.
450
451 // Otherwise, check to see if the rest of the elements are consequtively
452 // numbered from this value.
453 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
454 if (ShiftAmt < i) return -1;
455 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000456
Chris Lattnerf24380e2006-04-06 22:28:36 +0000457 if (!isUnary) {
458 // Check the rest of the elements to see if they are consequtive.
459 for (++i; i != 16; ++i)
460 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
461 return -1;
462 } else {
463 // Check the rest of the elements to see if they are consequtive.
464 for (++i; i != 16; ++i)
465 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
466 return -1;
467 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000468
469 return ShiftAmt;
470}
Chris Lattneref819f82006-03-20 06:33:01 +0000471
472/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
473/// specifies a splat of a single element that is suitable for input to
474/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000475bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
476 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
477 N->getNumOperands() == 16 &&
478 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000479
Chris Lattner88a99ef2006-03-20 06:37:44 +0000480 // This is a splat operation if each element of the permute is the same, and
481 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000482 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000483 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000484 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
485 ElementBase = EltV->getValue();
486 else
487 return false; // FIXME: Handle UNDEF elements too!
488
489 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
490 return false;
491
492 // Check that they are consequtive.
493 for (unsigned i = 1; i != EltSize; ++i) {
494 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
495 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
496 return false;
497 }
498
Chris Lattner88a99ef2006-03-20 06:37:44 +0000499 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000500 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000501 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000502 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
503 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000504 for (unsigned j = 0; j != EltSize; ++j)
505 if (N->getOperand(i+j) != N->getOperand(j))
506 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000507 }
508
Chris Lattner7ff7e672006-04-04 17:25:31 +0000509 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000510}
511
512/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
513/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000514unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
515 assert(isSplatShuffleMask(N, EltSize));
516 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000517}
518
Chris Lattnere87192a2006-04-12 17:37:20 +0000519/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000520/// by using a vspltis[bhw] instruction of the specified element size, return
521/// the constant being splatted. The ByteSize field indicates the number of
522/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000523SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000524 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000525
526 // If ByteSize of the splat is bigger than the element size of the
527 // build_vector, then we have a case where we are checking for a splat where
528 // multiple elements of the buildvector are folded together into a single
529 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
530 unsigned EltSize = 16/N->getNumOperands();
531 if (EltSize < ByteSize) {
532 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
533 SDOperand UniquedVals[4];
534 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
535
536 // See if all of the elements in the buildvector agree across.
537 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
538 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
539 // If the element isn't a constant, bail fully out.
540 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
541
542
543 if (UniquedVals[i&(Multiple-1)].Val == 0)
544 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
545 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
546 return SDOperand(); // no match.
547 }
548
549 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
550 // either constant or undef values that are identical for each chunk. See
551 // if these chunks can form into a larger vspltis*.
552
553 // Check to see if all of the leading entries are either 0 or -1. If
554 // neither, then this won't fit into the immediate field.
555 bool LeadingZero = true;
556 bool LeadingOnes = true;
557 for (unsigned i = 0; i != Multiple-1; ++i) {
558 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
559
560 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
561 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
562 }
563 // Finally, check the least significant entry.
564 if (LeadingZero) {
565 if (UniquedVals[Multiple-1].Val == 0)
566 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
567 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
568 if (Val < 16)
569 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
570 }
571 if (LeadingOnes) {
572 if (UniquedVals[Multiple-1].Val == 0)
573 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
574 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
575 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
576 return DAG.getTargetConstant(Val, MVT::i32);
577 }
578
579 return SDOperand();
580 }
581
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000582 // Check to see if this buildvec has a single non-undef value in its elements.
583 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
584 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
585 if (OpVal.Val == 0)
586 OpVal = N->getOperand(i);
587 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000588 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000589 }
590
Chris Lattner140a58f2006-04-08 06:46:53 +0000591 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000592
Nate Begeman98e70cc2006-03-28 04:15:58 +0000593 unsigned ValSizeInBytes = 0;
594 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000595 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
596 Value = CN->getValue();
597 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
598 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
599 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
600 Value = FloatToBits(CN->getValue());
601 ValSizeInBytes = 4;
602 }
603
604 // If the splat value is larger than the element value, then we can never do
605 // this splat. The only case that we could fit the replicated bits into our
606 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000607 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000608
609 // If the element value is larger than the splat value, cut it in half and
610 // check to see if the two halves are equal. Continue doing this until we
611 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
612 while (ValSizeInBytes > ByteSize) {
613 ValSizeInBytes >>= 1;
614
615 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000616 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
617 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000618 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000619 }
620
621 // Properly sign extend the value.
622 int ShAmt = (4-ByteSize)*8;
623 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
624
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000625 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000626 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000627
Chris Lattner140a58f2006-04-08 06:46:53 +0000628 // Finally, if this value fits in a 5 bit sext field, return it
629 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
630 return DAG.getTargetConstant(MaskVal, MVT::i32);
631 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000632}
633
Chris Lattner1a635d62006-04-14 06:01:58 +0000634//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000635// Addressing Mode Selection
636//===----------------------------------------------------------------------===//
637
638/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
639/// or 64-bit immediate, and if the value can be accurately represented as a
640/// sign extension from a 16-bit value. If so, this returns true and the
641/// immediate.
642static bool isIntS16Immediate(SDNode *N, short &Imm) {
643 if (N->getOpcode() != ISD::Constant)
644 return false;
645
646 Imm = (short)cast<ConstantSDNode>(N)->getValue();
647 if (N->getValueType(0) == MVT::i32)
648 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
649 else
650 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
651}
652static bool isIntS16Immediate(SDOperand Op, short &Imm) {
653 return isIntS16Immediate(Op.Val, Imm);
654}
655
656
657/// SelectAddressRegReg - Given the specified addressed, check to see if it
658/// can be represented as an indexed [r+r] operation. Returns false if it
659/// can be more efficiently represented with [r+imm].
660bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
661 SDOperand &Index,
662 SelectionDAG &DAG) {
663 short imm = 0;
664 if (N.getOpcode() == ISD::ADD) {
665 if (isIntS16Immediate(N.getOperand(1), imm))
666 return false; // r+i
667 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
668 return false; // r+i
669
670 Base = N.getOperand(0);
671 Index = N.getOperand(1);
672 return true;
673 } else if (N.getOpcode() == ISD::OR) {
674 if (isIntS16Immediate(N.getOperand(1), imm))
675 return false; // r+i can fold it if we can.
676
677 // If this is an or of disjoint bitfields, we can codegen this as an add
678 // (for better address arithmetic) if the LHS and RHS of the OR are provably
679 // disjoint.
680 uint64_t LHSKnownZero, LHSKnownOne;
681 uint64_t RHSKnownZero, RHSKnownOne;
682 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
683
684 if (LHSKnownZero) {
685 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
686 // If all of the bits are known zero on the LHS or RHS, the add won't
687 // carry.
688 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
689 Base = N.getOperand(0);
690 Index = N.getOperand(1);
691 return true;
692 }
693 }
694 }
695
696 return false;
697}
698
699/// Returns true if the address N can be represented by a base register plus
700/// a signed 16-bit displacement [r+imm], and if it is not better
701/// represented as reg+reg.
702bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
703 SDOperand &Base, SelectionDAG &DAG){
704 // If this can be more profitably realized as r+r, fail.
705 if (SelectAddressRegReg(N, Disp, Base, DAG))
706 return false;
707
708 if (N.getOpcode() == ISD::ADD) {
709 short imm = 0;
710 if (isIntS16Immediate(N.getOperand(1), imm)) {
711 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
712 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
713 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
714 } else {
715 Base = N.getOperand(0);
716 }
717 return true; // [r+i]
718 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
719 // Match LOAD (ADD (X, Lo(G))).
720 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
721 && "Cannot handle constant offsets yet!");
722 Disp = N.getOperand(1).getOperand(0); // The global address.
723 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
724 Disp.getOpcode() == ISD::TargetConstantPool ||
725 Disp.getOpcode() == ISD::TargetJumpTable);
726 Base = N.getOperand(0);
727 return true; // [&g+r]
728 }
729 } else if (N.getOpcode() == ISD::OR) {
730 short imm = 0;
731 if (isIntS16Immediate(N.getOperand(1), imm)) {
732 // If this is an or of disjoint bitfields, we can codegen this as an add
733 // (for better address arithmetic) if the LHS and RHS of the OR are
734 // provably disjoint.
735 uint64_t LHSKnownZero, LHSKnownOne;
736 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
737 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
738 // If all of the bits are known zero on the LHS or RHS, the add won't
739 // carry.
740 Base = N.getOperand(0);
741 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
742 return true;
743 }
744 }
745 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
746 // Loading from a constant address.
747
748 // If this address fits entirely in a 16-bit sext immediate field, codegen
749 // this as "d, 0"
750 short Imm;
751 if (isIntS16Immediate(CN, Imm)) {
752 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
753 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
754 return true;
755 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000756
757 // Handle 32-bit sext immediates with LIS + addr mode.
758 if (CN->getValueType(0) == MVT::i32 ||
759 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000760 int Addr = (int)CN->getValue();
761
762 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000763 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
764
765 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
766 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
767 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768 return true;
769 }
770 }
771
772 Disp = DAG.getTargetConstant(0, getPointerTy());
773 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
774 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
775 else
776 Base = N;
777 return true; // [r+0]
778}
779
780/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
781/// represented as an indexed [r+r] operation.
782bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
783 SDOperand &Index,
784 SelectionDAG &DAG) {
785 // Check to see if we can easily represent this as an [r+r] address. This
786 // will fail if it thinks that the address is more profitably represented as
787 // reg+imm, e.g. where imm = 0.
788 if (SelectAddressRegReg(N, Base, Index, DAG))
789 return true;
790
791 // If the operand is an addition, always emit this as [r+r], since this is
792 // better (for code size, and execution, as the memop does the add for free)
793 // than emitting an explicit add.
794 if (N.getOpcode() == ISD::ADD) {
795 Base = N.getOperand(0);
796 Index = N.getOperand(1);
797 return true;
798 }
799
800 // Otherwise, do it the hard way, using R0 as the base register.
801 Base = DAG.getRegister(PPC::R0, N.getValueType());
802 Index = N;
803 return true;
804}
805
806/// SelectAddressRegImmShift - Returns true if the address N can be
807/// represented by a base register plus a signed 14-bit displacement
808/// [r+imm*4]. Suitable for use by STD and friends.
809bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
810 SDOperand &Base,
811 SelectionDAG &DAG) {
812 // If this can be more profitably realized as r+r, fail.
813 if (SelectAddressRegReg(N, Disp, Base, DAG))
814 return false;
815
816 if (N.getOpcode() == ISD::ADD) {
817 short imm = 0;
818 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
819 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
820 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
821 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
822 } else {
823 Base = N.getOperand(0);
824 }
825 return true; // [r+i]
826 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
827 // Match LOAD (ADD (X, Lo(G))).
828 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
829 && "Cannot handle constant offsets yet!");
830 Disp = N.getOperand(1).getOperand(0); // The global address.
831 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
832 Disp.getOpcode() == ISD::TargetConstantPool ||
833 Disp.getOpcode() == ISD::TargetJumpTable);
834 Base = N.getOperand(0);
835 return true; // [&g+r]
836 }
837 } else if (N.getOpcode() == ISD::OR) {
838 short imm = 0;
839 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
840 // If this is an or of disjoint bitfields, we can codegen this as an add
841 // (for better address arithmetic) if the LHS and RHS of the OR are
842 // provably disjoint.
843 uint64_t LHSKnownZero, LHSKnownOne;
844 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
845 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
846 // If all of the bits are known zero on the LHS or RHS, the add won't
847 // carry.
848 Base = N.getOperand(0);
849 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
850 return true;
851 }
852 }
853 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000854 // Loading from a constant address. Verify low two bits are clear.
855 if ((CN->getValue() & 3) == 0) {
856 // If this address fits entirely in a 14-bit sext immediate field, codegen
857 // this as "d, 0"
858 short Imm;
859 if (isIntS16Immediate(CN, Imm)) {
860 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
861 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
862 return true;
863 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000865 // Fold the low-part of 32-bit absolute addresses into addr mode.
866 if (CN->getValueType(0) == MVT::i32 ||
867 (int64_t)CN->getValue() == (int)CN->getValue()) {
868 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000869
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000870 // Otherwise, break this down into an LIS + disp.
871 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
872
873 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
874 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
875 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
876 return true;
877 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 }
879 }
880
881 Disp = DAG.getTargetConstant(0, getPointerTy());
882 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
883 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
884 else
885 Base = N;
886 return true; // [r+0]
887}
888
889
890/// getPreIndexedAddressParts - returns true by value, base pointer and
891/// offset pointer and addressing mode by reference if the node's address
892/// can be legally represented as pre-indexed load / store address.
893bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
894 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000895 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000897 // Disabled by default for now.
898 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000901 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
903 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000904 VT = LD->getLoadedVT();
905
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000907 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000908 Ptr = ST->getBasePtr();
909 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 } else
911 return false;
912
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000913 // PowerPC doesn't have preinc load/store instructions for vectors.
914 if (MVT::isVector(VT))
915 return false;
916
Chris Lattner0851b4f2006-11-15 19:55:13 +0000917 // TODO: Check reg+reg first.
918
919 // LDU/STU use reg+imm*4, others use reg+imm.
920 if (VT != MVT::i64) {
921 // reg + imm
922 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
923 return false;
924 } else {
925 // reg + imm * 4.
926 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
927 return false;
928 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000929
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000930 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000931 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
932 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000933 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
934 LD->getExtensionType() == ISD::SEXTLOAD &&
935 isa<ConstantSDNode>(Offset))
936 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000937 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938
Chris Lattner4eab7142006-11-10 02:08:47 +0000939 AM = ISD::PRE_INC;
940 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941}
942
943//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000944// LowerOperation implementation
945//===----------------------------------------------------------------------===//
946
947static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000948 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000949 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000950 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000951 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
952 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000953
954 const TargetMachine &TM = DAG.getTarget();
955
Chris Lattner059ca0f2006-06-16 21:01:35 +0000956 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
957 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
958
Chris Lattner1a635d62006-04-14 06:01:58 +0000959 // If this is a non-darwin platform, we don't support non-static relo models
960 // yet.
961 if (TM.getRelocationModel() == Reloc::Static ||
962 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
963 // Generate non-pic code that has direct accesses to the constant pool.
964 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000965 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000966 }
967
Chris Lattner35d86fe2006-07-26 21:12:04 +0000968 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000969 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000970 Hi = DAG.getNode(ISD::ADD, PtrVT,
971 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000972 }
973
Chris Lattner059ca0f2006-06-16 21:01:35 +0000974 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000975 return Lo;
976}
977
Nate Begeman37efe672006-04-22 18:53:45 +0000978static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000979 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000980 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000981 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
982 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000983
984 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000985
986 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
987 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
988
Nate Begeman37efe672006-04-22 18:53:45 +0000989 // If this is a non-darwin platform, we don't support non-static relo models
990 // yet.
991 if (TM.getRelocationModel() == Reloc::Static ||
992 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
993 // Generate non-pic code that has direct accesses to the constant pool.
994 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000995 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000996 }
997
Chris Lattner35d86fe2006-07-26 21:12:04 +0000998 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000999 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001000 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001001 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001002 }
1003
Chris Lattner059ca0f2006-06-16 21:01:35 +00001004 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001005 return Lo;
1006}
1007
Chris Lattner1a635d62006-04-14 06:01:58 +00001008static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001009 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001010 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1011 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001012 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1013 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001014
1015 const TargetMachine &TM = DAG.getTarget();
1016
Chris Lattner059ca0f2006-06-16 21:01:35 +00001017 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1018 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1019
Chris Lattner1a635d62006-04-14 06:01:58 +00001020 // If this is a non-darwin platform, we don't support non-static relo models
1021 // yet.
1022 if (TM.getRelocationModel() == Reloc::Static ||
1023 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1024 // Generate non-pic code that has direct accesses to globals.
1025 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001026 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001027 }
1028
Chris Lattner35d86fe2006-07-26 21:12:04 +00001029 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001030 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001031 Hi = DAG.getNode(ISD::ADD, PtrVT,
1032 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001033 }
1034
Chris Lattner059ca0f2006-06-16 21:01:35 +00001035 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001036
Chris Lattner57fc62c2006-12-11 23:22:45 +00001037 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001038 return Lo;
1039
1040 // If the global is weak or external, we have to go through the lazy
1041 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001042 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001043}
1044
1045static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1046 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1047
1048 // If we're comparing for equality to zero, expose the fact that this is
1049 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1050 // fold the new nodes.
1051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1052 if (C->isNullValue() && CC == ISD::SETEQ) {
1053 MVT::ValueType VT = Op.getOperand(0).getValueType();
1054 SDOperand Zext = Op.getOperand(0);
1055 if (VT < MVT::i32) {
1056 VT = MVT::i32;
1057 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1058 }
1059 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1060 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1061 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1062 DAG.getConstant(Log2b, MVT::i32));
1063 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1064 }
1065 // Leave comparisons against 0 and -1 alone for now, since they're usually
1066 // optimized. FIXME: revisit this when we can custom lower all setcc
1067 // optimizations.
1068 if (C->isAllOnesValue() || C->isNullValue())
1069 return SDOperand();
1070 }
1071
1072 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001073 // by xor'ing the rhs with the lhs, which is faster than setting a
1074 // condition register, reading it back out, and masking the correct bit. The
1075 // normal approach here uses sub to do this instead of xor. Using xor exposes
1076 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1078 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1079 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001080 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001081 Op.getOperand(1));
1082 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1083 }
1084 return SDOperand();
1085}
1086
1087static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1088 unsigned VarArgsFrameIndex) {
1089 // vastart just stores the address of the VarArgsFrameIndex slot into the
1090 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001091 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1092 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001093 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1094 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1095 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001096}
1097
Chris Lattner9f0bc652007-02-25 05:34:32 +00001098/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1099/// depending on which subtarget is selected.
1100static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1101 if (Subtarget.isMachoABI()) {
1102 static const unsigned FPR[] = {
1103 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1104 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1105 };
1106 return FPR;
1107 }
1108
1109
1110 static const unsigned FPR[] = {
1111 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1112 PPC::F8, PPC::F9, PPC::F10
1113 };
1114 return FPR;
1115}
1116
Chris Lattnerc91a4752006-06-26 22:48:35 +00001117static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001118 int &VarArgsFrameIndex,
1119 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001120 // TODO: add description of PPC stack frame format, or at least some docs.
1121 //
1122 MachineFunction &MF = DAG.getMachineFunction();
1123 MachineFrameInfo *MFI = MF.getFrameInfo();
1124 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001125 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001126 SDOperand Root = Op.getOperand(0);
1127
Jim Laskey2f616bf2006-11-16 22:43:37 +00001128 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1129 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001130 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001131 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001132
Chris Lattner9f0bc652007-02-25 05:34:32 +00001133 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001134
1135 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001136 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1137 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1138 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001139 static const unsigned GPR_64[] = { // 64-bit registers.
1140 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1141 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1142 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001143
1144 static const unsigned *FPR = GetFPR(Subtarget);
1145
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001146 static const unsigned VR[] = {
1147 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1148 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1149 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001150
Jim Laskey2f616bf2006-11-16 22:43:37 +00001151 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001152 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 10;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001153 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1154
1155 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1156
Chris Lattnerc91a4752006-06-26 22:48:35 +00001157 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001158
1159 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001160 // entry to a function on PPC, the arguments start after the linkage area,
1161 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001162 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1163 SDOperand ArgVal;
1164 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001165 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1166 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001167 unsigned ArgSize = ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001168
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001169 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001170 switch (ObjectVT) {
1171 default: assert(0 && "Unhandled argument type!");
1172 case MVT::i32:
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001173 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001174 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1175 MF.addLiveIn(GPR[GPR_idx], VReg);
1176 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001177 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001178 } else {
1179 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001180 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001181 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001182 // All int arguments reserve stack space in Macho ABI.
1183 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001184 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001185
Chris Lattner9f0bc652007-02-25 05:34:32 +00001186 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001187 if (GPR_idx != Num_GPR_Regs) {
1188 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1189 MF.addLiveIn(GPR[GPR_idx], VReg);
1190 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1191 ++GPR_idx;
1192 } else {
1193 needsLoad = true;
1194 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001195 // All int arguments reserve stack space in Macho ABI.
1196 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001197 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001198
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001199 case MVT::f32:
1200 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001201 // Every 4 bytes of argument space consumes one of the GPRs available for
1202 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001203 if (GPR_idx != Num_GPR_Regs) {
1204 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001205 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001206 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001207 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001208 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001209 unsigned VReg;
1210 if (ObjectVT == MVT::f32)
1211 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1212 else
1213 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1214 MF.addLiveIn(FPR[FPR_idx], VReg);
1215 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001216 ++FPR_idx;
1217 } else {
1218 needsLoad = true;
1219 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001220
1221 // All FP arguments reserve stack space in Macho ABI.
1222 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001223 break;
1224 case MVT::v4f32:
1225 case MVT::v4i32:
1226 case MVT::v8i16:
1227 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001228 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001229 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001230 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1231 MF.addLiveIn(VR[VR_idx], VReg);
1232 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001233 ++VR_idx;
1234 } else {
1235 // This should be simple, but requires getting 16-byte aligned stack
1236 // values.
1237 assert(0 && "Loading VR argument not implemented yet!");
1238 needsLoad = true;
1239 }
1240 break;
1241 }
1242
1243 // We need to load the argument to a virtual register if we determined above
1244 // that we ran out of physical registers of the appropriate type
1245 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001246 // If the argument is actually used, emit a load from the right stack
1247 // slot.
1248 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001249 int FI = MFI->CreateFixedObject(ObjSize,
1250 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001251 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001252 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001253 } else {
1254 // Don't emit a dead load.
1255 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1256 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001257 }
1258
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001259 ArgValues.push_back(ArgVal);
1260 }
1261
1262 // If the function takes variable number of arguments, make a frame index for
1263 // the start of the first vararg value... for expansion of llvm.va_start.
1264 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1265 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001266 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1267 ArgOffset);
1268 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001269 // If this function is vararg, store any remaining integer argument regs
1270 // to their spots on the stack so that they may be loaded by deferencing the
1271 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001272 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001273 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001274 unsigned VReg;
1275 if (isPPC64)
1276 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1277 else
1278 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1279
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001280 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001281 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001282 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001283 MemOps.push_back(Store);
1284 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001285 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1286 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001287 }
1288 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001289 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001290 }
1291
1292 ArgValues.push_back(Root);
1293
1294 // Return the new list of results.
1295 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1296 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001297 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001298}
1299
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001300/// isCallCompatibleAddress - Return the immediate to use if the specified
1301/// 32-bit value is representable in the immediate field of a BxA instruction.
1302static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1303 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1304 if (!C) return 0;
1305
1306 int Addr = C->getValue();
1307 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1308 (Addr << 6 >> 6) != Addr)
1309 return 0; // Top 6 bits have to be sext of immediate.
1310
1311 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1312}
1313
Chris Lattner9f0bc652007-02-25 05:34:32 +00001314
1315static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1316 const PPCSubtarget &Subtarget) {
1317 SDOperand Chain = Op.getOperand(0);
1318 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1319 SDOperand Callee = Op.getOperand(4);
1320 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1321
1322 bool isMachoABI = Subtarget.isMachoABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001323
Chris Lattnerc91a4752006-06-26 22:48:35 +00001324 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1325 bool isPPC64 = PtrVT == MVT::i64;
1326 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001327
Chris Lattnerabde4602006-05-16 22:56:08 +00001328 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1329 // SelectExpr to use to put the arguments in the appropriate registers.
1330 std::vector<SDOperand> args_to_use;
1331
1332 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001333 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001334 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001335 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001336
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001337 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001338 for (unsigned i = 0; i != NumOps; ++i) {
1339 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1340 ArgSize = std::max(ArgSize, PtrByteSize);
1341 NumBytes += ArgSize;
1342 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001343
Chris Lattner7b053502006-05-30 21:21:04 +00001344 // The prolog code of the callee may store up to 8 GPR argument registers to
1345 // the stack, allowing va_start to index over them in memory if its varargs.
1346 // Because we cannot tell if this is needed on the caller side, we have to
1347 // conservatively assume that it is needed. As such, make sure we have at
1348 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001349 NumBytes = std::max(NumBytes,
1350 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001351
1352 // Adjust the stack pointer for the new arguments...
1353 // These operations are automatically eliminated by the prolog/epilog pass
1354 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001355 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001356
1357 // Set up a copy of the stack pointer for use loading and storing any
1358 // arguments that may not fit in the registers available for argument
1359 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001360 SDOperand StackPtr;
1361 if (isPPC64)
1362 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1363 else
1364 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001365
1366 // Figure out which arguments are going to go in registers, and which in
1367 // memory. Also, if this is a vararg function, floating point operations
1368 // must be stored to our stack, and loaded into integer regs as well, if
1369 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001370 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001371 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001372
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001374 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1375 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1376 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001377 static const unsigned GPR_64[] = { // 64-bit registers.
1378 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1379 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1380 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001381 static const unsigned *FPR = GetFPR(Subtarget);
1382
Chris Lattner9a2a4972006-05-17 06:01:33 +00001383 static const unsigned VR[] = {
1384 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1385 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1386 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001387 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001388 const unsigned NumFPRs = isMachoABI ? 13 : 10;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001389 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1390
Chris Lattnerc91a4752006-06-26 22:48:35 +00001391 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1392
Chris Lattner9a2a4972006-05-17 06:01:33 +00001393 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001394 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001395 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001396 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001397 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001398
1399 // PtrOff will be used to store the current argument to the stack if a
1400 // register cannot be found for it.
1401 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001402 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1403
1404 // On PPC64, promote integers to 64-bit values.
1405 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001406 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1407 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1408
Chris Lattnerc91a4752006-06-26 22:48:35 +00001409 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1410 }
1411
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001412 switch (Arg.getValueType()) {
1413 default: assert(0 && "Unexpected ValueType for argument!");
1414 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001415 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001416 if (GPR_idx != NumGPRs) {
1417 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001418 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001419 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001420 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001421 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001422 if (inMem || isMachoABI) ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001423 break;
1424 case MVT::f32:
1425 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001426 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001427 // Float varargs need to be promoted to double.
1428 if (Arg.getValueType() == MVT::f32)
1429 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1430 }
1431
Chris Lattner9a2a4972006-05-17 06:01:33 +00001432 if (FPR_idx != NumFPRs) {
1433 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1434
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001435 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001436 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001437 MemOpChains.push_back(Store);
1438
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001439 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001440 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001441 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001442 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001443 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1444 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001445 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001446 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001447 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001448 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001449 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001450 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001451 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1452 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001453 }
1454 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001455 // If we have any FPRs remaining, we may also have GPRs remaining.
1456 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1457 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001458 if (isMachoABI) {
1459 if (GPR_idx != NumGPRs)
1460 ++GPR_idx;
1461 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1462 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1463 ++GPR_idx;
1464 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001465 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001466 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001467 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001468 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001469 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001470 if (inMem || isMachoABI) {
1471 if (isPPC64)
1472 ArgOffset += 8;
1473 else
1474 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1475 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001476 break;
1477 case MVT::v4f32:
1478 case MVT::v4i32:
1479 case MVT::v8i16:
1480 case MVT::v16i8:
1481 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001482 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001483 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001484 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001485 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001486 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001487 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001488 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001489 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1490 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001491
Chris Lattner9a2a4972006-05-17 06:01:33 +00001492 // Build a sequence of copy-to-reg nodes chained together with token chain
1493 // and flag operands which copy the outgoing args into the appropriate regs.
1494 SDOperand InFlag;
1495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1496 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1497 InFlag);
1498 InFlag = Chain.getValue(1);
1499 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001500
1501 // With the ELF ABI, set CR6 to true if this is a vararg call.
1502 if (isVarArg && !isMachoABI) {
1503 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1504 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1505 InFlag = Chain.getValue(1);
1506 }
1507
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001508 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001509 NodeTys.push_back(MVT::Other); // Returns a chain
1510 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1511
Chris Lattner79e490a2006-08-11 17:18:05 +00001512 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001513 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001514
1515 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1516 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1517 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001518 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001519 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001520 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1521 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1522 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1523 // If this is an absolute destination address, use the munged value.
1524 Callee = SDOperand(Dest, 0);
1525 else {
1526 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1527 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001528 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1529 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001530 InFlag = Chain.getValue(1);
1531
1532 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001533 if (isMachoABI) {
1534 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1535 InFlag = Chain.getValue(1);
1536 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001537
1538 NodeTys.clear();
1539 NodeTys.push_back(MVT::Other);
1540 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001541 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001542 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001543 Callee.Val = 0;
1544 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001545
Chris Lattner4a45abf2006-06-10 01:14:28 +00001546 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001547 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001548 Ops.push_back(Chain);
1549 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001550 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001551
Chris Lattner4a45abf2006-06-10 01:14:28 +00001552 // Add argument registers to the end of the list so that they are known live
1553 // into the call.
1554 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1555 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1556 RegsToPass[i].second.getValueType()));
1557
1558 if (InFlag.Val)
1559 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001560 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001561 InFlag = Chain.getValue(1);
1562
Chris Lattner79e490a2006-08-11 17:18:05 +00001563 SDOperand ResultVals[3];
1564 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001565 NodeTys.clear();
1566
1567 // If the call has results, copy the values out of the ret val registers.
1568 switch (Op.Val->getValueType(0)) {
1569 default: assert(0 && "Unexpected ret value!");
1570 case MVT::Other: break;
1571 case MVT::i32:
1572 if (Op.Val->getValueType(1) == MVT::i32) {
1573 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001574 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001575 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1576 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001577 ResultVals[1] = Chain.getValue(0);
1578 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001579 NodeTys.push_back(MVT::i32);
1580 } else {
1581 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001582 ResultVals[0] = Chain.getValue(0);
1583 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001584 }
1585 NodeTys.push_back(MVT::i32);
1586 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001587 case MVT::i64:
1588 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001589 ResultVals[0] = Chain.getValue(0);
1590 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001591 NodeTys.push_back(MVT::i64);
1592 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001593 case MVT::f32:
1594 case MVT::f64:
1595 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1596 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001597 ResultVals[0] = Chain.getValue(0);
1598 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001599 NodeTys.push_back(Op.Val->getValueType(0));
1600 break;
1601 case MVT::v4f32:
1602 case MVT::v4i32:
1603 case MVT::v8i16:
1604 case MVT::v16i8:
1605 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1606 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001607 ResultVals[0] = Chain.getValue(0);
1608 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001609 NodeTys.push_back(Op.Val->getValueType(0));
1610 break;
1611 }
1612
Chris Lattnerabde4602006-05-16 22:56:08 +00001613 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001614 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001615 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001616
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001617 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001618 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001619 return Chain;
1620
1621 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001622 ResultVals[NumResults++] = Chain;
1623 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1624 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001625 return Res.getValue(Op.ResNo);
1626}
1627
Chris Lattner1a635d62006-04-14 06:01:58 +00001628static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1629 SDOperand Copy;
1630 switch(Op.getNumOperands()) {
1631 default:
1632 assert(0 && "Do not know how to return this many arguments!");
1633 abort();
1634 case 1:
1635 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001636 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001637 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1638 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001639 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001640 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001641 } else if (ArgVT == MVT::i64) {
1642 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001643 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001644 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001645 } else {
1646 assert(MVT::isFloatingPoint(ArgVT));
1647 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001648 }
1649
1650 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1651 SDOperand());
1652
1653 // If we haven't noted the R3/F1 are live out, do so now.
1654 if (DAG.getMachineFunction().liveout_empty())
1655 DAG.getMachineFunction().addLiveOut(ArgReg);
1656 break;
1657 }
Evan Cheng6848be12006-05-26 23:10:12 +00001658 case 5:
1659 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001660 SDOperand());
1661 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1662 // If we haven't noted the R3+R4 are live out, do so now.
1663 if (DAG.getMachineFunction().liveout_empty()) {
1664 DAG.getMachineFunction().addLiveOut(PPC::R3);
1665 DAG.getMachineFunction().addLiveOut(PPC::R4);
1666 }
1667 break;
1668 }
1669 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1670}
1671
Jim Laskeyefc7e522006-12-04 22:04:42 +00001672static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1673 const PPCSubtarget &Subtarget) {
1674 // When we pop the dynamic allocation we need to restore the SP link.
1675
1676 // Get the corect type for pointers.
1677 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1678
1679 // Construct the stack pointer operand.
1680 bool IsPPC64 = Subtarget.isPPC64();
1681 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1682 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1683
1684 // Get the operands for the STACKRESTORE.
1685 SDOperand Chain = Op.getOperand(0);
1686 SDOperand SaveSP = Op.getOperand(1);
1687
1688 // Load the old link SP.
1689 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1690
1691 // Restore the stack pointer.
1692 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1693
1694 // Store the old link SP.
1695 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1696}
1697
Jim Laskey2f616bf2006-11-16 22:43:37 +00001698static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1699 const PPCSubtarget &Subtarget) {
1700 MachineFunction &MF = DAG.getMachineFunction();
1701 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001702 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001703
1704 // Get current frame pointer save index. The users of this index will be
1705 // primarily DYNALLOC instructions.
1706 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1707 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001708
Jim Laskey2f616bf2006-11-16 22:43:37 +00001709 // If the frame pointer save index hasn't been defined yet.
1710 if (!FPSI) {
1711 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001712 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1713
Jim Laskey2f616bf2006-11-16 22:43:37 +00001714 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001715 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001716 // Save the result.
1717 FI->setFramePointerSaveIndex(FPSI);
1718 }
1719
1720 // Get the inputs.
1721 SDOperand Chain = Op.getOperand(0);
1722 SDOperand Size = Op.getOperand(1);
1723
1724 // Get the corect type for pointers.
1725 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1726 // Negate the size.
1727 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1728 DAG.getConstant(0, PtrVT), Size);
1729 // Construct a node for the frame pointer save index.
1730 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1731 // Build a DYNALLOC node.
1732 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1733 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1734 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1735}
1736
1737
Chris Lattner1a635d62006-04-14 06:01:58 +00001738/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1739/// possible.
1740static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1741 // Not FP? Not a fsel.
1742 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1743 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1744 return SDOperand();
1745
1746 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1747
1748 // Cannot handle SETEQ/SETNE.
1749 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1750
1751 MVT::ValueType ResVT = Op.getValueType();
1752 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1753 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1754 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1755
1756 // If the RHS of the comparison is a 0.0, we don't need to do the
1757 // subtraction at all.
1758 if (isFloatingPointZero(RHS))
1759 switch (CC) {
1760 default: break; // SETUO etc aren't handled by fsel.
1761 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001762 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001763 case ISD::SETLT:
1764 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1765 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001766 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001767 case ISD::SETGE:
1768 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1769 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1770 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1771 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001772 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001773 case ISD::SETGT:
1774 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1775 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001776 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001777 case ISD::SETLE:
1778 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1779 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1780 return DAG.getNode(PPCISD::FSEL, ResVT,
1781 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1782 }
1783
1784 SDOperand Cmp;
1785 switch (CC) {
1786 default: break; // SETUO etc aren't handled by fsel.
1787 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001788 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001789 case ISD::SETLT:
1790 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1791 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1792 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1793 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1794 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001795 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001796 case ISD::SETGE:
1797 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1798 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1799 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1800 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1801 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001802 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001803 case ISD::SETGT:
1804 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1805 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1806 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1807 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1808 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001809 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001810 case ISD::SETLE:
1811 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1812 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1813 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1814 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1815 }
1816 return SDOperand();
1817}
1818
1819static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1820 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1821 SDOperand Src = Op.getOperand(0);
1822 if (Src.getValueType() == MVT::f32)
1823 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1824
1825 SDOperand Tmp;
1826 switch (Op.getValueType()) {
1827 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1828 case MVT::i32:
1829 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1830 break;
1831 case MVT::i64:
1832 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1833 break;
1834 }
1835
1836 // Convert the FP value to an int value through memory.
1837 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1838 if (Op.getValueType() == MVT::i32)
1839 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1840 return Bits;
1841}
1842
1843static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1844 if (Op.getOperand(0).getValueType() == MVT::i64) {
1845 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1846 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1847 if (Op.getValueType() == MVT::f32)
1848 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1849 return FP;
1850 }
1851
1852 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1853 "Unhandled SINT_TO_FP type in custom expander!");
1854 // Since we only generate this in 64-bit mode, we can take advantage of
1855 // 64-bit registers. In particular, sign extend the input value into the
1856 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1857 // then lfd it and fcfid it.
1858 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1859 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001860 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1861 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001862
1863 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1864 Op.getOperand(0));
1865
1866 // STD the extended value into the stack slot.
1867 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1868 DAG.getEntryNode(), Ext64, FIdx,
1869 DAG.getSrcValue(NULL));
1870 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001871 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001872
1873 // FCFID it and return it.
1874 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1875 if (Op.getValueType() == MVT::f32)
1876 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1877 return FP;
1878}
1879
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001880static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1881 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001882 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001883
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001884 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001885 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001886 SDOperand Lo = Op.getOperand(0);
1887 SDOperand Hi = Op.getOperand(1);
1888 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001889
1890 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1891 DAG.getConstant(32, MVT::i32), Amt);
1892 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1893 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1894 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1895 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1896 DAG.getConstant(-32U, MVT::i32));
1897 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1898 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1899 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001900 SDOperand OutOps[] = { OutLo, OutHi };
1901 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1902 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001903}
1904
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001905static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1906 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1907 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001908
1909 // Otherwise, expand into a bunch of logical ops. Note that these ops
1910 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001911 SDOperand Lo = Op.getOperand(0);
1912 SDOperand Hi = Op.getOperand(1);
1913 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001914
1915 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1916 DAG.getConstant(32, MVT::i32), Amt);
1917 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1918 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1919 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1920 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1921 DAG.getConstant(-32U, MVT::i32));
1922 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1923 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1924 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001925 SDOperand OutOps[] = { OutLo, OutHi };
1926 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1927 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001928}
1929
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001930static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1931 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001932 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001933
1934 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001935 SDOperand Lo = Op.getOperand(0);
1936 SDOperand Hi = Op.getOperand(1);
1937 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001938
1939 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1940 DAG.getConstant(32, MVT::i32), Amt);
1941 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1942 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1943 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1944 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1945 DAG.getConstant(-32U, MVT::i32));
1946 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1947 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1948 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1949 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001950 SDOperand OutOps[] = { OutLo, OutHi };
1951 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1952 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001953}
1954
1955//===----------------------------------------------------------------------===//
1956// Vector related lowering.
1957//
1958
Chris Lattnerac225ca2006-04-12 19:07:14 +00001959// If this is a vector of constants or undefs, get the bits. A bit in
1960// UndefBits is set if the corresponding element of the vector is an
1961// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1962// zero. Return true if this is not an array of constants, false if it is.
1963//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001964static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1965 uint64_t UndefBits[2]) {
1966 // Start with zero'd results.
1967 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1968
1969 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1970 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1971 SDOperand OpVal = BV->getOperand(i);
1972
1973 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001974 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001975
1976 uint64_t EltBits = 0;
1977 if (OpVal.getOpcode() == ISD::UNDEF) {
1978 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1979 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1980 continue;
1981 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1982 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1983 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1984 assert(CN->getValueType(0) == MVT::f32 &&
1985 "Only one legal FP vector type!");
1986 EltBits = FloatToBits(CN->getValue());
1987 } else {
1988 // Nonconstant element.
1989 return true;
1990 }
1991
1992 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1993 }
1994
1995 //printf("%llx %llx %llx %llx\n",
1996 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1997 return false;
1998}
Chris Lattneref819f82006-03-20 06:33:01 +00001999
Chris Lattnerb17f1672006-04-16 01:01:29 +00002000// If this is a splat (repetition) of a value across the whole vector, return
2001// the smallest size that splats it. For example, "0x01010101010101..." is a
2002// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2003// SplatSize = 1 byte.
2004static bool isConstantSplat(const uint64_t Bits128[2],
2005 const uint64_t Undef128[2],
2006 unsigned &SplatBits, unsigned &SplatUndef,
2007 unsigned &SplatSize) {
2008
2009 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2010 // the same as the lower 64-bits, ignoring undefs.
2011 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2012 return false; // Can't be a splat if two pieces don't match.
2013
2014 uint64_t Bits64 = Bits128[0] | Bits128[1];
2015 uint64_t Undef64 = Undef128[0] & Undef128[1];
2016
2017 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2018 // undefs.
2019 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2020 return false; // Can't be a splat if two pieces don't match.
2021
2022 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2023 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2024
2025 // If the top 16-bits are different than the lower 16-bits, ignoring
2026 // undefs, we have an i32 splat.
2027 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2028 SplatBits = Bits32;
2029 SplatUndef = Undef32;
2030 SplatSize = 4;
2031 return true;
2032 }
2033
2034 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2035 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2036
2037 // If the top 8-bits are different than the lower 8-bits, ignoring
2038 // undefs, we have an i16 splat.
2039 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2040 SplatBits = Bits16;
2041 SplatUndef = Undef16;
2042 SplatSize = 2;
2043 return true;
2044 }
2045
2046 // Otherwise, we have an 8-bit splat.
2047 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2048 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2049 SplatSize = 1;
2050 return true;
2051}
2052
Chris Lattner4a998b92006-04-17 06:00:21 +00002053/// BuildSplatI - Build a canonical splati of Val with an element size of
2054/// SplatSize. Cast the result to VT.
2055static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2056 SelectionDAG &DAG) {
2057 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002058
Chris Lattner4a998b92006-04-17 06:00:21 +00002059 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2060 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2061 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002062
2063 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2064
2065 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2066 if (Val == -1)
2067 SplatSize = 1;
2068
Chris Lattner4a998b92006-04-17 06:00:21 +00002069 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2070
2071 // Build a canonical splat for this value.
2072 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002073 SmallVector<SDOperand, 8> Ops;
2074 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2075 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2076 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002077 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002078}
2079
Chris Lattnere7c768e2006-04-18 03:24:30 +00002080/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002081/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002082static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2083 SelectionDAG &DAG,
2084 MVT::ValueType DestVT = MVT::Other) {
2085 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002087 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2088}
2089
Chris Lattnere7c768e2006-04-18 03:24:30 +00002090/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2091/// specified intrinsic ID.
2092static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2093 SDOperand Op2, SelectionDAG &DAG,
2094 MVT::ValueType DestVT = MVT::Other) {
2095 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2097 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2098}
2099
2100
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002101/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2102/// amount. The result has the specified value type.
2103static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2104 MVT::ValueType VT, SelectionDAG &DAG) {
2105 // Force LHS/RHS to be the right type.
2106 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2107 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2108
Chris Lattnere2199452006-08-11 17:38:39 +00002109 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002110 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002111 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002112 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002113 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002114 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2115}
2116
Chris Lattnerf1b47082006-04-14 05:19:18 +00002117// If this is a case we can't handle, return null and let the default
2118// expansion code take care of it. If we CAN select this case, and if it
2119// selects to a single instruction, return Op. Otherwise, if we can codegen
2120// this case more efficiently than a constant pool load, lower it to the
2121// sequence of ops that should be used.
2122static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2123 // If this is a vector of constants or undefs, get the bits. A bit in
2124 // UndefBits is set if the corresponding element of the vector is an
2125 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2126 // zero.
2127 uint64_t VectorBits[2];
2128 uint64_t UndefBits[2];
2129 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2130 return SDOperand(); // Not a constant vector.
2131
Chris Lattnerb17f1672006-04-16 01:01:29 +00002132 // If this is a splat (repetition) of a value across the whole vector, return
2133 // the smallest size that splats it. For example, "0x01010101010101..." is a
2134 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2135 // SplatSize = 1 byte.
2136 unsigned SplatBits, SplatUndef, SplatSize;
2137 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2138 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2139
2140 // First, handle single instruction cases.
2141
2142 // All zeros?
2143 if (SplatBits == 0) {
2144 // Canonicalize all zero vectors to be v4i32.
2145 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2146 SDOperand Z = DAG.getConstant(0, MVT::i32);
2147 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2148 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2149 }
2150 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002151 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002152
2153 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2154 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002155 if (SextVal >= -16 && SextVal <= 15)
2156 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002157
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002158
2159 // Two instruction sequences.
2160
Chris Lattner4a998b92006-04-17 06:00:21 +00002161 // If this value is in the range [-32,30] and is even, use:
2162 // tmp = VSPLTI[bhw], result = add tmp, tmp
2163 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2164 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2165 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2166 }
Chris Lattner6876e662006-04-17 06:58:41 +00002167
2168 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2169 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2170 // for fneg/fabs.
2171 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2172 // Make -1 and vspltisw -1:
2173 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2174
2175 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002176 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2177 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002178
2179 // xor by OnesV to invert it.
2180 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2181 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2182 }
2183
2184 // Check to see if this is a wide variety of vsplti*, binop self cases.
2185 unsigned SplatBitSize = SplatSize*8;
2186 static const char SplatCsts[] = {
2187 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002188 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002189 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002190
Chris Lattner6876e662006-04-17 06:58:41 +00002191 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2192 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2193 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2194 int i = SplatCsts[idx];
2195
2196 // Figure out what shift amount will be used by altivec if shifted by i in
2197 // this splat size.
2198 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2199
2200 // vsplti + shl self.
2201 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002202 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002203 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2204 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2205 Intrinsic::ppc_altivec_vslw
2206 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002207 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2208 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002209 }
2210
2211 // vsplti + srl self.
2212 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002213 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002214 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2215 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2216 Intrinsic::ppc_altivec_vsrw
2217 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002218 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2219 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002220 }
2221
2222 // vsplti + sra self.
2223 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002224 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002225 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2226 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2227 Intrinsic::ppc_altivec_vsraw
2228 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002229 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2230 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002231 }
2232
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002233 // vsplti + rol self.
2234 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2235 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002236 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002237 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2238 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2239 Intrinsic::ppc_altivec_vrlw
2240 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002241 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2242 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002243 }
2244
2245 // t = vsplti c, result = vsldoi t, t, 1
2246 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2247 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2248 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2249 }
2250 // t = vsplti c, result = vsldoi t, t, 2
2251 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2252 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2253 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2254 }
2255 // t = vsplti c, result = vsldoi t, t, 3
2256 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2257 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2258 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2259 }
Chris Lattner6876e662006-04-17 06:58:41 +00002260 }
2261
Chris Lattner6876e662006-04-17 06:58:41 +00002262 // Three instruction sequences.
2263
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002264 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2265 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002266 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2267 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2268 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2269 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002270 }
2271 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2272 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002273 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2274 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2275 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2276 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002277 }
2278 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002279
Chris Lattnerf1b47082006-04-14 05:19:18 +00002280 return SDOperand();
2281}
2282
Chris Lattner59138102006-04-17 05:28:54 +00002283/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2284/// the specified operations to build the shuffle.
2285static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2286 SDOperand RHS, SelectionDAG &DAG) {
2287 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2288 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2289 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2290
2291 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002292 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002293 OP_VMRGHW,
2294 OP_VMRGLW,
2295 OP_VSPLTISW0,
2296 OP_VSPLTISW1,
2297 OP_VSPLTISW2,
2298 OP_VSPLTISW3,
2299 OP_VSLDOI4,
2300 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002301 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002302 };
2303
2304 if (OpNum == OP_COPY) {
2305 if (LHSID == (1*9+2)*9+3) return LHS;
2306 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2307 return RHS;
2308 }
2309
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002310 SDOperand OpLHS, OpRHS;
2311 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2312 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2313
Chris Lattner59138102006-04-17 05:28:54 +00002314 unsigned ShufIdxs[16];
2315 switch (OpNum) {
2316 default: assert(0 && "Unknown i32 permute!");
2317 case OP_VMRGHW:
2318 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2319 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2320 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2321 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2322 break;
2323 case OP_VMRGLW:
2324 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2325 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2326 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2327 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2328 break;
2329 case OP_VSPLTISW0:
2330 for (unsigned i = 0; i != 16; ++i)
2331 ShufIdxs[i] = (i&3)+0;
2332 break;
2333 case OP_VSPLTISW1:
2334 for (unsigned i = 0; i != 16; ++i)
2335 ShufIdxs[i] = (i&3)+4;
2336 break;
2337 case OP_VSPLTISW2:
2338 for (unsigned i = 0; i != 16; ++i)
2339 ShufIdxs[i] = (i&3)+8;
2340 break;
2341 case OP_VSPLTISW3:
2342 for (unsigned i = 0; i != 16; ++i)
2343 ShufIdxs[i] = (i&3)+12;
2344 break;
2345 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002346 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002347 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002348 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002349 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002350 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002351 }
Chris Lattnere2199452006-08-11 17:38:39 +00002352 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002353 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002354 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002355
2356 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002357 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002358}
2359
Chris Lattnerf1b47082006-04-14 05:19:18 +00002360/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2361/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2362/// return the code it can be lowered into. Worst case, it can always be
2363/// lowered into a vperm.
2364static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2365 SDOperand V1 = Op.getOperand(0);
2366 SDOperand V2 = Op.getOperand(1);
2367 SDOperand PermMask = Op.getOperand(2);
2368
2369 // Cases that are handled by instructions that take permute immediates
2370 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2371 // selected by the instruction selector.
2372 if (V2.getOpcode() == ISD::UNDEF) {
2373 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2374 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2375 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2376 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2377 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2378 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2379 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2380 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2381 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2382 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2383 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2384 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2385 return Op;
2386 }
2387 }
2388
2389 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2390 // and produce a fixed permutation. If any of these match, do not lower to
2391 // VPERM.
2392 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2393 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2394 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2395 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2396 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2397 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2398 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2399 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2400 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2401 return Op;
2402
Chris Lattner59138102006-04-17 05:28:54 +00002403 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2404 // perfect shuffle table to emit an optimal matching sequence.
2405 unsigned PFIndexes[4];
2406 bool isFourElementShuffle = true;
2407 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2408 unsigned EltNo = 8; // Start out undef.
2409 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2410 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2411 continue; // Undef, ignore it.
2412
2413 unsigned ByteSource =
2414 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2415 if ((ByteSource & 3) != j) {
2416 isFourElementShuffle = false;
2417 break;
2418 }
2419
2420 if (EltNo == 8) {
2421 EltNo = ByteSource/4;
2422 } else if (EltNo != ByteSource/4) {
2423 isFourElementShuffle = false;
2424 break;
2425 }
2426 }
2427 PFIndexes[i] = EltNo;
2428 }
2429
2430 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2431 // perfect shuffle vector to determine if it is cost effective to do this as
2432 // discrete instructions, or whether we should use a vperm.
2433 if (isFourElementShuffle) {
2434 // Compute the index in the perfect shuffle table.
2435 unsigned PFTableIndex =
2436 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2437
2438 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2439 unsigned Cost = (PFEntry >> 30);
2440
2441 // Determining when to avoid vperm is tricky. Many things affect the cost
2442 // of vperm, particularly how many times the perm mask needs to be computed.
2443 // For example, if the perm mask can be hoisted out of a loop or is already
2444 // used (perhaps because there are multiple permutes with the same shuffle
2445 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2446 // the loop requires an extra register.
2447 //
2448 // As a compromise, we only emit discrete instructions if the shuffle can be
2449 // generated in 3 or fewer operations. When we have loop information
2450 // available, if this block is within a loop, we should avoid using vperm
2451 // for 3-operation perms and use a constant pool load instead.
2452 if (Cost < 3)
2453 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2454 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002455
2456 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2457 // vector that will get spilled to the constant pool.
2458 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2459
2460 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2461 // that it is in input element units, not in bytes. Convert now.
2462 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2463 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2464
Chris Lattnere2199452006-08-11 17:38:39 +00002465 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002466 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002467 unsigned SrcElt;
2468 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2469 SrcElt = 0;
2470 else
2471 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002472
2473 for (unsigned j = 0; j != BytesPerElement; ++j)
2474 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2475 MVT::i8));
2476 }
2477
Chris Lattnere2199452006-08-11 17:38:39 +00002478 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2479 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002480 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2481}
2482
Chris Lattner90564f22006-04-18 17:59:36 +00002483/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2484/// altivec comparison. If it is, return true and fill in Opc/isDot with
2485/// information about the intrinsic.
2486static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2487 bool &isDot) {
2488 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2489 CompareOpc = -1;
2490 isDot = false;
2491 switch (IntrinsicID) {
2492 default: return false;
2493 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002494 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2495 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2496 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2497 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2498 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2499 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2500 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2501 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2502 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2503 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2504 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2505 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2506 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2507
2508 // Normal Comparisons.
2509 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2510 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2511 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2512 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2513 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2514 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2515 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2516 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2517 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2518 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2519 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2520 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2521 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2522 }
Chris Lattner90564f22006-04-18 17:59:36 +00002523 return true;
2524}
2525
2526/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2527/// lower, do it, otherwise return null.
2528static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2529 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2530 // opcode number of the comparison.
2531 int CompareOpc;
2532 bool isDot;
2533 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2534 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002535
Chris Lattner90564f22006-04-18 17:59:36 +00002536 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002537 if (!isDot) {
2538 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2539 Op.getOperand(1), Op.getOperand(2),
2540 DAG.getConstant(CompareOpc, MVT::i32));
2541 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2542 }
2543
2544 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002545 SDOperand Ops[] = {
2546 Op.getOperand(2), // LHS
2547 Op.getOperand(3), // RHS
2548 DAG.getConstant(CompareOpc, MVT::i32)
2549 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002550 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002551 VTs.push_back(Op.getOperand(2).getValueType());
2552 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002553 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002554
2555 // Now that we have the comparison, emit a copy from the CR to a GPR.
2556 // This is flagged to the above dot comparison.
2557 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2558 DAG.getRegister(PPC::CR6, MVT::i32),
2559 CompNode.getValue(1));
2560
2561 // Unpack the result based on how the target uses it.
2562 unsigned BitNo; // Bit # of CR6.
2563 bool InvertBit; // Invert result?
2564 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2565 default: // Can't happen, don't crash on invalid number though.
2566 case 0: // Return the value of the EQ bit of CR6.
2567 BitNo = 0; InvertBit = false;
2568 break;
2569 case 1: // Return the inverted value of the EQ bit of CR6.
2570 BitNo = 0; InvertBit = true;
2571 break;
2572 case 2: // Return the value of the LT bit of CR6.
2573 BitNo = 2; InvertBit = false;
2574 break;
2575 case 3: // Return the inverted value of the LT bit of CR6.
2576 BitNo = 2; InvertBit = true;
2577 break;
2578 }
2579
2580 // Shift the bit into the low position.
2581 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2582 DAG.getConstant(8-(3-BitNo), MVT::i32));
2583 // Isolate the bit.
2584 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2585 DAG.getConstant(1, MVT::i32));
2586
2587 // If we are supposed to, toggle the bit.
2588 if (InvertBit)
2589 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2590 DAG.getConstant(1, MVT::i32));
2591 return Flags;
2592}
2593
2594static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2595 // Create a stack slot that is 16-byte aligned.
2596 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2597 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002598 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2599 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002600
2601 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002602 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002603 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002604 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002605 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002606}
2607
Chris Lattnere7c768e2006-04-18 03:24:30 +00002608static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002609 if (Op.getValueType() == MVT::v4i32) {
2610 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2611
2612 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2613 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2614
2615 SDOperand RHSSwap = // = vrlw RHS, 16
2616 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2617
2618 // Shrinkify inputs to v8i16.
2619 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2620 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2621 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2622
2623 // Low parts multiplied together, generating 32-bit results (we ignore the
2624 // top parts).
2625 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2626 LHS, RHS, DAG, MVT::v4i32);
2627
2628 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2629 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2630 // Shift the high parts up 16 bits.
2631 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2632 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2633 } else if (Op.getValueType() == MVT::v8i16) {
2634 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2635
Chris Lattnercea2aa72006-04-18 04:28:57 +00002636 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002637
Chris Lattnercea2aa72006-04-18 04:28:57 +00002638 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2639 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002640 } else if (Op.getValueType() == MVT::v16i8) {
2641 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2642
2643 // Multiply the even 8-bit parts, producing 16-bit sums.
2644 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2645 LHS, RHS, DAG, MVT::v8i16);
2646 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2647
2648 // Multiply the odd 8-bit parts, producing 16-bit sums.
2649 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2650 LHS, RHS, DAG, MVT::v8i16);
2651 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2652
2653 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002654 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002655 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002656 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2657 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002658 }
Chris Lattner19a81522006-04-18 03:57:35 +00002659 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002660 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002661 } else {
2662 assert(0 && "Unknown mul to lower!");
2663 abort();
2664 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002665}
2666
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002667/// LowerOperation - Provide custom lowering hooks for some operations.
2668///
Nate Begeman21e463b2005-10-16 05:39:50 +00002669SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002670 switch (Op.getOpcode()) {
2671 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002672 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2673 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002674 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002675 case ISD::SETCC: return LowerSETCC(Op, DAG);
2676 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002677 case ISD::FORMAL_ARGUMENTS:
Chris Lattner9f0bc652007-02-25 05:34:32 +00002678 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex, PPCSubTarget);
2679 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattner1a635d62006-04-14 06:01:58 +00002680 case ISD::RET: return LowerRET(Op, DAG);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002681 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002682 case ISD::DYNAMIC_STACKALLOC:
2683 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002684
Chris Lattner1a635d62006-04-14 06:01:58 +00002685 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2686 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2687 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002688
Chris Lattner1a635d62006-04-14 06:01:58 +00002689 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002690 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2691 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2692 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002693
Chris Lattner1a635d62006-04-14 06:01:58 +00002694 // Vector-related lowering.
2695 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2696 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2697 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2698 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002699 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002700
2701 // Frame & Return address. Currently unimplemented
2702 case ISD::RETURNADDR: break;
2703 case ISD::FRAMEADDR: break;
Chris Lattnerbc11c342005-08-31 20:23:54 +00002704 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002705 return SDOperand();
2706}
2707
Chris Lattner1a635d62006-04-14 06:01:58 +00002708//===----------------------------------------------------------------------===//
2709// Other Lowering Code
2710//===----------------------------------------------------------------------===//
2711
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002712MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002713PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2714 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002715 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002716 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2717 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002718 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002719 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2720 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002721 "Unexpected instr type to insert");
2722
2723 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2724 // control-flow pattern. The incoming instruction knows the destination vreg
2725 // to set, the condition code register to branch on, the true/false values to
2726 // select between, and a branch opcode to use.
2727 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2728 ilist<MachineBasicBlock>::iterator It = BB;
2729 ++It;
2730
2731 // thisMBB:
2732 // ...
2733 // TrueVal = ...
2734 // cmpTY ccX, r1, r2
2735 // bCC copy1MBB
2736 // fallthrough --> copy0MBB
2737 MachineBasicBlock *thisMBB = BB;
2738 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2739 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002740 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002741 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002742 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002743 MachineFunction *F = BB->getParent();
2744 F->getBasicBlockList().insert(It, copy0MBB);
2745 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002746 // Update machine-CFG edges by first adding all successors of the current
2747 // block to the new block which will contain the Phi node for the select.
2748 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2749 e = BB->succ_end(); i != e; ++i)
2750 sinkMBB->addSuccessor(*i);
2751 // Next, remove all successors of the current block, and add the true
2752 // and fallthrough blocks as its successors.
2753 while(!BB->succ_empty())
2754 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002755 BB->addSuccessor(copy0MBB);
2756 BB->addSuccessor(sinkMBB);
2757
2758 // copy0MBB:
2759 // %FalseValue = ...
2760 // # fallthrough to sinkMBB
2761 BB = copy0MBB;
2762
2763 // Update machine-CFG edges
2764 BB->addSuccessor(sinkMBB);
2765
2766 // sinkMBB:
2767 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2768 // ...
2769 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002770 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002771 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2772 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2773
2774 delete MI; // The pseudo instruction is gone now.
2775 return BB;
2776}
2777
Chris Lattner1a635d62006-04-14 06:01:58 +00002778//===----------------------------------------------------------------------===//
2779// Target Optimization Hooks
2780//===----------------------------------------------------------------------===//
2781
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002782SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2783 DAGCombinerInfo &DCI) const {
2784 TargetMachine &TM = getTargetMachine();
2785 SelectionDAG &DAG = DCI.DAG;
2786 switch (N->getOpcode()) {
2787 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002788 case PPCISD::SHL:
2789 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2790 if (C->getValue() == 0) // 0 << V -> 0.
2791 return N->getOperand(0);
2792 }
2793 break;
2794 case PPCISD::SRL:
2795 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2796 if (C->getValue() == 0) // 0 >>u V -> 0.
2797 return N->getOperand(0);
2798 }
2799 break;
2800 case PPCISD::SRA:
2801 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2802 if (C->getValue() == 0 || // 0 >>s V -> 0.
2803 C->isAllOnesValue()) // -1 >>s V -> -1.
2804 return N->getOperand(0);
2805 }
2806 break;
2807
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002808 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002809 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002810 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2811 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2812 // We allow the src/dst to be either f32/f64, but the intermediate
2813 // type must be i64.
2814 if (N->getOperand(0).getValueType() == MVT::i64) {
2815 SDOperand Val = N->getOperand(0).getOperand(0);
2816 if (Val.getValueType() == MVT::f32) {
2817 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2818 DCI.AddToWorklist(Val.Val);
2819 }
2820
2821 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002822 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002823 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002824 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002825 if (N->getValueType(0) == MVT::f32) {
2826 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2827 DCI.AddToWorklist(Val.Val);
2828 }
2829 return Val;
2830 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2831 // If the intermediate type is i32, we can avoid the load/store here
2832 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002833 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002834 }
2835 }
2836 break;
Chris Lattner51269842006-03-01 05:50:56 +00002837 case ISD::STORE:
2838 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2839 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2840 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2841 N->getOperand(1).getValueType() == MVT::i32) {
2842 SDOperand Val = N->getOperand(1).getOperand(0);
2843 if (Val.getValueType() == MVT::f32) {
2844 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2845 DCI.AddToWorklist(Val.Val);
2846 }
2847 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2848 DCI.AddToWorklist(Val.Val);
2849
2850 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2851 N->getOperand(2), N->getOperand(3));
2852 DCI.AddToWorklist(Val.Val);
2853 return Val;
2854 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002855
2856 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2857 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2858 N->getOperand(1).Val->hasOneUse() &&
2859 (N->getOperand(1).getValueType() == MVT::i32 ||
2860 N->getOperand(1).getValueType() == MVT::i16)) {
2861 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2862 // Do an any-extend to 32-bits if this is a half-word input.
2863 if (BSwapOp.getValueType() == MVT::i16)
2864 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2865
2866 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2867 N->getOperand(2), N->getOperand(3),
2868 DAG.getValueType(N->getOperand(1).getValueType()));
2869 }
2870 break;
2871 case ISD::BSWAP:
2872 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002873 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002874 N->getOperand(0).hasOneUse() &&
2875 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2876 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002877 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002878 // Create the byte-swapping load.
2879 std::vector<MVT::ValueType> VTs;
2880 VTs.push_back(MVT::i32);
2881 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002882 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002883 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002884 LD->getChain(), // Chain
2885 LD->getBasePtr(), // Ptr
2886 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002887 DAG.getValueType(N->getValueType(0)) // VT
2888 };
2889 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002890
2891 // If this is an i16 load, insert the truncate.
2892 SDOperand ResVal = BSLoad;
2893 if (N->getValueType(0) == MVT::i16)
2894 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2895
2896 // First, combine the bswap away. This makes the value produced by the
2897 // load dead.
2898 DCI.CombineTo(N, ResVal);
2899
2900 // Next, combine the load away, we give it a bogus result value but a real
2901 // chain result. The result value is dead because the bswap is dead.
2902 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2903
2904 // Return N so it doesn't get rechecked!
2905 return SDOperand(N, 0);
2906 }
2907
Chris Lattner51269842006-03-01 05:50:56 +00002908 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002909 case PPCISD::VCMP: {
2910 // If a VCMPo node already exists with exactly the same operands as this
2911 // node, use its result instead of this node (VCMPo computes both a CR6 and
2912 // a normal output).
2913 //
2914 if (!N->getOperand(0).hasOneUse() &&
2915 !N->getOperand(1).hasOneUse() &&
2916 !N->getOperand(2).hasOneUse()) {
2917
2918 // Scan all of the users of the LHS, looking for VCMPo's that match.
2919 SDNode *VCMPoNode = 0;
2920
2921 SDNode *LHSN = N->getOperand(0).Val;
2922 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2923 UI != E; ++UI)
2924 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2925 (*UI)->getOperand(1) == N->getOperand(1) &&
2926 (*UI)->getOperand(2) == N->getOperand(2) &&
2927 (*UI)->getOperand(0) == N->getOperand(0)) {
2928 VCMPoNode = *UI;
2929 break;
2930 }
2931
Chris Lattner00901202006-04-18 18:28:22 +00002932 // If there is no VCMPo node, or if the flag value has a single use, don't
2933 // transform this.
2934 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2935 break;
2936
2937 // Look at the (necessarily single) use of the flag value. If it has a
2938 // chain, this transformation is more complex. Note that multiple things
2939 // could use the value result, which we should ignore.
2940 SDNode *FlagUser = 0;
2941 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2942 FlagUser == 0; ++UI) {
2943 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2944 SDNode *User = *UI;
2945 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2946 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2947 FlagUser = User;
2948 break;
2949 }
2950 }
2951 }
2952
2953 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2954 // give up for right now.
2955 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002956 return SDOperand(VCMPoNode, 0);
2957 }
2958 break;
2959 }
Chris Lattner90564f22006-04-18 17:59:36 +00002960 case ISD::BR_CC: {
2961 // If this is a branch on an altivec predicate comparison, lower this so
2962 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2963 // lowering is done pre-legalize, because the legalizer lowers the predicate
2964 // compare down to code that is difficult to reassemble.
2965 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2966 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2967 int CompareOpc;
2968 bool isDot;
2969
2970 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2971 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2972 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2973 assert(isDot && "Can't compare against a vector result!");
2974
2975 // If this is a comparison against something other than 0/1, then we know
2976 // that the condition is never/always true.
2977 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2978 if (Val != 0 && Val != 1) {
2979 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2980 return N->getOperand(0);
2981 // Always !=, turn it into an unconditional branch.
2982 return DAG.getNode(ISD::BR, MVT::Other,
2983 N->getOperand(0), N->getOperand(4));
2984 }
2985
2986 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2987
2988 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002989 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002990 SDOperand Ops[] = {
2991 LHS.getOperand(2), // LHS of compare
2992 LHS.getOperand(3), // RHS of compare
2993 DAG.getConstant(CompareOpc, MVT::i32)
2994 };
Chris Lattner90564f22006-04-18 17:59:36 +00002995 VTs.push_back(LHS.getOperand(2).getValueType());
2996 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002997 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002998
2999 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003000 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003001 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3002 default: // Can't happen, don't crash on invalid number though.
3003 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003004 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003005 break;
3006 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003007 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003008 break;
3009 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003010 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003011 break;
3012 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003013 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003014 break;
3015 }
3016
3017 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003018 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003019 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003020 N->getOperand(4), CompNode.getValue(1));
3021 }
3022 break;
3023 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003024 }
3025
3026 return SDOperand();
3027}
3028
Chris Lattner1a635d62006-04-14 06:01:58 +00003029//===----------------------------------------------------------------------===//
3030// Inline Assembly Support
3031//===----------------------------------------------------------------------===//
3032
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003033void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3034 uint64_t Mask,
3035 uint64_t &KnownZero,
3036 uint64_t &KnownOne,
3037 unsigned Depth) const {
3038 KnownZero = 0;
3039 KnownOne = 0;
3040 switch (Op.getOpcode()) {
3041 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003042 case PPCISD::LBRX: {
3043 // lhbrx is known to have the top bits cleared out.
3044 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3045 KnownZero = 0xFFFF0000;
3046 break;
3047 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003048 case ISD::INTRINSIC_WO_CHAIN: {
3049 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3050 default: break;
3051 case Intrinsic::ppc_altivec_vcmpbfp_p:
3052 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3053 case Intrinsic::ppc_altivec_vcmpequb_p:
3054 case Intrinsic::ppc_altivec_vcmpequh_p:
3055 case Intrinsic::ppc_altivec_vcmpequw_p:
3056 case Intrinsic::ppc_altivec_vcmpgefp_p:
3057 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3058 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3059 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3060 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3061 case Intrinsic::ppc_altivec_vcmpgtub_p:
3062 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3063 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3064 KnownZero = ~1U; // All bits but the low one are known to be zero.
3065 break;
3066 }
3067 }
3068 }
3069}
3070
3071
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003072/// getConstraintType - Given a constraint letter, return the type of
3073/// constraint it is for this target.
3074PPCTargetLowering::ConstraintType
3075PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
3076 switch (ConstraintLetter) {
3077 default: break;
3078 case 'b':
3079 case 'r':
3080 case 'f':
3081 case 'v':
3082 case 'y':
3083 return C_RegisterClass;
3084 }
3085 return TargetLowering::getConstraintType(ConstraintLetter);
3086}
3087
Chris Lattner331d1bc2006-11-02 01:44:04 +00003088std::pair<unsigned, const TargetRegisterClass*>
3089PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3090 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003091 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003092 // GCC RS6000 Constraint Letters
3093 switch (Constraint[0]) {
3094 case 'b': // R1-R31
3095 case 'r': // R0-R31
3096 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3097 return std::make_pair(0U, PPC::G8RCRegisterClass);
3098 return std::make_pair(0U, PPC::GPRCRegisterClass);
3099 case 'f':
3100 if (VT == MVT::f32)
3101 return std::make_pair(0U, PPC::F4RCRegisterClass);
3102 else if (VT == MVT::f64)
3103 return std::make_pair(0U, PPC::F8RCRegisterClass);
3104 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003105 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003106 return std::make_pair(0U, PPC::VRRCRegisterClass);
3107 case 'y': // crrc
3108 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003109 }
3110 }
3111
Chris Lattner331d1bc2006-11-02 01:44:04 +00003112 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003113}
Chris Lattner763317d2006-02-07 00:47:13 +00003114
Chris Lattner331d1bc2006-11-02 01:44:04 +00003115
Chris Lattner763317d2006-02-07 00:47:13 +00003116// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003117SDOperand PPCTargetLowering::
3118isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003119 switch (Letter) {
3120 default: break;
3121 case 'I':
3122 case 'J':
3123 case 'K':
3124 case 'L':
3125 case 'M':
3126 case 'N':
3127 case 'O':
3128 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003129 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003130 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3131 switch (Letter) {
3132 default: assert(0 && "Unknown constraint letter!");
3133 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003134 if ((short)Value == (int)Value) return Op;
3135 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003136 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3137 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003138 if ((short)Value == 0) return Op;
3139 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003140 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003141 if ((Value >> 16) == 0) return Op;
3142 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003143 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003144 if (Value > 31) return Op;
3145 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003146 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003147 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3148 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003149 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003150 if (Value == 0) return Op;
3151 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003152 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003153 if ((short)-Value == (int)-Value) return Op;
3154 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003155 }
3156 break;
3157 }
3158 }
3159
3160 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003161 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003162}
Evan Chengc4c62572006-03-13 23:20:37 +00003163
3164/// isLegalAddressImmediate - Return true if the integer value can be used
3165/// as the offset of the target addressing mode.
3166bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
3167 // PPC allows a sign-extended 16-bit immediate field.
3168 return (V > -(1 << 16) && V < (1 << 16)-1);
3169}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003170
3171bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3172 return TargetLowering::isLegalAddressImmediate(GV);
3173}