blob: db132da90b2230ba0d356096257c0f5de4f03017 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000010#include "ARM.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000011#include "ARMAddressingModes.h"
Jim Grosbach679cbd32010-11-09 01:37:15 +000012#include "ARMFixupKinds.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000013#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000015#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000016#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000017#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000019#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCSectionELF.h"
21#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000022#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000023#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000026#include "llvm/Target/TargetAsmBackend.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000027#include "llvm/Target/TargetRegistry.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028using namespace llvm;
29
30namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000031class ARMMachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000032public:
33 ARMMachObjectWriter(bool Is64Bit, uint32_t CPUType,
34 uint32_t CPUSubtype)
Daniel Dunbar1139d502010-12-17 06:00:24 +000035 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
36 /*UseAggressiveSymbolFolding=*/true) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000037};
38
Rafael Espindola6024c972010-12-17 17:45:22 +000039class ARMELFObjectWriter : public MCELFObjectTargetWriter {
40public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000041 ARMELFObjectWriter(Triple::OSType OSType)
42 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSType, ELF::EM_ARM,
43 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000044};
45
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000046class ARMAsmBackend : public TargetAsmBackend {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000047 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000048public:
Jim Grosbach022ab372010-12-08 15:36:45 +000049 ARMAsmBackend(const Target &T) : TargetAsmBackend(), isThumbMode(false) {}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000050
Daniel Dunbar2761fc42010-12-16 03:20:06 +000051 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
52
53 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
54 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
55// This table *must* be in the order that the fixup_* kinds are defined in
56// ARMFixupKinds.h.
57//
58// Name Offset (bits) Size (bits) Flags
59{ "fixup_arm_ldst_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
60{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
61 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
62{ "fixup_arm_pcrel_10", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
63{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
64 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
65{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
66 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
67{ "fixup_arm_adr_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
68{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
69 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jason W Kim685c3502011-02-04 19:47:15 +000070{ "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
71{ "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000072{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
73{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
74{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
75{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
76{ "fixup_arm_thumb_blx", 7, 21, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
78{ "fixup_arm_thumb_cp", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
Eric Christopherfea51fc2011-05-28 03:16:22 +000079{ "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Evan Chengf3eb3bb2011-01-14 02:38:49 +000080// movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19.
81{ "fixup_arm_movt_hi16", 0, 20, 0 },
82{ "fixup_arm_movw_lo16", 0, 20, 0 },
83{ "fixup_t2_movt_hi16", 0, 20, 0 },
84{ "fixup_t2_movw_lo16", 0, 20, 0 },
85{ "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
86{ "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
87{ "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
88{ "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000089 };
90
91 if (Kind < FirstTargetFixupKind)
92 return TargetAsmBackend::getFixupKindInfo(Kind);
93
94 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
95 "Invalid kind!");
96 return Infos[Kind - FirstTargetFixupKind];
97 }
98
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000099 bool MayNeedRelaxation(const MCInst &Inst) const;
100
101 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
102
103 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +0000104
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000105 void HandleAssemblerFlag(MCAssemblerFlag Flag) {
106 switch (Flag) {
107 default: break;
108 case MCAF_Code16:
109 setIsThumb(true);
110 break;
111 case MCAF_Code32:
112 setIsThumb(false);
113 break;
114 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000115 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000116
117 unsigned getPointerSize() const { return 4; }
118 bool isThumb() const { return isThumbMode; }
119 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000120};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000121} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000122
123bool ARMAsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
124 // FIXME: Thumb targets, different move constant targets..
125 return false;
126}
127
128void ARMAsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
129 assert(0 && "ARMAsmBackend::RelaxInstruction() unimplemented");
130 return;
131}
132
133bool ARMAsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000134 if (isThumb()) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000135 // FIXME: 0xbf00 is the ARMv7 value. For v6 and before, we'll need to
136 // use 0x46c0 (which is a 'mov r8, r8' insn).
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000137 uint64_t NumNops = Count / 2;
138 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000139 OW->Write16(0xbf00);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000140 if (Count & 1)
141 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000142 return true;
143 }
144 // ARM mode
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000145 uint64_t NumNops = Count / 4;
146 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000147 OW->Write32(0xe1a00000);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000148 switch (Count % 4) {
149 default: break; // No leftover bytes to write
150 case 1: OW->Write8(0); break;
151 case 2: OW->Write16(0); break;
152 case 3: OW->Write16(0); OW->Write8(0xa0); break;
153 }
154
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000155 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000156}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000157
Jason W Kim0c628c22010-12-01 22:46:50 +0000158static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
159 switch (Kind) {
160 default:
161 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000162 case FK_Data_1:
163 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000164 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000165 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000166 case ARM::fixup_arm_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000167 Value >>= 16;
168 // Fallthrough
169 case ARM::fixup_arm_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000170 case ARM::fixup_arm_movt_hi16_pcrel:
Jason W Kim86a97f22011-01-12 00:19:25 +0000171 case ARM::fixup_arm_movw_lo16_pcrel: {
Jason W Kim2ccf1482010-12-03 19:40:23 +0000172 unsigned Hi4 = (Value & 0xF000) >> 12;
173 unsigned Lo12 = Value & 0x0FFF;
Jason W Kim861b9c62011-05-19 20:55:25 +0000174 assert ((((int64_t)Value) >= -0x8000) && (((int64_t)Value) <= 0x7fff) &&
175 "Out of range pc-relative fixup value!");
Jason W Kim2ccf1482010-12-03 19:40:23 +0000176 // inst{19-16} = Hi4;
177 // inst{11-0} = Lo12;
178 Value = (Hi4 << 16) | (Lo12);
179 return Value;
180 }
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000181 case ARM::fixup_t2_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000182 Value >>= 16;
183 // Fallthrough
184 case ARM::fixup_t2_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000185 case ARM::fixup_t2_movt_hi16_pcrel:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000186 case ARM::fixup_t2_movw_lo16_pcrel: {
187 unsigned Hi4 = (Value & 0xF000) >> 12;
188 unsigned i = (Value & 0x800) >> 11;
189 unsigned Mid3 = (Value & 0x700) >> 8;
190 unsigned Lo8 = Value & 0x0FF;
191 // inst{19-16} = Hi4;
192 // inst{26} = i;
193 // inst{14-12} = Mid3;
194 // inst{7-0} = Lo8;
Jason W Kim861b9c62011-05-19 20:55:25 +0000195 assert ((((int64_t)Value) >= -0x8000) && (((int64_t)Value) <= 0x7fff) &&
196 "Out of range pc-relative fixup value!");
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000197 Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8);
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000198 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
199 swapped |= (Value & 0x0000FFFF) << 16;
200 return swapped;
201 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000202 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000203 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000204 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000205 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000206 case ARM::fixup_t2_ldst_pcrel_12: {
207 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000208 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000209 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000210 if ((int64_t)Value < 0) {
211 Value = -Value;
212 isAdd = false;
213 }
214 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
215 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000216
Owen Andersond7b3f582010-12-09 01:51:07 +0000217 // Same addressing mode as fixup_arm_pcrel_10,
218 // but with 16-bit halfwords swapped.
219 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
220 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
221 swapped |= (Value & 0x0000FFFF) << 16;
222 return swapped;
223 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000224
Jason W Kim0c628c22010-12-01 22:46:50 +0000225 return Value;
226 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000227 case ARM::fixup_thumb_adr_pcrel_10:
228 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000229 case ARM::fixup_arm_adr_pcrel_12: {
230 // ARM PC-relative values are offset by 8.
231 Value -= 8;
232 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
233 if ((int64_t)Value < 0) {
234 Value = -Value;
235 opc = 2; // 0b0010
236 }
237 assert(ARM_AM::getSOImmVal(Value) != -1 &&
238 "Out of range pc-relative fixup value!");
239 // Encode the immediate and shift the opcode into place.
240 return ARM_AM::getSOImmVal(Value) | (opc << 21);
241 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000242
Owen Andersona838a252010-12-14 00:36:49 +0000243 case ARM::fixup_t2_adr_pcrel_12: {
244 Value -= 4;
245 unsigned opc = 0;
246 if ((int64_t)Value < 0) {
247 Value = -Value;
248 opc = 5;
249 }
250
251 uint32_t out = (opc << 21);
Owen Anderson741ad152011-03-23 22:03:44 +0000252 out |= (Value & 0x800) << 15;
Owen Andersona838a252010-12-14 00:36:49 +0000253 out |= (Value & 0x700) << 4;
254 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000255
Owen Andersona838a252010-12-14 00:36:49 +0000256 uint64_t swapped = (out & 0xFFFF0000) >> 16;
257 swapped |= (out & 0x0000FFFF) << 16;
258 return swapped;
259 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000260
Jason W Kim685c3502011-02-04 19:47:15 +0000261 case ARM::fixup_arm_condbranch:
262 case ARM::fixup_arm_uncondbranch:
Jason W Kim0c628c22010-12-01 22:46:50 +0000263 // These values don't encode the low two bits since they're always zero.
264 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000265 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000266 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000267 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000268 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000269
Jim Grosbach56a25352010-12-13 19:25:46 +0000270 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000271 bool I = Value & 0x800000;
272 bool J1 = Value & 0x400000;
273 bool J2 = Value & 0x200000;
274 J1 ^= I;
275 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000276
Owen Andersonc2666002010-12-13 19:31:11 +0000277 out |= I << 26; // S bit
278 out |= !J1 << 13; // J1 bit
279 out |= !J2 << 11; // J2 bit
280 out |= (Value & 0x1FF800) << 5; // imm6 field
281 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000282
Owen Andersonc2666002010-12-13 19:31:11 +0000283 uint64_t swapped = (out & 0xFFFF0000) >> 16;
284 swapped |= (out & 0x0000FFFF) << 16;
285 return swapped;
286 }
287 case ARM::fixup_t2_condbranch: {
288 Value = Value - 4;
289 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000290
Owen Andersonc2666002010-12-13 19:31:11 +0000291 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000292 out |= (Value & 0x80000) << 7; // S bit
293 out |= (Value & 0x40000) >> 7; // J2 bit
294 out |= (Value & 0x20000) >> 4; // J1 bit
295 out |= (Value & 0x1F800) << 5; // imm6 field
296 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000297
Jim Grosbach56a25352010-12-13 19:25:46 +0000298 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000299 swapped |= (out & 0x0000FFFF) << 16;
300 return swapped;
301 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000302 case ARM::fixup_arm_thumb_bl: {
303 // The value doesn't encode the low bit (always zero) and is offset by
304 // four. The value is encoded into disjoint bit positions in the destination
305 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000306 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000307 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000308 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000309 // Note that the halfwords are stored high first, low second; so we need
310 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000311 unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000312 uint32_t Binary = 0;
313 Value = 0x3fffff & ((Value - 4) >> 1);
314 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
315 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
316 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000317 return Binary;
318 }
319 case ARM::fixup_arm_thumb_blx: {
320 // The value doesn't encode the low two bits (always zero) and is offset by
321 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
322 // positions in the destination opcode. x = unchanged, I = immediate value
323 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000324 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000325 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000326 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000327 // Note that the halfwords are stored high first, low second; so we need
328 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000329 unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000330 uint32_t Binary = 0;
331 Value = 0xfffff & ((Value - 2) >> 2);
332 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
333 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
334 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000335 return Binary;
336 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000337 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000338 // Offset by 4, and don't encode the low two bits. Two bytes of that
339 // 'off by 4' is implicitly handled by the half-word ordering of the
340 // Thumb encoding, so we only need to adjust by 2 here.
341 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000342 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000343 // Offset by 4 and don't encode the lower bit, which is always 0.
344 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000345 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000346 }
Jim Grosbache2467172010-12-10 18:21:33 +0000347 case ARM::fixup_arm_thumb_br:
348 // Offset by 4 and don't encode the lower bit, which is always 0.
349 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000350 case ARM::fixup_arm_thumb_bcc:
351 // Offset by 4 and don't encode the lower bit, which is always 0.
352 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000353 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000354 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000355 // need to adjust for the half-word ordering.
356 // Fall through.
357 case ARM::fixup_t2_pcrel_10: {
358 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000359 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000360 bool isAdd = true;
361 if ((int64_t)Value < 0) {
362 Value = -Value;
363 isAdd = false;
364 }
365 // These values don't encode the low two bits since they're always zero.
366 Value >>= 2;
367 assert ((Value < 256) && "Out of range pc-relative fixup value!");
368 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000369
Owen Andersoncc78f5c2010-12-08 19:31:11 +0000370 // Same addressing mode as fixup_arm_pcrel_10,
371 // but with 16-bit halfwords swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000372 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000373 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000374 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000375 return swapped;
376 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000377
Jason W Kim0c628c22010-12-01 22:46:50 +0000378 return Value;
379 }
380 }
381}
382
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000383namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000384
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000385// FIXME: This should be in a separate file.
386// ELF is an ELF of course...
387class ELFARMAsmBackend : public ARMAsmBackend {
388public:
389 Triple::OSType OSType;
390 ELFARMAsmBackend(const Target &T, Triple::OSType _OSType)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000391 : ARMAsmBackend(T), OSType(_OSType) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000392
Rafael Espindola179821a2010-12-06 19:08:48 +0000393 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000394 uint64_t Value) const;
395
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000396 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000397 return createELFObjectWriter(new ARMELFObjectWriter(OSType), OS,
398 /*IsLittleEndian*/ true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000399 }
400};
401
Bill Wendling52e635e2010-12-07 23:05:20 +0000402// FIXME: Raise this to share code between Darwin and ELF.
Rafael Espindola179821a2010-12-06 19:08:48 +0000403void ELFARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
404 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000405 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000406 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000407 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000408
409 unsigned Offset = Fixup.getOffset();
Bill Wendling52e635e2010-12-07 23:05:20 +0000410
411 // For each byte of the fragment that the fixup touches, mask in the bits from
412 // the fixup value. The Value has been "split up" into the appropriate
413 // bitfields above.
414 for (unsigned i = 0; i != NumBytes; ++i)
415 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000416}
417
418// FIXME: This should be in a separate file.
419class DarwinARMAsmBackend : public ARMAsmBackend {
420public:
Owen Anderson17213242011-04-01 21:07:39 +0000421 const object::mach::CPUSubtypeARM Subtype;
422 DarwinARMAsmBackend(const Target &T, object::mach::CPUSubtypeARM st)
423 : ARMAsmBackend(T), Subtype(st) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000424
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000425 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000426 return createMachObjectWriter(new ARMMachObjectWriter(
427 /*Is64Bit=*/false,
428 object::mach::CTM_ARM,
Owen Anderson17213242011-04-01 21:07:39 +0000429 Subtype),
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000430 OS,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000431 /*IsLittleEndian=*/true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000432 }
433
Owen Anderson17213242011-04-01 21:07:39 +0000434 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
435 uint64_t Value) const;
436
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000437 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
438 return false;
439 }
440};
441
Bill Wendlingd832fa02010-12-07 23:11:00 +0000442/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000443static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000444 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000445 default:
446 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000447
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000448 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000449 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000450 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000451 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000452 return 1;
453
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000454 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000455 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000456 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000457 return 2;
458
Jim Grosbach662a8162010-12-06 23:57:07 +0000459 case ARM::fixup_arm_ldst_pcrel_12:
460 case ARM::fixup_arm_pcrel_10:
461 case ARM::fixup_arm_adr_pcrel_12:
Jason W Kim685c3502011-02-04 19:47:15 +0000462 case ARM::fixup_arm_condbranch:
463 case ARM::fixup_arm_uncondbranch:
Jim Grosbach662a8162010-12-06 23:57:07 +0000464 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000465
466 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000467 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000468 case ARM::fixup_t2_condbranch:
469 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000470 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000471 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000472 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000473 case ARM::fixup_arm_thumb_blx:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000474 case ARM::fixup_arm_movt_hi16:
475 case ARM::fixup_arm_movw_lo16:
476 case ARM::fixup_arm_movt_hi16_pcrel:
477 case ARM::fixup_arm_movw_lo16_pcrel:
478 case ARM::fixup_t2_movt_hi16:
479 case ARM::fixup_t2_movw_lo16:
480 case ARM::fixup_t2_movt_hi16_pcrel:
481 case ARM::fixup_t2_movw_lo16_pcrel:
Jim Grosbach662a8162010-12-06 23:57:07 +0000482 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000483 }
484}
485
Rafael Espindola179821a2010-12-06 19:08:48 +0000486void DarwinARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
487 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000488 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000489 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000490 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000491
Bill Wendlingd832fa02010-12-07 23:11:00 +0000492 unsigned Offset = Fixup.getOffset();
493 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
494
Jim Grosbach679cbd32010-11-09 01:37:15 +0000495 // For each byte of the fragment that the fixup touches, mask in the
496 // bits from the fixup value.
497 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000498 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000499}
Bill Wendling52e635e2010-12-07 23:05:20 +0000500
Jim Grosbachf73fd722010-09-30 03:21:00 +0000501} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000502
503TargetAsmBackend *llvm::createARMAsmBackend(const Target &T,
504 const std::string &TT) {
Owen Anderson17213242011-04-01 21:07:39 +0000505 Triple TheTriple(TT);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000506
507 if (TheTriple.isOSDarwin()) {
Evan Chenga6eb2562011-06-14 18:08:33 +0000508 if (TheTriple.getArchName() == "armv4t" ||
509 TheTriple.getArchName() == "thumbv4t")
510 return new DarwinARMAsmBackend(T, object::mach::CSARM_V4T);
511 else if (TheTriple.getArchName() == "armv5e" ||
512 TheTriple.getArchName() == "thumbv5e")
513 return new DarwinARMAsmBackend(T, object::mach::CSARM_V5TEJ);
514 else if (TheTriple.getArchName() == "armv6" ||
Owen Anderson17213242011-04-01 21:07:39 +0000515 TheTriple.getArchName() == "thumbv6")
516 return new DarwinARMAsmBackend(T, object::mach::CSARM_V6);
517 return new DarwinARMAsmBackend(T, object::mach::CSARM_V7);
518 }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000519
520 if (TheTriple.isOSWindows())
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000521 assert(0 && "Windows not supported on ARM");
Daniel Dunbar912225e2011-04-19 21:14:45 +0000522
523 return new ELFARMAsmBackend(T, Triple(TT).getOS());
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000524}