blob: 009f4ebe633187ccfae04d95ae5b4b54084398b6 [file] [log] [blame]
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001//===-- PowerPCTargetMachine.cpp - Define TargetMachine for PowerPC -------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Misha Brukman5dfe3a92004-06-21 16:55:25 +000010//
11//===----------------------------------------------------------------------===//
12
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013#include "PowerPC.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000014#include "PowerPCTargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000015#include "PowerPCFrameInfo.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000016#include "PPC32TargetMachine.h"
17#include "PPC64TargetMachine.h"
18#include "PPC32JITInfo.h"
19#include "PPC64JITInfo.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000020#include "llvm/Module.h"
21#include "llvm/PassManager.h"
Nate Begeman3d72d142005-08-04 20:49:48 +000022#include "llvm/Analysis/Verifier.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000023#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000024#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/Passes.h"
Chris Lattner68905bb2004-07-11 04:17:58 +000026#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000027#include "llvm/Target/TargetMachineRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000028#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/CommandLine.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000030#include <iostream>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000031using namespace llvm;
32
Nate Begeman2497e632005-07-21 20:44:43 +000033bool llvm::GPOPT = false;
Nate Begeman3d72d142005-08-04 20:49:48 +000034PPCTargetEnum llvm::PPCTarget = TargetDefault;
Nate Begeman2497e632005-07-21 20:44:43 +000035
Misha Brukman1d3527e2004-08-11 23:47:08 +000036namespace llvm {
Nate Begeman3d72d142005-08-04 20:49:48 +000037 cl::opt<PPCTargetEnum, true>
38 PPCTargetArg(
39 cl::desc("Force generation of code for a specific PPC target:"),
40 cl::values(
41 clEnumValN(TargetAIX, "aix", " Enable AIX codegen"),
42 clEnumValN(TargetDarwin,"darwin"," Enable Darwin codegen"),
43 clEnumValEnd),
44 cl::location(PPCTarget), cl::init(TargetDefault));
Misha Brukmanb5f662f2005-04-21 23:30:14 +000045 cl::opt<bool> EnablePPCLSR("enable-lsr-for-ppc",
46 cl::desc("Enable LSR for PPC (beta)"),
Chris Lattner0c749062005-03-02 06:19:22 +000047 cl::Hidden);
Nate Begeman2497e632005-07-21 20:44:43 +000048 cl::opt<bool, true> EnableGPOPT("enable-gpopt", cl::Hidden,
49 cl::location(GPOPT),
50 cl::desc("Enable optimizations for GP cpus"));
Misha Brukman1d3527e2004-08-11 23:47:08 +000051}
52
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000053namespace {
Misha Brukman66aa3e02004-08-17 05:06:47 +000054 const std::string PPC32ID = "PowerPC/32bit";
55 const std::string PPC64ID = "PowerPC/64bit";
Misha Brukmanb5f662f2005-04-21 23:30:14 +000056
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000057 // Register the targets
Misha Brukmanb5f662f2005-04-21 23:30:14 +000058 RegisterTarget<PPC32TargetMachine>
Chris Lattnercbb98122004-10-10 16:26:13 +000059 X("ppc32", " PowerPC 32-bit");
Chris Lattnerf9088882004-08-20 18:09:18 +000060
61#if 0
Misha Brukmanb5f662f2005-04-21 23:30:14 +000062 RegisterTarget<PPC64TargetMachine>
Misha Brukman983e92d2004-08-19 21:36:14 +000063 Y("ppc64", " PowerPC 64-bit (unimplemented)");
Chris Lattnerf9088882004-08-20 18:09:18 +000064#endif
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000065}
66
Misha Brukman01458812004-08-11 00:11:25 +000067PowerPCTargetMachine::PowerPCTargetMachine(const std::string &name,
68 IntrinsicLowering *IL,
Nate Begeman8c00f8c2005-08-04 07:12:09 +000069 const Module &M,
Misha Brukman01458812004-08-11 00:11:25 +000070 const TargetData &TD,
Chris Lattnere4fce6f2004-11-23 05:56:40 +000071 const PowerPCFrameInfo &TFI)
Nate Begeman3d72d142005-08-04 20:49:48 +000072: TargetMachine(name, IL, TD), FrameInfo(TFI), Subtarget(M) {
73 if (TargetDefault == PPCTarget) {
74 if (Subtarget.IsAIX()) PPCTarget = TargetAIX;
75 if (Subtarget.IsDarwin()) PPCTarget = TargetDarwin;
76 }
77}
Chris Lattnerd36c9702004-07-11 02:48:49 +000078
Chris Lattnere4fce6f2004-11-23 05:56:40 +000079unsigned PPC32TargetMachine::getJITMatchQuality() {
Misha Brukman01eca8d2004-07-12 23:36:12 +000080#if defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)
81 return 10;
82#else
83 return 0;
84#endif
85}
Misha Brukman01eca8d2004-07-12 23:36:12 +000086
Chris Lattner0431c962005-06-25 02:48:37 +000087/// addPassesToEmitFile - Add passes to the specified pass manager to implement
88/// a static compiler for this target.
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000089///
Chris Lattner0431c962005-06-25 02:48:37 +000090bool PowerPCTargetMachine::addPassesToEmitFile(PassManager &PM,
91 std::ostream &Out,
92 CodeGenFileType FileType) {
93 if (FileType != TargetMachine::AssemblyFile) return true;
94
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000095 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(this));
Chris Lattner0c749062005-03-02 06:19:22 +000096
Chris Lattner4318a3d2005-03-02 21:56:00 +000097 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +000098 PM.add(createLoopStrengthReducePass());
Nate Begeman3d72d142005-08-04 20:49:48 +000099 PM.add(createVerifierPass());
Chris Lattner4318a3d2005-03-02 21:56:00 +0000100 PM.add(createCFGSimplificationPass());
101 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000102
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000103 // FIXME: Implement efficient support for garbage collection intrinsics.
104 PM.add(createLowerGCPass());
105
106 // FIXME: Implement the invoke/unwind instructions!
107 PM.add(createLowerInvokePass());
108
109 // FIXME: Implement the switch instruction in the instruction selector!
110 PM.add(createLowerSwitchPass());
111
112 PM.add(createLowerConstantExpressionsPass());
113
114 // Make sure that no unreachable blocks are instruction selected.
115 PM.add(createUnreachableBlockEliminationPass());
116
Nate Begemanf8b02942005-04-15 22:12:16 +0000117 // Default to pattern ISel
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000118 if (LP64)
Nate Begemand3e6b942005-04-05 08:51:15 +0000119 PM.add(createPPC64ISelPattern(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000120 else if (PatternISelTriState == 0)
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000121 PM.add(createPPC32ISelSimple(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000122 else
123 PM.add(createPPC32ISelPattern(*this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000124
125 if (PrintMachineCode)
126 PM.add(createMachineFunctionPrinterPass(&std::cerr));
127
128 PM.add(createRegisterAllocator());
129
130 if (PrintMachineCode)
131 PM.add(createMachineFunctionPrinterPass(&std::cerr));
132
Nate Begemanca068e82004-08-14 22:16:36 +0000133 PM.add(createPrologEpilogCodeInserter());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000134
Nate Begemanca068e82004-08-14 22:16:36 +0000135 // Must run branch selection immediately preceding the asm printer
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000136 PM.add(createPPCBranchSelectionPass());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000137
Nate Begeman3d72d142005-08-04 20:49:48 +0000138 // Decide which asm printer to use. If the user has not specified one on
139 // the command line, choose whichever one matches the default (current host).
140 switch (PPCTarget) {
Nate Begeman3d72d142005-08-04 20:49:48 +0000141 case TargetAIX:
Nate Begemaned428532004-09-04 05:00:00 +0000142 PM.add(createAIXAsmPrinter(Out, *this));
Nate Begeman3d72d142005-08-04 20:49:48 +0000143 break;
Chris Lattner4e624ec2005-08-05 16:17:22 +0000144 case TargetDefault:
Nate Begeman3d72d142005-08-04 20:49:48 +0000145 case TargetDarwin:
Nate Begemaned428532004-09-04 05:00:00 +0000146 PM.add(createDarwinAsmPrinter(Out, *this));
Nate Begeman3d72d142005-08-04 20:49:48 +0000147 break;
148 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000149
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000150 PM.add(createMachineCodeDeleter());
151 return false;
152}
153
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000154void PowerPCJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Nate Begeman2497e632005-07-21 20:44:43 +0000155 // The JIT does not support or need PIC.
156 PICEnabled = false;
Nate Begemanf8b02942005-04-15 22:12:16 +0000157
Nate Begeman2497e632005-07-21 20:44:43 +0000158 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(&TM));
Jeff Cohen00b168892005-07-27 06:12:32 +0000159
Chris Lattner4318a3d2005-03-02 21:56:00 +0000160 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +0000161 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +0000162 PM.add(createCFGSimplificationPass());
163 }
Chris Lattner0c749062005-03-02 06:19:22 +0000164
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000165 // FIXME: Implement efficient support for garbage collection intrinsics.
166 PM.add(createLowerGCPass());
167
168 // FIXME: Implement the invoke/unwind instructions!
169 PM.add(createLowerInvokePass());
170
171 // FIXME: Implement the switch instruction in the instruction selector!
172 PM.add(createLowerSwitchPass());
173
174 PM.add(createLowerConstantExpressionsPass());
175
176 // Make sure that no unreachable blocks are instruction selected.
177 PM.add(createUnreachableBlockEliminationPass());
178
Nate Begemanf8b02942005-04-15 22:12:16 +0000179 // Default to pattern ISel
180 if (LP64)
181 PM.add(createPPC64ISelPattern(TM));
182 else if (PatternISelTriState == 0)
183 PM.add(createPPC32ISelSimple(TM));
184 else
185 PM.add(createPPC32ISelPattern(TM));
186
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000187 PM.add(createRegisterAllocator());
188 PM.add(createPrologEpilogCodeInserter());
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000189
190 // Must run branch selection immediately preceding the asm printer
191 PM.add(createPPCBranchSelectionPass());
192
193 if (PrintMachineCode)
194 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Misha Brukman01458812004-08-11 00:11:25 +0000195}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000196
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000197/// PowerPCTargetMachine ctor - Create an ILP32 architecture model
198///
Misha Brukman66aa3e02004-08-17 05:06:47 +0000199PPC32TargetMachine::PPC32TargetMachine(const Module &M, IntrinsicLowering *IL)
Nate Begeman8c00f8c2005-08-04 07:12:09 +0000200 : PowerPCTargetMachine(PPC32ID, IL, M,
Nate Begeman2497e632005-07-21 20:44:43 +0000201 TargetData(PPC32ID,false,4,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000202 PowerPCFrameInfo(*this, false)), JITInfo(*this) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000203
204/// PPC64TargetMachine ctor - Create a LP64 architecture model
205///
206PPC64TargetMachine::PPC64TargetMachine(const Module &M, IntrinsicLowering *IL)
Nate Begeman8c00f8c2005-08-04 07:12:09 +0000207 : PowerPCTargetMachine(PPC64ID, IL, M,
Chris Lattner2130c082005-07-21 19:17:18 +0000208 TargetData(PPC64ID,false,8,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000209 PowerPCFrameInfo(*this, true)) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000210
211unsigned PPC32TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +0000212 // We strongly match "powerpc-*".
213 std::string TT = M.getTargetTriple();
214 if (TT.size() >= 8 && std::string(TT.begin(), TT.begin()+8) == "powerpc-")
215 return 20;
216
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000217 if (M.getEndianness() == Module::BigEndian &&
218 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +0000219 return 10; // Weak match
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000220 else if (M.getEndianness() != Module::AnyEndianness ||
221 M.getPointerSize() != Module::AnyPointerSize)
222 return 0; // Match for some other target
223
224 return getJITMatchQuality()/2;
225}
226
227unsigned PPC64TargetMachine::getModuleMatchQuality(const Module &M) {
228 if (M.getEndianness() == Module::BigEndian &&
229 M.getPointerSize() == Module::Pointer64)
230 return 10; // Direct match
231 else if (M.getEndianness() != Module::AnyEndianness ||
232 M.getPointerSize() != Module::AnyPointerSize)
233 return 0; // Match for some other target
234
235 return getJITMatchQuality()/2;
236}