Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 1 | //===-- RegAllocFast.cpp - A fast register allocator for debug code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This register allocator allocates registers to a basic block at a time, |
| 11 | // attempting to keep values in registers and reusing registers as appropriate. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "regalloc" |
| 16 | #include "llvm/BasicBlock.h" |
| 17 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 18 | #include "llvm/CodeGen/MachineInstr.h" |
| 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 21 | #include "llvm/CodeGen/Passes.h" |
| 22 | #include "llvm/CodeGen/RegAllocRegistry.h" |
| 23 | #include "llvm/Target/TargetInstrInfo.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Support/CommandLine.h" |
| 26 | #include "llvm/Support/Debug.h" |
| 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/raw_ostream.h" |
| 29 | #include "llvm/ADT/DenseMap.h" |
| 30 | #include "llvm/ADT/IndexedMap.h" |
| 31 | #include "llvm/ADT/SmallSet.h" |
| 32 | #include "llvm/ADT/SmallVector.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
| 35 | #include <algorithm> |
| 36 | using namespace llvm; |
| 37 | |
| 38 | STATISTIC(NumStores, "Number of stores added"); |
| 39 | STATISTIC(NumLoads , "Number of loads added"); |
| 40 | |
| 41 | static RegisterRegAlloc |
| 42 | fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator); |
| 43 | |
| 44 | namespace { |
| 45 | class RAFast : public MachineFunctionPass { |
| 46 | public: |
| 47 | static char ID; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 48 | RAFast() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1), |
| 49 | atEndOfBlock(false) {} |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 50 | private: |
| 51 | const TargetMachine *TM; |
| 52 | MachineFunction *MF; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 53 | MachineRegisterInfo *MRI; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 54 | const TargetRegisterInfo *TRI; |
| 55 | const TargetInstrInfo *TII; |
| 56 | |
| 57 | // StackSlotForVirtReg - Maps virtual regs to the frame index where these |
| 58 | // values are spilled. |
| 59 | IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg; |
| 60 | |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 61 | // Everything we know about a live virtual register. |
| 62 | struct LiveReg { |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 63 | MachineInstr *LastUse; // Last instr to use reg. |
| 64 | unsigned PhysReg; // Currently held here. |
| 65 | unsigned short LastOpNum; // OpNum on LastUse. |
| 66 | bool Dirty; // Register needs spill. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 67 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 68 | LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0), |
| 69 | Dirty(false) { |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 70 | assert(p && "Don't create LiveRegs without a PhysReg"); |
| 71 | } |
| 72 | }; |
| 73 | |
| 74 | typedef DenseMap<unsigned, LiveReg> LiveRegMap; |
| 75 | |
| 76 | // LiveVirtRegs - This map contains entries for each virtual register |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 77 | // that is currently available in a physical register. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 78 | LiveRegMap LiveVirtRegs; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 79 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 80 | // RegState - Track the state of a physical register. |
| 81 | enum RegState { |
| 82 | // A disabled register is not available for allocation, but an alias may |
| 83 | // be in use. A register can only be moved out of the disabled state if |
| 84 | // all aliases are disabled. |
| 85 | regDisabled, |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 86 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 87 | // A free register is not currently in use and can be allocated |
| 88 | // immediately without checking aliases. |
| 89 | regFree, |
| 90 | |
| 91 | // A reserved register has been assigned expolicitly (e.g., setting up a |
| 92 | // call parameter), and it remains reserved until it is used. |
| 93 | regReserved |
| 94 | |
| 95 | // A register state may also be a virtual register number, indication that |
| 96 | // the physical register is currently allocated to a virtual register. In |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 97 | // that case, LiveVirtRegs contains the inverse mapping. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | // PhysRegState - One of the RegState enums, or a virtreg. |
| 101 | std::vector<unsigned> PhysRegState; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 102 | |
| 103 | // UsedInInstr - BitVector of physregs that are used in the current |
| 104 | // instruction, and so cannot be allocated. |
| 105 | BitVector UsedInInstr; |
| 106 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 107 | // ReservedRegs - vector of reserved physical registers. |
| 108 | BitVector ReservedRegs; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 109 | |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 110 | // atEndOfBlock - This flag is set after allocating all instructions in a |
| 111 | // block, before emitting final spills. When it is set, LiveRegMap is no |
| 112 | // longer updated properly sonce it will be cleared anyway. |
| 113 | bool atEndOfBlock; |
| 114 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 115 | public: |
| 116 | virtual const char *getPassName() const { |
| 117 | return "Fast Register Allocator"; |
| 118 | } |
| 119 | |
| 120 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 121 | AU.setPreservesCFG(); |
| 122 | AU.addRequiredID(PHIEliminationID); |
| 123 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 124 | MachineFunctionPass::getAnalysisUsage(AU); |
| 125 | } |
| 126 | |
| 127 | private: |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 128 | bool runOnMachineFunction(MachineFunction &Fn); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 129 | void AllocateBasicBlock(MachineBasicBlock &MBB); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 130 | int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 131 | void addKillFlag(LiveRegMap::iterator i); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 132 | void killVirtReg(LiveRegMap::iterator i); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 133 | void killVirtReg(unsigned VirtReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 134 | void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 135 | LiveRegMap::iterator i, bool isKill); |
| 136 | void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 137 | unsigned VirtReg, bool isKill); |
| 138 | void killPhysReg(unsigned PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 139 | void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I, |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 140 | unsigned PhysReg, bool isKill); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 141 | LiveRegMap::iterator assignVirtToPhysReg(unsigned VirtReg, |
| 142 | unsigned PhysReg); |
| 143 | LiveRegMap::iterator allocVirtReg(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 144 | unsigned VirtReg, unsigned Hint); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 145 | unsigned defineVirtReg(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 146 | unsigned OpNum, unsigned VirtReg, unsigned Hint); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 147 | unsigned reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 148 | unsigned OpNum, unsigned VirtReg, unsigned Hint); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 149 | void reservePhysReg(MachineBasicBlock &MBB, MachineInstr *MI, |
| 150 | unsigned PhysReg); |
| 151 | void spillAll(MachineBasicBlock &MBB, MachineInstr *MI); |
| 152 | void setPhysReg(MachineOperand &MO, unsigned PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 153 | }; |
| 154 | char RAFast::ID = 0; |
| 155 | } |
| 156 | |
| 157 | /// getStackSpaceFor - This allocates space for the specified virtual register |
| 158 | /// to be held on the stack. |
| 159 | int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) { |
| 160 | // Find the location Reg would belong... |
| 161 | int SS = StackSlotForVirtReg[VirtReg]; |
| 162 | if (SS != -1) |
| 163 | return SS; // Already has space allocated? |
| 164 | |
| 165 | // Allocate a new stack object for this spill location... |
| 166 | int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(), |
| 167 | RC->getAlignment()); |
| 168 | |
| 169 | // Assign the slot. |
| 170 | StackSlotForVirtReg[VirtReg] = FrameIdx; |
| 171 | return FrameIdx; |
| 172 | } |
| 173 | |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 174 | /// addKillFlag - Set kill flags on last use of a virtual register. |
| 175 | void RAFast::addKillFlag(LiveRegMap::iterator lri) { |
| 176 | assert(lri != LiveVirtRegs.end() && "Killing unmapped virtual register"); |
| 177 | const LiveReg &LR = lri->second; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 178 | if (LR.LastUse) { |
| 179 | MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 180 | if (MO.isDef()) |
| 181 | MO.setIsDead(); |
| 182 | else if (!LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) |
| 183 | MO.setIsKill(); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 184 | } |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | /// killVirtReg - Mark virtreg as no longer available. |
| 188 | void RAFast::killVirtReg(LiveRegMap::iterator lri) { |
| 189 | addKillFlag(lri); |
| 190 | const LiveReg &LR = lri->second; |
| 191 | assert(PhysRegState[LR.PhysReg] == lri->first && "Broken RegState mapping"); |
| 192 | PhysRegState[LR.PhysReg] = regFree; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 193 | // Erase from LiveVirtRegs unless we're at the end of the block when |
| 194 | // everything will be bulk erased. |
| 195 | if (!atEndOfBlock) |
| 196 | LiveVirtRegs.erase(lri); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | /// killVirtReg - Mark virtreg as no longer available. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 200 | void RAFast::killVirtReg(unsigned VirtReg) { |
| 201 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 202 | "killVirtReg needs a virtual register"); |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 203 | LiveRegMap::iterator lri = LiveVirtRegs.find(VirtReg); |
| 204 | if (lri != LiveVirtRegs.end()) |
| 205 | killVirtReg(lri); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 206 | } |
| 207 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 208 | /// spillVirtReg - This method spills the value specified by VirtReg into the |
| 209 | /// corresponding stack slot if needed. If isKill is set, the register is also |
| 210 | /// killed. |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 211 | void RAFast::spillVirtReg(MachineBasicBlock &MBB, |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 212 | MachineBasicBlock::iterator MI, |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 213 | unsigned VirtReg, bool isKill) { |
| 214 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 215 | "Spilling a physical register is illegal!"); |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 216 | LiveRegMap::iterator lri = LiveVirtRegs.find(VirtReg); |
| 217 | assert(lri != LiveVirtRegs.end() && "Spilling unmapped virtual register"); |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 218 | spillVirtReg(MBB, MI, lri, isKill); |
| 219 | } |
| 220 | |
| 221 | /// spillVirtReg - Do the actual work of spilling. |
| 222 | void RAFast::spillVirtReg(MachineBasicBlock &MBB, |
| 223 | MachineBasicBlock::iterator MI, |
| 224 | LiveRegMap::iterator lri, bool isKill) { |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 225 | LiveReg &LR = lri->second; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 226 | assert(PhysRegState[LR.PhysReg] == lri->first && "Broken RegState mapping"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 227 | |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 228 | // If this physreg is used by the instruction, we want to kill it on the |
| 229 | // instruction, not on the spill. |
| 230 | bool spillKill = isKill && LR.LastUse != MI; |
| 231 | |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 232 | if (LR.Dirty) { |
| 233 | LR.Dirty = false; |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 234 | DEBUG(dbgs() << "Spilling %reg" << lri->first |
| 235 | << " in " << TRI->getName(LR.PhysReg)); |
| 236 | const TargetRegisterClass *RC = MRI->getRegClass(lri->first); |
| 237 | int FrameIndex = getStackSpaceFor(lri->first, RC); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 238 | DEBUG(dbgs() << " to stack slot #" << FrameIndex << "\n"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 239 | TII->storeRegToStackSlot(MBB, MI, LR.PhysReg, spillKill, |
| 240 | FrameIndex, RC, TRI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 241 | ++NumStores; // Update statistics |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 242 | |
| 243 | if (spillKill) |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 244 | LR.LastUse = 0; // Don't kill register again |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 245 | else if (!isKill) { |
| 246 | MachineInstr *Spill = llvm::prior(MI); |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 247 | LR.LastUse = Spill; |
| 248 | LR.LastOpNum = Spill->findRegisterUseOperandIdx(LR.PhysReg); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 249 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 250 | } |
| 251 | |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 252 | if (isKill) |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 253 | killVirtReg(lri); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 254 | } |
| 255 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 256 | /// spillAll - Spill all dirty virtregs without killing them. |
| 257 | void RAFast::spillAll(MachineBasicBlock &MBB, MachineInstr *MI) { |
| 258 | SmallVector<unsigned, 16> Dirty; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 259 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 260 | e = LiveVirtRegs.end(); i != e; ++i) |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 261 | if (i->second.Dirty) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 262 | Dirty.push_back(i->first); |
| 263 | for (unsigned i = 0, e = Dirty.size(); i != e; ++i) |
| 264 | spillVirtReg(MBB, MI, Dirty[i], false); |
| 265 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 266 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 267 | /// killPhysReg - Kill any virtual register aliased by PhysReg. |
| 268 | void RAFast::killPhysReg(unsigned PhysReg) { |
| 269 | // Fast path for the normal case. |
| 270 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 271 | case regDisabled: |
| 272 | break; |
| 273 | case regFree: |
| 274 | return; |
| 275 | case regReserved: |
| 276 | PhysRegState[PhysReg] = regFree; |
| 277 | return; |
| 278 | default: |
| 279 | killVirtReg(VirtReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 280 | return; |
| 281 | } |
| 282 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 283 | // This is a disabled register, we have to check aliases. |
| 284 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 285 | unsigned Alias = *AS; ++AS) { |
| 286 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 287 | case regDisabled: |
| 288 | case regFree: |
| 289 | break; |
| 290 | case regReserved: |
| 291 | PhysRegState[Alias] = regFree; |
| 292 | break; |
| 293 | default: |
| 294 | killVirtReg(VirtReg); |
| 295 | break; |
| 296 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 297 | } |
| 298 | } |
| 299 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 300 | /// spillPhysReg - Spill any dirty virtual registers that aliases PhysReg. If |
| 301 | /// isKill is set, they are also killed. |
| 302 | void RAFast::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *MI, |
| 303 | unsigned PhysReg, bool isKill) { |
| 304 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 305 | case regDisabled: |
| 306 | break; |
| 307 | case regFree: |
| 308 | return; |
| 309 | case regReserved: |
| 310 | if (isKill) |
| 311 | PhysRegState[PhysReg] = regFree; |
| 312 | return; |
| 313 | default: |
| 314 | spillVirtReg(MBB, MI, VirtReg, isKill); |
| 315 | return; |
| 316 | } |
| 317 | |
| 318 | // This is a disabled register, we have to check aliases. |
| 319 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 320 | unsigned Alias = *AS; ++AS) { |
| 321 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 322 | case regDisabled: |
| 323 | case regFree: |
| 324 | break; |
| 325 | case regReserved: |
| 326 | if (isKill) |
| 327 | PhysRegState[Alias] = regFree; |
| 328 | break; |
| 329 | default: |
| 330 | spillVirtReg(MBB, MI, VirtReg, isKill); |
| 331 | break; |
| 332 | } |
| 333 | } |
| 334 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 335 | |
| 336 | /// assignVirtToPhysReg - This method updates local state so that we know |
| 337 | /// that PhysReg is the proper container for VirtReg now. The physical |
| 338 | /// register must not be used for anything else when this is called. |
| 339 | /// |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 340 | RAFast::LiveRegMap::iterator |
| 341 | RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) { |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 342 | DEBUG(dbgs() << "Assigning %reg" << VirtReg << " to " |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 343 | << TRI->getName(PhysReg) << "\n"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 344 | PhysRegState[PhysReg] = VirtReg; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 345 | return LiveVirtRegs.insert(std::make_pair(VirtReg, PhysReg)).first; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 346 | } |
| 347 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 348 | /// allocVirtReg - Allocate a physical register for VirtReg. |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 349 | RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineBasicBlock &MBB, |
| 350 | MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 351 | unsigned VirtReg, |
| 352 | unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 353 | const unsigned spillCost = 100; |
| 354 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 355 | "Can only allocate virtual registers"); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 356 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 357 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 358 | TargetRegisterClass::iterator AOB = RC->allocation_order_begin(*MF); |
| 359 | TargetRegisterClass::iterator AOE = RC->allocation_order_end(*MF); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 360 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 361 | // Ignore invalid hints. |
| 362 | if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) || |
| 363 | !RC->contains(Hint) || UsedInInstr.test(Hint))) |
| 364 | Hint = 0; |
| 365 | |
| 366 | // If there is no hint, peek at the first use of this register. |
| 367 | if (!Hint && !MRI->use_nodbg_empty(VirtReg)) { |
| 368 | MachineInstr &MI = *MRI->use_nodbg_begin(VirtReg); |
| 369 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 370 | // Copy to physreg -> use physreg as hint. |
| 371 | if (TII->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 372 | SrcReg == VirtReg && TargetRegisterInfo::isPhysicalRegister(DstReg) && |
| 373 | RC->contains(DstReg) && !UsedInInstr.test(DstReg)) { |
| 374 | Hint = DstReg; |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 375 | DEBUG(dbgs() << "%reg" << VirtReg << " gets hint from " << MI); |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 376 | } |
| 377 | } |
| 378 | |
| 379 | // Take hint when possible. |
| 380 | if (Hint) { |
| 381 | assert(RC->contains(Hint) && !UsedInInstr.test(Hint) && |
| 382 | "Invalid hint should have been cleared"); |
| 383 | switch(PhysRegState[Hint]) { |
| 384 | case regDisabled: |
| 385 | case regReserved: |
| 386 | break; |
| 387 | default: |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 388 | spillVirtReg(MBB, MI, PhysRegState[Hint], true); |
| 389 | // Fall through. |
| 390 | case regFree: |
| 391 | return assignVirtToPhysReg(VirtReg, Hint); |
| 392 | } |
| 393 | } |
| 394 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 395 | // First try to find a completely free register. |
| 396 | unsigned BestCost = 0, BestReg = 0; |
| 397 | bool hasDisabled = false; |
| 398 | for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) { |
| 399 | unsigned PhysReg = *I; |
| 400 | switch(PhysRegState[PhysReg]) { |
| 401 | case regDisabled: |
| 402 | hasDisabled = true; |
| 403 | case regReserved: |
| 404 | continue; |
| 405 | case regFree: |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 406 | if (!UsedInInstr.test(PhysReg)) |
| 407 | return assignVirtToPhysReg(VirtReg, PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 408 | continue; |
| 409 | default: |
| 410 | // Grab the first spillable register we meet. |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 411 | if (!BestReg && !UsedInInstr.test(PhysReg)) |
| 412 | BestReg = PhysReg, BestCost = spillCost; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 413 | continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 414 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 415 | } |
| 416 | |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 417 | DEBUG(dbgs() << "Allocating %reg" << VirtReg << " from " << RC->getName() |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 418 | << " candidate=" << TRI->getName(BestReg) << "\n"); |
| 419 | |
| 420 | // Try to extend the working set for RC if there were any disabled registers. |
| 421 | if (hasDisabled && (!BestReg || BestCost >= spillCost)) { |
| 422 | for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) { |
| 423 | unsigned PhysReg = *I; |
| 424 | if (PhysRegState[PhysReg] != regDisabled || UsedInInstr.test(PhysReg)) |
| 425 | continue; |
| 426 | |
| 427 | // Calculate the cost of bringing PhysReg into the working set. |
| 428 | unsigned Cost=0; |
| 429 | bool Impossible = false; |
| 430 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 431 | unsigned Alias = *AS; ++AS) { |
| 432 | if (UsedInInstr.test(Alias)) { |
| 433 | Impossible = true; |
| 434 | break; |
| 435 | } |
| 436 | switch (PhysRegState[Alias]) { |
| 437 | case regDisabled: |
| 438 | break; |
| 439 | case regReserved: |
| 440 | Impossible = true; |
| 441 | break; |
| 442 | case regFree: |
| 443 | Cost++; |
| 444 | break; |
| 445 | default: |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 446 | Cost += spillCost; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 447 | break; |
| 448 | } |
| 449 | } |
| 450 | if (Impossible) continue; |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 451 | DEBUG(dbgs() << "- candidate " << TRI->getName(PhysReg) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 452 | << " cost=" << Cost << "\n"); |
| 453 | if (!BestReg || Cost < BestCost) { |
| 454 | BestReg = PhysReg; |
| 455 | BestCost = Cost; |
| 456 | if (Cost < spillCost) break; |
| 457 | } |
| 458 | } |
| 459 | } |
| 460 | |
| 461 | if (BestReg) { |
| 462 | // BestCost is 0 when all aliases are already disabled. |
| 463 | if (BestCost) { |
| 464 | if (PhysRegState[BestReg] != regDisabled) |
| 465 | spillVirtReg(MBB, MI, PhysRegState[BestReg], true); |
| 466 | else { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 467 | // Make sure all aliases are disabled. |
| 468 | for (const unsigned *AS = TRI->getAliasSet(BestReg); |
| 469 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 470 | switch (PhysRegState[Alias]) { |
| 471 | case regDisabled: |
| 472 | continue; |
| 473 | case regFree: |
| 474 | PhysRegState[Alias] = regDisabled; |
| 475 | break; |
| 476 | default: |
| 477 | spillVirtReg(MBB, MI, PhysRegState[Alias], true); |
| 478 | PhysRegState[Alias] = regDisabled; |
| 479 | break; |
| 480 | } |
| 481 | } |
| 482 | } |
| 483 | } |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 484 | return assignVirtToPhysReg(VirtReg, BestReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | // Nothing we can do. |
| 488 | std::string msg; |
| 489 | raw_string_ostream Msg(msg); |
| 490 | Msg << "Ran out of registers during register allocation!"; |
| 491 | if (MI->isInlineAsm()) { |
| 492 | Msg << "\nPlease check your inline asm statement for " |
| 493 | << "invalid constraints:\n"; |
| 494 | MI->print(Msg, TM); |
| 495 | } |
| 496 | report_fatal_error(Msg.str()); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 497 | return LiveVirtRegs.end(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 500 | /// defineVirtReg - Allocate a register for VirtReg and mark it as dirty. |
| 501 | unsigned RAFast::defineVirtReg(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 502 | unsigned OpNum, unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 503 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 504 | "Not a virtual register"); |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 505 | LiveRegMap::iterator lri = LiveVirtRegs.find(VirtReg); |
| 506 | if (lri == LiveVirtRegs.end()) |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 507 | lri = allocVirtReg(MBB, MI, VirtReg, Hint); |
Jakob Stoklund Olesen | 804291e | 2010-05-12 18:46:03 +0000 | [diff] [blame] | 508 | else |
| 509 | addKillFlag(lri); // Kill before redefine. |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 510 | LiveReg &LR = lri->second; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 511 | LR.LastUse = MI; |
| 512 | LR.LastOpNum = OpNum; |
| 513 | LR.Dirty = true; |
| 514 | UsedInInstr.set(LR.PhysReg); |
| 515 | return LR.PhysReg; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 516 | } |
| 517 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 518 | /// reloadVirtReg - Make sure VirtReg is available in a physreg and return it. |
| 519 | unsigned RAFast::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 520 | unsigned OpNum, unsigned VirtReg, unsigned Hint) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 521 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
| 522 | "Not a virtual register"); |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 523 | LiveRegMap::iterator lri = LiveVirtRegs.find(VirtReg); |
| 524 | if (lri == LiveVirtRegs.end()) { |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 525 | lri = allocVirtReg(MBB, MI, VirtReg, Hint); |
| 526 | const TargetRegisterClass *RC = MRI->getRegClass(VirtReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 527 | int FrameIndex = getStackSpaceFor(VirtReg, RC); |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 528 | DEBUG(dbgs() << "Reloading %reg" << VirtReg << " into " |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 529 | << TRI->getName(lri->second.PhysReg) << "\n"); |
| 530 | TII->loadRegFromStackSlot(MBB, MI, lri->second.PhysReg, FrameIndex, RC, |
| 531 | TRI); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 532 | ++NumLoads; |
| 533 | } |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 534 | LiveReg &LR = lri->second; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 535 | LR.LastUse = MI; |
| 536 | LR.LastOpNum = OpNum; |
| 537 | UsedInInstr.set(LR.PhysReg); |
| 538 | return LR.PhysReg; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 539 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 540 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 541 | /// reservePhysReg - Mark PhysReg as reserved. This is very similar to |
Jakob Stoklund Olesen | 63e34f6 | 2010-05-13 00:19:39 +0000 | [diff] [blame] | 542 | /// defineVirtReg except the physreg is reserved instead of allocated. |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 543 | void RAFast::reservePhysReg(MachineBasicBlock &MBB, MachineInstr *MI, |
| 544 | unsigned PhysReg) { |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 545 | UsedInInstr.set(PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 546 | switch (unsigned VirtReg = PhysRegState[PhysReg]) { |
| 547 | case regDisabled: |
| 548 | break; |
| 549 | case regFree: |
| 550 | PhysRegState[PhysReg] = regReserved; |
| 551 | return; |
| 552 | case regReserved: |
| 553 | return; |
| 554 | default: |
| 555 | spillVirtReg(MBB, MI, VirtReg, true); |
| 556 | PhysRegState[PhysReg] = regReserved; |
| 557 | return; |
| 558 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 559 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 560 | // This is a disabled register, disable all aliases. |
| 561 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 562 | unsigned Alias = *AS; ++AS) { |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 563 | UsedInInstr.set(Alias); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 564 | switch (unsigned VirtReg = PhysRegState[Alias]) { |
| 565 | case regDisabled: |
| 566 | case regFree: |
| 567 | break; |
| 568 | case regReserved: |
| 569 | // is a super register already reserved? |
| 570 | if (TRI->isSuperRegister(PhysReg, Alias)) |
| 571 | return; |
| 572 | break; |
| 573 | default: |
| 574 | spillVirtReg(MBB, MI, VirtReg, true); |
| 575 | break; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 576 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 577 | PhysRegState[Alias] = regDisabled; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 578 | } |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 579 | PhysRegState[PhysReg] = regReserved; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 582 | // setPhysReg - Change MO the refer the PhysReg, considering subregs. |
| 583 | void RAFast::setPhysReg(MachineOperand &MO, unsigned PhysReg) { |
| 584 | if (unsigned Idx = MO.getSubReg()) { |
| 585 | MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, Idx) : 0); |
| 586 | MO.setSubReg(0); |
| 587 | } else |
| 588 | MO.setReg(PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 591 | void RAFast::AllocateBasicBlock(MachineBasicBlock &MBB) { |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 592 | DEBUG(dbgs() << "\nAllocating " << MBB); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 593 | |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 594 | atEndOfBlock = false; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 595 | PhysRegState.assign(TRI->getNumRegs(), regDisabled); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 596 | assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 597 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 598 | MachineBasicBlock::iterator MII = MBB.begin(); |
| 599 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 600 | // Add live-in registers as live. |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 601 | for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(), |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 602 | E = MBB.livein_end(); I != E; ++I) |
| 603 | reservePhysReg(MBB, MII, *I); |
| 604 | |
| 605 | SmallVector<unsigned, 8> VirtKills, PhysKills, PhysDefs; |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 606 | SmallVector<MachineInstr*, 32> Coalesced; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 607 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 608 | // Otherwise, sequentially allocate each instruction in the MBB. |
| 609 | while (MII != MBB.end()) { |
| 610 | MachineInstr *MI = MII++; |
| 611 | const TargetInstrDesc &TID = MI->getDesc(); |
| 612 | DEBUG({ |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 613 | dbgs() << "\n>> " << *MI << "Regs:"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 614 | for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) { |
| 615 | if (PhysRegState[Reg] == regDisabled) continue; |
| 616 | dbgs() << " " << TRI->getName(Reg); |
| 617 | switch(PhysRegState[Reg]) { |
| 618 | case regFree: |
| 619 | break; |
| 620 | case regReserved: |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 621 | dbgs() << "*"; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 622 | break; |
| 623 | default: |
| 624 | dbgs() << "=%reg" << PhysRegState[Reg]; |
Jakob Stoklund Olesen | 210e2af | 2010-05-11 23:24:47 +0000 | [diff] [blame] | 625 | if (LiveVirtRegs[PhysRegState[Reg]].Dirty) |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 626 | dbgs() << "*"; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 627 | assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 628 | "Bad inverse map"); |
| 629 | break; |
| 630 | } |
| 631 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 632 | dbgs() << '\n'; |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 633 | // Check that LiveVirtRegs is the inverse. |
| 634 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), |
| 635 | e = LiveVirtRegs.end(); i != e; ++i) { |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 636 | assert(TargetRegisterInfo::isVirtualRegister(i->first) && |
| 637 | "Bad map key"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 638 | assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) && |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 639 | "Bad map value"); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 640 | assert(PhysRegState[i->second.PhysReg] == i->first && |
| 641 | "Bad inverse map"); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 642 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 643 | }); |
| 644 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 645 | // Debug values are not allowed to change codegen in any way. |
| 646 | if (MI->isDebugValue()) { |
| 647 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 648 | MachineOperand &MO = MI->getOperand(i); |
| 649 | if (!MO.isReg()) continue; |
| 650 | unsigned Reg = MO.getReg(); |
| 651 | if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Jakob Stoklund Olesen | 1a1ad57 | 2010-05-12 00:11:19 +0000 | [diff] [blame] | 652 | LiveRegMap::iterator lri = LiveVirtRegs.find(Reg); |
| 653 | if (lri != LiveVirtRegs.end()) |
| 654 | setPhysReg(MO, lri->second.PhysReg); |
Jakob Stoklund Olesen | 76b4d5a | 2010-05-11 23:24:45 +0000 | [diff] [blame] | 655 | else |
| 656 | MO.setReg(0); // We can't allocate a physreg for a DebugValue, sorry! |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 657 | } |
| 658 | // Next instruction. |
| 659 | continue; |
| 660 | } |
| 661 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 662 | // If this is a copy, we may be able to coalesce. |
| 663 | unsigned CopySrc, CopyDst, CopySrcSub, CopyDstSub; |
| 664 | if (!TII->isMoveInstr(*MI, CopySrc, CopyDst, CopySrcSub, CopyDstSub)) |
| 665 | CopySrc = CopyDst = 0; |
| 666 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 667 | // Track registers used by instruction. |
| 668 | UsedInInstr.reset(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 669 | PhysDefs.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 670 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 671 | // First scan. |
| 672 | // Mark physreg uses and early clobbers as used. |
| 673 | // Collect PhysKills. |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 674 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 675 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 676 | if (!MO.isReg()) continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 677 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 678 | if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg) || |
| 679 | ReservedRegs.test(Reg)) continue; |
| 680 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 63e34f6 | 2010-05-13 00:19:39 +0000 | [diff] [blame] | 681 | #ifndef NDEBUG |
| 682 | // We are using a physreg directly. It had better not be clobbered by a |
| 683 | // virtreg. |
| 684 | assert(PhysRegState[Reg] <= regReserved && "Using clobbered physreg"); |
| 685 | if (PhysRegState[Reg] == regDisabled) |
| 686 | for (const unsigned *AS = TRI->getAliasSet(Reg); |
| 687 | unsigned Alias = *AS; ++AS) |
| 688 | assert(PhysRegState[Alias] <= regReserved && |
| 689 | "Physreg alias was clobbered"); |
| 690 | #endif |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 691 | PhysKills.push_back(Reg); // Any clean physreg use is a kill. |
| 692 | UsedInInstr.set(Reg); |
| 693 | } else if (MO.isEarlyClobber()) { |
| 694 | spillPhysReg(MBB, MI, Reg, true); |
| 695 | UsedInInstr.set(Reg); |
| 696 | PhysDefs.push_back(Reg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 697 | } |
| 698 | } |
| 699 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 700 | // Second scan. |
| 701 | // Allocate virtreg uses and early clobbers. |
| 702 | // Collect VirtKills |
| 703 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 704 | MachineOperand &MO = MI->getOperand(i); |
| 705 | if (!MO.isReg()) continue; |
| 706 | unsigned Reg = MO.getReg(); |
| 707 | if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
| 708 | if (MO.isUse()) { |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 709 | unsigned PhysReg = reloadVirtReg(MBB, MI, i, Reg, CopyDst); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 710 | CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 711 | setPhysReg(MO, PhysReg); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 712 | if (MO.isKill()) |
| 713 | VirtKills.push_back(Reg); |
| 714 | } else if (MO.isEarlyClobber()) { |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 715 | unsigned PhysReg = defineVirtReg(MBB, MI, i, Reg, 0); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 716 | setPhysReg(MO, PhysReg); |
| 717 | PhysDefs.push_back(PhysReg); |
| 718 | } |
| 719 | } |
| 720 | |
| 721 | // Process virtreg kills |
| 722 | for (unsigned i = 0, e = VirtKills.size(); i != e; ++i) |
| 723 | killVirtReg(VirtKills[i]); |
| 724 | VirtKills.clear(); |
| 725 | |
| 726 | // Process physreg kills |
| 727 | for (unsigned i = 0, e = PhysKills.size(); i != e; ++i) |
| 728 | killPhysReg(PhysKills[i]); |
| 729 | PhysKills.clear(); |
| 730 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 731 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 732 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 733 | // Track registers defined by instruction - early clobbers at this point. |
| 734 | UsedInInstr.reset(); |
| 735 | for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) { |
| 736 | unsigned PhysReg = PhysDefs[i]; |
| 737 | UsedInInstr.set(PhysReg); |
| 738 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); |
| 739 | unsigned Alias = *AS; ++AS) |
| 740 | UsedInInstr.set(Alias); |
| 741 | } |
| 742 | |
| 743 | // Third scan. |
| 744 | // Allocate defs and collect dead defs. |
| 745 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 746 | MachineOperand &MO = MI->getOperand(i); |
| 747 | if (!MO.isReg() || !MO.isDef() || !MO.getReg()) continue; |
| 748 | unsigned Reg = MO.getReg(); |
| 749 | |
| 750 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 751 | if (ReservedRegs.test(Reg)) continue; |
| 752 | if (MO.isImplicit()) |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 753 | spillPhysReg(MBB, MI, Reg, true); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 754 | else |
| 755 | reservePhysReg(MBB, MI, Reg); |
| 756 | if (MO.isDead()) |
| 757 | PhysKills.push_back(Reg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 758 | continue; |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 759 | } |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 760 | unsigned PhysReg = defineVirtReg(MBB, MI, i, Reg, CopySrc); |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 761 | if (MO.isDead()) { |
| 762 | VirtKills.push_back(Reg); |
| 763 | CopyDst = 0; // cancel coalescing; |
| 764 | } else |
| 765 | CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 766 | setPhysReg(MO, PhysReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 767 | } |
| 768 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 769 | // Spill all dirty virtregs before a call, in case of an exception. |
| 770 | if (TID.isCall()) { |
| 771 | DEBUG(dbgs() << " Spilling remaining registers before call.\n"); |
| 772 | spillAll(MBB, MI); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 773 | } |
| 774 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 775 | // Process virtreg deads. |
| 776 | for (unsigned i = 0, e = VirtKills.size(); i != e; ++i) |
| 777 | killVirtReg(VirtKills[i]); |
| 778 | VirtKills.clear(); |
| 779 | |
| 780 | // Process physreg deads. |
| 781 | for (unsigned i = 0, e = PhysKills.size(); i != e; ++i) |
| 782 | killPhysReg(PhysKills[i]); |
| 783 | PhysKills.clear(); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 784 | |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 785 | MRI->addPhysRegsUsed(UsedInInstr); |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 786 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 787 | if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) { |
| 788 | DEBUG(dbgs() << "-- coalescing: " << *MI); |
| 789 | Coalesced.push_back(MI); |
| 790 | } else { |
| 791 | DEBUG(dbgs() << "<< " << *MI); |
| 792 | } |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 793 | } |
| 794 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 795 | // Spill all physical registers holding virtual registers now. |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 796 | atEndOfBlock = true; |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 797 | DEBUG(dbgs() << "Killing live registers at end of block.\n"); |
| 798 | MachineBasicBlock::iterator MI = MBB.getFirstTerminator(); |
Jakob Stoklund Olesen | 7d4f259 | 2010-05-14 00:02:20 +0000 | [diff] [blame] | 799 | for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end(); |
| 800 | i != e; ++i) |
| 801 | spillVirtReg(MBB, MI, i, true); |
| 802 | LiveVirtRegs.clear(); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 803 | |
Jakob Stoklund Olesen | 7ff82e1 | 2010-05-14 04:30:51 +0000 | [diff] [blame] | 804 | // Erase all the coalesced copies. We are delaying it until now because |
| 805 | // LiveVirtsRegs might refer to the instrs. |
| 806 | for (unsigned i = 0, e = Coalesced.size(); i != e; ++i) |
| 807 | MBB.erase(Coalesced[i]); |
| 808 | |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 809 | DEBUG(MBB.dump()); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | /// runOnMachineFunction - Register allocate the whole function |
| 813 | /// |
| 814 | bool RAFast::runOnMachineFunction(MachineFunction &Fn) { |
Jakob Stoklund Olesen | c9c4dac | 2010-05-13 20:43:17 +0000 | [diff] [blame] | 815 | DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n" |
| 816 | << "********** Function: " |
| 817 | << ((Value*)Fn.getFunction())->getName() << '\n'); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 818 | MF = &Fn; |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 819 | MRI = &MF->getRegInfo(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 820 | TM = &Fn.getTarget(); |
| 821 | TRI = TM->getRegisterInfo(); |
| 822 | TII = TM->getInstrInfo(); |
| 823 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 824 | UsedInInstr.resize(TRI->getNumRegs()); |
Jakob Stoklund Olesen | bbf33b3 | 2010-05-11 18:54:45 +0000 | [diff] [blame] | 825 | ReservedRegs = TRI->getReservedRegs(*MF); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 826 | |
| 827 | // initialize the virtual->physical register map to have a 'null' |
| 828 | // mapping for all virtual registers |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 829 | unsigned LastVirtReg = MRI->getLastVirtReg(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 830 | StackSlotForVirtReg.grow(LastVirtReg); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 831 | |
| 832 | // Loop over all of the basic blocks, eliminating virtual register references |
| 833 | for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end(); |
| 834 | MBB != MBBe; ++MBB) |
| 835 | AllocateBasicBlock(*MBB); |
| 836 | |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 837 | // Make sure the set of used physregs is closed under subreg operations. |
Jakob Stoklund Olesen | 4bf4baf | 2010-05-13 00:19:43 +0000 | [diff] [blame] | 838 | MRI->closePhysRegsUsed(*TRI); |
Jakob Stoklund Olesen | 82b07dc | 2010-05-11 20:30:28 +0000 | [diff] [blame] | 839 | |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 840 | StackSlotForVirtReg.clear(); |
Jakob Stoklund Olesen | 0020723 | 2010-04-21 18:02:42 +0000 | [diff] [blame] | 841 | return true; |
| 842 | } |
| 843 | |
| 844 | FunctionPass *llvm::createFastRegisterAllocator() { |
| 845 | return new RAFast(); |
| 846 | } |