blob: 7793e96c354096d770d458f166fa370818aadbeb [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000016#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000017#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000018#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000021#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000025
26using namespace llvm;
27
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000028STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
29STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
30STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
31
David Blaikie2d24e2a2011-12-20 02:50:00 +000032void LiveRangeEdit::Delegate::anchor() { }
33
Pete Cooper8a06af92012-04-02 22:22:53 +000034LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000035 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 if (VRM) {
37 VRM->grow();
38 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
39 }
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000040 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000041 NewRegs.push_back(&LI);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000042 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000043}
44
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000045bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000046 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000047 AliasAnalysis *aa) {
48 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000049 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000050 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000051 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000052 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000053 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000054}
55
Pete Cooper8a06af92012-04-02 22:22:53 +000056void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000057 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
58 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000059 VNInfo *VNI = *I;
60 if (VNI->isUnused())
61 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000062 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000063 if (!DefMI)
64 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000065 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000066 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000067 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000068}
69
Pete Cooper8a06af92012-04-02 22:22:53 +000070bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000071 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000072 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000073 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000074}
75
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000076/// allUsesAvailableAt - Return true if all registers used by OrigMI at
77/// OrigIdx are also available with the same value at UseIdx.
78bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
79 SlotIndex OrigIdx,
Jakub Staszakc2248b02013-03-18 23:40:46 +000080 SlotIndex UseIdx) const {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000081 OrigIdx = OrigIdx.getRegSlot(true);
82 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000083 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
84 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000085 if (!MO.isReg() || !MO.getReg() || !MO.readsReg())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000086 continue;
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000087
88 // We can't remat physreg uses, unless it is a constant.
89 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Jakob Stoklund Olesenddc26d82012-09-27 16:34:19 +000090 if (MRI.isConstantPhysReg(MO.getReg(), *OrigMI->getParent()->getParent()))
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000091 continue;
92 return false;
93 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000094
Pete Cooper8a06af92012-04-02 22:22:53 +000095 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000096 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
97 if (!OVNI)
98 continue;
Jakob Stoklund Olesen320db3f2012-10-16 22:51:58 +000099
100 // Don't allow rematerialization immediately after the original def.
101 // It would be incorrect if OrigMI redefines the register.
102 // See PR14098.
103 if (SlotIndex::isSameInstr(OrigIdx, UseIdx))
104 return false;
105
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000106 if (OVNI != li.getVNInfoAt(UseIdx))
107 return false;
108 }
109 return true;
110}
111
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000112bool LiveRangeEdit::canRematerializeAt(Remat &RM,
113 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000114 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000115 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000116
117 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000118 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000119 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000120
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000121 // No defining instruction provided.
122 SlotIndex DefIdx;
123 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000124 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000125 else {
126 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000127 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000128 assert(RM.OrigMI && "No defining instruction for remattable value");
129 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000130
131 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000132 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000133 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000134
135 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000136 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000137 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000138
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000139 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000140}
141
142SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
143 MachineBasicBlock::iterator MI,
144 unsigned DestReg,
145 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000146 const TargetRegisterInfo &tri,
147 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000148 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000149 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000150 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000151 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000152 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000153}
154
Pete Cooper8a06af92012-04-02 22:22:53 +0000155void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000156 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000157 LIS.removeInterval(Reg);
158}
159
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000160bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000161 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000162 MachineInstr *DefMI = 0, *UseMI = 0;
163
164 // Check that there is a single def and a single use.
165 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
166 E = MRI.reg_nodbg_end(); I != E; ++I) {
167 MachineOperand &MO = I.getOperand();
168 MachineInstr *MI = MO.getParent();
169 if (MO.isDef()) {
170 if (DefMI && DefMI != MI)
171 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000172 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000173 return false;
174 DefMI = MI;
175 } else if (!MO.isUndef()) {
176 if (UseMI && UseMI != MI)
177 return false;
178 // FIXME: Targets don't know how to fold subreg uses.
179 if (MO.getSubReg())
180 return false;
181 UseMI = MI;
182 }
183 }
184 if (!DefMI || !UseMI)
185 return false;
186
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000187 // Since we're moving the DefMI load, make sure we're not extending any live
188 // ranges.
189 if (!allUsesAvailableAt(DefMI,
190 LIS.getInstructionIndex(DefMI),
191 LIS.getInstructionIndex(UseMI)))
192 return false;
193
194 // We also need to make sure it is safe to move the load.
195 // Assume there are stores between DefMI and UseMI.
196 bool SawStore = true;
197 if (!DefMI->isSafeToMove(&TII, 0, SawStore))
198 return false;
199
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000200 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
201 << " into single use: " << *UseMI);
202
203 SmallVector<unsigned, 8> Ops;
204 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
205 return false;
206
207 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
208 if (!FoldMI)
209 return false;
210 DEBUG(dbgs() << " folded: " << *FoldMI);
211 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
212 UseMI->eraseFromParent();
213 DefMI->addRegisterDead(LI->reg, 0);
214 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000215 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000216 return true;
217}
218
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000219void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000220 ArrayRef<unsigned> RegsBeingSpilled) {
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000221 SetVector<LiveInterval*,
222 SmallVector<LiveInterval*, 8>,
223 SmallPtrSet<LiveInterval*, 8> > ToShrink;
224
225 for (;;) {
226 // Erase all dead defs.
227 while (!Dead.empty()) {
228 MachineInstr *MI = Dead.pop_back_val();
229 assert(MI->allDefsAreDead() && "Def isn't really dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000231
232 // Never delete inline asm.
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000233 if (MI->isInlineAsm()) {
234 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000235 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000236 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000237
238 // Use the same criteria as DeadMachineInstructionElim.
239 bool SawStore = false;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000240 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
241 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000242 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000243 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000244
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000245 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
246
Jakob Stoklund Olesen76ff7412012-05-22 14:52:12 +0000247 // Collect virtual registers to be erased after MI is gone.
248 SmallVector<unsigned, 8> RegsToErase;
Jakob Stoklund Olesene2b83ab2012-08-02 16:36:47 +0000249 bool ReadsPhysRegs = false;
Jakob Stoklund Olesen76ff7412012-05-22 14:52:12 +0000250
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000251 // Check for live intervals that may shrink
252 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
253 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
254 if (!MOI->isReg())
255 continue;
256 unsigned Reg = MOI->getReg();
Jakob Stoklund Olesene2b83ab2012-08-02 16:36:47 +0000257 if (!TargetRegisterInfo::isVirtualRegister(Reg)) {
258 // Check if MI reads any unreserved physregs.
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000259 if (Reg && MOI->readsReg() && !MRI.isReserved(Reg))
Jakob Stoklund Olesene2b83ab2012-08-02 16:36:47 +0000260 ReadsPhysRegs = true;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000261 continue;
Jakob Stoklund Olesene2b83ab2012-08-02 16:36:47 +0000262 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000263 LiveInterval &LI = LIS.getInterval(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000264
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000265 // Shrink read registers, unless it is likely to be expensive and
266 // unlikely to change anything. We typically don't want to shrink the
267 // PIC base register that has lots of uses everywhere.
268 // Always shrink COPY uses that probably come from live range splitting.
269 if (MI->readsVirtualRegister(Reg) &&
270 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
271 LI.killedAt(Idx)))
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000272 ToShrink.insert(&LI);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000273
274 // Remove defined value.
275 if (MOI->isDef()) {
276 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000277 if (TheDelegate)
278 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000279 LI.removeValNo(VNI);
Jakob Stoklund Olesen76ff7412012-05-22 14:52:12 +0000280 if (LI.empty())
281 RegsToErase.push_back(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000282 }
283 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000284 }
285
Jakob Stoklund Olesene2b83ab2012-08-02 16:36:47 +0000286 // Currently, we don't support DCE of physreg live ranges. If MI reads
287 // any unreserved physregs, don't erase the instruction, but turn it into
288 // a KILL instead. This way, the physreg live ranges don't end up
289 // dangling.
290 // FIXME: It would be better to have something like shrinkToUses() for
291 // physregs. That could potentially enable more DCE and it would free up
292 // the physreg. It would not happen often, though.
293 if (ReadsPhysRegs) {
294 MI->setDesc(TII.get(TargetOpcode::KILL));
295 // Remove all operands that aren't physregs.
296 for (unsigned i = MI->getNumOperands(); i; --i) {
297 const MachineOperand &MO = MI->getOperand(i-1);
298 if (MO.isReg() && TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
299 continue;
300 MI->RemoveOperand(i-1);
301 }
302 DEBUG(dbgs() << "Converted physregs to:\t" << *MI);
303 } else {
304 if (TheDelegate)
305 TheDelegate->LRE_WillEraseInstruction(MI);
306 LIS.RemoveMachineInstrFromMaps(MI);
307 MI->eraseFromParent();
308 ++NumDCEDeleted;
309 }
Jakob Stoklund Olesen76ff7412012-05-22 14:52:12 +0000310
311 // Erase any virtregs that are now empty and unused. There may be <undef>
312 // uses around. Keep the empty live range in that case.
313 for (unsigned i = 0, e = RegsToErase.size(); i != e; ++i) {
314 unsigned Reg = RegsToErase[i];
315 if (LIS.hasInterval(Reg) && MRI.reg_nodbg_empty(Reg)) {
316 ToShrink.remove(&LIS.getInterval(Reg));
317 eraseVirtReg(Reg);
318 }
319 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000320 }
321
322 if (ToShrink.empty())
323 break;
324
325 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000326 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000327 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000328 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000329 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000330 if (TheDelegate)
331 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000332 if (!LIS.shrinkToUses(LI, &Dead))
333 continue;
Pete Cooper4777ebb2011-12-12 22:16:27 +0000334
335 // Don't create new intervals for a register being spilled.
336 // The new intervals would have to be spilled anyway so its not worth it.
337 // Also they currently aren't spilled so creating them and not spilling
338 // them results in incorrect code.
339 bool BeingSpilled = false;
340 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
341 if (LI->reg == RegsBeingSpilled[i]) {
342 BeingSpilled = true;
343 break;
344 }
345 }
346
347 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000348
349 // LI may have been separated, create new intervals.
350 LI->RenumberValues(LIS);
351 ConnectedVNInfoEqClasses ConEQ(LIS);
352 unsigned NumComp = ConEQ.Classify(LI);
353 if (NumComp <= 1)
354 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000355 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000356 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000357 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
358 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000359 for (unsigned i = 1; i != NumComp; ++i) {
Pete Cooper8a06af92012-04-02 22:22:53 +0000360 Dups.push_back(&createFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000361 // If LI is an original interval that hasn't been split yet, make the new
362 // intervals their own originals instead of referring to LI. The original
363 // interval must contain all the split products, and LI doesn't.
364 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000365 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000366 if (TheDelegate)
367 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000368 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000369 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen7ebed912012-05-19 23:34:59 +0000370 DEBUG({
371 for (unsigned i = 0; i != NumComp; ++i)
372 dbgs() << '\t' << *Dups[i] << '\n';
373 });
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000374 }
375}
376
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000377void LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000378 const MachineLoopInfo &Loops) {
379 VirtRegAuxInfo VRAI(MF, LIS, Loops);
380 for (iterator I = begin(), E = end(); I != E; ++I) {
381 LiveInterval &LI = **I;
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000382 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
383 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
384 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000385 VRAI.CalculateWeightAndHint(LI);
386 }
387}