blob: 8806439f543902b768e42300379d9d11431c6d06 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000144 }
145 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
149 printInstrs(errs());
150}
151
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000152bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
153 VirtRegMap &vrm, unsigned reg) {
154 // We don't handle fancy stuff crossing basic block boundaries
155 if (li.ranges.size() != 1)
156 return true;
157 const LiveRange &range = li.ranges.front();
158 SlotIndex idx = range.start.getBaseIndex();
159 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000160
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000161 // Skip deleted instructions
162 MachineInstr *firstMI = getInstructionFromIndex(idx);
163 while (!firstMI && idx != end) {
164 idx = idx.getNextIndex();
165 firstMI = getInstructionFromIndex(idx);
166 }
167 if (!firstMI)
168 return false;
169
170 // Find last instruction in range
171 SlotIndex lastIdx = end.getPrevIndex();
172 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
173 while (!lastMI && lastIdx != idx) {
174 lastIdx = lastIdx.getPrevIndex();
175 lastMI = getInstructionFromIndex(lastIdx);
176 }
177 if (!lastMI)
178 return false;
179
180 // Range cannot cross basic block boundaries or terminators
181 MachineBasicBlock *MBB = firstMI->getParent();
182 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
183 return true;
184
185 MachineBasicBlock::const_iterator E = lastMI;
186 ++E;
187 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
188 const MachineInstr &MI = *I;
189
190 // Allow copies to and from li.reg
191 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
192 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
193 if (SrcReg == li.reg || DstReg == li.reg)
194 continue;
195
196 // Check for operands using reg
197 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
198 const MachineOperand& mop = MI.getOperand(i);
199 if (!mop.isReg())
200 continue;
201 unsigned PhysReg = mop.getReg();
202 if (PhysReg == 0 || PhysReg == li.reg)
203 continue;
204 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
205 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000206 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000207 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000208 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000209 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
210 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
212 }
213
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000214 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000215 return false;
216}
217
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000218/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
219/// it can check use as well.
220bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
221 unsigned Reg, bool CheckUse,
222 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
223 for (LiveInterval::Ranges::const_iterator
224 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000225 for (SlotIndex index = I->start.getBaseIndex(),
226 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
227 index != end;
228 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000229 MachineInstr *MI = getInstructionFromIndex(index);
230 if (!MI)
231 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000232
233 if (JoinedCopies.count(MI))
234 continue;
235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
236 MachineOperand& MO = MI->getOperand(i);
237 if (!MO.isReg())
238 continue;
239 if (MO.isUse() && !CheckUse)
240 continue;
241 unsigned PhysReg = MO.getReg();
242 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
243 continue;
244 if (tri_->isSubRegister(Reg, PhysReg))
245 return true;
246 }
247 }
248 }
249
250 return false;
251}
252
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000253#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000254static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000255 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000256 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000257 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000258 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000259}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000260#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000261
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000262void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000263 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000264 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000265 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000266 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000267 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000268 DEBUG({
269 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000270 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 });
Evan Cheng419852c2008-04-03 16:39:43 +0000272
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000273 // Virtual registers may be defined multiple times (due to phi
274 // elimination and 2-addr elimination). Much of what we do only has to be
275 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000276 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000277 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 if (interval.empty()) {
279 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000280 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000281 // Earlyclobbers move back one, so that they overlap the live range
282 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000283 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000284 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000285 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000286 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000287 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000288 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000289 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000290 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000291 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000292 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000293 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000294 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000295
296 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000297
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298 // Loop over all of the blocks that the vreg is defined in. There are
299 // two cases we have to handle here. The most common case is a vreg
300 // whose lifetime is contained within a basic block. In this case there
301 // will be a single kill, in MBB, which comes after the definition.
302 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
303 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000304 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000306 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 else
Lang Hames233a60e2009-11-03 23:52:08 +0000308 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000309
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 // If the kill happens after the definition, we have an intra-block
311 // live range.
312 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000313 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000315 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000317 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000318 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 return;
320 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000321 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000322
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 // The other case we handle is when a virtual register lives to the end
324 // of the defining block, potentially live across some blocks, then is
325 // live into some number of blocks, but gets killed. Start by adding a
326 // range that goes from this definition to the end of the defining block.
Lang Hames233a60e2009-11-03 23:52:08 +0000327 LiveRange NewLR(defIndex, getMBBEndIdx(mbb).getNextIndex().getLoadIndex(),
328 ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000329 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 interval.addRange(NewLR);
331
332 // Iterate over all of the blocks that the variable is completely
333 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
334 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000335 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
336 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000337 LiveRange LR(
338 getMBBStartIdx(mf_->getBlockNumbered(*I)),
339 getMBBEndIdx(mf_->getBlockNumbered(*I)).getNextIndex().getLoadIndex(),
340 ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000341 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000342 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 }
344
345 // Finally, this virtual register is live from the start of any killing
346 // block to the 'use' slot of the killing instruction.
347 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
348 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000349 SlotIndex killIdx =
350 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000351 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000353 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000354 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 }
356
357 } else {
358 // If this is the second time we see a virtual register definition, it
359 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000360 // the result of two address elimination, then the vreg is one of the
361 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000362 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000363 // If this is a two-address definition, then we have already processed
364 // the live range. The only problem is that we didn't realize there
365 // are actually two values in the live interval. Because of this we
366 // need to take the LiveRegion that defines this register and split it
367 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000368 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000369 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
370 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000371 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000372 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373
Lang Hames35f291d2009-09-12 03:34:03 +0000374 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000375 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000376 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000377
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000379 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000381
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000382 // Two-address vregs should always only be redefined once. This means
383 // that at this point, there should be exactly one value number in it.
384 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
385
Chris Lattner91725b72006-08-31 05:54:43 +0000386 // The new value number (#1) is defined by the instruction we claimed
387 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000388 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000389 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000390 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000391 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
392
Chris Lattner91725b72006-08-31 05:54:43 +0000393 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000394 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000395 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000396
397 // Add the new live interval which replaces the range for the input copy.
398 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000399 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000400 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000401 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000402
403 // If this redefinition is dead, we need to add a dummy unit live
404 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000405 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000406 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
407 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408
Bill Wendling8e6179f2009-08-22 20:18:03 +0000409 DEBUG({
410 errs() << " RESULT: ";
411 interval.print(errs(), tri_);
412 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 } else {
414 // Otherwise, this must be because of phi elimination. If this is the
415 // first redefinition of the vreg that we have seen, go back and change
416 // the live range in the PHI block to be a different value number.
417 if (interval.containsOneValue()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000418 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000419 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 MachineInstr *Killer = vi.Kills[0];
Lang Hames233a60e2009-11-03 23:52:08 +0000421 SlotIndex Start = getMBBStartIdx(Killer->getParent());
422 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
Bill Wendling8e6179f2009-08-22 20:18:03 +0000423 DEBUG({
424 errs() << " Removing [" << Start << "," << End << "] from: ";
425 interval.print(errs(), tri_);
426 errs() << "\n";
427 });
Lang Hamesffd13262009-07-09 03:57:02 +0000428 interval.removeRange(Start, End);
429 assert(interval.ranges.size() == 1 &&
Evan Cheng752195e2009-09-14 21:33:42 +0000430 "Newly discovered PHI interval has >1 ranges.");
Lang Hames61945692009-12-09 05:39:12 +0000431 MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def);
Lang Hames233a60e2009-11-03 23:52:08 +0000432 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000433 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000434 DEBUG({
435 errs() << " RESULT: ";
436 interval.print(errs(), tri_);
437 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000438
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000439 // Replace the interval with one of a NEW value number. Note that this
440 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000441 LiveRange LR(Start, End,
Lang Hames61945692009-12-09 05:39:12 +0000442 interval.getNextValue(SlotIndex(getMBBStartIdx(Killer->getParent()), true),
Lang Hames233a60e2009-11-03 23:52:08 +0000443 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000444 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000445 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000447 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000448 DEBUG({
449 errs() << " RESULT: ";
450 interval.print(errs(), tri_);
451 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 }
453
454 // In the case of PHI elimination, each variable definition is only
455 // live until the end of the block. We've already taken care of the
456 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000457 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000458 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000459 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000460
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000461 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000462 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000463 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000464 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000465 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000466 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000467 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000468 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000469 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000470
Lang Hames233a60e2009-11-03 23:52:08 +0000471 SlotIndex killIndex = getMBBEndIdx(mbb).getNextIndex().getLoadIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000472 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000474 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000475 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000476 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000477 }
478 }
479
Bill Wendling8e6179f2009-08-22 20:18:03 +0000480 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000481}
482
Chris Lattnerf35fef72004-07-23 21:24:19 +0000483void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000484 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000485 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000486 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000487 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000488 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 // A physical register cannot be live across basic block, so its
490 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000491 DEBUG({
492 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000493 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000494 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000495
Lang Hames233a60e2009-11-03 23:52:08 +0000496 SlotIndex baseIndex = MIIdx;
497 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000498 // Earlyclobbers move back one.
499 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000500 start = MIIdx.getUseIndex();
501 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000502
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000503 // If it is not used after definition, it is considered dead at
504 // the instruction defining it. Hence its interval is:
505 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000506 // For earlyclobbers, the defSlot was pushed back one; the extra
507 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000508 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000509 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000510 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000511 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 }
513
514 // If it is not dead on definition, it must be killed by a
515 // subsequent instruction. Hence its interval is:
516 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000517 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000518 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000519
520 if (getInstructionFromIndex(baseIndex) == 0)
521 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
522
Evan Cheng6130f662008-03-05 00:59:57 +0000523 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000524 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000525 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000526 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000527 } else {
528 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
529 if (DefIdx != -1) {
530 if (mi->isRegTiedToUseOperand(DefIdx)) {
531 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000532 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000533 } else {
534 // Another instruction redefines the register before it is ever read.
535 // Then the register is essentially dead at the instruction that defines
536 // it. Hence its interval is:
537 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000538 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000539 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000540 }
541 goto exit;
542 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000543 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000544
Lang Hames233a60e2009-11-03 23:52:08 +0000545 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000546 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000547
548 // The only case we should have a dead physreg here without a killing or
549 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000550 // and never used. Another possible case is the implicit use of the
551 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000552 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000553
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000554exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000555 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000556
Evan Cheng24a3cc42007-04-25 07:30:23 +0000557 // Already exists? Extend old live interval.
558 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000559 bool Extend = OldLR != interval.end();
560 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000561 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000562 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000563 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000564 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000565 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000566 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000567 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000568}
569
Chris Lattnerf35fef72004-07-23 21:24:19 +0000570void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
571 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000572 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000573 MachineOperand& MO,
574 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000575 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000576 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000577 getOrCreateInterval(MO.getReg()));
578 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000579 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000580 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000581 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000582 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000583 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000584 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000585 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000586 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000587 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000588 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000589 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000590 // If MI also modifies the sub-register explicitly, avoid processing it
591 // more than once. Do not pass in TRI here so it checks for exact match.
592 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000593 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000594 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000595 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000596}
597
Evan Chengb371f452007-02-19 21:49:54 +0000598void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000599 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000600 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000601 DEBUG({
602 errs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000603 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000604 });
Evan Chengb371f452007-02-19 21:49:54 +0000605
606 // Look for kills, if it reaches a def before it's killed, then it shouldn't
607 // be considered a livein.
608 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000609 SlotIndex baseIndex = MIIdx;
610 SlotIndex start = baseIndex;
611 if (getInstructionFromIndex(baseIndex) == 0)
612 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
613
614 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000615 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000616
Evan Chengb371f452007-02-19 21:49:54 +0000617 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000618 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000619 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000620 end = baseIndex.getDefIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000621 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000622 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000623 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000624 // Another instruction redefines the register before it is ever read.
625 // Then the register is essentially dead at the instruction that defines
626 // it. Hence its interval is:
627 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000628 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000629 end = start.getStoreIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000630 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000631 break;
Evan Chengb371f452007-02-19 21:49:54 +0000632 }
633
Evan Chengb371f452007-02-19 21:49:54 +0000634 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000635 if (mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000636 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000637 }
Evan Chengb371f452007-02-19 21:49:54 +0000638 }
639
Evan Cheng75611fb2007-06-27 01:16:36 +0000640 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000641 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000642 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000643 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000644 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000645 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000646 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000647 end = baseIndex;
648 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000649 }
650
Lang Hames10382fb2009-06-19 02:17:53 +0000651 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000652 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000653 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000654 vni->setIsPHIDef(true);
655 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000656
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000657 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000658 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000659 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000660}
661
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000662/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000663/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000664/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000665/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000666void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000667 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000668 << "********** Function: "
669 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000670
671 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000672 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
673 MBBI != E; ++MBBI) {
674 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000675 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000676 SlotIndex MIIndex = getMBBStartIdx(MBB);
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000677 DEBUG(errs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000678
Chris Lattner428b92e2006-09-15 03:57:23 +0000679 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000680
Dan Gohmancb406c22007-10-03 19:26:29 +0000681 // Create intervals for live-ins to this BB first.
682 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
683 LE = MBB->livein_end(); LI != LE; ++LI) {
684 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
685 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000686 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000687 if (!hasInterval(*AS))
688 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
689 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000690 }
691
Owen Anderson99500ae2008-09-15 22:00:38 +0000692 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000693 if (getInstructionFromIndex(MIIndex) == 0)
694 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000695
Chris Lattner428b92e2006-09-15 03:57:23 +0000696 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000697 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000698
Evan Cheng438f7bc2006-11-10 08:43:01 +0000699 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000700 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
701 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000702 if (!MO.isReg() || !MO.getReg())
703 continue;
704
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000705 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000706 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000707 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000708 else if (MO.isUndef())
709 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000710 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000711
Lang Hames233a60e2009-11-03 23:52:08 +0000712 // Move to the next instr slot.
713 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000714 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000715 }
Evan Chengd129d732009-07-17 19:43:40 +0000716
717 // Create empty intervals for registers defined by implicit_def's (except
718 // for those implicit_def that define values which are liveout of their
719 // blocks.
720 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
721 unsigned UndefReg = UndefUses[i];
722 (void)getOrCreateInterval(UndefReg);
723 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000724}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000725
Owen Anderson03857b22008-08-13 21:49:13 +0000726LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000727 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000728 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000729}
Evan Chengf2fbca62007-11-12 06:35:08 +0000730
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000731/// dupInterval - Duplicate a live interval. The caller is responsible for
732/// managing the allocated memory.
733LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
734 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000735 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000736 return NewLI;
737}
738
Evan Chengc8d044e2008-02-15 18:24:29 +0000739/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
740/// copy field and returns the source register that defines it.
741unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000742 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000743 return 0;
744
Lang Hames52c1afc2009-08-10 23:43:28 +0000745 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000746 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000747 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000748 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
749 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
750 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
751 if (SrcSubReg == DstSubReg)
752 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
753 // reg1034 can still be coalesced to EDX.
754 return Reg;
755 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000756 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000757 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000758 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000759 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
760 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
761 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000762
Evan Cheng04ee5a12009-01-20 19:12:24 +0000763 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000764 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000765 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000766 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000767 return 0;
768}
Evan Chengf2fbca62007-11-12 06:35:08 +0000769
770//===----------------------------------------------------------------------===//
771// Register allocator hooks.
772//
773
Evan Chengd70dbb52008-02-22 09:24:50 +0000774/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
775/// allow one) virtual register operand, then its uses are implicitly using
776/// the register. Returns the virtual register.
777unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
778 MachineInstr *MI) const {
779 unsigned RegOp = 0;
780 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
781 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000782 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000783 continue;
784 unsigned Reg = MO.getReg();
785 if (Reg == 0 || Reg == li.reg)
786 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000787
788 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
789 !allocatableRegs_[Reg])
790 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000791 // FIXME: For now, only remat MI with at most one register operand.
792 assert(!RegOp &&
793 "Can't rematerialize instruction with multiple register operand!");
794 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000795#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000796 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000797#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000798 }
799 return RegOp;
800}
801
802/// isValNoAvailableAt - Return true if the val# of the specified interval
803/// which reaches the given instruction also reaches the specified use index.
804bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000805 SlotIndex UseIdx) const {
806 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000807 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
808 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
809 return UI != li.end() && UI->valno == ValNo;
810}
811
Evan Chengf2fbca62007-11-12 06:35:08 +0000812/// isReMaterializable - Returns true if the definition MI of the specified
813/// val# of the specified interval is re-materializable.
814bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000815 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000816 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000817 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000818 if (DisableReMat)
819 return false;
820
Dan Gohmana70dca12009-10-09 23:27:56 +0000821 if (!tii_->isTriviallyReMaterializable(MI, aa_))
822 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000823
Dan Gohmana70dca12009-10-09 23:27:56 +0000824 // Target-specific code can mark an instruction as being rematerializable
825 // if it has one virtual reg use, though it had better be something like
826 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000827 unsigned ImpUse = getReMatImplicitUse(li, MI);
828 if (ImpUse) {
829 const LiveInterval &ImpLi = getInterval(ImpUse);
830 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
831 re = mri_->use_end(); ri != re; ++ri) {
832 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000833 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000834 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
835 continue;
836 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
837 return false;
838 }
Evan Chengdc377862008-09-30 15:44:16 +0000839
840 // If a register operand of the re-materialized instruction is going to
841 // be spilled next, then it's not legal to re-materialize this instruction.
842 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
843 if (ImpUse == SpillIs[i]->reg)
844 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000845 }
846 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000847}
848
Evan Cheng06587492008-10-24 02:05:00 +0000849/// isReMaterializable - Returns true if the definition MI of the specified
850/// val# of the specified interval is re-materializable.
851bool LiveIntervals::isReMaterializable(const LiveInterval &li,
852 const VNInfo *ValNo, MachineInstr *MI) {
853 SmallVector<LiveInterval*, 4> Dummy1;
854 bool Dummy2;
855 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
856}
857
Evan Cheng5ef3a042007-12-06 00:01:56 +0000858/// isReMaterializable - Returns true if every definition of MI of every
859/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000860bool LiveIntervals::isReMaterializable(const LiveInterval &li,
861 SmallVectorImpl<LiveInterval*> &SpillIs,
862 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000863 isLoad = false;
864 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
865 i != e; ++i) {
866 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000867 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000868 continue; // Dead val#.
869 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000870 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000871 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000872 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000873 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000874 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000875 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000876 return false;
877 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000878 }
879 return true;
880}
881
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000882/// FilterFoldedOps - Filter out two-address use operands. Return
883/// true if it finds any issue with the operands that ought to prevent
884/// folding.
885static bool FilterFoldedOps(MachineInstr *MI,
886 SmallVector<unsigned, 2> &Ops,
887 unsigned &MRInfo,
888 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000889 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000890 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
891 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000892 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000893 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000894 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000895 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000896 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000897 MRInfo |= (unsigned)VirtRegMap::isMod;
898 else {
899 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000900 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000901 MRInfo = VirtRegMap::isModRef;
902 continue;
903 }
904 MRInfo |= (unsigned)VirtRegMap::isRef;
905 }
906 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000907 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000908 return false;
909}
910
911
912/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
913/// slot / to reg or any rematerialized load into ith operand of specified
914/// MI. If it is successul, MI is updated with the newly created MI and
915/// returns true.
916bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
917 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000918 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000919 SmallVector<unsigned, 2> &Ops,
920 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000921 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000922 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000923 RemoveMachineInstrFromMaps(MI);
924 vrm.RemoveMachineInstrFromMaps(MI);
925 MI->eraseFromParent();
926 ++numFolds;
927 return true;
928 }
929
930 // Filter the list of operand indexes that are to be folded. Abort if
931 // any operand will prevent folding.
932 unsigned MRInfo = 0;
933 SmallVector<unsigned, 2> FoldOps;
934 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
935 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000936
Evan Cheng427f4c12008-03-31 23:19:51 +0000937 // The only time it's safe to fold into a two address instruction is when
938 // it's folding reload and spill from / into a spill stack slot.
939 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000940 return false;
941
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000942 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
943 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000944 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000945 // Remember this instruction uses the spill slot.
946 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
947
Evan Chengf2fbca62007-11-12 06:35:08 +0000948 // Attempt to fold the memory reference into the instruction. If
949 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000950 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000951 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000952 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000953 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000954 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000955 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000956 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000957 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000958 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000959 return true;
960 }
961 return false;
962}
963
Evan Cheng018f9b02007-12-05 03:22:34 +0000964/// canFoldMemoryOperand - Returns true if the specified load / store
965/// folding is possible.
966bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000967 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000968 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000969 // Filter the list of operand indexes that are to be folded. Abort if
970 // any operand will prevent folding.
971 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000972 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000973 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
974 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000975
Evan Cheng3c75ba82008-04-01 21:37:32 +0000976 // It's only legal to remat for a use, not a def.
977 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000978 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000979
Evan Chengd70dbb52008-02-22 09:24:50 +0000980 return tii_->canFoldMemoryOperand(MI, FoldOps);
981}
982
Evan Cheng81a03822007-11-17 00:40:40 +0000983bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000984 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
985
986 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
987
988 if (mbb == 0)
989 return false;
990
991 for (++itr; itr != li.ranges.end(); ++itr) {
992 MachineBasicBlock *mbb2 =
993 indexes_->getMBBCoveringRange(itr->start, itr->end);
994
995 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000996 return false;
997 }
Lang Hames233a60e2009-11-03 23:52:08 +0000998
Evan Cheng81a03822007-11-17 00:40:40 +0000999 return true;
1000}
1001
Evan Chengd70dbb52008-02-22 09:24:50 +00001002/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1003/// interval on to-be re-materialized operands of MI) with new register.
1004void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1005 MachineInstr *MI, unsigned NewVReg,
1006 VirtRegMap &vrm) {
1007 // There is an implicit use. That means one of the other operand is
1008 // being remat'ed and the remat'ed instruction has li.reg as an
1009 // use operand. Make sure we rewrite that as well.
1010 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1011 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001012 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001013 continue;
1014 unsigned Reg = MO.getReg();
1015 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1016 continue;
1017 if (!vrm.isReMaterialized(Reg))
1018 continue;
1019 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001020 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1021 if (UseMO)
1022 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001023 }
1024}
1025
Evan Chengf2fbca62007-11-12 06:35:08 +00001026/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1027/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001028bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001029rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001030 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001031 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001032 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001033 unsigned Slot, int LdSlot,
1034 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001035 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001036 const TargetRegisterClass* rc,
1037 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001038 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001039 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001040 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001041 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001042 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001043 RestartInstruction:
1044 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1045 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001046 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001047 continue;
1048 unsigned Reg = mop.getReg();
1049 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001050 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001051 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001052 if (Reg != li.reg)
1053 continue;
1054
1055 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001056 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001057 int FoldSlot = Slot;
1058 if (DefIsReMat) {
1059 // If this is the rematerializable definition MI itself and
1060 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001061 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001062 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1063 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001064 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001065 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001066 MI->eraseFromParent();
1067 break;
1068 }
1069
1070 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001071 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001072 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001073 if (isLoad) {
1074 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1075 FoldSS = isLoadSS;
1076 FoldSlot = LdSlot;
1077 }
1078 }
1079
Evan Chengf2fbca62007-11-12 06:35:08 +00001080 // Scan all of the operands of this instruction rewriting operands
1081 // to use NewVReg instead of li.reg as appropriate. We do this for
1082 // two reasons:
1083 //
1084 // 1. If the instr reads the same spilled vreg multiple times, we
1085 // want to reuse the NewVReg.
1086 // 2. If the instr is a two-addr instruction, we are required to
1087 // keep the src/dst regs pinned.
1088 //
1089 // Keep track of whether we replace a use and/or def so that we can
1090 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001091
Evan Cheng81a03822007-11-17 00:40:40 +00001092 HasUse = mop.isUse();
1093 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001094 SmallVector<unsigned, 2> Ops;
1095 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001096 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001097 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001098 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001099 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001100 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001101 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001102 continue;
1103 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001104 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001105 if (!MOj.isUndef()) {
1106 HasUse |= MOj.isUse();
1107 HasDef |= MOj.isDef();
1108 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001109 }
1110 }
1111
David Greene26b86a02008-10-27 17:38:59 +00001112 // Create a new virtual register for the spill interval.
1113 // Create the new register now so we can map the fold instruction
1114 // to the new register so when it is unfolded we get the correct
1115 // answer.
1116 bool CreatedNewVReg = false;
1117 if (NewVReg == 0) {
1118 NewVReg = mri_->createVirtualRegister(rc);
1119 vrm.grow();
1120 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001121
1122 // The new virtual register should get the same allocation hints as the
1123 // old one.
1124 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1125 if (Hint.first || Hint.second)
1126 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001127 }
1128
Evan Cheng9c3c2212008-06-06 07:54:39 +00001129 if (!TryFold)
1130 CanFold = false;
1131 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001132 // Do not fold load / store here if we are splitting. We'll find an
1133 // optimal point to insert a load / store later.
1134 if (!TrySplit) {
1135 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001136 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001137 // Folding the load/store can completely change the instruction in
1138 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001139
1140 if (FoldSS) {
1141 // We need to give the new vreg the same stack slot as the
1142 // spilled interval.
1143 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1144 }
1145
Evan Cheng018f9b02007-12-05 03:22:34 +00001146 HasUse = false;
1147 HasDef = false;
1148 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001149 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001150 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001151 goto RestartInstruction;
1152 }
1153 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001154 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001155 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001156 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001157 }
Evan Chengcddbb832007-11-30 21:23:43 +00001158
Evan Chengcddbb832007-11-30 21:23:43 +00001159 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001160 if (mop.isImplicit())
1161 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001162
1163 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001164 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1165 MachineOperand &mopj = MI->getOperand(Ops[j]);
1166 mopj.setReg(NewVReg);
1167 if (mopj.isImplicit())
1168 rewriteImplicitOps(li, MI, NewVReg, vrm);
1169 }
Evan Chengcddbb832007-11-30 21:23:43 +00001170
Evan Cheng81a03822007-11-17 00:40:40 +00001171 if (CreatedNewVReg) {
1172 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001173 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001174 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001175 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001176 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001177 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001178 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001179 }
1180 if (!CanDelete || (HasUse && HasDef)) {
1181 // If this is a two-addr instruction then its use operands are
1182 // rematerializable but its def is not. It should be assigned a
1183 // stack slot.
1184 vrm.assignVirt2StackSlot(NewVReg, Slot);
1185 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001186 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001187 vrm.assignVirt2StackSlot(NewVReg, Slot);
1188 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001189 } else if (HasUse && HasDef &&
1190 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1191 // If this interval hasn't been assigned a stack slot (because earlier
1192 // def is a deleted remat def), do it now.
1193 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1194 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001195 }
1196
Evan Cheng313d4b82008-02-23 00:33:04 +00001197 // Re-matting an instruction with virtual register use. Add the
1198 // register as an implicit use on the use MI.
1199 if (DefIsReMat && ImpUse)
1200 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1201
Evan Cheng5b69eba2009-04-21 22:46:52 +00001202 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001203 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001204 if (CreatedNewVReg) {
1205 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001206 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001207 if (TrySplit)
1208 vrm.setIsSplitFromReg(NewVReg, li.reg);
1209 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001210
1211 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001212 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001213 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1214 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001215 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001216 nI.addRange(LR);
1217 } else {
1218 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001219 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001220 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1221 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001222 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001223 nI.addRange(LR);
1224 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001225 }
1226 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001227 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1228 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001229 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001230 nI.addRange(LR);
1231 }
Evan Cheng81a03822007-11-17 00:40:40 +00001232
Bill Wendling8e6179f2009-08-22 20:18:03 +00001233 DEBUG({
1234 errs() << "\t\t\t\tAdded new interval: ";
1235 nI.print(errs(), tri_);
1236 errs() << '\n';
1237 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001238 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001239 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001240}
Evan Cheng81a03822007-11-17 00:40:40 +00001241bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001242 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001243 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001244 SlotIndex Idx) const {
1245 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001246 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001247 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001248 continue;
1249
Lang Hames233a60e2009-11-03 23:52:08 +00001250 SlotIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001251 if (KillIdx > Idx && KillIdx < End)
1252 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001253 }
1254 return false;
1255}
1256
Evan Cheng063284c2008-02-21 00:34:19 +00001257/// RewriteInfo - Keep track of machine instrs that will be rewritten
1258/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001259namespace {
1260 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001261 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001262 MachineInstr *MI;
1263 bool HasUse;
1264 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001265 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001266 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1267 };
Evan Cheng063284c2008-02-21 00:34:19 +00001268
Dan Gohman844731a2008-05-13 00:00:25 +00001269 struct RewriteInfoCompare {
1270 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1271 return LHS.Index < RHS.Index;
1272 }
1273 };
1274}
Evan Cheng063284c2008-02-21 00:34:19 +00001275
Evan Chengf2fbca62007-11-12 06:35:08 +00001276void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001277rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001278 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001279 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001280 unsigned Slot, int LdSlot,
1281 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001282 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001283 const TargetRegisterClass* rc,
1284 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001285 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001286 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001287 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001288 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001289 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1290 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001291 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001292 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001293 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001294 SlotIndex start = I->start.getBaseIndex();
1295 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001296
Evan Cheng063284c2008-02-21 00:34:19 +00001297 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001298 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001299 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001300 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1301 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001302 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001303 MachineOperand &O = ri.getOperand();
1304 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001305 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001306 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001307 if (index < start || index >= end)
1308 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001309
1310 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001311 // Must be defined by an implicit def. It should not be spilled. Note,
1312 // this is for correctness reason. e.g.
1313 // 8 %reg1024<def> = IMPLICIT_DEF
1314 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1315 // The live range [12, 14) are not part of the r1024 live interval since
1316 // it's defined by an implicit def. It will not conflicts with live
1317 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001318 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001319 // the INSERT_SUBREG and both target registers that would overlap.
1320 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001321 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1322 }
1323 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1324
Evan Cheng313d4b82008-02-23 00:33:04 +00001325 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001326 // Now rewrite the defs and uses.
1327 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1328 RewriteInfo &rwi = RewriteMIs[i];
1329 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001330 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001331 bool MIHasUse = rwi.HasUse;
1332 bool MIHasDef = rwi.HasDef;
1333 MachineInstr *MI = rwi.MI;
1334 // If MI def and/or use the same register multiple times, then there
1335 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001336 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001337 while (i != e && RewriteMIs[i].MI == MI) {
1338 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001339 bool isUse = RewriteMIs[i].HasUse;
1340 if (isUse) ++NumUses;
1341 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001342 MIHasDef |= RewriteMIs[i].HasDef;
1343 ++i;
1344 }
Evan Cheng81a03822007-11-17 00:40:40 +00001345 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001346
Evan Cheng0a891ed2008-05-23 23:00:04 +00001347 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001348 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001349 // register interval's spill weight to HUGE_VALF to prevent it from
1350 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001351 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001352 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001353 }
1354
Evan Cheng063284c2008-02-21 00:34:19 +00001355 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001356 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001357 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001358 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001359 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001360 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001361 // One common case:
1362 // x = use
1363 // ...
1364 // ...
1365 // def = ...
1366 // = use
1367 // It's better to start a new interval to avoid artifically
1368 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001369 if (MIHasDef && !MIHasUse) {
1370 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001371 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001372 }
1373 }
Evan Chengcada2452007-11-28 01:28:46 +00001374 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001375
1376 bool IsNew = ThisVReg == 0;
1377 if (IsNew) {
1378 // This ends the previous live interval. If all of its def / use
1379 // can be folded, give it a low spill weight.
1380 if (NewVReg && TrySplit && AllCanFold) {
1381 LiveInterval &nI = getOrCreateInterval(NewVReg);
1382 nI.weight /= 10.0F;
1383 }
1384 AllCanFold = true;
1385 }
1386 NewVReg = ThisVReg;
1387
Evan Cheng81a03822007-11-17 00:40:40 +00001388 bool HasDef = false;
1389 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001390 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001391 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1392 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1393 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001394 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001395 if (!HasDef && !HasUse)
1396 continue;
1397
Evan Cheng018f9b02007-12-05 03:22:34 +00001398 AllCanFold &= CanFold;
1399
Evan Cheng81a03822007-11-17 00:40:40 +00001400 // Update weight of spill interval.
1401 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001402 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001403 // The spill weight is now infinity as it cannot be spilled again.
1404 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001405 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001406 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001407
1408 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001409 if (HasDef) {
1410 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001411 bool HasKill = false;
1412 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001413 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001414 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001415 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001416 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001417 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001418 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 }
Owen Anderson28998312008-08-13 22:28:50 +00001420 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001421 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001422 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001423 if (SII == SpillIdxes.end()) {
1424 std::vector<SRInfo> S;
1425 S.push_back(SRInfo(index, NewVReg, true));
1426 SpillIdxes.insert(std::make_pair(MBBId, S));
1427 } else if (SII->second.back().vreg != NewVReg) {
1428 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001429 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001430 // If there is an earlier def and this is a two-address
1431 // instruction, then it's not possible to fold the store (which
1432 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001433 SRInfo &Info = SII->second.back();
1434 Info.index = index;
1435 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001436 }
1437 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001438 } else if (SII != SpillIdxes.end() &&
1439 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001440 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001441 // There is an earlier def that's not killed (must be two-address).
1442 // The spill is no longer needed.
1443 SII->second.pop_back();
1444 if (SII->second.empty()) {
1445 SpillIdxes.erase(MBBId);
1446 SpillMBBs.reset(MBBId);
1447 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001448 }
1449 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001450 }
1451
1452 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001453 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001454 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001455 if (SII != SpillIdxes.end() &&
1456 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001457 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001458 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001459 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001460 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001461 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001462 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 // If we are splitting live intervals, only fold if it's the first
1464 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001465 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001466 else if (IsNew) {
1467 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001468 if (RII == RestoreIdxes.end()) {
1469 std::vector<SRInfo> Infos;
1470 Infos.push_back(SRInfo(index, NewVReg, true));
1471 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1472 } else {
1473 RII->second.push_back(SRInfo(index, NewVReg, true));
1474 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001475 RestoreMBBs.set(MBBId);
1476 }
1477 }
1478
1479 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001480 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001481 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001482 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001483
1484 if (NewVReg && TrySplit && AllCanFold) {
1485 // If all of its def / use can be folded, give it a low spill weight.
1486 LiveInterval &nI = getOrCreateInterval(NewVReg);
1487 nI.weight /= 10.0F;
1488 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001489}
1490
Lang Hames233a60e2009-11-03 23:52:08 +00001491bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001492 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001493 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001494 if (!RestoreMBBs[Id])
1495 return false;
1496 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1497 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1498 if (Restores[i].index == index &&
1499 Restores[i].vreg == vr &&
1500 Restores[i].canFold)
1501 return true;
1502 return false;
1503}
1504
Lang Hames233a60e2009-11-03 23:52:08 +00001505void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001506 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001507 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001508 if (!RestoreMBBs[Id])
1509 return;
1510 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1511 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1512 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001513 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001514}
Evan Cheng81a03822007-11-17 00:40:40 +00001515
Evan Cheng4cce6b42008-04-11 17:53:36 +00001516/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1517/// spilled and create empty intervals for their uses.
1518void
1519LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1520 const TargetRegisterClass* rc,
1521 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001522 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1523 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001524 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001525 MachineInstr *MI = &*ri;
1526 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001527 if (O.isDef()) {
1528 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1529 "Register def was not rewritten?");
1530 RemoveMachineInstrFromMaps(MI);
1531 vrm.RemoveMachineInstrFromMaps(MI);
1532 MI->eraseFromParent();
1533 } else {
1534 // This must be an use of an implicit_def so it's not part of the live
1535 // interval. Create a new empty live interval for it.
1536 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1537 unsigned NewVReg = mri_->createVirtualRegister(rc);
1538 vrm.grow();
1539 vrm.setIsImplicitlyDefined(NewVReg);
1540 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1541 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1542 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001543 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001544 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001545 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001546 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001547 }
1548 }
Evan Cheng419852c2008-04-03 16:39:43 +00001549 }
1550}
1551
Evan Chengf2fbca62007-11-12 06:35:08 +00001552std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001553addIntervalsForSpillsFast(const LiveInterval &li,
1554 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001555 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001556 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001557
1558 std::vector<LiveInterval*> added;
1559
1560 assert(li.weight != HUGE_VALF &&
1561 "attempt to spill already spilled interval!");
1562
Bill Wendling8e6179f2009-08-22 20:18:03 +00001563 DEBUG({
1564 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1565 li.dump();
1566 errs() << '\n';
1567 });
Owen Andersond6664312008-08-18 18:05:32 +00001568
1569 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1570
Owen Andersona41e47a2008-08-19 22:12:11 +00001571 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1572 while (RI != mri_->reg_end()) {
1573 MachineInstr* MI = &*RI;
1574
1575 SmallVector<unsigned, 2> Indices;
1576 bool HasUse = false;
1577 bool HasDef = false;
1578
1579 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1580 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001581 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001582
1583 HasUse |= MI->getOperand(i).isUse();
1584 HasDef |= MI->getOperand(i).isDef();
1585
1586 Indices.push_back(i);
1587 }
1588
1589 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1590 Indices, true, slot, li.reg)) {
1591 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001592 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001593 vrm.assignVirt2StackSlot(NewVReg, slot);
1594
Owen Andersona41e47a2008-08-19 22:12:11 +00001595 // create a new register for this spill
1596 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001597
Owen Andersona41e47a2008-08-19 22:12:11 +00001598 // the spill weight is now infinity as it
1599 // cannot be spilled again
1600 nI.weight = HUGE_VALF;
1601
1602 // Rewrite register operands to use the new vreg.
1603 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1604 E = Indices.end(); I != E; ++I) {
1605 MI->getOperand(*I).setReg(NewVReg);
1606
1607 if (MI->getOperand(*I).isUse())
1608 MI->getOperand(*I).setIsKill(true);
1609 }
1610
1611 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001612 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001613 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001614 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1615 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001616 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001617 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001618 nI.addRange(LR);
1619 vrm.addRestorePoint(NewVReg, MI);
1620 }
1621 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001622 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1623 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001624 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001625 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001626 nI.addRange(LR);
1627 vrm.addSpillPoint(NewVReg, true, MI);
1628 }
1629
Owen Anderson17197312008-08-18 23:41:04 +00001630 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001631
Bill Wendling8e6179f2009-08-22 20:18:03 +00001632 DEBUG({
1633 errs() << "\t\t\t\tadded new interval: ";
1634 nI.dump();
1635 errs() << '\n';
1636 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001637 }
Owen Anderson9a032932008-08-18 21:20:32 +00001638
Owen Anderson9a032932008-08-18 21:20:32 +00001639
Owen Andersona41e47a2008-08-19 22:12:11 +00001640 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001641 }
Owen Andersond6664312008-08-18 18:05:32 +00001642
1643 return added;
1644}
1645
1646std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001647addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001648 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001649 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001650
1651 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001652 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001653
Evan Chengf2fbca62007-11-12 06:35:08 +00001654 assert(li.weight != HUGE_VALF &&
1655 "attempt to spill already spilled interval!");
1656
Bill Wendling8e6179f2009-08-22 20:18:03 +00001657 DEBUG({
1658 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1659 li.print(errs(), tri_);
1660 errs() << '\n';
1661 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001662
Evan Cheng72eeb942008-12-05 17:00:16 +00001663 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001664 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001665 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001666 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001667 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1668 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001669 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001670 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001671
1672 unsigned NumValNums = li.getNumValNums();
1673 SmallVector<MachineInstr*, 4> ReMatDefs;
1674 ReMatDefs.resize(NumValNums, NULL);
1675 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1676 ReMatOrigDefs.resize(NumValNums, NULL);
1677 SmallVector<int, 4> ReMatIds;
1678 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1679 BitVector ReMatDelete(NumValNums);
1680 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1681
Evan Cheng81a03822007-11-17 00:40:40 +00001682 // Spilling a split live interval. It cannot be split any further. Also,
1683 // it's also guaranteed to be a single val# / range interval.
1684 if (vrm.getPreSplitReg(li.reg)) {
1685 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001686 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001687 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1688 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001689 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1690 assert(KillMI && "Last use disappeared?");
1691 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1692 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001693 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001694 }
Evan Chengadf85902007-12-05 09:51:10 +00001695 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001696 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1697 Slot = vrm.getStackSlot(li.reg);
1698 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1699 MachineInstr *ReMatDefMI = DefIsReMat ?
1700 vrm.getReMaterializedMI(li.reg) : NULL;
1701 int LdSlot = 0;
1702 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1703 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001704 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001705 bool IsFirstRange = true;
1706 for (LiveInterval::Ranges::const_iterator
1707 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1708 // If this is a split live interval with multiple ranges, it means there
1709 // are two-address instructions that re-defined the value. Only the
1710 // first def can be rematerialized!
1711 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001712 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001713 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1714 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001715 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001716 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001717 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001718 } else {
1719 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1720 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001721 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001722 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001723 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001724 }
1725 IsFirstRange = false;
1726 }
Evan Cheng419852c2008-04-03 16:39:43 +00001727
Evan Cheng4cce6b42008-04-11 17:53:36 +00001728 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001729 return NewLIs;
1730 }
1731
Evan Cheng752195e2009-09-14 21:33:42 +00001732 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001733 if (TrySplit)
1734 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001735 bool NeedStackSlot = false;
1736 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1737 i != e; ++i) {
1738 const VNInfo *VNI = *i;
1739 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001740 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001741 continue; // Dead val#.
1742 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001743 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1744 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001745 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001746 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001747 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001748 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001749 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001750 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001751 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001752 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001753
1754 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001755 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001756 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001757 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001758 CanDelete = false;
1759 // Need a stack slot if there is any live range where uses cannot be
1760 // rematerialized.
1761 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001762 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001763 if (CanDelete)
1764 ReMatDelete.set(VN);
1765 } else {
1766 // Need a stack slot if there is any live range where uses cannot be
1767 // rematerialized.
1768 NeedStackSlot = true;
1769 }
1770 }
1771
1772 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001773 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1774 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1775 Slot = vrm.assignVirt2StackSlot(li.reg);
1776
1777 // This case only occurs when the prealloc splitter has already assigned
1778 // a stack slot to this vreg.
1779 else
1780 Slot = vrm.getStackSlot(li.reg);
1781 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001782
1783 // Create new intervals and rewrite defs and uses.
1784 for (LiveInterval::Ranges::const_iterator
1785 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001786 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1787 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1788 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001789 bool CanDelete = ReMatDelete[I->valno->id];
1790 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001791 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001792 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001793 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001794 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001795 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001796 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001797 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001798 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001799 }
1800
Evan Cheng0cbb1162007-11-29 01:06:25 +00001801 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001802 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001803 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001804 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001805 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001806
Evan Chengb50bb8c2007-12-05 08:16:32 +00001807 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001808 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001809 if (NeedStackSlot) {
1810 int Id = SpillMBBs.find_first();
1811 while (Id != -1) {
1812 std::vector<SRInfo> &spills = SpillIdxes[Id];
1813 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001814 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001815 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001816 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001817 bool isReMat = vrm.isReMaterialized(VReg);
1818 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001819 bool CanFold = false;
1820 bool FoundUse = false;
1821 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001822 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001823 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001824 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1825 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001826 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001827 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001828
1829 Ops.push_back(j);
1830 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001831 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001832 if (isReMat ||
1833 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1834 RestoreMBBs, RestoreIdxes))) {
1835 // MI has two-address uses of the same register. If the use
1836 // isn't the first and only use in the BB, then we can't fold
1837 // it. FIXME: Move this to rewriteInstructionsForSpills.
1838 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001839 break;
1840 }
Evan Chengaee4af62007-12-02 08:30:39 +00001841 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001842 }
1843 }
1844 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001845 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001846 if (CanFold && !Ops.empty()) {
1847 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001848 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001849 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001850 // Also folded uses, do not issue a load.
1851 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001852 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001853 }
Lang Hames233a60e2009-11-03 23:52:08 +00001854 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001855 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001856 }
1857
Evan Cheng7e073ba2008-04-09 20:57:25 +00001858 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001859 if (!Folded) {
1860 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001861 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001862 if (!MI->registerDefIsDead(nI.reg))
1863 // No need to spill a dead def.
1864 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001865 if (isKill)
1866 AddedKill.insert(&nI);
1867 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001868 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001869 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001870 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001871 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001872
Evan Cheng1953d0c2007-11-29 10:12:14 +00001873 int Id = RestoreMBBs.find_first();
1874 while (Id != -1) {
1875 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1876 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001877 SlotIndex index = restores[i].index;
1878 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001879 continue;
1880 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001881 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001882 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001883 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001884 bool CanFold = false;
1885 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001886 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001887 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001888 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1889 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001890 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001891 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001892
Evan Cheng0cbb1162007-11-29 01:06:25 +00001893 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001894 // If this restore were to be folded, it would have been folded
1895 // already.
1896 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001897 break;
1898 }
Evan Chengaee4af62007-12-02 08:30:39 +00001899 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001900 }
1901 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001902
1903 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001904 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001905 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001906 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001907 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1908 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001909 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1910 int LdSlot = 0;
1911 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1912 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001913 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001914 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1915 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001916 if (!Folded) {
1917 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1918 if (ImpUse) {
1919 // Re-matting an instruction with virtual register use. Add the
1920 // register as an implicit use on the use MI and update the register
1921 // interval's spill weight to HUGE_VALF to prevent it from being
1922 // spilled.
1923 LiveInterval &ImpLi = getInterval(ImpUse);
1924 ImpLi.weight = HUGE_VALF;
1925 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1926 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001927 }
Evan Chengaee4af62007-12-02 08:30:39 +00001928 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001929 }
1930 // If folding is not possible / failed, then tell the spiller to issue a
1931 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001932 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001933 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001934 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001935 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001936 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001937 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001938 }
1939
Evan Chengb50bb8c2007-12-05 08:16:32 +00001940 // Finalize intervals: add kills, finalize spill weights, and filter out
1941 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001942 std::vector<LiveInterval*> RetNewLIs;
1943 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1944 LiveInterval *LI = NewLIs[i];
1945 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001946 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001947 if (!AddedKill.count(LI)) {
1948 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001949 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001950 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001951 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001952 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001953 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001954 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001955 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001956 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001957 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001958 RetNewLIs.push_back(LI);
1959 }
1960 }
Evan Cheng81a03822007-11-17 00:40:40 +00001961
Evan Cheng4cce6b42008-04-11 17:53:36 +00001962 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001963 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001964}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001965
1966/// hasAllocatableSuperReg - Return true if the specified physical register has
1967/// any super register that's allocatable.
1968bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1969 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1970 if (allocatableRegs_[*AS] && hasInterval(*AS))
1971 return true;
1972 return false;
1973}
1974
1975/// getRepresentativeReg - Find the largest super register of the specified
1976/// physical register.
1977unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1978 // Find the largest super-register that is allocatable.
1979 unsigned BestReg = Reg;
1980 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1981 unsigned SuperReg = *AS;
1982 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1983 BestReg = SuperReg;
1984 break;
1985 }
1986 }
1987 return BestReg;
1988}
1989
1990/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1991/// specified interval that conflicts with the specified physical register.
1992unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1993 unsigned PhysReg) const {
1994 unsigned NumConflicts = 0;
1995 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1996 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1997 E = mri_->reg_end(); I != E; ++I) {
1998 MachineOperand &O = I.getOperand();
1999 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002000 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002001 if (pli.liveAt(Index))
2002 ++NumConflicts;
2003 }
2004 return NumConflicts;
2005}
2006
2007/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002008/// around all defs and uses of the specified interval. Return true if it
2009/// was able to cut its interval.
2010bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002011 unsigned PhysReg, VirtRegMap &vrm) {
2012 unsigned SpillReg = getRepresentativeReg(PhysReg);
2013
2014 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2015 // If there are registers which alias PhysReg, but which are not a
2016 // sub-register of the chosen representative super register. Assert
2017 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002018 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002019 tri_->isSuperRegister(*AS, SpillReg));
2020
Evan Cheng2824a652009-03-23 18:24:37 +00002021 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002022 SmallVector<unsigned, 4> PRegs;
2023 if (hasInterval(SpillReg))
2024 PRegs.push_back(SpillReg);
2025 else {
2026 SmallSet<unsigned, 4> Added;
2027 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2028 if (Added.insert(*AS) && hasInterval(*AS)) {
2029 PRegs.push_back(*AS);
2030 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2031 Added.insert(*ASS);
2032 }
2033 }
2034
Evan Cheng676dd7c2008-03-11 07:19:34 +00002035 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2036 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2037 E = mri_->reg_end(); I != E; ++I) {
2038 MachineOperand &O = I.getOperand();
2039 MachineInstr *MI = O.getParent();
2040 if (SeenMIs.count(MI))
2041 continue;
2042 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002043 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002044 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2045 unsigned PReg = PRegs[i];
2046 LiveInterval &pli = getInterval(PReg);
2047 if (!pli.liveAt(Index))
2048 continue;
2049 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002050 SlotIndex StartIdx = Index.getLoadIndex();
2051 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002052 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002053 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002054 Cut = true;
2055 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002056 std::string msg;
2057 raw_string_ostream Msg(msg);
2058 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002059 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002060 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002061 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002062 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002063 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002064 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002065 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002066 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002067 if (!hasInterval(*AS))
2068 continue;
2069 LiveInterval &spli = getInterval(*AS);
2070 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002071 spli.removeRange(Index.getLoadIndex(),
2072 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002073 }
2074 }
2075 }
Evan Cheng2824a652009-03-23 18:24:37 +00002076 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002077}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002078
2079LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002080 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002081 LiveInterval& Interval = getOrCreateInterval(reg);
2082 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002083 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002084 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002085 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002086 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002087 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002088 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
2089 getMBBEndIdx(startInst->getParent()).getNextIndex().getBaseIndex(), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002090 Interval.addRange(LR);
2091
2092 return LR;
2093}
David Greeneb5257662009-08-03 21:55:09 +00002094