blob: 4a64867d3a21f669f811d624da0e19edc12e4b25 [file] [log] [blame]
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001//=======- ARMFrameLowering.cpp - ARM Frame Information --------*- C++ -*-====//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the ARM implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Jim Grosbachc6f92612010-12-09 18:31:13 +000015#include "ARMAddressingModes.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000016#include "ARMBaseInstrInfo.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000017#include "ARMBaseRegisterInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000018#include "ARMMachineFunctionInfo.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengab5c7032010-11-22 18:12:04 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +000023#include "llvm/CodeGen/RegisterScavenging.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000024#include "llvm/Target/TargetOptions.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000025
26using namespace llvm;
27
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000028/// hasFP - Return true if the specified function should have a dedicated frame
29/// pointer register. This is true if the function has variable sized allocas
30/// or if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000031bool ARMFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000032 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
33
34 // Mac OS X requires FP not to be clobbered for backtracing purpose.
35 if (STI.isTargetDarwin())
36 return true;
37
38 const MachineFrameInfo *MFI = MF.getFrameInfo();
39 // Always eliminate non-leaf frame pointers.
40 return ((DisableFramePointerElim(MF) && MFI->hasCalls()) ||
41 RegInfo->needsStackRealignment(MF) ||
42 MFI->hasVarSizedObjects() ||
43 MFI->isFrameAddressTaken());
44}
45
Bob Wilson42257852011-01-13 21:10:12 +000046/// hasReservedCallFrame - Under normal circumstances, when a frame pointer is
47/// not required, we reserve argument space for call sites in the function
48/// immediately on entry to the current function. This eliminates the need for
49/// add/sub sp brackets around call sites. Returns true if the call frame is
50/// included as part of the stack frame.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000051bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000052 const MachineFrameInfo *FFI = MF.getFrameInfo();
53 unsigned CFSize = FFI->getMaxCallFrameSize();
54 // It's not always a good idea to include the call frame as part of the
55 // stack frame. ARM (especially Thumb) has small immediate offset to
56 // address the stack frame. So a large call frame can cause poor codegen
57 // and may even makes it impossible to scavenge a register.
58 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12
59 return false;
60
61 return !MF.getFrameInfo()->hasVarSizedObjects();
62}
63
Bob Wilson42257852011-01-13 21:10:12 +000064/// canSimplifyCallFramePseudos - If there is a reserved call frame, the
65/// call frame pseudos can be simplified. Unlike most targets, having a FP
66/// is not sufficient here since we still may reference some objects via SP
67/// even when FP is available in Thumb2 mode.
68bool
69ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000070 return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects();
71}
72
Anton Korobeynikov33464912010-11-15 00:06:54 +000073static bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) {
74 for (unsigned i = 0; CSRegs[i]; ++i)
75 if (Reg == CSRegs[i])
76 return true;
77 return false;
78}
79
80static bool isCSRestore(MachineInstr *MI,
81 const ARMBaseInstrInfo &TII,
82 const unsigned *CSRegs) {
Eric Christopher8b3ca622010-11-18 19:40:05 +000083 // Integer spill area is handled with "pop".
84 if (MI->getOpcode() == ARM::LDMIA_RET ||
85 MI->getOpcode() == ARM::t2LDMIA_RET ||
86 MI->getOpcode() == ARM::LDMIA_UPD ||
87 MI->getOpcode() == ARM::t2LDMIA_UPD ||
88 MI->getOpcode() == ARM::VLDMDIA_UPD) {
89 // The first two operands are predicates. The last two are
90 // imp-def and imp-use of SP. Check everything in between.
91 for (int i = 5, e = MI->getNumOperands(); i != e; ++i)
92 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
93 return false;
94 return true;
95 }
Jim Grosbach568f5282010-12-10 18:41:15 +000096 if ((MI->getOpcode() == ARM::LDR_POST ||
97 MI->getOpcode() == ARM::t2LDR_POST) &&
98 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) &&
99 MI->getOperand(1).getReg() == ARM::SP)
100 return true;
Eric Christopher8b3ca622010-11-18 19:40:05 +0000101
102 return false;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000103}
104
105static void
106emitSPUpdate(bool isARM,
107 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
108 DebugLoc dl, const ARMBaseInstrInfo &TII,
109 int NumBytes,
110 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) {
111 if (isARM)
112 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
113 Pred, PredReg, TII);
114 else
115 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
116 Pred, PredReg, TII);
117}
118
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000119void ARMFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000120 MachineBasicBlock &MBB = MF.front();
121 MachineBasicBlock::iterator MBBI = MBB.begin();
122 MachineFrameInfo *MFI = MF.getFrameInfo();
123 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
124 const ARMBaseRegisterInfo *RegInfo =
125 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
126 const ARMBaseInstrInfo &TII =
127 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
128 assert(!AFI->isThumb1OnlyFunction() &&
129 "This emitPrologue does not support Thumb1!");
130 bool isARM = !AFI->isThumbFunction();
131 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
132 unsigned NumBytes = MFI->getStackSize();
133 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
134 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
135 unsigned FramePtr = RegInfo->getFrameRegister(MF);
136
137 // Determine the sizes of each callee-save spill areas and record which frame
138 // belongs to which callee-save spill areas.
139 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
140 int FramePtrSpillFI = 0;
141
142 // Allocate the vararg register save area. This is not counted in NumBytes.
143 if (VARegSaveSize)
144 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize);
145
146 if (!AFI->hasStackFrame()) {
147 if (NumBytes != 0)
148 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes);
149 return;
150 }
151
152 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
153 unsigned Reg = CSI[i].getReg();
154 int FI = CSI[i].getFrameIdx();
155 switch (Reg) {
156 case ARM::R4:
157 case ARM::R5:
158 case ARM::R6:
159 case ARM::R7:
160 case ARM::LR:
161 if (Reg == FramePtr)
162 FramePtrSpillFI = FI;
163 AFI->addGPRCalleeSavedArea1Frame(FI);
164 GPRCS1Size += 4;
165 break;
166 case ARM::R8:
167 case ARM::R9:
168 case ARM::R10:
169 case ARM::R11:
170 if (Reg == FramePtr)
171 FramePtrSpillFI = FI;
172 if (STI.isTargetDarwin()) {
173 AFI->addGPRCalleeSavedArea2Frame(FI);
174 GPRCS2Size += 4;
175 } else {
176 AFI->addGPRCalleeSavedArea1Frame(FI);
177 GPRCS1Size += 4;
178 }
179 break;
180 default:
181 AFI->addDPRCalleeSavedAreaFrame(FI);
182 DPRCSSize += 8;
183 }
184 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000185
Eric Christopher8b3ca622010-11-18 19:40:05 +0000186 // Move past area 1.
187 if (GPRCS1Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000188
Anton Korobeynikov33464912010-11-15 00:06:54 +0000189 // Set FP to point to the stack slot that contains the previous FP.
190 // For Darwin, FP is R7, which has now been stored in spill area 1.
191 // Otherwise, if this is not Darwin, all the callee-saved registers go
192 // into spill area 1, including the FP in R11. In either case, it is
193 // now safe to emit this assignment.
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000194 bool HasFP = hasFP(MF);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000195 if (HasFP) {
196 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri;
197 MachineInstrBuilder MIB =
198 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr)
199 .addFrameIndex(FramePtrSpillFI).addImm(0);
200 AddDefaultCC(AddDefaultPred(MIB));
201 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000202
Eric Christopher8b3ca622010-11-18 19:40:05 +0000203 // Move past area 2.
204 if (GPRCS2Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000205
Anton Korobeynikov33464912010-11-15 00:06:54 +0000206 // Determine starting offsets of spill areas.
207 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
208 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
209 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
210 if (HasFP)
211 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
212 NumBytes);
213 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
214 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
215 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
216
Eric Christopher8b3ca622010-11-18 19:40:05 +0000217 // Move past area 3.
218 if (DPRCSSize > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000219
Anton Korobeynikov33464912010-11-15 00:06:54 +0000220 NumBytes = DPRCSOffset;
221 if (NumBytes) {
222 // Adjust SP after all the callee-save spills.
223 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes);
Evan Chengab5c7032010-11-22 18:12:04 +0000224 if (HasFP && isARM)
225 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24
226 // Note it's not safe to do this in Thumb2 mode because it would have
227 // taken two instructions:
228 // mov sp, r7
229 // sub sp, #24
230 // If an interrupt is taken between the two instructions, then sp is in
231 // an inconsistent state (pointing to the middle of callee-saved area).
232 // The interrupt handler can end up clobbering the registers.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000233 AFI->setShouldRestoreSPFromFP(true);
234 }
235
Evan Chengab5c7032010-11-22 18:12:04 +0000236 if (STI.isTargetELF() && hasFP(MF))
Anton Korobeynikov33464912010-11-15 00:06:54 +0000237 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
238 AFI->getFramePtrSpillOffset());
Anton Korobeynikov33464912010-11-15 00:06:54 +0000239
240 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
241 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
242 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
243
244 // If we need dynamic stack realignment, do it here. Be paranoid and make
245 // sure if we also have VLAs, we have a base pointer for frame access.
246 if (RegInfo->needsStackRealignment(MF)) {
247 unsigned MaxAlign = MFI->getMaxAlignment();
248 assert (!AFI->isThumb1OnlyFunction());
249 if (!AFI->isThumbFunction()) {
250 // Emit bic sp, sp, MaxAlign
251 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
252 TII.get(ARM::BICri), ARM::SP)
253 .addReg(ARM::SP, RegState::Kill)
254 .addImm(MaxAlign-1)));
255 } else {
256 // We cannot use sp as source/dest register here, thus we're emitting the
257 // following sequence:
258 // mov r4, sp
259 // bic r4, r4, MaxAlign
260 // mov sp, r4
261 // FIXME: It will be better just to find spare register here.
262 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2tgpr), ARM::R4)
263 .addReg(ARM::SP, RegState::Kill);
264 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
265 TII.get(ARM::t2BICri), ARM::R4)
266 .addReg(ARM::R4, RegState::Kill)
267 .addImm(MaxAlign-1)));
268 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVtgpr2gpr), ARM::SP)
269 .addReg(ARM::R4, RegState::Kill);
270 }
271
272 AFI->setShouldRestoreSPFromFP(true);
273 }
274
275 // If we need a base pointer, set it up here. It's whatever the value
276 // of the stack pointer is at this point. Any variable size objects
277 // will be allocated after this, so we can still use the base pointer
278 // to reference locals.
279 if (RegInfo->hasBasePointer(MF)) {
280 if (isARM)
281 BuildMI(MBB, MBBI, dl,
282 TII.get(ARM::MOVr), RegInfo->getBaseRegister())
283 .addReg(ARM::SP)
284 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
285 else
286 BuildMI(MBB, MBBI, dl,
287 TII.get(ARM::tMOVgpr2gpr), RegInfo->getBaseRegister())
288 .addReg(ARM::SP);
289 }
290
291 // If the frame has variable sized objects then the epilogue must restore
Eric Christopher4dd312f2011-01-10 23:10:59 +0000292 // the sp from fp. We can assume there's an FP here since hasFP already
293 // checks for hasVarSizedObjects.
Evan Chengab5c7032010-11-22 18:12:04 +0000294 if (MFI->hasVarSizedObjects())
Anton Korobeynikov33464912010-11-15 00:06:54 +0000295 AFI->setShouldRestoreSPFromFP(true);
296}
297
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000298void ARMFrameLowering::emitEpilogue(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +0000299 MachineBasicBlock &MBB) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000300 MachineBasicBlock::iterator MBBI = prior(MBB.end());
301 assert(MBBI->getDesc().isReturn() &&
302 "Can only insert epilog into returning blocks");
303 unsigned RetOpcode = MBBI->getOpcode();
304 DebugLoc dl = MBBI->getDebugLoc();
305 MachineFrameInfo *MFI = MF.getFrameInfo();
306 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
307 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
308 const ARMBaseInstrInfo &TII =
309 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
310 assert(!AFI->isThumb1OnlyFunction() &&
311 "This emitEpilogue does not support Thumb1!");
312 bool isARM = !AFI->isThumbFunction();
313
314 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
315 int NumBytes = (int)MFI->getStackSize();
316 unsigned FramePtr = RegInfo->getFrameRegister(MF);
317
318 if (!AFI->hasStackFrame()) {
319 if (NumBytes != 0)
320 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
321 } else {
322 // Unwind MBBI to point to first LDR / VLDRD.
323 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs();
324 if (MBBI != MBB.begin()) {
325 do
326 --MBBI;
327 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs));
328 if (!isCSRestore(MBBI, TII, CSRegs))
329 ++MBBI;
330 }
331
332 // Move SP to start of FP callee save spill area.
333 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
334 AFI->getGPRCalleeSavedArea2Size() +
335 AFI->getDPRCalleeSavedAreaSize());
336
337 // Reset SP based on frame pointer only if the stack frame extends beyond
338 // frame pointer stack slot or target is ELF and the function has FP.
339 if (AFI->shouldRestoreSPFromFP()) {
340 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
341 if (NumBytes) {
342 if (isARM)
343 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
344 ARMCC::AL, 0, TII);
Evan Chengab5c7032010-11-22 18:12:04 +0000345 else {
346 // It's not possible to restore SP from FP in a single instruction.
347 // For Darwin, this looks like:
348 // mov sp, r7
349 // sub sp, #24
350 // This is bad, if an interrupt is taken after the mov, sp is in an
351 // inconsistent state.
352 // Use the first callee-saved register as a scratch register.
353 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) &&
354 "No scratch register to restore SP from FP!");
355 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000356 ARMCC::AL, 0, TII);
Evan Chengab5c7032010-11-22 18:12:04 +0000357 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr), ARM::SP)
358 .addReg(ARM::R4);
359 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000360 } else {
361 // Thumb2 or ARM.
362 if (isARM)
363 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP)
364 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
365 else
366 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr), ARM::SP)
367 .addReg(FramePtr);
368 }
369 } else if (NumBytes)
370 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
371
Eric Christopher8b3ca622010-11-18 19:40:05 +0000372 // Increment past our save areas.
373 if (AFI->getDPRCalleeSavedAreaSize()) MBBI++;
374 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++;
375 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000376 }
377
378 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND ||
379 RetOpcode == ARM::TCRETURNri || RetOpcode == ARM::TCRETURNriND) {
380 // Tail call return: adjust the stack pointer and jump to callee.
381 MBBI = prior(MBB.end());
382 MachineOperand &JumpTarget = MBBI->getOperand(0);
383
384 // Jump to label or value in register.
Evan Cheng3d2125c2010-11-30 23:55:39 +0000385 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND) {
386 unsigned TCOpcode = (RetOpcode == ARM::TCRETURNdi)
387 ? (STI.isThumb() ? ARM::TAILJMPdt : ARM::TAILJMPd)
388 : (STI.isThumb() ? ARM::TAILJMPdNDt : ARM::TAILJMPdND);
389 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
390 if (JumpTarget.isGlobal())
391 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
392 JumpTarget.getTargetFlags());
393 else {
394 assert(JumpTarget.isSymbol());
395 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
396 JumpTarget.getTargetFlags());
397 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000398 } else if (RetOpcode == ARM::TCRETURNri) {
399 BuildMI(MBB, MBBI, dl, TII.get(ARM::TAILJMPr)).
400 addReg(JumpTarget.getReg(), RegState::Kill);
401 } else if (RetOpcode == ARM::TCRETURNriND) {
402 BuildMI(MBB, MBBI, dl, TII.get(ARM::TAILJMPrND)).
403 addReg(JumpTarget.getReg(), RegState::Kill);
404 }
405
406 MachineInstr *NewMI = prior(MBBI);
407 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
408 NewMI->addOperand(MBBI->getOperand(i));
409
410 // Delete the pseudo instruction TCRETURN.
411 MBB.erase(MBBI);
412 }
413
414 if (VARegSaveSize)
415 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize);
416}
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000417
Bob Wilson42257852011-01-13 21:10:12 +0000418/// getFrameIndexReference - Provide a base+offset reference to an FI slot for
419/// debug info. It's the same as what we use for resolving the code-gen
420/// references for now. FIXME: This can go wrong when references are
421/// SP-relative and simple call frames aren't used.
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000422int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000423ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
Bob Wilson42257852011-01-13 21:10:12 +0000424 unsigned &FrameReg) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000425 return ResolveFrameIndexReference(MF, FI, FrameReg, 0);
426}
427
428int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000429ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +0000430 int FI,
431 unsigned &FrameReg,
432 int SPAdj) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000433 const MachineFrameInfo *MFI = MF.getFrameInfo();
434 const ARMBaseRegisterInfo *RegInfo =
435 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
436 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
437 int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize();
438 int FPOffset = Offset - AFI->getFramePtrSpillOffset();
439 bool isFixed = MFI->isFixedObjectIndex(FI);
440
441 FrameReg = ARM::SP;
442 Offset += SPAdj;
443 if (AFI->isGPRCalleeSavedArea1Frame(FI))
444 return Offset - AFI->getGPRCalleeSavedArea1Offset();
445 else if (AFI->isGPRCalleeSavedArea2Frame(FI))
446 return Offset - AFI->getGPRCalleeSavedArea2Offset();
447 else if (AFI->isDPRCalleeSavedAreaFrame(FI))
448 return Offset - AFI->getDPRCalleeSavedAreaOffset();
449
450 // When dynamically realigning the stack, use the frame pointer for
451 // parameters, and the stack/base pointer for locals.
452 if (RegInfo->needsStackRealignment(MF)) {
453 assert (hasFP(MF) && "dynamic stack realignment without a FP!");
454 if (isFixed) {
455 FrameReg = RegInfo->getFrameRegister(MF);
456 Offset = FPOffset;
457 } else if (MFI->hasVarSizedObjects()) {
458 assert(RegInfo->hasBasePointer(MF) &&
459 "VLAs and dynamic stack alignment, but missing base pointer!");
460 FrameReg = RegInfo->getBaseRegister();
461 }
462 return Offset;
463 }
464
465 // If there is a frame pointer, use it when we can.
466 if (hasFP(MF) && AFI->hasStackFrame()) {
467 // Use frame pointer to reference fixed objects. Use it for locals if
468 // there are VLAs (and thus the SP isn't reliable as a base).
Jim Grosbach2a4f0982010-12-09 16:14:46 +0000469 if (isFixed || (MFI->hasVarSizedObjects() &&
470 !RegInfo->hasBasePointer(MF))) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000471 FrameReg = RegInfo->getFrameRegister(MF);
472 return FPOffset;
473 } else if (MFI->hasVarSizedObjects()) {
474 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!");
475 // Try to use the frame pointer if we can, else use the base pointer
476 // since it's available. This is handy for the emergency spill slot, in
477 // particular.
478 if (AFI->isThumb2Function()) {
479 if (FPOffset >= -255 && FPOffset < 0) {
480 FrameReg = RegInfo->getFrameRegister(MF);
481 return FPOffset;
482 }
483 } else
484 FrameReg = RegInfo->getBaseRegister();
485 } else if (AFI->isThumb2Function()) {
486 // In Thumb2 mode, the negative offset is very limited. Try to avoid
487 // out of range references.
488 if (FPOffset >= -255 && FPOffset < 0) {
489 FrameReg = RegInfo->getFrameRegister(MF);
490 return FPOffset;
491 }
492 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) {
493 // Otherwise, use SP or FP, whichever is closer to the stack slot.
494 FrameReg = RegInfo->getFrameRegister(MF);
495 return FPOffset;
496 }
497 }
498 // Use the base pointer if we have one.
499 if (RegInfo->hasBasePointer(MF))
500 FrameReg = RegInfo->getBaseRegister();
501 return Offset;
502}
503
Bob Wilson42257852011-01-13 21:10:12 +0000504int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF,
505 int FI) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000506 unsigned FrameReg;
507 return getFrameIndexReference(MF, FI, FrameReg);
508}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000509
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000510void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000511 MachineBasicBlock::iterator MI,
512 const std::vector<CalleeSavedInfo> &CSI,
513 unsigned StmOpc, unsigned StrOpc,
514 bool NoGap,
515 bool(*Func)(unsigned, bool)) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000516 MachineFunction &MF = *MBB.getParent();
517 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
518
519 DebugLoc DL;
520 if (MI != MBB.end()) DL = MI->getDebugLoc();
521
Evan Cheng9801b5c2010-12-07 19:59:34 +0000522 SmallVector<std::pair<unsigned,bool>, 4> Regs;
Evan Cheng06d65f52010-12-07 23:08:38 +0000523 unsigned i = CSI.size();
524 while (i != 0) {
525 unsigned LastReg = 0;
526 for (; i != 0; --i) {
527 unsigned Reg = CSI[i-1].getReg();
528 if (!(Func)(Reg, STI.isTargetDarwin())) continue;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000529
Evan Cheng06d65f52010-12-07 23:08:38 +0000530 // Add the callee-saved register as live-in unless it's LR and
Jim Grosbach2a4f0982010-12-09 16:14:46 +0000531 // @llvm.returnaddress is called. If LR is returned for
532 // @llvm.returnaddress then it's already added to the function and
533 // entry block live-in sets.
Evan Cheng06d65f52010-12-07 23:08:38 +0000534 bool isKill = true;
535 if (Reg == ARM::LR) {
536 if (MF.getFrameInfo()->isReturnAddressTaken() &&
537 MF.getRegInfo().isLiveIn(Reg))
538 isKill = false;
539 }
540
541 if (isKill)
542 MBB.addLiveIn(Reg);
543
Eric Christopher1a48c032010-12-09 01:57:45 +0000544 // If NoGap is true, push consecutive registers and then leave the rest
Evan Cheng275bf632010-12-08 06:29:02 +0000545 // for other instructions. e.g.
Eric Christopher1a48c032010-12-09 01:57:45 +0000546 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11}
Evan Cheng275bf632010-12-08 06:29:02 +0000547 if (NoGap && LastReg && LastReg != Reg-1)
548 break;
Evan Cheng06d65f52010-12-07 23:08:38 +0000549 LastReg = Reg;
550 Regs.push_back(std::make_pair(Reg, isKill));
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000551 }
552
Jim Grosbachc6f92612010-12-09 18:31:13 +0000553 if (Regs.empty())
554 continue;
555 if (Regs.size() > 1 || StrOpc== 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000556 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000557 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP)
Evan Cheng06d65f52010-12-07 23:08:38 +0000558 .addReg(ARM::SP));
559 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
560 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second));
Jim Grosbachc6f92612010-12-09 18:31:13 +0000561 } else if (Regs.size() == 1) {
562 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc),
563 ARM::SP)
564 .addReg(Regs[0].first, getKillRegState(Regs[0].second))
565 .addReg(ARM::SP);
566 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once
567 // that refactoring is complete (eventually).
568 if (StrOpc == ARM::STR_PRE) {
569 MIB.addReg(0);
570 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::sub, 4, ARM_AM::no_shift));
571 } else
572 MIB.addImm(-4);
573 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000574 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000575 Regs.clear();
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000576 }
Evan Cheng06d65f52010-12-07 23:08:38 +0000577}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000578
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000579void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000580 MachineBasicBlock::iterator MI,
581 const std::vector<CalleeSavedInfo> &CSI,
582 unsigned LdmOpc, unsigned LdrOpc,
583 bool isVarArg, bool NoGap,
584 bool(*Func)(unsigned, bool)) const {
Evan Cheng06d65f52010-12-07 23:08:38 +0000585 MachineFunction &MF = *MBB.getParent();
586 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
587 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
588 DebugLoc DL = MI->getDebugLoc();
589
590 SmallVector<unsigned, 4> Regs;
591 unsigned i = CSI.size();
592 while (i != 0) {
593 unsigned LastReg = 0;
594 bool DeleteRet = false;
595 for (; i != 0; --i) {
596 unsigned Reg = CSI[i-1].getReg();
597 if (!(Func)(Reg, STI.isTargetDarwin())) continue;
598
Bob Wilson6819dbb2011-01-06 19:24:41 +0000599 if (Reg == ARM::LR && !isVarArg && STI.hasV5TOps()) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000600 Reg = ARM::PC;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000601 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET;
Evan Cheng06d65f52010-12-07 23:08:38 +0000602 // Fold the return instruction into the LDM.
603 DeleteRet = true;
604 }
605
Evan Cheng275bf632010-12-08 06:29:02 +0000606 // If NoGap is true, pop consecutive registers and then leave the rest
607 // for other instructions. e.g.
608 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11}
609 if (NoGap && LastReg && LastReg != Reg-1)
610 break;
611
Evan Cheng06d65f52010-12-07 23:08:38 +0000612 LastReg = Reg;
613 Regs.push_back(Reg);
614 }
615
Jim Grosbachc6f92612010-12-09 18:31:13 +0000616 if (Regs.empty())
617 continue;
618 if (Regs.size() > 1 || LdrOpc == 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000619 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000620 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP)
Evan Cheng06d65f52010-12-07 23:08:38 +0000621 .addReg(ARM::SP));
622 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
623 MIB.addReg(Regs[i], getDefRegState(true));
624 if (DeleteRet)
625 MI->eraseFromParent();
626 MI = MIB;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000627 } else if (Regs.size() == 1) {
628 // If we adjusted the reg to PC from LR above, switch it back here. We
629 // only do that for LDM.
630 if (Regs[0] == ARM::PC)
631 Regs[0] = ARM::LR;
632 MachineInstrBuilder MIB =
633 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0])
634 .addReg(ARM::SP, RegState::Define)
635 .addReg(ARM::SP);
636 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once
637 // that refactoring is complete (eventually).
638 if (LdrOpc == ARM::LDR_POST) {
639 MIB.addReg(0);
640 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift));
641 } else
642 MIB.addImm(4);
643 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000644 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000645 Regs.clear();
Evan Cheng9801b5c2010-12-07 19:59:34 +0000646 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000647}
648
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000649bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000650 MachineBasicBlock::iterator MI,
651 const std::vector<CalleeSavedInfo> &CSI,
652 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000653 if (CSI.empty())
654 return false;
655
656 MachineFunction &MF = *MBB.getParent();
657 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
658 DebugLoc DL = MI->getDebugLoc();
659
660 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000661 unsigned PushOneOpc = AFI->isThumbFunction() ? ARM::t2STR_PRE : ARM::STR_PRE;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000662 unsigned FltOpc = ARM::VSTMDDB_UPD;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000663 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register);
664 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register);
Bob Wilson28f10152011-01-06 19:24:36 +0000665 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000666
667 return true;
668}
669
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000670bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000671 MachineBasicBlock::iterator MI,
672 const std::vector<CalleeSavedInfo> &CSI,
673 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000674 if (CSI.empty())
675 return false;
676
677 MachineFunction &MF = *MBB.getParent();
678 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
679 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
680 DebugLoc DL = MI->getDebugLoc();
681
682 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000683 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST : ARM::LDR_POST;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000684 unsigned FltOpc = ARM::VLDMDIA_UPD;
Bob Wilson28f10152011-01-06 19:24:36 +0000685 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register);
Jim Grosbachc6f92612010-12-09 18:31:13 +0000686 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
687 &isARMArea2Register);
688 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
689 &isARMArea1Register);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000690
691 return true;
692}
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +0000693
694// FIXME: Make generic?
695static unsigned GetFunctionSizeInBytes(const MachineFunction &MF,
696 const ARMBaseInstrInfo &TII) {
697 unsigned FnSize = 0;
698 for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end();
699 MBBI != E; ++MBBI) {
700 const MachineBasicBlock &MBB = *MBBI;
701 for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end();
702 I != E; ++I)
703 FnSize += TII.GetInstSizeInBytes(I);
704 }
705 return FnSize;
706}
707
708/// estimateStackSize - Estimate and return the size of the frame.
709/// FIXME: Make generic?
710static unsigned estimateStackSize(MachineFunction &MF) {
711 const MachineFrameInfo *FFI = MF.getFrameInfo();
712 int Offset = 0;
713 for (int i = FFI->getObjectIndexBegin(); i != 0; ++i) {
714 int FixedOff = -FFI->getObjectOffset(i);
715 if (FixedOff > Offset) Offset = FixedOff;
716 }
717 for (unsigned i = 0, e = FFI->getObjectIndexEnd(); i != e; ++i) {
718 if (FFI->isDeadObjectIndex(i))
719 continue;
720 Offset += FFI->getObjectSize(i);
721 unsigned Align = FFI->getObjectAlignment(i);
722 // Adjust to alignment boundary
723 Offset = (Offset+Align-1)/Align*Align;
724 }
725 return (unsigned)Offset;
726}
727
728/// estimateRSStackSizeLimit - Look at each instruction that references stack
729/// frames and return the stack size limit beyond which some of these
730/// instructions will require a scratch register during their expansion later.
731// FIXME: Move to TII?
732static unsigned estimateRSStackSizeLimit(MachineFunction &MF,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000733 const TargetFrameLowering *TFI) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +0000734 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
735 unsigned Limit = (1 << 12) - 1;
736 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) {
737 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end();
738 I != E; ++I) {
739 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
740 if (!I->getOperand(i).isFI()) continue;
741
742 // When using ADDri to get the address of a stack object, 255 is the
743 // largest offset guaranteed to fit in the immediate offset.
744 if (I->getOpcode() == ARM::ADDri) {
745 Limit = std::min(Limit, (1U << 8) - 1);
746 break;
747 }
748
749 // Otherwise check the addressing mode.
750 switch (I->getDesc().TSFlags & ARMII::AddrModeMask) {
751 case ARMII::AddrMode3:
752 case ARMII::AddrModeT2_i8:
753 Limit = std::min(Limit, (1U << 8) - 1);
754 break;
755 case ARMII::AddrMode5:
756 case ARMII::AddrModeT2_i8s4:
757 Limit = std::min(Limit, ((1U << 8) - 1) * 4);
758 break;
759 case ARMII::AddrModeT2_i12:
760 // i12 supports only positive offset so these will be converted to
761 // i8 opcodes. See llvm::rewriteT2FrameIndex.
762 if (TFI->hasFP(MF) && AFI->hasStackFrame())
763 Limit = std::min(Limit, (1U << 8) - 1);
764 break;
765 case ARMII::AddrMode4:
766 case ARMII::AddrMode6:
767 // Addressing modes 4 & 6 (load/store) instructions can't encode an
768 // immediate offset for stack references.
769 return 0;
770 default:
771 break;
772 }
773 break; // At most one FI per instruction
774 }
775 }
776 }
777
778 return Limit;
779}
780
781void
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000782ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +0000783 RegScavenger *RS) const {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +0000784 // This tells PEI to spill the FP as if it is any other callee-save register
785 // to take advantage the eliminateFrameIndex machinery. This also ensures it
786 // is spilled in the order specified by getCalleeSavedRegs() to make it easier
787 // to combine multiple loads / stores.
788 bool CanEliminateFrame = true;
789 bool CS1Spilled = false;
790 bool LRSpilled = false;
791 unsigned NumGPRSpills = 0;
792 SmallVector<unsigned, 4> UnspilledCS1GPRs;
793 SmallVector<unsigned, 4> UnspilledCS2GPRs;
794 const ARMBaseRegisterInfo *RegInfo =
795 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
796 const ARMBaseInstrInfo &TII =
797 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
798 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
799 MachineFrameInfo *MFI = MF.getFrameInfo();
800 unsigned FramePtr = RegInfo->getFrameRegister(MF);
801
802 // Spill R4 if Thumb2 function requires stack realignment - it will be used as
803 // scratch register. Also spill R4 if Thumb2 function has varsized objects,
804 // since it's always posible to restore sp from fp in a single instruction.
805 // FIXME: It will be better just to find spare register here.
806 if (AFI->isThumb2Function() &&
807 (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF)))
808 MF.getRegInfo().setPhysRegUsed(ARM::R4);
809
810 // Spill LR if Thumb1 function uses variable length argument lists.
811 if (AFI->isThumb1OnlyFunction() && AFI->getVarArgsRegSaveSize() > 0)
812 MF.getRegInfo().setPhysRegUsed(ARM::LR);
813
814 // Spill the BasePtr if it's used.
815 if (RegInfo->hasBasePointer(MF))
816 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
817
818 // Don't spill FP if the frame can be eliminated. This is determined
819 // by scanning the callee-save registers to see if any is used.
820 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs();
821 for (unsigned i = 0; CSRegs[i]; ++i) {
822 unsigned Reg = CSRegs[i];
823 bool Spilled = false;
824 if (MF.getRegInfo().isPhysRegUsed(Reg)) {
825 AFI->setCSRegisterIsSpilled(Reg);
826 Spilled = true;
827 CanEliminateFrame = false;
828 } else {
829 // Check alias registers too.
830 for (const unsigned *Aliases =
831 RegInfo->getAliasSet(Reg); *Aliases; ++Aliases) {
832 if (MF.getRegInfo().isPhysRegUsed(*Aliases)) {
833 Spilled = true;
834 CanEliminateFrame = false;
835 }
836 }
837 }
838
839 if (!ARM::GPRRegisterClass->contains(Reg))
840 continue;
841
842 if (Spilled) {
843 NumGPRSpills++;
844
845 if (!STI.isTargetDarwin()) {
846 if (Reg == ARM::LR)
847 LRSpilled = true;
848 CS1Spilled = true;
849 continue;
850 }
851
852 // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
853 switch (Reg) {
854 case ARM::LR:
855 LRSpilled = true;
856 // Fallthrough
857 case ARM::R4: case ARM::R5:
858 case ARM::R6: case ARM::R7:
859 CS1Spilled = true;
860 break;
861 default:
862 break;
863 }
864 } else {
865 if (!STI.isTargetDarwin()) {
866 UnspilledCS1GPRs.push_back(Reg);
867 continue;
868 }
869
870 switch (Reg) {
871 case ARM::R4: case ARM::R5:
872 case ARM::R6: case ARM::R7:
873 case ARM::LR:
874 UnspilledCS1GPRs.push_back(Reg);
875 break;
876 default:
877 UnspilledCS2GPRs.push_back(Reg);
878 break;
879 }
880 }
881 }
882
883 bool ForceLRSpill = false;
884 if (!LRSpilled && AFI->isThumb1OnlyFunction()) {
885 unsigned FnSize = GetFunctionSizeInBytes(MF, TII);
886 // Force LR to be spilled if the Thumb function size is > 2048. This enables
887 // use of BL to implement far jump. If it turns out that it's not needed
888 // then the branch fix up path will undo it.
889 if (FnSize >= (1 << 11)) {
890 CanEliminateFrame = false;
891 ForceLRSpill = true;
892 }
893 }
894
895 // If any of the stack slot references may be out of range of an immediate
896 // offset, make sure a register (or a spill slot) is available for the
897 // register scavenger. Note that if we're indexing off the frame pointer, the
898 // effective stack size is 4 bytes larger since the FP points to the stack
899 // slot of the previous FP. Also, if we have variable sized objects in the
900 // function, stack slot references will often be negative, and some of
901 // our instructions are positive-offset only, so conservatively consider
902 // that case to want a spill slot (or register) as well. Similarly, if
903 // the function adjusts the stack pointer during execution and the
904 // adjustments aren't already part of our stack size estimate, our offset
905 // calculations may be off, so be conservative.
906 // FIXME: We could add logic to be more precise about negative offsets
907 // and which instructions will need a scratch register for them. Is it
908 // worth the effort and added fragility?
909 bool BigStack =
910 (RS &&
911 (estimateStackSize(MF) + ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >=
912 estimateRSStackSizeLimit(MF, this)))
913 || MFI->hasVarSizedObjects()
914 || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF));
915
916 bool ExtraCSSpill = false;
917 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) {
918 AFI->setHasStackFrame(true);
919
920 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
921 // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
922 if (!LRSpilled && CS1Spilled) {
923 MF.getRegInfo().setPhysRegUsed(ARM::LR);
924 AFI->setCSRegisterIsSpilled(ARM::LR);
925 NumGPRSpills++;
926 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
927 UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
928 ForceLRSpill = false;
929 ExtraCSSpill = true;
930 }
931
932 if (hasFP(MF)) {
933 MF.getRegInfo().setPhysRegUsed(FramePtr);
934 NumGPRSpills++;
935 }
936
937 // If stack and double are 8-byte aligned and we are spilling an odd number
938 // of GPRs, spill one extra callee save GPR so we won't have to pad between
939 // the integer and double callee save areas.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000940 unsigned TargetAlign = getStackAlignment();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +0000941 if (TargetAlign == 8 && (NumGPRSpills & 1)) {
942 if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
943 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) {
944 unsigned Reg = UnspilledCS1GPRs[i];
945 // Don't spill high register if the function is thumb1
946 if (!AFI->isThumb1OnlyFunction() ||
947 isARMLowRegister(Reg) || Reg == ARM::LR) {
948 MF.getRegInfo().setPhysRegUsed(Reg);
949 AFI->setCSRegisterIsSpilled(Reg);
950 if (!RegInfo->isReservedReg(MF, Reg))
951 ExtraCSSpill = true;
952 break;
953 }
954 }
955 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) {
956 unsigned Reg = UnspilledCS2GPRs.front();
957 MF.getRegInfo().setPhysRegUsed(Reg);
958 AFI->setCSRegisterIsSpilled(Reg);
959 if (!RegInfo->isReservedReg(MF, Reg))
960 ExtraCSSpill = true;
961 }
962 }
963
964 // Estimate if we might need to scavenge a register at some point in order
965 // to materialize a stack offset. If so, either spill one additional
966 // callee-saved register or reserve a special spill slot to facilitate
967 // register scavenging. Thumb1 needs a spill slot for stack pointer
968 // adjustments also, even when the frame itself is small.
969 if (BigStack && !ExtraCSSpill) {
970 // If any non-reserved CS register isn't spilled, just spill one or two
971 // extra. That should take care of it!
972 unsigned NumExtras = TargetAlign / 4;
973 SmallVector<unsigned, 2> Extras;
974 while (NumExtras && !UnspilledCS1GPRs.empty()) {
975 unsigned Reg = UnspilledCS1GPRs.back();
976 UnspilledCS1GPRs.pop_back();
977 if (!RegInfo->isReservedReg(MF, Reg) &&
978 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) ||
979 Reg == ARM::LR)) {
980 Extras.push_back(Reg);
981 NumExtras--;
982 }
983 }
984 // For non-Thumb1 functions, also check for hi-reg CS registers
985 if (!AFI->isThumb1OnlyFunction()) {
986 while (NumExtras && !UnspilledCS2GPRs.empty()) {
987 unsigned Reg = UnspilledCS2GPRs.back();
988 UnspilledCS2GPRs.pop_back();
989 if (!RegInfo->isReservedReg(MF, Reg)) {
990 Extras.push_back(Reg);
991 NumExtras--;
992 }
993 }
994 }
995 if (Extras.size() && NumExtras == 0) {
996 for (unsigned i = 0, e = Extras.size(); i != e; ++i) {
997 MF.getRegInfo().setPhysRegUsed(Extras[i]);
998 AFI->setCSRegisterIsSpilled(Extras[i]);
999 }
1000 } else if (!AFI->isThumb1OnlyFunction()) {
1001 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot
1002 // closest to SP or frame pointer.
1003 const TargetRegisterClass *RC = ARM::GPRRegisterClass;
1004 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
1005 RC->getAlignment(),
1006 false));
1007 }
1008 }
1009 }
1010
1011 if (ForceLRSpill) {
1012 MF.getRegInfo().setPhysRegUsed(ARM::LR);
1013 AFI->setCSRegisterIsSpilled(ARM::LR);
1014 AFI->setLRIsSpilledForFarJump(true);
1015 }
1016}