blob: 09b0cede91db507edb81a1856b9b0817e9a0737f [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000016#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000017#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000020#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000024
25using namespace llvm;
26
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000027STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
28STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
29STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
30
David Blaikie2d24e2a2011-12-20 02:50:00 +000031void LiveRangeEdit::Delegate::anchor() { }
32
Mark Laceye742d682013-08-14 23:50:16 +000033LiveInterval &LiveRangeEdit::createEmptyIntervalFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000034 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000035 if (VRM) {
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
37 }
Mark Laceye742d682013-08-14 23:50:16 +000038 LiveInterval &LI = LIS.createEmptyInterval(VReg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000039 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000040}
41
Mark Laceye742d682013-08-14 23:50:16 +000042unsigned LiveRangeEdit::createFrom(unsigned OldReg) {
43 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
44 if (VRM) {
45 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
46 }
47 return VReg;
48}
49
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000050bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000051 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000052 AliasAnalysis *aa) {
53 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000054 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000055 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000056 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000057 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000058 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000059}
60
Pete Cooper8a06af92012-04-02 22:22:53 +000061void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000062 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
63 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000064 VNInfo *VNI = *I;
65 if (VNI->isUnused())
66 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000067 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000068 if (!DefMI)
69 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000070 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000071 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000072 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000073}
74
Pete Cooper8a06af92012-04-02 22:22:53 +000075bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000076 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000077 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000078 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000079}
80
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000081/// allUsesAvailableAt - Return true if all registers used by OrigMI at
82/// OrigIdx are also available with the same value at UseIdx.
83bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
84 SlotIndex OrigIdx,
Jakub Staszakc2248b02013-03-18 23:40:46 +000085 SlotIndex UseIdx) const {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000086 OrigIdx = OrigIdx.getRegSlot(true);
87 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000088 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
89 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000090 if (!MO.isReg() || !MO.getReg() || !MO.readsReg())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000091 continue;
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000092
93 // We can't remat physreg uses, unless it is a constant.
94 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Jakob Stoklund Olesenddc26d82012-09-27 16:34:19 +000095 if (MRI.isConstantPhysReg(MO.getReg(), *OrigMI->getParent()->getParent()))
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000096 continue;
97 return false;
98 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000099
Pete Cooper8a06af92012-04-02 22:22:53 +0000100 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000101 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
102 if (!OVNI)
103 continue;
Jakob Stoklund Olesen320db3f2012-10-16 22:51:58 +0000104
105 // Don't allow rematerialization immediately after the original def.
106 // It would be incorrect if OrigMI redefines the register.
107 // See PR14098.
108 if (SlotIndex::isSameInstr(OrigIdx, UseIdx))
109 return false;
110
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000111 if (OVNI != li.getVNInfoAt(UseIdx))
112 return false;
113 }
114 return true;
115}
116
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000117bool LiveRangeEdit::canRematerializeAt(Remat &RM,
118 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000119 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000120 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000121
122 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000123 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000124 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000125
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000126 // No defining instruction provided.
127 SlotIndex DefIdx;
128 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000129 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000130 else {
131 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000132 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000133 assert(RM.OrigMI && "No defining instruction for remattable value");
134 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000135
136 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000137 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000138 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000139
140 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000141 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000142 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000143
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000144 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000145}
146
147SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
148 MachineBasicBlock::iterator MI,
149 unsigned DestReg,
150 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000151 const TargetRegisterInfo &tri,
152 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000153 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000154 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000155 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000156 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000157 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000158}
159
Pete Cooper8a06af92012-04-02 22:22:53 +0000160void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000161 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000162 LIS.removeInterval(Reg);
163}
164
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000165bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000166 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000167 MachineInstr *DefMI = 0, *UseMI = 0;
168
169 // Check that there is a single def and a single use.
170 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
171 E = MRI.reg_nodbg_end(); I != E; ++I) {
172 MachineOperand &MO = I.getOperand();
173 MachineInstr *MI = MO.getParent();
174 if (MO.isDef()) {
175 if (DefMI && DefMI != MI)
176 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000177 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000178 return false;
179 DefMI = MI;
180 } else if (!MO.isUndef()) {
181 if (UseMI && UseMI != MI)
182 return false;
183 // FIXME: Targets don't know how to fold subreg uses.
184 if (MO.getSubReg())
185 return false;
186 UseMI = MI;
187 }
188 }
189 if (!DefMI || !UseMI)
190 return false;
191
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000192 // Since we're moving the DefMI load, make sure we're not extending any live
193 // ranges.
194 if (!allUsesAvailableAt(DefMI,
195 LIS.getInstructionIndex(DefMI),
196 LIS.getInstructionIndex(UseMI)))
197 return false;
198
199 // We also need to make sure it is safe to move the load.
200 // Assume there are stores between DefMI and UseMI.
201 bool SawStore = true;
202 if (!DefMI->isSafeToMove(&TII, 0, SawStore))
203 return false;
204
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000205 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
206 << " into single use: " << *UseMI);
207
208 SmallVector<unsigned, 8> Ops;
209 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
210 return false;
211
212 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
213 if (!FoldMI)
214 return false;
215 DEBUG(dbgs() << " folded: " << *FoldMI);
216 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
217 UseMI->eraseFromParent();
218 DefMI->addRegisterDead(LI->reg, 0);
219 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000220 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000221 return true;
222}
223
Andrew Trickf1f99f32013-06-21 18:33:17 +0000224/// Find all live intervals that need to shrink, then remove the instruction.
225void LiveRangeEdit::eliminateDeadDef(MachineInstr *MI, ToShrinkSet &ToShrink) {
226 assert(MI->allDefsAreDead() && "Def isn't really dead");
227 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
228
Andrew Trick52961622013-06-22 00:33:48 +0000229 // Never delete a bundled instruction.
230 if (MI->isBundled()) {
231 return;
232 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000233 // Never delete inline asm.
234 if (MI->isInlineAsm()) {
235 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
236 return;
237 }
238
239 // Use the same criteria as DeadMachineInstructionElim.
240 bool SawStore = false;
241 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
242 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
243 return;
244 }
245
246 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
247
248 // Collect virtual registers to be erased after MI is gone.
249 SmallVector<unsigned, 8> RegsToErase;
250 bool ReadsPhysRegs = false;
251
252 // Check for live intervals that may shrink
253 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
254 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
255 if (!MOI->isReg())
256 continue;
257 unsigned Reg = MOI->getReg();
258 if (!TargetRegisterInfo::isVirtualRegister(Reg)) {
259 // Check if MI reads any unreserved physregs.
260 if (Reg && MOI->readsReg() && !MRI.isReserved(Reg))
261 ReadsPhysRegs = true;
Andrew Trick03dca5e2013-06-21 18:33:20 +0000262 else if (MOI->isDef()) {
263 for (MCRegUnitIterator Units(Reg, MRI.getTargetRegisterInfo());
264 Units.isValid(); ++Units) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000265 if (LiveRange *LR = LIS.getCachedRegUnit(*Units)) {
266 if (VNInfo *VNI = LR->getVNInfoAt(Idx))
267 LR->removeValNo(VNI);
Andrew Trick03dca5e2013-06-21 18:33:20 +0000268 }
269 }
270 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000271 continue;
272 }
273 LiveInterval &LI = LIS.getInterval(Reg);
274
275 // Shrink read registers, unless it is likely to be expensive and
276 // unlikely to change anything. We typically don't want to shrink the
277 // PIC base register that has lots of uses everywhere.
278 // Always shrink COPY uses that probably come from live range splitting.
279 if (MI->readsVirtualRegister(Reg) &&
280 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
Matthias Braun5649e252013-10-10 21:28:52 +0000281 LI.Query(Idx).isKill()))
Andrew Trickf1f99f32013-06-21 18:33:17 +0000282 ToShrink.insert(&LI);
283
284 // Remove defined value.
285 if (MOI->isDef()) {
286 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
287 if (TheDelegate)
288 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
289 LI.removeValNo(VNI);
290 if (LI.empty())
291 RegsToErase.push_back(Reg);
292 }
293 }
294 }
295
296 // Currently, we don't support DCE of physreg live ranges. If MI reads
297 // any unreserved physregs, don't erase the instruction, but turn it into
298 // a KILL instead. This way, the physreg live ranges don't end up
299 // dangling.
300 // FIXME: It would be better to have something like shrinkToUses() for
301 // physregs. That could potentially enable more DCE and it would free up
302 // the physreg. It would not happen often, though.
303 if (ReadsPhysRegs) {
304 MI->setDesc(TII.get(TargetOpcode::KILL));
305 // Remove all operands that aren't physregs.
306 for (unsigned i = MI->getNumOperands(); i; --i) {
307 const MachineOperand &MO = MI->getOperand(i-1);
308 if (MO.isReg() && TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
309 continue;
310 MI->RemoveOperand(i-1);
311 }
312 DEBUG(dbgs() << "Converted physregs to:\t" << *MI);
313 } else {
314 if (TheDelegate)
315 TheDelegate->LRE_WillEraseInstruction(MI);
316 LIS.RemoveMachineInstrFromMaps(MI);
317 MI->eraseFromParent();
318 ++NumDCEDeleted;
319 }
320
321 // Erase any virtregs that are now empty and unused. There may be <undef>
322 // uses around. Keep the empty live range in that case.
323 for (unsigned i = 0, e = RegsToErase.size(); i != e; ++i) {
324 unsigned Reg = RegsToErase[i];
325 if (LIS.hasInterval(Reg) && MRI.reg_nodbg_empty(Reg)) {
326 ToShrink.remove(&LIS.getInterval(Reg));
327 eraseVirtReg(Reg);
328 }
329 }
330}
331
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000332void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000333 ArrayRef<unsigned> RegsBeingSpilled) {
Andrew Trickf1f99f32013-06-21 18:33:17 +0000334 ToShrinkSet ToShrink;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000335
336 for (;;) {
337 // Erase all dead defs.
Andrew Trickf1f99f32013-06-21 18:33:17 +0000338 while (!Dead.empty())
339 eliminateDeadDef(Dead.pop_back_val(), ToShrink);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000340
341 if (ToShrink.empty())
342 break;
343
344 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000345 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000346 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000347 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000348 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000349 if (TheDelegate)
350 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000351 if (!LIS.shrinkToUses(LI, &Dead))
352 continue;
Andrew Trick005622f2013-06-21 18:33:14 +0000353
Pete Cooper4777ebb2011-12-12 22:16:27 +0000354 // Don't create new intervals for a register being spilled.
355 // The new intervals would have to be spilled anyway so its not worth it.
356 // Also they currently aren't spilled so creating them and not spilling
357 // them results in incorrect code.
358 bool BeingSpilled = false;
359 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
360 if (LI->reg == RegsBeingSpilled[i]) {
361 BeingSpilled = true;
362 break;
363 }
364 }
Andrew Trick005622f2013-06-21 18:33:14 +0000365
Pete Cooper4777ebb2011-12-12 22:16:27 +0000366 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000367
368 // LI may have been separated, create new intervals.
Jakob Stoklund Olesen1c6d3872013-08-14 17:28:52 +0000369 LI->RenumberValues();
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000370 ConnectedVNInfoEqClasses ConEQ(LIS);
371 unsigned NumComp = ConEQ.Classify(LI);
372 if (NumComp <= 1)
373 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000374 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000375 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000376 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
377 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000378 for (unsigned i = 1; i != NumComp; ++i) {
Mark Laceye742d682013-08-14 23:50:16 +0000379 Dups.push_back(&createEmptyIntervalFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000380 // If LI is an original interval that hasn't been split yet, make the new
381 // intervals their own originals instead of referring to LI. The original
382 // interval must contain all the split products, and LI doesn't.
383 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000384 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000385 if (TheDelegate)
386 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000387 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000388 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen7ebed912012-05-19 23:34:59 +0000389 DEBUG({
390 for (unsigned i = 0; i != NumComp; ++i)
391 dbgs() << '\t' << *Dups[i] << '\n';
392 });
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000393 }
394}
395
Mark Lacey03fe68e2013-08-14 23:50:09 +0000396// Keep track of new virtual registers created via
397// MachineRegisterInfo::createVirtualRegister.
398void
399LiveRangeEdit::MRI_NoteNewVirtualRegister(unsigned VReg)
400{
401 if (VRM)
402 VRM->grow();
403
404 NewRegs.push_back(VReg);
405}
406
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000407void
408LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
409 const MachineLoopInfo &Loops,
410 const MachineBlockFrequencyInfo &MBFI) {
411 VirtRegAuxInfo VRAI(MF, LIS, Loops, MBFI);
Mark Lacey1feb5852013-08-14 23:50:04 +0000412 for (unsigned I = 0, Size = size(); I < Size; ++I) {
413 LiveInterval &LI = LIS.getInterval(get(I));
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000414 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
415 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
416 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000417 VRAI.CalculateWeightAndHint(LI);
418 }
419}