blob: 8ca69cd6122a6fea0b817ccb13fb756e7a38805a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Evan Chenga8e29892007-01-19 07:51:42 +0000533 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000534
Evan Chengf7d87ee2010-05-21 00:43:17 +0000535 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
536 setSchedulingPreference(Sched::RegPressure);
537 else
538 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000539
540 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000541
542 if (EnableARMCodePlacement)
543 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
547 switch (Opcode) {
548 default: return 0;
549 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000550 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
551 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000552 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000553 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
554 case ARMISD::tCALL: return "ARMISD::tCALL";
555 case ARMISD::BRCOND: return "ARMISD::BRCOND";
556 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000557 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000558 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
559 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
560 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000561 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ARMISD::CMPFP: return "ARMISD::CMPFP";
563 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
564 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
565 case ARMISD::CMOV: return "ARMISD::CMOV";
566 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000567
Jim Grosbach3482c802010-01-18 19:58:49 +0000568 case ARMISD::RBIT: return "ARMISD::RBIT";
569
Bob Wilson76a312b2010-03-19 22:51:32 +0000570 case ARMISD::FTOSI: return "ARMISD::FTOSI";
571 case ARMISD::FTOUI: return "ARMISD::FTOUI";
572 case ARMISD::SITOF: return "ARMISD::SITOF";
573 case ARMISD::UITOF: return "ARMISD::UITOF";
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
576 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
577 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000578
Jim Grosbache5165492009-11-09 00:11:35 +0000579 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
580 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000581
Evan Chengc5942082009-10-28 06:55:03 +0000582 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
583 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
584
Dale Johannesen51e28e62010-06-03 21:09:53 +0000585 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
586
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000587 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000588
Evan Cheng86198642009-08-07 00:34:42 +0000589 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
590
Jim Grosbach3728e962009-12-10 00:11:09 +0000591 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
592 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
593
Bob Wilson5bafff32009-06-22 23:27:02 +0000594 case ARMISD::VCEQ: return "ARMISD::VCEQ";
595 case ARMISD::VCGE: return "ARMISD::VCGE";
596 case ARMISD::VCGEU: return "ARMISD::VCGEU";
597 case ARMISD::VCGT: return "ARMISD::VCGT";
598 case ARMISD::VCGTU: return "ARMISD::VCGTU";
599 case ARMISD::VTST: return "ARMISD::VTST";
600
601 case ARMISD::VSHL: return "ARMISD::VSHL";
602 case ARMISD::VSHRs: return "ARMISD::VSHRs";
603 case ARMISD::VSHRu: return "ARMISD::VSHRu";
604 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
605 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
606 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
607 case ARMISD::VSHRN: return "ARMISD::VSHRN";
608 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
609 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
610 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
611 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
612 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
613 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
614 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
615 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
616 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
617 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
618 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
619 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
620 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
621 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000622 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000623 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000624 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000625 case ARMISD::VREV64: return "ARMISD::VREV64";
626 case ARMISD::VREV32: return "ARMISD::VREV32";
627 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000628 case ARMISD::VZIP: return "ARMISD::VZIP";
629 case ARMISD::VUZP: return "ARMISD::VUZP";
630 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000631 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000632 case ARMISD::FMAX: return "ARMISD::FMAX";
633 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000634 }
635}
636
Evan Cheng06b666c2010-05-15 02:18:07 +0000637/// getRegClassFor - Return the register class that should be used for the
638/// specified value type.
639TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
640 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
641 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
642 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000643 if (Subtarget->hasNEON()) {
644 if (VT == MVT::v4i64)
645 return ARM::QQPRRegisterClass;
646 else if (VT == MVT::v8i64)
647 return ARM::QQQQPRRegisterClass;
648 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000649 return TargetLowering::getRegClassFor(VT);
650}
651
Bill Wendlingb4202b82009-07-01 18:50:55 +0000652/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000653unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000654 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000655}
656
Evan Cheng1cc39842010-05-20 23:26:43 +0000657Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000658 unsigned NumVals = N->getNumValues();
659 if (!NumVals)
660 return Sched::RegPressure;
661
662 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000663 EVT VT = N->getValueType(i);
664 if (VT.isFloatingPoint() || VT.isVector())
665 return Sched::Latency;
666 }
Evan Chengc10f5432010-05-28 23:25:23 +0000667
668 if (!N->isMachineOpcode())
669 return Sched::RegPressure;
670
671 // Load are scheduled for latency even if there instruction itinerary
672 // is not available.
673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
674 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
675 if (TID.mayLoad())
676 return Sched::Latency;
677
678 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
679 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
680 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000681 return Sched::RegPressure;
682}
683
Evan Chenga8e29892007-01-19 07:51:42 +0000684//===----------------------------------------------------------------------===//
685// Lowering Code
686//===----------------------------------------------------------------------===//
687
Evan Chenga8e29892007-01-19 07:51:42 +0000688/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
689static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
690 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000691 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000692 case ISD::SETNE: return ARMCC::NE;
693 case ISD::SETEQ: return ARMCC::EQ;
694 case ISD::SETGT: return ARMCC::GT;
695 case ISD::SETGE: return ARMCC::GE;
696 case ISD::SETLT: return ARMCC::LT;
697 case ISD::SETLE: return ARMCC::LE;
698 case ISD::SETUGT: return ARMCC::HI;
699 case ISD::SETUGE: return ARMCC::HS;
700 case ISD::SETULT: return ARMCC::LO;
701 case ISD::SETULE: return ARMCC::LS;
702 }
703}
704
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000705/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
706static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000707 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000708 CondCode2 = ARMCC::AL;
709 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000710 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000711 case ISD::SETEQ:
712 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
713 case ISD::SETGT:
714 case ISD::SETOGT: CondCode = ARMCC::GT; break;
715 case ISD::SETGE:
716 case ISD::SETOGE: CondCode = ARMCC::GE; break;
717 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000718 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000719 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
720 case ISD::SETO: CondCode = ARMCC::VC; break;
721 case ISD::SETUO: CondCode = ARMCC::VS; break;
722 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
723 case ISD::SETUGT: CondCode = ARMCC::HI; break;
724 case ISD::SETUGE: CondCode = ARMCC::PL; break;
725 case ISD::SETLT:
726 case ISD::SETULT: CondCode = ARMCC::LT; break;
727 case ISD::SETLE:
728 case ISD::SETULE: CondCode = ARMCC::LE; break;
729 case ISD::SETNE:
730 case ISD::SETUNE: CondCode = ARMCC::NE; break;
731 }
Evan Chenga8e29892007-01-19 07:51:42 +0000732}
733
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734//===----------------------------------------------------------------------===//
735// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736//===----------------------------------------------------------------------===//
737
738#include "ARMGenCallingConv.inc"
739
740// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000741static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000742 CCValAssign::LocInfo &LocInfo,
743 CCState &State, bool CanFail) {
744 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
745
746 // Try to get the first register.
747 if (unsigned Reg = State.AllocateReg(RegList, 4))
748 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
749 else {
750 // For the 2nd half of a v2f64, do not fail.
751 if (CanFail)
752 return false;
753
754 // Put the whole thing on the stack.
755 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
756 State.AllocateStack(8, 4),
757 LocVT, LocInfo));
758 return true;
759 }
760
761 // Try to get the second register.
762 if (unsigned Reg = State.AllocateReg(RegList, 4))
763 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
764 else
765 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
766 State.AllocateStack(4, 4),
767 LocVT, LocInfo));
768 return true;
769}
770
Owen Andersone50ed302009-08-10 22:56:29 +0000771static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772 CCValAssign::LocInfo &LocInfo,
773 ISD::ArgFlagsTy &ArgFlags,
774 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000775 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
776 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000778 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
779 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000780 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000781}
782
783// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000784static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 CCValAssign::LocInfo &LocInfo,
786 CCState &State, bool CanFail) {
787 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
788 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
789
790 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
791 if (Reg == 0) {
792 // For the 2nd half of a v2f64, do not just fail.
793 if (CanFail)
794 return false;
795
796 // Put the whole thing on the stack.
797 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
798 State.AllocateStack(8, 8),
799 LocVT, LocInfo));
800 return true;
801 }
802
803 unsigned i;
804 for (i = 0; i < 2; ++i)
805 if (HiRegList[i] == Reg)
806 break;
807
808 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
809 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
810 LocVT, LocInfo));
811 return true;
812}
813
Owen Andersone50ed302009-08-10 22:56:29 +0000814static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815 CCValAssign::LocInfo &LocInfo,
816 ISD::ArgFlagsTy &ArgFlags,
817 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000818 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
819 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
822 return false;
823 return true; // we handled it
824}
825
Owen Andersone50ed302009-08-10 22:56:29 +0000826static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
829 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
830
Bob Wilsone65586b2009-04-17 20:40:45 +0000831 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
832 if (Reg == 0)
833 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000834
Bob Wilsone65586b2009-04-17 20:40:45 +0000835 unsigned i;
836 for (i = 0; i < 2; ++i)
837 if (HiRegList[i] == Reg)
838 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000839
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000841 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000842 LocVT, LocInfo));
843 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844}
845
Owen Andersone50ed302009-08-10 22:56:29 +0000846static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 CCValAssign::LocInfo &LocInfo,
848 ISD::ArgFlagsTy &ArgFlags,
849 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
851 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000854 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855}
856
Owen Andersone50ed302009-08-10 22:56:29 +0000857static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 CCValAssign::LocInfo &LocInfo,
859 ISD::ArgFlagsTy &ArgFlags,
860 CCState &State) {
861 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
862 State);
863}
864
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000865/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
866/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000867CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000868 bool Return,
869 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000870 switch (CC) {
871 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000872 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000873 case CallingConv::C:
874 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000875 // Use target triple & subtarget features to do actual dispatch.
876 if (Subtarget->isAAPCS_ABI()) {
877 if (Subtarget->hasVFP2() &&
878 FloatABIType == FloatABI::Hard && !isVarArg)
879 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
880 else
881 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
882 } else
883 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000884 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000885 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000886 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000887 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000888 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000889 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000890 }
891}
892
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893/// LowerCallResult - Lower the result values of a call into the
894/// appropriate copies out of appropriate physical registers.
895SDValue
896ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000897 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898 const SmallVectorImpl<ISD::InputArg> &Ins,
899 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000900 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 // Assign locations to each value returned by this call.
903 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000905 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000906 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000907 CCAssignFnForNode(CallConv, /* Return*/ true,
908 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000909
910 // Copy all of the result registers out of their specified physreg.
911 for (unsigned i = 0; i != RVLocs.size(); ++i) {
912 CCValAssign VA = RVLocs[i];
913
Bob Wilson80915242009-04-25 00:33:20 +0000914 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000915 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000918 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000919 Chain = Lo.getValue(1);
920 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000923 InFlag);
924 Chain = Hi.getValue(1);
925 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000926 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 if (VA.getLocVT() == MVT::v2f64) {
929 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
930 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
931 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000932
933 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 Chain = Lo.getValue(1);
936 InFlag = Lo.getValue(2);
937 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 Chain = Hi.getValue(1);
940 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000941 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
943 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000946 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
947 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000948 Chain = Val.getValue(1);
949 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 }
Bob Wilson80915242009-04-25 00:33:20 +0000951
952 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000953 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000954 case CCValAssign::Full: break;
955 case CCValAssign::BCvt:
956 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
957 break;
958 }
959
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000961 }
962
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000964}
965
966/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
967/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000968/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000969/// a byval function parameter.
970/// Sometimes what we are copying is the end of a larger object, the part that
971/// does not fit in registers.
972static SDValue
973CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
974 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
975 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000977 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000978 /*isVolatile=*/false, /*AlwaysInline=*/false,
979 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000980}
981
Bob Wilsondee46d72009-04-17 20:35:10 +0000982/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000983SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
985 SDValue StackPtr, SDValue Arg,
986 DebugLoc dl, SelectionDAG &DAG,
987 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000988 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989 unsigned LocMemOffset = VA.getLocMemOffset();
990 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
991 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
992 if (Flags.isByVal()) {
993 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
994 }
995 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000996 PseudoSourceValue::getStack(), LocMemOffset,
997 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000998}
999
Dan Gohman98ca4f22009-08-05 01:29:28 +00001000void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 SDValue Chain, SDValue &Arg,
1002 RegsToPassVector &RegsToPass,
1003 CCValAssign &VA, CCValAssign &NextVA,
1004 SDValue &StackPtr,
1005 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001006 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001007
Jim Grosbache5165492009-11-09 00:11:35 +00001008 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1011
1012 if (NextVA.isRegLoc())
1013 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1014 else {
1015 assert(NextVA.isMemLoc());
1016 if (StackPtr.getNode() == 0)
1017 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1018
Dan Gohman98ca4f22009-08-05 01:29:28 +00001019 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1020 dl, DAG, NextVA,
1021 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001022 }
1023}
1024
Dan Gohman98ca4f22009-08-05 01:29:28 +00001025/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001026/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1027/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001029ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001030 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001031 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001033 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001034 const SmallVectorImpl<ISD::InputArg> &Ins,
1035 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001036 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001037 MachineFunction &MF = DAG.getMachineFunction();
1038 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1039 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001040 // Temporarily disable tail calls so things don't break.
1041 if (!EnableARMTailCalls)
1042 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001043 if (isTailCall) {
1044 // Check if it's really possible to do a tail call.
1045 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1046 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001047 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001048 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1049 // detected sibcalls.
1050 if (isTailCall) {
1051 ++NumTailCalls;
1052 IsSibCall = true;
1053 }
1054 }
Evan Chenga8e29892007-01-19 07:51:42 +00001055
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 // Analyze operands of the call, assigning locations to each operand.
1057 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1059 *DAG.getContext());
1060 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001061 CCAssignFnForNode(CallConv, /* Return*/ false,
1062 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001063
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064 // Get a count of how many bytes are to be pushed on the stack.
1065 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001066
Dale Johannesen51e28e62010-06-03 21:09:53 +00001067 // For tail calls, memory operands are available in our caller's stack.
1068 if (IsSibCall)
1069 NumBytes = 0;
1070
Evan Chenga8e29892007-01-19 07:51:42 +00001071 // Adjust the stack pointer for the new arguments...
1072 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001073 if (!IsSibCall)
1074 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001075
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001076 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001080
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001082 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1084 i != e;
1085 ++i, ++realArgIdx) {
1086 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001087 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001089
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 // Promote the value if needed.
1091 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001092 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 case CCValAssign::Full: break;
1094 case CCValAssign::SExt:
1095 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1096 break;
1097 case CCValAssign::ZExt:
1098 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1099 break;
1100 case CCValAssign::AExt:
1101 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1102 break;
1103 case CCValAssign::BCvt:
1104 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1105 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001106 }
1107
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001108 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001109 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 if (VA.getLocVT() == MVT::v2f64) {
1111 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1112 DAG.getConstant(0, MVT::i32));
1113 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1114 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001117 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1118
1119 VA = ArgLocs[++i]; // skip ahead to next loc
1120 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1123 } else {
1124 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001125
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1127 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 }
1129 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132 }
1133 } else if (VA.isRegLoc()) {
1134 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001135 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1139 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001140 }
Evan Chenga8e29892007-01-19 07:51:42 +00001141 }
1142
1143 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001145 &MemOpChains[0], MemOpChains.size());
1146
1147 // Build a sequence of copy-to-reg nodes chained together with token chain
1148 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001149 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001150 // Tail call byval lowering might overwrite argument registers so in case of
1151 // tail call optimization the copies to registers are lowered later.
1152 if (!isTailCall)
1153 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1154 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1155 RegsToPass[i].second, InFlag);
1156 InFlag = Chain.getValue(1);
1157 }
Evan Chenga8e29892007-01-19 07:51:42 +00001158
Dale Johannesen51e28e62010-06-03 21:09:53 +00001159 // For tail calls lower the arguments to the 'real' stack slot.
1160 if (isTailCall) {
1161 // Force all the incoming stack arguments to be loaded from the stack
1162 // before any new outgoing arguments are stored to the stack, because the
1163 // outgoing stack slots may alias the incoming argument stack slots, and
1164 // the alias isn't otherwise explicit. This is slightly more conservative
1165 // than necessary, because it means that each store effectively depends
1166 // on every argument instead of just those arguments it would clobber.
1167
1168 // Do not flag preceeding copytoreg stuff together with the following stuff.
1169 InFlag = SDValue();
1170 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1171 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1172 RegsToPass[i].second, InFlag);
1173 InFlag = Chain.getValue(1);
1174 }
1175 InFlag =SDValue();
1176 }
1177
Bill Wendling056292f2008-09-16 21:48:12 +00001178 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1179 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1180 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001181 bool isDirect = false;
1182 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001183 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001184 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001185
1186 if (EnableARMLongCalls) {
1187 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1188 && "long-calls with non-static relocation model!");
1189 // Handle a global address or an external symbol. If it's not one of
1190 // those, the target's already in a register, so we don't need to do
1191 // anything extra.
1192 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001193 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001194 // Create a constant pool entry for the callee address
1195 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1196 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1197 ARMPCLabelIndex,
1198 ARMCP::CPValue, 0);
1199 // Get the address of the callee into a register
1200 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1201 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1202 Callee = DAG.getLoad(getPointerTy(), dl,
1203 DAG.getEntryNode(), CPAddr,
1204 PseudoSourceValue::getConstantPool(), 0,
1205 false, false, 0);
1206 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1207 const char *Sym = S->getSymbol();
1208
1209 // Create a constant pool entry for the callee address
1210 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1211 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1212 Sym, ARMPCLabelIndex, 0);
1213 // Get the address of the callee into a register
1214 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1215 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1216 Callee = DAG.getLoad(getPointerTy(), dl,
1217 DAG.getEntryNode(), CPAddr,
1218 PseudoSourceValue::getConstantPool(), 0,
1219 false, false, 0);
1220 }
1221 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001222 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001223 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001224 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001225 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001226 getTargetMachine().getRelocationModel() != Reloc::Static;
1227 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001228 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001229 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001230 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001231 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001232 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001233 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001234 ARMPCLabelIndex,
1235 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001236 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001238 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001239 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001240 PseudoSourceValue::getConstantPool(), 0,
1241 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001242 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001243 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001245 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001246 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001247 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001248 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001249 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001250 getTargetMachine().getRelocationModel() != Reloc::Static;
1251 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001252 // tBX takes a register source operand.
1253 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001254 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001255 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001256 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001257 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001258 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001260 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001261 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001262 PseudoSourceValue::getConstantPool(), 0,
1263 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001264 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001265 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001267 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001268 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001269 }
1270
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001271 // FIXME: handle tail calls differently.
1272 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001273 if (Subtarget->isThumb()) {
1274 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001275 CallOpc = ARMISD::CALL_NOLINK;
1276 else
1277 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1278 } else {
1279 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001280 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1281 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001282 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001283 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001284 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001286 InFlag = Chain.getValue(1);
1287 }
1288
Dan Gohman475871a2008-07-27 21:46:04 +00001289 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001290 Ops.push_back(Chain);
1291 Ops.push_back(Callee);
1292
1293 // Add argument registers to the end of the list so that they are known live
1294 // into the call.
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1296 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1297 RegsToPass[i].second.getValueType()));
1298
Gabor Greifba36cb52008-08-28 21:40:38 +00001299 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001300 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301
1302 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001303 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001305
Duncan Sands4bdcb612008-07-02 17:40:58 +00001306 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001308 InFlag = Chain.getValue(1);
1309
Chris Lattnere563bbc2008-10-11 22:08:30 +00001310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1311 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001313 InFlag = Chain.getValue(1);
1314
Bob Wilson1f595bb2009-04-17 19:07:39 +00001315 // Handle result values, copying them out of physregs into vregs that we
1316 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001317 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1318 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001319}
1320
Dale Johannesen51e28e62010-06-03 21:09:53 +00001321/// MatchingStackOffset - Return true if the given stack call argument is
1322/// already available in the same position (relatively) of the caller's
1323/// incoming argument stack.
1324static
1325bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1326 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1327 const ARMInstrInfo *TII) {
1328 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1329 int FI = INT_MAX;
1330 if (Arg.getOpcode() == ISD::CopyFromReg) {
1331 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1332 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1333 return false;
1334 MachineInstr *Def = MRI->getVRegDef(VR);
1335 if (!Def)
1336 return false;
1337 if (!Flags.isByVal()) {
1338 if (!TII->isLoadFromStackSlot(Def, FI))
1339 return false;
1340 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001341 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001342 }
1343 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1344 if (Flags.isByVal())
1345 // ByVal argument is passed in as a pointer but it's now being
1346 // dereferenced. e.g.
1347 // define @foo(%struct.X* %A) {
1348 // tail call @bar(%struct.X* byval %A)
1349 // }
1350 return false;
1351 SDValue Ptr = Ld->getBasePtr();
1352 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1353 if (!FINode)
1354 return false;
1355 FI = FINode->getIndex();
1356 } else
1357 return false;
1358
1359 assert(FI != INT_MAX);
1360 if (!MFI->isFixedObjectIndex(FI))
1361 return false;
1362 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1363}
1364
1365/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1366/// for tail call optimization. Targets which want to do tail call
1367/// optimization should implement this function.
1368bool
1369ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1370 CallingConv::ID CalleeCC,
1371 bool isVarArg,
1372 bool isCalleeStructRet,
1373 bool isCallerStructRet,
1374 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001375 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 const SmallVectorImpl<ISD::InputArg> &Ins,
1377 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378 const Function *CallerF = DAG.getMachineFunction().getFunction();
1379 CallingConv::ID CallerCC = CallerF->getCallingConv();
1380 bool CCMatch = CallerCC == CalleeCC;
1381
1382 // Look for obvious safe cases to perform tail call optimization that do not
1383 // require ABI changes. This is what gcc calls sibcall.
1384
Jim Grosbach7616b642010-06-16 23:45:49 +00001385 // Do not sibcall optimize vararg calls unless the call site is not passing
1386 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001387 if (isVarArg && !Outs.empty())
1388 return false;
1389
1390 // Also avoid sibcall optimization if either caller or callee uses struct
1391 // return semantics.
1392 if (isCalleeStructRet || isCallerStructRet)
1393 return false;
1394
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001395 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001396 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001397 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1398 // LR. This means if we need to reload LR, it takes an extra instructions,
1399 // which outweighs the value of the tail call; but here we don't know yet
1400 // whether LR is going to be used. Probably the right approach is to
1401 // generate the tail call here and turn it back into CALL/RET in
1402 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001403 if (Subtarget->isThumb1Only())
1404 return false;
1405
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001406 // For the moment, we can only do this to functions defined in this
1407 // compilation, or to indirect calls. A Thumb B to an ARM function,
1408 // or vice versa, is not easily fixed up in the linker unlike BL.
1409 // (We could do this by loading the address of the callee into a register;
1410 // that is an extra instruction over the direct call and burns a register
1411 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001412
1413 // It might be safe to remove this restriction on non-Darwin.
1414
1415 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1416 // but we need to make sure there are enough registers; the only valid
1417 // registers are the 4 used for parameters. We don't currently do this
1418 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001419 if (isa<ExternalSymbolSDNode>(Callee))
1420 return false;
1421
1422 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001423 const GlobalValue *GV = G->getGlobal();
1424 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001425 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001426 }
1427
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428 // If the calling conventions do not match, then we'd better make sure the
1429 // results are returned in the same way as what the caller expects.
1430 if (!CCMatch) {
1431 SmallVector<CCValAssign, 16> RVLocs1;
1432 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1433 RVLocs1, *DAG.getContext());
1434 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1435
1436 SmallVector<CCValAssign, 16> RVLocs2;
1437 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1438 RVLocs2, *DAG.getContext());
1439 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1440
1441 if (RVLocs1.size() != RVLocs2.size())
1442 return false;
1443 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1444 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1445 return false;
1446 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1447 return false;
1448 if (RVLocs1[i].isRegLoc()) {
1449 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1450 return false;
1451 } else {
1452 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1453 return false;
1454 }
1455 }
1456 }
1457
1458 // If the callee takes no arguments then go on to check the results of the
1459 // call.
1460 if (!Outs.empty()) {
1461 // Check if stack adjustment is needed. For now, do not do this if any
1462 // argument is passed on the stack.
1463 SmallVector<CCValAssign, 16> ArgLocs;
1464 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1465 ArgLocs, *DAG.getContext());
1466 CCInfo.AnalyzeCallOperands(Outs,
1467 CCAssignFnForNode(CalleeCC, false, isVarArg));
1468 if (CCInfo.getNextStackOffset()) {
1469 MachineFunction &MF = DAG.getMachineFunction();
1470
1471 // Check if the arguments are already laid out in the right way as
1472 // the caller's fixed stack objects.
1473 MachineFrameInfo *MFI = MF.getFrameInfo();
1474 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1475 const ARMInstrInfo *TII =
1476 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001477 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1478 i != e;
1479 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001480 CCValAssign &VA = ArgLocs[i];
1481 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001482 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001483 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484 if (VA.getLocInfo() == CCValAssign::Indirect)
1485 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001486 if (VA.needsCustom()) {
1487 // f64 and vector types are split into multiple registers or
1488 // register/stack-slot combinations. The types will not match
1489 // the registers; give up on memory f64 refs until we figure
1490 // out what to do about this.
1491 if (!VA.isRegLoc())
1492 return false;
1493 if (!ArgLocs[++i].isRegLoc())
1494 return false;
1495 if (RegVT == MVT::v2f64) {
1496 if (!ArgLocs[++i].isRegLoc())
1497 return false;
1498 if (!ArgLocs[++i].isRegLoc())
1499 return false;
1500 }
1501 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001502 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1503 MFI, MRI, TII))
1504 return false;
1505 }
1506 }
1507 }
1508 }
1509
1510 return true;
1511}
1512
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513SDValue
1514ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001515 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001517 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001518 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001519
Bob Wilsondee46d72009-04-17 20:35:10 +00001520 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001521 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001522
Bob Wilsondee46d72009-04-17 20:35:10 +00001523 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1525 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001526
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001528 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1529 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001530
1531 // If this is the first return lowered for this function, add
1532 // the regs to the liveout set for the function.
1533 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1534 for (unsigned i = 0; i != RVLocs.size(); ++i)
1535 if (RVLocs[i].isRegLoc())
1536 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001537 }
1538
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 SDValue Flag;
1540
1541 // Copy the result values into the output registers.
1542 for (unsigned i = 0, realRVLocIdx = 0;
1543 i != RVLocs.size();
1544 ++i, ++realRVLocIdx) {
1545 CCValAssign &VA = RVLocs[i];
1546 assert(VA.isRegLoc() && "Can only return in registers!");
1547
Dan Gohmanc9403652010-07-07 15:54:55 +00001548 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001549
1550 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001551 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001552 case CCValAssign::Full: break;
1553 case CCValAssign::BCvt:
1554 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1555 break;
1556 }
1557
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001560 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1562 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001563 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001565
1566 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1567 Flag = Chain.getValue(1);
1568 VA = RVLocs[++i]; // skip ahead to next loc
1569 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1570 HalfGPRs.getValue(1), Flag);
1571 Flag = Chain.getValue(1);
1572 VA = RVLocs[++i]; // skip ahead to next loc
1573
1574 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1576 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 }
1578 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1579 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001580 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001582 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001583 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001584 VA = RVLocs[++i]; // skip ahead to next loc
1585 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1586 Flag);
1587 } else
1588 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1589
Bob Wilsondee46d72009-04-17 20:35:10 +00001590 // Guarantee that all emitted copies are
1591 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001592 Flag = Chain.getValue(1);
1593 }
1594
1595 SDValue result;
1596 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001598 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001600
1601 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001602}
1603
Bob Wilsonb62d2572009-11-03 00:02:05 +00001604// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1605// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1606// one of the above mentioned nodes. It has to be wrapped because otherwise
1607// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1608// be used to form addressing mode. These wrapped nodes will be selected
1609// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001610static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001612 // FIXME there is no actual debug info here
1613 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001614 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001616 if (CP->isMachineConstantPoolEntry())
1617 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1618 CP->getAlignment());
1619 else
1620 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1621 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001623}
1624
Dan Gohmand858e902010-04-17 15:26:15 +00001625SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1626 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001627 MachineFunction &MF = DAG.getMachineFunction();
1628 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1629 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001630 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001631 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001632 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001633 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1634 SDValue CPAddr;
1635 if (RelocM == Reloc::Static) {
1636 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1637 } else {
1638 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001639 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001640 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1641 ARMCP::CPBlockAddress,
1642 PCAdj);
1643 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1644 }
1645 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1646 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001647 PseudoSourceValue::getConstantPool(), 0,
1648 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001649 if (RelocM == Reloc::Static)
1650 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001651 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001652 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001653}
1654
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001655// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001656SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001657ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001658 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001659 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001661 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001662 MachineFunction &MF = DAG.getMachineFunction();
1663 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1664 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001665 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001666 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001667 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001668 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001670 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001671 PseudoSourceValue::getConstantPool(), 0,
1672 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001673 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001674
Evan Chenge7e0d622009-11-06 22:24:13 +00001675 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001676 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001677
1678 // call __tls_get_addr.
1679 ArgListTy Args;
1680 ArgListEntry Entry;
1681 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001682 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001683 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001684 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001685 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001686 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1687 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001689 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001690 return CallResult.first;
1691}
1692
1693// Lower ISD::GlobalTLSAddress using the "initial exec" or
1694// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001695SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001696ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001697 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001698 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001699 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SDValue Offset;
1701 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001702 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001703 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001704 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001705
Chris Lattner4fb63d02009-07-15 04:12:33 +00001706 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001707 MachineFunction &MF = DAG.getMachineFunction();
1708 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1709 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1710 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001711 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1712 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001713 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001714 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001715 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001716 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001717 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001718 PseudoSourceValue::getConstantPool(), 0,
1719 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001720 Chain = Offset.getValue(1);
1721
Evan Chenge7e0d622009-11-06 22:24:13 +00001722 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001723 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001724
Evan Cheng9eda6892009-10-31 03:39:36 +00001725 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001726 PseudoSourceValue::getConstantPool(), 0,
1727 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001728 } else {
1729 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001730 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001731 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001733 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001734 PseudoSourceValue::getConstantPool(), 0,
1735 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001736 }
1737
1738 // The address of the thread local variable is the add of the thread
1739 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001740 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741}
1742
Dan Gohman475871a2008-07-27 21:46:04 +00001743SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001744ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001745 // TODO: implement the "local dynamic" model
1746 assert(Subtarget->isTargetELF() &&
1747 "TLS not implemented for non-ELF targets");
1748 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1749 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1750 // otherwise use the "Local Exec" TLS Model
1751 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1752 return LowerToTLSGeneralDynamicModel(GA, DAG);
1753 else
1754 return LowerToTLSExecModels(GA, DAG);
1755}
1756
Dan Gohman475871a2008-07-27 21:46:04 +00001757SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001758 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001760 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001761 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001762 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1763 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001764 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001765 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001766 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001767 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001769 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001770 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001771 PseudoSourceValue::getConstantPool(), 0,
1772 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001773 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001774 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001776 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001777 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001778 PseudoSourceValue::getGOT(), 0,
1779 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001780 return Result;
1781 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001782 // If we have T2 ops, we can materialize the address directly via movt/movw
1783 // pair. This is always cheaper.
1784 if (Subtarget->useMovt()) {
1785 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001786 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001787 } else {
1788 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1789 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1790 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001791 PseudoSourceValue::getConstantPool(), 0,
1792 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001793 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001794 }
1795}
1796
Dan Gohman475871a2008-07-27 21:46:04 +00001797SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001798 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001799 MachineFunction &MF = DAG.getMachineFunction();
1800 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1801 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001802 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001803 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001804 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001805 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001807 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001808 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001809 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001810 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001811 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1812 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001813 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001814 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001817
Evan Cheng9eda6892009-10-31 03:39:36 +00001818 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001819 PseudoSourceValue::getConstantPool(), 0,
1820 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001822
1823 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001824 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001825 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001827
Evan Cheng63476a82009-09-03 07:04:02 +00001828 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001829 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001830 PseudoSourceValue::getGOT(), 0,
1831 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001832
1833 return Result;
1834}
1835
Dan Gohman475871a2008-07-27 21:46:04 +00001836SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001837 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001838 assert(Subtarget->isTargetELF() &&
1839 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001840 MachineFunction &MF = DAG.getMachineFunction();
1841 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1842 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001843 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001844 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001845 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001846 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1847 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001848 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001849 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001851 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001852 PseudoSourceValue::getConstantPool(), 0,
1853 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001854 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001855 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001856}
1857
Jim Grosbach0e0da732009-05-12 23:59:14 +00001858SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001859ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1860 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001861 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001862 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1863 Op.getOperand(1), Val);
1864}
1865
1866SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001867ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1868 DebugLoc dl = Op.getDebugLoc();
1869 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1870 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1871}
1872
1873SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001874ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001875 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001876 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001877 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001878 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001879 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001880 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001881 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001882 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1883 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001884 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001885 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001886 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1887 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001888 EVT PtrVT = getPointerTy();
1889 DebugLoc dl = Op.getDebugLoc();
1890 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1891 SDValue CPAddr;
1892 unsigned PCAdj = (RelocM != Reloc::PIC_)
1893 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001894 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001895 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1896 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001897 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001899 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001900 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001901 PseudoSourceValue::getConstantPool(), 0,
1902 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001903
1904 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001905 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001906 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1907 }
1908 return Result;
1909 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001910 }
1911}
1912
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001913static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001914 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001915 DebugLoc dl = Op.getDebugLoc();
1916 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001917 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001918 // v6 and v7 can both handle barriers directly, but need handled a bit
1919 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1920 // never get here.
1921 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1922 if (Subtarget->hasV7Ops())
1923 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1924 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1925 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1926 DAG.getConstant(0, MVT::i32));
1927 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1928 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001929}
1930
Dan Gohman1e93df62010-04-17 14:41:14 +00001931static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1932 MachineFunction &MF = DAG.getMachineFunction();
1933 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1934
Evan Chenga8e29892007-01-19 07:51:42 +00001935 // vastart just stores the address of the VarArgsFrameIndex slot into the
1936 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001937 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001938 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001939 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001940 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001941 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1942 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001943}
1944
Dan Gohman475871a2008-07-27 21:46:04 +00001945SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001946ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1947 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001948 SDNode *Node = Op.getNode();
1949 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001950 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001951 SDValue Chain = Op.getOperand(0);
1952 SDValue Size = Op.getOperand(1);
1953 SDValue Align = Op.getOperand(2);
1954
1955 // Chain the dynamic stack allocation so that it doesn't modify the stack
1956 // pointer when other instructions are using the stack.
1957 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1958
1959 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1960 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1961 if (AlignVal > StackAlign)
1962 // Do this now since selection pass cannot introduce new target
1963 // independent node.
1964 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1965
1966 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1967 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1968 // do even more horrible hack later.
1969 MachineFunction &MF = DAG.getMachineFunction();
1970 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1971 if (AFI->isThumb1OnlyFunction()) {
1972 bool Negate = true;
1973 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1974 if (C) {
1975 uint32_t Val = C->getZExtValue();
1976 if (Val <= 508 && ((Val & 3) == 0))
1977 Negate = false;
1978 }
1979 if (Negate)
1980 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1981 }
1982
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001984 SDValue Ops1[] = { Chain, Size, Align };
1985 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1986 Chain = Res.getValue(1);
1987 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1988 DAG.getIntPtrConstant(0, true), SDValue());
1989 SDValue Ops2[] = { Res, Chain };
1990 return DAG.getMergeValues(Ops2, 2, dl);
1991}
1992
1993SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001994ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1995 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001996 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001997 MachineFunction &MF = DAG.getMachineFunction();
1998 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1999
2000 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002001 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 RC = ARM::tGPRRegisterClass;
2003 else
2004 RC = ARM::GPRRegisterClass;
2005
2006 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002007 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002009
2010 SDValue ArgValue2;
2011 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002012 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002013 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002014
2015 // Create load node to retrieve arguments from the stack.
2016 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002017 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002018 PseudoSourceValue::getFixedStack(FI), 0,
2019 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002020 } else {
2021 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 }
2024
Jim Grosbache5165492009-11-09 00:11:35 +00002025 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002026}
2027
2028SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002030 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 const SmallVectorImpl<ISD::InputArg>
2032 &Ins,
2033 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002034 SmallVectorImpl<SDValue> &InVals)
2035 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002036
Bob Wilson1f595bb2009-04-17 19:07:39 +00002037 MachineFunction &MF = DAG.getMachineFunction();
2038 MachineFrameInfo *MFI = MF.getFrameInfo();
2039
Bob Wilson1f595bb2009-04-17 19:07:39 +00002040 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2041
2042 // Assign locations to all of the incoming arguments.
2043 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2045 *DAG.getContext());
2046 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002047 CCAssignFnForNode(CallConv, /* Return*/ false,
2048 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002049
2050 SmallVector<SDValue, 16> ArgValues;
2051
2052 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2053 CCValAssign &VA = ArgLocs[i];
2054
Bob Wilsondee46d72009-04-17 20:35:10 +00002055 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002056 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002057 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002058
Bob Wilson5bafff32009-06-22 23:27:02 +00002059 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002060 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002061 // f64 and vector types are split up into multiple registers or
2062 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002067 SDValue ArgValue2;
2068 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002069 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002070 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2071 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2072 PseudoSourceValue::getFixedStack(FI), 0,
2073 false, false, 0);
2074 } else {
2075 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2076 Chain, DAG, dl);
2077 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2079 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2083 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002085
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 } else {
2087 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002088
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002094 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002096 RC = (AFI->isThumb1OnlyFunction() ?
2097 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002098 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002099 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
2101 // Transform the arguments in physical registers into virtual ones.
2102 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002104 }
2105
2106 // If this is an 8 or 16-bit value, it is really passed promoted
2107 // to 32 bits. Insert an assert[sz]ext to capture this, then
2108 // truncate to the right size.
2109 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002110 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002111 case CCValAssign::Full: break;
2112 case CCValAssign::BCvt:
2113 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2114 break;
2115 case CCValAssign::SExt:
2116 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2117 DAG.getValueType(VA.getValVT()));
2118 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2119 break;
2120 case CCValAssign::ZExt:
2121 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2122 DAG.getValueType(VA.getValVT()));
2123 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2124 break;
2125 }
2126
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002128
2129 } else { // VA.isRegLoc()
2130
2131 // sanity check
2132 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002134
2135 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002136 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002137
Bob Wilsondee46d72009-04-17 20:35:10 +00002138 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002140 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002141 PseudoSourceValue::getFixedStack(FI), 0,
2142 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002143 }
2144 }
2145
2146 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002147 if (isVarArg) {
2148 static const unsigned GPRArgRegs[] = {
2149 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2150 };
2151
Bob Wilsondee46d72009-04-17 20:35:10 +00002152 unsigned NumGPRs = CCInfo.getFirstUnallocated
2153 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002154
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002155 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2156 unsigned VARegSize = (4 - NumGPRs) * 4;
2157 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002158 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002159 if (VARegSaveSize) {
2160 // If this function is vararg, store any remaining integer argument regs
2161 // to their spots on the stack so that they may be loaded by deferencing
2162 // the result of va_next.
2163 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002164 AFI->setVarArgsFrameIndex(
2165 MFI->CreateFixedObject(VARegSaveSize,
2166 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002167 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002168 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2169 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002170
Dan Gohman475871a2008-07-27 21:46:04 +00002171 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002172 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002173 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002174 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002175 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002176 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002177 RC = ARM::GPRRegisterClass;
2178
Bob Wilson998e1252009-04-20 18:36:57 +00002179 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002181 SDValue Store =
2182 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002183 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2184 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002185 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002186 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002187 DAG.getConstant(4, getPointerTy()));
2188 }
2189 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002192 } else
2193 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002194 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002195 }
2196
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002198}
2199
2200/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002201static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002202 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002203 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002204 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002205 // Maybe this has already been legalized into the constant pool?
2206 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002208 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002209 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002210 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002211 }
2212 }
2213 return false;
2214}
2215
Evan Chenga8e29892007-01-19 07:51:42 +00002216/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2217/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002218SDValue
2219ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002220 SDValue &ARMCC, SelectionDAG &DAG,
2221 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002222 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002223 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002224 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002225 // Constant does not fit, try adjusting it by one?
2226 switch (CC) {
2227 default: break;
2228 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002229 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002230 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002231 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002233 }
2234 break;
2235 case ISD::SETULT:
2236 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002237 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002238 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002240 }
2241 break;
2242 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002243 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002244 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002245 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002247 }
2248 break;
2249 case ISD::SETULE:
2250 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002251 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002252 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002254 }
2255 break;
2256 }
2257 }
2258 }
2259
2260 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002261 ARMISD::NodeType CompareType;
2262 switch (CondCode) {
2263 default:
2264 CompareType = ARMISD::CMP;
2265 break;
2266 case ARMCC::EQ:
2267 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002268 // Uses only Z Flag
2269 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002270 break;
2271 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2273 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002274}
2275
Evan Cheng515fe3a2010-07-08 02:08:50 +00002276static bool canBitcastToInt(SDNode *Op) {
2277 return Op->hasOneUse() &&
2278 ISD::isNormalLoad(Op) &&
2279 Op->getValueType(0) == MVT::f32;
2280}
2281
2282static SDValue bitcastToInt(SDValue Op, SelectionDAG &DAG) {
2283 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2284 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2285 Ld->getChain(), Ld->getBasePtr(),
2286 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2287 Ld->isVolatile(), Ld->isNonTemporal(),
2288 Ld->getAlignment());
2289
2290 llvm_unreachable("Unknown VFP cmp argument!");
2291}
2292
Evan Chenga8e29892007-01-19 07:51:42 +00002293/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002294SDValue
2295ARMTargetLowering::getVFPCmp(SDValue &LHS, SDValue &RHS, ISD::CondCode CC,
2296 SDValue &ARMCC, SelectionDAG &DAG,
2297 DebugLoc dl) const {
Evan Cheng4ff7ab62010-07-08 06:01:49 +00002298 if (UnsafeFPMath &&
2299 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
Evan Cheng515fe3a2010-07-08 02:08:50 +00002300 CC == ISD::SETNE || CC == ISD::SETUNE) &&
2301 canBitcastToInt(LHS.getNode()) && canBitcastToInt(RHS.getNode())) {
Evan Cheng4ff7ab62010-07-08 06:01:49 +00002302 // If unsafe fp math optimization is enabled and there are no othter uses of
2303 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2304 // to an integer comparison.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002305 if (CC == ISD::SETOEQ)
2306 CC = ISD::SETEQ;
2307 else if (CC == ISD::SETUNE)
2308 CC = ISD::SETNE;
2309 LHS = bitcastToInt(LHS, DAG);
2310 RHS = bitcastToInt(RHS, DAG);
2311 return getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
2312 }
2313
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002315 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002317 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2319 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002320}
2321
Dan Gohmand858e902010-04-17 15:26:15 +00002322SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002323 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue LHS = Op.getOperand(0);
2325 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002326 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SDValue TrueVal = Op.getOperand(2);
2328 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002329 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002330
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002334 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002335 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002336 }
2337
2338 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002339 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002340
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2342 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002343 SDValue Cmp = getVFPCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002344 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002345 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002346 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002348 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002349 SDValue Cmp2 = getVFPCmp(LHS, RHS, CC, ARMCC2, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002350 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002351 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002352 }
2353 return Result;
2354}
2355
Dan Gohmand858e902010-04-17 15:26:15 +00002356SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002358 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue LHS = Op.getOperand(2);
2360 SDValue RHS = Op.getOperand(3);
2361 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002362 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002363
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002367 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002369 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002370 }
2371
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002373 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002374 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002375
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002377 SDValue Cmp = getVFPCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2379 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002381 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002382 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002385 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002386 }
2387 return Res;
2388}
2389
Dan Gohmand858e902010-04-17 15:26:15 +00002390SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002391 SDValue Chain = Op.getOperand(0);
2392 SDValue Table = Op.getOperand(1);
2393 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002394 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Owen Andersone50ed302009-08-10 22:56:29 +00002396 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002397 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2398 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002399 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002402 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2403 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002404 if (Subtarget->isThumb2()) {
2405 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2406 // which does another jump to the destination. This also makes it easier
2407 // to translate it to TBB / TBH later.
2408 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002410 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002411 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002412 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002413 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002414 PseudoSourceValue::getJumpTable(), 0,
2415 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002416 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002417 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002419 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002420 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002421 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002422 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002424 }
Evan Chenga8e29892007-01-19 07:51:42 +00002425}
2426
Bob Wilson76a312b2010-03-19 22:51:32 +00002427static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2428 DebugLoc dl = Op.getDebugLoc();
2429 unsigned Opc;
2430
2431 switch (Op.getOpcode()) {
2432 default:
2433 assert(0 && "Invalid opcode!");
2434 case ISD::FP_TO_SINT:
2435 Opc = ARMISD::FTOSI;
2436 break;
2437 case ISD::FP_TO_UINT:
2438 Opc = ARMISD::FTOUI;
2439 break;
2440 }
2441 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2442 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2443}
2444
2445static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2446 EVT VT = Op.getValueType();
2447 DebugLoc dl = Op.getDebugLoc();
2448 unsigned Opc;
2449
2450 switch (Op.getOpcode()) {
2451 default:
2452 assert(0 && "Invalid opcode!");
2453 case ISD::SINT_TO_FP:
2454 Opc = ARMISD::SITOF;
2455 break;
2456 case ISD::UINT_TO_FP:
2457 Opc = ARMISD::UITOF;
2458 break;
2459 }
2460
2461 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2462 return DAG.getNode(Opc, dl, VT, Op);
2463}
2464
Evan Cheng515fe3a2010-07-08 02:08:50 +00002465SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002466 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002467 SDValue Tmp0 = Op.getOperand(0);
2468 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002469 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002470 EVT VT = Op.getValueType();
2471 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002472 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002474 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
2475 SDValue Cmp = getVFPCmp(Tmp1, FP0,
2476 ISD::SETLT, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002478 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002479}
2480
Evan Cheng2457f2c2010-05-22 01:47:14 +00002481SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2482 MachineFunction &MF = DAG.getMachineFunction();
2483 MachineFrameInfo *MFI = MF.getFrameInfo();
2484 MFI->setReturnAddressIsTaken(true);
2485
2486 EVT VT = Op.getValueType();
2487 DebugLoc dl = Op.getDebugLoc();
2488 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2489 if (Depth) {
2490 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2491 SDValue Offset = DAG.getConstant(4, MVT::i32);
2492 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2493 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2494 NULL, 0, false, false, 0);
2495 }
2496
2497 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002498 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002499 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2500}
2501
Dan Gohmand858e902010-04-17 15:26:15 +00002502SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002503 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2504 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002505
Owen Andersone50ed302009-08-10 22:56:29 +00002506 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002507 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2508 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002509 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002510 ? ARM::R7 : ARM::R11;
2511 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2512 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002513 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2514 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002515 return FrameAddr;
2516}
2517
Bob Wilson9f3f0612010-04-17 05:30:19 +00002518/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2519/// expand a bit convert where either the source or destination type is i64 to
2520/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2521/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2522/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002523static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002524 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2525 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002526 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002527
Bob Wilson9f3f0612010-04-17 05:30:19 +00002528 // This function is only supposed to be called for i64 types, either as the
2529 // source or destination of the bit convert.
2530 EVT SrcVT = Op.getValueType();
2531 EVT DstVT = N->getValueType(0);
2532 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2533 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002534
Bob Wilson9f3f0612010-04-17 05:30:19 +00002535 // Turn i64->f64 into VMOVDRR.
2536 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2538 DAG.getConstant(0, MVT::i32));
2539 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2540 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002541 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2542 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002543 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002544
Jim Grosbache5165492009-11-09 00:11:35 +00002545 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002546 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2547 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2548 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2549 // Merge the pieces into a single i64 value.
2550 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2551 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002552
Bob Wilson9f3f0612010-04-17 05:30:19 +00002553 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002554}
2555
Bob Wilson5bafff32009-06-22 23:27:02 +00002556/// getZeroVector - Returns a vector of specified type with all zero elements.
2557///
Owen Andersone50ed302009-08-10 22:56:29 +00002558static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002559 assert(VT.isVector() && "Expected a vector type");
2560
2561 // Zero vectors are used to represent vector negation and in those cases
2562 // will be implemented with the NEON VNEG instruction. However, VNEG does
2563 // not support i64 elements, so sometimes the zero vectors will need to be
2564 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002565 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 // to their dest type. This ensures they get CSE'd.
2567 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002568 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2569 SmallVector<SDValue, 8> Ops;
2570 MVT TVT;
2571
2572 if (VT.getSizeInBits() == 64) {
2573 Ops.assign(8, Cst); TVT = MVT::v8i8;
2574 } else {
2575 Ops.assign(16, Cst); TVT = MVT::v16i8;
2576 }
2577 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002578
2579 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2580}
2581
2582/// getOnesVector - Returns a vector of specified type with all bits set.
2583///
Owen Andersone50ed302009-08-10 22:56:29 +00002584static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002585 assert(VT.isVector() && "Expected a vector type");
2586
Bob Wilson929ffa22009-10-30 20:13:25 +00002587 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002588 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002589 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002590 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2591 SmallVector<SDValue, 8> Ops;
2592 MVT TVT;
2593
2594 if (VT.getSizeInBits() == 64) {
2595 Ops.assign(8, Cst); TVT = MVT::v8i8;
2596 } else {
2597 Ops.assign(16, Cst); TVT = MVT::v16i8;
2598 }
2599 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
2601 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2602}
2603
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002604/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2605/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002606SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2607 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002608 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2609 EVT VT = Op.getValueType();
2610 unsigned VTBits = VT.getSizeInBits();
2611 DebugLoc dl = Op.getDebugLoc();
2612 SDValue ShOpLo = Op.getOperand(0);
2613 SDValue ShOpHi = Op.getOperand(1);
2614 SDValue ShAmt = Op.getOperand(2);
2615 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002616 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002617
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002618 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2619
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002620 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2621 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2622 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2623 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2624 DAG.getConstant(VTBits, MVT::i32));
2625 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2626 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002627 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002628
2629 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2630 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002631 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002632 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002633 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2634 CCR, Cmp);
2635
2636 SDValue Ops[2] = { Lo, Hi };
2637 return DAG.getMergeValues(Ops, 2, dl);
2638}
2639
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002640/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2641/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002642SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2643 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002644 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2645 EVT VT = Op.getValueType();
2646 unsigned VTBits = VT.getSizeInBits();
2647 DebugLoc dl = Op.getDebugLoc();
2648 SDValue ShOpLo = Op.getOperand(0);
2649 SDValue ShOpHi = Op.getOperand(1);
2650 SDValue ShAmt = Op.getOperand(2);
2651 SDValue ARMCC;
2652
2653 assert(Op.getOpcode() == ISD::SHL_PARTS);
2654 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2655 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2656 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2657 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2658 DAG.getConstant(VTBits, MVT::i32));
2659 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2660 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2661
2662 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2663 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2664 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002665 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002666 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2667 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2668 CCR, Cmp);
2669
2670 SDValue Ops[2] = { Lo, Hi };
2671 return DAG.getMergeValues(Ops, 2, dl);
2672}
2673
Jim Grosbach3482c802010-01-18 19:58:49 +00002674static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2675 const ARMSubtarget *ST) {
2676 EVT VT = N->getValueType(0);
2677 DebugLoc dl = N->getDebugLoc();
2678
2679 if (!ST->hasV6T2Ops())
2680 return SDValue();
2681
2682 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2683 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2684}
2685
Bob Wilson5bafff32009-06-22 23:27:02 +00002686static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2687 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002688 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 DebugLoc dl = N->getDebugLoc();
2690
2691 // Lower vector shifts on NEON to use VSHL.
2692 if (VT.isVector()) {
2693 assert(ST->hasNEON() && "unexpected vector shift");
2694
2695 // Left shifts translate directly to the vshiftu intrinsic.
2696 if (N->getOpcode() == ISD::SHL)
2697 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 N->getOperand(0), N->getOperand(1));
2700
2701 assert((N->getOpcode() == ISD::SRA ||
2702 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2703
2704 // NEON uses the same intrinsics for both left and right shifts. For
2705 // right shifts, the shift amounts are negative, so negate the vector of
2706 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002708 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2709 getZeroVector(ShiftVT, DAG, dl),
2710 N->getOperand(1));
2711 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2712 Intrinsic::arm_neon_vshifts :
2713 Intrinsic::arm_neon_vshiftu);
2714 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002715 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 N->getOperand(0), NegatedCount);
2717 }
2718
Eli Friedmance392eb2009-08-22 03:13:10 +00002719 // We can get here for a node like i32 = ISD::SHL i32, i64
2720 if (VT != MVT::i64)
2721 return SDValue();
2722
2723 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002724 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002725
Chris Lattner27a6c732007-11-24 07:07:01 +00002726 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2727 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002728 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002729 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002730
Chris Lattner27a6c732007-11-24 07:07:01 +00002731 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002732 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002733
Chris Lattner27a6c732007-11-24 07:07:01 +00002734 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002735 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002736 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002738 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002739
Chris Lattner27a6c732007-11-24 07:07:01 +00002740 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2741 // captures the result into a carry flag.
2742 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002744
Chris Lattner27a6c732007-11-24 07:07:01 +00002745 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002746 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002747
Chris Lattner27a6c732007-11-24 07:07:01 +00002748 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002749 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002750}
2751
Bob Wilson5bafff32009-06-22 23:27:02 +00002752static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2753 SDValue TmpOp0, TmpOp1;
2754 bool Invert = false;
2755 bool Swap = false;
2756 unsigned Opc = 0;
2757
2758 SDValue Op0 = Op.getOperand(0);
2759 SDValue Op1 = Op.getOperand(1);
2760 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002761 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2763 DebugLoc dl = Op.getDebugLoc();
2764
2765 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2766 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002767 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 case ISD::SETUNE:
2769 case ISD::SETNE: Invert = true; // Fallthrough
2770 case ISD::SETOEQ:
2771 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2772 case ISD::SETOLT:
2773 case ISD::SETLT: Swap = true; // Fallthrough
2774 case ISD::SETOGT:
2775 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2776 case ISD::SETOLE:
2777 case ISD::SETLE: Swap = true; // Fallthrough
2778 case ISD::SETOGE:
2779 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2780 case ISD::SETUGE: Swap = true; // Fallthrough
2781 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2782 case ISD::SETUGT: Swap = true; // Fallthrough
2783 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2784 case ISD::SETUEQ: Invert = true; // Fallthrough
2785 case ISD::SETONE:
2786 // Expand this to (OLT | OGT).
2787 TmpOp0 = Op0;
2788 TmpOp1 = Op1;
2789 Opc = ISD::OR;
2790 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2791 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2792 break;
2793 case ISD::SETUO: Invert = true; // Fallthrough
2794 case ISD::SETO:
2795 // Expand this to (OLT | OGE).
2796 TmpOp0 = Op0;
2797 TmpOp1 = Op1;
2798 Opc = ISD::OR;
2799 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2800 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2801 break;
2802 }
2803 } else {
2804 // Integer comparisons.
2805 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002806 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 case ISD::SETNE: Invert = true;
2808 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2809 case ISD::SETLT: Swap = true;
2810 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2811 case ISD::SETLE: Swap = true;
2812 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2813 case ISD::SETULT: Swap = true;
2814 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2815 case ISD::SETULE: Swap = true;
2816 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2817 }
2818
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002819 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 if (Opc == ARMISD::VCEQ) {
2821
2822 SDValue AndOp;
2823 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2824 AndOp = Op0;
2825 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2826 AndOp = Op1;
2827
2828 // Ignore bitconvert.
2829 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2830 AndOp = AndOp.getOperand(0);
2831
2832 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2833 Opc = ARMISD::VTST;
2834 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2835 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2836 Invert = !Invert;
2837 }
2838 }
2839 }
2840
2841 if (Swap)
2842 std::swap(Op0, Op1);
2843
2844 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2845
2846 if (Invert)
2847 Result = DAG.getNOT(dl, Result, VT);
2848
2849 return Result;
2850}
2851
Bob Wilsond3c42842010-06-14 22:19:57 +00002852/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2853/// valid vector constant for a NEON instruction with a "modified immediate"
2854/// operand (e.g., VMOV). If so, return either the constant being
2855/// splatted or the encoded value, depending on the DoEncode parameter. The
2856/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2857/// bits7-0=Immediate.
2858static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2859 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002860 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002861 unsigned Op, Cmode, Imm;
2862 EVT VT;
2863
Bob Wilson827b2102010-06-15 19:05:35 +00002864 // SplatBitSize is set to the smallest size that splats the vector, so a
2865 // zero vector will always have SplatBitSize == 8. However, NEON modified
2866 // immediate instructions others than VMOV do not support the 8-bit encoding
2867 // of a zero vector, and the default encoding of zero is supposed to be the
2868 // 32-bit version.
2869 if (SplatBits == 0)
2870 SplatBitSize = 32;
2871
Bob Wilson1a913ed2010-06-11 21:34:50 +00002872 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 switch (SplatBitSize) {
2874 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002875 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002876 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002877 Cmode = 0xe;
2878 Imm = SplatBits;
2879 VT = MVT::i8;
2880 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002881
2882 case 16:
2883 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002884 VT = MVT::i16;
2885 if ((SplatBits & ~0xff) == 0) {
2886 // Value = 0x00nn: Op=x, Cmode=100x.
2887 Cmode = 0x8;
2888 Imm = SplatBits;
2889 break;
2890 }
2891 if ((SplatBits & ~0xff00) == 0) {
2892 // Value = 0xnn00: Op=x, Cmode=101x.
2893 Cmode = 0xa;
2894 Imm = SplatBits >> 8;
2895 break;
2896 }
2897 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002898
2899 case 32:
2900 // NEON's 32-bit VMOV supports splat values where:
2901 // * only one byte is nonzero, or
2902 // * the least significant byte is 0xff and the second byte is nonzero, or
2903 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002904 VT = MVT::i32;
2905 if ((SplatBits & ~0xff) == 0) {
2906 // Value = 0x000000nn: Op=x, Cmode=000x.
2907 Cmode = 0;
2908 Imm = SplatBits;
2909 break;
2910 }
2911 if ((SplatBits & ~0xff00) == 0) {
2912 // Value = 0x0000nn00: Op=x, Cmode=001x.
2913 Cmode = 0x2;
2914 Imm = SplatBits >> 8;
2915 break;
2916 }
2917 if ((SplatBits & ~0xff0000) == 0) {
2918 // Value = 0x00nn0000: Op=x, Cmode=010x.
2919 Cmode = 0x4;
2920 Imm = SplatBits >> 16;
2921 break;
2922 }
2923 if ((SplatBits & ~0xff000000) == 0) {
2924 // Value = 0xnn000000: Op=x, Cmode=011x.
2925 Cmode = 0x6;
2926 Imm = SplatBits >> 24;
2927 break;
2928 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002929
2930 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002931 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2932 // Value = 0x0000nnff: Op=x, Cmode=1100.
2933 Cmode = 0xc;
2934 Imm = SplatBits >> 8;
2935 SplatBits |= 0xff;
2936 break;
2937 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002938
2939 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002940 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2941 // Value = 0x00nnffff: Op=x, Cmode=1101.
2942 Cmode = 0xd;
2943 Imm = SplatBits >> 16;
2944 SplatBits |= 0xffff;
2945 break;
2946 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002947
2948 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2949 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2950 // VMOV.I32. A (very) minor optimization would be to replicate the value
2951 // and fall through here to test for a valid 64-bit splat. But, then the
2952 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002953 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002954
2955 case 64: {
2956 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002957 if (!isVMOV)
2958 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 uint64_t BitMask = 0xff;
2960 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002961 unsigned ImmMask = 1;
2962 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002964 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002965 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 Imm |= ImmMask;
2967 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002970 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002971 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002972 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002973 // Op=1, Cmode=1110.
2974 Op = 1;
2975 Cmode = 0xe;
2976 SplatBits = Val;
2977 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 break;
2979 }
2980
Bob Wilson1a913ed2010-06-11 21:34:50 +00002981 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002982 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002983 return SDValue();
2984 }
2985
2986 if (DoEncode)
2987 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2988 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002989}
2990
Bob Wilsond3c42842010-06-14 22:19:57 +00002991
2992/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2993/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2994/// size, return the encoded value for that immediate. The ByteSize field
2995/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002996SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2997 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002998 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2999 APInt SplatBits, SplatUndef;
3000 unsigned SplatBitSize;
3001 bool HasAnyUndefs;
3002 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3003 HasAnyUndefs, ByteSize * 8))
3004 return SDValue();
3005
3006 if (SplatBitSize > ByteSize * 8)
3007 return SDValue();
3008
Bob Wilsond3c42842010-06-14 22:19:57 +00003009 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003010 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00003011}
3012
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003013static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3014 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003015 unsigned NumElts = VT.getVectorNumElements();
3016 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003017 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003018
3019 // If this is a VEXT shuffle, the immediate value is the index of the first
3020 // element. The other shuffle indices must be the successive elements after
3021 // the first one.
3022 unsigned ExpectedElt = Imm;
3023 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003024 // Increment the expected index. If it wraps around, it may still be
3025 // a VEXT but the source vectors must be swapped.
3026 ExpectedElt += 1;
3027 if (ExpectedElt == NumElts * 2) {
3028 ExpectedElt = 0;
3029 ReverseVEXT = true;
3030 }
3031
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003032 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003033 return false;
3034 }
3035
3036 // Adjust the index value if the source operands will be swapped.
3037 if (ReverseVEXT)
3038 Imm -= NumElts;
3039
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003040 return true;
3041}
3042
Bob Wilson8bb9e482009-07-26 00:39:34 +00003043/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3044/// instruction with the specified blocksize. (The order of the elements
3045/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003046static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3047 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003048 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3049 "Only possible block sizes for VREV are: 16, 32, 64");
3050
Bob Wilson8bb9e482009-07-26 00:39:34 +00003051 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003052 if (EltSz == 64)
3053 return false;
3054
3055 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003056 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003057
3058 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3059 return false;
3060
3061 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003062 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003063 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3064 return false;
3065 }
3066
3067 return true;
3068}
3069
Bob Wilsonc692cb72009-08-21 20:54:19 +00003070static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3071 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003072 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3073 if (EltSz == 64)
3074 return false;
3075
Bob Wilsonc692cb72009-08-21 20:54:19 +00003076 unsigned NumElts = VT.getVectorNumElements();
3077 WhichResult = (M[0] == 0 ? 0 : 1);
3078 for (unsigned i = 0; i < NumElts; i += 2) {
3079 if ((unsigned) M[i] != i + WhichResult ||
3080 (unsigned) M[i+1] != i + NumElts + WhichResult)
3081 return false;
3082 }
3083 return true;
3084}
3085
Bob Wilson324f4f12009-12-03 06:40:55 +00003086/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3087/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3088/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3089static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3090 unsigned &WhichResult) {
3091 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3092 if (EltSz == 64)
3093 return false;
3094
3095 unsigned NumElts = VT.getVectorNumElements();
3096 WhichResult = (M[0] == 0 ? 0 : 1);
3097 for (unsigned i = 0; i < NumElts; i += 2) {
3098 if ((unsigned) M[i] != i + WhichResult ||
3099 (unsigned) M[i+1] != i + WhichResult)
3100 return false;
3101 }
3102 return true;
3103}
3104
Bob Wilsonc692cb72009-08-21 20:54:19 +00003105static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3106 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003107 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3108 if (EltSz == 64)
3109 return false;
3110
Bob Wilsonc692cb72009-08-21 20:54:19 +00003111 unsigned NumElts = VT.getVectorNumElements();
3112 WhichResult = (M[0] == 0 ? 0 : 1);
3113 for (unsigned i = 0; i != NumElts; ++i) {
3114 if ((unsigned) M[i] != 2 * i + WhichResult)
3115 return false;
3116 }
3117
3118 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003119 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003120 return false;
3121
3122 return true;
3123}
3124
Bob Wilson324f4f12009-12-03 06:40:55 +00003125/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3126/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3127/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3128static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3129 unsigned &WhichResult) {
3130 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3131 if (EltSz == 64)
3132 return false;
3133
3134 unsigned Half = VT.getVectorNumElements() / 2;
3135 WhichResult = (M[0] == 0 ? 0 : 1);
3136 for (unsigned j = 0; j != 2; ++j) {
3137 unsigned Idx = WhichResult;
3138 for (unsigned i = 0; i != Half; ++i) {
3139 if ((unsigned) M[i + j * Half] != Idx)
3140 return false;
3141 Idx += 2;
3142 }
3143 }
3144
3145 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3146 if (VT.is64BitVector() && EltSz == 32)
3147 return false;
3148
3149 return true;
3150}
3151
Bob Wilsonc692cb72009-08-21 20:54:19 +00003152static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3153 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003154 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3155 if (EltSz == 64)
3156 return false;
3157
Bob Wilsonc692cb72009-08-21 20:54:19 +00003158 unsigned NumElts = VT.getVectorNumElements();
3159 WhichResult = (M[0] == 0 ? 0 : 1);
3160 unsigned Idx = WhichResult * NumElts / 2;
3161 for (unsigned i = 0; i != NumElts; i += 2) {
3162 if ((unsigned) M[i] != Idx ||
3163 (unsigned) M[i+1] != Idx + NumElts)
3164 return false;
3165 Idx += 1;
3166 }
3167
3168 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003169 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003170 return false;
3171
3172 return true;
3173}
3174
Bob Wilson324f4f12009-12-03 06:40:55 +00003175/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3176/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3177/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3178static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3179 unsigned &WhichResult) {
3180 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3181 if (EltSz == 64)
3182 return false;
3183
3184 unsigned NumElts = VT.getVectorNumElements();
3185 WhichResult = (M[0] == 0 ? 0 : 1);
3186 unsigned Idx = WhichResult * NumElts / 2;
3187 for (unsigned i = 0; i != NumElts; i += 2) {
3188 if ((unsigned) M[i] != Idx ||
3189 (unsigned) M[i+1] != Idx)
3190 return false;
3191 Idx += 1;
3192 }
3193
3194 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3195 if (VT.is64BitVector() && EltSz == 32)
3196 return false;
3197
3198 return true;
3199}
3200
3201
Owen Andersone50ed302009-08-10 22:56:29 +00003202static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003204 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003205 if (ConstVal->isNullValue())
3206 return getZeroVector(VT, DAG, dl);
3207 if (ConstVal->isAllOnesValue())
3208 return getOnesVector(VT, DAG, dl);
3209
Owen Andersone50ed302009-08-10 22:56:29 +00003210 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003211 if (VT.is64BitVector()) {
3212 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 case 8: CanonicalVT = MVT::v8i8; break;
3214 case 16: CanonicalVT = MVT::v4i16; break;
3215 case 32: CanonicalVT = MVT::v2i32; break;
3216 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003217 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218 }
3219 } else {
3220 assert(VT.is128BitVector() && "unknown splat vector size");
3221 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 case 8: CanonicalVT = MVT::v16i8; break;
3223 case 16: CanonicalVT = MVT::v8i16; break;
3224 case 32: CanonicalVT = MVT::v4i32; break;
3225 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003226 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003227 }
3228 }
3229
3230 // Build a canonical splat for this value.
3231 SmallVector<SDValue, 8> Ops;
3232 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3233 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3234 Ops.size());
3235 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3236}
3237
3238// If this is a case we can't handle, return null and let the default
3239// expansion code take care of it.
3240static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003241 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245 APInt SplatBits, SplatUndef;
3246 unsigned SplatBitSize;
3247 bool HasAnyUndefs;
3248 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003249 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003250 // Check if an immediate VMOV works.
3251 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3252 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003253 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003254 if (Val.getNode())
3255 return BuildSplat(Val, VT, DAG, dl);
3256 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003257 }
3258
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003259 // Scan through the operands to see if only one value is used.
3260 unsigned NumElts = VT.getVectorNumElements();
3261 bool isOnlyLowElement = true;
3262 bool usesOnlyOneValue = true;
3263 bool isConstant = true;
3264 SDValue Value;
3265 for (unsigned i = 0; i < NumElts; ++i) {
3266 SDValue V = Op.getOperand(i);
3267 if (V.getOpcode() == ISD::UNDEF)
3268 continue;
3269 if (i > 0)
3270 isOnlyLowElement = false;
3271 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3272 isConstant = false;
3273
3274 if (!Value.getNode())
3275 Value = V;
3276 else if (V != Value)
3277 usesOnlyOneValue = false;
3278 }
3279
3280 if (!Value.getNode())
3281 return DAG.getUNDEF(VT);
3282
3283 if (isOnlyLowElement)
3284 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3285
3286 // If all elements are constants, fall back to the default expansion, which
3287 // will generate a load from the constant pool.
3288 if (isConstant)
3289 return SDValue();
3290
3291 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003292 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3293 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003294 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3295
3296 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003297 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3298 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003299 if (EltSize >= 32) {
3300 // Do the expansion with floating-point types, since that is what the VFP
3301 // registers are defined to use, and since i64 is not legal.
3302 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3303 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003304 SmallVector<SDValue, 8> Ops;
3305 for (unsigned i = 0; i < NumElts; ++i)
3306 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3307 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003308 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003309 }
3310
3311 return SDValue();
3312}
3313
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003314/// isShuffleMaskLegal - Targets can use this to indicate that they only
3315/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3316/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3317/// are assumed to be legal.
3318bool
3319ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3320 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003321 if (VT.getVectorNumElements() == 4 &&
3322 (VT.is128BitVector() || VT.is64BitVector())) {
3323 unsigned PFIndexes[4];
3324 for (unsigned i = 0; i != 4; ++i) {
3325 if (M[i] < 0)
3326 PFIndexes[i] = 8;
3327 else
3328 PFIndexes[i] = M[i];
3329 }
3330
3331 // Compute the index in the perfect shuffle table.
3332 unsigned PFTableIndex =
3333 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3334 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3335 unsigned Cost = (PFEntry >> 30);
3336
3337 if (Cost <= 4)
3338 return true;
3339 }
3340
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003341 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003342 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003343
Bob Wilson53dd2452010-06-07 23:53:38 +00003344 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3345 return (EltSize >= 32 ||
3346 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003347 isVREVMask(M, VT, 64) ||
3348 isVREVMask(M, VT, 32) ||
3349 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003350 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3351 isVTRNMask(M, VT, WhichResult) ||
3352 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003353 isVZIPMask(M, VT, WhichResult) ||
3354 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3355 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3356 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003357}
3358
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003359/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3360/// the specified operations to build the shuffle.
3361static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3362 SDValue RHS, SelectionDAG &DAG,
3363 DebugLoc dl) {
3364 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3365 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3366 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3367
3368 enum {
3369 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3370 OP_VREV,
3371 OP_VDUP0,
3372 OP_VDUP1,
3373 OP_VDUP2,
3374 OP_VDUP3,
3375 OP_VEXT1,
3376 OP_VEXT2,
3377 OP_VEXT3,
3378 OP_VUZPL, // VUZP, left result
3379 OP_VUZPR, // VUZP, right result
3380 OP_VZIPL, // VZIP, left result
3381 OP_VZIPR, // VZIP, right result
3382 OP_VTRNL, // VTRN, left result
3383 OP_VTRNR // VTRN, right result
3384 };
3385
3386 if (OpNum == OP_COPY) {
3387 if (LHSID == (1*9+2)*9+3) return LHS;
3388 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3389 return RHS;
3390 }
3391
3392 SDValue OpLHS, OpRHS;
3393 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3394 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3395 EVT VT = OpLHS.getValueType();
3396
3397 switch (OpNum) {
3398 default: llvm_unreachable("Unknown shuffle opcode!");
3399 case OP_VREV:
3400 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3401 case OP_VDUP0:
3402 case OP_VDUP1:
3403 case OP_VDUP2:
3404 case OP_VDUP3:
3405 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003406 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003407 case OP_VEXT1:
3408 case OP_VEXT2:
3409 case OP_VEXT3:
3410 return DAG.getNode(ARMISD::VEXT, dl, VT,
3411 OpLHS, OpRHS,
3412 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3413 case OP_VUZPL:
3414 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003415 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003416 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3417 case OP_VZIPL:
3418 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003419 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003420 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3421 case OP_VTRNL:
3422 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003423 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3424 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003425 }
3426}
3427
Bob Wilson5bafff32009-06-22 23:27:02 +00003428static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003429 SDValue V1 = Op.getOperand(0);
3430 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003431 DebugLoc dl = Op.getDebugLoc();
3432 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003433 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003434 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003435
Bob Wilson28865062009-08-13 02:13:04 +00003436 // Convert shuffles that are directly supported on NEON to target-specific
3437 // DAG nodes, instead of keeping them as shuffles and matching them again
3438 // during code selection. This is more efficient and avoids the possibility
3439 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003440 // FIXME: floating-point vectors should be canonicalized to integer vectors
3441 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003442 SVN->getMask(ShuffleMask);
3443
Bob Wilson53dd2452010-06-07 23:53:38 +00003444 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3445 if (EltSize <= 32) {
3446 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3447 int Lane = SVN->getSplatIndex();
3448 // If this is undef splat, generate it via "just" vdup, if possible.
3449 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003450
Bob Wilson53dd2452010-06-07 23:53:38 +00003451 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3452 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3453 }
3454 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3455 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003456 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003457
3458 bool ReverseVEXT;
3459 unsigned Imm;
3460 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3461 if (ReverseVEXT)
3462 std::swap(V1, V2);
3463 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3464 DAG.getConstant(Imm, MVT::i32));
3465 }
3466
3467 if (isVREVMask(ShuffleMask, VT, 64))
3468 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3469 if (isVREVMask(ShuffleMask, VT, 32))
3470 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3471 if (isVREVMask(ShuffleMask, VT, 16))
3472 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3473
3474 // Check for Neon shuffles that modify both input vectors in place.
3475 // If both results are used, i.e., if there are two shuffles with the same
3476 // source operands and with masks corresponding to both results of one of
3477 // these operations, DAG memoization will ensure that a single node is
3478 // used for both shuffles.
3479 unsigned WhichResult;
3480 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3481 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3482 V1, V2).getValue(WhichResult);
3483 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3484 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3485 V1, V2).getValue(WhichResult);
3486 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3487 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3488 V1, V2).getValue(WhichResult);
3489
3490 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3491 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3492 V1, V1).getValue(WhichResult);
3493 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3494 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3495 V1, V1).getValue(WhichResult);
3496 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3497 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3498 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003499 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003500
Bob Wilsonc692cb72009-08-21 20:54:19 +00003501 // If the shuffle is not directly supported and it has 4 elements, use
3502 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003503 unsigned NumElts = VT.getVectorNumElements();
3504 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003505 unsigned PFIndexes[4];
3506 for (unsigned i = 0; i != 4; ++i) {
3507 if (ShuffleMask[i] < 0)
3508 PFIndexes[i] = 8;
3509 else
3510 PFIndexes[i] = ShuffleMask[i];
3511 }
3512
3513 // Compute the index in the perfect shuffle table.
3514 unsigned PFTableIndex =
3515 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003516 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3517 unsigned Cost = (PFEntry >> 30);
3518
3519 if (Cost <= 4)
3520 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3521 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003522
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003523 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003524 if (EltSize >= 32) {
3525 // Do the expansion with floating-point types, since that is what the VFP
3526 // registers are defined to use, and since i64 is not legal.
3527 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3528 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3529 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3530 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003531 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003532 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003533 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003534 Ops.push_back(DAG.getUNDEF(EltVT));
3535 else
3536 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3537 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3538 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3539 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003540 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003541 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003542 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3543 }
3544
Bob Wilson22cac0d2009-08-14 05:16:33 +00003545 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003546}
3547
Bob Wilson5bafff32009-06-22 23:27:02 +00003548static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003549 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003550 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003551 SDValue Vec = Op.getOperand(0);
3552 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003553 assert(VT == MVT::i32 &&
3554 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3555 "unexpected type for custom-lowering vector extract");
3556 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003557}
3558
Bob Wilsona6d65862009-08-03 20:36:38 +00003559static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3560 // The only time a CONCAT_VECTORS operation can have legal types is when
3561 // two 64-bit vectors are concatenated to a 128-bit vector.
3562 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3563 "unexpected CONCAT_VECTORS");
3564 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003566 SDValue Op0 = Op.getOperand(0);
3567 SDValue Op1 = Op.getOperand(1);
3568 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3570 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003571 DAG.getIntPtrConstant(0));
3572 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3574 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003575 DAG.getIntPtrConstant(1));
3576 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003577}
3578
Dan Gohmand858e902010-04-17 15:26:15 +00003579SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003580 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003581 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003582 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003583 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003584 case ISD::GlobalAddress:
3585 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3586 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003587 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003588 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3589 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003590 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003591 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003592 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003593 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003594 case ISD::SINT_TO_FP:
3595 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3596 case ISD::FP_TO_SINT:
3597 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003598 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003599 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003600 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003601 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003602 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003603 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003604 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3605 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003606 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003607 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003608 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003609 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003610 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003611 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003612 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003613 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003614 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3615 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3616 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003617 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003618 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003619 }
Dan Gohman475871a2008-07-27 21:46:04 +00003620 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003621}
3622
Duncan Sands1607f052008-12-01 11:39:25 +00003623/// ReplaceNodeResults - Replace the results of node with an illegal result
3624/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003625void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3626 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003627 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003628 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003629 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003630 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003631 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003632 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003633 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003634 Res = ExpandBIT_CONVERT(N, DAG);
3635 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003636 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003637 case ISD::SRA:
3638 Res = LowerShift(N, DAG, Subtarget);
3639 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003640 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003641 if (Res.getNode())
3642 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003643}
Chris Lattner27a6c732007-11-24 07:07:01 +00003644
Evan Chenga8e29892007-01-19 07:51:42 +00003645//===----------------------------------------------------------------------===//
3646// ARM Scheduler Hooks
3647//===----------------------------------------------------------------------===//
3648
3649MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003650ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3651 MachineBasicBlock *BB,
3652 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003653 unsigned dest = MI->getOperand(0).getReg();
3654 unsigned ptr = MI->getOperand(1).getReg();
3655 unsigned oldval = MI->getOperand(2).getReg();
3656 unsigned newval = MI->getOperand(3).getReg();
3657 unsigned scratch = BB->getParent()->getRegInfo()
3658 .createVirtualRegister(ARM::GPRRegisterClass);
3659 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3660 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003661 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003662
3663 unsigned ldrOpc, strOpc;
3664 switch (Size) {
3665 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003666 case 1:
3667 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3668 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3669 break;
3670 case 2:
3671 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3672 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3673 break;
3674 case 4:
3675 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3676 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3677 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003678 }
3679
3680 MachineFunction *MF = BB->getParent();
3681 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3682 MachineFunction::iterator It = BB;
3683 ++It; // insert the new blocks after the current block
3684
3685 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3686 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3687 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3688 MF->insert(It, loop1MBB);
3689 MF->insert(It, loop2MBB);
3690 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003691
3692 // Transfer the remainder of BB and its successor edges to exitMBB.
3693 exitMBB->splice(exitMBB->begin(), BB,
3694 llvm::next(MachineBasicBlock::iterator(MI)),
3695 BB->end());
3696 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003697
3698 // thisMBB:
3699 // ...
3700 // fallthrough --> loop1MBB
3701 BB->addSuccessor(loop1MBB);
3702
3703 // loop1MBB:
3704 // ldrex dest, [ptr]
3705 // cmp dest, oldval
3706 // bne exitMBB
3707 BB = loop1MBB;
3708 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003709 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003710 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003711 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3712 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003713 BB->addSuccessor(loop2MBB);
3714 BB->addSuccessor(exitMBB);
3715
3716 // loop2MBB:
3717 // strex scratch, newval, [ptr]
3718 // cmp scratch, #0
3719 // bne loop1MBB
3720 BB = loop2MBB;
3721 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3722 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003723 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003724 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003725 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3726 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003727 BB->addSuccessor(loop1MBB);
3728 BB->addSuccessor(exitMBB);
3729
3730 // exitMBB:
3731 // ...
3732 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003733
Dan Gohman14152b42010-07-06 20:24:04 +00003734 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003735
Jim Grosbach5278eb82009-12-11 01:42:04 +00003736 return BB;
3737}
3738
3739MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003740ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3741 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003742 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3743 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3744
3745 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003746 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003747 MachineFunction::iterator It = BB;
3748 ++It;
3749
3750 unsigned dest = MI->getOperand(0).getReg();
3751 unsigned ptr = MI->getOperand(1).getReg();
3752 unsigned incr = MI->getOperand(2).getReg();
3753 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003754
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003755 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003756 unsigned ldrOpc, strOpc;
3757 switch (Size) {
3758 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003759 case 1:
3760 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003761 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003762 break;
3763 case 2:
3764 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3765 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3766 break;
3767 case 4:
3768 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3769 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3770 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003771 }
3772
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003773 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3774 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3775 MF->insert(It, loopMBB);
3776 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003777
3778 // Transfer the remainder of BB and its successor edges to exitMBB.
3779 exitMBB->splice(exitMBB->begin(), BB,
3780 llvm::next(MachineBasicBlock::iterator(MI)),
3781 BB->end());
3782 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003783
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003784 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003785 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3786 unsigned scratch2 = (!BinOpcode) ? incr :
3787 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3788
3789 // thisMBB:
3790 // ...
3791 // fallthrough --> loopMBB
3792 BB->addSuccessor(loopMBB);
3793
3794 // loopMBB:
3795 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003796 // <binop> scratch2, dest, incr
3797 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003798 // cmp scratch, #0
3799 // bne- loopMBB
3800 // fallthrough --> exitMBB
3801 BB = loopMBB;
3802 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003803 if (BinOpcode) {
3804 // operand order needs to go the other way for NAND
3805 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3806 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3807 addReg(incr).addReg(dest)).addReg(0);
3808 else
3809 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3810 addReg(dest).addReg(incr)).addReg(0);
3811 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003812
3813 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3814 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003815 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003816 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003817 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3818 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003819
3820 BB->addSuccessor(loopMBB);
3821 BB->addSuccessor(exitMBB);
3822
3823 // exitMBB:
3824 // ...
3825 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003826
Dan Gohman14152b42010-07-06 20:24:04 +00003827 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003828
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003830}
3831
3832MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003833ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003834 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003835 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003836 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003837 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003838 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003839 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003840 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003841 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003842
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003843 case ARM::ATOMIC_LOAD_ADD_I8:
3844 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3845 case ARM::ATOMIC_LOAD_ADD_I16:
3846 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3847 case ARM::ATOMIC_LOAD_ADD_I32:
3848 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003849
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003850 case ARM::ATOMIC_LOAD_AND_I8:
3851 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3852 case ARM::ATOMIC_LOAD_AND_I16:
3853 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3854 case ARM::ATOMIC_LOAD_AND_I32:
3855 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003856
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003857 case ARM::ATOMIC_LOAD_OR_I8:
3858 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3859 case ARM::ATOMIC_LOAD_OR_I16:
3860 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3861 case ARM::ATOMIC_LOAD_OR_I32:
3862 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003863
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003864 case ARM::ATOMIC_LOAD_XOR_I8:
3865 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3866 case ARM::ATOMIC_LOAD_XOR_I16:
3867 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3868 case ARM::ATOMIC_LOAD_XOR_I32:
3869 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003870
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003871 case ARM::ATOMIC_LOAD_NAND_I8:
3872 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3873 case ARM::ATOMIC_LOAD_NAND_I16:
3874 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3875 case ARM::ATOMIC_LOAD_NAND_I32:
3876 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003877
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003878 case ARM::ATOMIC_LOAD_SUB_I8:
3879 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3880 case ARM::ATOMIC_LOAD_SUB_I16:
3881 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3882 case ARM::ATOMIC_LOAD_SUB_I32:
3883 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003884
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003885 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3886 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3887 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003888
3889 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3890 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3891 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003892
Evan Cheng007ea272009-08-12 05:17:19 +00003893 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003894 // To "insert" a SELECT_CC instruction, we actually have to insert the
3895 // diamond control-flow pattern. The incoming instruction knows the
3896 // destination vreg to set, the condition code register to branch on, the
3897 // true/false values to select between, and a branch opcode to use.
3898 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003899 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003900 ++It;
3901
3902 // thisMBB:
3903 // ...
3904 // TrueVal = ...
3905 // cmpTY ccX, r1, r2
3906 // bCC copy1MBB
3907 // fallthrough --> copy0MBB
3908 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003909 MachineFunction *F = BB->getParent();
3910 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3911 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003912 F->insert(It, copy0MBB);
3913 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003914
3915 // Transfer the remainder of BB and its successor edges to sinkMBB.
3916 sinkMBB->splice(sinkMBB->begin(), BB,
3917 llvm::next(MachineBasicBlock::iterator(MI)),
3918 BB->end());
3919 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3920
Dan Gohman258c58c2010-07-06 15:49:48 +00003921 BB->addSuccessor(copy0MBB);
3922 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003923
Dan Gohman14152b42010-07-06 20:24:04 +00003924 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3925 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3926
Evan Chenga8e29892007-01-19 07:51:42 +00003927 // copy0MBB:
3928 // %FalseValue = ...
3929 // # fallthrough to sinkMBB
3930 BB = copy0MBB;
3931
3932 // Update machine-CFG edges
3933 BB->addSuccessor(sinkMBB);
3934
3935 // sinkMBB:
3936 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3937 // ...
3938 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003939 BuildMI(*BB, BB->begin(), dl,
3940 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003941 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3942 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3943
Dan Gohman14152b42010-07-06 20:24:04 +00003944 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003945 return BB;
3946 }
Evan Cheng86198642009-08-07 00:34:42 +00003947
3948 case ARM::tANDsp:
3949 case ARM::tADDspr_:
3950 case ARM::tSUBspi_:
3951 case ARM::t2SUBrSPi_:
3952 case ARM::t2SUBrSPi12_:
3953 case ARM::t2SUBrSPs_: {
3954 MachineFunction *MF = BB->getParent();
3955 unsigned DstReg = MI->getOperand(0).getReg();
3956 unsigned SrcReg = MI->getOperand(1).getReg();
3957 bool DstIsDead = MI->getOperand(0).isDead();
3958 bool SrcIsKill = MI->getOperand(1).isKill();
3959
3960 if (SrcReg != ARM::SP) {
3961 // Copy the source to SP from virtual register.
3962 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3963 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3964 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003965 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00003966 .addReg(SrcReg, getKillRegState(SrcIsKill));
3967 }
3968
3969 unsigned OpOpc = 0;
3970 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3971 switch (MI->getOpcode()) {
3972 default:
3973 llvm_unreachable("Unexpected pseudo instruction!");
3974 case ARM::tANDsp:
3975 OpOpc = ARM::tAND;
3976 NeedPred = true;
3977 break;
3978 case ARM::tADDspr_:
3979 OpOpc = ARM::tADDspr;
3980 break;
3981 case ARM::tSUBspi_:
3982 OpOpc = ARM::tSUBspi;
3983 break;
3984 case ARM::t2SUBrSPi_:
3985 OpOpc = ARM::t2SUBrSPi;
3986 NeedPred = true; NeedCC = true;
3987 break;
3988 case ARM::t2SUBrSPi12_:
3989 OpOpc = ARM::t2SUBrSPi12;
3990 NeedPred = true;
3991 break;
3992 case ARM::t2SUBrSPs_:
3993 OpOpc = ARM::t2SUBrSPs;
3994 NeedPred = true; NeedCC = true; NeedOp3 = true;
3995 break;
3996 }
Dan Gohman14152b42010-07-06 20:24:04 +00003997 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00003998 if (OpOpc == ARM::tAND)
3999 AddDefaultT1CC(MIB);
4000 MIB.addReg(ARM::SP);
4001 MIB.addOperand(MI->getOperand(2));
4002 if (NeedOp3)
4003 MIB.addOperand(MI->getOperand(3));
4004 if (NeedPred)
4005 AddDefaultPred(MIB);
4006 if (NeedCC)
4007 AddDefaultCC(MIB);
4008
4009 // Copy the result from SP to virtual register.
4010 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4011 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4012 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004013 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004014 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4015 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004016 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004017 return BB;
4018 }
Evan Chenga8e29892007-01-19 07:51:42 +00004019 }
4020}
4021
4022//===----------------------------------------------------------------------===//
4023// ARM Optimization Hooks
4024//===----------------------------------------------------------------------===//
4025
Chris Lattnerd1980a52009-03-12 06:52:53 +00004026static
4027SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4028 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004029 SelectionDAG &DAG = DCI.DAG;
4030 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004031 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004032 unsigned Opc = N->getOpcode();
4033 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4034 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4035 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4036 ISD::CondCode CC = ISD::SETCC_INVALID;
4037
4038 if (isSlctCC) {
4039 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4040 } else {
4041 SDValue CCOp = Slct.getOperand(0);
4042 if (CCOp.getOpcode() == ISD::SETCC)
4043 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4044 }
4045
4046 bool DoXform = false;
4047 bool InvCC = false;
4048 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4049 "Bad input!");
4050
4051 if (LHS.getOpcode() == ISD::Constant &&
4052 cast<ConstantSDNode>(LHS)->isNullValue()) {
4053 DoXform = true;
4054 } else if (CC != ISD::SETCC_INVALID &&
4055 RHS.getOpcode() == ISD::Constant &&
4056 cast<ConstantSDNode>(RHS)->isNullValue()) {
4057 std::swap(LHS, RHS);
4058 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004060 Op0.getOperand(0).getValueType();
4061 bool isInt = OpVT.isInteger();
4062 CC = ISD::getSetCCInverse(CC, isInt);
4063
4064 if (!TLI.isCondCodeLegal(CC, OpVT))
4065 return SDValue(); // Inverse operator isn't legal.
4066
4067 DoXform = true;
4068 InvCC = true;
4069 }
4070
4071 if (DoXform) {
4072 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4073 if (isSlctCC)
4074 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4075 Slct.getOperand(0), Slct.getOperand(1), CC);
4076 SDValue CCOp = Slct.getOperand(0);
4077 if (InvCC)
4078 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4079 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4080 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4081 CCOp, OtherOp, Result);
4082 }
4083 return SDValue();
4084}
4085
4086/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4087static SDValue PerformADDCombine(SDNode *N,
4088 TargetLowering::DAGCombinerInfo &DCI) {
4089 // added by evan in r37685 with no testcase.
4090 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004091
Chris Lattnerd1980a52009-03-12 06:52:53 +00004092 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4093 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4094 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4095 if (Result.getNode()) return Result;
4096 }
4097 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4098 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4099 if (Result.getNode()) return Result;
4100 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004101
Chris Lattnerd1980a52009-03-12 06:52:53 +00004102 return SDValue();
4103}
4104
4105/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4106static SDValue PerformSUBCombine(SDNode *N,
4107 TargetLowering::DAGCombinerInfo &DCI) {
4108 // added by evan in r37685 with no testcase.
4109 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004110
Chris Lattnerd1980a52009-03-12 06:52:53 +00004111 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4112 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4113 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4114 if (Result.getNode()) return Result;
4115 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004116
Chris Lattnerd1980a52009-03-12 06:52:53 +00004117 return SDValue();
4118}
4119
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004120static SDValue PerformMULCombine(SDNode *N,
4121 TargetLowering::DAGCombinerInfo &DCI,
4122 const ARMSubtarget *Subtarget) {
4123 SelectionDAG &DAG = DCI.DAG;
4124
4125 if (Subtarget->isThumb1Only())
4126 return SDValue();
4127
4128 if (DAG.getMachineFunction().
4129 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4130 return SDValue();
4131
4132 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4133 return SDValue();
4134
4135 EVT VT = N->getValueType(0);
4136 if (VT != MVT::i32)
4137 return SDValue();
4138
4139 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4140 if (!C)
4141 return SDValue();
4142
4143 uint64_t MulAmt = C->getZExtValue();
4144 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4145 ShiftAmt = ShiftAmt & (32 - 1);
4146 SDValue V = N->getOperand(0);
4147 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004148
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004149 SDValue Res;
4150 MulAmt >>= ShiftAmt;
4151 if (isPowerOf2_32(MulAmt - 1)) {
4152 // (mul x, 2^N + 1) => (add (shl x, N), x)
4153 Res = DAG.getNode(ISD::ADD, DL, VT,
4154 V, DAG.getNode(ISD::SHL, DL, VT,
4155 V, DAG.getConstant(Log2_32(MulAmt-1),
4156 MVT::i32)));
4157 } else if (isPowerOf2_32(MulAmt + 1)) {
4158 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4159 Res = DAG.getNode(ISD::SUB, DL, VT,
4160 DAG.getNode(ISD::SHL, DL, VT,
4161 V, DAG.getConstant(Log2_32(MulAmt+1),
4162 MVT::i32)),
4163 V);
4164 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004165 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004166
4167 if (ShiftAmt != 0)
4168 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4169 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004170
4171 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004172 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004173 return SDValue();
4174}
4175
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004176/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4177/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004178static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004179 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004180 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004181 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004182 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004183 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004184 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004185}
4186
Bob Wilson5bafff32009-06-22 23:27:02 +00004187/// getVShiftImm - Check if this is a valid build_vector for the immediate
4188/// operand of a vector shift operation, where all the elements of the
4189/// build_vector must have the same constant integer value.
4190static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4191 // Ignore bit_converts.
4192 while (Op.getOpcode() == ISD::BIT_CONVERT)
4193 Op = Op.getOperand(0);
4194 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4195 APInt SplatBits, SplatUndef;
4196 unsigned SplatBitSize;
4197 bool HasAnyUndefs;
4198 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4199 HasAnyUndefs, ElementBits) ||
4200 SplatBitSize > ElementBits)
4201 return false;
4202 Cnt = SplatBits.getSExtValue();
4203 return true;
4204}
4205
4206/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4207/// operand of a vector shift left operation. That value must be in the range:
4208/// 0 <= Value < ElementBits for a left shift; or
4209/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004210static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004211 assert(VT.isVector() && "vector shift count is not a vector type");
4212 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4213 if (! getVShiftImm(Op, ElementBits, Cnt))
4214 return false;
4215 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4216}
4217
4218/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4219/// operand of a vector shift right operation. For a shift opcode, the value
4220/// is positive, but for an intrinsic the value count must be negative. The
4221/// absolute value must be in the range:
4222/// 1 <= |Value| <= ElementBits for a right shift; or
4223/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004224static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004225 int64_t &Cnt) {
4226 assert(VT.isVector() && "vector shift count is not a vector type");
4227 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4228 if (! getVShiftImm(Op, ElementBits, Cnt))
4229 return false;
4230 if (isIntrinsic)
4231 Cnt = -Cnt;
4232 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4233}
4234
4235/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4236static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4237 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4238 switch (IntNo) {
4239 default:
4240 // Don't do anything for most intrinsics.
4241 break;
4242
4243 // Vector shifts: check for immediate versions and lower them.
4244 // Note: This is done during DAG combining instead of DAG legalizing because
4245 // the build_vectors for 64-bit vector element shift counts are generally
4246 // not legal, and it is hard to see their values after they get legalized to
4247 // loads from a constant pool.
4248 case Intrinsic::arm_neon_vshifts:
4249 case Intrinsic::arm_neon_vshiftu:
4250 case Intrinsic::arm_neon_vshiftls:
4251 case Intrinsic::arm_neon_vshiftlu:
4252 case Intrinsic::arm_neon_vshiftn:
4253 case Intrinsic::arm_neon_vrshifts:
4254 case Intrinsic::arm_neon_vrshiftu:
4255 case Intrinsic::arm_neon_vrshiftn:
4256 case Intrinsic::arm_neon_vqshifts:
4257 case Intrinsic::arm_neon_vqshiftu:
4258 case Intrinsic::arm_neon_vqshiftsu:
4259 case Intrinsic::arm_neon_vqshiftns:
4260 case Intrinsic::arm_neon_vqshiftnu:
4261 case Intrinsic::arm_neon_vqshiftnsu:
4262 case Intrinsic::arm_neon_vqrshiftns:
4263 case Intrinsic::arm_neon_vqrshiftnu:
4264 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004265 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004266 int64_t Cnt;
4267 unsigned VShiftOpc = 0;
4268
4269 switch (IntNo) {
4270 case Intrinsic::arm_neon_vshifts:
4271 case Intrinsic::arm_neon_vshiftu:
4272 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4273 VShiftOpc = ARMISD::VSHL;
4274 break;
4275 }
4276 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4277 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4278 ARMISD::VSHRs : ARMISD::VSHRu);
4279 break;
4280 }
4281 return SDValue();
4282
4283 case Intrinsic::arm_neon_vshiftls:
4284 case Intrinsic::arm_neon_vshiftlu:
4285 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4286 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004287 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004288
4289 case Intrinsic::arm_neon_vrshifts:
4290 case Intrinsic::arm_neon_vrshiftu:
4291 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4292 break;
4293 return SDValue();
4294
4295 case Intrinsic::arm_neon_vqshifts:
4296 case Intrinsic::arm_neon_vqshiftu:
4297 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4298 break;
4299 return SDValue();
4300
4301 case Intrinsic::arm_neon_vqshiftsu:
4302 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4303 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004304 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004305
4306 case Intrinsic::arm_neon_vshiftn:
4307 case Intrinsic::arm_neon_vrshiftn:
4308 case Intrinsic::arm_neon_vqshiftns:
4309 case Intrinsic::arm_neon_vqshiftnu:
4310 case Intrinsic::arm_neon_vqshiftnsu:
4311 case Intrinsic::arm_neon_vqrshiftns:
4312 case Intrinsic::arm_neon_vqrshiftnu:
4313 case Intrinsic::arm_neon_vqrshiftnsu:
4314 // Narrowing shifts require an immediate right shift.
4315 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4316 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004317 llvm_unreachable("invalid shift count for narrowing vector shift "
4318 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004319
4320 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004321 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004322 }
4323
4324 switch (IntNo) {
4325 case Intrinsic::arm_neon_vshifts:
4326 case Intrinsic::arm_neon_vshiftu:
4327 // Opcode already set above.
4328 break;
4329 case Intrinsic::arm_neon_vshiftls:
4330 case Intrinsic::arm_neon_vshiftlu:
4331 if (Cnt == VT.getVectorElementType().getSizeInBits())
4332 VShiftOpc = ARMISD::VSHLLi;
4333 else
4334 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4335 ARMISD::VSHLLs : ARMISD::VSHLLu);
4336 break;
4337 case Intrinsic::arm_neon_vshiftn:
4338 VShiftOpc = ARMISD::VSHRN; break;
4339 case Intrinsic::arm_neon_vrshifts:
4340 VShiftOpc = ARMISD::VRSHRs; break;
4341 case Intrinsic::arm_neon_vrshiftu:
4342 VShiftOpc = ARMISD::VRSHRu; break;
4343 case Intrinsic::arm_neon_vrshiftn:
4344 VShiftOpc = ARMISD::VRSHRN; break;
4345 case Intrinsic::arm_neon_vqshifts:
4346 VShiftOpc = ARMISD::VQSHLs; break;
4347 case Intrinsic::arm_neon_vqshiftu:
4348 VShiftOpc = ARMISD::VQSHLu; break;
4349 case Intrinsic::arm_neon_vqshiftsu:
4350 VShiftOpc = ARMISD::VQSHLsu; break;
4351 case Intrinsic::arm_neon_vqshiftns:
4352 VShiftOpc = ARMISD::VQSHRNs; break;
4353 case Intrinsic::arm_neon_vqshiftnu:
4354 VShiftOpc = ARMISD::VQSHRNu; break;
4355 case Intrinsic::arm_neon_vqshiftnsu:
4356 VShiftOpc = ARMISD::VQSHRNsu; break;
4357 case Intrinsic::arm_neon_vqrshiftns:
4358 VShiftOpc = ARMISD::VQRSHRNs; break;
4359 case Intrinsic::arm_neon_vqrshiftnu:
4360 VShiftOpc = ARMISD::VQRSHRNu; break;
4361 case Intrinsic::arm_neon_vqrshiftnsu:
4362 VShiftOpc = ARMISD::VQRSHRNsu; break;
4363 }
4364
4365 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004367 }
4368
4369 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004370 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004371 int64_t Cnt;
4372 unsigned VShiftOpc = 0;
4373
4374 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4375 VShiftOpc = ARMISD::VSLI;
4376 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4377 VShiftOpc = ARMISD::VSRI;
4378 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004379 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004380 }
4381
4382 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4383 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004385 }
4386
4387 case Intrinsic::arm_neon_vqrshifts:
4388 case Intrinsic::arm_neon_vqrshiftu:
4389 // No immediate versions of these to check for.
4390 break;
4391 }
4392
4393 return SDValue();
4394}
4395
4396/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4397/// lowers them. As with the vector shift intrinsics, this is done during DAG
4398/// combining instead of DAG legalizing because the build_vectors for 64-bit
4399/// vector element shift counts are generally not legal, and it is hard to see
4400/// their values after they get legalized to loads from a constant pool.
4401static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4402 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004403 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
4405 // Nothing to be done for scalar shifts.
4406 if (! VT.isVector())
4407 return SDValue();
4408
4409 assert(ST->hasNEON() && "unexpected vector shift");
4410 int64_t Cnt;
4411
4412 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004413 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004414
4415 case ISD::SHL:
4416 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4417 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004419 break;
4420
4421 case ISD::SRA:
4422 case ISD::SRL:
4423 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4424 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4425 ARMISD::VSHRs : ARMISD::VSHRu);
4426 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004428 }
4429 }
4430 return SDValue();
4431}
4432
4433/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4434/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4435static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4436 const ARMSubtarget *ST) {
4437 SDValue N0 = N->getOperand(0);
4438
4439 // Check for sign- and zero-extensions of vector extract operations of 8-
4440 // and 16-bit vector elements. NEON supports these directly. They are
4441 // handled during DAG combining because type legalization will promote them
4442 // to 32-bit types and it is messy to recognize the operations after that.
4443 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4444 SDValue Vec = N0.getOperand(0);
4445 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT VT = N->getValueType(0);
4447 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4449
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 if (VT == MVT::i32 &&
4451 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004452 TLI.isTypeLegal(Vec.getValueType())) {
4453
4454 unsigned Opc = 0;
4455 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004456 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004457 case ISD::SIGN_EXTEND:
4458 Opc = ARMISD::VGETLANEs;
4459 break;
4460 case ISD::ZERO_EXTEND:
4461 case ISD::ANY_EXTEND:
4462 Opc = ARMISD::VGETLANEu;
4463 break;
4464 }
4465 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4466 }
4467 }
4468
4469 return SDValue();
4470}
4471
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004472/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4473/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4474static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4475 const ARMSubtarget *ST) {
4476 // If the target supports NEON, try to use vmax/vmin instructions for f32
4477 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4478 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4479 // a NaN; only do the transformation when it matches that behavior.
4480
4481 // For now only do this when using NEON for FP operations; if using VFP, it
4482 // is not obvious that the benefit outweighs the cost of switching to the
4483 // NEON pipeline.
4484 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4485 N->getValueType(0) != MVT::f32)
4486 return SDValue();
4487
4488 SDValue CondLHS = N->getOperand(0);
4489 SDValue CondRHS = N->getOperand(1);
4490 SDValue LHS = N->getOperand(2);
4491 SDValue RHS = N->getOperand(3);
4492 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4493
4494 unsigned Opcode = 0;
4495 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004496 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004497 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004498 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004499 IsReversed = true ; // x CC y ? y : x
4500 } else {
4501 return SDValue();
4502 }
4503
Bob Wilsone742bb52010-02-24 22:15:53 +00004504 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004505 switch (CC) {
4506 default: break;
4507 case ISD::SETOLT:
4508 case ISD::SETOLE:
4509 case ISD::SETLT:
4510 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004511 case ISD::SETULT:
4512 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004513 // If LHS is NaN, an ordered comparison will be false and the result will
4514 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4515 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4516 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4517 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4518 break;
4519 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4520 // will return -0, so vmin can only be used for unsafe math or if one of
4521 // the operands is known to be nonzero.
4522 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4523 !UnsafeFPMath &&
4524 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4525 break;
4526 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004527 break;
4528
4529 case ISD::SETOGT:
4530 case ISD::SETOGE:
4531 case ISD::SETGT:
4532 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004533 case ISD::SETUGT:
4534 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004535 // If LHS is NaN, an ordered comparison will be false and the result will
4536 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4537 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4538 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4539 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4540 break;
4541 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4542 // will return +0, so vmax can only be used for unsafe math or if one of
4543 // the operands is known to be nonzero.
4544 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4545 !UnsafeFPMath &&
4546 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4547 break;
4548 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004549 break;
4550 }
4551
4552 if (!Opcode)
4553 return SDValue();
4554 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4555}
4556
Dan Gohman475871a2008-07-27 21:46:04 +00004557SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004558 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004559 switch (N->getOpcode()) {
4560 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004561 case ISD::ADD: return PerformADDCombine(N, DCI);
4562 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004563 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004564 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004565 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004566 case ISD::SHL:
4567 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004568 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004569 case ISD::SIGN_EXTEND:
4570 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004571 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4572 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004573 }
Dan Gohman475871a2008-07-27 21:46:04 +00004574 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004575}
4576
Bill Wendlingaf566342009-08-15 21:21:19 +00004577bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4578 if (!Subtarget->hasV6Ops())
4579 // Pre-v6 does not support unaligned mem access.
4580 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004581
4582 // v6+ may or may not support unaligned mem access depending on the system
4583 // configuration.
4584 // FIXME: This is pretty conservative. Should we provide cmdline option to
4585 // control the behaviour?
4586 if (!Subtarget->isTargetDarwin())
4587 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004588
4589 switch (VT.getSimpleVT().SimpleTy) {
4590 default:
4591 return false;
4592 case MVT::i8:
4593 case MVT::i16:
4594 case MVT::i32:
4595 return true;
4596 // FIXME: VLD1 etc with standard alignment is legal.
4597 }
4598}
4599
Evan Chenge6c835f2009-08-14 20:09:37 +00004600static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4601 if (V < 0)
4602 return false;
4603
4604 unsigned Scale = 1;
4605 switch (VT.getSimpleVT().SimpleTy) {
4606 default: return false;
4607 case MVT::i1:
4608 case MVT::i8:
4609 // Scale == 1;
4610 break;
4611 case MVT::i16:
4612 // Scale == 2;
4613 Scale = 2;
4614 break;
4615 case MVT::i32:
4616 // Scale == 4;
4617 Scale = 4;
4618 break;
4619 }
4620
4621 if ((V & (Scale - 1)) != 0)
4622 return false;
4623 V /= Scale;
4624 return V == (V & ((1LL << 5) - 1));
4625}
4626
4627static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4628 const ARMSubtarget *Subtarget) {
4629 bool isNeg = false;
4630 if (V < 0) {
4631 isNeg = true;
4632 V = - V;
4633 }
4634
4635 switch (VT.getSimpleVT().SimpleTy) {
4636 default: return false;
4637 case MVT::i1:
4638 case MVT::i8:
4639 case MVT::i16:
4640 case MVT::i32:
4641 // + imm12 or - imm8
4642 if (isNeg)
4643 return V == (V & ((1LL << 8) - 1));
4644 return V == (V & ((1LL << 12) - 1));
4645 case MVT::f32:
4646 case MVT::f64:
4647 // Same as ARM mode. FIXME: NEON?
4648 if (!Subtarget->hasVFP2())
4649 return false;
4650 if ((V & 3) != 0)
4651 return false;
4652 V >>= 2;
4653 return V == (V & ((1LL << 8) - 1));
4654 }
4655}
4656
Evan Chengb01fad62007-03-12 23:30:29 +00004657/// isLegalAddressImmediate - Return true if the integer value can be used
4658/// as the offset of the target addressing mode for load / store of the
4659/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004660static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004661 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004662 if (V == 0)
4663 return true;
4664
Evan Cheng65011532009-03-09 19:15:00 +00004665 if (!VT.isSimple())
4666 return false;
4667
Evan Chenge6c835f2009-08-14 20:09:37 +00004668 if (Subtarget->isThumb1Only())
4669 return isLegalT1AddressImmediate(V, VT);
4670 else if (Subtarget->isThumb2())
4671 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004672
Evan Chenge6c835f2009-08-14 20:09:37 +00004673 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004674 if (V < 0)
4675 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004677 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 case MVT::i1:
4679 case MVT::i8:
4680 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004681 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004682 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004684 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004685 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 case MVT::f32:
4687 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004688 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004689 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004690 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004691 return false;
4692 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004693 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004694 }
Evan Chenga8e29892007-01-19 07:51:42 +00004695}
4696
Evan Chenge6c835f2009-08-14 20:09:37 +00004697bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4698 EVT VT) const {
4699 int Scale = AM.Scale;
4700 if (Scale < 0)
4701 return false;
4702
4703 switch (VT.getSimpleVT().SimpleTy) {
4704 default: return false;
4705 case MVT::i1:
4706 case MVT::i8:
4707 case MVT::i16:
4708 case MVT::i32:
4709 if (Scale == 1)
4710 return true;
4711 // r + r << imm
4712 Scale = Scale & ~1;
4713 return Scale == 2 || Scale == 4 || Scale == 8;
4714 case MVT::i64:
4715 // r + r
4716 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4717 return true;
4718 return false;
4719 case MVT::isVoid:
4720 // Note, we allow "void" uses (basically, uses that aren't loads or
4721 // stores), because arm allows folding a scale into many arithmetic
4722 // operations. This should be made more precise and revisited later.
4723
4724 // Allow r << imm, but the imm has to be a multiple of two.
4725 if (Scale & 1) return false;
4726 return isPowerOf2_32(Scale);
4727 }
4728}
4729
Chris Lattner37caf8c2007-04-09 23:33:39 +00004730/// isLegalAddressingMode - Return true if the addressing mode represented
4731/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004732bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004733 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004734 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004735 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004736 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004737
Chris Lattner37caf8c2007-04-09 23:33:39 +00004738 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004739 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004740 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004741
Chris Lattner37caf8c2007-04-09 23:33:39 +00004742 switch (AM.Scale) {
4743 case 0: // no scale reg, must be "r+i" or "r", or "i".
4744 break;
4745 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004746 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004747 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004748 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004749 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004750 // ARM doesn't support any R+R*scale+imm addr modes.
4751 if (AM.BaseOffs)
4752 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004753
Bob Wilson2c7dab12009-04-08 17:55:28 +00004754 if (!VT.isSimple())
4755 return false;
4756
Evan Chenge6c835f2009-08-14 20:09:37 +00004757 if (Subtarget->isThumb2())
4758 return isLegalT2ScaledAddressingMode(AM, VT);
4759
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004760 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004762 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 case MVT::i1:
4764 case MVT::i8:
4765 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004766 if (Scale < 0) Scale = -Scale;
4767 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004768 return true;
4769 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004770 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004772 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004773 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004774 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004775 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004776 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004777
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004779 // Note, we allow "void" uses (basically, uses that aren't loads or
4780 // stores), because arm allows folding a scale into many arithmetic
4781 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004782
Chris Lattner37caf8c2007-04-09 23:33:39 +00004783 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004784 if (Scale & 1) return false;
4785 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004786 }
4787 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004788 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004789 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004790}
4791
Evan Cheng77e47512009-11-11 19:05:52 +00004792/// isLegalICmpImmediate - Return true if the specified immediate is legal
4793/// icmp immediate, that is the target has icmp instructions which can compare
4794/// a register against the immediate without having to materialize the
4795/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004796bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004797 if (!Subtarget->isThumb())
4798 return ARM_AM::getSOImmVal(Imm) != -1;
4799 if (Subtarget->isThumb2())
4800 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004801 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004802}
4803
Owen Andersone50ed302009-08-10 22:56:29 +00004804static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004805 bool isSEXTLoad, SDValue &Base,
4806 SDValue &Offset, bool &isInc,
4807 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004808 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4809 return false;
4810
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004812 // AddressingMode 3
4813 Base = Ptr->getOperand(0);
4814 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004815 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004816 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004817 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004818 isInc = false;
4819 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4820 return true;
4821 }
4822 }
4823 isInc = (Ptr->getOpcode() == ISD::ADD);
4824 Offset = Ptr->getOperand(1);
4825 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004827 // AddressingMode 2
4828 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004829 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004830 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004831 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004832 isInc = false;
4833 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4834 Base = Ptr->getOperand(0);
4835 return true;
4836 }
4837 }
4838
4839 if (Ptr->getOpcode() == ISD::ADD) {
4840 isInc = true;
4841 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4842 if (ShOpcVal != ARM_AM::no_shift) {
4843 Base = Ptr->getOperand(1);
4844 Offset = Ptr->getOperand(0);
4845 } else {
4846 Base = Ptr->getOperand(0);
4847 Offset = Ptr->getOperand(1);
4848 }
4849 return true;
4850 }
4851
4852 isInc = (Ptr->getOpcode() == ISD::ADD);
4853 Base = Ptr->getOperand(0);
4854 Offset = Ptr->getOperand(1);
4855 return true;
4856 }
4857
Jim Grosbache5165492009-11-09 00:11:35 +00004858 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004859 return false;
4860}
4861
Owen Andersone50ed302009-08-10 22:56:29 +00004862static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004863 bool isSEXTLoad, SDValue &Base,
4864 SDValue &Offset, bool &isInc,
4865 SelectionDAG &DAG) {
4866 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4867 return false;
4868
4869 Base = Ptr->getOperand(0);
4870 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4871 int RHSC = (int)RHS->getZExtValue();
4872 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4873 assert(Ptr->getOpcode() == ISD::ADD);
4874 isInc = false;
4875 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4876 return true;
4877 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4878 isInc = Ptr->getOpcode() == ISD::ADD;
4879 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4880 return true;
4881 }
4882 }
4883
4884 return false;
4885}
4886
Evan Chenga8e29892007-01-19 07:51:42 +00004887/// getPreIndexedAddressParts - returns true by value, base pointer and
4888/// offset pointer and addressing mode by reference if the node's address
4889/// can be legally represented as pre-indexed load / store address.
4890bool
Dan Gohman475871a2008-07-27 21:46:04 +00004891ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4892 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004893 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004894 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004895 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004896 return false;
4897
Owen Andersone50ed302009-08-10 22:56:29 +00004898 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004900 bool isSEXTLoad = false;
4901 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4902 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004903 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004904 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4905 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4906 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004907 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004908 } else
4909 return false;
4910
4911 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004912 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004913 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004914 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4915 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004916 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004917 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004918 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004919 if (!isLegal)
4920 return false;
4921
4922 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4923 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004924}
4925
4926/// getPostIndexedAddressParts - returns true by value, base pointer and
4927/// offset pointer and addressing mode by reference if this node can be
4928/// combined with a load / store to form a post-indexed load / store.
4929bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004930 SDValue &Base,
4931 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004932 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004933 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004934 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004935 return false;
4936
Owen Andersone50ed302009-08-10 22:56:29 +00004937 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004938 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004939 bool isSEXTLoad = false;
4940 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004941 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004942 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004943 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4944 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004945 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004946 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004947 } else
4948 return false;
4949
4950 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004951 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004952 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004953 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004954 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004955 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004956 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4957 isInc, DAG);
4958 if (!isLegal)
4959 return false;
4960
Evan Cheng28dad2a2010-05-18 21:31:17 +00004961 if (Ptr != Base) {
4962 // Swap base ptr and offset to catch more post-index load / store when
4963 // it's legal. In Thumb2 mode, offset must be an immediate.
4964 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4965 !Subtarget->isThumb2())
4966 std::swap(Base, Offset);
4967
4968 // Post-indexed load / store update the base pointer.
4969 if (Ptr != Base)
4970 return false;
4971 }
4972
Evan Chenge88d5ce2009-07-02 07:28:31 +00004973 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4974 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004975}
4976
Dan Gohman475871a2008-07-27 21:46:04 +00004977void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004978 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004979 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004980 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004981 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004982 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004983 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004984 switch (Op.getOpcode()) {
4985 default: break;
4986 case ARMISD::CMOV: {
4987 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004988 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004989 if (KnownZero == 0 && KnownOne == 0) return;
4990
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004991 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004992 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4993 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004994 KnownZero &= KnownZeroRHS;
4995 KnownOne &= KnownOneRHS;
4996 return;
4997 }
4998 }
4999}
5000
5001//===----------------------------------------------------------------------===//
5002// ARM Inline Assembly Support
5003//===----------------------------------------------------------------------===//
5004
5005/// getConstraintType - Given a constraint letter, return the type of
5006/// constraint it is for this target.
5007ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005008ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5009 if (Constraint.size() == 1) {
5010 switch (Constraint[0]) {
5011 default: break;
5012 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005013 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005014 }
Evan Chenga8e29892007-01-19 07:51:42 +00005015 }
Chris Lattner4234f572007-03-25 02:14:49 +00005016 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005017}
5018
Bob Wilson2dc4f542009-03-20 22:42:55 +00005019std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005020ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005021 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005022 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005023 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005024 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005025 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005026 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005027 return std::make_pair(0U, ARM::tGPRRegisterClass);
5028 else
5029 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005030 case 'r':
5031 return std::make_pair(0U, ARM::GPRRegisterClass);
5032 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005034 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005035 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005036 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005037 if (VT.getSizeInBits() == 128)
5038 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005039 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005040 }
5041 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005042 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005043 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005044
Evan Chenga8e29892007-01-19 07:51:42 +00005045 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5046}
5047
5048std::vector<unsigned> ARMTargetLowering::
5049getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005050 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005051 if (Constraint.size() != 1)
5052 return std::vector<unsigned>();
5053
5054 switch (Constraint[0]) { // GCC ARM Constraint Letters
5055 default: break;
5056 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005057 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5058 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5059 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005060 case 'r':
5061 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5062 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5063 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5064 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005065 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005067 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5068 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5069 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5070 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5071 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5072 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5073 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5074 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005075 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005076 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5077 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5078 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5079 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005080 if (VT.getSizeInBits() == 128)
5081 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5082 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005083 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005084 }
5085
5086 return std::vector<unsigned>();
5087}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005088
5089/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5090/// vector. If it is invalid, don't add anything to Ops.
5091void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5092 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005093 std::vector<SDValue>&Ops,
5094 SelectionDAG &DAG) const {
5095 SDValue Result(0, 0);
5096
5097 switch (Constraint) {
5098 default: break;
5099 case 'I': case 'J': case 'K': case 'L':
5100 case 'M': case 'N': case 'O':
5101 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5102 if (!C)
5103 return;
5104
5105 int64_t CVal64 = C->getSExtValue();
5106 int CVal = (int) CVal64;
5107 // None of these constraints allow values larger than 32 bits. Check
5108 // that the value fits in an int.
5109 if (CVal != CVal64)
5110 return;
5111
5112 switch (Constraint) {
5113 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005114 if (Subtarget->isThumb1Only()) {
5115 // This must be a constant between 0 and 255, for ADD
5116 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005117 if (CVal >= 0 && CVal <= 255)
5118 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005119 } else if (Subtarget->isThumb2()) {
5120 // A constant that can be used as an immediate value in a
5121 // data-processing instruction.
5122 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5123 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005124 } else {
5125 // A constant that can be used as an immediate value in a
5126 // data-processing instruction.
5127 if (ARM_AM::getSOImmVal(CVal) != -1)
5128 break;
5129 }
5130 return;
5131
5132 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005133 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005134 // This must be a constant between -255 and -1, for negated ADD
5135 // immediates. This can be used in GCC with an "n" modifier that
5136 // prints the negated value, for use with SUB instructions. It is
5137 // not useful otherwise but is implemented for compatibility.
5138 if (CVal >= -255 && CVal <= -1)
5139 break;
5140 } else {
5141 // This must be a constant between -4095 and 4095. It is not clear
5142 // what this constraint is intended for. Implemented for
5143 // compatibility with GCC.
5144 if (CVal >= -4095 && CVal <= 4095)
5145 break;
5146 }
5147 return;
5148
5149 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005150 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005151 // A 32-bit value where only one byte has a nonzero value. Exclude
5152 // zero to match GCC. This constraint is used by GCC internally for
5153 // constants that can be loaded with a move/shift combination.
5154 // It is not useful otherwise but is implemented for compatibility.
5155 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5156 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005157 } else if (Subtarget->isThumb2()) {
5158 // A constant whose bitwise inverse can be used as an immediate
5159 // value in a data-processing instruction. This can be used in GCC
5160 // with a "B" modifier that prints the inverted value, for use with
5161 // BIC and MVN instructions. It is not useful otherwise but is
5162 // implemented for compatibility.
5163 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5164 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005165 } else {
5166 // A constant whose bitwise inverse can be used as an immediate
5167 // value in a data-processing instruction. This can be used in GCC
5168 // with a "B" modifier that prints the inverted value, for use with
5169 // BIC and MVN instructions. It is not useful otherwise but is
5170 // implemented for compatibility.
5171 if (ARM_AM::getSOImmVal(~CVal) != -1)
5172 break;
5173 }
5174 return;
5175
5176 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005177 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005178 // This must be a constant between -7 and 7,
5179 // for 3-operand ADD/SUB immediate instructions.
5180 if (CVal >= -7 && CVal < 7)
5181 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005182 } else if (Subtarget->isThumb2()) {
5183 // A constant whose negation can be used as an immediate value in a
5184 // data-processing instruction. This can be used in GCC with an "n"
5185 // modifier that prints the negated value, for use with SUB
5186 // instructions. It is not useful otherwise but is implemented for
5187 // compatibility.
5188 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5189 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005190 } else {
5191 // A constant whose negation can be used as an immediate value in a
5192 // data-processing instruction. This can be used in GCC with an "n"
5193 // modifier that prints the negated value, for use with SUB
5194 // instructions. It is not useful otherwise but is implemented for
5195 // compatibility.
5196 if (ARM_AM::getSOImmVal(-CVal) != -1)
5197 break;
5198 }
5199 return;
5200
5201 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005202 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005203 // This must be a multiple of 4 between 0 and 1020, for
5204 // ADD sp + immediate.
5205 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5206 break;
5207 } else {
5208 // A power of two or a constant between 0 and 32. This is used in
5209 // GCC for the shift amount on shifted register operands, but it is
5210 // useful in general for any shift amounts.
5211 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5212 break;
5213 }
5214 return;
5215
5216 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005217 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005218 // This must be a constant between 0 and 31, for shift amounts.
5219 if (CVal >= 0 && CVal <= 31)
5220 break;
5221 }
5222 return;
5223
5224 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005225 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005226 // This must be a multiple of 4 between -508 and 508, for
5227 // ADD/SUB sp = sp + immediate.
5228 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5229 break;
5230 }
5231 return;
5232 }
5233 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5234 break;
5235 }
5236
5237 if (Result.getNode()) {
5238 Ops.push_back(Result);
5239 return;
5240 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005241 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005242}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005243
5244bool
5245ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5246 // The ARM target isn't yet aware of offsets.
5247 return false;
5248}
Evan Cheng39382422009-10-28 01:44:26 +00005249
5250int ARM::getVFPf32Imm(const APFloat &FPImm) {
5251 APInt Imm = FPImm.bitcastToAPInt();
5252 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5253 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5254 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5255
5256 // We can handle 4 bits of mantissa.
5257 // mantissa = (16+UInt(e:f:g:h))/16.
5258 if (Mantissa & 0x7ffff)
5259 return -1;
5260 Mantissa >>= 19;
5261 if ((Mantissa & 0xf) != Mantissa)
5262 return -1;
5263
5264 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5265 if (Exp < -3 || Exp > 4)
5266 return -1;
5267 Exp = ((Exp+3) & 0x7) ^ 4;
5268
5269 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5270}
5271
5272int ARM::getVFPf64Imm(const APFloat &FPImm) {
5273 APInt Imm = FPImm.bitcastToAPInt();
5274 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5275 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5276 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5277
5278 // We can handle 4 bits of mantissa.
5279 // mantissa = (16+UInt(e:f:g:h))/16.
5280 if (Mantissa & 0xffffffffffffLL)
5281 return -1;
5282 Mantissa >>= 48;
5283 if ((Mantissa & 0xf) != Mantissa)
5284 return -1;
5285
5286 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5287 if (Exp < -3 || Exp > 4)
5288 return -1;
5289 Exp = ((Exp+3) & 0x7) ^ 4;
5290
5291 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5292}
5293
5294/// isFPImmLegal - Returns true if the target can instruction select the
5295/// specified FP immediate natively. If false, the legalizer will
5296/// materialize the FP immediate as a load from a constant pool.
5297bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5298 if (!Subtarget->hasVFP3())
5299 return false;
5300 if (VT == MVT::f32)
5301 return ARM::getVFPf32Imm(Imm) != -1;
5302 if (VT == MVT::f64)
5303 return ARM::getVFPf64Imm(Imm) != -1;
5304 return false;
5305}