blob: 51fc1522485fa47c745656dda032986d8a73310c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000057def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Evan Chenga8e29892007-01-19 07:51:42 +000064// Node definitions.
65def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000066def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
67
Bill Wendlingc69107c2007-11-13 09:19:02 +000068def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000069 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000070def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000072
73def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
75 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000076def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082
Chris Lattner48be23c2008-01-15 22:02:54 +000083def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000084 [SDNPHasChain, SDNPOptInFlag]>;
85
86def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
87 [SDNPInFlag]>;
88def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
89 [SDNPInFlag]>;
90
91def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
92 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
93
94def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
95 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000096def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
97 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
Evan Cheng218977b2010-07-13 19:27:42 +000099def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
100 [SDNPHasChain]>;
101
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
103 [SDNPOutFlag]>;
104
David Goodwinc0309b42009-06-29 15:33:01 +0000105def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
106 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
109
110def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
111def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
112def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000113
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000114def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000115def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
116 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000117def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
118 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000119
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000120def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000121 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000122def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
123 [SDNPHasChain]>;
124def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
125 [SDNPHasChain]>;
126def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000127 [SDNPHasChain]>;
128
Evan Chengf609bb82010-01-19 00:44:15 +0000129def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
130
Dale Johannesen51e28e62010-06-03 21:09:53 +0000131def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
132 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
133
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000134//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000135// ARM Instruction Predicate Definitions.
136//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000137def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
138def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000139def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
140def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
141def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000142def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000143def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000144def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000145def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000146def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
147def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
148def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000149def HasDivide : Predicate<"Subtarget->hasDivide()">;
150def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000151def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
152def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000153def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000154def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000155def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000156def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000157def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
158def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000159
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000160// FIXME: Eventually this will be just "hasV6T2Ops".
161def UseMovt : Predicate<"Subtarget->useMovt()">;
162def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
163
Jim Grosbach26767372010-03-24 22:31:46 +0000164def UseVMLx : Predicate<"Subtarget->useVMLx()">;
165
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000167// ARM Flag Definitions.
168
169class RegConstraint<string C> {
170 string Constraints = C;
171}
172
173//===----------------------------------------------------------------------===//
174// ARM specific transformation functions and pattern fragments.
175//
176
Evan Chenga8e29892007-01-19 07:51:42 +0000177// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
178// so_imm_neg def below.
179def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000181}]>;
182
183// so_imm_not_XFORM - Return a so_imm value packed into the format described for
184// so_imm_not def below.
185def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000187}]>;
188
189// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
190def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000191 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000192 return v == 8 || v == 16 || v == 24;
193}]>;
194
195/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
196def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000198}]>;
199
200/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
201def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Jim Grosbach64171712010-02-16 21:07:46 +0000205def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 PatLeaf<(imm), [{
207 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
208 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chenga2515702007-03-19 07:09:02 +0000210def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 PatLeaf<(imm), [{
212 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
213 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
215// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
216def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000217 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000218}]>;
219
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000220/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
221/// e.g., 0xf000ffff
222def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000223 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224 uint32_t v = (uint32_t)N->getZExtValue();
225 if (v == 0xffffffff)
226 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000227 // there can be 1's on either or both "outsides", all the "inside"
228 // bits must be 0's
229 unsigned int lsb = 0, msb = 31;
230 while (v & (1 << msb)) --msb;
231 while (v & (1 << lsb)) ++lsb;
232 for (unsigned int i = lsb; i <= msb; ++i) {
233 if (v & (1 << i))
234 return 0;
235 }
236 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000237}] > {
238 let PrintMethod = "printBitfieldInvMaskImmOperand";
239}
240
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// Split a 32-bit immediate into two 16 bit parts.
242def lo16 : SDNodeXForm<imm, [{
243 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
244 MVT::i32);
245}]>;
246
247def hi16 : SDNodeXForm<imm, [{
248 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
249}]>;
250
251def lo16AllZero : PatLeaf<(i32 imm), [{
252 // Returns true if all low 16-bits are 0.
253 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000254}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000255
Jim Grosbach64171712010-02-16 21:07:46 +0000256/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257/// [0.65535].
258def imm0_65535 : PatLeaf<(i32 imm), [{
259 return (uint32_t)N->getZExtValue() < 65536;
260}]>;
261
Evan Cheng37f25d92008-08-28 23:39:26 +0000262class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
263class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000264
Jim Grosbach0a145f32010-02-16 20:17:57 +0000265/// adde and sube predicates - True based on whether the carry flag output
266/// will be needed or not.
267def adde_dead_carry :
268 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
269 [{return !N->hasAnyUseOfValue(1);}]>;
270def sube_dead_carry :
271 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
272 [{return !N->hasAnyUseOfValue(1);}]>;
273def adde_live_carry :
274 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
275 [{return N->hasAnyUseOfValue(1);}]>;
276def sube_live_carry :
277 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
278 [{return N->hasAnyUseOfValue(1);}]>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280//===----------------------------------------------------------------------===//
281// Operand Definitions.
282//
283
284// Branch target.
285def brtarget : Operand<OtherVT>;
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
288def reglist : Operand<i32> {
289 let PrintMethod = "printRegisterList";
290}
291
292// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
293def cpinst_operand : Operand<i32> {
294 let PrintMethod = "printCPInstOperand";
295}
296
297def jtblock_operand : Operand<i32> {
298 let PrintMethod = "printJTBlockOperand";
299}
Evan Cheng66ac5312009-07-25 00:33:29 +0000300def jt2block_operand : Operand<i32> {
301 let PrintMethod = "printJT2BlockOperand";
302}
Evan Chenga8e29892007-01-19 07:51:42 +0000303
304// Local PC labels.
305def pclabel : Operand<i32> {
306 let PrintMethod = "printPCLabel";
307}
308
309// shifter_operand operands: so_reg and so_imm.
310def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000311 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000312 [shl,srl,sra,rotr]> {
313 let PrintMethod = "printSORegOperand";
314 let MIOperandInfo = (ops GPR, GPR, i32imm);
315}
316
317// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
318// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
319// represented in the imm field in the same 12-bit form that they are encoded
320// into so_imm instructions: the 8-bit immediate is the least significant bits
321// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
322def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000323 PatLeaf<(imm), [{
324 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
325 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
372// addrmode2 := reg +/- reg shop imm
373// addrmode2 := reg +/- imm12
374//
375def addrmode2 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
377 let PrintMethod = "printAddrMode2Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am2offset : Operand<i32>,
382 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
383 let PrintMethod = "printAddrMode2OffsetOperand";
384 let MIOperandInfo = (ops GPR, i32imm);
385}
386
387// addrmode3 := reg +/- reg
388// addrmode3 := reg +/- imm8
389//
390def addrmode3 : Operand<i32>,
391 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
392 let PrintMethod = "printAddrMode3Operand";
393 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
394}
395
396def am3offset : Operand<i32>,
397 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
398 let PrintMethod = "printAddrMode3OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode4 := reg, <mode|W>
403//
404def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000405 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000406 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000407 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000408}
409
410// addrmode5 := reg +/- imm8*4
411//
412def addrmode5 : Operand<i32>,
413 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
414 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000415 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Bob Wilson8b024a52009-07-01 23:16:05 +0000418// addrmode6 := reg with optional writeback
419//
420def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000421 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000422 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
424}
425
426def am6offset : Operand<i32> {
427 let PrintMethod = "printAddrMode6OffsetOperand";
428 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000429}
430
Evan Chenga8e29892007-01-19 07:51:42 +0000431// addrmodepc := pc + reg
432//
433def addrmodepc : Operand<i32>,
434 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
435 let PrintMethod = "printAddrModePCOperand";
436 let MIOperandInfo = (ops GPR, i32imm);
437}
438
Bob Wilson4f38b382009-08-21 21:58:55 +0000439def nohash_imm : Operand<i32> {
440 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000441}
442
Evan Chenga8e29892007-01-19 07:51:42 +0000443//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444
Evan Cheng37f25d92008-08-28 23:39:26 +0000445include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446
447//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000448// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000449//
450
Evan Cheng3924f782008-08-29 07:36:24 +0000451/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000452/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000453multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
454 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000455 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000456 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000457 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
458 let Inst{25} = 1;
459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000461 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000462 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000463 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 let isCommutable = Commutable;
466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000468 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
470 let Inst{25} = 0;
471 }
Evan Chenga8e29892007-01-19 07:51:42 +0000472}
473
Evan Cheng1e249e32009-06-25 20:59:23 +0000474/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000475/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000476let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000477multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
478 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000479 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000480 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000482 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Inst{25} = 1;
484 }
Evan Chengedda31c2008-11-05 18:35:52 +0000485 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000486 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
488 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000489 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000491 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000492 }
Evan Chengedda31c2008-11-05 18:35:52 +0000493 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000494 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000496 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
498 }
Evan Cheng071a2792007-09-11 19:55:27 +0000499}
Evan Chengc85e8322007-07-05 07:13:32 +0000500}
501
502/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000503/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000504/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000505let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000506multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
507 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000508 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000509 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000511 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 let Inst{25} = 1;
513 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000515 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000517 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000518 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000520 let isCommutable = Commutable;
521 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000523 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000525 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 let Inst{25} = 0;
527 }
Evan Cheng071a2792007-09-11 19:55:27 +0000528}
Evan Chenga8e29892007-01-19 07:51:42 +0000529}
530
Evan Chenga8e29892007-01-19 07:51:42 +0000531/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
532/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000533/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
534multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000535 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000536 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000538 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000539 let Inst{11-10} = 0b00;
540 let Inst{19-16} = 0b1111;
541 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000542 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000543 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000544 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000545 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000546 let Inst{19-16} = 0b1111;
547 }
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Johnny Chen2ec5e492010-02-22 21:50:40 +0000550multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
551 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
552 IIC_iUNAr, opc, "\t$dst, $src",
553 [/* For disassembly only; pattern left blank */]>,
554 Requires<[IsARM, HasV6]> {
555 let Inst{11-10} = 0b00;
556 let Inst{19-16} = 0b1111;
557 }
558 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
559 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
560 [/* For disassembly only; pattern left blank */]>,
561 Requires<[IsARM, HasV6]> {
562 let Inst{19-16} = 0b1111;
563 }
564}
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
567/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000568multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
569 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000570 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000571 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000572 Requires<[IsARM, HasV6]> {
573 let Inst{11-10} = 0b00;
574 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000575 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
576 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000577 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000578 [(set GPR:$dst, (opnode GPR:$LHS,
579 (rotr GPR:$RHS, rot_imm:$rot)))]>,
580 Requires<[IsARM, HasV6]>;
581}
582
Johnny Chen2ec5e492010-02-22 21:50:40 +0000583// For disassembly only.
584multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
585 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
586 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
587 [/* For disassembly only; pattern left blank */]>,
588 Requires<[IsARM, HasV6]> {
589 let Inst{11-10} = 0b00;
590 }
591 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
592 i32imm:$rot),
593 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
594 [/* For disassembly only; pattern left blank */]>,
595 Requires<[IsARM, HasV6]>;
596}
597
Evan Cheng62674222009-06-25 23:34:10 +0000598/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
599let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000600multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
601 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000602 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000604 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000605 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 let Inst{25} = 1;
607 }
Evan Cheng62674222009-06-25 23:34:10 +0000608 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000609 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000610 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000611 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000612 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000613 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng62674222009-06-25 23:34:10 +0000616 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000617 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000618 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000619 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
621 }
Jim Grosbache5165492009-11-09 00:11:35 +0000622}
623// Carry setting variants
624let Defs = [CPSR] in {
625multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
626 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000627 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000628 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000629 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000630 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000631 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000633 }
Evan Cheng62674222009-06-25 23:34:10 +0000634 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000635 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000636 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000637 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000638 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000639 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000640 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000641 }
Evan Cheng62674222009-06-25 23:34:10 +0000642 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000643 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000644 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000645 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000646 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 }
Evan Cheng071a2792007-09-11 19:55:27 +0000649}
Evan Chengc85e8322007-07-05 07:13:32 +0000650}
Jim Grosbache5165492009-11-09 00:11:35 +0000651}
Evan Chengc85e8322007-07-05 07:13:32 +0000652
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000653//===----------------------------------------------------------------------===//
654// Instructions
655//===----------------------------------------------------------------------===//
656
Evan Chenga8e29892007-01-19 07:51:42 +0000657//===----------------------------------------------------------------------===//
658// Miscellaneous Instructions.
659//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000660
Evan Chenga8e29892007-01-19 07:51:42 +0000661/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
662/// the function. The first operand is the ID# for this instruction, the second
663/// is the index into the MachineConstantPool that this is, the third is the
664/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000665let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000666def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000667PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000668 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000669 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000670
Jim Grosbach4642ad32010-02-22 23:10:38 +0000671// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
672// from removing one half of the matched pairs. That breaks PEI, which assumes
673// these will always be in pairs, and asserts if it finds otherwise. Better way?
674let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000675def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000677 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000678 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000679
Jim Grosbach64171712010-02-16 21:07:46 +0000680def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000681PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000682 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000683 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000684}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000685
Johnny Chenf4d81052010-02-12 22:53:19 +0000686def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6T2]> {
689 let Inst{27-16} = 0b001100100000;
690 let Inst{7-0} = 0b00000000;
691}
692
Johnny Chenf4d81052010-02-12 22:53:19 +0000693def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
694 [/* For disassembly only; pattern left blank */]>,
695 Requires<[IsARM, HasV6T2]> {
696 let Inst{27-16} = 0b001100100000;
697 let Inst{7-0} = 0b00000001;
698}
699
700def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM, HasV6T2]> {
703 let Inst{27-16} = 0b001100100000;
704 let Inst{7-0} = 0b00000010;
705}
706
707def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
708 [/* For disassembly only; pattern left blank */]>,
709 Requires<[IsARM, HasV6T2]> {
710 let Inst{27-16} = 0b001100100000;
711 let Inst{7-0} = 0b00000011;
712}
713
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
715 "\t$dst, $a, $b",
716 [/* For disassembly only; pattern left blank */]>,
717 Requires<[IsARM, HasV6]> {
718 let Inst{27-20} = 0b01101000;
719 let Inst{7-4} = 0b1011;
720}
721
Johnny Chenf4d81052010-02-12 22:53:19 +0000722def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6T2]> {
725 let Inst{27-16} = 0b001100100000;
726 let Inst{7-0} = 0b00000100;
727}
728
Johnny Chenc6f7b272010-02-11 18:12:29 +0000729// The i32imm operand $val can be used by a debugger to store more information
730// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000731def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000732 [/* For disassembly only; pattern left blank */]>,
733 Requires<[IsARM]> {
734 let Inst{27-20} = 0b00010010;
735 let Inst{7-4} = 0b0111;
736}
737
Johnny Chenb98e1602010-02-12 18:55:33 +0000738// Change Processor State is a system instruction -- for disassembly only.
739// The singleton $opt operand contains the following information:
740// opt{4-0} = mode from Inst{4-0}
741// opt{5} = changemode from Inst{17}
742// opt{8-6} = AIF from Inst{8-6}
743// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000744def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000745 [/* For disassembly only; pattern left blank */]>,
746 Requires<[IsARM]> {
747 let Inst{31-28} = 0b1111;
748 let Inst{27-20} = 0b00010000;
749 let Inst{16} = 0;
750 let Inst{5} = 0;
751}
752
Johnny Chenb92a23f2010-02-21 04:42:01 +0000753// Preload signals the memory system of possible future data/instruction access.
754// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000755//
756// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
757// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000758multiclass APreLoad<bit data, bit read, string opc> {
759
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000760 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000761 !strconcat(opc, "\t[$base, $imm]"), []> {
762 let Inst{31-26} = 0b111101;
763 let Inst{25} = 0; // 0 for immediate form
764 let Inst{24} = data;
765 let Inst{22} = read;
766 let Inst{21-20} = 0b01;
767 }
768
769 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
770 !strconcat(opc, "\t$addr"), []> {
771 let Inst{31-26} = 0b111101;
772 let Inst{25} = 1; // 1 for register form
773 let Inst{24} = data;
774 let Inst{22} = read;
775 let Inst{21-20} = 0b01;
776 let Inst{4} = 0;
777 }
778}
779
780defm PLD : APreLoad<1, 1, "pld">;
781defm PLDW : APreLoad<1, 0, "pldw">;
782defm PLI : APreLoad<0, 1, "pli">;
783
Johnny Chena1e76212010-02-13 02:51:09 +0000784def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM]> {
787 let Inst{31-28} = 0b1111;
788 let Inst{27-20} = 0b00010000;
789 let Inst{16} = 1;
790 let Inst{9} = 1;
791 let Inst{7-4} = 0b0000;
792}
793
794def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM]> {
797 let Inst{31-28} = 0b1111;
798 let Inst{27-20} = 0b00010000;
799 let Inst{16} = 1;
800 let Inst{9} = 0;
801 let Inst{7-4} = 0b0000;
802}
803
Johnny Chenf4d81052010-02-12 22:53:19 +0000804def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000805 [/* For disassembly only; pattern left blank */]>,
806 Requires<[IsARM, HasV7]> {
807 let Inst{27-16} = 0b001100100000;
808 let Inst{7-4} = 0b1111;
809}
810
Johnny Chenba6e0332010-02-11 17:14:31 +0000811// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000812// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
813// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000814let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000815def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000816 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000817 Requires<[IsARM]> {
818 let Inst{27-25} = 0b011;
819 let Inst{24-20} = 0b11111;
820 let Inst{7-5} = 0b111;
821 let Inst{4} = 0b1;
822}
823
Evan Cheng12c3a532008-11-06 17:48:05 +0000824// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000825let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000826def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000828 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000829
Evan Cheng325474e2008-01-07 23:56:57 +0000830let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000831def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000832 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000833 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000834
Evan Chengd87293c2008-11-06 08:47:38 +0000835def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000836 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000837 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
838
Evan Chengd87293c2008-11-06 08:47:38 +0000839def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000840 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000841 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
842
Evan Chengd87293c2008-11-06 08:47:38 +0000843def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000844 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000845 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
846
Evan Chengd87293c2008-11-06 08:47:38 +0000847def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000848 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000849 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
850}
Chris Lattner13c63102008-01-06 05:55:01 +0000851let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000852def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000853 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000854 [(store GPR:$src, addrmodepc:$addr)]>;
855
Evan Chengd87293c2008-11-06 08:47:38 +0000856def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000857 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000858 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
859
Evan Chengd87293c2008-11-06 08:47:38 +0000860def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000861 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000862 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
863}
Evan Cheng12c3a532008-11-06 17:48:05 +0000864} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000865
Evan Chenge07715c2009-06-23 05:25:29 +0000866
867// LEApcrel - Load a pc-relative address into a register without offending the
868// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000869let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000870let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000872 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000873 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000874
Jim Grosbacha967d112010-06-21 21:27:27 +0000875} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000876def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000877 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000878 Pseudo, IIC_iALUi,
879 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000880 let Inst{25} = 1;
881}
Evan Chenge07715c2009-06-23 05:25:29 +0000882
Evan Chenga8e29892007-01-19 07:51:42 +0000883//===----------------------------------------------------------------------===//
884// Control Flow Instructions.
885//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000886
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000887let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
888 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000889 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000890 "bx", "\tlr", [(ARMretflag)]>,
891 Requires<[IsARM, HasV4T]> {
892 let Inst{3-0} = 0b1110;
893 let Inst{7-4} = 0b0001;
894 let Inst{19-8} = 0b111111111111;
895 let Inst{27-20} = 0b00010010;
896 }
897
898 // ARMV4 only
899 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
900 "mov", "\tpc, lr", [(ARMretflag)]>,
901 Requires<[IsARM, NoV4T]> {
902 let Inst{11-0} = 0b000000001110;
903 let Inst{15-12} = 0b1111;
904 let Inst{19-16} = 0b0000;
905 let Inst{27-20} = 0b00011010;
906 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000907}
Rafael Espindola27185192006-09-29 21:20:16 +0000908
Bob Wilson04ea6e52009-10-28 00:37:03 +0000909// Indirect branches
910let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000911 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000912 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000913 [(brind GPR:$dst)]>,
914 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000915 let Inst{7-4} = 0b0001;
916 let Inst{19-8} = 0b111111111111;
917 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000918 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000919 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000920
921 // ARMV4 only
922 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
923 [(brind GPR:$dst)]>,
924 Requires<[IsARM, NoV4T]> {
925 let Inst{11-4} = 0b00000000;
926 let Inst{15-12} = 0b1111;
927 let Inst{19-16} = 0b0000;
928 let Inst{27-20} = 0b00011010;
929 let Inst{31-28} = 0b1110;
930 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000931}
932
Evan Chenga8e29892007-01-19 07:51:42 +0000933// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000934// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000935let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
936 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000937 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
938 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000939 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000940 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000941 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000942
Bob Wilson54fc1242009-06-22 21:01:46 +0000943// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000944let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000945 Defs = [R0, R1, R2, R3, R12, LR,
946 D0, D1, D2, D3, D4, D5, D6, D7,
947 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000948 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000949 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000950 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000951 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000952 Requires<[IsARM, IsNotDarwin]> {
953 let Inst{31-28} = 0b1110;
954 }
Evan Cheng277f0742007-06-19 21:05:09 +0000955
Evan Cheng12c3a532008-11-06 17:48:05 +0000956 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000958 [(ARMcall_pred tglobaladdr:$func)]>,
959 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000960
Evan Chenga8e29892007-01-19 07:51:42 +0000961 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000962 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000963 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000964 [(ARMcall GPR:$func)]>,
965 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000966 let Inst{7-4} = 0b0011;
967 let Inst{19-8} = 0b111111111111;
968 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000969 }
970
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000971 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000972 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
973 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000974 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000975 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000976 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000977 let Inst{7-4} = 0b0001;
978 let Inst{19-8} = 0b111111111111;
979 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000980 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000981
982 // ARMv4
983 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
984 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
985 [(ARMcall_nolink tGPR:$func)]>,
986 Requires<[IsARM, NoV4T, IsNotDarwin]> {
987 let Inst{11-4} = 0b00000000;
988 let Inst{15-12} = 0b1111;
989 let Inst{19-16} = 0b0000;
990 let Inst{27-20} = 0b00011010;
991 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000992}
993
994// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000995let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000996 Defs = [R0, R1, R2, R3, R9, R12, LR,
997 D0, D1, D2, D3, D4, D5, D6, D7,
998 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000999 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001000 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001002 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1003 let Inst{31-28} = 0b1110;
1004 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001005
1006 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001007 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001008 [(ARMcall_pred tglobaladdr:$func)]>,
1009 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001010
1011 // ARMv5T and above
1012 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001013 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001014 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1015 let Inst{7-4} = 0b0011;
1016 let Inst{19-8} = 0b111111111111;
1017 let Inst{27-20} = 0b00010010;
1018 }
1019
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001020 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001021 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1022 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001023 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001024 [(ARMcall_nolink tGPR:$func)]>,
1025 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001026 let Inst{7-4} = 0b0001;
1027 let Inst{19-8} = 0b111111111111;
1028 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001029 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001030
1031 // ARMv4
1032 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1033 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1034 [(ARMcall_nolink tGPR:$func)]>,
1035 Requires<[IsARM, NoV4T, IsDarwin]> {
1036 let Inst{11-4} = 0b00000000;
1037 let Inst{15-12} = 0b1111;
1038 let Inst{19-16} = 0b0000;
1039 let Inst{27-20} = 0b00011010;
1040 }
Rafael Espindola35574632006-07-18 17:00:30 +00001041}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001042
Dale Johannesen51e28e62010-06-03 21:09:53 +00001043// Tail calls.
1044
1045let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1046 // Darwin versions.
1047 let Defs = [R0, R1, R2, R3, R9, R12,
1048 D0, D1, D2, D3, D4, D5, D6, D7,
1049 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1050 D27, D28, D29, D30, D31, PC],
1051 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001052 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1053 Pseudo, IIC_Br,
1054 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001055
Evan Cheng6523d2f2010-06-19 00:11:54 +00001056 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1057 Pseudo, IIC_Br,
1058 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001059
Evan Cheng6523d2f2010-06-19 00:11:54 +00001060 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001061 IIC_Br, "b\t$dst @ TAILCALL",
1062 []>, Requires<[IsDarwin]>;
1063
1064 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001065 IIC_Br, "b.w\t$dst @ TAILCALL",
1066 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001067
Evan Cheng6523d2f2010-06-19 00:11:54 +00001068 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1069 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1070 []>, Requires<[IsDarwin]> {
1071 let Inst{7-4} = 0b0001;
1072 let Inst{19-8} = 0b111111111111;
1073 let Inst{27-20} = 0b00010010;
1074 let Inst{31-28} = 0b1110;
1075 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001076 }
1077
1078 // Non-Darwin versions (the difference is R9).
1079 let Defs = [R0, R1, R2, R3, R12,
1080 D0, D1, D2, D3, D4, D5, D6, D7,
1081 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1082 D27, D28, D29, D30, D31, PC],
1083 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001084 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1085 Pseudo, IIC_Br,
1086 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001087
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001088 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001089 Pseudo, IIC_Br,
1090 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001091
Evan Cheng6523d2f2010-06-19 00:11:54 +00001092 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1093 IIC_Br, "b\t$dst @ TAILCALL",
1094 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001095
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1097 IIC_Br, "b.w\t$dst @ TAILCALL",
1098 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001099
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001100 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001101 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1102 []>, Requires<[IsNotDarwin]> {
1103 let Inst{7-4} = 0b0001;
1104 let Inst{19-8} = 0b111111111111;
1105 let Inst{27-20} = 0b00010010;
1106 let Inst{31-28} = 0b1110;
1107 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001108 }
1109}
1110
David Goodwin1a8f36e2009-08-12 18:31:53 +00001111let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001112 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001113 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001114 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001115 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001116 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001117
Owen Anderson20ab2902007-11-12 07:39:39 +00001118 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001119 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001120 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001122 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001123 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001124 let Inst{20} = 0; // S Bit
1125 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001126 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001127 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 def BR_JTm : JTI<(outs),
1129 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001130 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001131 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1132 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001133 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001134 let Inst{20} = 1; // L bit
1135 let Inst{21} = 0; // W bit
1136 let Inst{22} = 0; // B bit
1137 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001138 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001139 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 def BR_JTadd : JTI<(outs),
1141 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001142 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1144 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001145 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 let Inst{20} = 0; // S bit
1147 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001148 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001149 }
1150 } // isNotDuplicable = 1, isIndirectBranch = 1
1151 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001152
Evan Chengc85e8322007-07-05 07:13:32 +00001153 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001154 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001155 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001156 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001157 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001158}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001159
Johnny Chena1e76212010-02-13 02:51:09 +00001160// Branch and Exchange Jazelle -- for disassembly only
1161def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1162 [/* For disassembly only; pattern left blank */]> {
1163 let Inst{23-20} = 0b0010;
1164 //let Inst{19-8} = 0xfff;
1165 let Inst{7-4} = 0b0010;
1166}
1167
Johnny Chen0296f3e2010-02-16 21:59:54 +00001168// Secure Monitor Call is a system instruction -- for disassembly only
1169def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1170 [/* For disassembly only; pattern left blank */]> {
1171 let Inst{23-20} = 0b0110;
1172 let Inst{7-4} = 0b0111;
1173}
1174
Johnny Chen64dfb782010-02-16 20:04:27 +00001175// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001176let isCall = 1 in {
1177def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1178 [/* For disassembly only; pattern left blank */]>;
1179}
1180
Johnny Chenfb566792010-02-17 21:39:10 +00001181// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001182def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1183 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001184 [/* For disassembly only; pattern left blank */]> {
1185 let Inst{31-28} = 0b1111;
1186 let Inst{22-20} = 0b110; // W = 1
1187}
1188
1189def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1190 NoItinerary, "srs${addr:submode}\tsp, $mode",
1191 [/* For disassembly only; pattern left blank */]> {
1192 let Inst{31-28} = 0b1111;
1193 let Inst{22-20} = 0b100; // W = 0
1194}
1195
Johnny Chenfb566792010-02-17 21:39:10 +00001196// Return From Exception is a system instruction -- for disassembly only
1197def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1198 NoItinerary, "rfe${addr:submode}\t$base!",
1199 [/* For disassembly only; pattern left blank */]> {
1200 let Inst{31-28} = 0b1111;
1201 let Inst{22-20} = 0b011; // W = 1
1202}
1203
1204def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1205 NoItinerary, "rfe${addr:submode}\t$base",
1206 [/* For disassembly only; pattern left blank */]> {
1207 let Inst{31-28} = 0b1111;
1208 let Inst{22-20} = 0b001; // W = 0
1209}
1210
Evan Chenga8e29892007-01-19 07:51:42 +00001211//===----------------------------------------------------------------------===//
1212// Load / store Instructions.
1213//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001214
Evan Chenga8e29892007-01-19 07:51:42 +00001215// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001216let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001217def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001218 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001219 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001220
Evan Chengfa775d02007-03-19 07:20:03 +00001221// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001222let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1223 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001224def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001225 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001226
Evan Chenga8e29892007-01-19 07:51:42 +00001227// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001228def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001229 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001230 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001231
Jim Grosbach64171712010-02-16 21:07:46 +00001232def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001233 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001234 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001235
Evan Chenga8e29892007-01-19 07:51:42 +00001236// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001237def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001238 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001239 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001240
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001242 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001243 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001244
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001245let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001246// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001247def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001248 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001249 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001252def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001253 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001255
Evan Chengd87293c2008-11-06 08:47:38 +00001256def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001259
Evan Chengd87293c2008-11-06 08:47:38 +00001260def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001261 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001262 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001263
Evan Chengd87293c2008-11-06 08:47:38 +00001264def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001265 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001266 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001267
Evan Chengd87293c2008-11-06 08:47:38 +00001268def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001270 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001274 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Evan Chengd87293c2008-11-06 08:47:38 +00001276def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001277 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001278 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001285 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001286 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001287
Evan Chengd87293c2008-11-06 08:47:38 +00001288def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001291
1292// For disassembly only
1293def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1294 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1295 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1296 Requires<[IsARM, HasV5TE]>;
1297
1298// For disassembly only
1299def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1300 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1301 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1302 Requires<[IsARM, HasV5TE]>;
1303
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001304} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Johnny Chenadb561d2010-02-18 03:27:42 +00001306// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001307
1308def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1309 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1310 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1311 let Inst{21} = 1; // overwrite
1312}
1313
1314def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001315 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1316 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1317 let Inst{21} = 1; // overwrite
1318}
1319
1320def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001321 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001322 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1323 let Inst{21} = 1; // overwrite
1324}
1325
1326def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1327 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1328 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1329 let Inst{21} = 1; // overwrite
1330}
1331
1332def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1333 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1334 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001335 let Inst{21} = 1; // overwrite
1336}
1337
Evan Chenga8e29892007-01-19 07:51:42 +00001338// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001339def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001340 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001341 [(store GPR:$src, addrmode2:$addr)]>;
1342
1343// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001344def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1345 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001346 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1347
David Goodwin5d598aa2009-08-19 18:00:44 +00001348def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001349 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001350 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1351
1352// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001353let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001354def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001355 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001356 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001357
1358// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001359def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001360 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001361 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001362 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001363 [(set GPR:$base_wb,
1364 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1365
Evan Chengd87293c2008-11-06 08:47:38 +00001366def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001367 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001368 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001370 [(set GPR:$base_wb,
1371 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1372
Evan Chengd87293c2008-11-06 08:47:38 +00001373def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001374 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001375 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001376 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001377 [(set GPR:$base_wb,
1378 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1379
Evan Chengd87293c2008-11-06 08:47:38 +00001380def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001381 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001383 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001384 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1385 GPR:$base, am3offset:$offset))]>;
1386
Evan Chengd87293c2008-11-06 08:47:38 +00001387def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001388 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001390 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001391 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1392 GPR:$base, am2offset:$offset))]>;
1393
Evan Chengd87293c2008-11-06 08:47:38 +00001394def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001395 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001396 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001397 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001398 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1399 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001400
Johnny Chen39a4bb32010-02-18 22:31:18 +00001401// For disassembly only
1402def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1403 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1404 StMiscFrm, IIC_iStoreru,
1405 "strd", "\t$src1, $src2, [$base, $offset]!",
1406 "$base = $base_wb", []>;
1407
1408// For disassembly only
1409def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1410 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1411 StMiscFrm, IIC_iStoreru,
1412 "strd", "\t$src1, $src2, [$base], $offset",
1413 "$base = $base_wb", []>;
1414
Johnny Chenad4df4c2010-03-01 19:22:00 +00001415// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001416
1417def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001418 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001419 StFrm, IIC_iStoreru,
1420 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1421 [/* For disassembly only; pattern left blank */]> {
1422 let Inst{21} = 1; // overwrite
1423}
1424
1425def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001426 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001427 StFrm, IIC_iStoreru,
1428 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1429 [/* For disassembly only; pattern left blank */]> {
1430 let Inst{21} = 1; // overwrite
1431}
1432
Johnny Chenad4df4c2010-03-01 19:22:00 +00001433def STRHT: AI3sthpo<(outs GPR:$base_wb),
1434 (ins GPR:$src, GPR:$base,am3offset:$offset),
1435 StMiscFrm, IIC_iStoreru,
1436 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1437 [/* For disassembly only; pattern left blank */]> {
1438 let Inst{21} = 1; // overwrite
1439}
1440
Evan Chenga8e29892007-01-19 07:51:42 +00001441//===----------------------------------------------------------------------===//
1442// Load / store multiple Instructions.
1443//
1444
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001445let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001446def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001447 reglist:$dsts, variable_ops),
1448 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001449 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001450
Bob Wilson815baeb2010-03-13 01:08:20 +00001451def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1452 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001453 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001454 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001455 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001456} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001457
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001458let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001459def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001460 reglist:$srcs, variable_ops),
1461 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001462 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1463
1464def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1465 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001466 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001467 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001468 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001469} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001470
1471//===----------------------------------------------------------------------===//
1472// Move Instructions.
1473//
1474
Evan Chengcd799b92009-06-12 20:46:18 +00001475let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001476def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001477 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001478 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001479 let Inst{25} = 0;
1480}
1481
Dale Johannesen38d5f042010-06-15 22:24:08 +00001482// A version for the smaller set of tail call registers.
1483let neverHasSideEffects = 1 in
1484def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1485 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1486 let Inst{11-4} = 0b00000000;
1487 let Inst{25} = 0;
1488}
1489
Jim Grosbach64171712010-02-16 21:07:46 +00001490def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001491 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001493 let Inst{25} = 0;
1494}
Evan Chenga2515702007-03-19 07:09:02 +00001495
Evan Chengb3379fb2009-02-05 08:42:55 +00001496let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001497def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001498 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001499 let Inst{25} = 1;
1500}
1501
1502let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001503def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001504 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001506 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001507 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001508 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001509 let Inst{25} = 1;
1510}
1511
Evan Cheng5adb66a2009-09-28 09:14:39 +00001512let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1514 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001515 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001516 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001517 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001518 lo16AllZero:$imm))]>, UnaryDP,
1519 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001520 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001521 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001522}
Evan Cheng13ab0202007-07-10 18:08:01 +00001523
Evan Cheng20956592009-10-21 08:15:52 +00001524def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1525 Requires<[IsARM, HasV6T2]>;
1526
David Goodwinca01a8d2009-09-01 18:32:09 +00001527let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001528def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001529 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001530 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
1532// These aren't really mov instructions, but we have to define them this way
1533// due to flag operands.
1534
Evan Cheng071a2792007-09-11 19:55:27 +00001535let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001536def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001538 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001539def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001540 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001541 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001542}
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chenga8e29892007-01-19 07:51:42 +00001544//===----------------------------------------------------------------------===//
1545// Extend Instructions.
1546//
1547
1548// Sign extenders
1549
Evan Cheng97f48c32008-11-06 22:15:19 +00001550defm SXTB : AI_unary_rrot<0b01101010,
1551 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1552defm SXTH : AI_unary_rrot<0b01101011,
1553 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001554
Evan Cheng97f48c32008-11-06 22:15:19 +00001555defm SXTAB : AI_bin_rrot<0b01101010,
1556 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1557defm SXTAH : AI_bin_rrot<0b01101011,
1558 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001559
Johnny Chen2ec5e492010-02-22 21:50:40 +00001560// For disassembly only
1561defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1562
1563// For disassembly only
1564defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001565
1566// Zero extenders
1567
1568let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001569defm UXTB : AI_unary_rrot<0b01101110,
1570 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1571defm UXTH : AI_unary_rrot<0b01101111,
1572 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1573defm UXTB16 : AI_unary_rrot<0b01101100,
1574 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001575
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001576def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001577 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001578def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001579 (UXTB16r_rot GPR:$Src, 8)>;
1580
Evan Cheng97f48c32008-11-06 22:15:19 +00001581defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001582 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001583defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001584 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001585}
1586
Evan Chenga8e29892007-01-19 07:51:42 +00001587// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001588// For disassembly only
1589defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001590
Evan Chenga8e29892007-01-19 07:51:42 +00001591
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001592def SBFX : I<(outs GPR:$dst),
1593 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1594 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001595 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001596 Requires<[IsARM, HasV6T2]> {
1597 let Inst{27-21} = 0b0111101;
1598 let Inst{6-4} = 0b101;
1599}
1600
1601def UBFX : I<(outs GPR:$dst),
1602 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1603 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001604 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001605 Requires<[IsARM, HasV6T2]> {
1606 let Inst{27-21} = 0b0111111;
1607 let Inst{6-4} = 0b101;
1608}
1609
Evan Chenga8e29892007-01-19 07:51:42 +00001610//===----------------------------------------------------------------------===//
1611// Arithmetic Instructions.
1612//
1613
Jim Grosbach26421962008-10-14 20:36:24 +00001614defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001615 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001616defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001617 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001618
Evan Chengc85e8322007-07-05 07:13:32 +00001619// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001620defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1621 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1622defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001623 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001624
Evan Cheng62674222009-06-25 23:34:10 +00001625defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001626 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001627defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001628 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001629defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001630 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001631defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001632 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001633
Evan Chengc85e8322007-07-05 07:13:32 +00001634// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001635def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001636 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001637 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1638 let Inst{25} = 1;
1639}
Evan Cheng13ab0202007-07-10 18:08:01 +00001640
Evan Chengedda31c2008-11-05 18:35:52 +00001641def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001642 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001643 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001644 let Inst{25} = 0;
1645}
Evan Chengc85e8322007-07-05 07:13:32 +00001646
1647// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001648let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001649def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001650 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001651 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001652 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001653 let Inst{25} = 1;
1654}
Evan Chengedda31c2008-11-05 18:35:52 +00001655def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001656 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001657 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001658 let Inst{20} = 1;
1659 let Inst{25} = 0;
1660}
Evan Cheng071a2792007-09-11 19:55:27 +00001661}
Evan Chengc85e8322007-07-05 07:13:32 +00001662
Evan Cheng62674222009-06-25 23:34:10 +00001663let Uses = [CPSR] in {
1664def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001665 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001666 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1667 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001668 let Inst{25} = 1;
1669}
Evan Cheng62674222009-06-25 23:34:10 +00001670def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001671 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001672 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1673 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001674 let Inst{25} = 0;
1675}
Evan Cheng62674222009-06-25 23:34:10 +00001676}
1677
1678// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001679let Defs = [CPSR], Uses = [CPSR] in {
1680def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001681 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001682 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1683 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001684 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001685 let Inst{25} = 1;
1686}
Evan Cheng1e249e32009-06-25 20:59:23 +00001687def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001688 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001689 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1690 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001691 let Inst{20} = 1;
1692 let Inst{25} = 0;
1693}
Evan Cheng071a2792007-09-11 19:55:27 +00001694}
Evan Cheng2c614c52007-06-06 10:17:05 +00001695
Evan Chenga8e29892007-01-19 07:51:42 +00001696// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001697// The assume-no-carry-in form uses the negation of the input since add/sub
1698// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1699// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1700// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001701def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1702 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001703def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1704 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1705// The with-carry-in form matches bitwise not instead of the negation.
1706// Effectively, the inverse interpretation of the carry flag already accounts
1707// for part of the negation.
1708def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1709 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001710
1711// Note: These are implemented in C++ code, because they have to generate
1712// ADD/SUBrs instructions, which use a complex pattern that a xform function
1713// cannot produce.
1714// (mul X, 2^n+1) -> (add (X << n), X)
1715// (mul X, 2^n-1) -> (rsb X, (X << n))
1716
Johnny Chen667d1272010-02-22 18:50:54 +00001717// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001718// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001719class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001720 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001721 opc, "\t$dst, $a, $b",
1722 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001723 let Inst{27-20} = op27_20;
1724 let Inst{7-4} = op7_4;
1725}
1726
Johnny Chen667d1272010-02-22 18:50:54 +00001727// Saturating add/subtract -- for disassembly only
1728
1729def QADD : AAI<0b00010000, 0b0101, "qadd">;
1730def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1731def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1732def QASX : AAI<0b01100010, 0b0011, "qasx">;
1733def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1734def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1735def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1736def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1737def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1738def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1739def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1740def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1741def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1742def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1743def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1744def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1745
1746// Signed/Unsigned add/subtract -- for disassembly only
1747
1748def SASX : AAI<0b01100001, 0b0011, "sasx">;
1749def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1750def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1751def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1752def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1753def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1754def UASX : AAI<0b01100101, 0b0011, "uasx">;
1755def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1756def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1757def USAX : AAI<0b01100101, 0b0101, "usax">;
1758def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1759def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1760
1761// Signed/Unsigned halving add/subtract -- for disassembly only
1762
1763def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1764def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1765def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1766def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1767def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1768def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1769def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1770def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1771def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1772def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1773def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1774def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1775
Johnny Chenadc77332010-02-26 22:04:29 +00001776// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001777
Johnny Chenadc77332010-02-26 22:04:29 +00001778def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001779 MulFrm /* for convenience */, NoItinerary, "usad8",
1780 "\t$dst, $a, $b", []>,
1781 Requires<[IsARM, HasV6]> {
1782 let Inst{27-20} = 0b01111000;
1783 let Inst{15-12} = 0b1111;
1784 let Inst{7-4} = 0b0001;
1785}
1786def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1787 MulFrm /* for convenience */, NoItinerary, "usada8",
1788 "\t$dst, $a, $b, $acc", []>,
1789 Requires<[IsARM, HasV6]> {
1790 let Inst{27-20} = 0b01111000;
1791 let Inst{7-4} = 0b0001;
1792}
1793
1794// Signed/Unsigned saturate -- for disassembly only
1795
1796def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001797 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001798 [/* For disassembly only; pattern left blank */]> {
1799 let Inst{27-21} = 0b0110101;
1800 let Inst{6-4} = 0b001;
1801}
1802
1803def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001804 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001805 [/* For disassembly only; pattern left blank */]> {
1806 let Inst{27-21} = 0b0110101;
1807 let Inst{6-4} = 0b101;
1808}
1809
1810def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1811 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1812 [/* For disassembly only; pattern left blank */]> {
1813 let Inst{27-20} = 0b01101010;
1814 let Inst{7-4} = 0b0011;
1815}
1816
1817def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001818 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001819 [/* For disassembly only; pattern left blank */]> {
1820 let Inst{27-21} = 0b0110111;
1821 let Inst{6-4} = 0b001;
1822}
1823
1824def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001825 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001826 [/* For disassembly only; pattern left blank */]> {
1827 let Inst{27-21} = 0b0110111;
1828 let Inst{6-4} = 0b101;
1829}
1830
1831def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1832 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1833 [/* For disassembly only; pattern left blank */]> {
1834 let Inst{27-20} = 0b01101110;
1835 let Inst{7-4} = 0b0011;
1836}
Evan Chenga8e29892007-01-19 07:51:42 +00001837
1838//===----------------------------------------------------------------------===//
1839// Bitwise Instructions.
1840//
1841
Jim Grosbach26421962008-10-14 20:36:24 +00001842defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001843 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001844defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001845 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001846defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001847 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001848defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001849 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001851def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001852 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001853 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001854 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1855 Requires<[IsARM, HasV6T2]> {
1856 let Inst{27-21} = 0b0111110;
1857 let Inst{6-0} = 0b0011111;
1858}
1859
Johnny Chenb2503c02010-02-17 06:31:48 +00001860// A8.6.18 BFI - Bitfield insert (Encoding A1)
1861// Added for disassembler with the pattern field purposely left blank.
1862def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1863 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1864 "bfi", "\t$dst, $src, $imm", "",
1865 [/* For disassembly only; pattern left blank */]>,
1866 Requires<[IsARM, HasV6T2]> {
1867 let Inst{27-21} = 0b0111110;
1868 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1869}
1870
David Goodwin5d598aa2009-08-19 18:00:44 +00001871def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001872 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001873 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001874 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001875 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001876}
Evan Chengedda31c2008-11-05 18:35:52 +00001877def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001878 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001879 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1880 let Inst{25} = 0;
1881}
Evan Chengb3379fb2009-02-05 08:42:55 +00001882let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001883def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001884 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001885 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1886 let Inst{25} = 1;
1887}
Evan Chenga8e29892007-01-19 07:51:42 +00001888
1889def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1890 (BICri GPR:$src, so_imm_not:$imm)>;
1891
1892//===----------------------------------------------------------------------===//
1893// Multiply Instructions.
1894//
1895
Evan Cheng8de898a2009-06-26 00:19:44 +00001896let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001897def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001898 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001899 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001900
Evan Chengfbc9d412008-11-06 01:21:28 +00001901def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001902 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001903 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001904
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001905def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001906 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001907 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1908 Requires<[IsARM, HasV6T2]>;
1909
Evan Chenga8e29892007-01-19 07:51:42 +00001910// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001911let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001912let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001913def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001914 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001915 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001916
Evan Chengfbc9d412008-11-06 01:21:28 +00001917def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001918 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001919 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001920}
Evan Chenga8e29892007-01-19 07:51:42 +00001921
1922// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001923def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001924 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001925 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001926
Evan Chengfbc9d412008-11-06 01:21:28 +00001927def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001928 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001929 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001930
Evan Chengfbc9d412008-11-06 01:21:28 +00001931def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001932 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001933 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001934 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001935} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001936
1937// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001938def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001939 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001940 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001941 Requires<[IsARM, HasV6]> {
1942 let Inst{7-4} = 0b0001;
1943 let Inst{15-12} = 0b1111;
1944}
Evan Cheng13ab0202007-07-10 18:08:01 +00001945
Johnny Chen2ec5e492010-02-22 21:50:40 +00001946def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1947 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1948 [/* For disassembly only; pattern left blank */]>,
1949 Requires<[IsARM, HasV6]> {
1950 let Inst{7-4} = 0b0011; // R = 1
1951 let Inst{15-12} = 0b1111;
1952}
1953
Evan Chengfbc9d412008-11-06 01:21:28 +00001954def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001955 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001956 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001957 Requires<[IsARM, HasV6]> {
1958 let Inst{7-4} = 0b0001;
1959}
Evan Chenga8e29892007-01-19 07:51:42 +00001960
Johnny Chen2ec5e492010-02-22 21:50:40 +00001961def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1962 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1963 [/* For disassembly only; pattern left blank */]>,
1964 Requires<[IsARM, HasV6]> {
1965 let Inst{7-4} = 0b0011; // R = 1
1966}
Evan Chenga8e29892007-01-19 07:51:42 +00001967
Evan Chengfbc9d412008-11-06 01:21:28 +00001968def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001969 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001970 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001971 Requires<[IsARM, HasV6]> {
1972 let Inst{7-4} = 0b1101;
1973}
Evan Chenga8e29892007-01-19 07:51:42 +00001974
Johnny Chen2ec5e492010-02-22 21:50:40 +00001975def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1976 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1977 [/* For disassembly only; pattern left blank */]>,
1978 Requires<[IsARM, HasV6]> {
1979 let Inst{7-4} = 0b1111; // R = 1
1980}
1981
Raul Herbster37fb5b12007-08-30 23:25:47 +00001982multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001983 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001984 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001985 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1986 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001987 Requires<[IsARM, HasV5TE]> {
1988 let Inst{5} = 0;
1989 let Inst{6} = 0;
1990 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001991
Evan Chengeb4f52e2008-11-06 03:35:07 +00001992 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001993 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001994 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001995 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001996 Requires<[IsARM, HasV5TE]> {
1997 let Inst{5} = 0;
1998 let Inst{6} = 1;
1999 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002000
Evan Chengeb4f52e2008-11-06 03:35:07 +00002001 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002002 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002003 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002004 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002005 Requires<[IsARM, HasV5TE]> {
2006 let Inst{5} = 1;
2007 let Inst{6} = 0;
2008 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002009
Evan Chengeb4f52e2008-11-06 03:35:07 +00002010 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002011 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002012 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2013 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002014 Requires<[IsARM, HasV5TE]> {
2015 let Inst{5} = 1;
2016 let Inst{6} = 1;
2017 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002018
Evan Chengeb4f52e2008-11-06 03:35:07 +00002019 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002020 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002021 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002022 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002023 Requires<[IsARM, HasV5TE]> {
2024 let Inst{5} = 1;
2025 let Inst{6} = 0;
2026 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002027
Evan Chengeb4f52e2008-11-06 03:35:07 +00002028 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002029 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002030 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002031 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002032 Requires<[IsARM, HasV5TE]> {
2033 let Inst{5} = 1;
2034 let Inst{6} = 1;
2035 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002036}
2037
Raul Herbster37fb5b12007-08-30 23:25:47 +00002038
2039multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002040 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002041 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002042 [(set GPR:$dst, (add GPR:$acc,
2043 (opnode (sext_inreg GPR:$a, i16),
2044 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 Requires<[IsARM, HasV5TE]> {
2046 let Inst{5} = 0;
2047 let Inst{6} = 0;
2048 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002049
Evan Chengeb4f52e2008-11-06 03:35:07 +00002050 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002051 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002052 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002053 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002054 Requires<[IsARM, HasV5TE]> {
2055 let Inst{5} = 0;
2056 let Inst{6} = 1;
2057 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002058
Evan Chengeb4f52e2008-11-06 03:35:07 +00002059 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002060 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002061 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002062 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002063 Requires<[IsARM, HasV5TE]> {
2064 let Inst{5} = 1;
2065 let Inst{6} = 0;
2066 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002067
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002069 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2070 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2071 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002072 Requires<[IsARM, HasV5TE]> {
2073 let Inst{5} = 1;
2074 let Inst{6} = 1;
2075 }
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Evan Chengeb4f52e2008-11-06 03:35:07 +00002077 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002078 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002079 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002080 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002081 Requires<[IsARM, HasV5TE]> {
2082 let Inst{5} = 0;
2083 let Inst{6} = 0;
2084 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002085
Evan Chengeb4f52e2008-11-06 03:35:07 +00002086 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002087 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002088 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002089 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002090 Requires<[IsARM, HasV5TE]> {
2091 let Inst{5} = 0;
2092 let Inst{6} = 1;
2093 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002094}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002095
Raul Herbster37fb5b12007-08-30 23:25:47 +00002096defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2097defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002098
Johnny Chen83498e52010-02-12 21:59:23 +00002099// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2100def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2101 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2102 [/* For disassembly only; pattern left blank */]>,
2103 Requires<[IsARM, HasV5TE]> {
2104 let Inst{5} = 0;
2105 let Inst{6} = 0;
2106}
2107
2108def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2109 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2110 [/* For disassembly only; pattern left blank */]>,
2111 Requires<[IsARM, HasV5TE]> {
2112 let Inst{5} = 0;
2113 let Inst{6} = 1;
2114}
2115
2116def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2117 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2118 [/* For disassembly only; pattern left blank */]>,
2119 Requires<[IsARM, HasV5TE]> {
2120 let Inst{5} = 1;
2121 let Inst{6} = 0;
2122}
2123
2124def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2125 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2126 [/* For disassembly only; pattern left blank */]>,
2127 Requires<[IsARM, HasV5TE]> {
2128 let Inst{5} = 1;
2129 let Inst{6} = 1;
2130}
2131
Johnny Chen667d1272010-02-22 18:50:54 +00002132// Helper class for AI_smld -- for disassembly only
2133class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2134 InstrItinClass itin, string opc, string asm>
2135 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2136 let Inst{4} = 1;
2137 let Inst{5} = swap;
2138 let Inst{6} = sub;
2139 let Inst{7} = 0;
2140 let Inst{21-20} = 0b00;
2141 let Inst{22} = long;
2142 let Inst{27-23} = 0b01110;
2143}
2144
2145multiclass AI_smld<bit sub, string opc> {
2146
2147 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2148 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2149
2150 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2151 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2152
2153 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2154 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2155
2156 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2157 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2158
2159}
2160
2161defm SMLA : AI_smld<0, "smla">;
2162defm SMLS : AI_smld<1, "smls">;
2163
Johnny Chen2ec5e492010-02-22 21:50:40 +00002164multiclass AI_sdml<bit sub, string opc> {
2165
2166 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2167 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2168 let Inst{15-12} = 0b1111;
2169 }
2170
2171 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2172 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2173 let Inst{15-12} = 0b1111;
2174 }
2175
2176}
2177
2178defm SMUA : AI_sdml<0, "smua">;
2179defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002180
Evan Chenga8e29892007-01-19 07:51:42 +00002181//===----------------------------------------------------------------------===//
2182// Misc. Arithmetic Instructions.
2183//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002184
David Goodwin5d598aa2009-08-19 18:00:44 +00002185def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002186 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002187 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2188 let Inst{7-4} = 0b0001;
2189 let Inst{11-8} = 0b1111;
2190 let Inst{19-16} = 0b1111;
2191}
Rafael Espindola199dd672006-10-17 13:13:23 +00002192
Jim Grosbach3482c802010-01-18 19:58:49 +00002193def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002194 "rbit", "\t$dst, $src",
2195 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2196 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002197 let Inst{7-4} = 0b0011;
2198 let Inst{11-8} = 0b1111;
2199 let Inst{19-16} = 0b1111;
2200}
2201
David Goodwin5d598aa2009-08-19 18:00:44 +00002202def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002203 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002204 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2205 let Inst{7-4} = 0b0011;
2206 let Inst{11-8} = 0b1111;
2207 let Inst{19-16} = 0b1111;
2208}
Rafael Espindola199dd672006-10-17 13:13:23 +00002209
David Goodwin5d598aa2009-08-19 18:00:44 +00002210def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002211 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002212 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002213 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2214 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2215 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2216 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002217 Requires<[IsARM, HasV6]> {
2218 let Inst{7-4} = 0b1011;
2219 let Inst{11-8} = 0b1111;
2220 let Inst{19-16} = 0b1111;
2221}
Rafael Espindola27185192006-09-29 21:20:16 +00002222
David Goodwin5d598aa2009-08-19 18:00:44 +00002223def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002224 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002225 [(set GPR:$dst,
2226 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002227 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2228 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002229 Requires<[IsARM, HasV6]> {
2230 let Inst{7-4} = 0b1011;
2231 let Inst{11-8} = 0b1111;
2232 let Inst{19-16} = 0b1111;
2233}
Rafael Espindola27185192006-09-29 21:20:16 +00002234
Evan Cheng8b59db32008-11-07 01:41:35 +00002235def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2236 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002237 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002238 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2239 (and (shl GPR:$src2, (i32 imm:$shamt)),
2240 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002241 Requires<[IsARM, HasV6]> {
2242 let Inst{6-4} = 0b001;
2243}
Rafael Espindola27185192006-09-29 21:20:16 +00002244
Evan Chenga8e29892007-01-19 07:51:42 +00002245// Alternate cases for PKHBT where identities eliminate some nodes.
2246def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2247 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2248def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2249 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002250
Rafael Espindolaa2845842006-10-05 16:48:49 +00002251
Evan Cheng8b59db32008-11-07 01:41:35 +00002252def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2253 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002254 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002255 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2256 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002257 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2258 let Inst{6-4} = 0b101;
2259}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002260
Evan Chenga8e29892007-01-19 07:51:42 +00002261// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2262// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002263def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002264 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2265def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2266 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2267 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002268
Evan Chenga8e29892007-01-19 07:51:42 +00002269//===----------------------------------------------------------------------===//
2270// Comparison Instructions...
2271//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002272
Jim Grosbach26421962008-10-14 20:36:24 +00002273defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002274 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002275//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2276// Compare-to-zero still works out, just not the relationals
2277//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2278// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002279
Evan Chenga8e29892007-01-19 07:51:42 +00002280// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002281defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002282 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002283defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002284 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002285
David Goodwinc0309b42009-06-29 15:33:01 +00002286defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2287 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2288defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2289 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002290
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002291//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2292// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002293
David Goodwinc0309b42009-06-29 15:33:01 +00002294def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002295 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002296
Evan Cheng218977b2010-07-13 19:27:42 +00002297// Pseudo i64 compares for some floating point compares.
2298let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2299 Defs = [CPSR] in {
2300def BCCi64 : PseudoInst<(outs),
2301 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2302 IIC_Br,
2303 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2304 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2305
2306def BCCZi64 : PseudoInst<(outs),
2307 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2308 IIC_Br,
2309 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2310 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2311} // usesCustomInserter
2312
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002313
Evan Chenga8e29892007-01-19 07:51:42 +00002314// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002315// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002316// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002317let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002318def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002319 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002320 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002321 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002322 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002323 let Inst{25} = 0;
2324}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002325
Evan Chengd87293c2008-11-06 08:47:38 +00002326def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002327 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002328 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002329 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002330 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002331 let Inst{25} = 0;
2332}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002333
Evan Chengd87293c2008-11-06 08:47:38 +00002334def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002335 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002336 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002337 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002338 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002339 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002340}
Evan Chengea420b22010-05-19 01:52:25 +00002341} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002342
Jim Grosbach3728e962009-12-10 00:11:09 +00002343//===----------------------------------------------------------------------===//
2344// Atomic operations intrinsics
2345//
2346
2347// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002348let hasSideEffects = 1 in {
2349def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002350 Pseudo, NoItinerary,
2351 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002352 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002353 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002354 let Inst{31-4} = 0xf57ff05;
2355 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002356 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002357 let Inst{3-0} = 0b1111;
2358}
Jim Grosbach3728e962009-12-10 00:11:09 +00002359
Jim Grosbachf6b28622009-12-14 18:31:20 +00002360def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002361 Pseudo, NoItinerary,
2362 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002363 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002364 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002365 let Inst{31-4} = 0xf57ff04;
2366 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002367 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002368 let Inst{3-0} = 0b1111;
2369}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002370
2371def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2372 Pseudo, NoItinerary,
2373 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2374 [(ARMMemBarrierV6 GPR:$zero)]>,
2375 Requires<[IsARM, HasV6]> {
2376 // FIXME: add support for options other than a full system DMB
2377 // FIXME: add encoding
2378}
2379
2380def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2381 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002382 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002383 [(ARMSyncBarrierV6 GPR:$zero)]>,
2384 Requires<[IsARM, HasV6]> {
2385 // FIXME: add support for options other than a full system DSB
2386 // FIXME: add encoding
2387}
Jim Grosbach3728e962009-12-10 00:11:09 +00002388}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002389
Johnny Chenfd6037d2010-02-18 00:19:08 +00002390// Helper class for multiclass MemB -- for disassembly only
2391class AMBI<string opc, string asm>
2392 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2393 [/* For disassembly only; pattern left blank */]>,
2394 Requires<[IsARM, HasV7]> {
2395 let Inst{31-20} = 0xf57;
2396}
2397
2398multiclass MemB<bits<4> op7_4, string opc> {
2399
2400 def st : AMBI<opc, "\tst"> {
2401 let Inst{7-4} = op7_4;
2402 let Inst{3-0} = 0b1110;
2403 }
2404
2405 def ish : AMBI<opc, "\tish"> {
2406 let Inst{7-4} = op7_4;
2407 let Inst{3-0} = 0b1011;
2408 }
2409
2410 def ishst : AMBI<opc, "\tishst"> {
2411 let Inst{7-4} = op7_4;
2412 let Inst{3-0} = 0b1010;
2413 }
2414
2415 def nsh : AMBI<opc, "\tnsh"> {
2416 let Inst{7-4} = op7_4;
2417 let Inst{3-0} = 0b0111;
2418 }
2419
2420 def nshst : AMBI<opc, "\tnshst"> {
2421 let Inst{7-4} = op7_4;
2422 let Inst{3-0} = 0b0110;
2423 }
2424
2425 def osh : AMBI<opc, "\tosh"> {
2426 let Inst{7-4} = op7_4;
2427 let Inst{3-0} = 0b0011;
2428 }
2429
2430 def oshst : AMBI<opc, "\toshst"> {
2431 let Inst{7-4} = op7_4;
2432 let Inst{3-0} = 0b0010;
2433 }
2434}
2435
2436// These DMB variants are for disassembly only.
2437defm DMB : MemB<0b0101, "dmb">;
2438
2439// These DSB variants are for disassembly only.
2440defm DSB : MemB<0b0100, "dsb">;
2441
2442// ISB has only full system option -- for disassembly only
2443def ISBsy : AMBI<"isb", ""> {
2444 let Inst{7-4} = 0b0110;
2445 let Inst{3-0} = 0b1111;
2446}
2447
Jim Grosbach66869102009-12-11 18:52:41 +00002448let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002449 let Uses = [CPSR] in {
2450 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2451 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2452 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2453 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2454 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2455 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2456 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2457 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2458 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2459 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2460 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2461 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2462 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2463 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2464 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2465 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2466 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2467 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2468 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2469 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2470 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2471 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2472 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2473 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2474 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2475 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2476 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2477 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2478 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2479 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2480 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2481 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2482 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2483 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2484 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2485 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2486 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2487 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2488 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2489 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2490 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2491 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2492 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2493 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2494 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2496 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2497 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2498 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2499 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2500 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2501 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2502 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2503 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2504 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2505 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2506 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2508 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2509 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2510 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2511 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2512 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2513 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2514 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2515 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2516 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2517 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2518 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2520 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2521 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2522
2523 def ATOMIC_SWAP_I8 : PseudoInst<
2524 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2525 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2526 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2527 def ATOMIC_SWAP_I16 : PseudoInst<
2528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2529 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2530 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2531 def ATOMIC_SWAP_I32 : PseudoInst<
2532 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2533 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2534 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2535
Jim Grosbache801dc42009-12-12 01:40:06 +00002536 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2538 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2539 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2540 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2541 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2542 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2543 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2544 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2545 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2546 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2547 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2548}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002549}
2550
2551let mayLoad = 1 in {
2552def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2553 "ldrexb", "\t$dest, [$ptr]",
2554 []>;
2555def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2556 "ldrexh", "\t$dest, [$ptr]",
2557 []>;
2558def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2559 "ldrex", "\t$dest, [$ptr]",
2560 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002561def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002562 NoItinerary,
2563 "ldrexd", "\t$dest, $dest2, [$ptr]",
2564 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002565}
2566
Jim Grosbach587b0722009-12-16 19:44:06 +00002567let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002568def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002569 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002570 "strexb", "\t$success, $src, [$ptr]",
2571 []>;
2572def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2573 NoItinerary,
2574 "strexh", "\t$success, $src, [$ptr]",
2575 []>;
2576def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002577 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002578 "strex", "\t$success, $src, [$ptr]",
2579 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002580def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002581 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2582 NoItinerary,
2583 "strexd", "\t$success, $src, $src2, [$ptr]",
2584 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002585}
2586
Johnny Chenb9436272010-02-17 22:37:58 +00002587// Clear-Exclusive is for disassembly only.
2588def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2589 [/* For disassembly only; pattern left blank */]>,
2590 Requires<[IsARM, HasV7]> {
2591 let Inst{31-20} = 0xf57;
2592 let Inst{7-4} = 0b0001;
2593}
2594
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002595// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2596let mayLoad = 1 in {
2597def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2598 "swp", "\t$dst, $src, [$ptr]",
2599 [/* For disassembly only; pattern left blank */]> {
2600 let Inst{27-23} = 0b00010;
2601 let Inst{22} = 0; // B = 0
2602 let Inst{21-20} = 0b00;
2603 let Inst{7-4} = 0b1001;
2604}
2605
2606def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2607 "swpb", "\t$dst, $src, [$ptr]",
2608 [/* For disassembly only; pattern left blank */]> {
2609 let Inst{27-23} = 0b00010;
2610 let Inst{22} = 1; // B = 1
2611 let Inst{21-20} = 0b00;
2612 let Inst{7-4} = 0b1001;
2613}
2614}
2615
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002616//===----------------------------------------------------------------------===//
2617// TLS Instructions
2618//
2619
2620// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002621let isCall = 1,
2622 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002623 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002624 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002625 [(set R0, ARMthread_pointer)]>;
2626}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002627
Evan Chenga8e29892007-01-19 07:51:42 +00002628//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002629// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002630// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002631// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002632// Since by its nature we may be coming from some other function to get
2633// here, and we're using the stack frame for the containing function to
2634// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002635// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002636// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002637// except for our own input by listing the relevant registers in Defs. By
2638// doing so, we also cause the prologue/epilogue code to actively preserve
2639// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002640// A constant value is passed in $val, and we use the location as a scratch.
2641let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002642 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2643 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002644 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002645 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002646 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002647 AddrModeNone, SizeSpecial, IndexModeNone,
2648 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002649 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2650 "str\t$val, [$src, #+4]\n\t"
2651 "mov\tr0, #0\n\t"
2652 "add\tpc, pc, #0\n\t"
2653 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002654 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2655 Requires<[IsARM, HasVFP2]>;
2656}
2657
2658let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002659 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2660 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002661 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2662 AddrModeNone, SizeSpecial, IndexModeNone,
2663 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002664 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2665 "str\t$val, [$src, #+4]\n\t"
2666 "mov\tr0, #0\n\t"
2667 "add\tpc, pc, #0\n\t"
2668 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002669 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2670 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002671}
2672
Jim Grosbach5eb19512010-05-22 01:06:18 +00002673// FIXME: Non-Darwin version(s)
2674let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2675 Defs = [ R7, LR, SP ] in {
2676def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2677 AddrModeNone, SizeSpecial, IndexModeNone,
2678 Pseudo, NoItinerary,
2679 "ldr\tsp, [$src, #8]\n\t"
2680 "ldr\t$scratch, [$src, #4]\n\t"
2681 "ldr\tr7, [$src]\n\t"
2682 "bx\t$scratch", "",
2683 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2684 Requires<[IsARM, IsDarwin]>;
2685}
2686
Jim Grosbach0e0da732009-05-12 23:59:14 +00002687//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002688// Non-Instruction Patterns
2689//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002690
Evan Chenga8e29892007-01-19 07:51:42 +00002691// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002692
Evan Chenga8e29892007-01-19 07:51:42 +00002693// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002694let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002695def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002696 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002697 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002698 [(set GPR:$dst, so_imm2part:$src)]>,
2699 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002700
Evan Chenga8e29892007-01-19 07:51:42 +00002701def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002702 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2703 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002704def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002705 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2706 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002707def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2708 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2709 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002710def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2711 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2712 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002713
Evan Cheng5adb66a2009-09-28 09:14:39 +00002714// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002715// This is a single pseudo instruction, the benefit is that it can be remat'd
2716// as a single unit instead of having to handle reg inputs.
2717// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002718let isReMaterializable = 1 in
2719def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002720 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002721 [(set GPR:$dst, (i32 imm:$src))]>,
2722 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002723
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002724// ConstantPool, GlobalAddress, and JumpTable
2725def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2726 Requires<[IsARM, DontUseMovt]>;
2727def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2728def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2729 Requires<[IsARM, UseMovt]>;
2730def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2731 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2732
Evan Chenga8e29892007-01-19 07:51:42 +00002733// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002734
Dale Johannesen51e28e62010-06-03 21:09:53 +00002735// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002736def : ARMPat<(ARMtcret tcGPR:$dst),
2737 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002738
2739def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2740 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2741
2742def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2743 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2744
Dale Johannesen38d5f042010-06-15 22:24:08 +00002745def : ARMPat<(ARMtcret tcGPR:$dst),
2746 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002747
2748def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2749 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2750
2751def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2752 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002753
Evan Chenga8e29892007-01-19 07:51:42 +00002754// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002755def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002756 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002757def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002758 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002759
Evan Chenga8e29892007-01-19 07:51:42 +00002760// zextload i1 -> zextload i8
2761def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002762
Evan Chenga8e29892007-01-19 07:51:42 +00002763// extload -> zextload
2764def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2765def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2766def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002767
Evan Cheng83b5cf02008-11-05 23:22:34 +00002768def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2769def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2770
Evan Cheng34b12d22007-01-19 20:27:35 +00002771// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002772def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2773 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002774 (SMULBB GPR:$a, GPR:$b)>;
2775def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2776 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002777def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2778 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002779 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002780def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002781 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002782def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2783 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002784 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002785def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002786 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002787def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2788 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002789 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002790def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002791 (SMULWB GPR:$a, GPR:$b)>;
2792
2793def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002794 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2795 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002796 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2797def : ARMV5TEPat<(add GPR:$acc,
2798 (mul sext_16_node:$a, sext_16_node:$b)),
2799 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2800def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002801 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2802 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002803 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2804def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002805 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002806 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2807def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002808 (mul (sra GPR:$a, (i32 16)),
2809 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002810 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2811def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002812 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002813 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2814def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002815 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2816 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002817 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2818def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002819 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002820 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2821
Evan Chenga8e29892007-01-19 07:51:42 +00002822//===----------------------------------------------------------------------===//
2823// Thumb Support
2824//
2825
2826include "ARMInstrThumb.td"
2827
2828//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002829// Thumb2 Support
2830//
2831
2832include "ARMInstrThumb2.td"
2833
2834//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002835// Floating Point Support
2836//
2837
2838include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002839
2840//===----------------------------------------------------------------------===//
2841// Advanced SIMD (NEON) Support
2842//
2843
2844include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002845
2846//===----------------------------------------------------------------------===//
2847// Coprocessor Instructions. For disassembly only.
2848//
2849
2850def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2851 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2852 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2853 [/* For disassembly only; pattern left blank */]> {
2854 let Inst{4} = 0;
2855}
2856
2857def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2858 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2859 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2860 [/* For disassembly only; pattern left blank */]> {
2861 let Inst{31-28} = 0b1111;
2862 let Inst{4} = 0;
2863}
2864
Johnny Chen64dfb782010-02-16 20:04:27 +00002865class ACI<dag oops, dag iops, string opc, string asm>
2866 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2867 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2868 let Inst{27-25} = 0b110;
2869}
2870
2871multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2872
2873 def _OFFSET : ACI<(outs),
2874 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2875 opc, "\tp$cop, cr$CRd, $addr"> {
2876 let Inst{31-28} = op31_28;
2877 let Inst{24} = 1; // P = 1
2878 let Inst{21} = 0; // W = 0
2879 let Inst{22} = 0; // D = 0
2880 let Inst{20} = load;
2881 }
2882
2883 def _PRE : ACI<(outs),
2884 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2885 opc, "\tp$cop, cr$CRd, $addr!"> {
2886 let Inst{31-28} = op31_28;
2887 let Inst{24} = 1; // P = 1
2888 let Inst{21} = 1; // W = 1
2889 let Inst{22} = 0; // D = 0
2890 let Inst{20} = load;
2891 }
2892
2893 def _POST : ACI<(outs),
2894 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2895 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2896 let Inst{31-28} = op31_28;
2897 let Inst{24} = 0; // P = 0
2898 let Inst{21} = 1; // W = 1
2899 let Inst{22} = 0; // D = 0
2900 let Inst{20} = load;
2901 }
2902
2903 def _OPTION : ACI<(outs),
2904 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2905 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2906 let Inst{31-28} = op31_28;
2907 let Inst{24} = 0; // P = 0
2908 let Inst{23} = 1; // U = 1
2909 let Inst{21} = 0; // W = 0
2910 let Inst{22} = 0; // D = 0
2911 let Inst{20} = load;
2912 }
2913
2914 def L_OFFSET : ACI<(outs),
2915 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002916 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002917 let Inst{31-28} = op31_28;
2918 let Inst{24} = 1; // P = 1
2919 let Inst{21} = 0; // W = 0
2920 let Inst{22} = 1; // D = 1
2921 let Inst{20} = load;
2922 }
2923
2924 def L_PRE : ACI<(outs),
2925 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002926 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002927 let Inst{31-28} = op31_28;
2928 let Inst{24} = 1; // P = 1
2929 let Inst{21} = 1; // W = 1
2930 let Inst{22} = 1; // D = 1
2931 let Inst{20} = load;
2932 }
2933
2934 def L_POST : ACI<(outs),
2935 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002936 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002937 let Inst{31-28} = op31_28;
2938 let Inst{24} = 0; // P = 0
2939 let Inst{21} = 1; // W = 1
2940 let Inst{22} = 1; // D = 1
2941 let Inst{20} = load;
2942 }
2943
2944 def L_OPTION : ACI<(outs),
2945 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002946 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002947 let Inst{31-28} = op31_28;
2948 let Inst{24} = 0; // P = 0
2949 let Inst{23} = 1; // U = 1
2950 let Inst{21} = 0; // W = 0
2951 let Inst{22} = 1; // D = 1
2952 let Inst{20} = load;
2953 }
2954}
2955
2956defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2957defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2958defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2959defm STC2 : LdStCop<0b1111, 0, "stc2">;
2960
Johnny Chen906d57f2010-02-12 01:44:23 +00002961def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2962 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2963 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2964 [/* For disassembly only; pattern left blank */]> {
2965 let Inst{20} = 0;
2966 let Inst{4} = 1;
2967}
2968
2969def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2970 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2971 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2972 [/* For disassembly only; pattern left blank */]> {
2973 let Inst{31-28} = 0b1111;
2974 let Inst{20} = 0;
2975 let Inst{4} = 1;
2976}
2977
2978def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2979 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2980 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2981 [/* For disassembly only; pattern left blank */]> {
2982 let Inst{20} = 1;
2983 let Inst{4} = 1;
2984}
2985
2986def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2987 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2988 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2989 [/* For disassembly only; pattern left blank */]> {
2990 let Inst{31-28} = 0b1111;
2991 let Inst{20} = 1;
2992 let Inst{4} = 1;
2993}
2994
2995def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2996 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2997 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2998 [/* For disassembly only; pattern left blank */]> {
2999 let Inst{23-20} = 0b0100;
3000}
3001
3002def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3003 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3004 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3005 [/* For disassembly only; pattern left blank */]> {
3006 let Inst{31-28} = 0b1111;
3007 let Inst{23-20} = 0b0100;
3008}
3009
3010def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3011 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3012 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3013 [/* For disassembly only; pattern left blank */]> {
3014 let Inst{23-20} = 0b0101;
3015}
3016
3017def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3018 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3019 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3020 [/* For disassembly only; pattern left blank */]> {
3021 let Inst{31-28} = 0b1111;
3022 let Inst{23-20} = 0b0101;
3023}
3024
Johnny Chenb98e1602010-02-12 18:55:33 +00003025//===----------------------------------------------------------------------===//
3026// Move between special register and ARM core register -- for disassembly only
3027//
3028
3029def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3030 [/* For disassembly only; pattern left blank */]> {
3031 let Inst{23-20} = 0b0000;
3032 let Inst{7-4} = 0b0000;
3033}
3034
3035def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3036 [/* For disassembly only; pattern left blank */]> {
3037 let Inst{23-20} = 0b0100;
3038 let Inst{7-4} = 0b0000;
3039}
3040
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003041def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3042 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003043 [/* For disassembly only; pattern left blank */]> {
3044 let Inst{23-20} = 0b0010;
3045 let Inst{7-4} = 0b0000;
3046}
3047
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003048def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3049 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003050 [/* For disassembly only; pattern left blank */]> {
3051 let Inst{23-20} = 0b0010;
3052 let Inst{7-4} = 0b0000;
3053}
3054
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003055def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3056 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003057 [/* For disassembly only; pattern left blank */]> {
3058 let Inst{23-20} = 0b0110;
3059 let Inst{7-4} = 0b0000;
3060}
3061
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003062def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3063 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003064 [/* For disassembly only; pattern left blank */]> {
3065 let Inst{23-20} = 0b0110;
3066 let Inst{7-4} = 0b0000;
3067}