blob: 7d18a864ab76ec81e917f846726db8da7a9baccc [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "dagcombine"
16#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4e137af2008-01-25 07:20:16 +000017#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Analysis/AliasAnalysis.h"
20#include "llvm/Target/TargetData.h"
Chris Lattner1e3362f2008-01-26 19:45:50 +000021#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Target/TargetLowering.h"
23#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Compiler.h"
28#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
31#include <algorithm>
Dan Gohmand408d392008-05-23 20:40:06 +000032#include <set>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033using namespace llvm;
34
35STATISTIC(NodesCombined , "Number of dag nodes combined");
36STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
37STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
38
39namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040 static cl::opt<bool>
41 CombinerAA("combiner-alias-analysis", cl::Hidden,
42 cl::desc("Turn on alias analysis during testing"));
43
44 static cl::opt<bool>
45 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
46 cl::desc("Include global information in alias analysis"));
47
48//------------------------------ DAGCombiner ---------------------------------//
49
50 class VISIBILITY_HIDDEN DAGCombiner {
51 SelectionDAG &DAG;
Dan Gohman96eb47a2009-01-15 19:20:50 +000052 const TargetLowering &TLI;
Duncan Sandsa3e2cd02008-11-24 14:53:14 +000053 CombineLevel Level;
54 bool LegalOperations;
55 bool LegalTypes;
Dan Gohmanea12c0c2008-08-20 16:30:28 +000056 bool Fast;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Worklist of all of the nodes that need to be simplified.
Evan Cheng56550ae2008-08-29 22:21:44 +000059 std::vector<SDNode*> WorkList;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060
61 // AA - Used for DAG load/store alias analysis.
62 AliasAnalysis &AA;
63
64 /// AddUsersToWorkList - When an instruction is simplified, add all users of
65 /// the instruction to the work lists because they might get more simplified
66 /// now.
67 ///
68 void AddUsersToWorkList(SDNode *N) {
69 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
70 UI != UE; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +000071 AddToWorkList(*UI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 }
73
Dan Gohman6c89ea72007-10-08 17:57:15 +000074 /// visit - call the node-specific routine that knows how to fold each
75 /// particular type of node.
Dan Gohman8181bd12008-07-27 21:46:04 +000076 SDValue visit(SDNode *N);
Dan Gohman6c89ea72007-10-08 17:57:15 +000077
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 public:
79 /// AddToWorkList - Add to the work list making sure it's instance is at the
80 /// the back (next to be processed.)
81 void AddToWorkList(SDNode *N) {
82 removeFromWorkList(N);
83 WorkList.push_back(N);
84 }
85
Chris Lattner7bcb18f2008-02-03 06:49:24 +000086 /// removeFromWorkList - remove all instances of N from the worklist.
87 ///
88 void removeFromWorkList(SDNode *N) {
89 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
90 WorkList.end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 }
92
Dan Gohman8181bd12008-07-27 21:46:04 +000093 SDValue CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
Chris Lattner7bcb18f2008-02-03 06:49:24 +000094 bool AddTo = true);
95
Dan Gohman8181bd12008-07-27 21:46:04 +000096 SDValue CombineTo(SDNode *N, SDValue Res, bool AddTo = true) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 return CombineTo(N, &Res, 1, AddTo);
98 }
99
Dan Gohman8181bd12008-07-27 21:46:04 +0000100 SDValue CombineTo(SDNode *N, SDValue Res0, SDValue Res1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 bool AddTo = true) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000102 SDValue To[] = { Res0, Res1 };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 return CombineTo(N, To, 2, AddTo);
104 }
Dan Gohman22cefb02009-01-29 01:59:02 +0000105
106 void CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO);
Chris Lattner5872a362008-01-17 07:00:52 +0000107
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 private:
109
110 /// SimplifyDemandedBits - Check the specified integer node value to see if
111 /// it can be simplified or if things it uses can be simplified by bit
112 /// propagation. If so, return true.
Dan Gohman8181bd12008-07-27 21:46:04 +0000113 bool SimplifyDemandedBits(SDValue Op) {
Dan Gohman11607792008-02-27 00:25:32 +0000114 APInt Demanded = APInt::getAllOnesValue(Op.getValueSizeInBits());
115 return SimplifyDemandedBits(Op, Demanded);
116 }
117
Dan Gohman8181bd12008-07-27 21:46:04 +0000118 bool SimplifyDemandedBits(SDValue Op, const APInt &Demanded);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119
120 bool CombineToPreIndexedLoadStore(SDNode *N);
121 bool CombineToPostIndexedLoadStore(SDNode *N);
122
123
Dan Gohman6c89ea72007-10-08 17:57:15 +0000124 /// combine - call the node-specific routine that knows how to fold each
125 /// particular type of node. If that doesn't do anything, try the
126 /// target-specific DAG combines.
Dan Gohman8181bd12008-07-27 21:46:04 +0000127 SDValue combine(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128
129 // Visitation implementation - Implement dag node combining for different
130 // node types. The semantics are as follows:
131 // Return Value:
Evan Cheng56550ae2008-08-29 22:21:44 +0000132 // SDValue.getNode() == 0 - No change was made
133 // SDValue.getNode() == N - N was replaced, is dead and has been handled.
134 // otherwise - N should be replaced by the returned Operand.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 //
Dan Gohman8181bd12008-07-27 21:46:04 +0000136 SDValue visitTokenFactor(SDNode *N);
137 SDValue visitMERGE_VALUES(SDNode *N);
138 SDValue visitADD(SDNode *N);
139 SDValue visitSUB(SDNode *N);
140 SDValue visitADDC(SDNode *N);
141 SDValue visitADDE(SDNode *N);
142 SDValue visitMUL(SDNode *N);
143 SDValue visitSDIV(SDNode *N);
144 SDValue visitUDIV(SDNode *N);
145 SDValue visitSREM(SDNode *N);
146 SDValue visitUREM(SDNode *N);
147 SDValue visitMULHU(SDNode *N);
148 SDValue visitMULHS(SDNode *N);
149 SDValue visitSMUL_LOHI(SDNode *N);
150 SDValue visitUMUL_LOHI(SDNode *N);
151 SDValue visitSDIVREM(SDNode *N);
152 SDValue visitUDIVREM(SDNode *N);
153 SDValue visitAND(SDNode *N);
154 SDValue visitOR(SDNode *N);
155 SDValue visitXOR(SDNode *N);
156 SDValue SimplifyVBinOp(SDNode *N);
157 SDValue visitSHL(SDNode *N);
158 SDValue visitSRA(SDNode *N);
159 SDValue visitSRL(SDNode *N);
160 SDValue visitCTLZ(SDNode *N);
161 SDValue visitCTTZ(SDNode *N);
162 SDValue visitCTPOP(SDNode *N);
163 SDValue visitSELECT(SDNode *N);
164 SDValue visitSELECT_CC(SDNode *N);
165 SDValue visitSETCC(SDNode *N);
166 SDValue visitSIGN_EXTEND(SDNode *N);
167 SDValue visitZERO_EXTEND(SDNode *N);
168 SDValue visitANY_EXTEND(SDNode *N);
169 SDValue visitSIGN_EXTEND_INREG(SDNode *N);
170 SDValue visitTRUNCATE(SDNode *N);
171 SDValue visitBIT_CONVERT(SDNode *N);
172 SDValue visitBUILD_PAIR(SDNode *N);
173 SDValue visitFADD(SDNode *N);
174 SDValue visitFSUB(SDNode *N);
175 SDValue visitFMUL(SDNode *N);
176 SDValue visitFDIV(SDNode *N);
177 SDValue visitFREM(SDNode *N);
178 SDValue visitFCOPYSIGN(SDNode *N);
179 SDValue visitSINT_TO_FP(SDNode *N);
180 SDValue visitUINT_TO_FP(SDNode *N);
181 SDValue visitFP_TO_SINT(SDNode *N);
182 SDValue visitFP_TO_UINT(SDNode *N);
183 SDValue visitFP_ROUND(SDNode *N);
184 SDValue visitFP_ROUND_INREG(SDNode *N);
185 SDValue visitFP_EXTEND(SDNode *N);
186 SDValue visitFNEG(SDNode *N);
187 SDValue visitFABS(SDNode *N);
188 SDValue visitBRCOND(SDNode *N);
189 SDValue visitBR_CC(SDNode *N);
190 SDValue visitLOAD(SDNode *N);
191 SDValue visitSTORE(SDNode *N);
192 SDValue visitINSERT_VECTOR_ELT(SDNode *N);
193 SDValue visitEXTRACT_VECTOR_ELT(SDNode *N);
194 SDValue visitBUILD_VECTOR(SDNode *N);
195 SDValue visitCONCAT_VECTORS(SDNode *N);
196 SDValue visitVECTOR_SHUFFLE(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197
Dan Gohman8181bd12008-07-27 21:46:04 +0000198 SDValue XformToShuffleWithZero(SDNode *N);
Bill Wendlingabb33a22009-01-30 00:45:56 +0000199 SDValue ReassociateOps(unsigned Opc, DebugLoc DL, SDValue LHS, SDValue RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
Dan Gohman8181bd12008-07-27 21:46:04 +0000201 SDValue visitShiftByConstant(SDNode *N, unsigned Amt);
Chris Lattner91ed3c32007-12-06 07:33:36 +0000202
Dan Gohman8181bd12008-07-27 21:46:04 +0000203 bool SimplifySelectOps(SDNode *SELECT, SDValue LHS, SDValue RHS);
204 SDValue SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Bill Wendlinge64b4632009-01-30 23:59:18 +0000205 SDValue SimplifySelect(DebugLoc DL, SDValue N0, SDValue N1, SDValue N2);
206 SDValue SimplifySelectCC(DebugLoc DL, SDValue N0, SDValue N1, SDValue N2,
207 SDValue N3, ISD::CondCode CC,
208 bool NotExtCompare = false);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000209 SDValue SimplifySetCC(MVT VT, SDValue N0, SDValue N1, ISD::CondCode Cond,
210 bool foldBooleans = true);
Dan Gohman8181bd12008-07-27 21:46:04 +0000211 SDValue SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
Chris Lattner4a7c8452008-01-26 01:09:19 +0000212 unsigned HiOp);
Dan Gohman8181bd12008-07-27 21:46:04 +0000213 SDValue CombineConsecutiveLoads(SDNode *N, MVT VT);
214 SDValue ConstantFoldBIT_CONVERTofBUILD_VECTOR(SDNode *, MVT);
215 SDValue BuildSDIV(SDNode *N);
216 SDValue BuildUDIV(SDNode *N);
Bill Wendling2e1865c2009-01-30 21:14:50 +0000217 SDNode *MatchRotate(SDValue LHS, SDValue RHS, DebugLoc DL);
Dan Gohman8181bd12008-07-27 21:46:04 +0000218 SDValue ReduceLoadWidth(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
Dan Gohman8181bd12008-07-27 21:46:04 +0000220 SDValue GetDemandedBits(SDValue V, const APInt &Mask);
Chris Lattnere8671c52007-10-13 06:35:54 +0000221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
223 /// looking for aliasing nodes and adding them to the Aliases vector.
Dan Gohman8181bd12008-07-27 21:46:04 +0000224 void GatherAllAliases(SDNode *N, SDValue OriginalChain,
225 SmallVector<SDValue, 8> &Aliases);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227 /// isAlias - Return true if there is any possibility that the two addresses
228 /// overlap.
Dan Gohman8181bd12008-07-27 21:46:04 +0000229 bool isAlias(SDValue Ptr1, int64_t Size1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 const Value *SrcValue1, int SrcValueOffset1,
Dan Gohman8181bd12008-07-27 21:46:04 +0000231 SDValue Ptr2, int64_t Size2,
Bill Wendlinge64b4632009-01-30 23:59:18 +0000232 const Value *SrcValue2, int SrcValueOffset2) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233
234 /// FindAliasInfo - Extracts the relevant alias information from the memory
235 /// node. Returns true if the operand was a load.
236 bool FindAliasInfo(SDNode *N,
Dan Gohman8181bd12008-07-27 21:46:04 +0000237 SDValue &Ptr, int64_t &Size,
Bill Wendlinge64b4632009-01-30 23:59:18 +0000238 const Value *&SrcValue, int &SrcValueOffset) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239
240 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
241 /// looking for a better chain (aliasing node.)
Dan Gohman8181bd12008-07-27 21:46:04 +0000242 SDValue FindBetterChain(SDNode *N, SDValue Chain);
Duncan Sands7d9e3612009-01-31 15:50:11 +0000243
244 /// getShiftAmountTy - Returns a type large enough to hold any valid
245 /// shift amount - before type legalization these can be huge.
246 MVT getShiftAmountTy() {
247 return LegalTypes ? TLI.getShiftAmountTy() : TLI.getPointerTy();
248 }
249
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250public:
Dan Gohmanea12c0c2008-08-20 16:30:28 +0000251 DAGCombiner(SelectionDAG &D, AliasAnalysis &A, bool fast)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 : DAG(D),
253 TLI(D.getTargetLoweringInfo()),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000254 Level(Unrestricted),
255 LegalOperations(false),
256 LegalTypes(false),
Dan Gohmanea12c0c2008-08-20 16:30:28 +0000257 Fast(fast),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 AA(A) {}
259
260 /// Run - runs the dag combiner on all nodes in the work list
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000261 void Run(CombineLevel AtLevel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 };
263}
264
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000265
266namespace {
267/// WorkListRemover - This class is a DAGUpdateListener that removes any deleted
268/// nodes from the worklist.
269class VISIBILITY_HIDDEN WorkListRemover :
270 public SelectionDAG::DAGUpdateListener {
271 DAGCombiner &DC;
272public:
Dan Gohmana789bff2008-02-20 16:44:09 +0000273 explicit WorkListRemover(DAGCombiner &dc) : DC(dc) {}
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000274
Duncan Sands3866b1c2008-06-11 11:42:12 +0000275 virtual void NodeDeleted(SDNode *N, SDNode *E) {
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000276 DC.removeFromWorkList(N);
277 }
278
279 virtual void NodeUpdated(SDNode *N) {
280 // Ignore updates.
281 }
282};
283}
284
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285//===----------------------------------------------------------------------===//
286// TargetLowering::DAGCombinerInfo implementation
287//===----------------------------------------------------------------------===//
288
289void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
290 ((DAGCombiner*)DC)->AddToWorkList(N);
291}
292
Dan Gohman8181bd12008-07-27 21:46:04 +0000293SDValue TargetLowering::DAGCombinerInfo::
294CombineTo(SDNode *N, const std::vector<SDValue> &To) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
296}
297
Dan Gohman8181bd12008-07-27 21:46:04 +0000298SDValue TargetLowering::DAGCombinerInfo::
299CombineTo(SDNode *N, SDValue Res) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 return ((DAGCombiner*)DC)->CombineTo(N, Res);
301}
302
303
Dan Gohman8181bd12008-07-27 21:46:04 +0000304SDValue TargetLowering::DAGCombinerInfo::
305CombineTo(SDNode *N, SDValue Res0, SDValue Res1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
307}
308
Dan Gohman22cefb02009-01-29 01:59:02 +0000309void TargetLowering::DAGCombinerInfo::
310CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO) {
311 return ((DAGCombiner*)DC)->CommitTargetLoweringOpt(TLO);
312}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313
314//===----------------------------------------------------------------------===//
315// Helper Functions
316//===----------------------------------------------------------------------===//
317
318/// isNegatibleForFree - Return 1 if we can compute the negated form of the
319/// specified expression for the same cost as the expression itself, or 2 if we
320/// can compute the negated form more cheaply than the expression itself.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000321static char isNegatibleForFree(SDValue Op, bool LegalOperations,
Chris Lattnere0992b82008-02-26 07:04:54 +0000322 unsigned Depth = 0) {
Dale Johannesenb89072e2007-10-16 23:38:29 +0000323 // No compile time optimizations on this type.
324 if (Op.getValueType() == MVT::ppcf128)
325 return 0;
326
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 // fneg is removable even if it has multiple uses.
328 if (Op.getOpcode() == ISD::FNEG) return 2;
329
330 // Don't allow anything with multiple uses.
331 if (!Op.hasOneUse()) return 0;
332
333 // Don't recurse exponentially.
334 if (Depth > 6) return 0;
335
336 switch (Op.getOpcode()) {
337 default: return false;
338 case ISD::ConstantFP:
Chris Lattnere0992b82008-02-26 07:04:54 +0000339 // Don't invert constant FP values after legalize. The negated constant
340 // isn't necessarily legal.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000341 return LegalOperations ? 0 : 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 case ISD::FADD:
343 // FIXME: determine better conditions for this xform.
344 if (!UnsafeFPMath) return 0;
345
Bill Wendling9cf9d382009-01-30 23:10:18 +0000346 // fold (fsub (fadd A, B)) -> (fsub (fneg A), B)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000347 if (char V = isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 return V;
Bill Wendling9cf9d382009-01-30 23:10:18 +0000349 // fold (fneg (fadd A, B)) -> (fsub (fneg B), A)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000350 return isNegatibleForFree(Op.getOperand(1), LegalOperations, Depth+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 case ISD::FSUB:
352 // We can't turn -(A-B) into B-A when we honor signed zeros.
353 if (!UnsafeFPMath) return 0;
354
Bill Wendling9cf9d382009-01-30 23:10:18 +0000355 // fold (fneg (fsub A, B)) -> (fsub B, A)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 return 1;
357
358 case ISD::FMUL:
359 case ISD::FDIV:
360 if (HonorSignDependentRoundingFPMath()) return 0;
361
Bill Wendling9cf9d382009-01-30 23:10:18 +0000362 // fold (fneg (fmul X, Y)) -> (fmul (fneg X), Y) or (fmul X, (fneg Y))
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000363 if (char V = isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 return V;
365
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000366 return isNegatibleForFree(Op.getOperand(1), LegalOperations, Depth+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367
368 case ISD::FP_EXTEND:
369 case ISD::FP_ROUND:
370 case ISD::FSIN:
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000371 return isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 }
373}
374
375/// GetNegatedExpression - If isNegatibleForFree returns true, this function
376/// returns the newly negated expression.
Dan Gohman8181bd12008-07-27 21:46:04 +0000377static SDValue GetNegatedExpression(SDValue Op, SelectionDAG &DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000378 bool LegalOperations, unsigned Depth = 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 // fneg is removable even if it has multiple uses.
380 if (Op.getOpcode() == ISD::FNEG) return Op.getOperand(0);
381
382 // Don't allow anything with multiple uses.
383 assert(Op.hasOneUse() && "Unknown reuse!");
384
385 assert(Depth <= 6 && "GetNegatedExpression doesn't match isNegatibleForFree");
386 switch (Op.getOpcode()) {
387 default: assert(0 && "Unknown code");
Dale Johannesen7604c1b2007-08-31 23:34:27 +0000388 case ISD::ConstantFP: {
389 APFloat V = cast<ConstantFPSDNode>(Op)->getValueAPF();
390 V.changeSign();
391 return DAG.getConstantFP(V, Op.getValueType());
392 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 case ISD::FADD:
394 // FIXME: determine better conditions for this xform.
395 assert(UnsafeFPMath);
396
Bill Wendling9cf9d382009-01-30 23:10:18 +0000397 // fold (fneg (fadd A, B)) -> (fsub (fneg A), B)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000398 if (isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
Bill Wendlingabb33a22009-01-30 00:45:56 +0000399 return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
Chris Lattnere0992b82008-02-26 07:04:54 +0000400 GetNegatedExpression(Op.getOperand(0), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000401 LegalOperations, Depth+1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 Op.getOperand(1));
Bill Wendling9cf9d382009-01-30 23:10:18 +0000403 // fold (fneg (fadd A, B)) -> (fsub (fneg B), A)
Bill Wendlingabb33a22009-01-30 00:45:56 +0000404 return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
Chris Lattnere0992b82008-02-26 07:04:54 +0000405 GetNegatedExpression(Op.getOperand(1), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000406 LegalOperations, Depth+1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 Op.getOperand(0));
408 case ISD::FSUB:
409 // We can't turn -(A-B) into B-A when we honor signed zeros.
410 assert(UnsafeFPMath);
411
Bill Wendling9cf9d382009-01-30 23:10:18 +0000412 // fold (fneg (fsub 0, B)) -> B
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(Op.getOperand(0)))
Dale Johannesen7604c1b2007-08-31 23:34:27 +0000414 if (N0CFP->getValueAPF().isZero())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 return Op.getOperand(1);
416
Bill Wendling9cf9d382009-01-30 23:10:18 +0000417 // fold (fneg (fsub A, B)) -> (fsub B, A)
Bill Wendlingabb33a22009-01-30 00:45:56 +0000418 return DAG.getNode(ISD::FSUB, Op.getDebugLoc(), Op.getValueType(),
419 Op.getOperand(1), Op.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421 case ISD::FMUL:
422 case ISD::FDIV:
423 assert(!HonorSignDependentRoundingFPMath());
424
Bill Wendling9cf9d382009-01-30 23:10:18 +0000425 // fold (fneg (fmul X, Y)) -> (fmul (fneg X), Y)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000426 if (isNegatibleForFree(Op.getOperand(0), LegalOperations, Depth+1))
Bill Wendlingabb33a22009-01-30 00:45:56 +0000427 return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
Chris Lattnere0992b82008-02-26 07:04:54 +0000428 GetNegatedExpression(Op.getOperand(0), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000429 LegalOperations, Depth+1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 Op.getOperand(1));
431
Bill Wendling9cf9d382009-01-30 23:10:18 +0000432 // fold (fneg (fmul X, Y)) -> (fmul X, (fneg Y))
Bill Wendlingabb33a22009-01-30 00:45:56 +0000433 return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 Op.getOperand(0),
Chris Lattnere0992b82008-02-26 07:04:54 +0000435 GetNegatedExpression(Op.getOperand(1), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000436 LegalOperations, Depth+1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437
438 case ISD::FP_EXTEND:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 case ISD::FSIN:
Bill Wendlingabb33a22009-01-30 00:45:56 +0000440 return DAG.getNode(Op.getOpcode(), Op.getDebugLoc(), Op.getValueType(),
Chris Lattnere0992b82008-02-26 07:04:54 +0000441 GetNegatedExpression(Op.getOperand(0), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000442 LegalOperations, Depth+1));
Chris Lattner5872a362008-01-17 07:00:52 +0000443 case ISD::FP_ROUND:
Bill Wendlingabb33a22009-01-30 00:45:56 +0000444 return DAG.getNode(ISD::FP_ROUND, Op.getDebugLoc(), Op.getValueType(),
Chris Lattnere0992b82008-02-26 07:04:54 +0000445 GetNegatedExpression(Op.getOperand(0), DAG,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000446 LegalOperations, Depth+1),
Chris Lattner5872a362008-01-17 07:00:52 +0000447 Op.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 }
449}
450
451
452// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
453// that selects between the values 1 and 0, making it equivalent to a setcc.
454// Also, set the incoming LHS, RHS, and CC references to the appropriate
455// nodes based on the type of node we are checking. This simplifies life a
456// bit for the callers.
Dan Gohman8181bd12008-07-27 21:46:04 +0000457static bool isSetCCEquivalent(SDValue N, SDValue &LHS, SDValue &RHS,
458 SDValue &CC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459 if (N.getOpcode() == ISD::SETCC) {
460 LHS = N.getOperand(0);
461 RHS = N.getOperand(1);
462 CC = N.getOperand(2);
463 return true;
464 }
465 if (N.getOpcode() == ISD::SELECT_CC &&
466 N.getOperand(2).getOpcode() == ISD::Constant &&
467 N.getOperand(3).getOpcode() == ISD::Constant &&
Dan Gohman9d24dc72008-03-13 22:13:53 +0000468 cast<ConstantSDNode>(N.getOperand(2))->getAPIntValue() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
470 LHS = N.getOperand(0);
471 RHS = N.getOperand(1);
472 CC = N.getOperand(4);
473 return true;
474 }
475 return false;
476}
477
478// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
479// one use. If this is true, it allows the users to invert the operation for
480// free when it is profitable to do so.
Dan Gohman8181bd12008-07-27 21:46:04 +0000481static bool isOneUseSetCC(SDValue N) {
482 SDValue N0, N1, N2;
Gabor Greif1c80d112008-08-28 21:40:38 +0000483 if (isSetCCEquivalent(N, N0, N1, N2) && N.getNode()->hasOneUse())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 return true;
485 return false;
486}
487
Bill Wendlingabb33a22009-01-30 00:45:56 +0000488SDValue DAGCombiner::ReassociateOps(unsigned Opc, DebugLoc DL,
489 SDValue N0, SDValue N1) {
Duncan Sands92c43912008-06-06 12:08:01 +0000490 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
492 if (isa<ConstantSDNode>(N1)) {
Bill Wendlingabb33a22009-01-30 00:45:56 +0000493 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
Bill Wendlingf8bc7842009-01-30 20:50:00 +0000494 SDValue OpNode =
495 DAG.FoldConstantArithmetic(Opc, VT,
496 cast<ConstantSDNode>(N0.getOperand(1)),
497 cast<ConstantSDNode>(N1));
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000498 return DAG.getNode(Opc, DL, VT, N0.getOperand(0), OpNode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 } else if (N0.hasOneUse()) {
Bill Wendlingabb33a22009-01-30 00:45:56 +0000500 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
501 SDValue OpNode = DAG.getNode(Opc, N0.getDebugLoc(), VT,
502 N0.getOperand(0), N1);
Gabor Greif1c80d112008-08-28 21:40:38 +0000503 AddToWorkList(OpNode.getNode());
Bill Wendlingabb33a22009-01-30 00:45:56 +0000504 return DAG.getNode(Opc, DL, VT, OpNode, N0.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 }
506 }
Bill Wendlingabb33a22009-01-30 00:45:56 +0000507
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
509 if (isa<ConstantSDNode>(N0)) {
Bill Wendlingabb33a22009-01-30 00:45:56 +0000510 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
Bill Wendlingf8bc7842009-01-30 20:50:00 +0000511 SDValue OpNode =
512 DAG.FoldConstantArithmetic(Opc, VT,
513 cast<ConstantSDNode>(N1.getOperand(1)),
514 cast<ConstantSDNode>(N0));
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000515 return DAG.getNode(Opc, DL, VT, N1.getOperand(0), OpNode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 } else if (N1.hasOneUse()) {
Bill Wendlingabb33a22009-01-30 00:45:56 +0000517 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000518 SDValue OpNode = DAG.getNode(Opc, N0.getDebugLoc(), VT,
Bill Wendlingabb33a22009-01-30 00:45:56 +0000519 N1.getOperand(0), N0);
Gabor Greif1c80d112008-08-28 21:40:38 +0000520 AddToWorkList(OpNode.getNode());
Bill Wendlingabb33a22009-01-30 00:45:56 +0000521 return DAG.getNode(Opc, DL, VT, OpNode, N1.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 }
523 }
Bill Wendlingabb33a22009-01-30 00:45:56 +0000524
Dan Gohman8181bd12008-07-27 21:46:04 +0000525 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526}
527
Dan Gohman8181bd12008-07-27 21:46:04 +0000528SDValue DAGCombiner::CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
529 bool AddTo) {
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000530 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
531 ++NodesCombined;
532 DOUT << "\nReplacing.1 "; DEBUG(N->dump(&DAG));
Gabor Greif1c80d112008-08-28 21:40:38 +0000533 DOUT << "\nWith: "; DEBUG(To[0].getNode()->dump(&DAG));
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000534 DOUT << " and " << NumTo-1 << " other values\n";
Dan Gohman05452202009-01-21 15:17:51 +0000535 DEBUG(for (unsigned i = 0, e = NumTo; i != e; ++i)
536 assert(N->getValueType(i) == To[i].getValueType() &&
537 "Cannot combine value to value of different type!"));
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000538 WorkListRemover DeadNodes(*this);
539 DAG.ReplaceAllUsesWith(N, To, &DeadNodes);
540
541 if (AddTo) {
542 // Push the new nodes and any users onto the worklist
543 for (unsigned i = 0, e = NumTo; i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000544 AddToWorkList(To[i].getNode());
545 AddUsersToWorkList(To[i].getNode());
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000546 }
547 }
548
Dan Gohman86bf1392009-01-19 21:44:21 +0000549 // Finally, if the node is now dead, remove it from the graph. The node
550 // may not be dead if the replacement process recursively simplified to
551 // something else needing this node.
552 if (N->use_empty()) {
553 // Nodes can be reintroduced into the worklist. Make sure we do not
554 // process a node that has been replaced.
555 removeFromWorkList(N);
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000556
Dan Gohman86bf1392009-01-19 21:44:21 +0000557 // Finally, since the node is now dead, remove it from the graph.
558 DAG.DeleteNode(N);
559 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000560 return SDValue(N, 0);
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000561}
562
Dan Gohman22cefb02009-01-29 01:59:02 +0000563void
564DAGCombiner::CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &
565 TLO) {
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000566 // Replace all uses. If any nodes become isomorphic to other nodes and
567 // are deleted, make sure to remove them from our worklist.
568 WorkListRemover DeadNodes(*this);
569 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, &DeadNodes);
Dan Gohman22cefb02009-01-29 01:59:02 +0000570
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000571 // Push the new node and any (possibly new) users onto the worklist.
Gabor Greif1c80d112008-08-28 21:40:38 +0000572 AddToWorkList(TLO.New.getNode());
573 AddUsersToWorkList(TLO.New.getNode());
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000574
575 // Finally, if the node is now dead, remove it from the graph. The node
576 // may not be dead if the replacement process recursively simplified to
577 // something else needing this node.
Gabor Greif1c80d112008-08-28 21:40:38 +0000578 if (TLO.Old.getNode()->use_empty()) {
579 removeFromWorkList(TLO.Old.getNode());
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000580
581 // If the operands of this node are only used by the node, they will now
582 // be dead. Make sure to visit them first to delete dead nodes early.
Gabor Greif1c80d112008-08-28 21:40:38 +0000583 for (unsigned i = 0, e = TLO.Old.getNode()->getNumOperands(); i != e; ++i)
584 if (TLO.Old.getNode()->getOperand(i).getNode()->hasOneUse())
585 AddToWorkList(TLO.Old.getNode()->getOperand(i).getNode());
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000586
Gabor Greif1c80d112008-08-28 21:40:38 +0000587 DAG.DeleteNode(TLO.Old.getNode());
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000588 }
Dan Gohman22cefb02009-01-29 01:59:02 +0000589}
590
591/// SimplifyDemandedBits - Check the specified integer node value to see if
592/// it can be simplified or if things it uses can be simplified by bit
593/// propagation. If so, return true.
594bool DAGCombiner::SimplifyDemandedBits(SDValue Op, const APInt &Demanded) {
595 TargetLowering::TargetLoweringOpt TLO(DAG);
596 APInt KnownZero, KnownOne;
597 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
598 return false;
599
600 // Revisit the node.
601 AddToWorkList(Op.getNode());
602
603 // Replace the old value with the new one.
604 ++NodesCombined;
605 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.getNode()->dump(&DAG));
606 DOUT << "\nWith: "; DEBUG(TLO.New.getNode()->dump(&DAG));
607 DOUT << '\n';
608
609 CommitTargetLoweringOpt(TLO);
Chris Lattner7bcb18f2008-02-03 06:49:24 +0000610 return true;
611}
612
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613//===----------------------------------------------------------------------===//
614// Main DAG Combiner implementation
615//===----------------------------------------------------------------------===//
616
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000617void DAGCombiner::Run(CombineLevel AtLevel) {
618 // set the instance variables, so that the various visit routines may use it.
619 Level = AtLevel;
620 LegalOperations = Level >= NoIllegalOperations;
621 LegalTypes = Level >= NoIllegalTypes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622
Evan Cheng56550ae2008-08-29 22:21:44 +0000623 // Add all the dag nodes to the worklist.
624 WorkList.reserve(DAG.allnodes_size());
625 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
626 E = DAG.allnodes_end(); I != E; ++I)
627 WorkList.push_back(I);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000628
Evan Cheng56550ae2008-08-29 22:21:44 +0000629 // Create a dummy node (which is not added to allnodes), that adds a reference
630 // to the root node, preventing it from being deleted, and tracking any
631 // changes of the root.
632 HandleSDNode Dummy(DAG.getRoot());
633
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 // The root of the dag may dangle to deleted nodes until the dag combiner is
635 // done. Set it to null to avoid confusion.
Dan Gohman8181bd12008-07-27 21:46:04 +0000636 DAG.setRoot(SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637
Evan Cheng56550ae2008-08-29 22:21:44 +0000638 // while the worklist isn't empty, inspect the node on the end of it and
639 // try and combine it.
640 while (!WorkList.empty()) {
641 SDNode *N = WorkList.back();
642 WorkList.pop_back();
643
644 // If N has no uses, it is dead. Make sure to revisit all N's operands once
645 // N is deleted from the DAG, since they too may now be dead or may have a
646 // reduced number of uses, allowing other xforms.
647 if (N->use_empty() && N != &Dummy) {
648 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
649 AddToWorkList(N->getOperand(i).getNode());
650
651 DAG.DeleteNode(N);
652 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 }
Evan Cheng56550ae2008-08-29 22:21:44 +0000654
655 SDValue RV = combine(N);
656
657 if (RV.getNode() == 0)
658 continue;
659
660 ++NodesCombined;
661
662 // If we get back the same node we passed in, rather than a new node or
663 // zero, we know that the node must have defined multiple values and
664 // CombineTo was used. Since CombineTo takes care of the worklist
665 // mechanics for us, we have no work to do in this case.
666 if (RV.getNode() == N)
667 continue;
668
669 assert(N->getOpcode() != ISD::DELETED_NODE &&
670 RV.getNode()->getOpcode() != ISD::DELETED_NODE &&
671 "Node was deleted but visit returned new node!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672
Evan Cheng56550ae2008-08-29 22:21:44 +0000673 DOUT << "\nReplacing.3 "; DEBUG(N->dump(&DAG));
674 DOUT << "\nWith: "; DEBUG(RV.getNode()->dump(&DAG));
675 DOUT << '\n';
676 WorkListRemover DeadNodes(*this);
677 if (N->getNumValues() == RV.getNode()->getNumValues())
678 DAG.ReplaceAllUsesWith(N, RV.getNode(), &DeadNodes);
679 else {
680 assert(N->getValueType(0) == RV.getValueType() &&
681 N->getNumValues() == 1 && "Type mismatch");
682 SDValue OpV = RV;
683 DAG.ReplaceAllUsesWith(N, &OpV, &DeadNodes);
684 }
685
686 // Push the new node and any users onto the worklist
687 AddToWorkList(RV.getNode());
688 AddUsersToWorkList(RV.getNode());
689
690 // Add any uses of the old node to the worklist in case this node is the
691 // last one that uses them. They may become dead after this node is
692 // deleted.
693 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
694 AddToWorkList(N->getOperand(i).getNode());
695
Dan Gohman86bf1392009-01-19 21:44:21 +0000696 // Finally, if the node is now dead, remove it from the graph. The node
697 // may not be dead if the replacement process recursively simplified to
698 // something else needing this node.
699 if (N->use_empty()) {
700 // Nodes can be reintroduced into the worklist. Make sure we do not
701 // process a node that has been replaced.
702 removeFromWorkList(N);
Evan Cheng56550ae2008-08-29 22:21:44 +0000703
Dan Gohman86bf1392009-01-19 21:44:21 +0000704 // Finally, since the node is now dead, remove it from the graph.
705 DAG.DeleteNode(N);
706 }
Evan Cheng56550ae2008-08-29 22:21:44 +0000707 }
708
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 // If the root changed (e.g. it was a dead load, update the root).
710 DAG.setRoot(Dummy.getValue());
711}
712
Dan Gohman8181bd12008-07-27 21:46:04 +0000713SDValue DAGCombiner::visit(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 switch(N->getOpcode()) {
715 default: break;
716 case ISD::TokenFactor: return visitTokenFactor(N);
Chris Lattnerf32fa7f2008-02-13 07:25:05 +0000717 case ISD::MERGE_VALUES: return visitMERGE_VALUES(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 case ISD::ADD: return visitADD(N);
719 case ISD::SUB: return visitSUB(N);
720 case ISD::ADDC: return visitADDC(N);
721 case ISD::ADDE: return visitADDE(N);
722 case ISD::MUL: return visitMUL(N);
723 case ISD::SDIV: return visitSDIV(N);
724 case ISD::UDIV: return visitUDIV(N);
725 case ISD::SREM: return visitSREM(N);
726 case ISD::UREM: return visitUREM(N);
727 case ISD::MULHU: return visitMULHU(N);
728 case ISD::MULHS: return visitMULHS(N);
Dan Gohman6c89ea72007-10-08 17:57:15 +0000729 case ISD::SMUL_LOHI: return visitSMUL_LOHI(N);
730 case ISD::UMUL_LOHI: return visitUMUL_LOHI(N);
731 case ISD::SDIVREM: return visitSDIVREM(N);
732 case ISD::UDIVREM: return visitUDIVREM(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 case ISD::AND: return visitAND(N);
734 case ISD::OR: return visitOR(N);
735 case ISD::XOR: return visitXOR(N);
736 case ISD::SHL: return visitSHL(N);
737 case ISD::SRA: return visitSRA(N);
738 case ISD::SRL: return visitSRL(N);
739 case ISD::CTLZ: return visitCTLZ(N);
740 case ISD::CTTZ: return visitCTTZ(N);
741 case ISD::CTPOP: return visitCTPOP(N);
742 case ISD::SELECT: return visitSELECT(N);
743 case ISD::SELECT_CC: return visitSELECT_CC(N);
744 case ISD::SETCC: return visitSETCC(N);
745 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
746 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
747 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
748 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
749 case ISD::TRUNCATE: return visitTRUNCATE(N);
750 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Evan Chengb6290462008-05-12 23:04:07 +0000751 case ISD::BUILD_PAIR: return visitBUILD_PAIR(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 case ISD::FADD: return visitFADD(N);
753 case ISD::FSUB: return visitFSUB(N);
754 case ISD::FMUL: return visitFMUL(N);
755 case ISD::FDIV: return visitFDIV(N);
756 case ISD::FREM: return visitFREM(N);
757 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
758 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
759 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
760 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
761 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
762 case ISD::FP_ROUND: return visitFP_ROUND(N);
763 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
764 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
765 case ISD::FNEG: return visitFNEG(N);
766 case ISD::FABS: return visitFABS(N);
767 case ISD::BRCOND: return visitBRCOND(N);
768 case ISD::BR_CC: return visitBR_CC(N);
769 case ISD::LOAD: return visitLOAD(N);
770 case ISD::STORE: return visitSTORE(N);
771 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
Evan Chengd7ba7ed2007-10-06 08:19:55 +0000772 case ISD::EXTRACT_VECTOR_ELT: return visitEXTRACT_VECTOR_ELT(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 case ISD::BUILD_VECTOR: return visitBUILD_VECTOR(N);
774 case ISD::CONCAT_VECTORS: return visitCONCAT_VECTORS(N);
775 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
776 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000777 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778}
779
Dan Gohman8181bd12008-07-27 21:46:04 +0000780SDValue DAGCombiner::combine(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000781 SDValue RV = visit(N);
Dan Gohman6c89ea72007-10-08 17:57:15 +0000782
783 // If nothing happened, try a target-specific DAG combine.
Gabor Greif1c80d112008-08-28 21:40:38 +0000784 if (RV.getNode() == 0) {
Dan Gohman6c89ea72007-10-08 17:57:15 +0000785 assert(N->getOpcode() != ISD::DELETED_NODE &&
786 "Node was deleted but visit returned NULL!");
787
788 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
789 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode())) {
790
791 // Expose the DAG combiner to the target combiner impls.
792 TargetLowering::DAGCombinerInfo
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000793 DagCombineInfo(DAG, Level == Unrestricted, false, this);
Dan Gohman6c89ea72007-10-08 17:57:15 +0000794
795 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
796 }
797 }
798
Evan Chengd1113582008-03-22 01:55:50 +0000799 // If N is a commutative binary node, try commuting it to enable more
800 // sdisel CSE.
Gabor Greif1c80d112008-08-28 21:40:38 +0000801 if (RV.getNode() == 0 &&
Evan Chengd1113582008-03-22 01:55:50 +0000802 SelectionDAG::isCommutativeBinOp(N->getOpcode()) &&
803 N->getNumValues() == 1) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000804 SDValue N0 = N->getOperand(0);
805 SDValue N1 = N->getOperand(1);
Bill Wendling131d6e92009-01-30 01:13:16 +0000806
Evan Chengd1113582008-03-22 01:55:50 +0000807 // Constant operands are canonicalized to RHS.
808 if (isa<ConstantSDNode>(N0) || !isa<ConstantSDNode>(N1)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000809 SDValue Ops[] = { N1, N0 };
Evan Chengd1113582008-03-22 01:55:50 +0000810 SDNode *CSENode = DAG.getNodeIfExists(N->getOpcode(), N->getVTList(),
811 Ops, 2);
Evan Chenge40b51c2008-03-24 23:55:16 +0000812 if (CSENode)
Dan Gohman8181bd12008-07-27 21:46:04 +0000813 return SDValue(CSENode, 0);
Evan Chengd1113582008-03-22 01:55:50 +0000814 }
815 }
816
Dan Gohman6c89ea72007-10-08 17:57:15 +0000817 return RV;
818}
819
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820/// getInputChainForNode - Given a node, return its input chain if it has one,
821/// otherwise return a null sd operand.
Dan Gohman8181bd12008-07-27 21:46:04 +0000822static SDValue getInputChainForNode(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 if (unsigned NumOps = N->getNumOperands()) {
824 if (N->getOperand(0).getValueType() == MVT::Other)
825 return N->getOperand(0);
826 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
827 return N->getOperand(NumOps-1);
828 for (unsigned i = 1; i < NumOps-1; ++i)
829 if (N->getOperand(i).getValueType() == MVT::Other)
830 return N->getOperand(i);
831 }
Bill Wendling131d6e92009-01-30 01:13:16 +0000832 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833}
834
Dan Gohman8181bd12008-07-27 21:46:04 +0000835SDValue DAGCombiner::visitTokenFactor(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 // If N has two operands, where one has an input chain equal to the other,
837 // the 'other' chain is redundant.
838 if (N->getNumOperands() == 2) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000839 if (getInputChainForNode(N->getOperand(0).getNode()) == N->getOperand(1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 return N->getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +0000841 if (getInputChainForNode(N->getOperand(1).getNode()) == N->getOperand(0))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 return N->getOperand(1);
843 }
844
845 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Dan Gohman8181bd12008-07-27 21:46:04 +0000846 SmallVector<SDValue, 8> Ops; // Ops for replacing token factor.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 SmallPtrSet<SDNode*, 16> SeenOps;
848 bool Changed = false; // If we should replace this token factor.
849
850 // Start out with this token factor.
851 TFs.push_back(N);
852
853 // Iterate through token factors. The TFs grows when new token factors are
854 // encountered.
855 for (unsigned i = 0; i < TFs.size(); ++i) {
856 SDNode *TF = TFs[i];
857
858 // Check each of the operands.
859 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000860 SDValue Op = TF->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861
862 switch (Op.getOpcode()) {
863 case ISD::EntryToken:
864 // Entry tokens don't need to be added to the list. They are
865 // rededundant.
866 Changed = true;
867 break;
868
869 case ISD::TokenFactor:
870 if ((CombinerAA || Op.hasOneUse()) &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000871 std::find(TFs.begin(), TFs.end(), Op.getNode()) == TFs.end()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 // Queue up for processing.
Gabor Greif1c80d112008-08-28 21:40:38 +0000873 TFs.push_back(Op.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 // Clean up in case the token factor is removed.
Gabor Greif1c80d112008-08-28 21:40:38 +0000875 AddToWorkList(Op.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 Changed = true;
877 break;
878 }
879 // Fall thru
880
881 default:
882 // Only add if it isn't already in the list.
Gabor Greif1c80d112008-08-28 21:40:38 +0000883 if (SeenOps.insert(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 Ops.push_back(Op);
885 else
886 Changed = true;
887 break;
888 }
889 }
890 }
891
Dan Gohman8181bd12008-07-27 21:46:04 +0000892 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893
894 // If we've change things around then replace token factor.
895 if (Changed) {
Dan Gohman301f4052008-01-29 13:02:09 +0000896 if (Ops.empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 // The entry token is the only possible outcome.
898 Result = DAG.getEntryNode();
899 } else {
900 // New and improved token factor.
Bill Wendling131d6e92009-01-30 01:13:16 +0000901 Result = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
902 MVT::Other, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 }
Bill Wendling131d6e92009-01-30 01:13:16 +0000904
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 // Don't add users to work list.
906 return CombineTo(N, Result, false);
907 }
908
909 return Result;
910}
911
Chris Lattnerf32fa7f2008-02-13 07:25:05 +0000912/// MERGE_VALUES can always be eliminated.
Dan Gohman8181bd12008-07-27 21:46:04 +0000913SDValue DAGCombiner::visitMERGE_VALUES(SDNode *N) {
Chris Lattnerf32fa7f2008-02-13 07:25:05 +0000914 WorkListRemover DeadNodes(*this);
915 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Dan Gohman8181bd12008-07-27 21:46:04 +0000916 DAG.ReplaceAllUsesOfValueWith(SDValue(N, i), N->getOperand(i),
Chris Lattnerf32fa7f2008-02-13 07:25:05 +0000917 &DeadNodes);
918 removeFromWorkList(N);
919 DAG.DeleteNode(N);
Dan Gohman8181bd12008-07-27 21:46:04 +0000920 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerf32fa7f2008-02-13 07:25:05 +0000921}
922
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923static
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000924SDValue combineShlAddConstant(DebugLoc DL, SDValue N0, SDValue N1,
925 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000926 MVT VT = N0.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000927 SDValue N00 = N0.getOperand(0);
928 SDValue N01 = N0.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01);
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000930
Gabor Greif1c80d112008-08-28 21:40:38 +0000931 if (N01C && N00.getOpcode() == ISD::ADD && N00.getNode()->hasOneUse() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 isa<ConstantSDNode>(N00.getOperand(1))) {
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000933 // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
934 N0 = DAG.getNode(ISD::ADD, N0.getDebugLoc(), VT,
935 DAG.getNode(ISD::SHL, N00.getDebugLoc(), VT,
936 N00.getOperand(0), N01),
937 DAG.getNode(ISD::SHL, N01.getDebugLoc(), VT,
938 N00.getOperand(1), N01));
939 return DAG.getNode(ISD::ADD, DL, VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 }
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000941
Dan Gohman8181bd12008-07-27 21:46:04 +0000942 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943}
944
945static
Dan Gohman8181bd12008-07-27 21:46:04 +0000946SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Bill Wendling0d810b82008-11-11 08:25:46 +0000947 SelectionDAG &DAG, const TargetLowering &TLI,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000948 bool LegalOperations) {
Duncan Sands92c43912008-06-06 12:08:01 +0000949 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 unsigned Opc = N->getOpcode();
951 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
Dan Gohman8181bd12008-07-27 21:46:04 +0000952 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
953 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 ISD::CondCode CC = ISD::SETCC_INVALID;
Bill Wendling0d810b82008-11-11 08:25:46 +0000955
956 if (isSlctCC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
Bill Wendling0d810b82008-11-11 08:25:46 +0000958 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +0000959 SDValue CCOp = Slct.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 if (CCOp.getOpcode() == ISD::SETCC)
961 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
962 }
963
964 bool DoXform = false;
965 bool InvCC = false;
966 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
967 "Bad input!");
Bill Wendling0d810b82008-11-11 08:25:46 +0000968
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 if (LHS.getOpcode() == ISD::Constant &&
Bill Wendling0d810b82008-11-11 08:25:46 +0000970 cast<ConstantSDNode>(LHS)->isNullValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 DoXform = true;
Bill Wendling0d810b82008-11-11 08:25:46 +0000972 } else if (CC != ISD::SETCC_INVALID &&
973 RHS.getOpcode() == ISD::Constant &&
974 cast<ConstantSDNode>(RHS)->isNullValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 std::swap(LHS, RHS);
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 SDValue Op0 = Slct.getOperand(0);
Bill Wendling0d810b82008-11-11 08:25:46 +0000977 MVT OpVT = isSlctCC ? Op0.getValueType() :
978 Op0.getOperand(0).getValueType();
979 bool isInt = OpVT.isInteger();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 CC = ISD::getSetCCInverse(CC, isInt);
Bill Wendling0d810b82008-11-11 08:25:46 +0000981
Duncan Sandsa3e2cd02008-11-24 14:53:14 +0000982 if (LegalOperations && !TLI.isCondCodeLegal(CC, OpVT))
Bill Wendling0d810b82008-11-11 08:25:46 +0000983 return SDValue(); // Inverse operator isn't legal.
984
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 DoXform = true;
986 InvCC = true;
987 }
988
989 if (DoXform) {
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000990 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 if (isSlctCC)
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000992 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 Slct.getOperand(0), Slct.getOperand(1), CC);
Dan Gohman8181bd12008-07-27 21:46:04 +0000994 SDValue CCOp = Slct.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 if (InvCC)
Bill Wendlinge165f5a2009-01-30 02:23:43 +0000996 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
997 CCOp.getOperand(0), CCOp.getOperand(1), CC);
998 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
999 CCOp, OtherOp, Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001001 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002}
1003
Dan Gohman8181bd12008-07-27 21:46:04 +00001004SDValue DAGCombiner::visitADD(SDNode *N) {
1005 SDValue N0 = N->getOperand(0);
1006 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1008 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001009 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010
1011 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001012 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001013 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001014 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 }
Bill Wendlingc43c7ee2008-12-10 22:36:00 +00001016
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 // fold (add x, undef) -> undef
1018 if (N0.getOpcode() == ISD::UNDEF)
1019 return N0;
1020 if (N1.getOpcode() == ISD::UNDEF)
1021 return N1;
1022 // fold (add c1, c2) -> c1+c2
1023 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00001024 return DAG.FoldConstantArithmetic(ISD::ADD, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 // canonicalize constant to RHS
1026 if (N0C && !N1C)
Bill Wendlingd850aa52009-01-30 02:31:17 +00001027 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 // fold (add x, 0) -> x
1029 if (N1C && N1C->isNullValue())
1030 return N0;
Dan Gohman36322c72008-10-18 02:06:02 +00001031 // fold (add Sym, c) -> Sym+c
1032 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N0))
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001033 if (!LegalOperations && TLI.isOffsetFoldingLegal(GA) && N1C &&
Dan Gohman36322c72008-10-18 02:06:02 +00001034 GA->getOpcode() == ISD::GlobalAddress)
1035 return DAG.getGlobalAddress(GA->getGlobal(), VT,
1036 GA->getOffset() +
1037 (uint64_t)N1C->getSExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 // fold ((c1-A)+c2) -> (c1+c2)-A
1039 if (N1C && N0.getOpcode() == ISD::SUB)
1040 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
Bill Wendlingd850aa52009-01-30 02:31:17 +00001041 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
Dan Gohman9d24dc72008-03-13 22:13:53 +00001042 DAG.getConstant(N1C->getAPIntValue()+
1043 N0C->getAPIntValue(), VT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 N0.getOperand(1));
1045 // reassociate add
Bill Wendlingabb33a22009-01-30 00:45:56 +00001046 SDValue RADD = ReassociateOps(ISD::ADD, N->getDebugLoc(), N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001047 if (RADD.getNode() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 return RADD;
1049 // fold ((0-A) + B) -> B-A
1050 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
1051 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Bill Wendlingd850aa52009-01-30 02:31:17 +00001052 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1, N0.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 // fold (A + (0-B)) -> A-B
1054 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
1055 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Bill Wendlingd850aa52009-01-30 02:31:17 +00001056 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, N1.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 // fold (A+(B-A)) -> B
1058 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
1059 return N1.getOperand(0);
Dale Johannesene7e5da32008-11-27 00:43:21 +00001060 // fold ((B-A)+A) -> B
1061 if (N0.getOpcode() == ISD::SUB && N1 == N0.getOperand(1))
1062 return N0.getOperand(0);
Dale Johannesend1feb582008-12-02 01:30:54 +00001063 // fold (A+(B-(A+C))) to (B-C)
1064 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1).getOpcode() == ISD::ADD &&
Bill Wendlingd850aa52009-01-30 02:31:17 +00001065 N0 == N1.getOperand(1).getOperand(0))
1066 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1.getOperand(0),
Dale Johannesend1feb582008-12-02 01:30:54 +00001067 N1.getOperand(1).getOperand(1));
Dale Johannesend1feb582008-12-02 01:30:54 +00001068 // fold (A+(B-(C+A))) to (B-C)
1069 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1).getOpcode() == ISD::ADD &&
Bill Wendlingd850aa52009-01-30 02:31:17 +00001070 N0 == N1.getOperand(1).getOperand(1))
1071 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N1.getOperand(0),
Dale Johannesend1feb582008-12-02 01:30:54 +00001072 N1.getOperand(1).getOperand(0));
Dale Johannesend32a9602008-12-23 23:47:22 +00001073 // fold (A+((B-A)+or-C)) to (B+or-C)
Dale Johannesend29920f2008-12-02 18:40:40 +00001074 if ((N1.getOpcode() == ISD::SUB || N1.getOpcode() == ISD::ADD) &&
1075 N1.getOperand(0).getOpcode() == ISD::SUB &&
Bill Wendlingd850aa52009-01-30 02:31:17 +00001076 N0 == N1.getOperand(0).getOperand(1))
1077 return DAG.getNode(N1.getOpcode(), N->getDebugLoc(), VT,
1078 N1.getOperand(0).getOperand(0), N1.getOperand(1));
Dale Johannesend29920f2008-12-02 18:40:40 +00001079
Dale Johannesend1feb582008-12-02 01:30:54 +00001080 // fold (A-B)+(C-D) to (A+C)-(B+D) when A or C is constant
1081 if (N0.getOpcode() == ISD::SUB && N1.getOpcode() == ISD::SUB) {
1082 SDValue N00 = N0.getOperand(0);
1083 SDValue N01 = N0.getOperand(1);
1084 SDValue N10 = N1.getOperand(0);
1085 SDValue N11 = N1.getOperand(1);
Bill Wendlingd850aa52009-01-30 02:31:17 +00001086
1087 if (isa<ConstantSDNode>(N00) || isa<ConstantSDNode>(N10))
1088 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1089 DAG.getNode(ISD::ADD, N0.getDebugLoc(), VT, N00, N10),
1090 DAG.getNode(ISD::ADD, N1.getDebugLoc(), VT, N01, N11));
Dale Johannesend1feb582008-12-02 01:30:54 +00001091 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092
Dan Gohman8181bd12008-07-27 21:46:04 +00001093 if (!VT.isVector() && SimplifyDemandedBits(SDValue(N, 0)))
1094 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095
1096 // fold (a+b) -> (a|b) iff a and b share no bits.
Duncan Sands92c43912008-06-06 12:08:01 +00001097 if (VT.isInteger() && !VT.isVector()) {
Dan Gohmanbea075f2008-02-20 16:33:30 +00001098 APInt LHSZero, LHSOne;
1099 APInt RHSZero, RHSOne;
Duncan Sands92c43912008-06-06 12:08:01 +00001100 APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 DAG.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
Bill Wendlingd850aa52009-01-30 02:31:17 +00001102
Dan Gohmanbea075f2008-02-20 16:33:30 +00001103 if (LHSZero.getBoolValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 DAG.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
1105
1106 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
1107 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
1108 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
1109 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
Bill Wendlingd850aa52009-01-30 02:31:17 +00001110 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 }
1112 }
1113
1114 // fold (add (shl (add x, c1), c2), ) -> (add (add (shl x, c2), c1<<c2), )
Gabor Greif1c80d112008-08-28 21:40:38 +00001115 if (N0.getOpcode() == ISD::SHL && N0.getNode()->hasOneUse()) {
Bill Wendlinge165f5a2009-01-30 02:23:43 +00001116 SDValue Result = combineShlAddConstant(N->getDebugLoc(), N0, N1, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001117 if (Result.getNode()) return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 }
Gabor Greif1c80d112008-08-28 21:40:38 +00001119 if (N1.getOpcode() == ISD::SHL && N1.getNode()->hasOneUse()) {
Bill Wendlinge165f5a2009-01-30 02:23:43 +00001120 SDValue Result = combineShlAddConstant(N->getDebugLoc(), N1, N0, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00001121 if (Result.getNode()) return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 }
1123
1124 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Gabor Greif1c80d112008-08-28 21:40:38 +00001125 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001126 SDValue Result = combineSelectAndUse(N, N0, N1, DAG, TLI, LegalOperations);
Gabor Greif1c80d112008-08-28 21:40:38 +00001127 if (Result.getNode()) return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 }
Gabor Greif1c80d112008-08-28 21:40:38 +00001129 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001130 SDValue Result = combineSelectAndUse(N, N1, N0, DAG, TLI, LegalOperations);
Gabor Greif1c80d112008-08-28 21:40:38 +00001131 if (Result.getNode()) return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 }
1133
Dan Gohman8181bd12008-07-27 21:46:04 +00001134 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135}
1136
Dan Gohman8181bd12008-07-27 21:46:04 +00001137SDValue DAGCombiner::visitADDC(SDNode *N) {
1138 SDValue N0 = N->getOperand(0);
1139 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1141 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001142 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143
1144 // If the flag result is dead, turn this into an ADD.
1145 if (N->hasNUsesOfValue(0, 1))
Bill Wendling4c196ba2009-01-30 02:38:00 +00001146 return CombineTo(N, DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1, N0),
1147 DAG.getNode(ISD::CARRY_FALSE,
1148 N->getDebugLoc(), MVT::Flag));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149
1150 // canonicalize constant to RHS.
Dan Gohmanedb43e72008-06-23 15:29:14 +00001151 if (N0C && !N1C)
Bill Wendling4c196ba2009-01-30 02:38:00 +00001152 return DAG.getNode(ISD::ADDC, N->getDebugLoc(), N->getVTList(), N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153
1154 // fold (addc x, 0) -> x + no carry out
1155 if (N1C && N1C->isNullValue())
Bill Wendling4c196ba2009-01-30 02:38:00 +00001156 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE,
1157 N->getDebugLoc(), MVT::Flag));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158
1159 // fold (addc a, b) -> (or a, b), CARRY_FALSE iff a and b share no bits.
Dan Gohmanbea075f2008-02-20 16:33:30 +00001160 APInt LHSZero, LHSOne;
1161 APInt RHSZero, RHSOne;
Duncan Sands92c43912008-06-06 12:08:01 +00001162 APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 DAG.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
Bill Wendling4c196ba2009-01-30 02:38:00 +00001164
Dan Gohmanbea075f2008-02-20 16:33:30 +00001165 if (LHSZero.getBoolValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 DAG.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
1167
1168 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
1169 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
1170 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
1171 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
Bill Wendling4c196ba2009-01-30 02:38:00 +00001172 return CombineTo(N, DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N1),
1173 DAG.getNode(ISD::CARRY_FALSE,
1174 N->getDebugLoc(), MVT::Flag));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 }
1176
Dan Gohman8181bd12008-07-27 21:46:04 +00001177 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178}
1179
Dan Gohman8181bd12008-07-27 21:46:04 +00001180SDValue DAGCombiner::visitADDE(SDNode *N) {
1181 SDValue N0 = N->getOperand(0);
1182 SDValue N1 = N->getOperand(1);
1183 SDValue CarryIn = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1185 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
1187 // canonicalize constant to RHS
Dan Gohmanedb43e72008-06-23 15:29:14 +00001188 if (N0C && !N1C)
Bill Wendling4c196ba2009-01-30 02:38:00 +00001189 return DAG.getNode(ISD::ADDE, N->getDebugLoc(), N->getVTList(),
1190 N1, N0, CarryIn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
1192 // fold (adde x, y, false) -> (addc x, y)
Dan Gohmanedb43e72008-06-23 15:29:14 +00001193 if (CarryIn.getOpcode() == ISD::CARRY_FALSE)
Bill Wendling4c196ba2009-01-30 02:38:00 +00001194 return DAG.getNode(ISD::ADDC, N->getDebugLoc(), N->getVTList(), N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195
Dan Gohman8181bd12008-07-27 21:46:04 +00001196 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197}
1198
Dan Gohman8181bd12008-07-27 21:46:04 +00001199SDValue DAGCombiner::visitSUB(SDNode *N) {
1200 SDValue N0 = N->getOperand(0);
1201 SDValue N1 = N->getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001202 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1203 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
Duncan Sands92c43912008-06-06 12:08:01 +00001204 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205
1206 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001207 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001208 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001209 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 }
Bill Wendlingc43c7ee2008-12-10 22:36:00 +00001211
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212 // fold (sub x, x) -> 0
Evan Chenga15896e2008-03-12 07:02:50 +00001213 if (N0 == N1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 return DAG.getConstant(0, N->getValueType(0));
1215 // fold (sub c1, c2) -> c1-c2
1216 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00001217 return DAG.FoldConstantArithmetic(ISD::SUB, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 // fold (sub x, c) -> (add x, -c)
1219 if (N1C)
Bill Wendling697795a2009-01-30 02:42:10 +00001220 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0,
Dan Gohman9d24dc72008-03-13 22:13:53 +00001221 DAG.getConstant(-N1C->getAPIntValue(), VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 // fold (A+B)-A -> B
1223 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
1224 return N0.getOperand(1);
1225 // fold (A+B)-B -> A
1226 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Dale Johannesend546e832008-12-23 23:01:27 +00001227 return N0.getOperand(0);
Dale Johannesend32a9602008-12-23 23:47:22 +00001228 // fold ((A+(B+or-C))-B) -> A+or-C
Dale Johannesen0b58ffa2008-12-16 22:13:49 +00001229 if (N0.getOpcode() == ISD::ADD &&
Dale Johannesend546e832008-12-23 23:01:27 +00001230 (N0.getOperand(1).getOpcode() == ISD::SUB ||
1231 N0.getOperand(1).getOpcode() == ISD::ADD) &&
Dale Johannesen0b58ffa2008-12-16 22:13:49 +00001232 N0.getOperand(1).getOperand(0) == N1)
Bill Wendling697795a2009-01-30 02:42:10 +00001233 return DAG.getNode(N0.getOperand(1).getOpcode(), N->getDebugLoc(), VT,
1234 N0.getOperand(0), N0.getOperand(1).getOperand(1));
Dale Johannesend546e832008-12-23 23:01:27 +00001235 // fold ((A+(C+B))-B) -> A+C
1236 if (N0.getOpcode() == ISD::ADD &&
1237 N0.getOperand(1).getOpcode() == ISD::ADD &&
1238 N0.getOperand(1).getOperand(1) == N1)
Bill Wendling697795a2009-01-30 02:42:10 +00001239 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT,
1240 N0.getOperand(0), N0.getOperand(1).getOperand(0));
Dale Johannesenfbc2e4b2008-12-23 01:59:54 +00001241 // fold ((A-(B-C))-C) -> A-B
1242 if (N0.getOpcode() == ISD::SUB &&
1243 N0.getOperand(1).getOpcode() == ISD::SUB &&
1244 N0.getOperand(1).getOperand(1) == N1)
Bill Wendling697795a2009-01-30 02:42:10 +00001245 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1246 N0.getOperand(0), N0.getOperand(1).getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Gabor Greif1c80d112008-08-28 21:40:38 +00001248 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001249 SDValue Result = combineSelectAndUse(N, N1, N0, DAG, TLI, LegalOperations);
Gabor Greif1c80d112008-08-28 21:40:38 +00001250 if (Result.getNode()) return Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 }
Bill Wendling697795a2009-01-30 02:42:10 +00001252
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 // If either operand of a sub is undef, the result is undef
1254 if (N0.getOpcode() == ISD::UNDEF)
1255 return N0;
1256 if (N1.getOpcode() == ISD::UNDEF)
1257 return N1;
1258
Dan Gohman36322c72008-10-18 02:06:02 +00001259 // If the relocation model supports it, consider symbol offsets.
1260 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N0))
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001261 if (!LegalOperations && TLI.isOffsetFoldingLegal(GA)) {
Dan Gohman36322c72008-10-18 02:06:02 +00001262 // fold (sub Sym, c) -> Sym-c
1263 if (N1C && GA->getOpcode() == ISD::GlobalAddress)
1264 return DAG.getGlobalAddress(GA->getGlobal(), VT,
1265 GA->getOffset() -
1266 (uint64_t)N1C->getSExtValue());
1267 // fold (sub Sym+c1, Sym+c2) -> c1-c2
1268 if (GlobalAddressSDNode *GB = dyn_cast<GlobalAddressSDNode>(N1))
1269 if (GA->getGlobal() == GB->getGlobal())
1270 return DAG.getConstant((uint64_t)GA->getOffset() - GB->getOffset(),
1271 VT);
1272 }
1273
Dan Gohman8181bd12008-07-27 21:46:04 +00001274 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275}
1276
Dan Gohman8181bd12008-07-27 21:46:04 +00001277SDValue DAGCombiner::visitMUL(SDNode *N) {
1278 SDValue N0 = N->getOperand(0);
1279 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1281 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001282 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
1284 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001285 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001287 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 }
1289
1290 // fold (mul x, undef) -> 0
1291 if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1292 return DAG.getConstant(0, VT);
1293 // fold (mul c1, c2) -> c1*c2
1294 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00001295 return DAG.FoldConstantArithmetic(ISD::MUL, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 // canonicalize constant to RHS
1297 if (N0C && !N1C)
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001298 return DAG.getNode(ISD::MUL, N->getDebugLoc(), VT, N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 // fold (mul x, 0) -> 0
1300 if (N1C && N1C->isNullValue())
1301 return N1;
1302 // fold (mul x, -1) -> 0-x
1303 if (N1C && N1C->isAllOnesValue())
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001304 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1305 DAG.getConstant(0, VT), N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 // fold (mul x, (1 << c)) -> x << c
Dan Gohman9d24dc72008-03-13 22:13:53 +00001307 if (N1C && N1C->getAPIntValue().isPowerOf2())
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001308 return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
Dan Gohman9d24dc72008-03-13 22:13:53 +00001309 DAG.getConstant(N1C->getAPIntValue().logBase2(),
Duncan Sands7d9e3612009-01-31 15:50:11 +00001310 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001312 if (N1C && isPowerOf2_64(-N1C->getSExtValue()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 // FIXME: If the input is something that is easily negated (e.g. a
1314 // single-use add), we should put the negate there.
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001315 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1316 DAG.getConstant(0, VT),
Bill Wendlingc80e5c42009-01-30 02:49:26 +00001317 DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
Dan Gohman40686732008-09-26 21:54:37 +00001318 DAG.getConstant(Log2_64(-N1C->getSExtValue()),
Duncan Sands7d9e3612009-01-31 15:50:11 +00001319 getShiftAmountTy())));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
Bill Wendlingc80e5c42009-01-30 02:49:26 +00001321 if (N1C && N0.getOpcode() == ISD::SHL &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322 isa<ConstantSDNode>(N0.getOperand(1))) {
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001323 SDValue C3 = DAG.getNode(ISD::SHL, N->getDebugLoc(), VT,
1324 N1, N0.getOperand(1));
Gabor Greif1c80d112008-08-28 21:40:38 +00001325 AddToWorkList(C3.getNode());
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001326 return DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1327 N0.getOperand(0), C3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 }
1329
1330 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
1331 // use.
1332 {
Dan Gohman8181bd12008-07-27 21:46:04 +00001333 SDValue Sh(0,0), Y(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
1335 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001336 N0.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 Sh = N0; Y = N1;
1338 } else if (N1.getOpcode() == ISD::SHL &&
Gabor Greifb420b9d2008-08-30 19:29:20 +00001339 isa<ConstantSDNode>(N1.getOperand(1)) &&
1340 N1.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 Sh = N1; Y = N0;
1342 }
Bill Wendlingc80e5c42009-01-30 02:49:26 +00001343
Gabor Greif1c80d112008-08-28 21:40:38 +00001344 if (Sh.getNode()) {
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001345 SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1346 Sh.getOperand(0), Y);
1347 return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT,
1348 Mul, Sh.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 }
1350 }
Bill Wendlingc80e5c42009-01-30 02:49:26 +00001351
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
Gabor Greif1c80d112008-08-28 21:40:38 +00001353 if (N1C && N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse() &&
Bill Wendlingdb4984a2009-01-30 02:45:56 +00001354 isa<ConstantSDNode>(N0.getOperand(1)))
1355 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT,
1356 DAG.getNode(ISD::MUL, N0.getDebugLoc(), VT,
1357 N0.getOperand(0), N1),
1358 DAG.getNode(ISD::MUL, N1.getDebugLoc(), VT,
1359 N0.getOperand(1), N1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360
1361 // reassociate mul
Bill Wendlingabb33a22009-01-30 00:45:56 +00001362 SDValue RMUL = ReassociateOps(ISD::MUL, N->getDebugLoc(), N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001363 if (RMUL.getNode() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 return RMUL;
1365
Dan Gohman8181bd12008-07-27 21:46:04 +00001366 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367}
1368
Dan Gohman8181bd12008-07-27 21:46:04 +00001369SDValue DAGCombiner::visitSDIV(SDNode *N) {
1370 SDValue N0 = N->getOperand(0);
1371 SDValue N1 = N->getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001372 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1373 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
Duncan Sands92c43912008-06-06 12:08:01 +00001374 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375
1376 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001377 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001378 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001379 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 }
1381
1382 // fold (sdiv c1, c2) -> c1/c2
1383 if (N0C && N1C && !N1C->isNullValue())
Bill Wendling0445c4c2008-09-24 10:25:02 +00001384 return DAG.FoldConstantArithmetic(ISD::SDIV, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 // fold (sdiv X, 1) -> X
Dan Gohman40686732008-09-26 21:54:37 +00001386 if (N1C && N1C->getSExtValue() == 1LL)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 return N0;
1388 // fold (sdiv X, -1) -> 0-X
1389 if (N1C && N1C->isAllOnesValue())
Bill Wendling09f5dc82009-01-30 02:52:17 +00001390 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1391 DAG.getConstant(0, VT), N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 // If we know the sign bits of both operands are zero, strength reduce to a
1393 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
Duncan Sands92c43912008-06-06 12:08:01 +00001394 if (!VT.isVector()) {
Dan Gohman07961cd2008-02-25 21:11:39 +00001395 if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
Bill Wendling09f5dc82009-01-30 02:52:17 +00001396 return DAG.getNode(ISD::UDIV, N->getDebugLoc(), N1.getValueType(),
1397 N0, N1);
Chris Lattner336672f2008-01-27 23:32:17 +00001398 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399 // fold (sdiv X, pow2) -> simple ops after legalize
Dan Gohman9d24dc72008-03-13 22:13:53 +00001400 if (N1C && !N1C->isNullValue() && !TLI.isIntDivCheap() &&
Dan Gohman40686732008-09-26 21:54:37 +00001401 (isPowerOf2_64(N1C->getSExtValue()) ||
1402 isPowerOf2_64(-N1C->getSExtValue()))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 // If dividing by powers of two is cheap, then don't perform the following
1404 // fold.
1405 if (TLI.isPow2DivCheap())
Dan Gohman8181bd12008-07-27 21:46:04 +00001406 return SDValue();
Bill Wendling09f5dc82009-01-30 02:52:17 +00001407
Dan Gohman40686732008-09-26 21:54:37 +00001408 int64_t pow2 = N1C->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001409 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
1410 unsigned lg2 = Log2_64(abs2);
Bill Wendling09f5dc82009-01-30 02:52:17 +00001411
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 // Splat the sign bit into the register
Bill Wendling09f5dc82009-01-30 02:52:17 +00001413 SDValue SGN = DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0,
1414 DAG.getConstant(VT.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001415 getShiftAmountTy()));
Gabor Greif1c80d112008-08-28 21:40:38 +00001416 AddToWorkList(SGN.getNode());
Bill Wendling09f5dc82009-01-30 02:52:17 +00001417
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418 // Add (N0 < 0) ? abs2 - 1 : 0;
Bill Wendling09f5dc82009-01-30 02:52:17 +00001419 SDValue SRL = DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, SGN,
1420 DAG.getConstant(VT.getSizeInBits() - lg2,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001421 getShiftAmountTy()));
Bill Wendling09f5dc82009-01-30 02:52:17 +00001422 SDValue ADD = DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, SRL);
Gabor Greif1c80d112008-08-28 21:40:38 +00001423 AddToWorkList(SRL.getNode());
1424 AddToWorkList(ADD.getNode()); // Divide by pow2
Bill Wendling09f5dc82009-01-30 02:52:17 +00001425 SDValue SRA = DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, ADD,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001426 DAG.getConstant(lg2, getShiftAmountTy()));
Bill Wendling09f5dc82009-01-30 02:52:17 +00001427
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428 // If we're dividing by a positive value, we're done. Otherwise, we must
1429 // negate the result.
1430 if (pow2 > 0)
1431 return SRA;
Bill Wendling09f5dc82009-01-30 02:52:17 +00001432
Gabor Greif1c80d112008-08-28 21:40:38 +00001433 AddToWorkList(SRA.getNode());
Bill Wendling09f5dc82009-01-30 02:52:17 +00001434 return DAG.getNode(ISD::SUB, N->getDebugLoc(), VT,
1435 DAG.getConstant(0, VT), SRA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 }
Bill Wendling09f5dc82009-01-30 02:52:17 +00001437
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 // if integer divide is expensive and we satisfy the requirements, emit an
1439 // alternate sequence.
Dan Gohman40686732008-09-26 21:54:37 +00001440 if (N1C && (N1C->getSExtValue() < -1 || N1C->getSExtValue() > 1) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 !TLI.isIntDivCheap()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001442 SDValue Op = BuildSDIV(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001443 if (Op.getNode()) return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 }
1445
1446 // undef / X -> 0
1447 if (N0.getOpcode() == ISD::UNDEF)
1448 return DAG.getConstant(0, VT);
1449 // X / undef -> undef
1450 if (N1.getOpcode() == ISD::UNDEF)
1451 return N1;
1452
Dan Gohman8181bd12008-07-27 21:46:04 +00001453 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454}
1455
Dan Gohman8181bd12008-07-27 21:46:04 +00001456SDValue DAGCombiner::visitUDIV(SDNode *N) {
1457 SDValue N0 = N->getOperand(0);
1458 SDValue N1 = N->getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001459 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getNode());
1460 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
Duncan Sands92c43912008-06-06 12:08:01 +00001461 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462
1463 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001464 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001465 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001466 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 }
1468
1469 // fold (udiv c1, c2) -> c1/c2
1470 if (N0C && N1C && !N1C->isNullValue())
Bill Wendling0445c4c2008-09-24 10:25:02 +00001471 return DAG.FoldConstantArithmetic(ISD::UDIV, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 // fold (udiv x, (1 << c)) -> x >>u c
Dan Gohman9d24dc72008-03-13 22:13:53 +00001473 if (N1C && N1C->getAPIntValue().isPowerOf2())
Bill Wendlingb3552a52009-01-30 02:55:25 +00001474 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0,
Dan Gohman9d24dc72008-03-13 22:13:53 +00001475 DAG.getConstant(N1C->getAPIntValue().logBase2(),
Duncan Sands7d9e3612009-01-31 15:50:11 +00001476 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
1478 if (N1.getOpcode() == ISD::SHL) {
1479 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00001480 if (SHC->getAPIntValue().isPowerOf2()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001481 MVT ADDVT = N1.getOperand(1).getValueType();
Bill Wendlingb3552a52009-01-30 02:55:25 +00001482 SDValue Add = DAG.getNode(ISD::ADD, N->getDebugLoc(), ADDVT,
1483 N1.getOperand(1),
1484 DAG.getConstant(SHC->getAPIntValue()
1485 .logBase2(),
1486 ADDVT));
Gabor Greif1c80d112008-08-28 21:40:38 +00001487 AddToWorkList(Add.getNode());
Bill Wendlingb3552a52009-01-30 02:55:25 +00001488 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0, Add);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 }
1490 }
1491 }
1492 // fold (udiv x, c) -> alternate
Dan Gohman9d24dc72008-03-13 22:13:53 +00001493 if (N1C && !N1C->isNullValue() && !TLI.isIntDivCheap()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001494 SDValue Op = BuildUDIV(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001495 if (Op.getNode()) return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 }
1497
1498 // undef / X -> 0
1499 if (N0.getOpcode() == ISD::UNDEF)
1500 return DAG.getConstant(0, VT);
1501 // X / undef -> undef
1502 if (N1.getOpcode() == ISD::UNDEF)
1503 return N1;
1504
Dan Gohman8181bd12008-07-27 21:46:04 +00001505 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506}
1507
Dan Gohman8181bd12008-07-27 21:46:04 +00001508SDValue DAGCombiner::visitSREM(SDNode *N) {
1509 SDValue N0 = N->getOperand(0);
1510 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1512 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001513 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514
1515 // fold (srem c1, c2) -> c1%c2
1516 if (N0C && N1C && !N1C->isNullValue())
Bill Wendling0445c4c2008-09-24 10:25:02 +00001517 return DAG.FoldConstantArithmetic(ISD::SREM, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 // If we know the sign bits of both operands are zero, strength reduce to a
1519 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
Duncan Sands92c43912008-06-06 12:08:01 +00001520 if (!VT.isVector()) {
Dan Gohman07961cd2008-02-25 21:11:39 +00001521 if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
Bill Wendlingceba88e2009-01-30 02:57:00 +00001522 return DAG.getNode(ISD::UREM, N->getDebugLoc(), VT, N0, N1);
Chris Lattnerce602f52008-01-27 23:21:58 +00001523 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524
Dan Gohmanfdb31f12007-11-26 23:46:11 +00001525 // If X/C can be simplified by the division-by-constant logic, lower
1526 // X%C to the equivalent of X-X/C*C.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 if (N1C && !N1C->isNullValue()) {
Bill Wendlingceba88e2009-01-30 02:57:00 +00001528 SDValue Div = DAG.getNode(ISD::SDIV, N->getDebugLoc(), VT, N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001529 AddToWorkList(Div.getNode());
1530 SDValue OptimizedDiv = combine(Div.getNode());
1531 if (OptimizedDiv.getNode() && OptimizedDiv.getNode() != Div.getNode()) {
Bill Wendlingceba88e2009-01-30 02:57:00 +00001532 SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1533 OptimizedDiv, N1);
1534 SDValue Sub = DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, Mul);
Gabor Greif1c80d112008-08-28 21:40:38 +00001535 AddToWorkList(Mul.getNode());
Dan Gohmanfdb31f12007-11-26 23:46:11 +00001536 return Sub;
1537 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 }
1539
1540 // undef % X -> 0
1541 if (N0.getOpcode() == ISD::UNDEF)
1542 return DAG.getConstant(0, VT);
1543 // X % undef -> undef
1544 if (N1.getOpcode() == ISD::UNDEF)
1545 return N1;
1546
Dan Gohman8181bd12008-07-27 21:46:04 +00001547 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548}
1549
Dan Gohman8181bd12008-07-27 21:46:04 +00001550SDValue DAGCombiner::visitUREM(SDNode *N) {
1551 SDValue N0 = N->getOperand(0);
1552 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1554 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001555 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556
1557 // fold (urem c1, c2) -> c1%c2
1558 if (N0C && N1C && !N1C->isNullValue())
Bill Wendling0445c4c2008-09-24 10:25:02 +00001559 return DAG.FoldConstantArithmetic(ISD::UREM, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 // fold (urem x, pow2) -> (and x, pow2-1)
Dan Gohman9d24dc72008-03-13 22:13:53 +00001561 if (N1C && !N1C->isNullValue() && N1C->getAPIntValue().isPowerOf2())
Bill Wendlingceba88e2009-01-30 02:57:00 +00001562 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0,
Dan Gohman9d24dc72008-03-13 22:13:53 +00001563 DAG.getConstant(N1C->getAPIntValue()-1,VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
1565 if (N1.getOpcode() == ISD::SHL) {
1566 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00001567 if (SHC->getAPIntValue().isPowerOf2()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001568 SDValue Add =
Bill Wendlingceba88e2009-01-30 02:57:00 +00001569 DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N1,
Duncan Sands92c43912008-06-06 12:08:01 +00001570 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()),
Dan Gohman9d24dc72008-03-13 22:13:53 +00001571 VT));
Gabor Greif1c80d112008-08-28 21:40:38 +00001572 AddToWorkList(Add.getNode());
Bill Wendlingceba88e2009-01-30 02:57:00 +00001573 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, Add);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 }
1575 }
1576 }
1577
Dan Gohmanfdb31f12007-11-26 23:46:11 +00001578 // If X/C can be simplified by the division-by-constant logic, lower
1579 // X%C to the equivalent of X-X/C*C.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 if (N1C && !N1C->isNullValue()) {
Bill Wendlingceba88e2009-01-30 02:57:00 +00001581 SDValue Div = DAG.getNode(ISD::UDIV, N->getDebugLoc(), VT, N0, N1);
Dan Gohman2e1517f2008-09-08 16:59:01 +00001582 AddToWorkList(Div.getNode());
Gabor Greif1c80d112008-08-28 21:40:38 +00001583 SDValue OptimizedDiv = combine(Div.getNode());
1584 if (OptimizedDiv.getNode() && OptimizedDiv.getNode() != Div.getNode()) {
Bill Wendlingceba88e2009-01-30 02:57:00 +00001585 SDValue Mul = DAG.getNode(ISD::MUL, N->getDebugLoc(), VT,
1586 OptimizedDiv, N1);
1587 SDValue Sub = DAG.getNode(ISD::SUB, N->getDebugLoc(), VT, N0, Mul);
Gabor Greif1c80d112008-08-28 21:40:38 +00001588 AddToWorkList(Mul.getNode());
Dan Gohmanfdb31f12007-11-26 23:46:11 +00001589 return Sub;
1590 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 }
1592
1593 // undef % X -> 0
1594 if (N0.getOpcode() == ISD::UNDEF)
1595 return DAG.getConstant(0, VT);
1596 // X % undef -> undef
1597 if (N1.getOpcode() == ISD::UNDEF)
1598 return N1;
1599
Dan Gohman8181bd12008-07-27 21:46:04 +00001600 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601}
1602
Dan Gohman8181bd12008-07-27 21:46:04 +00001603SDValue DAGCombiner::visitMULHS(SDNode *N) {
1604 SDValue N0 = N->getOperand(0);
1605 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001607 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608
1609 // fold (mulhs x, 0) -> 0
1610 if (N1C && N1C->isNullValue())
1611 return N1;
1612 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Dan Gohman9d24dc72008-03-13 22:13:53 +00001613 if (N1C && N1C->getAPIntValue() == 1)
Bill Wendlingff9beb92009-01-30 03:00:18 +00001614 return DAG.getNode(ISD::SRA, N->getDebugLoc(), N0.getValueType(), N0,
1615 DAG.getConstant(N0.getValueType().getSizeInBits() - 1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001616 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 // fold (mulhs x, undef) -> 0
1618 if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1619 return DAG.getConstant(0, VT);
1620
Dan Gohman8181bd12008-07-27 21:46:04 +00001621 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622}
1623
Dan Gohman8181bd12008-07-27 21:46:04 +00001624SDValue DAGCombiner::visitMULHU(SDNode *N) {
1625 SDValue N0 = N->getOperand(0);
1626 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001628 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629
1630 // fold (mulhu x, 0) -> 0
1631 if (N1C && N1C->isNullValue())
1632 return N1;
1633 // fold (mulhu x, 1) -> 0
Dan Gohman9d24dc72008-03-13 22:13:53 +00001634 if (N1C && N1C->getAPIntValue() == 1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 return DAG.getConstant(0, N0.getValueType());
1636 // fold (mulhu x, undef) -> 0
1637 if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1638 return DAG.getConstant(0, VT);
1639
Dan Gohman8181bd12008-07-27 21:46:04 +00001640 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641}
1642
Dan Gohman6c89ea72007-10-08 17:57:15 +00001643/// SimplifyNodeWithTwoResults - Perform optimizations common to nodes that
1644/// compute two values. LoOp and HiOp give the opcodes for the two computations
1645/// that are being performed. Return true if a simplification was made.
1646///
Dan Gohman8181bd12008-07-27 21:46:04 +00001647SDValue DAGCombiner::SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
1648 unsigned HiOp) {
Dan Gohman6c89ea72007-10-08 17:57:15 +00001649 // If the high half is not needed, just compute the low half.
Evan Chengddfa8c72007-11-08 09:25:29 +00001650 bool HiExists = N->hasAnyUseOfValue(1);
1651 if (!HiExists &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001652 (!LegalOperations ||
Dan Gohman6c89ea72007-10-08 17:57:15 +00001653 TLI.isOperationLegal(LoOp, N->getValueType(0)))) {
Bill Wendling24ecb1b2009-01-30 03:08:40 +00001654 SDValue Res = DAG.getNode(LoOp, N->getDebugLoc(), N->getValueType(0),
1655 N->op_begin(), N->getNumOperands());
Chris Lattner4a7c8452008-01-26 01:09:19 +00001656 return CombineTo(N, Res, Res);
Dan Gohman6c89ea72007-10-08 17:57:15 +00001657 }
1658
1659 // If the low half is not needed, just compute the high half.
Evan Chengddfa8c72007-11-08 09:25:29 +00001660 bool LoExists = N->hasAnyUseOfValue(0);
1661 if (!LoExists &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001662 (!LegalOperations ||
Dan Gohman6c89ea72007-10-08 17:57:15 +00001663 TLI.isOperationLegal(HiOp, N->getValueType(1)))) {
Bill Wendling24ecb1b2009-01-30 03:08:40 +00001664 SDValue Res = DAG.getNode(HiOp, N->getDebugLoc(), N->getValueType(1),
1665 N->op_begin(), N->getNumOperands());
Chris Lattner4a7c8452008-01-26 01:09:19 +00001666 return CombineTo(N, Res, Res);
Dan Gohman6c89ea72007-10-08 17:57:15 +00001667 }
1668
Evan Chengddfa8c72007-11-08 09:25:29 +00001669 // If both halves are used, return as it is.
1670 if (LoExists && HiExists)
Dan Gohman8181bd12008-07-27 21:46:04 +00001671 return SDValue();
Evan Chengddfa8c72007-11-08 09:25:29 +00001672
1673 // If the two computed results can be simplified separately, separate them.
Evan Chengddfa8c72007-11-08 09:25:29 +00001674 if (LoExists) {
Bill Wendling24ecb1b2009-01-30 03:08:40 +00001675 SDValue Lo = DAG.getNode(LoOp, N->getDebugLoc(), N->getValueType(0),
1676 N->op_begin(), N->getNumOperands());
Gabor Greif1c80d112008-08-28 21:40:38 +00001677 AddToWorkList(Lo.getNode());
1678 SDValue LoOpt = combine(Lo.getNode());
1679 if (LoOpt.getNode() && LoOpt.getNode() != Lo.getNode() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001680 (!LegalOperations ||
Duncan Sands2418bec2008-06-13 19:07:40 +00001681 TLI.isOperationLegal(LoOpt.getOpcode(), LoOpt.getValueType())))
Chris Lattner4a7c8452008-01-26 01:09:19 +00001682 return CombineTo(N, LoOpt, LoOpt);
Dan Gohman6c89ea72007-10-08 17:57:15 +00001683 }
1684
Evan Chengddfa8c72007-11-08 09:25:29 +00001685 if (HiExists) {
Bill Wendling24ecb1b2009-01-30 03:08:40 +00001686 SDValue Hi = DAG.getNode(HiOp, N->getDebugLoc(), N->getValueType(1),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001687 N->op_begin(), N->getNumOperands());
Gabor Greif1c80d112008-08-28 21:40:38 +00001688 AddToWorkList(Hi.getNode());
1689 SDValue HiOpt = combine(Hi.getNode());
1690 if (HiOpt.getNode() && HiOpt != Hi &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001691 (!LegalOperations ||
Duncan Sands2418bec2008-06-13 19:07:40 +00001692 TLI.isOperationLegal(HiOpt.getOpcode(), HiOpt.getValueType())))
Chris Lattner4a7c8452008-01-26 01:09:19 +00001693 return CombineTo(N, HiOpt, HiOpt);
Evan Chengddfa8c72007-11-08 09:25:29 +00001694 }
Bill Wendling24ecb1b2009-01-30 03:08:40 +00001695
Dan Gohman8181bd12008-07-27 21:46:04 +00001696 return SDValue();
Dan Gohman6c89ea72007-10-08 17:57:15 +00001697}
1698
Dan Gohman8181bd12008-07-27 21:46:04 +00001699SDValue DAGCombiner::visitSMUL_LOHI(SDNode *N) {
1700 SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHS);
Gabor Greif1c80d112008-08-28 21:40:38 +00001701 if (Res.getNode()) return Res;
Dan Gohman6c89ea72007-10-08 17:57:15 +00001702
Dan Gohman8181bd12008-07-27 21:46:04 +00001703 return SDValue();
Dan Gohman6c89ea72007-10-08 17:57:15 +00001704}
1705
Dan Gohman8181bd12008-07-27 21:46:04 +00001706SDValue DAGCombiner::visitUMUL_LOHI(SDNode *N) {
1707 SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHU);
Gabor Greif1c80d112008-08-28 21:40:38 +00001708 if (Res.getNode()) return Res;
Dan Gohman6c89ea72007-10-08 17:57:15 +00001709
Dan Gohman8181bd12008-07-27 21:46:04 +00001710 return SDValue();
Dan Gohman6c89ea72007-10-08 17:57:15 +00001711}
1712
Dan Gohman8181bd12008-07-27 21:46:04 +00001713SDValue DAGCombiner::visitSDIVREM(SDNode *N) {
1714 SDValue Res = SimplifyNodeWithTwoResults(N, ISD::SDIV, ISD::SREM);
Gabor Greif1c80d112008-08-28 21:40:38 +00001715 if (Res.getNode()) return Res;
Dan Gohman6c89ea72007-10-08 17:57:15 +00001716
Dan Gohman8181bd12008-07-27 21:46:04 +00001717 return SDValue();
Dan Gohman6c89ea72007-10-08 17:57:15 +00001718}
1719
Dan Gohman8181bd12008-07-27 21:46:04 +00001720SDValue DAGCombiner::visitUDIVREM(SDNode *N) {
1721 SDValue Res = SimplifyNodeWithTwoResults(N, ISD::UDIV, ISD::UREM);
Gabor Greif1c80d112008-08-28 21:40:38 +00001722 if (Res.getNode()) return Res;
Dan Gohman6c89ea72007-10-08 17:57:15 +00001723
Dan Gohman8181bd12008-07-27 21:46:04 +00001724 return SDValue();
Dan Gohman6c89ea72007-10-08 17:57:15 +00001725}
1726
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1728/// two operands of the same opcode, try to simplify it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001729SDValue DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1730 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00001731 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1733
1734 // For each of OP in AND/OR/XOR:
1735 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1736 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1737 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
1738 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
1739 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
1740 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
1741 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
Bill Wendlingc93d72a2009-01-30 19:25:47 +00001742 SDValue ORNode = DAG.getNode(N->getOpcode(), N0.getDebugLoc(),
1743 N0.getOperand(0).getValueType(),
1744 N0.getOperand(0), N1.getOperand(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001745 AddToWorkList(ORNode.getNode());
Bill Wendlingc93d72a2009-01-30 19:25:47 +00001746 return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT, ORNode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 }
1748
1749 // For each of OP in SHL/SRL/SRA/AND...
1750 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1751 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1752 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
1753 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
1754 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
1755 N0.getOperand(1) == N1.getOperand(1)) {
Bill Wendlingc93d72a2009-01-30 19:25:47 +00001756 SDValue ORNode = DAG.getNode(N->getOpcode(), N0.getDebugLoc(),
1757 N0.getOperand(0).getValueType(),
1758 N0.getOperand(0), N1.getOperand(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001759 AddToWorkList(ORNode.getNode());
Bill Wendlingc93d72a2009-01-30 19:25:47 +00001760 return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT,
1761 ORNode, N0.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 }
1763
Dan Gohman8181bd12008-07-27 21:46:04 +00001764 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765}
1766
Dan Gohman8181bd12008-07-27 21:46:04 +00001767SDValue DAGCombiner::visitAND(SDNode *N) {
1768 SDValue N0 = N->getOperand(0);
1769 SDValue N1 = N->getOperand(1);
1770 SDValue LL, LR, RL, RR, CC0, CC1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1772 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001773 MVT VT = N1.getValueType();
1774 unsigned BitWidth = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775
1776 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001777 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001778 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001779 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 }
1781
1782 // fold (and x, undef) -> 0
1783 if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1784 return DAG.getConstant(0, VT);
1785 // fold (and c1, c2) -> c1&c2
1786 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00001787 return DAG.FoldConstantArithmetic(ISD::AND, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 // canonicalize constant to RHS
1789 if (N0C && !N1C)
Bill Wendling55b2b9d2009-02-01 11:19:36 +00001790 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 // fold (and x, -1) -> x
1792 if (N1C && N1C->isAllOnesValue())
1793 return N0;
1794 // if (and x, c) is known to be zero, return 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001795 if (N1C && DAG.MaskedValueIsZero(SDValue(N, 0),
Dan Gohman07961cd2008-02-25 21:11:39 +00001796 APInt::getAllOnesValue(BitWidth)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 return DAG.getConstant(0, VT);
1798 // reassociate and
Bill Wendlingabb33a22009-01-30 00:45:56 +00001799 SDValue RAND = ReassociateOps(ISD::AND, N->getDebugLoc(), N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001800 if (RAND.getNode() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 return RAND;
1802 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
1803 if (N1C && N0.getOpcode() == ISD::OR)
1804 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Dan Gohman9d24dc72008-03-13 22:13:53 +00001805 if ((ORI->getAPIntValue() & N1C->getAPIntValue()) == N1C->getAPIntValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 return N1;
1807 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1808 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001809 SDValue N0Op0 = N0.getOperand(0);
Dan Gohman07961cd2008-02-25 21:11:39 +00001810 APInt Mask = ~N1C->getAPIntValue();
1811 Mask.trunc(N0Op0.getValueSizeInBits());
1812 if (DAG.MaskedValueIsZero(N0Op0, Mask)) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001813 SDValue Zext = DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(),
1814 N0.getValueType(), N0Op0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815
1816 // Replace uses of the AND with uses of the Zero extend node.
1817 CombineTo(N, Zext);
1818
1819 // We actually want to replace all uses of the any_extend with the
1820 // zero_extend, to avoid duplicating things. This will later cause this
1821 // AND to be folded.
Gabor Greif1c80d112008-08-28 21:40:38 +00001822 CombineTo(N0.getNode(), Zext);
Dan Gohman8181bd12008-07-27 21:46:04 +00001823 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 }
1825 }
1826 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1827 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1828 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1829 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1830
1831 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
Duncan Sands92c43912008-06-06 12:08:01 +00001832 LL.getValueType().isInteger()) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001833 // fold (and (seteq X, 0), (seteq Y, 0)) -> (seteq (or X, Y), 0)
Dan Gohman9d24dc72008-03-13 22:13:53 +00001834 if (cast<ConstantSDNode>(LR)->isNullValue() && Op1 == ISD::SETEQ) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001835 SDValue ORNode = DAG.getNode(ISD::OR, N0.getDebugLoc(),
1836 LR.getValueType(), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00001837 AddToWorkList(ORNode.getNode());
Bill Wendlingd32f8522009-01-30 20:43:18 +00001838 return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 }
Bill Wendlingd32f8522009-01-30 20:43:18 +00001840 // fold (and (seteq X, -1), (seteq Y, -1)) -> (seteq (and X, Y), -1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001842 SDValue ANDNode = DAG.getNode(ISD::AND, N0.getDebugLoc(),
1843 LR.getValueType(), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00001844 AddToWorkList(ANDNode.getNode());
Bill Wendlingd32f8522009-01-30 20:43:18 +00001845 return DAG.getSetCC(N->getDebugLoc(), VT, ANDNode, LR, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846 }
Bill Wendlingd32f8522009-01-30 20:43:18 +00001847 // fold (and (setgt X, -1), (setgt Y, -1)) -> (setgt (or X, Y), -1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001849 SDValue ORNode = DAG.getNode(ISD::OR, N0.getDebugLoc(),
1850 LR.getValueType(), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00001851 AddToWorkList(ORNode.getNode());
Bill Wendlingd32f8522009-01-30 20:43:18 +00001852 return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 }
1854 }
1855 // canonicalize equivalent to ll == rl
1856 if (LL == RR && LR == RL) {
1857 Op1 = ISD::getSetCCSwappedOperands(Op1);
1858 std::swap(RL, RR);
1859 }
1860 if (LL == RL && LR == RR) {
Duncan Sands92c43912008-06-06 12:08:01 +00001861 bool isInteger = LL.getValueType().isInteger();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
Chris Lattner3ab74bd2008-10-28 07:11:07 +00001863 if (Result != ISD::SETCC_INVALID &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001864 (!LegalOperations || TLI.isCondCodeLegal(Result, LL.getValueType())))
Bill Wendlingd32f8522009-01-30 20:43:18 +00001865 return DAG.getSetCC(N->getDebugLoc(), N0.getValueType(),
1866 LL, LR, Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 }
1868 }
1869
Bill Wendlingd32f8522009-01-30 20:43:18 +00001870 // Simplify: (and (op x...), (op y...)) -> (op (and x, y))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 if (N0.getOpcode() == N1.getOpcode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001872 SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001873 if (Tmp.getNode()) return Tmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874 }
1875
1876 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1877 // fold (and (sra)) -> (and (srl)) when possible.
Duncan Sands92c43912008-06-06 12:08:01 +00001878 if (!VT.isVector() &&
Dan Gohman8181bd12008-07-27 21:46:04 +00001879 SimplifyDemandedBits(SDValue(N, 0)))
1880 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 // fold (zext_inreg (extload x)) -> (zextload x)
Gabor Greif1c80d112008-08-28 21:40:38 +00001882 if (ISD::isEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00001884 MVT EVT = LN0->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885 // If we zero all the possible extended bits, then we can turn this into
1886 // a zextload if we are running before legalize or the operation is legal.
Dan Gohman07961cd2008-02-25 21:11:39 +00001887 unsigned BitWidth = N1.getValueSizeInBits();
1888 if (DAG.MaskedValueIsZero(N1, APInt::getHighBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001889 BitWidth - EVT.getSizeInBits())) &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001890 ((!LegalOperations && !LN0->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00001891 TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001892 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N0.getDebugLoc(), VT,
1893 LN0->getChain(), LN0->getBasePtr(),
1894 LN0->getSrcValue(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001895 LN0->getSrcValueOffset(), EVT,
1896 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 AddToWorkList(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001898 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00001899 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900 }
1901 }
1902 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Gabor Greif1c80d112008-08-28 21:40:38 +00001903 if (ISD::isSEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001904 N0.hasOneUse()) {
1905 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00001906 MVT EVT = LN0->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 // If we zero all the possible extended bits, then we can turn this into
1908 // a zextload if we are running before legalize or the operation is legal.
Dan Gohman07961cd2008-02-25 21:11:39 +00001909 unsigned BitWidth = N1.getValueSizeInBits();
1910 if (DAG.MaskedValueIsZero(N1, APInt::getHighBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001911 BitWidth - EVT.getSizeInBits())) &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001912 ((!LegalOperations && !LN0->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00001913 TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
Bill Wendlingd32f8522009-01-30 20:43:18 +00001914 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N0.getDebugLoc(), VT,
1915 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001916 LN0->getBasePtr(), LN0->getSrcValue(),
1917 LN0->getSrcValueOffset(), EVT,
1918 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 AddToWorkList(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001920 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00001921 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001922 }
1923 }
1924
1925 // fold (and (load x), 255) -> (zextload x, i8)
1926 // fold (and (extload x, i16), 255) -> (zextload x, i8)
1927 if (N1C && N0.getOpcode() == ISD::LOAD) {
1928 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1929 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
Duncan Sands2418bec2008-06-13 19:07:40 +00001930 LN0->isUnindexed() && N0.hasOneUse() &&
1931 // Do not change the width of a volatile load.
1932 !LN0->isVolatile()) {
Duncan Sands6a437fb2008-06-09 11:32:28 +00001933 MVT EVT = MVT::Other;
1934 uint32_t ActiveBits = N1C->getAPIntValue().getActiveBits();
1935 if (ActiveBits > 0 && APIntOps::isMask(ActiveBits, N1C->getAPIntValue()))
1936 EVT = MVT::getIntegerVT(ActiveBits);
1937
1938 MVT LoadedVT = LN0->getMemoryVT();
Bill Wendlingd32f8522009-01-30 20:43:18 +00001939
Duncan Sands3ea93352008-06-16 08:14:38 +00001940 // Do not generate loads of non-round integer types since these can
1941 // be expensive (and would be wrong if the type is not byte sized).
1942 if (EVT != MVT::Other && LoadedVT.bitsGT(EVT) && EVT.isRound() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00001943 (!LegalOperations || TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT))) {
Duncan Sands92c43912008-06-06 12:08:01 +00001944 MVT PtrType = N0.getOperand(1).getValueType();
Bill Wendlingd32f8522009-01-30 20:43:18 +00001945
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 // For big endian targets, we need to add an offset to the pointer to
1947 // load the correct bytes. For little endian systems, we merely need to
1948 // read fewer bytes from the same pointer.
Duncan Sands92c43912008-06-06 12:08:01 +00001949 unsigned LVTStoreBytes = LoadedVT.getStoreSizeInBits()/8;
1950 unsigned EVTStoreBytes = EVT.getStoreSizeInBits()/8;
Duncan Sands4f18d4f2007-11-09 08:57:19 +00001951 unsigned PtrOff = LVTStoreBytes - EVTStoreBytes;
Duncan Sandsa3691432007-10-28 12:59:45 +00001952 unsigned Alignment = LN0->getAlignment();
Dan Gohman8181bd12008-07-27 21:46:04 +00001953 SDValue NewPtr = LN0->getBasePtr();
Bill Wendlingd32f8522009-01-30 20:43:18 +00001954
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00001955 if (TLI.isBigEndian()) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00001956 NewPtr = DAG.getNode(ISD::ADD, LN0->getDebugLoc(), PtrType,
Bill Wendlingd32f8522009-01-30 20:43:18 +00001957 NewPtr, DAG.getConstant(PtrOff, PtrType));
Duncan Sandsa3691432007-10-28 12:59:45 +00001958 Alignment = MinAlign(Alignment, PtrOff);
1959 }
Bill Wendlingd32f8522009-01-30 20:43:18 +00001960
Gabor Greif1c80d112008-08-28 21:40:38 +00001961 AddToWorkList(NewPtr.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001962 SDValue Load =
Bill Wendlingd32f8522009-01-30 20:43:18 +00001963 DAG.getExtLoad(ISD::ZEXTLOAD, LN0->getDebugLoc(), VT, LN0->getChain(),
1964 NewPtr, LN0->getSrcValue(), LN0->getSrcValueOffset(),
1965 EVT, LN0->isVolatile(), Alignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966 AddToWorkList(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001967 CombineTo(N0.getNode(), Load, Load.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00001968 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 }
1970 }
1971 }
1972
Dan Gohman8181bd12008-07-27 21:46:04 +00001973 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974}
1975
Dan Gohman8181bd12008-07-27 21:46:04 +00001976SDValue DAGCombiner::visitOR(SDNode *N) {
1977 SDValue N0 = N->getOperand(0);
1978 SDValue N1 = N->getOperand(1);
1979 SDValue LL, LR, RL, RR, CC0, CC1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1981 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00001982 MVT VT = N1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983
1984 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00001985 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001986 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00001987 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 }
1989
1990 // fold (or x, undef) -> -1
1991 if (N0.getOpcode() == ISD::UNDEF || N1.getOpcode() == ISD::UNDEF)
1992 return DAG.getConstant(~0ULL, VT);
1993 // fold (or c1, c2) -> c1|c2
1994 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00001995 return DAG.FoldConstantArithmetic(ISD::OR, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 // canonicalize constant to RHS
1997 if (N0C && !N1C)
Bill Wendling43f24b92009-01-30 20:59:34 +00001998 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 // fold (or x, 0) -> x
2000 if (N1C && N1C->isNullValue())
2001 return N0;
2002 // fold (or x, -1) -> -1
2003 if (N1C && N1C->isAllOnesValue())
2004 return N1;
2005 // fold (or x, c) -> c iff (x & ~c) == 0
Dan Gohman07961cd2008-02-25 21:11:39 +00002006 if (N1C && DAG.MaskedValueIsZero(N0, ~N1C->getAPIntValue()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007 return N1;
2008 // reassociate or
Bill Wendlingabb33a22009-01-30 00:45:56 +00002009 SDValue ROR = ReassociateOps(ISD::OR, N->getDebugLoc(), N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002010 if (ROR.getNode() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 return ROR;
2012 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
Gabor Greif1c80d112008-08-28 21:40:38 +00002013 if (N1C && N0.getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 isa<ConstantSDNode>(N0.getOperand(1))) {
2015 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
Bill Wendling43f24b92009-01-30 20:59:34 +00002016 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
2017 DAG.getNode(ISD::OR, N0.getDebugLoc(), VT,
2018 N0.getOperand(0), N1),
2019 DAG.FoldConstantArithmetic(ISD::OR, VT, N1C, C1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 }
2021 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
2022 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
2023 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
2024 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
2025
2026 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
Duncan Sands92c43912008-06-06 12:08:01 +00002027 LL.getValueType().isInteger()) {
Bill Wendling43f24b92009-01-30 20:59:34 +00002028 // fold (or (setne X, 0), (setne Y, 0)) -> (setne (or X, Y), 0)
2029 // fold (or (setlt X, 0), (setlt Y, 0)) -> (setne (or X, Y), 0)
Dan Gohman9d24dc72008-03-13 22:13:53 +00002030 if (cast<ConstantSDNode>(LR)->isNullValue() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
Bill Wendling43f24b92009-01-30 20:59:34 +00002032 SDValue ORNode = DAG.getNode(ISD::OR, LR.getDebugLoc(),
2033 LR.getValueType(), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00002034 AddToWorkList(ORNode.getNode());
Bill Wendling43f24b92009-01-30 20:59:34 +00002035 return DAG.getSetCC(N->getDebugLoc(), VT, ORNode, LR, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 }
Bill Wendling43f24b92009-01-30 20:59:34 +00002037 // fold (or (setne X, -1), (setne Y, -1)) -> (setne (and X, Y), -1)
2038 // fold (or (setgt X, -1), (setgt Y -1)) -> (setgt (and X, Y), -1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
2040 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
Bill Wendling43f24b92009-01-30 20:59:34 +00002041 SDValue ANDNode = DAG.getNode(ISD::AND, LR.getDebugLoc(),
2042 LR.getValueType(), LL, RL);
Gabor Greif1c80d112008-08-28 21:40:38 +00002043 AddToWorkList(ANDNode.getNode());
Bill Wendling43f24b92009-01-30 20:59:34 +00002044 return DAG.getSetCC(N->getDebugLoc(), VT, ANDNode, LR, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 }
2046 }
2047 // canonicalize equivalent to ll == rl
2048 if (LL == RR && LR == RL) {
2049 Op1 = ISD::getSetCCSwappedOperands(Op1);
2050 std::swap(RL, RR);
2051 }
2052 if (LL == RL && LR == RR) {
Duncan Sands92c43912008-06-06 12:08:01 +00002053 bool isInteger = LL.getValueType().isInteger();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
Chris Lattner3ab74bd2008-10-28 07:11:07 +00002055 if (Result != ISD::SETCC_INVALID &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00002056 (!LegalOperations || TLI.isCondCodeLegal(Result, LL.getValueType())))
Bill Wendling43f24b92009-01-30 20:59:34 +00002057 return DAG.getSetCC(N->getDebugLoc(), N0.getValueType(),
2058 LL, LR, Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059 }
2060 }
2061
Bill Wendling43f24b92009-01-30 20:59:34 +00002062 // Simplify: (or (op x...), (op y...)) -> (op (or x, y))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 if (N0.getOpcode() == N1.getOpcode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002064 SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00002065 if (Tmp.getNode()) return Tmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 }
2067
Bill Wendling43f24b92009-01-30 20:59:34 +00002068 // (or (and X, C1), (and Y, C2)) -> (and (or X, Y), C3) if possible.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 if (N0.getOpcode() == ISD::AND &&
2070 N1.getOpcode() == ISD::AND &&
2071 N0.getOperand(1).getOpcode() == ISD::Constant &&
2072 N1.getOperand(1).getOpcode() == ISD::Constant &&
2073 // Don't increase # computations.
Gabor Greif1c80d112008-08-28 21:40:38 +00002074 (N0.getNode()->hasOneUse() || N1.getNode()->hasOneUse())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 // We can only do this xform if we know that bits from X that are set in C2
2076 // but not in C1 are already zero. Likewise for Y.
Dan Gohman07961cd2008-02-25 21:11:39 +00002077 const APInt &LHSMask =
2078 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
2079 const APInt &RHSMask =
2080 cast<ConstantSDNode>(N1.getOperand(1))->getAPIntValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081
2082 if (DAG.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
2083 DAG.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
Bill Wendling43f24b92009-01-30 20:59:34 +00002084 SDValue X = DAG.getNode(ISD::OR, N0.getDebugLoc(), VT,
2085 N0.getOperand(0), N1.getOperand(0));
2086 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, X,
2087 DAG.getConstant(LHSMask | RHSMask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 }
2089 }
2090
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 // See if this is some rotate idiom.
Bill Wendling2e1865c2009-01-30 21:14:50 +00002092 if (SDNode *Rot = MatchRotate(N0, N1, N->getDebugLoc()))
Dan Gohman8181bd12008-07-27 21:46:04 +00002093 return SDValue(Rot, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094
Dan Gohman8181bd12008-07-27 21:46:04 +00002095 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096}
2097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
Dan Gohman8181bd12008-07-27 21:46:04 +00002099static bool MatchRotateHalf(SDValue Op, SDValue &Shift, SDValue &Mask) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 if (Op.getOpcode() == ISD::AND) {
2101 if (isa<ConstantSDNode>(Op.getOperand(1))) {
2102 Mask = Op.getOperand(1);
2103 Op = Op.getOperand(0);
2104 } else {
2105 return false;
2106 }
2107 }
2108
2109 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
2110 Shift = Op;
2111 return true;
2112 }
Bill Wendling43f24b92009-01-30 20:59:34 +00002113
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 return false;
2115}
2116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117// MatchRotate - Handle an 'or' of two operands. If this is one of the many
2118// idioms for rotate, and if the target supports rotation instructions, generate
2119// a rot[lr].
Bill Wendling2e1865c2009-01-30 21:14:50 +00002120SDNode *DAGCombiner::MatchRotate(SDValue LHS, SDValue RHS, DebugLoc DL) {
Duncan Sands2418bec2008-06-13 19:07:40 +00002121 // Must be a legal type. Expanded 'n promoted things won't work with rotates.
Duncan Sands92c43912008-06-06 12:08:01 +00002122 MVT VT = LHS.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 if (!TLI.isTypeLegal(VT)) return 0;
2124
2125 // The target must have at least one rotate flavor.
Dan Gohman52c51aa2009-01-28 17:46:25 +00002126 bool HasROTL = TLI.isOperationLegalOrCustom(ISD::ROTL, VT);
2127 bool HasROTR = TLI.isOperationLegalOrCustom(ISD::ROTR, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 if (!HasROTL && !HasROTR) return 0;
Duncan Sands2418bec2008-06-13 19:07:40 +00002129
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 // Match "(X shl/srl V1) & V2" where V2 may not be present.
Dan Gohman8181bd12008-07-27 21:46:04 +00002131 SDValue LHSShift; // The shift.
2132 SDValue LHSMask; // AND value if any.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
2134 return 0; // Not part of a rotate.
2135
Dan Gohman8181bd12008-07-27 21:46:04 +00002136 SDValue RHSShift; // The shift.
2137 SDValue RHSMask; // AND value if any.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
2139 return 0; // Not part of a rotate.
2140
2141 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
2142 return 0; // Not shifting the same value.
2143
2144 if (LHSShift.getOpcode() == RHSShift.getOpcode())
2145 return 0; // Shifts must disagree.
2146
2147 // Canonicalize shl to left side in a shl/srl pair.
2148 if (RHSShift.getOpcode() == ISD::SHL) {
2149 std::swap(LHS, RHS);
2150 std::swap(LHSShift, RHSShift);
2151 std::swap(LHSMask , RHSMask );
2152 }
2153
Duncan Sands92c43912008-06-06 12:08:01 +00002154 unsigned OpSizeInBits = VT.getSizeInBits();
Dan Gohman8181bd12008-07-27 21:46:04 +00002155 SDValue LHSShiftArg = LHSShift.getOperand(0);
2156 SDValue LHSShiftAmt = LHSShift.getOperand(1);
2157 SDValue RHSShiftAmt = RHSShift.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158
2159 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
2160 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
2161 if (LHSShiftAmt.getOpcode() == ISD::Constant &&
2162 RHSShiftAmt.getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002163 uint64_t LShVal = cast<ConstantSDNode>(LHSShiftAmt)->getZExtValue();
2164 uint64_t RShVal = cast<ConstantSDNode>(RHSShiftAmt)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 if ((LShVal + RShVal) != OpSizeInBits)
2166 return 0;
2167
Dan Gohman8181bd12008-07-27 21:46:04 +00002168 SDValue Rot;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 if (HasROTL)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002170 Rot = DAG.getNode(ISD::ROTL, DL, VT, LHSShiftArg, LHSShiftAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 else
Bill Wendling2e1865c2009-01-30 21:14:50 +00002172 Rot = DAG.getNode(ISD::ROTR, DL, VT, LHSShiftArg, RHSShiftAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173
2174 // If there is an AND of either shifted operand, apply it to the result.
Gabor Greif1c80d112008-08-28 21:40:38 +00002175 if (LHSMask.getNode() || RHSMask.getNode()) {
Dan Gohmand047c3e2008-03-03 23:51:38 +00002176 APInt Mask = APInt::getAllOnesValue(OpSizeInBits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177
Gabor Greif1c80d112008-08-28 21:40:38 +00002178 if (LHSMask.getNode()) {
Dan Gohmand047c3e2008-03-03 23:51:38 +00002179 APInt RHSBits = APInt::getLowBitsSet(OpSizeInBits, LShVal);
2180 Mask &= cast<ConstantSDNode>(LHSMask)->getAPIntValue() | RHSBits;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002182 if (RHSMask.getNode()) {
Dan Gohmand047c3e2008-03-03 23:51:38 +00002183 APInt LHSBits = APInt::getHighBitsSet(OpSizeInBits, RShVal);
2184 Mask &= cast<ConstantSDNode>(RHSMask)->getAPIntValue() | LHSBits;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 }
2186
Bill Wendling2e1865c2009-01-30 21:14:50 +00002187 Rot = DAG.getNode(ISD::AND, DL, VT, Rot, DAG.getConstant(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 }
2189
Gabor Greif1c80d112008-08-28 21:40:38 +00002190 return Rot.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002191 }
2192
2193 // If there is a mask here, and we have a variable shift, we can't be sure
2194 // that we're masking out the right stuff.
Gabor Greif1c80d112008-08-28 21:40:38 +00002195 if (LHSMask.getNode() || RHSMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 return 0;
2197
2198 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
2199 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
2200 if (RHSShiftAmt.getOpcode() == ISD::SUB &&
2201 LHSShiftAmt == RHSShiftAmt.getOperand(1)) {
2202 if (ConstantSDNode *SUBC =
2203 dyn_cast<ConstantSDNode>(RHSShiftAmt.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00002204 if (SUBC->getAPIntValue() == OpSizeInBits) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 if (HasROTL)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002206 return DAG.getNode(ISD::ROTL, DL, VT,
2207 LHSShiftArg, LHSShiftAmt).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 else
Bill Wendling2e1865c2009-01-30 21:14:50 +00002209 return DAG.getNode(ISD::ROTR, DL, VT,
2210 LHSShiftArg, RHSShiftAmt).getNode();
Anton Korobeynikov53422f62008-02-20 11:10:28 +00002211 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 }
2213 }
2214
2215 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
2216 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
2217 if (LHSShiftAmt.getOpcode() == ISD::SUB &&
2218 RHSShiftAmt == LHSShiftAmt.getOperand(1)) {
2219 if (ConstantSDNode *SUBC =
2220 dyn_cast<ConstantSDNode>(LHSShiftAmt.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00002221 if (SUBC->getAPIntValue() == OpSizeInBits) {
Bill Wendling89f05f52008-08-31 01:13:31 +00002222 if (HasROTR)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002223 return DAG.getNode(ISD::ROTR, DL, VT,
2224 LHSShiftArg, RHSShiftAmt).getNode();
Bill Wendling89f05f52008-08-31 01:13:31 +00002225 else
Bill Wendling2e1865c2009-01-30 21:14:50 +00002226 return DAG.getNode(ISD::ROTL, DL, VT,
2227 LHSShiftArg, LHSShiftAmt).getNode();
Anton Korobeynikov53422f62008-02-20 11:10:28 +00002228 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 }
2230 }
2231
Dan Gohman921581d2008-10-17 01:23:35 +00002232 // Look for sign/zext/any-extended or truncate cases:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233 if ((LHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
2234 || LHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
Dan Gohman921581d2008-10-17 01:23:35 +00002235 || LHSShiftAmt.getOpcode() == ISD::ANY_EXTEND
2236 || LHSShiftAmt.getOpcode() == ISD::TRUNCATE) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 (RHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND
2238 || RHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND
Dan Gohman921581d2008-10-17 01:23:35 +00002239 || RHSShiftAmt.getOpcode() == ISD::ANY_EXTEND
2240 || RHSShiftAmt.getOpcode() == ISD::TRUNCATE)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002241 SDValue LExtOp0 = LHSShiftAmt.getOperand(0);
2242 SDValue RExtOp0 = RHSShiftAmt.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 if (RExtOp0.getOpcode() == ISD::SUB &&
2244 RExtOp0.getOperand(1) == LExtOp0) {
2245 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
Bill Wendlingf3dd7392008-08-31 00:37:27 +00002246 // (rotl x, y)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002247 // fold (or (shl x, (*ext y)), (srl x, (*ext (sub 32, y)))) ->
Bill Wendlingf3dd7392008-08-31 00:37:27 +00002248 // (rotr x, (sub 32, y))
Dan Gohman921581d2008-10-17 01:23:35 +00002249 if (ConstantSDNode *SUBC =
2250 dyn_cast<ConstantSDNode>(RExtOp0.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00002251 if (SUBC->getAPIntValue() == OpSizeInBits) {
Bill Wendling2e1865c2009-01-30 21:14:50 +00002252 return DAG.getNode(HasROTL ? ISD::ROTL : ISD::ROTR, DL, VT,
2253 LHSShiftArg,
Gabor Greifb420b9d2008-08-30 19:29:20 +00002254 HasROTL ? LHSShiftAmt : RHSShiftAmt).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 }
2256 }
2257 } else if (LExtOp0.getOpcode() == ISD::SUB &&
2258 RExtOp0 == LExtOp0.getOperand(1)) {
Bill Wendlinga70293d2008-08-31 01:04:56 +00002259 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext y))) ->
Bill Wendlingf3dd7392008-08-31 00:37:27 +00002260 // (rotr x, y)
Bill Wendlinga70293d2008-08-31 01:04:56 +00002261 // fold (or (shl x, (*ext (sub 32, y))), (srl x, (*ext y))) ->
Bill Wendlingf3dd7392008-08-31 00:37:27 +00002262 // (rotl x, (sub 32, y))
Dan Gohman921581d2008-10-17 01:23:35 +00002263 if (ConstantSDNode *SUBC =
2264 dyn_cast<ConstantSDNode>(LExtOp0.getOperand(0))) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00002265 if (SUBC->getAPIntValue() == OpSizeInBits) {
Bill Wendling2e1865c2009-01-30 21:14:50 +00002266 return DAG.getNode(HasROTR ? ISD::ROTR : ISD::ROTL, DL, VT,
2267 LHSShiftArg,
Bill Wendlinga70293d2008-08-31 01:04:56 +00002268 HasROTR ? RHSShiftAmt : LHSShiftAmt).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 }
2270 }
2271 }
2272 }
2273
2274 return 0;
2275}
2276
Dan Gohman8181bd12008-07-27 21:46:04 +00002277SDValue DAGCombiner::visitXOR(SDNode *N) {
2278 SDValue N0 = N->getOperand(0);
2279 SDValue N1 = N->getOperand(1);
2280 SDValue LHS, RHS, CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2282 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00002283 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284
2285 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00002286 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002287 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00002288 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 }
2290
Evan Cheng5d00cb42008-03-25 20:08:07 +00002291 // fold (xor undef, undef) -> 0. This is a common idiom (misuse).
2292 if (N0.getOpcode() == ISD::UNDEF && N1.getOpcode() == ISD::UNDEF)
2293 return DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 // fold (xor x, undef) -> undef
2295 if (N0.getOpcode() == ISD::UNDEF)
2296 return N0;
2297 if (N1.getOpcode() == ISD::UNDEF)
2298 return N1;
2299 // fold (xor c1, c2) -> c1^c2
2300 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00002301 return DAG.FoldConstantArithmetic(ISD::XOR, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 // canonicalize constant to RHS
2303 if (N0C && !N1C)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002304 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N1, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 // fold (xor x, 0) -> x
2306 if (N1C && N1C->isNullValue())
2307 return N0;
2308 // reassociate xor
Bill Wendlingabb33a22009-01-30 00:45:56 +00002309 SDValue RXOR = ReassociateOps(ISD::XOR, N->getDebugLoc(), N0, N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002310 if (RXOR.getNode() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311 return RXOR;
Bill Wendling0d810b82008-11-11 08:25:46 +00002312
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 // fold !(x cc y) -> (x !cc y)
Dan Gohman9d24dc72008-03-13 22:13:53 +00002314 if (N1C && N1C->getAPIntValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
Duncan Sands92c43912008-06-06 12:08:01 +00002315 bool isInt = LHS.getValueType().isInteger();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
2317 isInt);
Bill Wendling0d810b82008-11-11 08:25:46 +00002318
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00002319 if (!LegalOperations || TLI.isCondCodeLegal(NotCC, LHS.getValueType())) {
Bill Wendling0d810b82008-11-11 08:25:46 +00002320 switch (N0.getOpcode()) {
2321 default:
2322 assert(0 && "Unhandled SetCC Equivalent!");
2323 abort();
2324 case ISD::SETCC:
Bill Wendling2e1865c2009-01-30 21:14:50 +00002325 return DAG.getSetCC(N->getDebugLoc(), VT, LHS, RHS, NotCC);
Bill Wendling0d810b82008-11-11 08:25:46 +00002326 case ISD::SELECT_CC:
Bill Wendling2e1865c2009-01-30 21:14:50 +00002327 return DAG.getSelectCC(N->getDebugLoc(), LHS, RHS, N0.getOperand(2),
Bill Wendling0d810b82008-11-11 08:25:46 +00002328 N0.getOperand(3), NotCC);
2329 }
2330 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002331 }
Bill Wendling0d810b82008-11-11 08:25:46 +00002332
Chris Lattnere27cd502007-09-10 21:39:07 +00002333 // fold (not (zext (setcc x, y))) -> (zext (not (setcc x, y)))
Dan Gohman9d24dc72008-03-13 22:13:53 +00002334 if (N1C && N1C->getAPIntValue() == 1 && N0.getOpcode() == ISD::ZERO_EXTEND &&
Gabor Greifb420b9d2008-08-30 19:29:20 +00002335 N0.getNode()->hasOneUse() &&
2336 isSetCCEquivalent(N0.getOperand(0), LHS, RHS, CC)){
Dan Gohman8181bd12008-07-27 21:46:04 +00002337 SDValue V = N0.getOperand(0);
Bill Wendling2e1865c2009-01-30 21:14:50 +00002338 V = DAG.getNode(ISD::XOR, N0.getDebugLoc(), V.getValueType(), V,
Duncan Sandsbed21472007-10-10 09:54:50 +00002339 DAG.getConstant(1, V.getValueType()));
Gabor Greif1c80d112008-08-28 21:40:38 +00002340 AddToWorkList(V.getNode());
Bill Wendling2e1865c2009-01-30 21:14:50 +00002341 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, V);
Chris Lattnere27cd502007-09-10 21:39:07 +00002342 }
2343
Bill Wendling2e1865c2009-01-30 21:14:50 +00002344 // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are setcc
Dan Gohman9d24dc72008-03-13 22:13:53 +00002345 if (N1C && N1C->getAPIntValue() == 1 && VT == MVT::i1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002347 SDValue LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
2349 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Bill Wendling2e1865c2009-01-30 21:14:50 +00002350 LHS = DAG.getNode(ISD::XOR, LHS.getDebugLoc(), VT, LHS, N1); // LHS = ~LHS
2351 RHS = DAG.getNode(ISD::XOR, RHS.getDebugLoc(), VT, RHS, N1); // RHS = ~RHS
Gabor Greif1c80d112008-08-28 21:40:38 +00002352 AddToWorkList(LHS.getNode()); AddToWorkList(RHS.getNode());
Bill Wendling2e1865c2009-01-30 21:14:50 +00002353 return DAG.getNode(NewOpcode, N->getDebugLoc(), VT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 }
2355 }
Bill Wendling2e1865c2009-01-30 21:14:50 +00002356 // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are constants
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002357 if (N1C && N1C->isAllOnesValue() &&
2358 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002359 SDValue LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002360 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
2361 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Bill Wendling2e1865c2009-01-30 21:14:50 +00002362 LHS = DAG.getNode(ISD::XOR, LHS.getDebugLoc(), VT, LHS, N1); // LHS = ~LHS
2363 RHS = DAG.getNode(ISD::XOR, RHS.getDebugLoc(), VT, RHS, N1); // RHS = ~RHS
Gabor Greif1c80d112008-08-28 21:40:38 +00002364 AddToWorkList(LHS.getNode()); AddToWorkList(RHS.getNode());
Bill Wendling2e1865c2009-01-30 21:14:50 +00002365 return DAG.getNode(NewOpcode, N->getDebugLoc(), VT, LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366 }
2367 }
Bill Wendling2e1865c2009-01-30 21:14:50 +00002368 // fold (xor (xor x, c1), c2) -> (xor x, (xor c1, c2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002369 if (N1C && N0.getOpcode() == ISD::XOR) {
2370 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
2371 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
2372 if (N00C)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002373 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N0.getOperand(1),
2374 DAG.getConstant(N1C->getAPIntValue() ^
Dan Gohman9d24dc72008-03-13 22:13:53 +00002375 N00C->getAPIntValue(), VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 if (N01C)
Bill Wendling2e1865c2009-01-30 21:14:50 +00002377 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT, N0.getOperand(0),
2378 DAG.getConstant(N1C->getAPIntValue() ^
Dan Gohman9d24dc72008-03-13 22:13:53 +00002379 N01C->getAPIntValue(), VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380 }
2381 // fold (xor x, x) -> 0
2382 if (N0 == N1) {
Duncan Sands92c43912008-06-06 12:08:01 +00002383 if (!VT.isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 return DAG.getConstant(0, VT);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00002385 } else if (!LegalOperations || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002386 // Produce a vector of zeros.
Dan Gohman8181bd12008-07-27 21:46:04 +00002387 SDValue El = DAG.getConstant(0, VT.getVectorElementType());
2388 std::vector<SDValue> Ops(VT.getVectorNumElements(), El);
Bill Wendling2e1865c2009-01-30 21:14:50 +00002389 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), VT,
2390 &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 }
2392 }
2393
2394 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
2395 if (N0.getOpcode() == N1.getOpcode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002396 SDValue Tmp = SimplifyBinOpWithSameOpcodeHands(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00002397 if (Tmp.getNode()) return Tmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002398 }
2399
2400 // Simplify the expression using non-local knowledge.
Duncan Sands92c43912008-06-06 12:08:01 +00002401 if (!VT.isVector() &&
Dan Gohman8181bd12008-07-27 21:46:04 +00002402 SimplifyDemandedBits(SDValue(N, 0)))
2403 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404
Dan Gohman8181bd12008-07-27 21:46:04 +00002405 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406}
2407
Chris Lattner91ed3c32007-12-06 07:33:36 +00002408/// visitShiftByConstant - Handle transforms common to the three shifts, when
2409/// the shift amount is a constant.
Dan Gohman8181bd12008-07-27 21:46:04 +00002410SDValue DAGCombiner::visitShiftByConstant(SDNode *N, unsigned Amt) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002411 SDNode *LHS = N->getOperand(0).getNode();
Dan Gohman8181bd12008-07-27 21:46:04 +00002412 if (!LHS->hasOneUse()) return SDValue();
Chris Lattner91ed3c32007-12-06 07:33:36 +00002413
2414 // We want to pull some binops through shifts, so that we have (and (shift))
2415 // instead of (shift (and)), likewise for add, or, xor, etc. This sort of
2416 // thing happens with address calculations, so it's important to canonicalize
2417 // it.
2418 bool HighBitSet = false; // Can we transform this if the high bit is set?
2419
2420 switch (LHS->getOpcode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002421 default: return SDValue();
Chris Lattner91ed3c32007-12-06 07:33:36 +00002422 case ISD::OR:
2423 case ISD::XOR:
2424 HighBitSet = false; // We can only transform sra if the high bit is clear.
2425 break;
2426 case ISD::AND:
2427 HighBitSet = true; // We can only transform sra if the high bit is set.
2428 break;
2429 case ISD::ADD:
2430 if (N->getOpcode() != ISD::SHL)
Dan Gohman8181bd12008-07-27 21:46:04 +00002431 return SDValue(); // only shl(add) not sr[al](add).
Chris Lattner91ed3c32007-12-06 07:33:36 +00002432 HighBitSet = false; // We can only transform sra if the high bit is clear.
2433 break;
2434 }
2435
2436 // We require the RHS of the binop to be a constant as well.
2437 ConstantSDNode *BinOpCst = dyn_cast<ConstantSDNode>(LHS->getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00002438 if (!BinOpCst) return SDValue();
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002439
2440 // FIXME: disable this unless the input to the binop is a shift by a constant.
2441 // If it is not a shift, it pessimizes some common cases like:
Chris Lattnerdcd19762007-12-06 07:47:55 +00002442 //
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002443 // void foo(int *X, int i) { X[i & 1235] = 1; }
2444 // int bar(int *X, int i) { return X[i & 255]; }
Gabor Greif1c80d112008-08-28 21:40:38 +00002445 SDNode *BinOpLHSVal = LHS->getOperand(0).getNode();
Chris Lattnerdcd19762007-12-06 07:47:55 +00002446 if ((BinOpLHSVal->getOpcode() != ISD::SHL &&
2447 BinOpLHSVal->getOpcode() != ISD::SRA &&
2448 BinOpLHSVal->getOpcode() != ISD::SRL) ||
2449 !isa<ConstantSDNode>(BinOpLHSVal->getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00002450 return SDValue();
Chris Lattnerdcd19762007-12-06 07:47:55 +00002451
Duncan Sands92c43912008-06-06 12:08:01 +00002452 MVT VT = N->getValueType(0);
Chris Lattner91ed3c32007-12-06 07:33:36 +00002453
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002454 // If this is a signed shift right, and the high bit is modified by the
2455 // logical operation, do not perform the transformation. The highBitSet
2456 // boolean indicates the value of the high bit of the constant which would
2457 // cause it to be modified for this operation.
Chris Lattner91ed3c32007-12-06 07:33:36 +00002458 if (N->getOpcode() == ISD::SRA) {
Dan Gohmand047c3e2008-03-03 23:51:38 +00002459 bool BinOpRHSSignSet = BinOpCst->getAPIntValue().isNegative();
2460 if (BinOpRHSSignSet != HighBitSet)
Dan Gohman8181bd12008-07-27 21:46:04 +00002461 return SDValue();
Chris Lattner91ed3c32007-12-06 07:33:36 +00002462 }
2463
2464 // Fold the constants, shifting the binop RHS by the shift amount.
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002465 SDValue NewRHS = DAG.getNode(N->getOpcode(), LHS->getOperand(1).getDebugLoc(),
2466 N->getValueType(0),
2467 LHS->getOperand(1), N->getOperand(1));
Chris Lattner91ed3c32007-12-06 07:33:36 +00002468
2469 // Create the new shift.
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002470 SDValue NewShift = DAG.getNode(N->getOpcode(), LHS->getOperand(0).getDebugLoc(),
2471 VT, LHS->getOperand(0), N->getOperand(1));
Chris Lattner91ed3c32007-12-06 07:33:36 +00002472
2473 // Create the new binop.
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002474 return DAG.getNode(LHS->getOpcode(), N->getDebugLoc(), VT, NewShift, NewRHS);
Chris Lattner91ed3c32007-12-06 07:33:36 +00002475}
2476
Dan Gohman8181bd12008-07-27 21:46:04 +00002477SDValue DAGCombiner::visitSHL(SDNode *N) {
2478 SDValue N0 = N->getOperand(0);
2479 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002480 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2481 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00002482 MVT VT = N0.getValueType();
2483 unsigned OpSizeInBits = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484
2485 // fold (shl c1, c2) -> c1<<c2
2486 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00002487 return DAG.FoldConstantArithmetic(ISD::SHL, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002488 // fold (shl 0, x) -> 0
2489 if (N0C && N0C->isNullValue())
2490 return N0;
2491 // fold (shl x, c >= size(x)) -> undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002492 if (N1C && N1C->getZExtValue() >= OpSizeInBits)
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002493 return DAG.getNode(ISD::UNDEF, N->getDebugLoc(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 // fold (shl x, 0) -> x
2495 if (N1C && N1C->isNullValue())
2496 return N0;
2497 // if (shl x, c) is known to be zero, return 0
Dan Gohman8181bd12008-07-27 21:46:04 +00002498 if (DAG.MaskedValueIsZero(SDValue(N, 0),
Duncan Sands92c43912008-06-06 12:08:01 +00002499 APInt::getAllOnesValue(VT.getSizeInBits())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500 return DAG.getConstant(0, VT);
Duncan Sands505ba942009-02-01 18:06:53 +00002501 // fold (shl x, (trunc (and y, c))) -> (shl x, (and (trunc y), (trunc c))).
Evan Cheng76a64c72008-08-30 02:03:58 +00002502 if (N1.getOpcode() == ISD::TRUNCATE &&
Evan Cheng11c34292008-09-22 18:19:24 +00002503 N1.getOperand(0).getOpcode() == ISD::AND &&
2504 N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002505 SDValue N101 = N1.getOperand(0).getOperand(1);
Evan Cheng11c34292008-09-22 18:19:24 +00002506 if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002507 MVT TruncVT = N1.getValueType();
Evan Cheng11c34292008-09-22 18:19:24 +00002508 SDValue N100 = N1.getOperand(0).getOperand(0);
Duncan Sands505ba942009-02-01 18:06:53 +00002509 APInt TruncC = N101C->getAPIntValue();
2510 TruncC.trunc(TruncVT.getSizeInBits());
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002511 return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0,
Bill Wendling55b2b9d2009-02-01 11:19:36 +00002512 DAG.getNode(ISD::AND, N->getDebugLoc(), TruncVT,
2513 DAG.getNode(ISD::TRUNCATE,
2514 N->getDebugLoc(),
2515 TruncVT, N100),
djg51bef2e2009-01-27 20:39:34 +00002516 DAG.getConstant(TruncC, TruncVT)));
Evan Cheng76a64c72008-08-30 02:03:58 +00002517 }
2518 }
2519
Dan Gohman8181bd12008-07-27 21:46:04 +00002520 if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2521 return SDValue(N, 0);
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002522
2523 // fold (shl (shl x, c1), c2) -> 0 or (shl x, (add c1, c2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524 if (N1C && N0.getOpcode() == ISD::SHL &&
2525 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002526 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2527 uint64_t c2 = N1C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002528 if (c1 + c2 > OpSizeInBits)
2529 return DAG.getConstant(0, VT);
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002530 return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002531 DAG.getConstant(c1 + c2, N1.getValueType()));
2532 }
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002533 // fold (shl (srl x, c1), c2) -> (shl (and x, (shl -1, c1)), (sub c2, c1)) or
2534 // (srl (and x, (shl -1, c1)), (sub c1, c2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 if (N1C && N0.getOpcode() == ISD::SRL &&
2536 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002537 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2538 uint64_t c2 = N1C->getZExtValue();
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002539 SDValue Mask = DAG.getNode(ISD::AND, N0.getDebugLoc(), VT, N0.getOperand(0),
2540 DAG.getConstant(~0ULL << c1, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 if (c2 > c1)
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002542 return DAG.getNode(ISD::SHL, N->getDebugLoc(), VT, Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 DAG.getConstant(c2-c1, N1.getValueType()));
2544 else
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002545 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 DAG.getConstant(c1-c2, N1.getValueType()));
2547 }
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002548 // fold (shl (sra x, c1), c1) -> (and x, (shl -1, c1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002550 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0.getOperand(0),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002551 DAG.getConstant(~0ULL << N1C->getZExtValue(), VT));
Chris Lattner91ed3c32007-12-06 07:33:36 +00002552
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002553 return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002554}
2555
Dan Gohman8181bd12008-07-27 21:46:04 +00002556SDValue DAGCombiner::visitSRA(SDNode *N) {
2557 SDValue N0 = N->getOperand(0);
2558 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2560 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00002561 MVT VT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002562
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002563 // fold (sra c1, c2) -> (sra c1, c2)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00002565 return DAG.FoldConstantArithmetic(ISD::SRA, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566 // fold (sra 0, x) -> 0
2567 if (N0C && N0C->isNullValue())
2568 return N0;
2569 // fold (sra -1, x) -> -1
2570 if (N0C && N0C->isAllOnesValue())
2571 return N0;
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002572 // fold (sra x, (setge c, size(x))) -> undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002573 if (N1C && N1C->getZExtValue() >= VT.getSizeInBits())
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002574 return DAG.getNode(ISD::UNDEF, N->getDebugLoc(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575 // fold (sra x, 0) -> x
2576 if (N1C && N1C->isNullValue())
2577 return N0;
2578 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
2579 // sext_inreg.
2580 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002581 unsigned LowBits = VT.getSizeInBits() - (unsigned)N1C->getZExtValue();
Duncan Sands6a437fb2008-06-09 11:32:28 +00002582 MVT EVT = MVT::getIntegerVT(LowBits);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00002583 if ((!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT)))
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002584 return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT,
2585 N0.getOperand(0), DAG.getValueType(EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002586 }
Duncan Sands2418bec2008-06-13 19:07:40 +00002587
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002588 // fold (sra (sra x, c1), c2) -> (sra x, (add c1, c2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589 if (N1C && N0.getOpcode() == ISD::SRA) {
2590 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002591 unsigned Sum = N1C->getZExtValue() + C1->getZExtValue();
Duncan Sands92c43912008-06-06 12:08:01 +00002592 if (Sum >= VT.getSizeInBits()) Sum = VT.getSizeInBits()-1;
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002593 return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002594 DAG.getConstant(Sum, N1C->getValueType(0)));
2595 }
2596 }
Christopher Lambfc5c1642008-03-19 08:30:06 +00002597
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002598 // fold (sra (shl X, m), (sub result_size, n))
2599 // -> (sign_extend (trunc (shl X, (sub (sub result_size, n), m)))) for
Christopher Lamb21e8a952008-03-20 04:31:39 +00002600 // result_size - n != m.
2601 // If truncate is free for the target sext(shl) is likely to result in better
2602 // code.
Christopher Lambfc5c1642008-03-19 08:30:06 +00002603 if (N0.getOpcode() == ISD::SHL) {
2604 // Get the two constanst of the shifts, CN0 = m, CN = n.
2605 const ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
2606 if (N01C && N1C) {
Christopher Lamb21e8a952008-03-20 04:31:39 +00002607 // Determine what the truncate's result bitsize and type would be.
Duncan Sands92c43912008-06-06 12:08:01 +00002608 unsigned VTValSize = VT.getSizeInBits();
2609 MVT TruncVT =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002610 MVT::getIntegerVT(VTValSize - N1C->getZExtValue());
Christopher Lamb21e8a952008-03-20 04:31:39 +00002611 // Determine the residual right-shift amount.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002612 unsigned ShiftAmt = N1C->getZExtValue() - N01C->getZExtValue();
Duncan Sands2418bec2008-06-13 19:07:40 +00002613
Christopher Lamb21e8a952008-03-20 04:31:39 +00002614 // If the shift is not a no-op (in which case this should be just a sign
2615 // extend already), the truncated to type is legal, sign_extend is legal
Gabor Greifb420b9d2008-08-30 19:29:20 +00002616 // on that type, and the the truncate to that type is both legal and free,
Christopher Lamb21e8a952008-03-20 04:31:39 +00002617 // perform the transform.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00002618 if (ShiftAmt &&
Dan Gohman52c51aa2009-01-28 17:46:25 +00002619 TLI.isOperationLegalOrCustom(ISD::SIGN_EXTEND, TruncVT) &&
2620 TLI.isOperationLegalOrCustom(ISD::TRUNCATE, VT) &&
Evan Chengca0e80f2008-03-20 02:18:41 +00002621 TLI.isTruncateFree(VT, TruncVT)) {
Christopher Lamb21e8a952008-03-20 04:31:39 +00002622
Duncan Sands7d9e3612009-01-31 15:50:11 +00002623 SDValue Amt = DAG.getConstant(ShiftAmt, getShiftAmountTy());
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002624 SDValue Shift = DAG.getNode(ISD::SRL, N0.getDebugLoc(), VT,
2625 N0.getOperand(0), Amt);
2626 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), TruncVT,
2627 Shift);
2628 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(),
2629 N->getValueType(0), Trunc);
Christopher Lambfc5c1642008-03-19 08:30:06 +00002630 }
2631 }
2632 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002633
Duncan Sands505ba942009-02-01 18:06:53 +00002634 // fold (sra x, (trunc (and y, c))) -> (sra x, (and (trunc y), (trunc c))).
Evan Cheng76a64c72008-08-30 02:03:58 +00002635 if (N1.getOpcode() == ISD::TRUNCATE &&
Evan Cheng11c34292008-09-22 18:19:24 +00002636 N1.getOperand(0).getOpcode() == ISD::AND &&
2637 N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002638 SDValue N101 = N1.getOperand(0).getOperand(1);
Evan Cheng11c34292008-09-22 18:19:24 +00002639 if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002640 MVT TruncVT = N1.getValueType();
Evan Cheng11c34292008-09-22 18:19:24 +00002641 SDValue N100 = N1.getOperand(0).getOperand(0);
Duncan Sands505ba942009-02-01 18:06:53 +00002642 APInt TruncC = N101C->getAPIntValue();
2643 TruncC.trunc(TruncVT.getSizeInBits());
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002644 return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT, N0,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00002645 DAG.getNode(ISD::AND, N->getDebugLoc(),
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002646 TruncVT,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00002647 DAG.getNode(ISD::TRUNCATE,
2648 N->getDebugLoc(),
2649 TruncVT, N100),
djg51bef2e2009-01-27 20:39:34 +00002650 DAG.getConstant(TruncC, TruncVT)));
Evan Cheng76a64c72008-08-30 02:03:58 +00002651 }
2652 }
2653
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002654 // Simplify, based on bits shifted out of the LHS.
Dan Gohman8181bd12008-07-27 21:46:04 +00002655 if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2656 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002657
2658
2659 // If the sign bit is known to be zero, switch this to a SRL.
Dan Gohman07961cd2008-02-25 21:11:39 +00002660 if (DAG.SignBitIsZero(N0))
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002661 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0, N1);
Chris Lattner91ed3c32007-12-06 07:33:36 +00002662
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002663 return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664}
2665
Dan Gohman8181bd12008-07-27 21:46:04 +00002666SDValue DAGCombiner::visitSRL(SDNode *N) {
2667 SDValue N0 = N->getOperand(0);
2668 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002669 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2670 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00002671 MVT VT = N0.getValueType();
2672 unsigned OpSizeInBits = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673
2674 // fold (srl c1, c2) -> c1 >>u c2
2675 if (N0C && N1C)
Bill Wendling0445c4c2008-09-24 10:25:02 +00002676 return DAG.FoldConstantArithmetic(ISD::SRL, VT, N0C, N1C);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002677 // fold (srl 0, x) -> 0
2678 if (N0C && N0C->isNullValue())
2679 return N0;
2680 // fold (srl x, c >= size(x)) -> undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002681 if (N1C && N1C->getZExtValue() >= OpSizeInBits)
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002682 return DAG.getNode(ISD::UNDEF, N->getDebugLoc(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002683 // fold (srl x, 0) -> x
2684 if (N1C && N1C->isNullValue())
2685 return N0;
2686 // if (srl x, c) is known to be zero, return 0
Dan Gohman8181bd12008-07-27 21:46:04 +00002687 if (N1C && DAG.MaskedValueIsZero(SDValue(N, 0),
Dan Gohman07961cd2008-02-25 21:11:39 +00002688 APInt::getAllOnesValue(OpSizeInBits)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 return DAG.getConstant(0, VT);
2690
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002691 // fold (srl (srl x, c1), c2) -> 0 or (srl x, (add c1, c2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692 if (N1C && N0.getOpcode() == ISD::SRL &&
2693 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002694 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
2695 uint64_t c2 = N1C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002696 if (c1 + c2 > OpSizeInBits)
2697 return DAG.getConstant(0, VT);
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002698 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002699 DAG.getConstant(c1 + c2, N1.getValueType()));
2700 }
2701
2702 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
2703 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
2704 // Shifting in all undef bits?
Duncan Sands92c43912008-06-06 12:08:01 +00002705 MVT SmallVT = N0.getOperand(0).getValueType();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002706 if (N1C->getZExtValue() >= SmallVT.getSizeInBits())
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002707 return DAG.getNode(ISD::UNDEF, N->getDebugLoc(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002708
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002709 SDValue SmallShift = DAG.getNode(ISD::SRL, N0.getDebugLoc(), SmallVT,
2710 N0.getOperand(0), N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002711 AddToWorkList(SmallShift.getNode());
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002712 return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, SmallShift);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002713 }
2714
2715 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
2716 // bit, which is unmodified by sra.
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002717 if (N1C && N1C->getZExtValue() + 1 == VT.getSizeInBits()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002718 if (N0.getOpcode() == ISD::SRA)
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002719 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0.getOperand(0), N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002720 }
2721
2722 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
2723 if (N1C && N0.getOpcode() == ISD::CTLZ &&
Duncan Sands92c43912008-06-06 12:08:01 +00002724 N1C->getAPIntValue() == Log2_32(VT.getSizeInBits())) {
Dan Gohmanbea075f2008-02-20 16:33:30 +00002725 APInt KnownZero, KnownOne;
Duncan Sands92c43912008-06-06 12:08:01 +00002726 APInt Mask = APInt::getAllOnesValue(VT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002727 DAG.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
2728
2729 // If any of the input bits are KnownOne, then the input couldn't be all
2730 // zeros, thus the result of the srl will always be zero.
Dan Gohmanbea075f2008-02-20 16:33:30 +00002731 if (KnownOne.getBoolValue()) return DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002732
2733 // If all of the bits input the to ctlz node are known to be zero, then
2734 // the result of the ctlz is "32" and the result of the shift is one.
Dan Gohmanbea075f2008-02-20 16:33:30 +00002735 APInt UnknownBits = ~KnownZero & Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002736 if (UnknownBits == 0) return DAG.getConstant(1, VT);
2737
2738 // Otherwise, check to see if there is exactly one bit input to the ctlz.
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002739 if ((UnknownBits & (UnknownBits - 1)) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740 // Okay, we know that only that the single bit specified by UnknownBits
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002741 // could be set on input to the CTLZ node. If this bit is set, the SRL
2742 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
2743 // to an SRL/XOR pair, which is likely to simplify more.
Dan Gohmanbea075f2008-02-20 16:33:30 +00002744 unsigned ShAmt = UnknownBits.countTrailingZeros();
Dan Gohman8181bd12008-07-27 21:46:04 +00002745 SDValue Op = N0.getOperand(0);
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002746
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 if (ShAmt) {
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002748 Op = DAG.getNode(ISD::SRL, N0.getDebugLoc(), VT, Op,
Duncan Sands7d9e3612009-01-31 15:50:11 +00002749 DAG.getConstant(ShAmt, getShiftAmountTy()));
Gabor Greif1c80d112008-08-28 21:40:38 +00002750 AddToWorkList(Op.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751 }
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002752
2753 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT,
2754 Op, DAG.getConstant(1, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002755 }
2756 }
Evan Cheng76a64c72008-08-30 02:03:58 +00002757
Duncan Sands505ba942009-02-01 18:06:53 +00002758 // fold (srl x, (trunc (and y, c))) -> (srl x, (and (trunc y), (trunc c))).
Evan Cheng76a64c72008-08-30 02:03:58 +00002759 if (N1.getOpcode() == ISD::TRUNCATE &&
Evan Cheng11c34292008-09-22 18:19:24 +00002760 N1.getOperand(0).getOpcode() == ISD::AND &&
2761 N1.hasOneUse() && N1.getOperand(0).hasOneUse()) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002762 SDValue N101 = N1.getOperand(0).getOperand(1);
Evan Cheng11c34292008-09-22 18:19:24 +00002763 if (ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N101)) {
Evan Cheng76a64c72008-08-30 02:03:58 +00002764 MVT TruncVT = N1.getValueType();
Evan Cheng11c34292008-09-22 18:19:24 +00002765 SDValue N100 = N1.getOperand(0).getOperand(0);
Duncan Sands505ba942009-02-01 18:06:53 +00002766 APInt TruncC = N101C->getAPIntValue();
2767 TruncC.trunc(TruncVT.getSizeInBits());
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002768 return DAG.getNode(ISD::SRL, N->getDebugLoc(), VT, N0,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00002769 DAG.getNode(ISD::AND, N->getDebugLoc(),
Bill Wendlingc73b8c22009-01-30 21:37:17 +00002770 TruncVT,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00002771 DAG.getNode(ISD::TRUNCATE,
2772 N->getDebugLoc(),
2773 TruncVT, N100),
djg51bef2e2009-01-27 20:39:34 +00002774 DAG.getConstant(TruncC, TruncVT)));
Evan Cheng76a64c72008-08-30 02:03:58 +00002775 }
2776 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002777
2778 // fold operands of srl based on knowledge that the low bits are not
2779 // demanded.
Dan Gohman8181bd12008-07-27 21:46:04 +00002780 if (N1C && SimplifyDemandedBits(SDValue(N, 0)))
2781 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002783 return N1C ? visitShiftByConstant(N, N1C->getZExtValue()) : SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784}
2785
Dan Gohman8181bd12008-07-27 21:46:04 +00002786SDValue DAGCombiner::visitCTLZ(SDNode *N) {
2787 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00002788 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789
2790 // fold (ctlz c1) -> c2
2791 if (isa<ConstantSDNode>(N0))
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002792 return DAG.getNode(ISD::CTLZ, N->getDebugLoc(), VT, N0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002793 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002794}
2795
Dan Gohman8181bd12008-07-27 21:46:04 +00002796SDValue DAGCombiner::visitCTTZ(SDNode *N) {
2797 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00002798 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002799
2800 // fold (cttz c1) -> c2
2801 if (isa<ConstantSDNode>(N0))
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002802 return DAG.getNode(ISD::CTTZ, N->getDebugLoc(), VT, N0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002803 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804}
2805
Dan Gohman8181bd12008-07-27 21:46:04 +00002806SDValue DAGCombiner::visitCTPOP(SDNode *N) {
2807 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00002808 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809
2810 // fold (ctpop c1) -> c2
2811 if (isa<ConstantSDNode>(N0))
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002812 return DAG.getNode(ISD::CTPOP, N->getDebugLoc(), VT, N0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002813 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814}
2815
Dan Gohman8181bd12008-07-27 21:46:04 +00002816SDValue DAGCombiner::visitSELECT(SDNode *N) {
2817 SDValue N0 = N->getOperand(0);
2818 SDValue N1 = N->getOperand(1);
2819 SDValue N2 = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
2821 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2822 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
Duncan Sands92c43912008-06-06 12:08:01 +00002823 MVT VT = N->getValueType(0);
2824 MVT VT0 = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002826 // fold (select C, X, X) -> X
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827 if (N1 == N2)
2828 return N1;
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002829 // fold (select true, X, Y) -> X
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830 if (N0C && !N0C->isNullValue())
2831 return N1;
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002832 // fold (select false, X, Y) -> Y
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833 if (N0C && N0C->isNullValue())
2834 return N2;
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002835 // fold (select C, 1, X) -> (or C, X)
Duncan Sands92c43912008-06-06 12:08:01 +00002836 if (VT == MVT::i1 && N1C && N1C->getAPIntValue() == 1)
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002837 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N2);
2838 // fold (select C, 0, 1) -> (xor C, 1)
Bob Wilsonee1fe312009-01-22 22:05:48 +00002839 if (VT.isInteger() &&
2840 (VT0 == MVT::i1 ||
2841 (VT0.isInteger() &&
2842 TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent)) &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00002843 N1C && N2C && N1C->isNullValue() && N2C->getAPIntValue() == 1) {
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002844 SDValue XORNode;
Evan Chengff601dc2007-08-18 05:57:05 +00002845 if (VT == VT0)
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002846 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT0,
2847 N0, DAG.getConstant(1, VT0));
2848 XORNode = DAG.getNode(ISD::XOR, N0.getDebugLoc(), VT0,
2849 N0, DAG.getConstant(1, VT0));
Gabor Greif1c80d112008-08-28 21:40:38 +00002850 AddToWorkList(XORNode.getNode());
Duncan Sandsec142ee2008-06-08 20:54:56 +00002851 if (VT.bitsGT(VT0))
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002852 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, XORNode);
2853 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, XORNode);
Evan Chengff601dc2007-08-18 05:57:05 +00002854 }
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002855 // fold (select C, 0, X) -> (and (not C), X)
Dale Johannesen53e0ad72007-12-06 17:53:31 +00002856 if (VT == VT0 && VT == MVT::i1 && N1C && N1C->isNullValue()) {
Bill Wendlingfcfb47d2009-01-30 23:03:19 +00002857 SDValue NOTNode = DAG.getNOT(N0.getDebugLoc(), N0, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00002858 AddToWorkList(NOTNode.getNode());
Bill Wendlingfcfb47d2009-01-30 23:03:19 +00002859 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, NOTNode, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 }
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002861 // fold (select C, X, 1) -> (or (not C), X)
Dan Gohman9d24dc72008-03-13 22:13:53 +00002862 if (VT == VT0 && VT == MVT::i1 && N2C && N2C->getAPIntValue() == 1) {
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002863 SDValue NOTNode = DAG.getNOT(N0.getDebugLoc(), N0, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00002864 AddToWorkList(NOTNode.getNode());
Bill Wendlingfcfb47d2009-01-30 23:03:19 +00002865 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, NOTNode, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 }
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002867 // fold (select C, X, 0) -> (and C, X)
Duncan Sands92c43912008-06-06 12:08:01 +00002868 if (VT == MVT::i1 && N2C && N2C->isNullValue())
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002869 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, N1);
2870 // fold (select X, X, Y) -> (or X, Y)
2871 // fold (select X, 1, Y) -> (or X, Y)
2872 if (VT == MVT::i1 && (N0 == N1 || (N1C && N1C->getAPIntValue() == 1)))
2873 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, N0, N2);
2874 // fold (select X, Y, X) -> (and X, Y)
2875 // fold (select X, Y, 0) -> (and X, Y)
2876 if (VT == MVT::i1 && (N0 == N2 || (N2C && N2C->getAPIntValue() == 0)))
2877 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878
2879 // If we can fold this based on the true/false value, do so.
2880 if (SimplifySelectOps(N, N1, N2))
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 return SDValue(N, 0); // Don't revisit N.
Duncan Sands2418bec2008-06-13 19:07:40 +00002882
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 // fold selects based on a setcc into other things, such as min/max/abs
Anton Korobeynikov53422f62008-02-20 11:10:28 +00002884 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 // FIXME:
2886 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
2887 // having to say they don't support SELECT_CC on every type the DAG knows
2888 // about, since there is no way to mark an opcode illegal at all value types
Dan Gohman52c51aa2009-01-28 17:46:25 +00002889 if (TLI.isOperationLegalOrCustom(ISD::SELECT_CC, MVT::Other))
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002890 return DAG.getNode(ISD::SELECT_CC, N->getDebugLoc(), VT,
2891 N0.getOperand(0), N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 N1, N2, N0.getOperand(2));
2893 else
Bill Wendlinge64b4632009-01-30 23:59:18 +00002894 return SimplifySelect(N->getDebugLoc(), N0, N1, N2);
Anton Korobeynikov53422f62008-02-20 11:10:28 +00002895 }
Bill Wendlingd079e9f2009-01-30 22:02:18 +00002896
Dan Gohman8181bd12008-07-27 21:46:04 +00002897 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898}
2899
Dan Gohman8181bd12008-07-27 21:46:04 +00002900SDValue DAGCombiner::visitSELECT_CC(SDNode *N) {
2901 SDValue N0 = N->getOperand(0);
2902 SDValue N1 = N->getOperand(1);
2903 SDValue N2 = N->getOperand(2);
2904 SDValue N3 = N->getOperand(3);
2905 SDValue N4 = N->getOperand(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
2907
2908 // fold select_cc lhs, rhs, x, x, cc -> x
2909 if (N2 == N3)
2910 return N2;
2911
2912 // Determine if the condition we're dealing with is constant
Duncan Sands4a361272009-01-01 15:52:00 +00002913 SDValue SCC = SimplifySetCC(TLI.getSetCCResultType(N0.getValueType()),
2914 N0, N1, CC, false);
Gabor Greif1c80d112008-08-28 21:40:38 +00002915 if (SCC.getNode()) AddToWorkList(SCC.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916
Gabor Greif1c80d112008-08-28 21:40:38 +00002917 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.getNode())) {
Dan Gohman9d24dc72008-03-13 22:13:53 +00002918 if (!SCCC->isNullValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919 return N2; // cond always true -> true val
2920 else
2921 return N3; // cond always false -> false val
2922 }
2923
2924 // Fold to a simpler select_cc
Gabor Greif1c80d112008-08-28 21:40:38 +00002925 if (SCC.getNode() && SCC.getOpcode() == ISD::SETCC)
Bill Wendling085b2072009-01-30 22:23:15 +00002926 return DAG.getNode(ISD::SELECT_CC, N->getDebugLoc(), N2.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002927 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
2928 SCC.getOperand(2));
2929
2930 // If we can fold this based on the true/false value, do so.
2931 if (SimplifySelectOps(N, N2, N3))
Dan Gohman8181bd12008-07-27 21:46:04 +00002932 return SDValue(N, 0); // Don't revisit N.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933
2934 // fold select_cc into other things, such as min/max/abs
Bill Wendlinge64b4632009-01-30 23:59:18 +00002935 return SimplifySelectCC(N->getDebugLoc(), N0, N1, N2, N3, CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936}
2937
Dan Gohman8181bd12008-07-27 21:46:04 +00002938SDValue DAGCombiner::visitSETCC(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
2940 cast<CondCodeSDNode>(N->getOperand(2))->get());
2941}
2942
Evan Cheng9decb332007-10-29 19:58:20 +00002943// ExtendUsesToFormExtLoad - Trying to extend uses of a load to enable this:
2944// "fold ({s|z}ext (load x)) -> ({s|z}ext (truncate ({s|z}extload x)))"
2945// transformation. Returns true if extension are possible and the above
2946// mentioned transformation is profitable.
Dan Gohman8181bd12008-07-27 21:46:04 +00002947static bool ExtendUsesToFormExtLoad(SDNode *N, SDValue N0,
Evan Cheng9decb332007-10-29 19:58:20 +00002948 unsigned ExtOpc,
2949 SmallVector<SDNode*, 4> &ExtendNodes,
Dan Gohman96eb47a2009-01-15 19:20:50 +00002950 const TargetLowering &TLI) {
Evan Cheng9decb332007-10-29 19:58:20 +00002951 bool HasCopyToRegUses = false;
2952 bool isTruncFree = TLI.isTruncateFree(N->getValueType(0), N0.getValueType());
Gabor Greifb420b9d2008-08-30 19:29:20 +00002953 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
2954 UE = N0.getNode()->use_end();
Evan Cheng9decb332007-10-29 19:58:20 +00002955 UI != UE; ++UI) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00002956 SDNode *User = *UI;
Evan Cheng9decb332007-10-29 19:58:20 +00002957 if (User == N)
2958 continue;
2959 // FIXME: Only extend SETCC N, N and SETCC N, c for now.
2960 if (User->getOpcode() == ISD::SETCC) {
2961 ISD::CondCode CC = cast<CondCodeSDNode>(User->getOperand(2))->get();
2962 if (ExtOpc == ISD::ZERO_EXTEND && ISD::isSignedIntSetCC(CC))
2963 // Sign bits will be lost after a zext.
2964 return false;
2965 bool Add = false;
2966 for (unsigned i = 0; i != 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002967 SDValue UseOp = User->getOperand(i);
Evan Cheng9decb332007-10-29 19:58:20 +00002968 if (UseOp == N0)
2969 continue;
2970 if (!isa<ConstantSDNode>(UseOp))
2971 return false;
2972 Add = true;
2973 }
2974 if (Add)
2975 ExtendNodes.push_back(User);
2976 } else {
2977 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002978 SDValue UseOp = User->getOperand(i);
Evan Cheng9decb332007-10-29 19:58:20 +00002979 if (UseOp == N0) {
2980 // If truncate from extended type to original load type is free
2981 // on this target, then it's ok to extend a CopyToReg.
2982 if (isTruncFree && User->getOpcode() == ISD::CopyToReg)
2983 HasCopyToRegUses = true;
2984 else
2985 return false;
2986 }
2987 }
2988 }
2989 }
2990
2991 if (HasCopyToRegUses) {
2992 bool BothLiveOut = false;
2993 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
2994 UI != UE; ++UI) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00002995 SDNode *User = *UI;
Evan Cheng9decb332007-10-29 19:58:20 +00002996 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002997 SDValue UseOp = User->getOperand(i);
Gabor Greif1c80d112008-08-28 21:40:38 +00002998 if (UseOp.getNode() == N && UseOp.getResNo() == 0) {
Evan Cheng9decb332007-10-29 19:58:20 +00002999 BothLiveOut = true;
3000 break;
3001 }
3002 }
3003 }
3004 if (BothLiveOut)
3005 // Both unextended and extended values are live out. There had better be
3006 // good a reason for the transformation.
3007 return ExtendNodes.size();
3008 }
3009 return true;
3010}
3011
Dan Gohman8181bd12008-07-27 21:46:04 +00003012SDValue DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
3013 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003014 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015
3016 // fold (sext c1) -> c1
3017 if (isa<ConstantSDNode>(N0))
Bill Wendling085b2072009-01-30 22:23:15 +00003018 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019
3020 // fold (sext (sext x)) -> (sext x)
3021 // fold (sext (aext x)) -> (sext x)
3022 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Bill Wendling085b2072009-01-30 22:23:15 +00003023 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT,
3024 N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 if (N0.getOpcode() == ISD::TRUNCATE) {
Dan Gohman2e0e0cf2008-05-20 20:56:33 +00003027 // fold (sext (truncate (load x))) -> (sext (smaller load x))
3028 // fold (sext (truncate (srl (load x), c))) -> (sext (smaller load (x+c/n)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003029 SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
3030 if (NarrowLoad.getNode()) {
3031 if (NarrowLoad.getNode() != N0.getNode())
3032 CombineTo(N0.getNode(), NarrowLoad);
Bill Wendling085b2072009-01-30 22:23:15 +00003033 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, NarrowLoad);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035
Dan Gohman2e0e0cf2008-05-20 20:56:33 +00003036 // See if the value being truncated is already sign extended. If so, just
3037 // eliminate the trunc/sext pair.
Dan Gohman8181bd12008-07-27 21:46:04 +00003038 SDValue Op = N0.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003039 unsigned OpBits = Op.getValueType().getSizeInBits();
3040 unsigned MidBits = N0.getValueType().getSizeInBits();
3041 unsigned DestBits = VT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 unsigned NumSignBits = DAG.ComputeNumSignBits(Op);
3043
3044 if (OpBits == DestBits) {
3045 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
3046 // bits, it is already ready.
3047 if (NumSignBits > DestBits-MidBits)
3048 return Op;
3049 } else if (OpBits < DestBits) {
3050 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
3051 // bits, just sext from i32.
3052 if (NumSignBits > OpBits-MidBits)
Bill Wendling085b2072009-01-30 22:23:15 +00003053 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 } else {
3055 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
3056 // bits, just truncate to i32.
3057 if (NumSignBits > OpBits-MidBits)
Bill Wendling085b2072009-01-30 22:23:15 +00003058 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059 }
3060
3061 // fold (sext (truncate x)) -> (sextinreg x).
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003062 if (!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
3063 N0.getValueType())) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00003064 if (Op.getValueType().bitsLT(VT))
Bill Wendling085b2072009-01-30 22:23:15 +00003065 Op = DAG.getNode(ISD::ANY_EXTEND, N0.getDebugLoc(), VT, Op);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003066 else if (Op.getValueType().bitsGT(VT))
Bill Wendling085b2072009-01-30 22:23:15 +00003067 Op = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), VT, Op);
3068 return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT, Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069 DAG.getValueType(N0.getValueType()));
3070 }
3071 }
3072
3073 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003074 if (ISD::isNON_EXTLoad(N0.getNode()) &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003075 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003076 TLI.isLoadExtLegal(ISD::SEXTLOAD, N0.getValueType()))) {
Evan Cheng9decb332007-10-29 19:58:20 +00003077 bool DoXform = true;
3078 SmallVector<SDNode*, 4> SetCCs;
3079 if (!N0.hasOneUse())
3080 DoXform = ExtendUsesToFormExtLoad(N, N0, ISD::SIGN_EXTEND, SetCCs, TLI);
3081 if (DoXform) {
3082 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendling085b2072009-01-30 22:23:15 +00003083 SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(),
3084 VT, LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003085 LN0->getBasePtr(), LN0->getSrcValue(),
3086 LN0->getSrcValueOffset(),
3087 N0.getValueType(),
3088 LN0->isVolatile(), LN0->getAlignment());
Evan Cheng9decb332007-10-29 19:58:20 +00003089 CombineTo(N, ExtLoad);
Bill Wendling085b2072009-01-30 22:23:15 +00003090 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3091 N0.getValueType(), ExtLoad);
Gabor Greif1c80d112008-08-28 21:40:38 +00003092 CombineTo(N0.getNode(), Trunc, ExtLoad.getValue(1));
Bill Wendling085b2072009-01-30 22:23:15 +00003093
Evan Cheng9decb332007-10-29 19:58:20 +00003094 // Extend SetCC uses if necessary.
3095 for (unsigned i = 0, e = SetCCs.size(); i != e; ++i) {
3096 SDNode *SetCC = SetCCs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00003097 SmallVector<SDValue, 4> Ops;
Bill Wendling085b2072009-01-30 22:23:15 +00003098
Evan Cheng9decb332007-10-29 19:58:20 +00003099 for (unsigned j = 0; j != 2; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003100 SDValue SOp = SetCC->getOperand(j);
Evan Cheng9decb332007-10-29 19:58:20 +00003101 if (SOp == Trunc)
3102 Ops.push_back(ExtLoad);
3103 else
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003104 Ops.push_back(DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(),
Bill Wendling085b2072009-01-30 22:23:15 +00003105 VT, SOp));
3106 }
3107
Evan Cheng9decb332007-10-29 19:58:20 +00003108 Ops.push_back(SetCC->getOperand(2));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003109 CombineTo(SetCC, DAG.getNode(ISD::SETCC, N->getDebugLoc(),
Bill Wendling085b2072009-01-30 22:23:15 +00003110 SetCC->getValueType(0),
Evan Cheng9decb332007-10-29 19:58:20 +00003111 &Ops[0], Ops.size()));
3112 }
Bill Wendling085b2072009-01-30 22:23:15 +00003113
Dan Gohman8181bd12008-07-27 21:46:04 +00003114 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng9decb332007-10-29 19:58:20 +00003115 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116 }
3117
3118 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
3119 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003120 if ((ISD::isSEXTLoad(N0.getNode()) || ISD::isEXTLoad(N0.getNode())) &&
3121 ISD::isUNINDEXEDLoad(N0.getNode()) && N0.hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00003123 MVT EVT = LN0->getMemoryVT();
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003124 if ((!LegalOperations && !LN0->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003125 TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT)) {
Bill Wendling085b2072009-01-30 22:23:15 +00003126 SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3127 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003128 LN0->getBasePtr(), LN0->getSrcValue(),
3129 LN0->getSrcValueOffset(), EVT,
3130 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 CombineTo(N, ExtLoad);
Gabor Greifb420b9d2008-08-30 19:29:20 +00003132 CombineTo(N0.getNode(),
Bill Wendling085b2072009-01-30 22:23:15 +00003133 DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3134 N0.getValueType(), ExtLoad),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135 ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003136 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003137 }
3138 }
3139
Bill Wendling085b2072009-01-30 22:23:15 +00003140 // sext(setcc x, y, cc) -> (select_cc x, y, -1, 0, cc)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003142 SDValue SCC =
Bill Wendlinge64b4632009-01-30 23:59:18 +00003143 SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144 DAG.getConstant(~0ULL, VT), DAG.getConstant(0, VT),
3145 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
Gabor Greif1c80d112008-08-28 21:40:38 +00003146 if (SCC.getNode()) return SCC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147 }
3148
Dan Gohman415e13a2008-04-28 16:58:24 +00003149 // fold (sext x) -> (zext x) if the sign bit is known zero.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003150 if ((!LegalOperations || TLI.isOperationLegal(ISD::ZERO_EXTEND, VT)) &&
Dan Gohman5b37f9d2008-04-28 18:47:17 +00003151 DAG.SignBitIsZero(N0))
Bill Wendling085b2072009-01-30 22:23:15 +00003152 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, N0);
Dan Gohman415e13a2008-04-28 16:58:24 +00003153
Dan Gohman8181bd12008-07-27 21:46:04 +00003154 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155}
3156
Dan Gohman8181bd12008-07-27 21:46:04 +00003157SDValue DAGCombiner::visitZERO_EXTEND(SDNode *N) {
3158 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003159 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160
3161 // fold (zext c1) -> c1
3162 if (isa<ConstantSDNode>(N0))
Bill Wendling085b2072009-01-30 22:23:15 +00003163 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003164 // fold (zext (zext x)) -> (zext x)
3165 // fold (zext (aext x)) -> (zext x)
3166 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Bill Wendling085b2072009-01-30 22:23:15 +00003167 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT,
3168 N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169
3170 // fold (zext (truncate (load x))) -> (zext (smaller load x))
3171 // fold (zext (truncate (srl (load x), c))) -> (zext (small load (x+c/n)))
3172 if (N0.getOpcode() == ISD::TRUNCATE) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003173 SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
3174 if (NarrowLoad.getNode()) {
3175 if (NarrowLoad.getNode() != N0.getNode())
3176 CombineTo(N0.getNode(), NarrowLoad);
Bill Wendling085b2072009-01-30 22:23:15 +00003177 return DAG.getNode(ISD::ZERO_EXTEND, N->getDebugLoc(), VT, NarrowLoad);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003178 }
3179 }
3180
3181 // fold (zext (truncate x)) -> (and x, mask)
3182 if (N0.getOpcode() == ISD::TRUNCATE &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003183 (!LegalOperations || TLI.isOperationLegal(ISD::AND, VT))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003184 SDValue Op = N0.getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003185 if (Op.getValueType().bitsLT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003186 Op = DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, Op);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003187 } else if (Op.getValueType().bitsGT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003188 Op = DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189 }
Bill Wendling085b2072009-01-30 22:23:15 +00003190 return DAG.getZeroExtendInReg(Op, N->getDebugLoc(), N0.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191 }
3192
3193 // fold (zext (and (trunc x), cst)) -> (and x, cst).
3194 if (N0.getOpcode() == ISD::AND &&
3195 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
3196 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003197 SDValue X = N0.getOperand(0).getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003198 if (X.getValueType().bitsLT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003199 X = DAG.getNode(ISD::ANY_EXTEND, X.getDebugLoc(), VT, X);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003200 } else if (X.getValueType().bitsGT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003201 X = DAG.getNode(ISD::TRUNCATE, X.getDebugLoc(), VT, X);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003202 }
Dan Gohmand047c3e2008-03-03 23:51:38 +00003203 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Duncan Sands92c43912008-06-06 12:08:01 +00003204 Mask.zext(VT.getSizeInBits());
Bill Wendling085b2072009-01-30 22:23:15 +00003205 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3206 X, DAG.getConstant(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003207 }
3208
3209 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003210 if (ISD::isNON_EXTLoad(N0.getNode()) &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003211 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003212 TLI.isLoadExtLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng9decb332007-10-29 19:58:20 +00003213 bool DoXform = true;
3214 SmallVector<SDNode*, 4> SetCCs;
3215 if (!N0.hasOneUse())
3216 DoXform = ExtendUsesToFormExtLoad(N, N0, ISD::ZERO_EXTEND, SetCCs, TLI);
3217 if (DoXform) {
3218 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendling085b2072009-01-30 22:23:15 +00003219 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N->getDebugLoc(), VT,
3220 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003221 LN0->getBasePtr(), LN0->getSrcValue(),
3222 LN0->getSrcValueOffset(),
3223 N0.getValueType(),
3224 LN0->isVolatile(), LN0->getAlignment());
Evan Cheng9decb332007-10-29 19:58:20 +00003225 CombineTo(N, ExtLoad);
Bill Wendling085b2072009-01-30 22:23:15 +00003226 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3227 N0.getValueType(), ExtLoad);
Gabor Greif1c80d112008-08-28 21:40:38 +00003228 CombineTo(N0.getNode(), Trunc, ExtLoad.getValue(1));
Bill Wendling085b2072009-01-30 22:23:15 +00003229
Evan Cheng9decb332007-10-29 19:58:20 +00003230 // Extend SetCC uses if necessary.
3231 for (unsigned i = 0, e = SetCCs.size(); i != e; ++i) {
3232 SDNode *SetCC = SetCCs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00003233 SmallVector<SDValue, 4> Ops;
Bill Wendling085b2072009-01-30 22:23:15 +00003234
Evan Cheng9decb332007-10-29 19:58:20 +00003235 for (unsigned j = 0; j != 2; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003236 SDValue SOp = SetCC->getOperand(j);
Evan Cheng9decb332007-10-29 19:58:20 +00003237 if (SOp == Trunc)
3238 Ops.push_back(ExtLoad);
3239 else
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003240 Ops.push_back(DAG.getNode(ISD::ZERO_EXTEND,
3241 N->getDebugLoc(), VT, SOp));
Bill Wendling085b2072009-01-30 22:23:15 +00003242 }
3243
Evan Cheng9decb332007-10-29 19:58:20 +00003244 Ops.push_back(SetCC->getOperand(2));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003245 CombineTo(SetCC, DAG.getNode(ISD::SETCC, N->getDebugLoc(),
Bill Wendling085b2072009-01-30 22:23:15 +00003246 SetCC->getValueType(0),
Evan Cheng9decb332007-10-29 19:58:20 +00003247 &Ops[0], Ops.size()));
3248 }
Bill Wendling085b2072009-01-30 22:23:15 +00003249
Dan Gohman8181bd12008-07-27 21:46:04 +00003250 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng9decb332007-10-29 19:58:20 +00003251 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252 }
3253
3254 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
3255 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003256 if ((ISD::isZEXTLoad(N0.getNode()) || ISD::isEXTLoad(N0.getNode())) &&
3257 ISD::isUNINDEXEDLoad(N0.getNode()) && N0.hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00003259 MVT EVT = LN0->getMemoryVT();
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003260 if ((!LegalOperations && !LN0->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003261 TLI.isLoadExtLegal(ISD::ZEXTLOAD, EVT)) {
Bill Wendling085b2072009-01-30 22:23:15 +00003262 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, N->getDebugLoc(), VT,
3263 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003264 LN0->getBasePtr(), LN0->getSrcValue(),
3265 LN0->getSrcValueOffset(), EVT,
3266 LN0->isVolatile(), LN0->getAlignment());
Duncan Sands2418bec2008-06-13 19:07:40 +00003267 CombineTo(N, ExtLoad);
Gabor Greifb420b9d2008-08-30 19:29:20 +00003268 CombineTo(N0.getNode(),
Bill Wendling085b2072009-01-30 22:23:15 +00003269 DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(), N0.getValueType(),
3270 ExtLoad),
Duncan Sands2418bec2008-06-13 19:07:40 +00003271 ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003272 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Duncan Sands2418bec2008-06-13 19:07:40 +00003273 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003274 }
3275
3276 // zext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
3277 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003278 SDValue SCC =
Bill Wendlinge64b4632009-01-30 23:59:18 +00003279 SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003280 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3281 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
Gabor Greif1c80d112008-08-28 21:40:38 +00003282 if (SCC.getNode()) return SCC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 }
3284
Dan Gohman8181bd12008-07-27 21:46:04 +00003285 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003286}
3287
Dan Gohman8181bd12008-07-27 21:46:04 +00003288SDValue DAGCombiner::visitANY_EXTEND(SDNode *N) {
3289 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003290 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003291
3292 // fold (aext c1) -> c1
3293 if (isa<ConstantSDNode>(N0))
Bill Wendling55b2b9d2009-02-01 11:19:36 +00003294 return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 // fold (aext (aext x)) -> (aext x)
3296 // fold (aext (zext x)) -> (zext x)
3297 // fold (aext (sext x)) -> (sext x)
3298 if (N0.getOpcode() == ISD::ANY_EXTEND ||
3299 N0.getOpcode() == ISD::ZERO_EXTEND ||
3300 N0.getOpcode() == ISD::SIGN_EXTEND)
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003301 return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT, N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003302
3303 // fold (aext (truncate (load x))) -> (aext (smaller load x))
3304 // fold (aext (truncate (srl (load x), c))) -> (aext (small load (x+c/n)))
3305 if (N0.getOpcode() == ISD::TRUNCATE) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003306 SDValue NarrowLoad = ReduceLoadWidth(N0.getNode());
3307 if (NarrowLoad.getNode()) {
3308 if (NarrowLoad.getNode() != N0.getNode())
3309 CombineTo(N0.getNode(), NarrowLoad);
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003310 return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, NarrowLoad);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 }
3312 }
3313
3314 // fold (aext (truncate x))
3315 if (N0.getOpcode() == ISD::TRUNCATE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003316 SDValue TruncOp = N0.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003317 if (TruncOp.getValueType() == VT)
3318 return TruncOp; // x iff x size == zext size.
Duncan Sandsec142ee2008-06-08 20:54:56 +00003319 if (TruncOp.getValueType().bitsGT(VT))
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003320 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, TruncOp);
3321 return DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, TruncOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003322 }
3323
3324 // fold (aext (and (trunc x), cst)) -> (and x, cst).
3325 if (N0.getOpcode() == ISD::AND &&
3326 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
3327 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003328 SDValue X = N0.getOperand(0).getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003329 if (X.getValueType().bitsLT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003330 X = DAG.getNode(ISD::ANY_EXTEND, N->getDebugLoc(), VT, X);
Duncan Sandsec142ee2008-06-08 20:54:56 +00003331 } else if (X.getValueType().bitsGT(VT)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003332 X = DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, X);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333 }
Dan Gohmand047c3e2008-03-03 23:51:38 +00003334 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Duncan Sands92c43912008-06-06 12:08:01 +00003335 Mask.zext(VT.getSizeInBits());
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003336 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3337 X, DAG.getConstant(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 }
3339
3340 // fold (aext (load x)) -> (aext (truncate (extload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00003341 if (ISD::isNON_EXTLoad(N0.getNode()) && N0.hasOneUse() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003342 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003343 TLI.isLoadExtLegal(ISD::EXTLOAD, N0.getValueType()))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003345 SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, N->getDebugLoc(), VT,
3346 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003347 LN0->getBasePtr(), LN0->getSrcValue(),
3348 LN0->getSrcValueOffset(),
3349 N0.getValueType(),
3350 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003351 CombineTo(N, ExtLoad);
Dan Gohman759ed292008-07-31 00:50:31 +00003352 // Redirect any chain users to the new load.
Evan Chengc296a302008-08-29 23:20:46 +00003353 DAG.ReplaceAllUsesOfValueWith(SDValue(LN0, 1),
3354 SDValue(ExtLoad.getNode(), 1));
Dan Gohman759ed292008-07-31 00:50:31 +00003355 // If any node needs the original loaded value, recompute it.
3356 if (!LN0->use_empty())
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003357 CombineTo(LN0, DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3358 N0.getValueType(), ExtLoad),
Dan Gohman759ed292008-07-31 00:50:31 +00003359 ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003360 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361 }
3362
3363 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
3364 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
3365 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
3366 if (N0.getOpcode() == ISD::LOAD &&
Gabor Greif1c80d112008-08-28 21:40:38 +00003367 !ISD::isNON_EXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003368 N0.hasOneUse()) {
3369 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00003370 MVT EVT = LN0->getMemoryVT();
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003371 SDValue ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), N->getDebugLoc(),
3372 VT, LN0->getChain(), LN0->getBasePtr(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003373 LN0->getSrcValue(),
3374 LN0->getSrcValueOffset(), EVT,
3375 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003376 CombineTo(N, ExtLoad);
Evan Chengc296a302008-08-29 23:20:46 +00003377 CombineTo(N0.getNode(),
Bill Wendlingfb6f17d2009-01-30 22:27:33 +00003378 DAG.getNode(ISD::TRUNCATE, N0.getDebugLoc(),
3379 N0.getValueType(), ExtLoad),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003381 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003382 }
3383
3384 // aext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
3385 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003386 SDValue SCC =
Bill Wendlinge64b4632009-01-30 23:59:18 +00003387 SimplifySelectCC(N->getDebugLoc(), N0.getOperand(0), N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003388 DAG.getConstant(1, VT), DAG.getConstant(0, VT),
3389 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true);
Gabor Greif1c80d112008-08-28 21:40:38 +00003390 if (SCC.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391 return SCC;
3392 }
3393
Dan Gohman8181bd12008-07-27 21:46:04 +00003394 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003395}
3396
Chris Lattnere8671c52007-10-13 06:35:54 +00003397/// GetDemandedBits - See if the specified operand can be simplified with the
3398/// knowledge that only the bits specified by Mask are used. If so, return the
Dan Gohman8181bd12008-07-27 21:46:04 +00003399/// simpler operand, otherwise return a null SDValue.
3400SDValue DAGCombiner::GetDemandedBits(SDValue V, const APInt &Mask) {
Chris Lattnere8671c52007-10-13 06:35:54 +00003401 switch (V.getOpcode()) {
3402 default: break;
3403 case ISD::OR:
3404 case ISD::XOR:
3405 // If the LHS or RHS don't contribute bits to the or, drop them.
3406 if (DAG.MaskedValueIsZero(V.getOperand(0), Mask))
3407 return V.getOperand(1);
3408 if (DAG.MaskedValueIsZero(V.getOperand(1), Mask))
3409 return V.getOperand(0);
3410 break;
Chris Lattnerb77ea552007-10-13 06:58:48 +00003411 case ISD::SRL:
3412 // Only look at single-use SRLs.
Gabor Greif1c80d112008-08-28 21:40:38 +00003413 if (!V.getNode()->hasOneUse())
Chris Lattnerb77ea552007-10-13 06:58:48 +00003414 break;
3415 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(V.getOperand(1))) {
3416 // See if we can recursively simplify the LHS.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003417 unsigned Amt = RHSC->getZExtValue();
Bill Wendling49bff0a2009-01-30 22:33:24 +00003418
Dan Gohman77d852f2009-01-03 19:22:06 +00003419 // Watch out for shift count overflow though.
3420 if (Amt >= Mask.getBitWidth()) break;
Dan Gohman07961cd2008-02-25 21:11:39 +00003421 APInt NewMask = Mask << Amt;
Dan Gohman8181bd12008-07-27 21:46:04 +00003422 SDValue SimplifyLHS = GetDemandedBits(V.getOperand(0), NewMask);
Bill Wendling49bff0a2009-01-30 22:33:24 +00003423 if (SimplifyLHS.getNode())
3424 return DAG.getNode(ISD::SRL, V.getDebugLoc(), V.getValueType(),
Chris Lattnerb77ea552007-10-13 06:58:48 +00003425 SimplifyLHS, V.getOperand(1));
Chris Lattnerb77ea552007-10-13 06:58:48 +00003426 }
Chris Lattnere8671c52007-10-13 06:35:54 +00003427 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003428 return SDValue();
Chris Lattnere8671c52007-10-13 06:35:54 +00003429}
3430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431/// ReduceLoadWidth - If the result of a wider load is shifted to right of N
3432/// bits and then truncated to a narrower type and where N is a multiple
3433/// of number of bits of the narrower type, transform it to a narrower load
3434/// from address + N / num of bits of new type. If the result is to be
3435/// extended, also fold the extension to form a extending load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003436SDValue DAGCombiner::ReduceLoadWidth(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003437 unsigned Opc = N->getOpcode();
3438 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
Dan Gohman8181bd12008-07-27 21:46:04 +00003439 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003440 MVT VT = N->getValueType(0);
Dan Gohman05452202009-01-21 15:17:51 +00003441 MVT EVT = VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442
Dan Gohman29c3cef2008-08-14 20:04:46 +00003443 // This transformation isn't valid for vector loads.
3444 if (VT.isVector())
3445 return SDValue();
3446
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003447 // Special case: SIGN_EXTEND_INREG is basically truncating to EVT then
3448 // extended to VT.
3449 if (Opc == ISD::SIGN_EXTEND_INREG) {
3450 ExtType = ISD::SEXTLOAD;
3451 EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003452 if (LegalOperations && !TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))
Dan Gohman8181bd12008-07-27 21:46:04 +00003453 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003454 }
3455
Duncan Sands92c43912008-06-06 12:08:01 +00003456 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003457 unsigned ShAmt = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458 if (N0.getOpcode() == ISD::SRL && N0.hasOneUse()) {
3459 if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003460 ShAmt = N01->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003461 // Is the shift amount a multiple of size of VT?
3462 if ((ShAmt & (EVTBits-1)) == 0) {
3463 N0 = N0.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003464 if (N0.getValueType().getSizeInBits() <= EVTBits)
Dan Gohman8181bd12008-07-27 21:46:04 +00003465 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466 }
3467 }
3468 }
3469
Duncan Sands3ea93352008-06-16 08:14:38 +00003470 // Do not generate loads of non-round integer types since these can
3471 // be expensive (and would be wrong if the type is not byte sized).
Dan Gohman50187c22009-01-20 01:06:45 +00003472 if (isa<LoadSDNode>(N0) && N0.hasOneUse() && EVT.isRound() &&
Dan Gohman759ed292008-07-31 00:50:31 +00003473 cast<LoadSDNode>(N0)->getMemoryVT().getSizeInBits() > EVTBits &&
Duncan Sands2418bec2008-06-13 19:07:40 +00003474 // Do not change the width of a volatile load.
3475 !cast<LoadSDNode>(N0)->isVolatile()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003476 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00003477 MVT PtrType = N0.getOperand(1).getValueType();
Bill Wendling49bff0a2009-01-30 22:33:24 +00003478
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003479 // For big endian targets, we need to adjust the offset to the pointer to
3480 // load the correct bytes.
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00003481 if (TLI.isBigEndian()) {
Dan Gohman759ed292008-07-31 00:50:31 +00003482 unsigned LVTStoreBits = LN0->getMemoryVT().getStoreSizeInBits();
Duncan Sands92c43912008-06-06 12:08:01 +00003483 unsigned EVTStoreBits = EVT.getStoreSizeInBits();
Duncan Sands4f18d4f2007-11-09 08:57:19 +00003484 ShAmt = LVTStoreBits - EVTStoreBits - ShAmt;
3485 }
Bill Wendling49bff0a2009-01-30 22:33:24 +00003486
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003487 uint64_t PtrOff = ShAmt / 8;
Duncan Sandsa3691432007-10-28 12:59:45 +00003488 unsigned NewAlign = MinAlign(LN0->getAlignment(), PtrOff);
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003489 SDValue NewPtr = DAG.getNode(ISD::ADD, LN0->getDebugLoc(),
Bill Wendling49bff0a2009-01-30 22:33:24 +00003490 PtrType, LN0->getBasePtr(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003491 DAG.getConstant(PtrOff, PtrType));
Gabor Greif1c80d112008-08-28 21:40:38 +00003492 AddToWorkList(NewPtr.getNode());
Bill Wendling49bff0a2009-01-30 22:33:24 +00003493
Dan Gohman8181bd12008-07-27 21:46:04 +00003494 SDValue Load = (ExtType == ISD::NON_EXTLOAD)
Bill Wendling49bff0a2009-01-30 22:33:24 +00003495 ? DAG.getLoad(VT, N0.getDebugLoc(), LN0->getChain(), NewPtr,
Dan Gohman759ed292008-07-31 00:50:31 +00003496 LN0->getSrcValue(), LN0->getSrcValueOffset() + PtrOff,
Duncan Sandsa3691432007-10-28 12:59:45 +00003497 LN0->isVolatile(), NewAlign)
Bill Wendling49bff0a2009-01-30 22:33:24 +00003498 : DAG.getExtLoad(ExtType, N0.getDebugLoc(), VT, LN0->getChain(), NewPtr,
Dan Gohman759ed292008-07-31 00:50:31 +00003499 LN0->getSrcValue(), LN0->getSrcValueOffset() + PtrOff,
3500 EVT, LN0->isVolatile(), NewAlign);
Bill Wendling49bff0a2009-01-30 22:33:24 +00003501
Dan Gohman05452202009-01-21 15:17:51 +00003502 // Replace the old load's chain with the new load's chain.
3503 WorkListRemover DeadNodes(*this);
3504 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1),
3505 &DeadNodes);
Bill Wendling49bff0a2009-01-30 22:33:24 +00003506
Dan Gohman05452202009-01-21 15:17:51 +00003507 // Return the new loaded value.
3508 return Load;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003509 }
3510
Dan Gohman8181bd12008-07-27 21:46:04 +00003511 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512}
3513
Dan Gohman8181bd12008-07-27 21:46:04 +00003514SDValue DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
3515 SDValue N0 = N->getOperand(0);
3516 SDValue N1 = N->getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00003517 MVT VT = N->getValueType(0);
3518 MVT EVT = cast<VTSDNode>(N1)->getVT();
3519 unsigned VTBits = VT.getSizeInBits();
3520 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003521
3522 // fold (sext_in_reg c1) -> c1
3523 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Bill Wendling49bff0a2009-01-30 22:33:24 +00003524 return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003525
3526 // If the input is already sign extended, just drop the extension.
Duncan Sands92c43912008-06-06 12:08:01 +00003527 if (DAG.ComputeNumSignBits(N0) >= VT.getSizeInBits()-EVTBits+1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003528 return N0;
3529
3530 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
3531 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Duncan Sandsec142ee2008-06-08 20:54:56 +00003532 EVT.bitsLT(cast<VTSDNode>(N0.getOperand(1))->getVT())) {
Bill Wendling49bff0a2009-01-30 22:33:24 +00003533 return DAG.getNode(ISD::SIGN_EXTEND_INREG, N->getDebugLoc(), VT,
3534 N0.getOperand(0), N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003535 }
3536
Dan Gohman759ed292008-07-31 00:50:31 +00003537 // fold (sext_in_reg (sext x)) -> (sext x)
3538 // fold (sext_in_reg (aext x)) -> (sext x)
3539 // if x is small enough.
3540 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND) {
3541 SDValue N00 = N0.getOperand(0);
3542 if (N00.getValueType().getSizeInBits() < EVTBits)
Bill Wendling49bff0a2009-01-30 22:33:24 +00003543 return DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, N00, N1);
Dan Gohman759ed292008-07-31 00:50:31 +00003544 }
3545
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003546 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is known zero.
Dan Gohman07961cd2008-02-25 21:11:39 +00003547 if (DAG.MaskedValueIsZero(N0, APInt::getBitsSet(VTBits, EVTBits-1, EVTBits)))
Bill Wendling55b2b9d2009-02-01 11:19:36 +00003548 return DAG.getZeroExtendInReg(N0, N->getDebugLoc(), EVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003549
3550 // fold operands of sext_in_reg based on knowledge that the top bits are not
3551 // demanded.
Dan Gohman8181bd12008-07-27 21:46:04 +00003552 if (SimplifyDemandedBits(SDValue(N, 0)))
3553 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003554
3555 // fold (sext_in_reg (load x)) -> (smaller sextload x)
3556 // fold (sext_in_reg (srl (load x), c)) -> (smaller sextload (x+c/evtbits))
Dan Gohman8181bd12008-07-27 21:46:04 +00003557 SDValue NarrowLoad = ReduceLoadWidth(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00003558 if (NarrowLoad.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003559 return NarrowLoad;
3560
Bill Wendling49bff0a2009-01-30 22:33:24 +00003561 // fold (sext_in_reg (srl X, 24), i8) -> (sra X, 24)
3562 // fold (sext_in_reg (srl X, 23), i8) -> (sra X, 23) iff possible.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003563 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
3564 if (N0.getOpcode() == ISD::SRL) {
3565 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003566 if (ShAmt->getZExtValue()+EVTBits <= VT.getSizeInBits()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003567 // We can turn this into an SRA iff the input to the SRL is already sign
3568 // extended enough.
3569 unsigned InSignBits = DAG.ComputeNumSignBits(N0.getOperand(0));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003570 if (VT.getSizeInBits()-(ShAmt->getZExtValue()+EVTBits) < InSignBits)
Bill Wendling49bff0a2009-01-30 22:33:24 +00003571 return DAG.getNode(ISD::SRA, N->getDebugLoc(), VT,
3572 N0.getOperand(0), N0.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003573 }
3574 }
3575
3576 // fold (sext_inreg (extload x)) -> (sextload x)
Gabor Greif1c80d112008-08-28 21:40:38 +00003577 if (ISD::isEXTLoad(N0.getNode()) &&
3578 ISD::isUNINDEXEDLoad(N0.getNode()) &&
Dan Gohman9a4c92c2008-01-30 00:15:11 +00003579 EVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003580 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003581 TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003582 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendling49bff0a2009-01-30 22:33:24 +00003583 SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3584 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003585 LN0->getBasePtr(), LN0->getSrcValue(),
3586 LN0->getSrcValueOffset(), EVT,
3587 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003588 CombineTo(N, ExtLoad);
Gabor Greif1c80d112008-08-28 21:40:38 +00003589 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003590 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003591 }
3592 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Gabor Greif1c80d112008-08-28 21:40:38 +00003593 if (ISD::isZEXTLoad(N0.getNode()) && ISD::isUNINDEXEDLoad(N0.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003594 N0.hasOneUse() &&
Dan Gohman9a4c92c2008-01-30 00:15:11 +00003595 EVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003596 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00003597 TLI.isLoadExtLegal(ISD::SEXTLOAD, EVT))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003598 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendling49bff0a2009-01-30 22:33:24 +00003599 SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, N->getDebugLoc(), VT,
3600 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003601 LN0->getBasePtr(), LN0->getSrcValue(),
3602 LN0->getSrcValueOffset(), EVT,
3603 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003604 CombineTo(N, ExtLoad);
Gabor Greif1c80d112008-08-28 21:40:38 +00003605 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00003606 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003607 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003608 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003609}
3610
Dan Gohman8181bd12008-07-27 21:46:04 +00003611SDValue DAGCombiner::visitTRUNCATE(SDNode *N) {
3612 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003613 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614
3615 // noop truncate
3616 if (N0.getValueType() == N->getValueType(0))
3617 return N0;
3618 // fold (truncate c1) -> c1
3619 if (isa<ConstantSDNode>(N0))
Bill Wendling043d2c62009-01-30 22:44:24 +00003620 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003621 // fold (truncate (truncate x)) -> (truncate x)
3622 if (N0.getOpcode() == ISD::TRUNCATE)
Bill Wendling043d2c62009-01-30 22:44:24 +00003623 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003624 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
3625 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
3626 N0.getOpcode() == ISD::ANY_EXTEND) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00003627 if (N0.getOperand(0).getValueType().bitsLT(VT))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003628 // if the source is smaller than the dest, we still need an extend
Bill Wendling043d2c62009-01-30 22:44:24 +00003629 return DAG.getNode(N0.getOpcode(), N->getDebugLoc(), VT,
3630 N0.getOperand(0));
Duncan Sandsec142ee2008-06-08 20:54:56 +00003631 else if (N0.getOperand(0).getValueType().bitsGT(VT))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003632 // if the source is larger than the dest, than we just need the truncate
Bill Wendling043d2c62009-01-30 22:44:24 +00003633 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003634 else
3635 // if the source and dest are the same type, we can drop both the extend
3636 // and the truncate
3637 return N0.getOperand(0);
3638 }
3639
Chris Lattnere8671c52007-10-13 06:35:54 +00003640 // See if we can simplify the input to this truncate through knowledge that
3641 // only the low bits are being used. For example "trunc (or (shl x, 8), y)"
3642 // -> trunc y
Dan Gohman8181bd12008-07-27 21:46:04 +00003643 SDValue Shorter =
Dan Gohman07961cd2008-02-25 21:11:39 +00003644 GetDemandedBits(N0, APInt::getLowBitsSet(N0.getValueSizeInBits(),
Duncan Sands92c43912008-06-06 12:08:01 +00003645 VT.getSizeInBits()));
Gabor Greif1c80d112008-08-28 21:40:38 +00003646 if (Shorter.getNode())
Bill Wendling043d2c62009-01-30 22:44:24 +00003647 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, Shorter);
Chris Lattnere8671c52007-10-13 06:35:54 +00003648
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003649 // fold (truncate (load x)) -> (smaller load x)
3650 // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
3651 return ReduceLoadWidth(N);
3652}
3653
Evan Chengb6290462008-05-12 23:04:07 +00003654static SDNode *getBuildPairElt(SDNode *N, unsigned i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003655 SDValue Elt = N->getOperand(i);
Evan Chengb6290462008-05-12 23:04:07 +00003656 if (Elt.getOpcode() != ISD::MERGE_VALUES)
Gabor Greif1c80d112008-08-28 21:40:38 +00003657 return Elt.getNode();
3658 return Elt.getOperand(Elt.getResNo()).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00003659}
3660
3661/// CombineConsecutiveLoads - build_pair (load, load) -> load
3662/// if load locations are consecutive.
Dan Gohman8181bd12008-07-27 21:46:04 +00003663SDValue DAGCombiner::CombineConsecutiveLoads(SDNode *N, MVT VT) {
Evan Chengb6290462008-05-12 23:04:07 +00003664 assert(N->getOpcode() == ISD::BUILD_PAIR);
3665
3666 SDNode *LD1 = getBuildPairElt(N, 0);
3667 if (!ISD::isNON_EXTLoad(LD1) || !LD1->hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00003668 return SDValue();
Duncan Sands92c43912008-06-06 12:08:01 +00003669 MVT LD1VT = LD1->getValueType(0);
Evan Chengb6290462008-05-12 23:04:07 +00003670 SDNode *LD2 = getBuildPairElt(N, 1);
3671 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendling043d2c62009-01-30 22:44:24 +00003672
Evan Chengb6290462008-05-12 23:04:07 +00003673 if (ISD::isNON_EXTLoad(LD2) &&
3674 LD2->hasOneUse() &&
Duncan Sands2418bec2008-06-13 19:07:40 +00003675 // If both are volatile this would reduce the number of volatile loads.
3676 // If one is volatile it might be ok, but play conservative and bail out.
3677 !cast<LoadSDNode>(LD1)->isVolatile() &&
3678 !cast<LoadSDNode>(LD2)->isVolatile() &&
Duncan Sands92c43912008-06-06 12:08:01 +00003679 TLI.isConsecutiveLoad(LD2, LD1, LD1VT.getSizeInBits()/8, 1, MFI)) {
Evan Chengb6290462008-05-12 23:04:07 +00003680 LoadSDNode *LD = cast<LoadSDNode>(LD1);
3681 unsigned Align = LD->getAlignment();
Dan Gohman404e8542008-09-04 15:39:15 +00003682 unsigned NewAlign = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00003683 getABITypeAlignment(VT.getTypeForMVT());
Bill Wendling043d2c62009-01-30 22:44:24 +00003684
Duncan Sands2418bec2008-06-13 19:07:40 +00003685 if (NewAlign <= Align &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003686 (!LegalOperations || TLI.isOperationLegal(ISD::LOAD, VT)))
Bill Wendling043d2c62009-01-30 22:44:24 +00003687 return DAG.getLoad(VT, N->getDebugLoc(), LD->getChain(), LD->getBasePtr(),
Evan Chengb6290462008-05-12 23:04:07 +00003688 LD->getSrcValue(), LD->getSrcValueOffset(),
Duncan Sands2418bec2008-06-13 19:07:40 +00003689 false, Align);
Evan Chengb6290462008-05-12 23:04:07 +00003690 }
Bill Wendling043d2c62009-01-30 22:44:24 +00003691
Dan Gohman8181bd12008-07-27 21:46:04 +00003692 return SDValue();
Evan Chengb6290462008-05-12 23:04:07 +00003693}
3694
Dan Gohman8181bd12008-07-27 21:46:04 +00003695SDValue DAGCombiner::visitBIT_CONVERT(SDNode *N) {
3696 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00003697 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003698
3699 // If the input is a BUILD_VECTOR with all constant elements, fold this now.
3700 // Only do this before legalize, since afterward the target may be depending
3701 // on the bitconvert.
3702 // First check to see if this is all constant.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003703 if (!LegalTypes &&
Gabor Greif1c80d112008-08-28 21:40:38 +00003704 N0.getOpcode() == ISD::BUILD_VECTOR && N0.getNode()->hasOneUse() &&
Duncan Sands92c43912008-06-06 12:08:01 +00003705 VT.isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003706 bool isSimple = true;
3707 for (unsigned i = 0, e = N0.getNumOperands(); i != e; ++i)
3708 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
3709 N0.getOperand(i).getOpcode() != ISD::Constant &&
3710 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
3711 isSimple = false;
3712 break;
3713 }
3714
Duncan Sands92c43912008-06-06 12:08:01 +00003715 MVT DestEltVT = N->getValueType(0).getVectorElementType();
3716 assert(!DestEltVT.isVector() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003717 "Element type of vector ValueType must not be vector!");
Bill Wendling043d2c62009-01-30 22:44:24 +00003718 if (isSimple)
Gabor Greif1c80d112008-08-28 21:40:38 +00003719 return ConstantFoldBIT_CONVERTofBUILD_VECTOR(N0.getNode(), DestEltVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003720 }
3721
Dan Gohman83c6e8a2008-09-05 01:58:21 +00003722 // If the input is a constant, let getNode fold it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003723 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
Bill Wendling043d2c62009-01-30 22:44:24 +00003724 SDValue Res = DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, N0);
Gabor Greif1c80d112008-08-28 21:40:38 +00003725 if (Res.getNode() != N) return Res;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726 }
3727
Bill Wendling043d2c62009-01-30 22:44:24 +00003728 // (conv (conv x, t1), t2) -> (conv x, t2)
3729 if (N0.getOpcode() == ISD::BIT_CONVERT)
3730 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT,
3731 N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003732
3733 // fold (conv (load x)) -> (load (conv*)x)
Evan Chengd7ba7ed2007-10-06 08:19:55 +00003734 // If the resultant load doesn't need a higher alignment than the original!
Gabor Greif1c80d112008-08-28 21:40:38 +00003735 if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse() &&
Duncan Sands2418bec2008-06-13 19:07:40 +00003736 // Do not change the width of a volatile load.
3737 !cast<LoadSDNode>(N0)->isVolatile() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003738 (!LegalOperations || TLI.isOperationLegal(ISD::LOAD, VT))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003739 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Dan Gohman404e8542008-09-04 15:39:15 +00003740 unsigned Align = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00003741 getABITypeAlignment(VT.getTypeForMVT());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003742 unsigned OrigAlign = LN0->getAlignment();
Bill Wendling043d2c62009-01-30 22:44:24 +00003743
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003744 if (Align <= OrigAlign) {
Bill Wendling043d2c62009-01-30 22:44:24 +00003745 SDValue Load = DAG.getLoad(VT, N->getDebugLoc(), LN0->getChain(),
3746 LN0->getBasePtr(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003747 LN0->getSrcValue(), LN0->getSrcValueOffset(),
3748 LN0->isVolatile(), OrigAlign);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003749 AddToWorkList(N);
Gabor Greifb420b9d2008-08-30 19:29:20 +00003750 CombineTo(N0.getNode(),
Bill Wendling043d2c62009-01-30 22:44:24 +00003751 DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
3752 N0.getValueType(), Load),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003753 Load.getValue(1));
3754 return Load;
3755 }
3756 }
Duncan Sands2418bec2008-06-13 19:07:40 +00003757
Bill Wendling043d2c62009-01-30 22:44:24 +00003758 // fold (bitconvert (fneg x)) -> (xor (bitconvert x), signbit)
3759 // fold (bitconvert (fabs x)) -> (and (bitconvert x), (not signbit))
Chris Lattneref26cbc2008-01-27 17:42:27 +00003760 // This often reduces constant pool loads.
3761 if ((N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FABS) &&
Gabor Greif1c80d112008-08-28 21:40:38 +00003762 N0.getNode()->hasOneUse() && VT.isInteger() && !VT.isVector()) {
Bill Wendling043d2c62009-01-30 22:44:24 +00003763 SDValue NewConv = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(), VT,
3764 N0.getOperand(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00003765 AddToWorkList(NewConv.getNode());
Chris Lattneref26cbc2008-01-27 17:42:27 +00003766
Duncan Sands92c43912008-06-06 12:08:01 +00003767 APInt SignBit = APInt::getSignBit(VT.getSizeInBits());
Chris Lattneref26cbc2008-01-27 17:42:27 +00003768 if (N0.getOpcode() == ISD::FNEG)
Bill Wendling043d2c62009-01-30 22:44:24 +00003769 return DAG.getNode(ISD::XOR, N->getDebugLoc(), VT,
3770 NewConv, DAG.getConstant(SignBit, VT));
Chris Lattneref26cbc2008-01-27 17:42:27 +00003771 assert(N0.getOpcode() == ISD::FABS);
Bill Wendling043d2c62009-01-30 22:44:24 +00003772 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
3773 NewConv, DAG.getConstant(~SignBit, VT));
Chris Lattneref26cbc2008-01-27 17:42:27 +00003774 }
3775
Bill Wendling043d2c62009-01-30 22:44:24 +00003776 // fold (bitconvert (fcopysign cst, x)) ->
3777 // (or (and (bitconvert x), sign), (and cst, (not sign)))
3778 // Note that we don't handle (copysign x, cst) because this can always be
3779 // folded to an fneg or fabs.
Gabor Greif1c80d112008-08-28 21:40:38 +00003780 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.getNode()->hasOneUse() &&
Chris Lattner336672f2008-01-27 23:32:17 +00003781 isa<ConstantFPSDNode>(N0.getOperand(0)) &&
Duncan Sands92c43912008-06-06 12:08:01 +00003782 VT.isInteger() && !VT.isVector()) {
3783 unsigned OrigXWidth = N0.getOperand(1).getValueType().getSizeInBits();
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003784 MVT IntXVT = MVT::getIntegerVT(OrigXWidth);
3785 if (TLI.isTypeLegal(IntXVT) || !LegalTypes) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003786 SDValue X = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
Bill Wendling043d2c62009-01-30 22:44:24 +00003787 IntXVT, N0.getOperand(1));
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003788 AddToWorkList(X.getNode());
Chris Lattneref26cbc2008-01-27 17:42:27 +00003789
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003790 // If X has a different width than the result/lhs, sext it or truncate it.
3791 unsigned VTWidth = VT.getSizeInBits();
3792 if (OrigXWidth < VTWidth) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003793 X = DAG.getNode(ISD::SIGN_EXTEND, N->getDebugLoc(), VT, X);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003794 AddToWorkList(X.getNode());
3795 } else if (OrigXWidth > VTWidth) {
3796 // To get the sign bit in the right place, we have to shift it right
3797 // before truncating.
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003798 X = DAG.getNode(ISD::SRL, X.getDebugLoc(),
Bill Wendling043d2c62009-01-30 22:44:24 +00003799 X.getValueType(), X,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003800 DAG.getConstant(OrigXWidth-VTWidth, X.getValueType()));
3801 AddToWorkList(X.getNode());
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003802 X = DAG.getNode(ISD::TRUNCATE, X.getDebugLoc(), VT, X);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003803 AddToWorkList(X.getNode());
3804 }
Chris Lattneref26cbc2008-01-27 17:42:27 +00003805
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003806 APInt SignBit = APInt::getSignBit(VT.getSizeInBits());
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003807 X = DAG.getNode(ISD::AND, X.getDebugLoc(), VT,
Bill Wendling043d2c62009-01-30 22:44:24 +00003808 X, DAG.getConstant(SignBit, VT));
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003809 AddToWorkList(X.getNode());
Chris Lattneref26cbc2008-01-27 17:42:27 +00003810
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003811 SDValue Cst = DAG.getNode(ISD::BIT_CONVERT, N0.getDebugLoc(),
Bill Wendling043d2c62009-01-30 22:44:24 +00003812 VT, N0.getOperand(0));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003813 Cst = DAG.getNode(ISD::AND, Cst.getDebugLoc(), VT,
Bill Wendling043d2c62009-01-30 22:44:24 +00003814 Cst, DAG.getConstant(~SignBit, VT));
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003815 AddToWorkList(Cst.getNode());
Chris Lattneref26cbc2008-01-27 17:42:27 +00003816
Bill Wendling043d2c62009-01-30 22:44:24 +00003817 return DAG.getNode(ISD::OR, N->getDebugLoc(), VT, X, Cst);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003818 }
Chris Lattneref26cbc2008-01-27 17:42:27 +00003819 }
Evan Chengb6290462008-05-12 23:04:07 +00003820
3821 // bitconvert(build_pair(ld, ld)) -> ld iff load locations are consecutive.
3822 if (N0.getOpcode() == ISD::BUILD_PAIR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003823 SDValue CombineLD = CombineConsecutiveLoads(N0.getNode(), VT);
3824 if (CombineLD.getNode())
Evan Chengb6290462008-05-12 23:04:07 +00003825 return CombineLD;
3826 }
Chris Lattneref26cbc2008-01-27 17:42:27 +00003827
Dan Gohman8181bd12008-07-27 21:46:04 +00003828 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003829}
3830
Dan Gohman8181bd12008-07-27 21:46:04 +00003831SDValue DAGCombiner::visitBUILD_PAIR(SDNode *N) {
Duncan Sands92c43912008-06-06 12:08:01 +00003832 MVT VT = N->getValueType(0);
Evan Chengb6290462008-05-12 23:04:07 +00003833 return CombineConsecutiveLoads(N, VT);
3834}
3835
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003836/// ConstantFoldBIT_CONVERTofBUILD_VECTOR - We know that BV is a build_vector
3837/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
3838/// destination element value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003839SDValue DAGCombiner::
Duncan Sands92c43912008-06-06 12:08:01 +00003840ConstantFoldBIT_CONVERTofBUILD_VECTOR(SDNode *BV, MVT DstEltVT) {
3841 MVT SrcEltVT = BV->getOperand(0).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003842
3843 // If this is already the right type, we're done.
Dan Gohman8181bd12008-07-27 21:46:04 +00003844 if (SrcEltVT == DstEltVT) return SDValue(BV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003845
Duncan Sands92c43912008-06-06 12:08:01 +00003846 unsigned SrcBitSize = SrcEltVT.getSizeInBits();
3847 unsigned DstBitSize = DstEltVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003848
3849 // If this is a conversion of N elements of one type to N elements of another
3850 // type, convert each element. This handles FP<->INT cases.
3851 if (SrcBitSize == DstBitSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003852 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003853 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Bill Wendling55b2b9d2009-02-01 11:19:36 +00003854 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, BV->getDebugLoc(),
3855 DstEltVT, BV->getOperand(i)));
Gabor Greif1c80d112008-08-28 21:40:38 +00003856 AddToWorkList(Ops.back().getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003857 }
Duncan Sands92c43912008-06-06 12:08:01 +00003858 MVT VT = MVT::getVectorVT(DstEltVT,
3859 BV->getValueType(0).getVectorNumElements());
Bill Wendling323674b2009-01-30 22:53:48 +00003860 return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3861 &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003862 }
3863
3864 // Otherwise, we're growing or shrinking the elements. To avoid having to
3865 // handle annoying details of growing/shrinking FP values, we convert them to
3866 // int first.
Duncan Sands92c43912008-06-06 12:08:01 +00003867 if (SrcEltVT.isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003868 // Convert the input float vector to a int vector where the elements are the
3869 // same sizes.
3870 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
Duncan Sands6a437fb2008-06-09 11:32:28 +00003871 MVT IntVT = MVT::getIntegerVT(SrcEltVT.getSizeInBits());
Gabor Greif1c80d112008-08-28 21:40:38 +00003872 BV = ConstantFoldBIT_CONVERTofBUILD_VECTOR(BV, IntVT).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003873 SrcEltVT = IntVT;
3874 }
3875
3876 // Now we know the input is an integer vector. If the output is a FP type,
3877 // convert to integer first, then to FP of the right size.
Duncan Sands92c43912008-06-06 12:08:01 +00003878 if (DstEltVT.isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003879 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
Duncan Sands6a437fb2008-06-09 11:32:28 +00003880 MVT TmpVT = MVT::getIntegerVT(DstEltVT.getSizeInBits());
Gabor Greif1c80d112008-08-28 21:40:38 +00003881 SDNode *Tmp = ConstantFoldBIT_CONVERTofBUILD_VECTOR(BV, TmpVT).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003882
3883 // Next, convert to FP elements of the same size.
3884 return ConstantFoldBIT_CONVERTofBUILD_VECTOR(Tmp, DstEltVT);
3885 }
3886
3887 // Okay, we know the src/dst types are both integers of differing types.
3888 // Handling growing first.
Duncan Sands92c43912008-06-06 12:08:01 +00003889 assert(SrcEltVT.isInteger() && DstEltVT.isInteger());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890 if (SrcBitSize < DstBitSize) {
3891 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
3892
Dan Gohman8181bd12008-07-27 21:46:04 +00003893 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003894 for (unsigned i = 0, e = BV->getNumOperands(); i != e;
3895 i += NumInputsPerOutput) {
3896 bool isLE = TLI.isLittleEndian();
Dan Gohmand047c3e2008-03-03 23:51:38 +00003897 APInt NewBits = APInt(DstBitSize, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003898 bool EltIsUndef = true;
3899 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
3900 // Shift the previously computed bits over.
3901 NewBits <<= SrcBitSize;
Dan Gohman8181bd12008-07-27 21:46:04 +00003902 SDValue Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003903 if (Op.getOpcode() == ISD::UNDEF) continue;
3904 EltIsUndef = false;
3905
Dan Gohmand047c3e2008-03-03 23:51:38 +00003906 NewBits |=
3907 APInt(cast<ConstantSDNode>(Op)->getAPIntValue()).zext(DstBitSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003908 }
3909
3910 if (EltIsUndef)
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003911 Ops.push_back(DAG.getNode(ISD::UNDEF, BV->getDebugLoc(), DstEltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003912 else
3913 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
3914 }
3915
Duncan Sands92c43912008-06-06 12:08:01 +00003916 MVT VT = MVT::getVectorVT(DstEltVT, Ops.size());
Bill Wendling323674b2009-01-30 22:53:48 +00003917 return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3918 &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003919 }
3920
3921 // Finally, this must be the case where we are shrinking elements: each input
3922 // turns into multiple outputs.
Evan Chengd1045a62008-02-18 23:04:32 +00003923 bool isS2V = ISD::isScalarToVector(BV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003924 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Duncan Sands92c43912008-06-06 12:08:01 +00003925 MVT VT = MVT::getVectorVT(DstEltVT, NumOutputsPerInput*BV->getNumOperands());
Dan Gohman8181bd12008-07-27 21:46:04 +00003926 SmallVector<SDValue, 8> Ops;
Bill Wendling323674b2009-01-30 22:53:48 +00003927
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003928 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3929 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
3930 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00003931 Ops.push_back(DAG.getNode(ISD::UNDEF, BV->getDebugLoc(), DstEltVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003932 continue;
3933 }
Bill Wendling323674b2009-01-30 22:53:48 +00003934
Dan Gohmand047c3e2008-03-03 23:51:38 +00003935 APInt OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getAPIntValue();
Bill Wendling323674b2009-01-30 22:53:48 +00003936
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003937 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
Dan Gohmand047c3e2008-03-03 23:51:38 +00003938 APInt ThisVal = APInt(OpVal).trunc(DstBitSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003939 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
Dan Gohmand047c3e2008-03-03 23:51:38 +00003940 if (isS2V && i == 0 && j == 0 && APInt(ThisVal).zext(SrcBitSize) == OpVal)
Evan Chengd1045a62008-02-18 23:04:32 +00003941 // Simply turn this into a SCALAR_TO_VECTOR of the new type.
Bill Wendling323674b2009-01-30 22:53:48 +00003942 return DAG.getNode(ISD::SCALAR_TO_VECTOR, BV->getDebugLoc(), VT,
3943 Ops[0]);
Dan Gohmand047c3e2008-03-03 23:51:38 +00003944 OpVal = OpVal.lshr(DstBitSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003945 }
3946
3947 // For big endian targets, swap the order of the pieces of each element.
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00003948 if (TLI.isBigEndian())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003949 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
3950 }
Bill Wendling323674b2009-01-30 22:53:48 +00003951
3952 return DAG.getNode(ISD::BUILD_VECTOR, BV->getDebugLoc(), VT,
3953 &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003954}
3955
Dan Gohman8181bd12008-07-27 21:46:04 +00003956SDValue DAGCombiner::visitFADD(SDNode *N) {
3957 SDValue N0 = N->getOperand(0);
3958 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003959 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
3960 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00003961 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003962
3963 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00003964 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003965 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00003966 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003967 }
3968
Bill Wendling323674b2009-01-30 22:53:48 +00003969 // fold (fadd c1, c2) -> (fadd c1, c2)
Dale Johannesenb89072e2007-10-16 23:38:29 +00003970 if (N0CFP && N1CFP && VT != MVT::ppcf128)
Bill Wendling323674b2009-01-30 22:53:48 +00003971 return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003972 // canonicalize constant to RHS
3973 if (N0CFP && !N1CFP)
Bill Wendling323674b2009-01-30 22:53:48 +00003974 return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N1, N0);
3975 // fold (fadd A, 0) -> A
Dan Gohman3d015562009-01-22 21:58:43 +00003976 if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
3977 return N0;
Bill Wendling323674b2009-01-30 22:53:48 +00003978 // fold (fadd A, (fneg B)) -> (fsub A, B)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003979 if (isNegatibleForFree(N1, LegalOperations) == 2)
Bill Wendling323674b2009-01-30 22:53:48 +00003980 return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N0,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003981 GetNegatedExpression(N1, DAG, LegalOperations));
Bill Wendling323674b2009-01-30 22:53:48 +00003982 // fold (fadd (fneg A), B) -> (fsub B, A)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003983 if (isNegatibleForFree(N0, LegalOperations) == 2)
Bill Wendling323674b2009-01-30 22:53:48 +00003984 return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N1,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00003985 GetNegatedExpression(N0, DAG, LegalOperations));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003986
3987 // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
3988 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
Gabor Greif1c80d112008-08-28 21:40:38 +00003989 N0.getNode()->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
Bill Wendling323674b2009-01-30 22:53:48 +00003990 return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0.getOperand(0),
Bill Wendling55b2b9d2009-02-01 11:19:36 +00003991 DAG.getNode(ISD::FADD, N->getDebugLoc(), VT,
3992 N0.getOperand(1), N1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003993
Dan Gohman8181bd12008-07-27 21:46:04 +00003994 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003995}
3996
Dan Gohman8181bd12008-07-27 21:46:04 +00003997SDValue DAGCombiner::visitFSUB(SDNode *N) {
3998 SDValue N0 = N->getOperand(0);
3999 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004000 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4001 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00004002 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004003
4004 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00004005 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004006 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00004007 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004008 }
4009
4010 // fold (fsub c1, c2) -> c1-c2
Dale Johannesenb89072e2007-10-16 23:38:29 +00004011 if (N0CFP && N1CFP && VT != MVT::ppcf128)
Bill Wendling55b2b9d2009-02-01 11:19:36 +00004012 return DAG.getNode(ISD::FSUB, N->getDebugLoc(), VT, N0, N1);
Bill Wendling323674b2009-01-30 22:53:48 +00004013 // fold (fsub A, 0) -> A
Dan Gohman46ef3eb2009-01-23 19:10:37 +00004014 if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
4015 return N0;
Bill Wendling323674b2009-01-30 22:53:48 +00004016 // fold (fsub 0, B) -> -B
Dale Johannesen7604c1b2007-08-31 23:34:27 +00004017 if (UnsafeFPMath && N0CFP && N0CFP->getValueAPF().isZero()) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004018 if (isNegatibleForFree(N1, LegalOperations))
4019 return GetNegatedExpression(N1, DAG, LegalOperations);
Dan Gohman3d015562009-01-22 21:58:43 +00004020 if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
Bill Wendling323674b2009-01-30 22:53:48 +00004021 return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004022 }
Bill Wendling323674b2009-01-30 22:53:48 +00004023 // fold (fsub A, (fneg B)) -> (fadd A, B)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004024 if (isNegatibleForFree(N1, LegalOperations))
Bill Wendling323674b2009-01-30 22:53:48 +00004025 return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004026 GetNegatedExpression(N1, DAG, LegalOperations));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004027
Dan Gohman8181bd12008-07-27 21:46:04 +00004028 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029}
4030
Dan Gohman8181bd12008-07-27 21:46:04 +00004031SDValue DAGCombiner::visitFMUL(SDNode *N) {
4032 SDValue N0 = N->getOperand(0);
4033 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004034 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4035 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00004036 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004037
4038 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00004039 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004040 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00004041 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004042 }
4043
4044 // fold (fmul c1, c2) -> c1*c2
Dale Johannesenb89072e2007-10-16 23:38:29 +00004045 if (N0CFP && N1CFP && VT != MVT::ppcf128)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004046 return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004047 // canonicalize constant to RHS
4048 if (N0CFP && !N1CFP)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004049 return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N1, N0);
4050 // fold (fmul A, 0) -> 0
Dan Gohman3d015562009-01-22 21:58:43 +00004051 if (UnsafeFPMath && N1CFP && N1CFP->getValueAPF().isZero())
4052 return N1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004053 // fold (fmul X, 2.0) -> (fadd X, X)
4054 if (N1CFP && N1CFP->isExactlyValue(+2.0))
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004055 return DAG.getNode(ISD::FADD, N->getDebugLoc(), VT, N0, N0);
4056 // fold (fmul X, (fneg 1.0)) -> (fneg X)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004057 if (N1CFP && N1CFP->isExactlyValue(-1.0))
Dan Gohman3d015562009-01-22 21:58:43 +00004058 if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004059 return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004060
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004061 // fold (fmul (fneg X), (fneg Y)) -> (fmul X, Y)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004062 if (char LHSNeg = isNegatibleForFree(N0, LegalOperations)) {
4063 if (char RHSNeg = isNegatibleForFree(N1, LegalOperations)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004064 // Both can be negated for free, check to see if at least one is cheaper
4065 // negated.
4066 if (LHSNeg == 2 || RHSNeg == 2)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004067 return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004068 GetNegatedExpression(N0, DAG, LegalOperations),
4069 GetNegatedExpression(N1, DAG, LegalOperations));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004070 }
4071 }
4072
4073 // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
4074 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004075 N0.getNode()->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004076 return DAG.getNode(ISD::FMUL, N->getDebugLoc(), VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004077 DAG.getNode(ISD::FMUL, VT, N0.getOperand(1), N1));
4078
Dan Gohman8181bd12008-07-27 21:46:04 +00004079 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004080}
4081
Dan Gohman8181bd12008-07-27 21:46:04 +00004082SDValue DAGCombiner::visitFDIV(SDNode *N) {
4083 SDValue N0 = N->getOperand(0);
4084 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004085 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4086 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00004087 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004088
4089 // fold vector ops
Duncan Sands92c43912008-06-06 12:08:01 +00004090 if (VT.isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004091 SDValue FoldedVOp = SimplifyVBinOp(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00004092 if (FoldedVOp.getNode()) return FoldedVOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004093 }
4094
4095 // fold (fdiv c1, c2) -> c1/c2
Dale Johannesenb89072e2007-10-16 23:38:29 +00004096 if (N0CFP && N1CFP && VT != MVT::ppcf128)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004097 return DAG.getNode(ISD::FDIV, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004098
4099
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004100 // (fdiv (fneg X), (fneg Y)) -> (fdiv X, Y)
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004101 if (char LHSNeg = isNegatibleForFree(N0, LegalOperations)) {
4102 if (char RHSNeg = isNegatibleForFree(N1, LegalOperations)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004103 // Both can be negated for free, check to see if at least one is cheaper
4104 // negated.
4105 if (LHSNeg == 2 || RHSNeg == 2)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004106 return DAG.getNode(ISD::FDIV, N->getDebugLoc(), VT,
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004107 GetNegatedExpression(N0, DAG, LegalOperations),
4108 GetNegatedExpression(N1, DAG, LegalOperations));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004109 }
4110 }
4111
Dan Gohman8181bd12008-07-27 21:46:04 +00004112 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004113}
4114
Dan Gohman8181bd12008-07-27 21:46:04 +00004115SDValue DAGCombiner::visitFREM(SDNode *N) {
4116 SDValue N0 = N->getOperand(0);
4117 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004118 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4119 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00004120 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004121
4122 // fold (frem c1, c2) -> fmod(c1,c2)
Dale Johannesenb89072e2007-10-16 23:38:29 +00004123 if (N0CFP && N1CFP && VT != MVT::ppcf128)
Bill Wendlinge2bf56b2009-01-30 22:57:07 +00004124 return DAG.getNode(ISD::FREM, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004125
Dan Gohman8181bd12008-07-27 21:46:04 +00004126 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004127}
4128
Dan Gohman8181bd12008-07-27 21:46:04 +00004129SDValue DAGCombiner::visitFCOPYSIGN(SDNode *N) {
4130 SDValue N0 = N->getOperand(0);
4131 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004132 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4133 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Duncan Sands92c43912008-06-06 12:08:01 +00004134 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004135
Dale Johannesenb89072e2007-10-16 23:38:29 +00004136 if (N0CFP && N1CFP && VT != MVT::ppcf128) // Constant fold
Bill Wendling55b2b9d2009-02-01 11:19:36 +00004137 return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004138
4139 if (N1CFP) {
Dale Johannesenc53301c2007-08-26 01:18:27 +00004140 const APFloat& V = N1CFP->getValueAPF();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004141 // copysign(x, c1) -> fabs(x) iff ispos(c1)
4142 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
Dan Gohman3d015562009-01-22 21:58:43 +00004143 if (!V.isNegative()) {
4144 if (!LegalOperations || TLI.isOperationLegal(ISD::FABS, VT))
Bill Wendlingfe063882009-01-30 23:15:49 +00004145 return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
Dan Gohman3d015562009-01-22 21:58:43 +00004146 } else {
4147 if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
Bill Wendlingfe063882009-01-30 23:15:49 +00004148 return DAG.getNode(ISD::FNEG, N->getDebugLoc(), VT,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00004149 DAG.getNode(ISD::FABS, N0.getDebugLoc(), VT, N0));
Dan Gohman3d015562009-01-22 21:58:43 +00004150 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004151 }
4152
4153 // copysign(fabs(x), y) -> copysign(x, y)
4154 // copysign(fneg(x), y) -> copysign(x, y)
4155 // copysign(copysign(x,z), y) -> copysign(x, y)
4156 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
4157 N0.getOpcode() == ISD::FCOPYSIGN)
Bill Wendlingfe063882009-01-30 23:15:49 +00004158 return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4159 N0.getOperand(0), N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004160
4161 // copysign(x, abs(y)) -> abs(x)
4162 if (N1.getOpcode() == ISD::FABS)
Bill Wendlingfe063882009-01-30 23:15:49 +00004163 return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004164
4165 // copysign(x, copysign(y,z)) -> copysign(x, z)
4166 if (N1.getOpcode() == ISD::FCOPYSIGN)
Bill Wendlingfe063882009-01-30 23:15:49 +00004167 return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4168 N0, N1.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004169
4170 // copysign(x, fp_extend(y)) -> copysign(x, y)
4171 // copysign(x, fp_round(y)) -> copysign(x, y)
4172 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
Bill Wendlingfe063882009-01-30 23:15:49 +00004173 return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4174 N0, N1.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004175
Dan Gohman8181bd12008-07-27 21:46:04 +00004176 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004177}
4178
Dan Gohman8181bd12008-07-27 21:46:04 +00004179SDValue DAGCombiner::visitSINT_TO_FP(SDNode *N) {
4180 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004181 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004182 MVT VT = N->getValueType(0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004183 MVT OpVT = N0.getValueType();
4184
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004185 // fold (sint_to_fp c1) -> c1fp
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004186 if (N0C && OpVT != MVT::ppcf128)
Bill Wendlingfe063882009-01-30 23:15:49 +00004187 return DAG.getNode(ISD::SINT_TO_FP, N->getDebugLoc(), VT, N0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004188
4189 // If the input is a legal type, and SINT_TO_FP is not legal on this target,
4190 // but UINT_TO_FP is legal on this target, try to convert.
Dan Gohman52c51aa2009-01-28 17:46:25 +00004191 if (!TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, OpVT) &&
4192 TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, OpVT)) {
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004193 // If the sign bit is known to be zero, we can change this to UINT_TO_FP.
4194 if (DAG.SignBitIsZero(N0))
Bill Wendlingfe063882009-01-30 23:15:49 +00004195 return DAG.getNode(ISD::UINT_TO_FP, N->getDebugLoc(), VT, N0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004196 }
Bill Wendlingfe063882009-01-30 23:15:49 +00004197
Dan Gohman8181bd12008-07-27 21:46:04 +00004198 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199}
4200
Dan Gohman8181bd12008-07-27 21:46:04 +00004201SDValue DAGCombiner::visitUINT_TO_FP(SDNode *N) {
4202 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004203 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004204 MVT VT = N->getValueType(0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004205 MVT OpVT = N0.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004206
4207 // fold (uint_to_fp c1) -> c1fp
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004208 if (N0C && OpVT != MVT::ppcf128)
Bill Wendlingfe063882009-01-30 23:15:49 +00004209 return DAG.getNode(ISD::UINT_TO_FP, N->getDebugLoc(), VT, N0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004210
4211 // If the input is a legal type, and UINT_TO_FP is not legal on this target,
4212 // but SINT_TO_FP is legal on this target, try to convert.
Dan Gohman52c51aa2009-01-28 17:46:25 +00004213 if (!TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, OpVT) &&
4214 TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, OpVT)) {
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004215 // If the sign bit is known to be zero, we can change this to SINT_TO_FP.
4216 if (DAG.SignBitIsZero(N0))
Bill Wendlingfe063882009-01-30 23:15:49 +00004217 return DAG.getNode(ISD::SINT_TO_FP, N->getDebugLoc(), VT, N0);
Chris Lattner8e0e2bdc2008-06-26 00:16:49 +00004218 }
4219
Dan Gohman8181bd12008-07-27 21:46:04 +00004220 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004221}
4222
Dan Gohman8181bd12008-07-27 21:46:04 +00004223SDValue DAGCombiner::visitFP_TO_SINT(SDNode *N) {
4224 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004225 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004226 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004227
4228 // fold (fp_to_sint c1fp) -> c1
4229 if (N0CFP)
Bill Wendlingfe063882009-01-30 23:15:49 +00004230 return DAG.getNode(ISD::FP_TO_SINT, N->getDebugLoc(), VT, N0);
4231
Dan Gohman8181bd12008-07-27 21:46:04 +00004232 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004233}
4234
Dan Gohman8181bd12008-07-27 21:46:04 +00004235SDValue DAGCombiner::visitFP_TO_UINT(SDNode *N) {
4236 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004237 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004238 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004239
4240 // fold (fp_to_uint c1fp) -> c1
Dale Johannesenb89072e2007-10-16 23:38:29 +00004241 if (N0CFP && VT != MVT::ppcf128)
Bill Wendlingfe063882009-01-30 23:15:49 +00004242 return DAG.getNode(ISD::FP_TO_UINT, N->getDebugLoc(), VT, N0);
4243
Dan Gohman8181bd12008-07-27 21:46:04 +00004244 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004245}
4246
Dan Gohman8181bd12008-07-27 21:46:04 +00004247SDValue DAGCombiner::visitFP_ROUND(SDNode *N) {
4248 SDValue N0 = N->getOperand(0);
4249 SDValue N1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004250 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004251 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004252
4253 // fold (fp_round c1fp) -> c1fp
Dale Johannesenb89072e2007-10-16 23:38:29 +00004254 if (N0CFP && N0.getValueType() != MVT::ppcf128)
Bill Wendlingfe063882009-01-30 23:15:49 +00004255 return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004256
4257 // fold (fp_round (fp_extend x)) -> x
4258 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
4259 return N0.getOperand(0);
4260
Chris Lattner7afb8552008-01-24 06:45:35 +00004261 // fold (fp_round (fp_round x)) -> (fp_round x)
4262 if (N0.getOpcode() == ISD::FP_ROUND) {
4263 // This is a value preserving truncation if both round's are.
4264 bool IsTrunc = N->getConstantOperandVal(1) == 1 &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004265 N0.getNode()->getConstantOperandVal(1) == 1;
Bill Wendlingfe063882009-01-30 23:15:49 +00004266 return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT, N0.getOperand(0),
Chris Lattner7afb8552008-01-24 06:45:35 +00004267 DAG.getIntPtrConstant(IsTrunc));
4268 }
4269
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004270 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
Gabor Greif1c80d112008-08-28 21:40:38 +00004271 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.getNode()->hasOneUse()) {
Bill Wendlingfe063882009-01-30 23:15:49 +00004272 SDValue Tmp = DAG.getNode(ISD::FP_ROUND, N0.getDebugLoc(), VT,
4273 N0.getOperand(0), N1);
Gabor Greif1c80d112008-08-28 21:40:38 +00004274 AddToWorkList(Tmp.getNode());
Bill Wendlingfe063882009-01-30 23:15:49 +00004275 return DAG.getNode(ISD::FCOPYSIGN, N->getDebugLoc(), VT,
4276 Tmp, N0.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004277 }
4278
Dan Gohman8181bd12008-07-27 21:46:04 +00004279 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004280}
4281
Dan Gohman8181bd12008-07-27 21:46:04 +00004282SDValue DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
4283 SDValue N0 = N->getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00004284 MVT VT = N->getValueType(0);
4285 MVT EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004286 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
4287
4288 // fold (fp_round_inreg c1fp) -> c1fp
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004289 if (N0CFP && (TLI.isTypeLegal(EVT) || !LegalTypes)) {
Dan Gohmanc1f3a072008-09-12 18:08:03 +00004290 SDValue Round = DAG.getConstantFP(*N0CFP->getConstantFPValue(), EVT);
Bill Wendlingfe063882009-01-30 23:15:49 +00004291 return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, Round);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004292 }
Bill Wendlingfe063882009-01-30 23:15:49 +00004293
Dan Gohman8181bd12008-07-27 21:46:04 +00004294 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004295}
4296
Dan Gohman8181bd12008-07-27 21:46:04 +00004297SDValue DAGCombiner::visitFP_EXTEND(SDNode *N) {
4298 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004300 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004301
Chris Lattner6f981fc2007-12-29 06:55:23 +00004302 // If this is fp_round(fpextend), don't fold it, allow ourselves to be folded.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00004303 if (N->hasOneUse() &&
djgc2517d32009-01-26 04:35:06 +00004304 N->use_begin()->getOpcode() == ISD::FP_ROUND)
Dan Gohman8181bd12008-07-27 21:46:04 +00004305 return SDValue();
Chris Lattner5872a362008-01-17 07:00:52 +00004306
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004307 // fold (fp_extend c1fp) -> c1fp
Dale Johannesenb89072e2007-10-16 23:38:29 +00004308 if (N0CFP && VT != MVT::ppcf128)
Bill Wendlingfe063882009-01-30 23:15:49 +00004309 return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, N0);
Chris Lattner5872a362008-01-17 07:00:52 +00004310
4311 // Turn fp_extend(fp_round(X, 1)) -> x since the fp_round doesn't affect the
4312 // value of X.
Gabor Greifb420b9d2008-08-30 19:29:20 +00004313 if (N0.getOpcode() == ISD::FP_ROUND
4314 && N0.getNode()->getConstantOperandVal(1) == 1) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004315 SDValue In = N0.getOperand(0);
Chris Lattner5872a362008-01-17 07:00:52 +00004316 if (In.getValueType() == VT) return In;
Duncan Sandsec142ee2008-06-08 20:54:56 +00004317 if (VT.bitsLT(In.getValueType()))
Bill Wendlingfe063882009-01-30 23:15:49 +00004318 return DAG.getNode(ISD::FP_ROUND, N->getDebugLoc(), VT,
4319 In, N0.getOperand(1));
4320 return DAG.getNode(ISD::FP_EXTEND, N->getDebugLoc(), VT, In);
Chris Lattner5872a362008-01-17 07:00:52 +00004321 }
4322
4323 // fold (fpext (load x)) -> (fpext (fptrunc (extload x)))
Gabor Greif1c80d112008-08-28 21:40:38 +00004324 if (ISD::isNON_EXTLoad(N0.getNode()) && N0.hasOneUse() &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004325 ((!LegalOperations && !cast<LoadSDNode>(N0)->isVolatile()) ||
Evan Cheng08c171a2008-10-14 21:26:46 +00004326 TLI.isLoadExtLegal(ISD::EXTLOAD, N0.getValueType()))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004327 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Bill Wendlingfe063882009-01-30 23:15:49 +00004328 SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, N->getDebugLoc(), VT,
4329 LN0->getChain(),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004330 LN0->getBasePtr(), LN0->getSrcValue(),
4331 LN0->getSrcValueOffset(),
4332 N0.getValueType(),
4333 LN0->isVolatile(), LN0->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004334 CombineTo(N, ExtLoad);
Bill Wendlingfe063882009-01-30 23:15:49 +00004335 CombineTo(N0.getNode(),
4336 DAG.getNode(ISD::FP_ROUND, N0.getDebugLoc(),
4337 N0.getValueType(), ExtLoad, DAG.getIntPtrConstant(1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004338 ExtLoad.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004339 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340 }
Duncan Sands2418bec2008-06-13 19:07:40 +00004341
Dan Gohman8181bd12008-07-27 21:46:04 +00004342 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004343}
4344
Dan Gohman8181bd12008-07-27 21:46:04 +00004345SDValue DAGCombiner::visitFNEG(SDNode *N) {
4346 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004347
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004348 if (isNegatibleForFree(N0, LegalOperations))
4349 return GetNegatedExpression(N0, DAG, LegalOperations);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004350
Chris Lattneref26cbc2008-01-27 17:42:27 +00004351 // Transform fneg(bitconvert(x)) -> bitconvert(x^sign) to avoid loading
4352 // constant pool values.
Gabor Greif1c80d112008-08-28 21:40:38 +00004353 if (N0.getOpcode() == ISD::BIT_CONVERT && N0.getNode()->hasOneUse() &&
Duncan Sands92c43912008-06-06 12:08:01 +00004354 N0.getOperand(0).getValueType().isInteger() &&
4355 !N0.getOperand(0).getValueType().isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004356 SDValue Int = N0.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00004357 MVT IntVT = Int.getValueType();
4358 if (IntVT.isInteger() && !IntVT.isVector()) {
Duncan Sands505ba942009-02-01 18:06:53 +00004359 Int = DAG.getNode(ISD::XOR, N0.getDebugLoc(), IntVT, Int,
4360 DAG.getConstant(APInt::getSignBit(IntVT.getSizeInBits()), IntVT));
Gabor Greif1c80d112008-08-28 21:40:38 +00004361 AddToWorkList(Int.getNode());
Bill Wendlingfe063882009-01-30 23:15:49 +00004362 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4363 N->getValueType(0), Int);
Chris Lattneref26cbc2008-01-27 17:42:27 +00004364 }
4365 }
4366
Dan Gohman8181bd12008-07-27 21:46:04 +00004367 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368}
4369
Dan Gohman8181bd12008-07-27 21:46:04 +00004370SDValue DAGCombiner::visitFABS(SDNode *N) {
4371 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004372 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Duncan Sands92c43912008-06-06 12:08:01 +00004373 MVT VT = N->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004374
4375 // fold (fabs c1) -> fabs(c1)
Dale Johannesenb89072e2007-10-16 23:38:29 +00004376 if (N0CFP && VT != MVT::ppcf128)
Bill Wendling0be34592009-01-30 23:27:35 +00004377 return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004378 // fold (fabs (fabs x)) -> (fabs x)
4379 if (N0.getOpcode() == ISD::FABS)
4380 return N->getOperand(0);
4381 // fold (fabs (fneg x)) -> (fabs x)
4382 // fold (fabs (fcopysign x, y)) -> (fabs x)
4383 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
Bill Wendling0be34592009-01-30 23:27:35 +00004384 return DAG.getNode(ISD::FABS, N->getDebugLoc(), VT, N0.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004385
Chris Lattneref26cbc2008-01-27 17:42:27 +00004386 // Transform fabs(bitconvert(x)) -> bitconvert(x&~sign) to avoid loading
4387 // constant pool values.
Gabor Greif1c80d112008-08-28 21:40:38 +00004388 if (N0.getOpcode() == ISD::BIT_CONVERT && N0.getNode()->hasOneUse() &&
Duncan Sands92c43912008-06-06 12:08:01 +00004389 N0.getOperand(0).getValueType().isInteger() &&
4390 !N0.getOperand(0).getValueType().isVector()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004391 SDValue Int = N0.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00004392 MVT IntVT = Int.getValueType();
4393 if (IntVT.isInteger() && !IntVT.isVector()) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00004394 Int = DAG.getNode(ISD::AND, N0.getDebugLoc(), IntVT, Int,
Duncan Sands505ba942009-02-01 18:06:53 +00004395 DAG.getConstant(~APInt::getSignBit(IntVT.getSizeInBits()), IntVT));
Gabor Greif1c80d112008-08-28 21:40:38 +00004396 AddToWorkList(Int.getNode());
Bill Wendling0be34592009-01-30 23:27:35 +00004397 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4398 N->getValueType(0), Int);
Chris Lattneref26cbc2008-01-27 17:42:27 +00004399 }
4400 }
4401
Dan Gohman8181bd12008-07-27 21:46:04 +00004402 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004403}
4404
Dan Gohman8181bd12008-07-27 21:46:04 +00004405SDValue DAGCombiner::visitBRCOND(SDNode *N) {
4406 SDValue Chain = N->getOperand(0);
4407 SDValue N1 = N->getOperand(1);
4408 SDValue N2 = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004409 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4410
4411 // never taken branch, fold to chain
4412 if (N1C && N1C->isNullValue())
4413 return Chain;
4414 // unconditional branch
Dan Gohman9d24dc72008-03-13 22:13:53 +00004415 if (N1C && N1C->getAPIntValue() == 1)
Bill Wendling0be34592009-01-30 23:27:35 +00004416 return DAG.getNode(ISD::BR, N->getDebugLoc(), MVT::Other, Chain, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
4418 // on the target.
4419 if (N1.getOpcode() == ISD::SETCC &&
Dan Gohman52c51aa2009-01-28 17:46:25 +00004420 TLI.isOperationLegalOrCustom(ISD::BR_CC, MVT::Other)) {
Bill Wendling0be34592009-01-30 23:27:35 +00004421 return DAG.getNode(ISD::BR_CC, N->getDebugLoc(), MVT::Other,
4422 Chain, N1.getOperand(2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004423 N1.getOperand(0), N1.getOperand(1), N2);
4424 }
Bill Wendling0be34592009-01-30 23:27:35 +00004425
Dan Gohman8181bd12008-07-27 21:46:04 +00004426 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004427}
4428
4429// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
4430//
Dan Gohman8181bd12008-07-27 21:46:04 +00004431SDValue DAGCombiner::visitBR_CC(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004433 SDValue CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434
Duncan Sands6a437fb2008-06-09 11:32:28 +00004435 // Use SimplifySetCC to simplify SETCC's.
Duncan Sands4a361272009-01-01 15:52:00 +00004436 SDValue Simp = SimplifySetCC(TLI.getSetCCResultType(CondLHS.getValueType()),
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004437 CondLHS, CondRHS, CC->get(), false);
Gabor Greif1c80d112008-08-28 21:40:38 +00004438 if (Simp.getNode()) AddToWorkList(Simp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004439
Gabor Greif1c80d112008-08-28 21:40:38 +00004440 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004441
4442 // fold br_cc true, dest -> br dest (unconditional branch)
Dan Gohman9d24dc72008-03-13 22:13:53 +00004443 if (SCCC && !SCCC->isNullValue())
Bill Wendling0be34592009-01-30 23:27:35 +00004444 return DAG.getNode(ISD::BR, N->getDebugLoc(), MVT::Other,
4445 N->getOperand(0), N->getOperand(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004446 // fold br_cc false, dest -> unconditional fall through
4447 if (SCCC && SCCC->isNullValue())
4448 return N->getOperand(0);
4449
4450 // fold to a simpler setcc
Gabor Greif1c80d112008-08-28 21:40:38 +00004451 if (Simp.getNode() && Simp.getOpcode() == ISD::SETCC)
Bill Wendling0be34592009-01-30 23:27:35 +00004452 return DAG.getNode(ISD::BR_CC, N->getDebugLoc(), MVT::Other,
4453 N->getOperand(0), Simp.getOperand(2),
4454 Simp.getOperand(0), Simp.getOperand(1),
4455 N->getOperand(4));
4456
Dan Gohman8181bd12008-07-27 21:46:04 +00004457 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004458}
4459
Duncan Sandsc218a5a2008-06-15 20:12:31 +00004460/// CombineToPreIndexedLoadStore - Try turning a load / store into a
4461/// pre-indexed load / store when the base pointer is an add or subtract
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004462/// and it has other uses besides the load / store. After the
4463/// transformation, the new indexed load / store has effectively folded
4464/// the add / subtract in and all of its other uses are redirected to the
4465/// new load / store.
4466bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004467 if (!LegalOperations)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004468 return false;
4469
4470 bool isLoad = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004471 SDValue Ptr;
Duncan Sands92c43912008-06-06 12:08:01 +00004472 MVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner3bc08502008-01-17 19:59:44 +00004474 if (LD->isIndexed())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004475 return false;
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004476 VT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004477 if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
4478 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
4479 return false;
4480 Ptr = LD->getBasePtr();
4481 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner3bc08502008-01-17 19:59:44 +00004482 if (ST->isIndexed())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004483 return false;
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004484 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004485 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
4486 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
4487 return false;
4488 Ptr = ST->getBasePtr();
4489 isLoad = false;
Bill Wendling0be34592009-01-30 23:27:35 +00004490 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004491 return false;
Bill Wendling0be34592009-01-30 23:27:35 +00004492 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004493
4494 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
4495 // out. There is no reason to make this a preinc/predec.
4496 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
Gabor Greif1c80d112008-08-28 21:40:38 +00004497 Ptr.getNode()->hasOneUse())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004498 return false;
4499
4500 // Ask the target to do addressing mode selection.
Dan Gohman8181bd12008-07-27 21:46:04 +00004501 SDValue BasePtr;
4502 SDValue Offset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004503 ISD::MemIndexedMode AM = ISD::UNINDEXED;
4504 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
4505 return false;
4506 // Don't create a indexed load / store with zero offset.
4507 if (isa<ConstantSDNode>(Offset) &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00004508 cast<ConstantSDNode>(Offset)->isNullValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004509 return false;
4510
4511 // Try turning it into a pre-indexed load / store except when:
4512 // 1) The new base ptr is a frame index.
4513 // 2) If N is a store and the new base ptr is either the same as or is a
4514 // predecessor of the value being stored.
4515 // 3) Another use of old base ptr is a predecessor of N. If ptr is folded
4516 // that would create a cycle.
4517 // 4) All uses are load / store ops that use it as old base ptr.
4518
4519 // Check #1. Preinc'ing a frame index would require copying the stack pointer
4520 // (plus the implicit offset) to a register to preinc anyway.
4521 if (isa<FrameIndexSDNode>(BasePtr))
4522 return false;
4523
4524 // Check #2.
4525 if (!isLoad) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004526 SDValue Val = cast<StoreSDNode>(N)->getValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004527 if (Val == BasePtr || BasePtr.getNode()->isPredecessorOf(Val.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528 return false;
4529 }
4530
4531 // Now check for #3 and #4.
4532 bool RealUse = false;
Gabor Greif1c80d112008-08-28 21:40:38 +00004533 for (SDNode::use_iterator I = Ptr.getNode()->use_begin(),
4534 E = Ptr.getNode()->use_end(); I != E; ++I) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004535 SDNode *Use = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004536 if (Use == N)
4537 continue;
Evan Chengd9387682008-03-04 00:41:45 +00004538 if (Use->isPredecessorOf(N))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004539 return false;
4540
4541 if (!((Use->getOpcode() == ISD::LOAD &&
4542 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
Anton Korobeynikov53422f62008-02-20 11:10:28 +00004543 (Use->getOpcode() == ISD::STORE &&
4544 cast<StoreSDNode>(Use)->getBasePtr() == Ptr)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004545 RealUse = true;
4546 }
Bill Wendling0be34592009-01-30 23:27:35 +00004547
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 if (!RealUse)
4549 return false;
4550
Dan Gohman8181bd12008-07-27 21:46:04 +00004551 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004552 if (isLoad)
Bill Wendling0be34592009-01-30 23:27:35 +00004553 Result = DAG.getIndexedLoad(SDValue(N,0), N->getDebugLoc(),
4554 BasePtr, Offset, AM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004555 else
Bill Wendling0be34592009-01-30 23:27:35 +00004556 Result = DAG.getIndexedStore(SDValue(N,0), N->getDebugLoc(),
4557 BasePtr, Offset, AM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004558 ++PreIndexedNodes;
4559 ++NodesCombined;
4560 DOUT << "\nReplacing.4 "; DEBUG(N->dump(&DAG));
Gabor Greif1c80d112008-08-28 21:40:38 +00004561 DOUT << "\nWith: "; DEBUG(Result.getNode()->dump(&DAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004562 DOUT << '\n';
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004563 WorkListRemover DeadNodes(*this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004564 if (isLoad) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004565 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004566 &DeadNodes);
Dan Gohman8181bd12008-07-27 21:46:04 +00004567 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004568 &DeadNodes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004569 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00004570 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004571 &DeadNodes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004572 }
4573
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004574 // Finally, since the node is now dead, remove it from the graph.
4575 DAG.DeleteNode(N);
4576
4577 // Replace the uses of Ptr with uses of the updated base value.
4578 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004579 &DeadNodes);
Gabor Greif1c80d112008-08-28 21:40:38 +00004580 removeFromWorkList(Ptr.getNode());
4581 DAG.DeleteNode(Ptr.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004582
4583 return true;
4584}
4585
Duncan Sandsc218a5a2008-06-15 20:12:31 +00004586/// CombineToPostIndexedLoadStore - Try to combine a load / store with a
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587/// add / sub of the base pointer node into a post-indexed load / store.
4588/// The transformation folded the add / subtract into the new indexed
4589/// load / store effectively and all of its uses are redirected to the
4590/// new load / store.
4591bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004592 if (!LegalOperations)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004593 return false;
4594
4595 bool isLoad = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 SDValue Ptr;
Duncan Sands92c43912008-06-06 12:08:01 +00004597 MVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004598 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner3bc08502008-01-17 19:59:44 +00004599 if (LD->isIndexed())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004600 return false;
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004601 VT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004602 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
4603 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
4604 return false;
4605 Ptr = LD->getBasePtr();
4606 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner3bc08502008-01-17 19:59:44 +00004607 if (ST->isIndexed())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004608 return false;
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004609 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
4611 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
4612 return false;
4613 Ptr = ST->getBasePtr();
4614 isLoad = false;
Bill Wendling0be34592009-01-30 23:27:35 +00004615 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004616 return false;
Bill Wendling0be34592009-01-30 23:27:35 +00004617 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004618
Gabor Greif1c80d112008-08-28 21:40:38 +00004619 if (Ptr.getNode()->hasOneUse())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004620 return false;
4621
Gabor Greif1c80d112008-08-28 21:40:38 +00004622 for (SDNode::use_iterator I = Ptr.getNode()->use_begin(),
4623 E = Ptr.getNode()->use_end(); I != E; ++I) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004624 SDNode *Op = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004625 if (Op == N ||
4626 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
4627 continue;
4628
Dan Gohman8181bd12008-07-27 21:46:04 +00004629 SDValue BasePtr;
4630 SDValue Offset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004631 ISD::MemIndexedMode AM = ISD::UNINDEXED;
4632 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
4633 if (Ptr == Offset)
4634 std::swap(BasePtr, Offset);
4635 if (Ptr != BasePtr)
4636 continue;
4637 // Don't create a indexed load / store with zero offset.
4638 if (isa<ConstantSDNode>(Offset) &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00004639 cast<ConstantSDNode>(Offset)->isNullValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004640 continue;
4641
4642 // Try turning it into a post-indexed load / store except when
4643 // 1) All uses are load / store ops that use it as base ptr.
4644 // 2) Op must be independent of N, i.e. Op is neither a predecessor
4645 // nor a successor of N. Otherwise, if Op is folded that would
4646 // create a cycle.
4647
4648 // Check for #1.
4649 bool TryNext = false;
Gabor Greif1c80d112008-08-28 21:40:38 +00004650 for (SDNode::use_iterator II = BasePtr.getNode()->use_begin(),
4651 EE = BasePtr.getNode()->use_end(); II != EE; ++II) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004652 SDNode *Use = *II;
Gabor Greif1c80d112008-08-28 21:40:38 +00004653 if (Use == Ptr.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004654 continue;
4655
4656 // If all the uses are load / store addresses, then don't do the
4657 // transformation.
4658 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
4659 bool RealUse = false;
4660 for (SDNode::use_iterator III = Use->use_begin(),
4661 EEE = Use->use_end(); III != EEE; ++III) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004662 SDNode *UseUse = *III;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004663 if (!((UseUse->getOpcode() == ISD::LOAD &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004664 cast<LoadSDNode>(UseUse)->getBasePtr().getNode() == Use) ||
Anton Korobeynikov53422f62008-02-20 11:10:28 +00004665 (UseUse->getOpcode() == ISD::STORE &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004666 cast<StoreSDNode>(UseUse)->getBasePtr().getNode() == Use)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004667 RealUse = true;
4668 }
4669
4670 if (!RealUse) {
4671 TryNext = true;
4672 break;
4673 }
4674 }
4675 }
Bill Wendling0be34592009-01-30 23:27:35 +00004676
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004677 if (TryNext)
4678 continue;
4679
4680 // Check for #2
Evan Chengd9387682008-03-04 00:41:45 +00004681 if (!Op->isPredecessorOf(N) && !N->isPredecessorOf(Op)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004682 SDValue Result = isLoad
Bill Wendling0be34592009-01-30 23:27:35 +00004683 ? DAG.getIndexedLoad(SDValue(N,0), N->getDebugLoc(),
4684 BasePtr, Offset, AM)
4685 : DAG.getIndexedStore(SDValue(N,0), N->getDebugLoc(),
4686 BasePtr, Offset, AM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687 ++PostIndexedNodes;
4688 ++NodesCombined;
4689 DOUT << "\nReplacing.5 "; DEBUG(N->dump(&DAG));
Gabor Greif1c80d112008-08-28 21:40:38 +00004690 DOUT << "\nWith: "; DEBUG(Result.getNode()->dump(&DAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004691 DOUT << '\n';
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004692 WorkListRemover DeadNodes(*this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693 if (isLoad) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004694 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004695 &DeadNodes);
Dan Gohman8181bd12008-07-27 21:46:04 +00004696 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004697 &DeadNodes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004698 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00004699 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004700 &DeadNodes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701 }
4702
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004703 // Finally, since the node is now dead, remove it from the graph.
4704 DAG.DeleteNode(N);
4705
4706 // Replace the uses of Use with uses of the updated base value.
Dan Gohman8181bd12008-07-27 21:46:04 +00004707 DAG.ReplaceAllUsesOfValueWith(SDValue(Op, 0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004708 Result.getValue(isLoad ? 1 : 0),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004709 &DeadNodes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004710 removeFromWorkList(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004711 DAG.DeleteNode(Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004712 return true;
4713 }
4714 }
4715 }
Bill Wendling0be34592009-01-30 23:27:35 +00004716
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004717 return false;
4718}
4719
Chris Lattner4e137af2008-01-25 07:20:16 +00004720/// InferAlignment - If we can infer some alignment information from this
4721/// pointer, return it.
Dan Gohman8181bd12008-07-27 21:46:04 +00004722static unsigned InferAlignment(SDValue Ptr, SelectionDAG &DAG) {
Chris Lattner4e137af2008-01-25 07:20:16 +00004723 // If this is a direct reference to a stack slot, use information about the
4724 // stack slot's alignment.
Chris Lattner1e3362f2008-01-26 19:45:50 +00004725 int FrameIdx = 1 << 31;
4726 int64_t FrameOffset = 0;
Chris Lattner4e137af2008-01-25 07:20:16 +00004727 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Ptr)) {
Chris Lattner1e3362f2008-01-26 19:45:50 +00004728 FrameIdx = FI->getIndex();
4729 } else if (Ptr.getOpcode() == ISD::ADD &&
4730 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4731 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4732 FrameIdx = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4733 FrameOffset = Ptr.getConstantOperandVal(1);
Chris Lattner4e137af2008-01-25 07:20:16 +00004734 }
Chris Lattner1e3362f2008-01-26 19:45:50 +00004735
4736 if (FrameIdx != (1 << 31)) {
4737 // FIXME: Handle FI+CST.
4738 const MachineFrameInfo &MFI = *DAG.getMachineFunction().getFrameInfo();
4739 if (MFI.isFixedObjectIndex(FrameIdx)) {
Dan Gohmanb0a2ff92008-08-11 18:27:03 +00004740 int64_t ObjectOffset = MFI.getObjectOffset(FrameIdx) + FrameOffset;
Chris Lattner1e3362f2008-01-26 19:45:50 +00004741
4742 // The alignment of the frame index can be determined from its offset from
4743 // the incoming frame position. If the frame object is at offset 32 and
4744 // the stack is guaranteed to be 16-byte aligned, then we know that the
4745 // object is 16-byte aligned.
4746 unsigned StackAlign = DAG.getTarget().getFrameInfo()->getStackAlignment();
4747 unsigned Align = MinAlign(ObjectOffset, StackAlign);
4748
4749 // Finally, the frame object itself may have a known alignment. Factor
4750 // the alignment + offset into a new alignment. For example, if we know
4751 // the FI is 8 byte aligned, but the pointer is 4 off, we really have a
4752 // 4-byte alignment of the resultant pointer. Likewise align 4 + 4-byte
4753 // offset = 4-byte alignment, align 4 + 1-byte offset = align 1, etc.
4754 unsigned FIInfoAlign = MinAlign(MFI.getObjectAlignment(FrameIdx),
4755 FrameOffset);
4756 return std::max(Align, FIInfoAlign);
4757 }
4758 }
Chris Lattner4e137af2008-01-25 07:20:16 +00004759
4760 return 0;
4761}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004762
Dan Gohman8181bd12008-07-27 21:46:04 +00004763SDValue DAGCombiner::visitLOAD(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004764 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8181bd12008-07-27 21:46:04 +00004765 SDValue Chain = LD->getChain();
4766 SDValue Ptr = LD->getBasePtr();
Chris Lattner4e137af2008-01-25 07:20:16 +00004767
4768 // Try to infer better alignment information than the load already has.
Dan Gohmanea12c0c2008-08-20 16:30:28 +00004769 if (!Fast && LD->isUnindexed()) {
Chris Lattner4e137af2008-01-25 07:20:16 +00004770 if (unsigned Align = InferAlignment(Ptr, DAG)) {
4771 if (Align > LD->getAlignment())
Bill Wendling0be34592009-01-30 23:27:35 +00004772 return DAG.getExtLoad(LD->getExtensionType(), N->getDebugLoc(),
4773 LD->getValueType(0),
Chris Lattner4e137af2008-01-25 07:20:16 +00004774 Chain, Ptr, LD->getSrcValue(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004775 LD->getSrcValueOffset(), LD->getMemoryVT(),
Chris Lattner4e137af2008-01-25 07:20:16 +00004776 LD->isVolatile(), Align);
4777 }
4778 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779
4780 // If load is not volatile and there are no uses of the loaded value (and
4781 // the updated indexed value in case of indexed loads), change uses of the
4782 // chain value into uses of the chain input (i.e. delete the dead load).
4783 if (!LD->isVolatile()) {
4784 if (N->getValueType(1) == MVT::Other) {
4785 // Unindexed loads.
Evan Chenge8b886a2008-01-16 23:11:54 +00004786 if (N->hasNUsesOfValue(0, 0)) {
4787 // It's not safe to use the two value CombineTo variant here. e.g.
4788 // v1, chain2 = load chain1, loc
4789 // v2, chain3 = load chain2, loc
4790 // v3 = add v2, c
Chris Lattnerbb67c192008-01-24 07:57:06 +00004791 // Now we replace use of chain2 with chain1. This makes the second load
4792 // isomorphic to the one we are deleting, and thus makes this load live.
Evan Chenge8b886a2008-01-16 23:11:54 +00004793 DOUT << "\nReplacing.6 "; DEBUG(N->dump(&DAG));
Gabor Greif1c80d112008-08-28 21:40:38 +00004794 DOUT << "\nWith chain: "; DEBUG(Chain.getNode()->dump(&DAG));
Chris Lattnerbb67c192008-01-24 07:57:06 +00004795 DOUT << "\n";
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004796 WorkListRemover DeadNodes(*this);
Dan Gohman8181bd12008-07-27 21:46:04 +00004797 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Chain, &DeadNodes);
Bill Wendling0be34592009-01-30 23:27:35 +00004798
Chris Lattnerbb67c192008-01-24 07:57:06 +00004799 if (N->use_empty()) {
4800 removeFromWorkList(N);
4801 DAG.DeleteNode(N);
4802 }
Bill Wendling0be34592009-01-30 23:27:35 +00004803
Dan Gohman8181bd12008-07-27 21:46:04 +00004804 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Evan Chenge8b886a2008-01-16 23:11:54 +00004805 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004806 } else {
4807 // Indexed loads.
4808 assert(N->getValueType(2) == MVT::Other && "Malformed indexed loads?");
4809 if (N->hasNUsesOfValue(0, 0) && N->hasNUsesOfValue(0, 1)) {
Bill Wendling55b2b9d2009-02-01 11:19:36 +00004810 SDValue Undef = DAG.getNode(ISD::UNDEF, N->getDebugLoc(),
4811 N->getValueType(0));
Evan Chenge8b886a2008-01-16 23:11:54 +00004812 DOUT << "\nReplacing.6 "; DEBUG(N->dump(&DAG));
Gabor Greif1c80d112008-08-28 21:40:38 +00004813 DOUT << "\nWith: "; DEBUG(Undef.getNode()->dump(&DAG));
Evan Chenge8b886a2008-01-16 23:11:54 +00004814 DOUT << " and 2 other values\n";
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004815 WorkListRemover DeadNodes(*this);
Dan Gohman8181bd12008-07-27 21:46:04 +00004816 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Undef, &DeadNodes);
4817 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1),
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00004818 DAG.getNode(ISD::UNDEF, N->getDebugLoc(),
4819 N->getValueType(1)),
Chris Lattner7bcb18f2008-02-03 06:49:24 +00004820 &DeadNodes);
Dan Gohman8181bd12008-07-27 21:46:04 +00004821 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 2), Chain, &DeadNodes);
Evan Chenge8b886a2008-01-16 23:11:54 +00004822 removeFromWorkList(N);
Evan Chenge8b886a2008-01-16 23:11:54 +00004823 DAG.DeleteNode(N);
Dan Gohman8181bd12008-07-27 21:46:04 +00004824 return SDValue(N, 0); // Return N so it doesn't get rechecked!
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004825 }
4826 }
4827 }
4828
4829 // If this load is directly stored, replace the load value with the stored
4830 // value.
4831 // TODO: Handle store large -> read small portion.
4832 // TODO: Handle TRUNCSTORE/LOADEXT
Dan Gohman729b5ff2008-03-31 20:32:52 +00004833 if (LD->getExtensionType() == ISD::NON_EXTLOAD &&
4834 !LD->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00004835 if (ISD::isNON_TRUNCStore(Chain.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004836 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
4837 if (PrevST->getBasePtr() == Ptr &&
4838 PrevST->getValue().getValueType() == N->getValueType(0))
4839 return CombineTo(N, Chain.getOperand(1), Chain);
4840 }
4841 }
4842
4843 if (CombinerAA) {
4844 // Walk up chain skipping non-aliasing memory nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00004845 SDValue BetterChain = FindBetterChain(N, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004846
4847 // If there is a better chain.
4848 if (Chain != BetterChain) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004849 SDValue ReplLoad;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004850
4851 // Replace the chain to void dependency.
4852 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Bill Wendling0be34592009-01-30 23:27:35 +00004853 ReplLoad = DAG.getLoad(N->getValueType(0), LD->getDebugLoc(),
4854 BetterChain, Ptr,
Duncan Sandsa3691432007-10-28 12:59:45 +00004855 LD->getSrcValue(), LD->getSrcValueOffset(),
4856 LD->isVolatile(), LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004857 } else {
Bill Wendling0be34592009-01-30 23:27:35 +00004858 ReplLoad = DAG.getExtLoad(LD->getExtensionType(), LD->getDebugLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004859 LD->getValueType(0),
4860 BetterChain, Ptr, LD->getSrcValue(),
4861 LD->getSrcValueOffset(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004862 LD->getMemoryVT(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004863 LD->isVolatile(),
4864 LD->getAlignment());
4865 }
4866
4867 // Create token factor to keep old chain connected.
Bill Wendling0be34592009-01-30 23:27:35 +00004868 SDValue Token = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
4869 MVT::Other, Chain, ReplLoad.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004870
4871 // Replace uses with load result and token factor. Don't add users
4872 // to work list.
4873 return CombineTo(N, ReplLoad.getValue(0), Token, false);
4874 }
4875 }
4876
4877 // Try transforming N to an indexed load.
4878 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004880
Dan Gohman8181bd12008-07-27 21:46:04 +00004881 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004882}
4883
Dan Gohman8181bd12008-07-27 21:46:04 +00004884SDValue DAGCombiner::visitSTORE(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004885 StoreSDNode *ST = cast<StoreSDNode>(N);
Dan Gohman8181bd12008-07-27 21:46:04 +00004886 SDValue Chain = ST->getChain();
4887 SDValue Value = ST->getValue();
4888 SDValue Ptr = ST->getBasePtr();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004889
Chris Lattner4e137af2008-01-25 07:20:16 +00004890 // Try to infer better alignment information than the store already has.
Dan Gohmanea12c0c2008-08-20 16:30:28 +00004891 if (!Fast && ST->isUnindexed()) {
Chris Lattner4e137af2008-01-25 07:20:16 +00004892 if (unsigned Align = InferAlignment(Ptr, DAG)) {
4893 if (Align > ST->getAlignment())
Bill Wendling3b1141d2009-01-30 23:36:47 +00004894 return DAG.getTruncStore(Chain, N->getDebugLoc(), Value,
4895 Ptr, ST->getSrcValue(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004896 ST->getSrcValueOffset(), ST->getMemoryVT(),
Chris Lattner4e137af2008-01-25 07:20:16 +00004897 ST->isVolatile(), Align);
4898 }
4899 }
Duncan Sands2418bec2008-06-13 19:07:40 +00004900
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004901 // If this is a store of a bit convert, store the input value if the
4902 // resultant store does not need a higher alignment than the original.
4903 if (Value.getOpcode() == ISD::BIT_CONVERT && !ST->isTruncatingStore() &&
Chris Lattner3bc08502008-01-17 19:59:44 +00004904 ST->isUnindexed()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004905 unsigned Align = ST->getAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00004906 MVT SVT = Value.getOperand(0).getValueType();
Dan Gohman404e8542008-09-04 15:39:15 +00004907 unsigned OrigAlign = TLI.getTargetData()->
Duncan Sands92c43912008-06-06 12:08:01 +00004908 getABITypeAlignment(SVT.getTypeForMVT());
Duncan Sands2418bec2008-06-13 19:07:40 +00004909 if (Align <= OrigAlign &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004910 ((!LegalOperations && !ST->isVolatile()) ||
Dan Gohman52c51aa2009-01-28 17:46:25 +00004911 TLI.isOperationLegalOrCustom(ISD::STORE, SVT)))
Bill Wendling3b1141d2009-01-30 23:36:47 +00004912 return DAG.getStore(Chain, N->getDebugLoc(), Value.getOperand(0),
4913 Ptr, ST->getSrcValue(),
Dan Gohman55a11de2008-06-28 00:45:22 +00004914 ST->getSrcValueOffset(), ST->isVolatile(), OrigAlign);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004915 }
Duncan Sands2418bec2008-06-13 19:07:40 +00004916
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004917 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
4918 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Duncan Sands2418bec2008-06-13 19:07:40 +00004919 // NOTE: If the original store is volatile, this transform must not increase
4920 // the number of stores. For example, on x86-32 an f64 can be stored in one
4921 // processor operation but an i64 (which is not legal) requires two. So the
4922 // transform should not be done in this case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004923 if (Value.getOpcode() != ISD::TargetConstantFP) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004924 SDValue Tmp;
Duncan Sands92c43912008-06-06 12:08:01 +00004925 switch (CFP->getValueType(0).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004926 default: assert(0 && "Unknown FP type");
Dale Johannesen1b4181d2007-09-18 18:36:59 +00004927 case MVT::f80: // We don't do this for these yet.
4928 case MVT::f128:
4929 case MVT::ppcf128:
4930 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004931 case MVT::f32:
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004932 if (((TLI.isTypeLegal(MVT::i32) || !LegalTypes) && !LegalOperations &&
Dan Gohman52c51aa2009-01-28 17:46:25 +00004933 !ST->isVolatile()) ||
4934 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32)) {
Dale Johannesenfbd9cda2007-09-12 03:30:33 +00004935 Tmp = DAG.getConstant((uint32_t)CFP->getValueAPF().
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00004936 bitcastToAPInt().getZExtValue(), MVT::i32);
Bill Wendling3b1141d2009-01-30 23:36:47 +00004937 return DAG.getStore(Chain, N->getDebugLoc(), Tmp,
4938 Ptr, ST->getSrcValue(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004939 ST->getSrcValueOffset(), ST->isVolatile(),
4940 ST->getAlignment());
4941 }
4942 break;
4943 case MVT::f64:
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00004944 if (((TLI.isTypeLegal(MVT::i64) || !LegalTypes) && !LegalOperations &&
Dan Gohman52c51aa2009-01-28 17:46:25 +00004945 !ST->isVolatile()) ||
4946 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i64)) {
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00004947 Tmp = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Bill Wendling3b1141d2009-01-30 23:36:47 +00004948 getZExtValue(), MVT::i64);
4949 return DAG.getStore(Chain, N->getDebugLoc(), Tmp,
4950 Ptr, ST->getSrcValue(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004951 ST->getSrcValueOffset(), ST->isVolatile(),
4952 ST->getAlignment());
Duncan Sands2418bec2008-06-13 19:07:40 +00004953 } else if (!ST->isVolatile() &&
Dan Gohman52c51aa2009-01-28 17:46:25 +00004954 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32)) {
Duncan Sandsa3691432007-10-28 12:59:45 +00004955 // Many FP stores are not made apparent until after legalize, e.g. for
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956 // argument passing. Since this is so common, custom legalize the
4957 // 64-bit integer store into two 32-bit stores.
Dale Johannesen49cc7ce2008-10-09 18:53:47 +00004958 uint64_t Val = CFP->getValueAPF().bitcastToAPInt().getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00004959 SDValue Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
4960 SDValue Hi = DAG.getConstant(Val >> 32, MVT::i32);
Duncan Sands9ff8fbf2008-02-11 10:37:04 +00004961 if (TLI.isBigEndian()) std::swap(Lo, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004962
4963 int SVOffset = ST->getSrcValueOffset();
4964 unsigned Alignment = ST->getAlignment();
4965 bool isVolatile = ST->isVolatile();
4966
Bill Wendling3b1141d2009-01-30 23:36:47 +00004967 SDValue St0 = DAG.getStore(Chain, ST->getDebugLoc(), Lo,
4968 Ptr, ST->getSrcValue(),
4969 ST->getSrcValueOffset(),
4970 isVolatile, ST->getAlignment());
4971 Ptr = DAG.getNode(ISD::ADD, N->getDebugLoc(), Ptr.getValueType(), Ptr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004972 DAG.getConstant(4, Ptr.getValueType()));
4973 SVOffset += 4;
Duncan Sandsa3691432007-10-28 12:59:45 +00004974 Alignment = MinAlign(Alignment, 4U);
Bill Wendling3b1141d2009-01-30 23:36:47 +00004975 SDValue St1 = DAG.getStore(Chain, ST->getDebugLoc(), Hi,
4976 Ptr, ST->getSrcValue(),
4977 SVOffset, isVolatile, Alignment);
4978 return DAG.getNode(ISD::TokenFactor, N->getDebugLoc(), MVT::Other,
4979 St0, St1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004980 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00004981
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004982 break;
4983 }
4984 }
4985 }
4986
4987 if (CombinerAA) {
4988 // Walk up chain skipping non-aliasing memory nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00004989 SDValue BetterChain = FindBetterChain(N, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004990
4991 // If there is a better chain.
4992 if (Chain != BetterChain) {
4993 // Replace the chain to avoid dependency.
Dan Gohman8181bd12008-07-27 21:46:04 +00004994 SDValue ReplStore;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004995 if (ST->isTruncatingStore()) {
Bill Wendling3b1141d2009-01-30 23:36:47 +00004996 ReplStore = DAG.getTruncStore(BetterChain, N->getDebugLoc(), Value, Ptr,
Chris Lattner667f9c12008-01-17 07:20:38 +00004997 ST->getSrcValue(),ST->getSrcValueOffset(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00004998 ST->getMemoryVT(),
Chris Lattner667f9c12008-01-17 07:20:38 +00004999 ST->isVolatile(), ST->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005000 } else {
Bill Wendling3b1141d2009-01-30 23:36:47 +00005001 ReplStore = DAG.getStore(BetterChain, N->getDebugLoc(), Value, Ptr,
Chris Lattner667f9c12008-01-17 07:20:38 +00005002 ST->getSrcValue(), ST->getSrcValueOffset(),
5003 ST->isVolatile(), ST->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005004 }
5005
5006 // Create token to keep both nodes around.
Bill Wendling3b1141d2009-01-30 23:36:47 +00005007 SDValue Token = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(),
5008 MVT::Other, Chain, ReplStore);
5009
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005010 // Don't add users to work list.
5011 return CombineTo(N, Token, false);
5012 }
5013 }
5014
5015 // Try transforming N to an indexed store.
5016 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Dan Gohman8181bd12008-07-27 21:46:04 +00005017 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005018
Chris Lattner447d8e82007-12-29 06:26:16 +00005019 // FIXME: is there such a thing as a truncating indexed store?
Chris Lattner3bc08502008-01-17 19:59:44 +00005020 if (ST->isTruncatingStore() && ST->isUnindexed() &&
Duncan Sands92c43912008-06-06 12:08:01 +00005021 Value.getValueType().isInteger()) {
Chris Lattnere8671c52007-10-13 06:35:54 +00005022 // See if we can simplify the input to this truncstore with knowledge that
5023 // only the low bits are being used. For example:
5024 // "truncstore (or (shl x, 8), y), i8" -> "truncstore y, i8"
Dan Gohman8181bd12008-07-27 21:46:04 +00005025 SDValue Shorter =
Dan Gohman07961cd2008-02-25 21:11:39 +00005026 GetDemandedBits(Value,
Bill Wendling3b1141d2009-01-30 23:36:47 +00005027 APInt::getLowBitsSet(Value.getValueSizeInBits(),
5028 ST->getMemoryVT().getSizeInBits()));
Gabor Greif1c80d112008-08-28 21:40:38 +00005029 AddToWorkList(Value.getNode());
5030 if (Shorter.getNode())
Bill Wendling3b1141d2009-01-30 23:36:47 +00005031 return DAG.getTruncStore(Chain, N->getDebugLoc(), Shorter,
5032 Ptr, ST->getSrcValue(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005033 ST->getSrcValueOffset(), ST->getMemoryVT(),
Chris Lattnere8671c52007-10-13 06:35:54 +00005034 ST->isVolatile(), ST->getAlignment());
Chris Lattnerb77ea552007-10-13 06:58:48 +00005035
5036 // Otherwise, see if we can simplify the operation with
5037 // SimplifyDemandedBits, which only works if the value has a single use.
Dan Gohman11607792008-02-27 00:25:32 +00005038 if (SimplifyDemandedBits(Value,
5039 APInt::getLowBitsSet(
5040 Value.getValueSizeInBits(),
Duncan Sands92c43912008-06-06 12:08:01 +00005041 ST->getMemoryVT().getSizeInBits())))
Dan Gohman8181bd12008-07-27 21:46:04 +00005042 return SDValue(N, 0);
Chris Lattnere8671c52007-10-13 06:35:54 +00005043 }
5044
Chris Lattner447d8e82007-12-29 06:26:16 +00005045 // If this is a load followed by a store to the same location, then the store
5046 // is dead/noop.
5047 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Value)) {
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005048 if (Ld->getBasePtr() == Ptr && ST->getMemoryVT() == Ld->getMemoryVT() &&
Chris Lattner3bc08502008-01-17 19:59:44 +00005049 ST->isUnindexed() && !ST->isVolatile() &&
Chris Lattner2e023772008-01-08 23:08:06 +00005050 // There can't be any side effects between the load and store, such as
5051 // a call or store.
Dan Gohman8181bd12008-07-27 21:46:04 +00005052 Chain.reachesChainWithoutSideEffects(SDValue(Ld, 1))) {
Chris Lattner447d8e82007-12-29 06:26:16 +00005053 // The store is dead, remove it.
5054 return Chain;
5055 }
5056 }
Duncan Sands2418bec2008-06-13 19:07:40 +00005057
Chris Lattner3bc08502008-01-17 19:59:44 +00005058 // If this is an FP_ROUND or TRUNC followed by a store, fold this into a
5059 // truncating store. We can do this even if this is already a truncstore.
5060 if ((Value.getOpcode() == ISD::FP_ROUND || Value.getOpcode() == ISD::TRUNCATE)
Gabor Greif1c80d112008-08-28 21:40:38 +00005061 && Value.getNode()->hasOneUse() && ST->isUnindexed() &&
Chris Lattner3bc08502008-01-17 19:59:44 +00005062 TLI.isTruncStoreLegal(Value.getOperand(0).getValueType(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005063 ST->getMemoryVT())) {
Bill Wendling3b1141d2009-01-30 23:36:47 +00005064 return DAG.getTruncStore(Chain, N->getDebugLoc(), Value.getOperand(0),
5065 Ptr, ST->getSrcValue(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005066 ST->getSrcValueOffset(), ST->getMemoryVT(),
Chris Lattner3bc08502008-01-17 19:59:44 +00005067 ST->isVolatile(), ST->getAlignment());
5068 }
Duncan Sands2418bec2008-06-13 19:07:40 +00005069
Dan Gohman8181bd12008-07-27 21:46:04 +00005070 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071}
5072
Dan Gohman8181bd12008-07-27 21:46:04 +00005073SDValue DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
5074 SDValue InVec = N->getOperand(0);
5075 SDValue InVal = N->getOperand(1);
5076 SDValue EltNo = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005077
5078 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
5079 // vector with the inserted element.
5080 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005081 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
Gabor Greifb420b9d2008-08-30 19:29:20 +00005082 SmallVector<SDValue, 8> Ops(InVec.getNode()->op_begin(),
5083 InVec.getNode()->op_end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005084 if (Elt < Ops.size())
5085 Ops[Elt] = InVal;
Bill Wendling3b1141d2009-01-30 23:36:47 +00005086 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5087 InVec.getValueType(), &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005088 }
5089
Dan Gohman8181bd12008-07-27 21:46:04 +00005090 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005091}
5092
Dan Gohman8181bd12008-07-27 21:46:04 +00005093SDValue DAGCombiner::visitEXTRACT_VECTOR_ELT(SDNode *N) {
Mon P Wang3512a532009-01-17 00:07:25 +00005094 // (vextract (scalar_to_vector val, 0) -> val
5095 SDValue InVec = N->getOperand(0);
Mon P Wang3512a532009-01-17 00:07:25 +00005096
Mon P Wang017cf182009-01-18 06:43:40 +00005097 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR)
5098 return InVec.getOperand(0);
Evan Cheng411fc172008-05-13 08:35:03 +00005099
5100 // Perform only after legalization to ensure build_vector / vector_shuffle
5101 // optimizations have already been done.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005102 if (!LegalOperations) return SDValue();
Evan Cheng411fc172008-05-13 08:35:03 +00005103
Mon P Wang3512a532009-01-17 00:07:25 +00005104 // (vextract (v4f32 load $addr), c) -> (f32 load $addr+c*size)
5105 // (vextract (v4f32 s2v (f32 load $addr)), c) -> (f32 load $addr+c*size)
5106 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), 0) -> (f32 load $addr)
Mon P Wang017cf182009-01-18 06:43:40 +00005107 SDValue EltNo = N->getOperand(1);
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005108
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005109 if (isa<ConstantSDNode>(EltNo)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005110 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005111 bool NewLoad = false;
Mon P Wang3c673102008-12-11 00:26:16 +00005112 bool BCNumEltsChanged = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005113 MVT VT = InVec.getValueType();
5114 MVT EVT = VT.getVectorElementType();
5115 MVT LVT = EVT;
Bill Wendling3b1141d2009-01-30 23:36:47 +00005116
Evan Cheng411fc172008-05-13 08:35:03 +00005117 if (InVec.getOpcode() == ISD::BIT_CONVERT) {
Duncan Sands92c43912008-06-06 12:08:01 +00005118 MVT BCVT = InVec.getOperand(0).getValueType();
Mon P Wang3c673102008-12-11 00:26:16 +00005119 if (!BCVT.isVector() || EVT.bitsGT(BCVT.getVectorElementType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005120 return SDValue();
Mon P Wang3c673102008-12-11 00:26:16 +00005121 if (VT.getVectorNumElements() != BCVT.getVectorNumElements())
5122 BCNumEltsChanged = true;
Evan Cheng411fc172008-05-13 08:35:03 +00005123 InVec = InVec.getOperand(0);
Duncan Sands92c43912008-06-06 12:08:01 +00005124 EVT = BCVT.getVectorElementType();
Evan Cheng411fc172008-05-13 08:35:03 +00005125 NewLoad = true;
5126 }
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005127
Evan Cheng411fc172008-05-13 08:35:03 +00005128 LoadSDNode *LN0 = NULL;
Bill Wendling3b1141d2009-01-30 23:36:47 +00005129 if (ISD::isNormalLoad(InVec.getNode())) {
Evan Cheng411fc172008-05-13 08:35:03 +00005130 LN0 = cast<LoadSDNode>(InVec);
Bill Wendling3b1141d2009-01-30 23:36:47 +00005131 } else if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR &&
5132 InVec.getOperand(0).getValueType() == EVT &&
5133 ISD::isNormalLoad(InVec.getOperand(0).getNode())) {
Evan Cheng411fc172008-05-13 08:35:03 +00005134 LN0 = cast<LoadSDNode>(InVec.getOperand(0));
5135 } else if (InVec.getOpcode() == ISD::VECTOR_SHUFFLE) {
5136 // (vextract (vector_shuffle (load $addr), v2, <1, u, u, u>), 1)
5137 // =>
5138 // (load $addr+1*size)
Mon P Wang3c673102008-12-11 00:26:16 +00005139
5140 // If the bit convert changed the number of elements, it is unsafe
5141 // to examine the mask.
5142 if (BCNumEltsChanged)
5143 return SDValue();
Evan Cheng411fc172008-05-13 08:35:03 +00005144 unsigned Idx = cast<ConstantSDNode>(InVec.getOperand(2).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005145 getOperand(Elt))->getZExtValue();
Evan Cheng411fc172008-05-13 08:35:03 +00005146 unsigned NumElems = InVec.getOperand(2).getNumOperands();
5147 InVec = (Idx < NumElems) ? InVec.getOperand(0) : InVec.getOperand(1);
5148 if (InVec.getOpcode() == ISD::BIT_CONVERT)
5149 InVec = InVec.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00005150 if (ISD::isNormalLoad(InVec.getNode())) {
Evan Cheng411fc172008-05-13 08:35:03 +00005151 LN0 = cast<LoadSDNode>(InVec);
5152 Elt = (Idx < NumElems) ? Idx : Idx - NumElems;
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005153 }
5154 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00005155
Duncan Sandsc218a5a2008-06-15 20:12:31 +00005156 if (!LN0 || !LN0->hasOneUse() || LN0->isVolatile())
Dan Gohman8181bd12008-07-27 21:46:04 +00005157 return SDValue();
Evan Cheng411fc172008-05-13 08:35:03 +00005158
5159 unsigned Align = LN0->getAlignment();
5160 if (NewLoad) {
5161 // Check the resultant load doesn't need a higher alignment than the
5162 // original load.
Bill Wendling3b1141d2009-01-30 23:36:47 +00005163 unsigned NewAlign =
5164 TLI.getTargetData()->getABITypeAlignment(LVT.getTypeForMVT());
5165
Dan Gohman52c51aa2009-01-28 17:46:25 +00005166 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, LVT))
Dan Gohman8181bd12008-07-27 21:46:04 +00005167 return SDValue();
Bill Wendling3b1141d2009-01-30 23:36:47 +00005168
Evan Cheng411fc172008-05-13 08:35:03 +00005169 Align = NewAlign;
5170 }
5171
Dan Gohman8181bd12008-07-27 21:46:04 +00005172 SDValue NewPtr = LN0->getBasePtr();
Evan Cheng411fc172008-05-13 08:35:03 +00005173 if (Elt) {
Duncan Sands92c43912008-06-06 12:08:01 +00005174 unsigned PtrOff = LVT.getSizeInBits() * Elt / 8;
5175 MVT PtrType = NewPtr.getValueType();
Evan Cheng411fc172008-05-13 08:35:03 +00005176 if (TLI.isBigEndian())
Duncan Sands92c43912008-06-06 12:08:01 +00005177 PtrOff = VT.getSizeInBits() / 8 - PtrOff;
Bill Wendling3b1141d2009-01-30 23:36:47 +00005178 NewPtr = DAG.getNode(ISD::ADD, N->getDebugLoc(), PtrType, NewPtr,
Evan Cheng411fc172008-05-13 08:35:03 +00005179 DAG.getConstant(PtrOff, PtrType));
5180 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00005181
5182 return DAG.getLoad(LVT, N->getDebugLoc(), LN0->getChain(), NewPtr,
Evan Cheng411fc172008-05-13 08:35:03 +00005183 LN0->getSrcValue(), LN0->getSrcValueOffset(),
5184 LN0->isVolatile(), Align);
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005185 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00005186
Dan Gohman8181bd12008-07-27 21:46:04 +00005187 return SDValue();
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005188}
Evan Chengd7ba7ed2007-10-06 08:19:55 +00005189
Dan Gohman8181bd12008-07-27 21:46:04 +00005190SDValue DAGCombiner::visitBUILD_VECTOR(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005191 unsigned NumInScalars = N->getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00005192 MVT VT = N->getValueType(0);
5193 unsigned NumElts = VT.getVectorNumElements();
5194 MVT EltType = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005195
5196 // Check to see if this is a BUILD_VECTOR of a bunch of EXTRACT_VECTOR_ELT
5197 // operations. If so, and if the EXTRACT_VECTOR_ELT vector inputs come from
5198 // at most two distinct vectors, turn this into a shuffle node.
Dan Gohman8181bd12008-07-27 21:46:04 +00005199 SDValue VecIn1, VecIn2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005200 for (unsigned i = 0; i != NumInScalars; ++i) {
5201 // Ignore undef inputs.
5202 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
5203
5204 // If this input is something other than a EXTRACT_VECTOR_ELT with a
5205 // constant index, bail out.
5206 if (N->getOperand(i).getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
5207 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005208 VecIn1 = VecIn2 = SDValue(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005209 break;
5210 }
5211
5212 // If the input vector type disagrees with the result of the build_vector,
5213 // we can't make a shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00005214 SDValue ExtractedFromVec = N->getOperand(i).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005215 if (ExtractedFromVec.getValueType() != VT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005216 VecIn1 = VecIn2 = SDValue(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005217 break;
5218 }
5219
5220 // Otherwise, remember this. We allow up to two distinct input vectors.
5221 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
5222 continue;
5223
Gabor Greif1c80d112008-08-28 21:40:38 +00005224 if (VecIn1.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005225 VecIn1 = ExtractedFromVec;
Gabor Greif1c80d112008-08-28 21:40:38 +00005226 } else if (VecIn2.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005227 VecIn2 = ExtractedFromVec;
5228 } else {
5229 // Too many inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005230 VecIn1 = VecIn2 = SDValue(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005231 break;
5232 }
5233 }
5234
5235 // If everything is good, we can make a shuffle operation.
Gabor Greif1c80d112008-08-28 21:40:38 +00005236 if (VecIn1.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005237 SmallVector<SDValue, 8> BuildVecIndices;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005238 for (unsigned i = 0; i != NumInScalars; ++i) {
5239 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
Bill Wendling3b1141d2009-01-30 23:36:47 +00005240 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF,
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005241 N->getDebugLoc(),
Bill Wendling3b1141d2009-01-30 23:36:47 +00005242 TLI.getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005243 continue;
5244 }
5245
Dan Gohman8181bd12008-07-27 21:46:04 +00005246 SDValue Extract = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005247
5248 // If extracting from the first vector, just use the index directly.
5249 if (Extract.getOperand(0) == VecIn1) {
5250 BuildVecIndices.push_back(Extract.getOperand(1));
5251 continue;
5252 }
5253
5254 // Otherwise, use InIdx + VecSize
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005255 unsigned Idx =
5256 cast<ConstantSDNode>(Extract.getOperand(1))->getZExtValue();
Chris Lattner5872a362008-01-17 07:00:52 +00005257 BuildVecIndices.push_back(DAG.getIntPtrConstant(Idx+NumInScalars));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005258 }
5259
5260 // Add count and size info.
Duncan Sands92c43912008-06-06 12:08:01 +00005261 MVT BuildVecVT = MVT::getVectorVT(TLI.getPointerTy(), NumElts);
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005262 if (!TLI.isTypeLegal(BuildVecVT) && LegalTypes)
5263 return SDValue();
5264
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 // Return the new VECTOR_SHUFFLE node.
Dan Gohman8181bd12008-07-27 21:46:04 +00005266 SDValue Ops[5];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005267 Ops[0] = VecIn1;
Gabor Greif1c80d112008-08-28 21:40:38 +00005268 if (VecIn2.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005269 Ops[1] = VecIn2;
5270 } else {
5271 // Use an undef build_vector as input for the second operand.
Dan Gohman8181bd12008-07-27 21:46:04 +00005272 std::vector<SDValue> UnOps(NumInScalars,
Bill Wendling55b2b9d2009-02-01 11:19:36 +00005273 DAG.getNode(ISD::UNDEF, N->getDebugLoc(),
5274 EltType));
Bill Wendling3b1141d2009-01-30 23:36:47 +00005275 Ops[1] = DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276 &UnOps[0], UnOps.size());
Gabor Greif1c80d112008-08-28 21:40:38 +00005277 AddToWorkList(Ops[1].getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005278 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00005279
5280 Ops[2] = DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), BuildVecVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005281 &BuildVecIndices[0], BuildVecIndices.size());
Bill Wendling3b1141d2009-01-30 23:36:47 +00005282 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getDebugLoc(), VT, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283 }
5284
Dan Gohman8181bd12008-07-27 21:46:04 +00005285 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005286}
5287
Dan Gohman8181bd12008-07-27 21:46:04 +00005288SDValue DAGCombiner::visitCONCAT_VECTORS(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005289 // TODO: Check to see if this is a CONCAT_VECTORS of a bunch of
5290 // EXTRACT_SUBVECTOR operations. If so, and if the EXTRACT_SUBVECTOR vector
5291 // inputs come from at most two distinct vectors, turn this into a shuffle
5292 // node.
5293
5294 // If we only have one input vector, we don't need to do any concatenation.
Bill Wendling3b1141d2009-01-30 23:36:47 +00005295 if (N->getNumOperands() == 1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005296 return N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005297
Dan Gohman8181bd12008-07-27 21:46:04 +00005298 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005299}
5300
Dan Gohman8181bd12008-07-27 21:46:04 +00005301SDValue DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
5302 SDValue ShufMask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005303 unsigned NumElts = ShufMask.getNumOperands();
5304
Mon P Wangbff5d9c2008-11-10 04:46:22 +00005305 SDValue N0 = N->getOperand(0);
5306 SDValue N1 = N->getOperand(1);
5307
5308 assert(N0.getValueType().getVectorNumElements() == NumElts &&
5309 "Vector shuffle must be normalized in DAG");
5310
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005311 // If the shuffle mask is an identity operation on the LHS, return the LHS.
5312 bool isIdentity = true;
5313 for (unsigned i = 0; i != NumElts; ++i) {
5314 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005315 cast<ConstantSDNode>(ShufMask.getOperand(i))->getZExtValue() != i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005316 isIdentity = false;
5317 break;
5318 }
5319 }
5320 if (isIdentity) return N->getOperand(0);
5321
5322 // If the shuffle mask is an identity operation on the RHS, return the RHS.
5323 isIdentity = true;
5324 for (unsigned i = 0; i != NumElts; ++i) {
5325 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005326 cast<ConstantSDNode>(ShufMask.getOperand(i))->getZExtValue() !=
5327 i+NumElts) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005328 isIdentity = false;
5329 break;
5330 }
5331 }
5332 if (isIdentity) return N->getOperand(1);
5333
5334 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
5335 // needed at all.
5336 bool isUnary = true;
5337 bool isSplat = true;
5338 int VecNum = -1;
5339 unsigned BaseIdx = 0;
5340 for (unsigned i = 0; i != NumElts; ++i)
5341 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005342 unsigned Idx=cast<ConstantSDNode>(ShufMask.getOperand(i))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005343 int V = (Idx < NumElts) ? 0 : 1;
5344 if (VecNum == -1) {
5345 VecNum = V;
5346 BaseIdx = Idx;
5347 } else {
5348 if (BaseIdx != Idx)
5349 isSplat = false;
5350 if (VecNum != V) {
5351 isUnary = false;
5352 break;
5353 }
5354 }
5355 }
5356
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357 // Normalize unary shuffle so the RHS is undef.
5358 if (isUnary && VecNum == 1)
5359 std::swap(N0, N1);
5360
5361 // If it is a splat, check if the argument vector is a build_vector with
5362 // all scalar elements the same.
5363 if (isSplat) {
Gabor Greif1c80d112008-08-28 21:40:38 +00005364 SDNode *V = N0.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005365
5366 // If this is a bit convert that changes the element type of the vector but
5367 // not the number of vector elements, look through it. Be careful not to
5368 // look though conversions that change things like v4f32 to v2f64.
5369 if (V->getOpcode() == ISD::BIT_CONVERT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005370 SDValue ConvInput = V->getOperand(0);
Evan Cheng76b20d12008-07-22 20:42:56 +00005371 if (ConvInput.getValueType().isVector() &&
5372 ConvInput.getValueType().getVectorNumElements() == NumElts)
Gabor Greif1c80d112008-08-28 21:40:38 +00005373 V = ConvInput.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005374 }
5375
5376 if (V->getOpcode() == ISD::BUILD_VECTOR) {
5377 unsigned NumElems = V->getNumOperands();
5378 if (NumElems > BaseIdx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005379 SDValue Base;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005380 bool AllSame = true;
5381 for (unsigned i = 0; i != NumElems; ++i) {
5382 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
5383 Base = V->getOperand(i);
5384 break;
5385 }
5386 }
5387 // Splat of <u, u, u, u>, return <u, u, u, u>
Gabor Greif1c80d112008-08-28 21:40:38 +00005388 if (!Base.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005389 return N0;
5390 for (unsigned i = 0; i != NumElems; ++i) {
Evan Cheng8d68c2b2007-09-18 21:54:37 +00005391 if (V->getOperand(i) != Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005392 AllSame = false;
5393 break;
5394 }
5395 }
5396 // Splat of <x, x, x, x>, return <x, x, x, x>
5397 if (AllSame)
5398 return N0;
5399 }
5400 }
5401 }
5402
5403 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
5404 // into an undef.
5405 if (isUnary || N0 == N1) {
5406 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
5407 // first operand.
Dan Gohman8181bd12008-07-27 21:46:04 +00005408 SmallVector<SDValue, 8> MappedOps;
Bill Wendling3b1141d2009-01-30 23:36:47 +00005409
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005410 for (unsigned i = 0; i != NumElts; ++i) {
5411 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005412 cast<ConstantSDNode>(ShufMask.getOperand(i))->getZExtValue() <
5413 NumElts) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005414 MappedOps.push_back(ShufMask.getOperand(i));
5415 } else {
5416 unsigned NewIdx =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005417 cast<ConstantSDNode>(ShufMask.getOperand(i))->getZExtValue() -
5418 NumElts;
Duncan Sandsd3ace282008-07-21 10:20:31 +00005419 MappedOps.push_back(DAG.getConstant(NewIdx,
5420 ShufMask.getOperand(i).getValueType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005421 }
5422 }
Bill Wendling3b1141d2009-01-30 23:36:47 +00005423
5424 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5425 ShufMask.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005426 &MappedOps[0], MappedOps.size());
Gabor Greif1c80d112008-08-28 21:40:38 +00005427 AddToWorkList(ShufMask.getNode());
Bill Wendling3b1141d2009-01-30 23:36:47 +00005428 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getDebugLoc(),
5429 N->getValueType(0), N0,
Bill Wendling55b2b9d2009-02-01 11:19:36 +00005430 DAG.getNode(ISD::UNDEF, N->getDebugLoc(),
5431 N->getValueType(0)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005432 ShufMask);
5433 }
5434
Dan Gohman8181bd12008-07-27 21:46:04 +00005435 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005436}
5437
5438/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
5439/// an AND to a vector_shuffle with the destination vector and a zero vector.
5440/// e.g. AND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
5441/// vector_shuffle V, Zero, <0, 4, 2, 4>
Dan Gohman8181bd12008-07-27 21:46:04 +00005442SDValue DAGCombiner::XformToShuffleWithZero(SDNode *N) {
5443 SDValue LHS = N->getOperand(0);
5444 SDValue RHS = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005445 if (N->getOpcode() == ISD::AND) {
5446 if (RHS.getOpcode() == ISD::BIT_CONVERT)
5447 RHS = RHS.getOperand(0);
5448 if (RHS.getOpcode() == ISD::BUILD_VECTOR) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005449 std::vector<SDValue> IdxOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005450 unsigned NumOps = RHS.getNumOperands();
5451 unsigned NumElts = NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005452 for (unsigned i = 0; i != NumElts; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005453 SDValue Elt = RHS.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005454 if (!isa<ConstantSDNode>(Elt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005455 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005456 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
Duncan Sands193c2bd2008-10-19 14:58:05 +00005457 IdxOps.push_back(DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005458 else if (cast<ConstantSDNode>(Elt)->isNullValue())
Duncan Sands193c2bd2008-10-19 14:58:05 +00005459 IdxOps.push_back(DAG.getIntPtrConstant(NumElts));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005460 else
Dan Gohman8181bd12008-07-27 21:46:04 +00005461 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005462 }
5463
5464 // Let's see if the target supports this vector_shuffle.
Duncan Sands193c2bd2008-10-19 14:58:05 +00005465 if (!TLI.isVectorClearMaskLegal(IdxOps, TLI.getPointerTy(), DAG))
Dan Gohman8181bd12008-07-27 21:46:04 +00005466 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005467
5468 // Return the new VECTOR_SHUFFLE node.
Duncan Sands193c2bd2008-10-19 14:58:05 +00005469 MVT EVT = RHS.getValueType().getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00005470 MVT VT = MVT::getVectorVT(EVT, NumElts);
Evan Cheng4fdfdac2008-11-05 06:04:18 +00005471 MVT MaskVT = MVT::getVectorVT(TLI.getPointerTy(), NumElts);
Dan Gohman8181bd12008-07-27 21:46:04 +00005472 std::vector<SDValue> Ops;
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005473 LHS = DAG.getNode(ISD::BIT_CONVERT, LHS.getDebugLoc(), VT, LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005474 Ops.push_back(LHS);
Gabor Greif1c80d112008-08-28 21:40:38 +00005475 AddToWorkList(LHS.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00005476 std::vector<SDValue> ZeroOps(NumElts, DAG.getConstant(0, EVT));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005477 Ops.push_back(DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005478 VT, &ZeroOps[0], ZeroOps.size()));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005479 Ops.push_back(DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005480 MaskVT, &IdxOps[0], IdxOps.size()));
5481 SDValue Result = DAG.getNode(ISD::VECTOR_SHUFFLE, N->getDebugLoc(),
5482 VT, &Ops[0], Ops.size());
5483
Dan Gohman4c219902008-07-16 16:13:58 +00005484 if (VT != N->getValueType(0))
Bill Wendlinge64b4632009-01-30 23:59:18 +00005485 Result = DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
5486 N->getValueType(0), Result);
5487
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005488 return Result;
5489 }
5490 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005491
Dan Gohman8181bd12008-07-27 21:46:04 +00005492 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493}
5494
5495/// SimplifyVBinOp - Visit a binary vector operation, like ADD.
Dan Gohman8181bd12008-07-27 21:46:04 +00005496SDValue DAGCombiner::SimplifyVBinOp(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005497 // After legalize, the target may be depending on adds and other
5498 // binary ops to provide legal ways to construct constants or other
5499 // things. Simplifying them may result in a loss of legality.
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005500 if (LegalOperations) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005501
Duncan Sands92c43912008-06-06 12:08:01 +00005502 MVT VT = N->getValueType(0);
5503 assert(VT.isVector() && "SimplifyVBinOp only works on vectors!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005504
Duncan Sands92c43912008-06-06 12:08:01 +00005505 MVT EltType = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005506 SDValue LHS = N->getOperand(0);
5507 SDValue RHS = N->getOperand(1);
5508 SDValue Shuffle = XformToShuffleWithZero(N);
Gabor Greif1c80d112008-08-28 21:40:38 +00005509 if (Shuffle.getNode()) return Shuffle;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005510
5511 // If the LHS and RHS are BUILD_VECTOR nodes, see if we can constant fold
5512 // this operation.
5513 if (LHS.getOpcode() == ISD::BUILD_VECTOR &&
5514 RHS.getOpcode() == ISD::BUILD_VECTOR) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005515 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005516 for (unsigned i = 0, e = LHS.getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005517 SDValue LHSOp = LHS.getOperand(i);
5518 SDValue RHSOp = RHS.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005519 // If these two elements can't be folded, bail out.
5520 if ((LHSOp.getOpcode() != ISD::UNDEF &&
5521 LHSOp.getOpcode() != ISD::Constant &&
5522 LHSOp.getOpcode() != ISD::ConstantFP) ||
5523 (RHSOp.getOpcode() != ISD::UNDEF &&
5524 RHSOp.getOpcode() != ISD::Constant &&
5525 RHSOp.getOpcode() != ISD::ConstantFP))
5526 break;
Bill Wendlinge64b4632009-01-30 23:59:18 +00005527
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005528 // Can't fold divide by zero.
5529 if (N->getOpcode() == ISD::SDIV || N->getOpcode() == ISD::UDIV ||
5530 N->getOpcode() == ISD::FDIV) {
5531 if ((RHSOp.getOpcode() == ISD::Constant &&
Gabor Greif1c80d112008-08-28 21:40:38 +00005532 cast<ConstantSDNode>(RHSOp.getNode())->isNullValue()) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005533 (RHSOp.getOpcode() == ISD::ConstantFP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00005534 cast<ConstantFPSDNode>(RHSOp.getNode())->getValueAPF().isZero()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005535 break;
5536 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005537
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005538 Ops.push_back(DAG.getNode(N->getOpcode(), LHS.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005539 EltType, LHSOp, RHSOp));
Gabor Greif1c80d112008-08-28 21:40:38 +00005540 AddToWorkList(Ops.back().getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005541 assert((Ops.back().getOpcode() == ISD::UNDEF ||
5542 Ops.back().getOpcode() == ISD::Constant ||
5543 Ops.back().getOpcode() == ISD::ConstantFP) &&
5544 "Scalar binop didn't fold!");
5545 }
5546
5547 if (Ops.size() == LHS.getNumOperands()) {
Duncan Sands92c43912008-06-06 12:08:01 +00005548 MVT VT = LHS.getValueType();
Bill Wendlinge64b4632009-01-30 23:59:18 +00005549 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), VT,
5550 &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005551 }
5552 }
5553
Dan Gohman8181bd12008-07-27 21:46:04 +00005554 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005555}
5556
Bill Wendlinge64b4632009-01-30 23:59:18 +00005557SDValue DAGCombiner::SimplifySelect(DebugLoc DL, SDValue N0,
5558 SDValue N1, SDValue N2){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005559 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
5560
Bill Wendlinge64b4632009-01-30 23:59:18 +00005561 SDValue SCC = SimplifySelectCC(DL, N0.getOperand(0), N0.getOperand(1), N1, N2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005562 cast<CondCodeSDNode>(N0.getOperand(2))->get());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005563
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005564 // If we got a simplified select_cc node back from SimplifySelectCC, then
5565 // break it down into a new SETCC node, and a new SELECT node, and then return
5566 // the SELECT node, since we were called with a SELECT node.
Gabor Greif1c80d112008-08-28 21:40:38 +00005567 if (SCC.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005568 // Check to see if we got a select_cc back (to turn into setcc/select).
5569 // Otherwise, just return whatever node we got back, like fabs.
5570 if (SCC.getOpcode() == ISD::SELECT_CC) {
Bill Wendlinge64b4632009-01-30 23:59:18 +00005571 SDValue SETCC = DAG.getNode(ISD::SETCC, N0.getDebugLoc(),
5572 N0.getValueType(),
5573 SCC.getOperand(0), SCC.getOperand(1),
5574 SCC.getOperand(4));
Gabor Greif1c80d112008-08-28 21:40:38 +00005575 AddToWorkList(SETCC.getNode());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005576 return DAG.getNode(ISD::SELECT, SCC.getDebugLoc(), SCC.getValueType(),
5577 SCC.getOperand(2), SCC.getOperand(3), SETCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005578 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005580 return SCC;
5581 }
Dan Gohman8181bd12008-07-27 21:46:04 +00005582 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005583}
5584
5585/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
5586/// are the two values being selected between, see if we can simplify the
5587/// select. Callers of this should assume that TheSelect is deleted if this
5588/// returns true. As such, they should return the appropriate thing (e.g. the
5589/// node) back to the top-level of the DAG combiner loop to avoid it being
5590/// looked at.
Dan Gohman8181bd12008-07-27 21:46:04 +00005591bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDValue LHS,
5592 SDValue RHS) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005593
5594 // If this is a select from two identical things, try to pull the operation
5595 // through the select.
5596 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
5597 // If this is a load and the token chain is identical, replace the select
5598 // of two loads with a load through a select of the address to load from.
5599 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
5600 // constants have been dropped into the constant pool.
5601 if (LHS.getOpcode() == ISD::LOAD &&
Duncan Sands2418bec2008-06-13 19:07:40 +00005602 // Do not let this transformation reduce the number of volatile loads.
5603 !cast<LoadSDNode>(LHS)->isVolatile() &&
5604 !cast<LoadSDNode>(RHS)->isVolatile() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005605 // Token chains must be identical.
5606 LHS.getOperand(0) == RHS.getOperand(0)) {
5607 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
5608 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
5609
5610 // If this is an EXTLOAD, the VT's must match.
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005611 if (LLD->getMemoryVT() == RLD->getMemoryVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005612 // FIXME: this conflates two src values, discarding one. This is not
5613 // the right thing to do, but nothing uses srcvalues now. When they do,
5614 // turn SrcValue into a list of locations.
Dan Gohman8181bd12008-07-27 21:46:04 +00005615 SDValue Addr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005616 if (TheSelect->getOpcode() == ISD::SELECT) {
5617 // Check that the condition doesn't reach either load. If so, folding
5618 // this will induce a cycle into the DAG.
Gabor Greif1c80d112008-08-28 21:40:38 +00005619 if (!LLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5620 !RLD->isPredecessorOf(TheSelect->getOperand(0).getNode())) {
Bill Wendlinge64b4632009-01-30 23:59:18 +00005621 Addr = DAG.getNode(ISD::SELECT, TheSelect->getDebugLoc(),
5622 LLD->getBasePtr().getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005623 TheSelect->getOperand(0), LLD->getBasePtr(),
5624 RLD->getBasePtr());
5625 }
5626 } else {
5627 // Check that the condition doesn't reach either load. If so, folding
5628 // this will induce a cycle into the DAG.
Gabor Greif1c80d112008-08-28 21:40:38 +00005629 if (!LLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5630 !RLD->isPredecessorOf(TheSelect->getOperand(0).getNode()) &&
5631 !LLD->isPredecessorOf(TheSelect->getOperand(1).getNode()) &&
5632 !RLD->isPredecessorOf(TheSelect->getOperand(1).getNode())) {
Bill Wendlinge64b4632009-01-30 23:59:18 +00005633 Addr = DAG.getNode(ISD::SELECT_CC, TheSelect->getDebugLoc(),
5634 LLD->getBasePtr().getValueType(),
5635 TheSelect->getOperand(0),
5636 TheSelect->getOperand(1),
5637 LLD->getBasePtr(), RLD->getBasePtr(),
5638 TheSelect->getOperand(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005639 }
5640 }
5641
Gabor Greif1c80d112008-08-28 21:40:38 +00005642 if (Addr.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005643 SDValue Load;
Bill Wendlinge64b4632009-01-30 23:59:18 +00005644 if (LLD->getExtensionType() == ISD::NON_EXTLOAD) {
5645 Load = DAG.getLoad(TheSelect->getValueType(0),
5646 TheSelect->getDebugLoc(),
5647 LLD->getChain(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005648 Addr,LLD->getSrcValue(),
5649 LLD->getSrcValueOffset(),
5650 LLD->isVolatile(),
5651 LLD->getAlignment());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005652 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005653 Load = DAG.getExtLoad(LLD->getExtensionType(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005654 TheSelect->getDebugLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005655 TheSelect->getValueType(0),
5656 LLD->getChain(), Addr, LLD->getSrcValue(),
5657 LLD->getSrcValueOffset(),
Dan Gohman9a4c92c2008-01-30 00:15:11 +00005658 LLD->getMemoryVT(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005659 LLD->isVolatile(),
5660 LLD->getAlignment());
5661 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005662
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005663 // Users of the select now use the result of the load.
5664 CombineTo(TheSelect, Load);
5665
5666 // Users of the old loads now use the new load's chain. We know the
5667 // old-load value is dead now.
Gabor Greif1c80d112008-08-28 21:40:38 +00005668 CombineTo(LHS.getNode(), Load.getValue(0), Load.getValue(1));
5669 CombineTo(RHS.getNode(), Load.getValue(0), Load.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005670 return true;
5671 }
5672 }
5673 }
5674 }
5675
5676 return false;
5677}
5678
Bill Wendlinge64b4632009-01-30 23:59:18 +00005679SDValue DAGCombiner::SimplifySelectCC(DebugLoc DL, SDValue N0, SDValue N1,
Dan Gohman8181bd12008-07-27 21:46:04 +00005680 SDValue N2, SDValue N3,
5681 ISD::CondCode CC, bool NotExtCompare) {
Duncan Sands92c43912008-06-06 12:08:01 +00005682 MVT VT = N2.getValueType();
Gabor Greif1c80d112008-08-28 21:40:38 +00005683 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
5684 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
5685 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005686
5687 // Determine if the condition we're dealing with is constant
Duncan Sands4a361272009-01-01 15:52:00 +00005688 SDValue SCC = SimplifySetCC(TLI.getSetCCResultType(N0.getValueType()),
5689 N0, N1, CC, false);
Gabor Greif1c80d112008-08-28 21:40:38 +00005690 if (SCC.getNode()) AddToWorkList(SCC.getNode());
5691 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005692
5693 // fold select_cc true, x, y -> x
Dan Gohman9d24dc72008-03-13 22:13:53 +00005694 if (SCCC && !SCCC->isNullValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005695 return N2;
5696 // fold select_cc false, x, y -> y
Dan Gohman9d24dc72008-03-13 22:13:53 +00005697 if (SCCC && SCCC->isNullValue())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005698 return N3;
5699
5700 // Check to see if we can simplify the select into an fabs node
5701 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
5702 // Allow either -0.0 or 0.0
Dale Johannesen7f2c1d12007-08-25 22:10:57 +00005703 if (CFP->getValueAPF().isZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005704 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
5705 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
5706 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
5707 N2 == N3.getOperand(0))
Bill Wendlinge64b4632009-01-30 23:59:18 +00005708 return DAG.getNode(ISD::FABS, DL, VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005709
5710 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
5711 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
5712 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
5713 N2.getOperand(0) == N3)
Bill Wendlinge64b4632009-01-30 23:59:18 +00005714 return DAG.getNode(ISD::FABS, DL, VT, N3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005715 }
5716 }
5717
5718 // Check to see if we can perform the "gzip trick", transforming
Bill Wendlinge64b4632009-01-30 23:59:18 +00005719 // (select_cc setlt X, 0, A, 0) -> (and (sra X, (sub size(X), 1), A)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005720 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Duncan Sands92c43912008-06-06 12:08:01 +00005721 N0.getValueType().isInteger() &&
5722 N2.getValueType().isInteger() &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00005723 (N1C->isNullValue() || // (a < 0) ? b : 0
5724 (N1C->getAPIntValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Duncan Sands92c43912008-06-06 12:08:01 +00005725 MVT XType = N0.getValueType();
5726 MVT AType = N2.getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00005727 if (XType.bitsGE(AType)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005728 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
5729 // single-bit constant.
Dan Gohman9d24dc72008-03-13 22:13:53 +00005730 if (N2C && ((N2C->getAPIntValue() & (N2C->getAPIntValue()-1)) == 0)) {
5731 unsigned ShCtV = N2C->getAPIntValue().logBase2();
Duncan Sands92c43912008-06-06 12:08:01 +00005732 ShCtV = XType.getSizeInBits()-ShCtV-1;
Duncan Sands7d9e3612009-01-31 15:50:11 +00005733 SDValue ShCt = DAG.getConstant(ShCtV, getShiftAmountTy());
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005734 SDValue Shift = DAG.getNode(ISD::SRL, N0.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005735 XType, N0, ShCt);
Gabor Greif1c80d112008-08-28 21:40:38 +00005736 AddToWorkList(Shift.getNode());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005737
Duncan Sandsec142ee2008-06-08 20:54:56 +00005738 if (XType.bitsGT(AType)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005739 Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
Gabor Greif1c80d112008-08-28 21:40:38 +00005740 AddToWorkList(Shift.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005741 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005742
5743 return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005744 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005745
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005746 SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005747 XType, N0,
5748 DAG.getConstant(XType.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00005749 getShiftAmountTy()));
Gabor Greif1c80d112008-08-28 21:40:38 +00005750 AddToWorkList(Shift.getNode());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005751
Duncan Sandsec142ee2008-06-08 20:54:56 +00005752 if (XType.bitsGT(AType)) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005753 Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
Gabor Greif1c80d112008-08-28 21:40:38 +00005754 AddToWorkList(Shift.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005755 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005756
5757 return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005758 }
5759 }
5760
5761 // fold select C, 16, 0 -> shl C, 4
Dan Gohman9d24dc72008-03-13 22:13:53 +00005762 if (N2C && N3C && N3C->isNullValue() && N2C->getAPIntValue().isPowerOf2() &&
Duncan Sands8cf4a822008-11-23 15:47:28 +00005763 TLI.getBooleanContents() == TargetLowering::ZeroOrOneBooleanContent) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005764
5765 // If the caller doesn't want us to simplify this into a zext of a compare,
5766 // don't do it.
Dan Gohman9d24dc72008-03-13 22:13:53 +00005767 if (NotExtCompare && N2C->getAPIntValue() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00005768 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005769
5770 // Get a SetCC of the condition
5771 // FIXME: Should probably make sure that setcc is legal if we ever have a
5772 // target where it isn't.
Dan Gohman8181bd12008-07-27 21:46:04 +00005773 SDValue Temp, SCC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005774 // cast from setcc result type to select result type
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005775 if (LegalTypes) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005776 SCC = DAG.getSetCC(DL, TLI.getSetCCResultType(N0.getValueType()),
Duncan Sands4a361272009-01-01 15:52:00 +00005777 N0, N1, CC);
Duncan Sandsec142ee2008-06-08 20:54:56 +00005778 if (N2.getValueType().bitsLT(SCC.getValueType()))
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005779 Temp = DAG.getZeroExtendInReg(SCC, N2.getDebugLoc(), N2.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005780 else
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005781 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005782 N2.getValueType(), SCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005783 } else {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005784 SCC = DAG.getSetCC(N0.getDebugLoc(), MVT::i1, N0, N1, CC);
5785 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005786 N2.getValueType(), SCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005787 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005788
Gabor Greif1c80d112008-08-28 21:40:38 +00005789 AddToWorkList(SCC.getNode());
5790 AddToWorkList(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005791
Dan Gohman9d24dc72008-03-13 22:13:53 +00005792 if (N2C->getAPIntValue() == 1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005793 return Temp;
Bill Wendlinge64b4632009-01-30 23:59:18 +00005794
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005795 // shl setcc result by log2 n2c
Bill Wendlinge64b4632009-01-30 23:59:18 +00005796 return DAG.getNode(ISD::SHL, DL, N2.getValueType(), Temp,
Dan Gohman9d24dc72008-03-13 22:13:53 +00005797 DAG.getConstant(N2C->getAPIntValue().logBase2(),
Duncan Sands7d9e3612009-01-31 15:50:11 +00005798 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005799 }
5800
5801 // Check to see if this is the equivalent of setcc
5802 // FIXME: Turn all of these into setcc if setcc if setcc is legal
5803 // otherwise, go ahead with the folds.
Dan Gohman9d24dc72008-03-13 22:13:53 +00005804 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getAPIntValue() == 1ULL)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005805 MVT XType = N0.getValueType();
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005806 if (!LegalOperations ||
Duncan Sands4a361272009-01-01 15:52:00 +00005807 TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultType(XType))) {
Bill Wendlinge64b4632009-01-30 23:59:18 +00005808 SDValue Res = DAG.getSetCC(DL, TLI.getSetCCResultType(XType), N0, N1, CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005809 if (Res.getValueType() != VT)
Bill Wendlinge64b4632009-01-30 23:59:18 +00005810 Res = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005811 return Res;
5812 }
5813
Bill Wendlinge64b4632009-01-30 23:59:18 +00005814 // fold (seteq X, 0) -> (srl (ctlz X, log2(size(X))))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005815 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005816 (!LegalOperations ||
Duncan Sands6ae1a0632008-06-14 17:48:34 +00005817 TLI.isOperationLegal(ISD::CTLZ, XType))) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005818 SDValue Ctlz = DAG.getNode(ISD::CTLZ, N0.getDebugLoc(), XType, N0);
Bill Wendlinge64b4632009-01-30 23:59:18 +00005819 return DAG.getNode(ISD::SRL, DL, XType, Ctlz,
Duncan Sands92c43912008-06-06 12:08:01 +00005820 DAG.getConstant(Log2_32(XType.getSizeInBits()),
Duncan Sands7d9e3612009-01-31 15:50:11 +00005821 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005822 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005823 // fold (setgt X, 0) -> (srl (and (-X, ~X), size(X)-1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005824 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
Bill Wendlinge64b4632009-01-30 23:59:18 +00005825 SDValue NegN0 = DAG.getNode(ISD::SUB, N0.getDebugLoc(),
5826 XType, DAG.getConstant(0, XType), N0);
Bill Wendlingfcfb47d2009-01-30 23:03:19 +00005827 SDValue NotN0 = DAG.getNOT(N0.getDebugLoc(), N0, XType);
Bill Wendlinge64b4632009-01-30 23:59:18 +00005828 return DAG.getNode(ISD::SRL, DL, XType,
Bill Wendling55b2b9d2009-02-01 11:19:36 +00005829 DAG.getNode(ISD::AND, DL, XType, NegN0, NotN0),
Duncan Sands92c43912008-06-06 12:08:01 +00005830 DAG.getConstant(XType.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00005831 getShiftAmountTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005832 }
Bill Wendlinge64b4632009-01-30 23:59:18 +00005833 // fold (setgt X, -1) -> (xor (srl (X, size(X)-1), 1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005834 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005835 SDValue Sign = DAG.getNode(ISD::SRL, N0.getDebugLoc(), XType, N0,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005836 DAG.getConstant(XType.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00005837 getShiftAmountTy()));
Bill Wendlinge64b4632009-01-30 23:59:18 +00005838 return DAG.getNode(ISD::XOR, DL, XType, Sign, DAG.getConstant(1, XType));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005839 }
5840 }
5841
5842 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
5843 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
5844 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
5845 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1) &&
Duncan Sands92c43912008-06-06 12:08:01 +00005846 N2.getOperand(0) == N1 && N0.getValueType().isInteger()) {
5847 MVT XType = N0.getValueType();
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005848 SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(), XType, N0,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005849 DAG.getConstant(XType.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00005850 getShiftAmountTy()));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005851 SDValue Add = DAG.getNode(ISD::ADD, N0.getDebugLoc(), XType,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005852 N0, Shift);
Gabor Greif1c80d112008-08-28 21:40:38 +00005853 AddToWorkList(Shift.getNode());
5854 AddToWorkList(Add.getNode());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005855 return DAG.getNode(ISD::XOR, DL, XType, Add, Shift);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005856 }
5857 // Check to see if this is an integer abs. select_cc setgt X, -1, X, -X ->
5858 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
5859 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT &&
5860 N0 == N2 && N3.getOpcode() == ISD::SUB && N0 == N3.getOperand(1)) {
5861 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N3.getOperand(0))) {
Duncan Sands92c43912008-06-06 12:08:01 +00005862 MVT XType = N0.getValueType();
5863 if (SubC->isNullValue() && XType.isInteger()) {
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005864 SDValue Shift = DAG.getNode(ISD::SRA, N0.getDebugLoc(), XType,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005865 N0,
5866 DAG.getConstant(XType.getSizeInBits()-1,
Duncan Sands7d9e3612009-01-31 15:50:11 +00005867 getShiftAmountTy()));
Bill Wendlingbd0cd9f2009-01-31 03:12:48 +00005868 SDValue Add = DAG.getNode(ISD::ADD, N0.getDebugLoc(),
Bill Wendlinge64b4632009-01-30 23:59:18 +00005869 XType, N0, Shift);
Gabor Greif1c80d112008-08-28 21:40:38 +00005870 AddToWorkList(Shift.getNode());
5871 AddToWorkList(Add.getNode());
Bill Wendlinge64b4632009-01-30 23:59:18 +00005872 return DAG.getNode(ISD::XOR, DL, XType, Add, Shift);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005873 }
5874 }
5875 }
5876
Dan Gohman8181bd12008-07-27 21:46:04 +00005877 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005878}
5879
5880/// SimplifySetCC - This is a stub for TargetLowering::SimplifySetCC.
Dan Gohman8181bd12008-07-27 21:46:04 +00005881SDValue DAGCombiner::SimplifySetCC(MVT VT, SDValue N0,
5882 SDValue N1, ISD::CondCode Cond,
5883 bool foldBooleans) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005884 TargetLowering::DAGCombinerInfo
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005885 DagCombineInfo(DAG, Level == Unrestricted, false, this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005886 return TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo);
5887}
5888
5889/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
5890/// return a DAG expression to select that will generate the same value by
5891/// multiplying by a magic number. See:
5892/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00005893SDValue DAGCombiner::BuildSDIV(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005894 std::vector<SDNode*> Built;
Dan Gohman8181bd12008-07-27 21:46:04 +00005895 SDValue S = TLI.BuildSDIV(N, DAG, &Built);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005896
5897 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
5898 ii != ee; ++ii)
5899 AddToWorkList(*ii);
5900 return S;
5901}
5902
5903/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
5904/// return a DAG expression to select that will generate the same value by
5905/// multiplying by a magic number. See:
5906/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00005907SDValue DAGCombiner::BuildUDIV(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005908 std::vector<SDNode*> Built;
Dan Gohman8181bd12008-07-27 21:46:04 +00005909 SDValue S = TLI.BuildUDIV(N, DAG, &Built);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005910
5911 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
5912 ii != ee; ++ii)
5913 AddToWorkList(*ii);
5914 return S;
5915}
5916
5917/// FindBaseOffset - Return true if base is known not to alias with anything
5918/// but itself. Provides base object and offset as results.
Dan Gohman8181bd12008-07-27 21:46:04 +00005919static bool FindBaseOffset(SDValue Ptr, SDValue &Base, int64_t &Offset) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005920 // Assume it is a primitive operation.
5921 Base = Ptr; Offset = 0;
5922
5923 // If it's an adding a simple constant then integrate the offset.
5924 if (Base.getOpcode() == ISD::ADD) {
5925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
5926 Base = Base.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005927 Offset += C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005928 }
5929 }
5930
5931 // If it's any of the following then it can't alias with anything but itself.
5932 return isa<FrameIndexSDNode>(Base) ||
5933 isa<ConstantPoolSDNode>(Base) ||
5934 isa<GlobalAddressSDNode>(Base);
5935}
5936
5937/// isAlias - Return true if there is any possibility that the two addresses
5938/// overlap.
Dan Gohman8181bd12008-07-27 21:46:04 +00005939bool DAGCombiner::isAlias(SDValue Ptr1, int64_t Size1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005940 const Value *SrcValue1, int SrcValueOffset1,
Dan Gohman8181bd12008-07-27 21:46:04 +00005941 SDValue Ptr2, int64_t Size2,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005942 const Value *SrcValue2, int SrcValueOffset2) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005943 // If they are the same then they must be aliases.
5944 if (Ptr1 == Ptr2) return true;
5945
5946 // Gather base node and offset information.
Dan Gohman8181bd12008-07-27 21:46:04 +00005947 SDValue Base1, Base2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005948 int64_t Offset1, Offset2;
5949 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
5950 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
5951
5952 // If they have a same base address then...
Bill Wendlinge64b4632009-01-30 23:59:18 +00005953 if (Base1 == Base2)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005954 // Check to see if the addresses overlap.
Bill Wendlinge64b4632009-01-30 23:59:18 +00005955 return !((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005956
5957 // If we know both bases then they can't alias.
5958 if (KnownBase1 && KnownBase2) return false;
5959
5960 if (CombinerGlobalAA) {
5961 // Use alias analysis information.
Dan Gohmane142c2e2007-08-27 16:32:11 +00005962 int64_t MinOffset = std::min(SrcValueOffset1, SrcValueOffset2);
5963 int64_t Overlap1 = Size1 + SrcValueOffset1 - MinOffset;
5964 int64_t Overlap2 = Size2 + SrcValueOffset2 - MinOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005965 AliasAnalysis::AliasResult AAResult =
5966 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
5967 if (AAResult == AliasAnalysis::NoAlias)
5968 return false;
5969 }
5970
5971 // Otherwise we have to assume they alias.
5972 return true;
5973}
5974
5975/// FindAliasInfo - Extracts the relevant alias information from the memory
5976/// node. Returns true if the operand was a load.
5977bool DAGCombiner::FindAliasInfo(SDNode *N,
Dan Gohman8181bd12008-07-27 21:46:04 +00005978 SDValue &Ptr, int64_t &Size,
Bill Wendlinge64b4632009-01-30 23:59:18 +00005979 const Value *&SrcValue, int &SrcValueOffset) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005980 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5981 Ptr = LD->getBasePtr();
Duncan Sands92c43912008-06-06 12:08:01 +00005982 Size = LD->getMemoryVT().getSizeInBits() >> 3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005983 SrcValue = LD->getSrcValue();
5984 SrcValueOffset = LD->getSrcValueOffset();
5985 return true;
5986 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5987 Ptr = ST->getBasePtr();
Duncan Sands92c43912008-06-06 12:08:01 +00005988 Size = ST->getMemoryVT().getSizeInBits() >> 3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005989 SrcValue = ST->getSrcValue();
5990 SrcValueOffset = ST->getSrcValueOffset();
5991 } else {
5992 assert(0 && "FindAliasInfo expected a memory operand");
5993 }
5994
5995 return false;
5996}
5997
5998/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
5999/// looking for aliasing nodes and adding them to the Aliases vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006000void DAGCombiner::GatherAllAliases(SDNode *N, SDValue OriginalChain,
6001 SmallVector<SDValue, 8> &Aliases) {
6002 SmallVector<SDValue, 8> Chains; // List of chains to visit.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006003 std::set<SDNode *> Visited; // Visited node set.
6004
6005 // Get alias information for node.
Dan Gohman8181bd12008-07-27 21:46:04 +00006006 SDValue Ptr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006007 int64_t Size;
6008 const Value *SrcValue;
6009 int SrcValueOffset;
6010 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
6011
6012 // Starting off.
6013 Chains.push_back(OriginalChain);
6014
6015 // Look at each chain and determine if it is an alias. If so, add it to the
6016 // aliases list. If not, then continue up the chain looking for the next
6017 // candidate.
6018 while (!Chains.empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006019 SDValue Chain = Chains.back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006020 Chains.pop_back();
6021
6022 // Don't bother if we've been before.
Gabor Greif1c80d112008-08-28 21:40:38 +00006023 if (Visited.find(Chain.getNode()) != Visited.end()) continue;
6024 Visited.insert(Chain.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006025
6026 switch (Chain.getOpcode()) {
6027 case ISD::EntryToken:
6028 // Entry token is ideal chain operand, but handled in FindBetterChain.
6029 break;
6030
6031 case ISD::LOAD:
6032 case ISD::STORE: {
6033 // Get alias information for Chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00006034 SDValue OpPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006035 int64_t OpSize;
6036 const Value *OpSrcValue;
6037 int OpSrcValueOffset;
Gabor Greif1c80d112008-08-28 21:40:38 +00006038 bool IsOpLoad = FindAliasInfo(Chain.getNode(), OpPtr, OpSize,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006039 OpSrcValue, OpSrcValueOffset);
6040
6041 // If chain is alias then stop here.
6042 if (!(IsLoad && IsOpLoad) &&
6043 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
6044 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
6045 Aliases.push_back(Chain);
6046 } else {
6047 // Look further up the chain.
6048 Chains.push_back(Chain.getOperand(0));
6049 // Clean up old chain.
Gabor Greif1c80d112008-08-28 21:40:38 +00006050 AddToWorkList(Chain.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006051 }
6052 break;
6053 }
6054
6055 case ISD::TokenFactor:
6056 // We have to check each of the operands of the token factor, so we queue
6057 // then up. Adding the operands to the queue (stack) in reverse order
6058 // maintains the original order and increases the likelihood that getNode
6059 // will find a matching token factor (CSE.)
6060 for (unsigned n = Chain.getNumOperands(); n;)
6061 Chains.push_back(Chain.getOperand(--n));
6062 // Eliminate the token factor if we can.
Gabor Greif1c80d112008-08-28 21:40:38 +00006063 AddToWorkList(Chain.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006064 break;
6065
6066 default:
6067 // For all other instructions we will just have to take what we can get.
6068 Aliases.push_back(Chain);
6069 break;
6070 }
6071 }
6072}
6073
6074/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
6075/// for a better chain (aliasing node.)
Dan Gohman8181bd12008-07-27 21:46:04 +00006076SDValue DAGCombiner::FindBetterChain(SDNode *N, SDValue OldChain) {
6077 SmallVector<SDValue, 8> Aliases; // Ops for replacing token factor.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006078
6079 // Accumulate all the aliases to this node.
6080 GatherAllAliases(N, OldChain, Aliases);
6081
6082 if (Aliases.size() == 0) {
6083 // If no operands then chain to entry token.
6084 return DAG.getEntryNode();
6085 } else if (Aliases.size() == 1) {
6086 // If a single operand then chain to it. We don't need to revisit it.
6087 return Aliases[0];
6088 }
6089
6090 // Construct a custom tailored token factor.
Bill Wendling55b2b9d2009-02-01 11:19:36 +00006091 SDValue NewChain = DAG.getNode(ISD::TokenFactor, N->getDebugLoc(), MVT::Other,
6092 &Aliases[0], Aliases.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006093
6094 // Make sure the old chain gets cleaned up.
Gabor Greif1c80d112008-08-28 21:40:38 +00006095 if (NewChain != OldChain) AddToWorkList(OldChain.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006096
6097 return NewChain;
6098}
6099
6100// SelectionDAG::Combine - This is the entry point for the file.
6101//
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00006102void SelectionDAG::Combine(CombineLevel Level, AliasAnalysis &AA, bool Fast) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006103 /// run - This is the main entry point to this class.
6104 ///
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00006105 DAGCombiner(*this, AA, Fast).Run(Level);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006106}